treewide: Replace GPLv2 boilerplate/reference with SPDX - rule 157
[linux-2.6-block.git] / drivers / watchdog / s3c2410_wdt.c
CommitLineData
c942fddf 1// SPDX-License-Identifier: GPL-2.0-or-later
08497f22 2/*
1da177e4
LT
3 * Copyright (c) 2004 Simtec Electronics
4 * Ben Dooks <ben@simtec.co.uk>
5 *
6 * S3C2410 Watchdog Timer Support
7 *
8 * Based on, softdog.c by Alan Cox,
29fa0586 9 * (c) Copyright 1996 Alan Cox <alan@lxorguk.ukuu.org.uk>
08497f22 10 */
1da177e4
LT
11
12#include <linux/module.h>
13#include <linux/moduleparam.h>
1da177e4
LT
14#include <linux/types.h>
15#include <linux/timer.h>
1da177e4 16#include <linux/watchdog.h>
d052d1be 17#include <linux/platform_device.h>
1da177e4 18#include <linux/interrupt.h>
f8ce2547 19#include <linux/clk.h>
41dc8b72
AC
20#include <linux/uaccess.h>
21#include <linux/io.h>
e02f838e 22#include <linux/cpufreq.h>
5a0e3ad6 23#include <linux/slab.h>
25dc46e3 24#include <linux/err.h>
3016a552 25#include <linux/of.h>
a9a02c46 26#include <linux/of_device.h>
4f1f653a
LKA
27#include <linux/mfd/syscon.h>
28#include <linux/regmap.h>
f286e133 29#include <linux/delay.h>
1da177e4 30
a8f5401a
TF
31#define S3C2410_WTCON 0x00
32#define S3C2410_WTDAT 0x04
33#define S3C2410_WTCNT 0x08
0b445549 34#define S3C2410_WTCLRINT 0x0c
1da177e4 35
882dec1f
JMC
36#define S3C2410_WTCNT_MAXCNT 0xffff
37
a8f5401a
TF
38#define S3C2410_WTCON_RSTEN (1 << 0)
39#define S3C2410_WTCON_INTEN (1 << 2)
40#define S3C2410_WTCON_ENABLE (1 << 5)
1da177e4 41
a8f5401a
TF
42#define S3C2410_WTCON_DIV16 (0 << 3)
43#define S3C2410_WTCON_DIV32 (1 << 3)
44#define S3C2410_WTCON_DIV64 (2 << 3)
45#define S3C2410_WTCON_DIV128 (3 << 3)
46
882dec1f
JMC
47#define S3C2410_WTCON_MAXDIV 0x80
48
a8f5401a
TF
49#define S3C2410_WTCON_PRESCALE(x) ((x) << 8)
50#define S3C2410_WTCON_PRESCALE_MASK (0xff << 8)
882dec1f 51#define S3C2410_WTCON_PRESCALE_MAX 0xff
1da177e4 52
4f21195d
KK
53#define S3C2410_WATCHDOG_ATBOOT (0)
54#define S3C2410_WATCHDOG_DEFAULT_TIME (15)
1da177e4 55
cffc9a60 56#define EXYNOS5_RST_STAT_REG_OFFSET 0x0404
4f1f653a
LKA
57#define EXYNOS5_WDT_DISABLE_REG_OFFSET 0x0408
58#define EXYNOS5_WDT_MASK_RESET_REG_OFFSET 0x040c
59#define QUIRK_HAS_PMU_CONFIG (1 << 0)
cffc9a60 60#define QUIRK_HAS_RST_STAT (1 << 1)
0b445549 61#define QUIRK_HAS_WTCLRINT_REG (1 << 2)
cffc9a60
DA
62
63/* These quirks require that we have a PMU register map */
64#define QUIRKS_HAVE_PMUREG (QUIRK_HAS_PMU_CONFIG | \
65 QUIRK_HAS_RST_STAT)
4f1f653a 66
86a1e189 67static bool nowayout = WATCHDOG_NOWAYOUT;
c1fd5f64 68static int tmr_margin;
4f21195d 69static int tmr_atboot = S3C2410_WATCHDOG_ATBOOT;
41dc8b72 70static int soft_noboot;
1da177e4
LT
71
72module_param(tmr_margin, int, 0);
73module_param(tmr_atboot, int, 0);
86a1e189 74module_param(nowayout, bool, 0);
1da177e4 75module_param(soft_noboot, int, 0);
1da177e4 76
76550d32 77MODULE_PARM_DESC(tmr_margin, "Watchdog tmr_margin in seconds. (default="
4f21195d 78 __MODULE_STRING(S3C2410_WATCHDOG_DEFAULT_TIME) ")");
41dc8b72
AC
79MODULE_PARM_DESC(tmr_atboot,
80 "Watchdog is started at boot time if set to 1, default="
4f21195d 81 __MODULE_STRING(S3C2410_WATCHDOG_ATBOOT));
41dc8b72
AC
82MODULE_PARM_DESC(nowayout, "Watchdog cannot be stopped once started (default="
83 __MODULE_STRING(WATCHDOG_NOWAYOUT) ")");
08497f22 84MODULE_PARM_DESC(soft_noboot, "Watchdog action, set to 1 to ignore reboots, 0 to reboot (default 0)");
1da177e4 85
4f1f653a
LKA
86/**
87 * struct s3c2410_wdt_variant - Per-variant config data
88 *
89 * @disable_reg: Offset in pmureg for the register that disables the watchdog
90 * timer reset functionality.
91 * @mask_reset_reg: Offset in pmureg for the register that masks the watchdog
92 * timer reset functionality.
93 * @mask_bit: Bit number for the watchdog timer in the disable register and the
94 * mask reset register.
cffc9a60
DA
95 * @rst_stat_reg: Offset in pmureg for the register that has the reset status.
96 * @rst_stat_bit: Bit number in the rst_stat register indicating a watchdog
97 * reset.
4f1f653a
LKA
98 * @quirks: A bitfield of quirks.
99 */
100
101struct s3c2410_wdt_variant {
102 int disable_reg;
103 int mask_reset_reg;
104 int mask_bit;
cffc9a60
DA
105 int rst_stat_reg;
106 int rst_stat_bit;
4f1f653a
LKA
107 u32 quirks;
108};
109
af4ea631
LKA
110struct s3c2410_wdt {
111 struct device *dev;
112 struct clk *clock;
113 void __iomem *reg_base;
114 unsigned int count;
115 spinlock_t lock;
116 unsigned long wtcon_save;
117 unsigned long wtdat_save;
118 struct watchdog_device wdt_device;
119 struct notifier_block freq_transition;
58415efe 120 const struct s3c2410_wdt_variant *drv_data;
4f1f653a
LKA
121 struct regmap *pmureg;
122};
123
124static const struct s3c2410_wdt_variant drv_data_s3c2410 = {
125 .quirks = 0
126};
127
128#ifdef CONFIG_OF
0b445549
KK
129static const struct s3c2410_wdt_variant drv_data_s3c6410 = {
130 .quirks = QUIRK_HAS_WTCLRINT_REG,
131};
132
4f1f653a
LKA
133static const struct s3c2410_wdt_variant drv_data_exynos5250 = {
134 .disable_reg = EXYNOS5_WDT_DISABLE_REG_OFFSET,
135 .mask_reset_reg = EXYNOS5_WDT_MASK_RESET_REG_OFFSET,
136 .mask_bit = 20,
cffc9a60
DA
137 .rst_stat_reg = EXYNOS5_RST_STAT_REG_OFFSET,
138 .rst_stat_bit = 20,
0b445549
KK
139 .quirks = QUIRK_HAS_PMU_CONFIG | QUIRK_HAS_RST_STAT \
140 | QUIRK_HAS_WTCLRINT_REG,
4f1f653a
LKA
141};
142
143static const struct s3c2410_wdt_variant drv_data_exynos5420 = {
144 .disable_reg = EXYNOS5_WDT_DISABLE_REG_OFFSET,
145 .mask_reset_reg = EXYNOS5_WDT_MASK_RESET_REG_OFFSET,
146 .mask_bit = 0,
cffc9a60
DA
147 .rst_stat_reg = EXYNOS5_RST_STAT_REG_OFFSET,
148 .rst_stat_bit = 9,
0b445549
KK
149 .quirks = QUIRK_HAS_PMU_CONFIG | QUIRK_HAS_RST_STAT \
150 | QUIRK_HAS_WTCLRINT_REG,
4f1f653a
LKA
151};
152
2b9366b6
NKC
153static const struct s3c2410_wdt_variant drv_data_exynos7 = {
154 .disable_reg = EXYNOS5_WDT_DISABLE_REG_OFFSET,
155 .mask_reset_reg = EXYNOS5_WDT_MASK_RESET_REG_OFFSET,
5476b2b7 156 .mask_bit = 23,
2b9366b6
NKC
157 .rst_stat_reg = EXYNOS5_RST_STAT_REG_OFFSET,
158 .rst_stat_bit = 23, /* A57 WDTRESET */
0b445549
KK
159 .quirks = QUIRK_HAS_PMU_CONFIG | QUIRK_HAS_RST_STAT \
160 | QUIRK_HAS_WTCLRINT_REG,
2b9366b6
NKC
161};
162
4f1f653a
LKA
163static const struct of_device_id s3c2410_wdt_match[] = {
164 { .compatible = "samsung,s3c2410-wdt",
165 .data = &drv_data_s3c2410 },
0b445549
KK
166 { .compatible = "samsung,s3c6410-wdt",
167 .data = &drv_data_s3c6410 },
4f1f653a
LKA
168 { .compatible = "samsung,exynos5250-wdt",
169 .data = &drv_data_exynos5250 },
170 { .compatible = "samsung,exynos5420-wdt",
171 .data = &drv_data_exynos5420 },
2b9366b6
NKC
172 { .compatible = "samsung,exynos7-wdt",
173 .data = &drv_data_exynos7 },
4f1f653a 174 {},
af4ea631 175};
4f1f653a
LKA
176MODULE_DEVICE_TABLE(of, s3c2410_wdt_match);
177#endif
178
179static const struct platform_device_id s3c2410_wdt_ids[] = {
180 {
181 .name = "s3c2410-wdt",
182 .driver_data = (unsigned long)&drv_data_s3c2410,
183 },
184 {}
185};
186MODULE_DEVICE_TABLE(platform, s3c2410_wdt_ids);
1da177e4 187
1da177e4
LT
188/* functions */
189
882dec1f
JMC
190static inline unsigned int s3c2410wdt_max_timeout(struct clk *clock)
191{
192 unsigned long freq = clk_get_rate(clock);
193
194 return S3C2410_WTCNT_MAXCNT / (freq / (S3C2410_WTCON_PRESCALE_MAX + 1)
195 / S3C2410_WTCON_MAXDIV);
196}
197
af4ea631
LKA
198static inline struct s3c2410_wdt *freq_to_wdt(struct notifier_block *nb)
199{
200 return container_of(nb, struct s3c2410_wdt, freq_transition);
201}
202
4f1f653a
LKA
203static int s3c2410wdt_mask_and_disable_reset(struct s3c2410_wdt *wdt, bool mask)
204{
205 int ret;
206 u32 mask_val = 1 << wdt->drv_data->mask_bit;
207 u32 val = 0;
208
209 /* No need to do anything if no PMU CONFIG needed */
210 if (!(wdt->drv_data->quirks & QUIRK_HAS_PMU_CONFIG))
211 return 0;
212
213 if (mask)
214 val = mask_val;
215
216 ret = regmap_update_bits(wdt->pmureg,
217 wdt->drv_data->disable_reg,
218 mask_val, val);
219 if (ret < 0)
220 goto error;
221
222 ret = regmap_update_bits(wdt->pmureg,
223 wdt->drv_data->mask_reset_reg,
224 mask_val, val);
225 error:
226 if (ret < 0)
227 dev_err(wdt->dev, "failed to update reg(%d)\n", ret);
228
229 return ret;
230}
231
25dc46e3 232static int s3c2410wdt_keepalive(struct watchdog_device *wdd)
1da177e4 233{
af4ea631
LKA
234 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
235
236 spin_lock(&wdt->lock);
237 writel(wdt->count, wdt->reg_base + S3C2410_WTCNT);
238 spin_unlock(&wdt->lock);
25dc46e3
WS
239
240 return 0;
1da177e4
LT
241}
242
af4ea631 243static void __s3c2410wdt_stop(struct s3c2410_wdt *wdt)
41dc8b72
AC
244{
245 unsigned long wtcon;
246
af4ea631 247 wtcon = readl(wdt->reg_base + S3C2410_WTCON);
41dc8b72 248 wtcon &= ~(S3C2410_WTCON_ENABLE | S3C2410_WTCON_RSTEN);
af4ea631 249 writel(wtcon, wdt->reg_base + S3C2410_WTCON);
41dc8b72
AC
250}
251
25dc46e3 252static int s3c2410wdt_stop(struct watchdog_device *wdd)
41dc8b72 253{
af4ea631
LKA
254 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
255
256 spin_lock(&wdt->lock);
257 __s3c2410wdt_stop(wdt);
258 spin_unlock(&wdt->lock);
25dc46e3
WS
259
260 return 0;
1da177e4
LT
261}
262
25dc46e3 263static int s3c2410wdt_start(struct watchdog_device *wdd)
1da177e4
LT
264{
265 unsigned long wtcon;
af4ea631 266 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
1da177e4 267
af4ea631 268 spin_lock(&wdt->lock);
41dc8b72 269
af4ea631 270 __s3c2410wdt_stop(wdt);
1da177e4 271
af4ea631 272 wtcon = readl(wdt->reg_base + S3C2410_WTCON);
1da177e4
LT
273 wtcon |= S3C2410_WTCON_ENABLE | S3C2410_WTCON_DIV128;
274
275 if (soft_noboot) {
276 wtcon |= S3C2410_WTCON_INTEN;
277 wtcon &= ~S3C2410_WTCON_RSTEN;
278 } else {
279 wtcon &= ~S3C2410_WTCON_INTEN;
280 wtcon |= S3C2410_WTCON_RSTEN;
281 }
282
456f53d6
KK
283 dev_dbg(wdt->dev, "Starting watchdog: count=0x%08x, wtcon=%08lx\n",
284 wdt->count, wtcon);
1da177e4 285
af4ea631
LKA
286 writel(wdt->count, wdt->reg_base + S3C2410_WTDAT);
287 writel(wdt->count, wdt->reg_base + S3C2410_WTCNT);
288 writel(wtcon, wdt->reg_base + S3C2410_WTCON);
289 spin_unlock(&wdt->lock);
25dc46e3
WS
290
291 return 0;
1da177e4
LT
292}
293
af4ea631 294static inline int s3c2410wdt_is_running(struct s3c2410_wdt *wdt)
e02f838e 295{
af4ea631 296 return readl(wdt->reg_base + S3C2410_WTCON) & S3C2410_WTCON_ENABLE;
e02f838e
BD
297}
298
08497f22
KK
299static int s3c2410wdt_set_heartbeat(struct watchdog_device *wdd,
300 unsigned int timeout)
1da177e4 301{
af4ea631
LKA
302 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
303 unsigned long freq = clk_get_rate(wdt->clock);
1da177e4
LT
304 unsigned int count;
305 unsigned int divisor = 1;
306 unsigned long wtcon;
307
308 if (timeout < 1)
309 return -EINVAL;
310
17862440 311 freq = DIV_ROUND_UP(freq, 128);
1da177e4
LT
312 count = timeout * freq;
313
456f53d6
KK
314 dev_dbg(wdt->dev, "Heartbeat: count=%d, timeout=%d, freq=%lu\n",
315 count, timeout, freq);
1da177e4
LT
316
317 /* if the count is bigger than the watchdog register,
318 then work out what we need to do (and if) we can
319 actually make this value
320 */
321
322 if (count >= 0x10000) {
17862440 323 divisor = DIV_ROUND_UP(count, 0xffff);
1da177e4 324
17862440 325 if (divisor > 0x100) {
af4ea631 326 dev_err(wdt->dev, "timeout %d too big\n", timeout);
1da177e4
LT
327 return -EINVAL;
328 }
329 }
330
456f53d6
KK
331 dev_dbg(wdt->dev, "Heartbeat: timeout=%d, divisor=%d, count=%d (%08x)\n",
332 timeout, divisor, count, DIV_ROUND_UP(count, divisor));
1da177e4 333
17862440 334 count = DIV_ROUND_UP(count, divisor);
af4ea631 335 wdt->count = count;
1da177e4
LT
336
337 /* update the pre-scaler */
af4ea631 338 wtcon = readl(wdt->reg_base + S3C2410_WTCON);
1da177e4
LT
339 wtcon &= ~S3C2410_WTCON_PRESCALE_MASK;
340 wtcon |= S3C2410_WTCON_PRESCALE(divisor-1);
341
af4ea631
LKA
342 writel(count, wdt->reg_base + S3C2410_WTDAT);
343 writel(wtcon, wdt->reg_base + S3C2410_WTCON);
1da177e4 344
5f2430f5 345 wdd->timeout = (count * divisor) / freq;
0197c1c4 346
1da177e4
LT
347 return 0;
348}
349
4d8b229d
GR
350static int s3c2410wdt_restart(struct watchdog_device *wdd, unsigned long action,
351 void *data)
c71f5cd2
DR
352{
353 struct s3c2410_wdt *wdt = watchdog_get_drvdata(wdd);
354 void __iomem *wdt_base = wdt->reg_base;
355
356 /* disable watchdog, to be safe */
357 writel(0, wdt_base + S3C2410_WTCON);
358
359 /* put initial values into count and data */
360 writel(0x80, wdt_base + S3C2410_WTCNT);
361 writel(0x80, wdt_base + S3C2410_WTDAT);
362
363 /* set the watchdog to go and reset... */
364 writel(S3C2410_WTCON_ENABLE | S3C2410_WTCON_DIV16 |
365 S3C2410_WTCON_RSTEN | S3C2410_WTCON_PRESCALE(0x20),
366 wdt_base + S3C2410_WTCON);
367
368 /* wait for reset to assert... */
369 mdelay(500);
370
371 return 0;
372}
373
a77dba7e 374#define OPTIONS (WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING | WDIOF_MAGICCLOSE)
1da177e4 375
41dc8b72 376static const struct watchdog_info s3c2410_wdt_ident = {
1da177e4
LT
377 .options = OPTIONS,
378 .firmware_version = 0,
379 .identity = "S3C2410 Watchdog",
380};
381
b893e344 382static const struct watchdog_ops s3c2410wdt_ops = {
25dc46e3
WS
383 .owner = THIS_MODULE,
384 .start = s3c2410wdt_start,
385 .stop = s3c2410wdt_stop,
386 .ping = s3c2410wdt_keepalive,
387 .set_timeout = s3c2410wdt_set_heartbeat,
c71f5cd2 388 .restart = s3c2410wdt_restart,
1da177e4
LT
389};
390
58415efe 391static const struct watchdog_device s3c2410_wdd = {
25dc46e3
WS
392 .info = &s3c2410_wdt_ident,
393 .ops = &s3c2410wdt_ops,
4f21195d 394 .timeout = S3C2410_WATCHDOG_DEFAULT_TIME,
1da177e4
LT
395};
396
1da177e4
LT
397/* interrupt handler code */
398
7d12e780 399static irqreturn_t s3c2410wdt_irq(int irqno, void *param)
1da177e4 400{
af4ea631 401 struct s3c2410_wdt *wdt = platform_get_drvdata(param);
1da177e4 402
af4ea631
LKA
403 dev_info(wdt->dev, "watchdog timer expired (irq)\n");
404
405 s3c2410wdt_keepalive(&wdt->wdt_device);
0b445549
KK
406
407 if (wdt->drv_data->quirks & QUIRK_HAS_WTCLRINT_REG)
408 writel(0x1, wdt->reg_base + S3C2410_WTCLRINT);
409
1da177e4
LT
410 return IRQ_HANDLED;
411}
e02f838e 412
0f1dd98d 413#ifdef CONFIG_ARM_S3C24XX_CPUFREQ
e02f838e
BD
414
415static int s3c2410wdt_cpufreq_transition(struct notifier_block *nb,
416 unsigned long val, void *data)
417{
418 int ret;
af4ea631 419 struct s3c2410_wdt *wdt = freq_to_wdt(nb);
e02f838e 420
af4ea631 421 if (!s3c2410wdt_is_running(wdt))
e02f838e
BD
422 goto done;
423
424 if (val == CPUFREQ_PRECHANGE) {
425 /* To ensure that over the change we don't cause the
426 * watchdog to trigger, we perform an keep-alive if
427 * the watchdog is running.
428 */
429
af4ea631 430 s3c2410wdt_keepalive(&wdt->wdt_device);
e02f838e 431 } else if (val == CPUFREQ_POSTCHANGE) {
af4ea631 432 s3c2410wdt_stop(&wdt->wdt_device);
e02f838e 433
af4ea631
LKA
434 ret = s3c2410wdt_set_heartbeat(&wdt->wdt_device,
435 wdt->wdt_device.timeout);
e02f838e
BD
436
437 if (ret >= 0)
af4ea631 438 s3c2410wdt_start(&wdt->wdt_device);
e02f838e
BD
439 else
440 goto err;
441 }
442
443done:
444 return 0;
445
446 err:
af4ea631
LKA
447 dev_err(wdt->dev, "cannot set new value for timeout %d\n",
448 wdt->wdt_device.timeout);
e02f838e
BD
449 return ret;
450}
451
af4ea631 452static inline int s3c2410wdt_cpufreq_register(struct s3c2410_wdt *wdt)
e02f838e 453{
af4ea631
LKA
454 wdt->freq_transition.notifier_call = s3c2410wdt_cpufreq_transition;
455
456 return cpufreq_register_notifier(&wdt->freq_transition,
e02f838e
BD
457 CPUFREQ_TRANSITION_NOTIFIER);
458}
459
af4ea631 460static inline void s3c2410wdt_cpufreq_deregister(struct s3c2410_wdt *wdt)
e02f838e 461{
af4ea631
LKA
462 wdt->freq_transition.notifier_call = s3c2410wdt_cpufreq_transition;
463
464 cpufreq_unregister_notifier(&wdt->freq_transition,
e02f838e
BD
465 CPUFREQ_TRANSITION_NOTIFIER);
466}
467
468#else
af4ea631
LKA
469
470static inline int s3c2410wdt_cpufreq_register(struct s3c2410_wdt *wdt)
e02f838e
BD
471{
472 return 0;
473}
474
af4ea631 475static inline void s3c2410wdt_cpufreq_deregister(struct s3c2410_wdt *wdt)
e02f838e
BD
476{
477}
478#endif
479
cffc9a60
DA
480static inline unsigned int s3c2410wdt_get_bootstatus(struct s3c2410_wdt *wdt)
481{
482 unsigned int rst_stat;
483 int ret;
484
485 if (!(wdt->drv_data->quirks & QUIRK_HAS_RST_STAT))
486 return 0;
487
488 ret = regmap_read(wdt->pmureg, wdt->drv_data->rst_stat_reg, &rst_stat);
489 if (ret)
490 dev_warn(wdt->dev, "Couldn't get RST_STAT register\n");
491 else if (rst_stat & BIT(wdt->drv_data->rst_stat_bit))
492 return WDIOF_CARDRESET;
493
494 return 0;
495}
496
58415efe 497static inline const struct s3c2410_wdt_variant *
e3a60ead 498s3c2410_get_wdt_drv_data(struct platform_device *pdev)
4f1f653a 499{
a9a02c46
KK
500 const struct s3c2410_wdt_variant *variant;
501
502 variant = of_device_get_match_data(&pdev->dev);
503 if (!variant) {
504 /* Device matched by platform_device_id */
505 variant = (struct s3c2410_wdt_variant *)
506 platform_get_device_id(pdev)->driver_data;
4f1f653a 507 }
a9a02c46
KK
508
509 return variant;
4f1f653a
LKA
510}
511
2d991a16 512static int s3c2410wdt_probe(struct platform_device *pdev)
1da177e4 513{
08497f22 514 struct device *dev = &pdev->dev;
af4ea631 515 struct s3c2410_wdt *wdt;
af4ea631 516 struct resource *wdt_irq;
46b814d6 517 unsigned int wtcon;
1da177e4
LT
518 int started = 0;
519 int ret;
1da177e4 520
af4ea631
LKA
521 wdt = devm_kzalloc(dev, sizeof(*wdt), GFP_KERNEL);
522 if (!wdt)
523 return -ENOMEM;
524
08497f22 525 wdt->dev = dev;
af4ea631
LKA
526 spin_lock_init(&wdt->lock);
527 wdt->wdt_device = s3c2410_wdd;
1da177e4 528
e3a60ead 529 wdt->drv_data = s3c2410_get_wdt_drv_data(pdev);
cffc9a60 530 if (wdt->drv_data->quirks & QUIRKS_HAVE_PMUREG) {
4f1f653a
LKA
531 wdt->pmureg = syscon_regmap_lookup_by_phandle(dev->of_node,
532 "samsung,syscon-phandle");
533 if (IS_ERR(wdt->pmureg)) {
534 dev_err(dev, "syscon regmap lookup failed.\n");
535 return PTR_ERR(wdt->pmureg);
536 }
537 }
538
78d3e00b
MH
539 wdt_irq = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
540 if (wdt_irq == NULL) {
541 dev_err(dev, "no irq resource specified\n");
542 ret = -ENOENT;
543 goto err;
544 }
545
546 /* get the memory region for the watchdog timer */
0f0a6a28 547 wdt->reg_base = devm_platform_ioremap_resource(pdev, 0);
af4ea631
LKA
548 if (IS_ERR(wdt->reg_base)) {
549 ret = PTR_ERR(wdt->reg_base);
04ecc7dc 550 goto err;
1da177e4
LT
551 }
552
af4ea631
LKA
553 wdt->clock = devm_clk_get(dev, "watchdog");
554 if (IS_ERR(wdt->clock)) {
e8ef92b8 555 dev_err(dev, "failed to find watchdog clock source\n");
af4ea631 556 ret = PTR_ERR(wdt->clock);
04ecc7dc 557 goto err;
1da177e4
LT
558 }
559
01b6af91
SK
560 ret = clk_prepare_enable(wdt->clock);
561 if (ret < 0) {
562 dev_err(dev, "failed to enable clock\n");
563 return ret;
564 }
1da177e4 565
882dec1f
JMC
566 wdt->wdt_device.min_timeout = 1;
567 wdt->wdt_device.max_timeout = s3c2410wdt_max_timeout(wdt->clock);
568
af4ea631 569 ret = s3c2410wdt_cpufreq_register(wdt);
78d3e00b 570 if (ret < 0) {
3828924a 571 dev_err(dev, "failed to register cpufreq\n");
e02f838e
BD
572 goto err_clk;
573 }
574
af4ea631
LKA
575 watchdog_set_drvdata(&wdt->wdt_device, wdt);
576
1da177e4
LT
577 /* see if we can actually set the requested timer margin, and if
578 * not, try the default value */
579
08497f22 580 watchdog_init_timeout(&wdt->wdt_device, tmr_margin, dev);
af4ea631
LKA
581 ret = s3c2410wdt_set_heartbeat(&wdt->wdt_device,
582 wdt->wdt_device.timeout);
583 if (ret) {
584 started = s3c2410wdt_set_heartbeat(&wdt->wdt_device,
4f21195d 585 S3C2410_WATCHDOG_DEFAULT_TIME);
1da177e4 586
41dc8b72
AC
587 if (started == 0)
588 dev_info(dev,
08497f22
KK
589 "tmr_margin value out of range, default %d used\n",
590 S3C2410_WATCHDOG_DEFAULT_TIME);
41dc8b72 591 else
08497f22 592 dev_info(dev, "default timer value is out of range, cannot start\n");
1da177e4
LT
593 }
594
04ecc7dc
JH
595 ret = devm_request_irq(dev, wdt_irq->start, s3c2410wdt_irq, 0,
596 pdev->name, pdev);
78d3e00b
MH
597 if (ret != 0) {
598 dev_err(dev, "failed to install irq (%d)\n", ret);
599 goto err_cpufreq;
600 }
601
af4ea631 602 watchdog_set_nowayout(&wdt->wdt_device, nowayout);
c71f5cd2 603 watchdog_set_restart_priority(&wdt->wdt_device, 128);
ff0b3cd4 604
cffc9a60 605 wdt->wdt_device.bootstatus = s3c2410wdt_get_bootstatus(wdt);
08497f22 606 wdt->wdt_device.parent = dev;
cffc9a60 607
af4ea631 608 ret = watchdog_register_device(&wdt->wdt_device);
1da177e4 609 if (ret) {
25dc46e3 610 dev_err(dev, "cannot register watchdog (%d)\n", ret);
04ecc7dc 611 goto err_cpufreq;
1da177e4
LT
612 }
613
4f1f653a
LKA
614 ret = s3c2410wdt_mask_and_disable_reset(wdt, false);
615 if (ret < 0)
616 goto err_unregister;
617
1da177e4 618 if (tmr_atboot && started == 0) {
e8ef92b8 619 dev_info(dev, "starting watchdog timer\n");
af4ea631 620 s3c2410wdt_start(&wdt->wdt_device);
655516c8
BD
621 } else if (!tmr_atboot) {
622 /* if we're not enabling the watchdog, then ensure it is
623 * disabled if it has been left running from the bootloader
624 * or other source */
625
af4ea631 626 s3c2410wdt_stop(&wdt->wdt_device);
1da177e4
LT
627 }
628
af4ea631
LKA
629 platform_set_drvdata(pdev, wdt);
630
46b814d6
BD
631 /* print out a statement of readiness */
632
af4ea631 633 wtcon = readl(wdt->reg_base + S3C2410_WTCON);
46b814d6 634
e8ef92b8 635 dev_info(dev, "watchdog %sactive, reset %sabled, irq %sabled\n",
46b814d6 636 (wtcon & S3C2410_WTCON_ENABLE) ? "" : "in",
20403e84
DA
637 (wtcon & S3C2410_WTCON_RSTEN) ? "en" : "dis",
638 (wtcon & S3C2410_WTCON_INTEN) ? "en" : "dis");
41dc8b72 639
1da177e4 640 return 0;
0b6dd8a6 641
4f1f653a
LKA
642 err_unregister:
643 watchdog_unregister_device(&wdt->wdt_device);
644
e02f838e 645 err_cpufreq:
af4ea631 646 s3c2410wdt_cpufreq_deregister(wdt);
e02f838e 647
0b6dd8a6 648 err_clk:
af4ea631 649 clk_disable_unprepare(wdt->clock);
0b6dd8a6 650
78d3e00b 651 err:
0b6dd8a6 652 return ret;
1da177e4
LT
653}
654
4b12b896 655static int s3c2410wdt_remove(struct platform_device *dev)
1da177e4 656{
4f1f653a 657 int ret;
af4ea631
LKA
658 struct s3c2410_wdt *wdt = platform_get_drvdata(dev);
659
4f1f653a
LKA
660 ret = s3c2410wdt_mask_and_disable_reset(wdt, true);
661 if (ret < 0)
662 return ret;
663
af4ea631 664 watchdog_unregister_device(&wdt->wdt_device);
1da177e4 665
af4ea631 666 s3c2410wdt_cpufreq_deregister(wdt);
1da177e4 667
af4ea631 668 clk_disable_unprepare(wdt->clock);
1da177e4 669
1da177e4
LT
670 return 0;
671}
672
3ae5eaec 673static void s3c2410wdt_shutdown(struct platform_device *dev)
94f1e9f3 674{
af4ea631
LKA
675 struct s3c2410_wdt *wdt = platform_get_drvdata(dev);
676
4f1f653a
LKA
677 s3c2410wdt_mask_and_disable_reset(wdt, true);
678
af4ea631 679 s3c2410wdt_stop(&wdt->wdt_device);
94f1e9f3
BD
680}
681
0183984c 682#ifdef CONFIG_PM_SLEEP
af4bb822 683
0183984c 684static int s3c2410wdt_suspend(struct device *dev)
af4bb822 685{
4f1f653a 686 int ret;
af4ea631
LKA
687 struct s3c2410_wdt *wdt = dev_get_drvdata(dev);
688
9480e307 689 /* Save watchdog state, and turn it off. */
af4ea631
LKA
690 wdt->wtcon_save = readl(wdt->reg_base + S3C2410_WTCON);
691 wdt->wtdat_save = readl(wdt->reg_base + S3C2410_WTDAT);
af4bb822 692
4f1f653a
LKA
693 ret = s3c2410wdt_mask_and_disable_reset(wdt, true);
694 if (ret < 0)
695 return ret;
696
9480e307 697 /* Note that WTCNT doesn't need to be saved. */
af4ea631 698 s3c2410wdt_stop(&wdt->wdt_device);
af4bb822
BD
699
700 return 0;
701}
702
0183984c 703static int s3c2410wdt_resume(struct device *dev)
af4bb822 704{
4f1f653a 705 int ret;
af4ea631 706 struct s3c2410_wdt *wdt = dev_get_drvdata(dev);
af4bb822 707
af4ea631
LKA
708 /* Restore watchdog state. */
709 writel(wdt->wtdat_save, wdt->reg_base + S3C2410_WTDAT);
710 writel(wdt->wtdat_save, wdt->reg_base + S3C2410_WTCNT);/* Reset count */
711 writel(wdt->wtcon_save, wdt->reg_base + S3C2410_WTCON);
af4bb822 712
4f1f653a
LKA
713 ret = s3c2410wdt_mask_and_disable_reset(wdt, false);
714 if (ret < 0)
715 return ret;
716
0183984c 717 dev_info(dev, "watchdog %sabled\n",
af4ea631 718 (wdt->wtcon_save & S3C2410_WTCON_ENABLE) ? "en" : "dis");
af4bb822
BD
719
720 return 0;
721}
0183984c 722#endif
af4bb822 723
0183984c
JH
724static SIMPLE_DEV_PM_OPS(s3c2410wdt_pm_ops, s3c2410wdt_suspend,
725 s3c2410wdt_resume);
af4bb822 726
3ae5eaec 727static struct platform_driver s3c2410wdt_driver = {
1da177e4 728 .probe = s3c2410wdt_probe,
82268714 729 .remove = s3c2410wdt_remove,
94f1e9f3 730 .shutdown = s3c2410wdt_shutdown,
4f1f653a 731 .id_table = s3c2410_wdt_ids,
3ae5eaec 732 .driver = {
3ae5eaec 733 .name = "s3c2410-wdt",
0183984c 734 .pm = &s3c2410wdt_pm_ops,
3016a552 735 .of_match_table = of_match_ptr(s3c2410_wdt_match),
3ae5eaec 736 },
1da177e4
LT
737};
738
6b761b29 739module_platform_driver(s3c2410wdt_driver);
1da177e4 740
08497f22 741MODULE_AUTHOR("Ben Dooks <ben@simtec.co.uk>, Dimitry Andric <dimitry.andric@tomtom.com>");
1da177e4
LT
742MODULE_DESCRIPTION("S3C2410 Watchdog Device Driver");
743MODULE_LICENSE("GPL");