acpi: Export the acpi_processor_get_performance_info
[linux-2.6-block.git] / drivers / watchdog / pnx4008_wdt.c
CommitLineData
9325fa36
VW
1/*
2 * drivers/char/watchdog/pnx4008_wdt.c
3 *
4 * Watchdog driver for PNX4008 board
5 *
6 * Authors: Dmitry Chigirev <source@mvista.com>,
5f3b2756 7 * Vitaly Wool <vitalywool@gmail.com>
9325fa36
VW
8 * Based on sa1100 driver,
9 * Copyright (C) 2000 Oleg Drokin <green@crimea.edu>
10 *
6b1e8386
WS
11 * 2005-2006 (c) MontaVista Software, Inc.
12 *
13 * (C) 2012 Wolfram Sang, Pengutronix
14 *
15 * This file is licensed under the terms of the GNU General Public License
16 * version 2. This program is licensed "as is" without any warranty of any
17 * kind, whether express or implied.
9325fa36
VW
18 */
19
27c766aa
JP
20#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
21
9325fa36
VW
22#include <linux/module.h>
23#include <linux/moduleparam.h>
24#include <linux/types.h>
25#include <linux/kernel.h>
9325fa36
VW
26#include <linux/miscdevice.h>
27#include <linux/watchdog.h>
28#include <linux/init.h>
9325fa36
VW
29#include <linux/platform_device.h>
30#include <linux/clk.h>
99d2853a 31#include <linux/spinlock.h>
84ca995c 32#include <linux/io.h>
5a0e3ad6 33#include <linux/slab.h>
6b1e8386 34#include <linux/err.h>
3ba3774b 35#include <linux/of.h>
a09e64fb 36#include <mach/hardware.h>
9325fa36 37
9325fa36
VW
38/* WatchDog Timer - Chapter 23 Page 207 */
39
40#define DEFAULT_HEARTBEAT 19
41#define MAX_HEARTBEAT 60
42
43/* Watchdog timer register set definition */
44#define WDTIM_INT(p) ((p) + 0x0)
45#define WDTIM_CTRL(p) ((p) + 0x4)
46#define WDTIM_COUNTER(p) ((p) + 0x8)
47#define WDTIM_MCTRL(p) ((p) + 0xC)
48#define WDTIM_MATCH0(p) ((p) + 0x10)
49#define WDTIM_EMR(p) ((p) + 0x14)
50#define WDTIM_PULSE(p) ((p) + 0x18)
51#define WDTIM_RES(p) ((p) + 0x1C)
52
53/* WDTIM_INT bit definitions */
54#define MATCH_INT 1
55
56/* WDTIM_CTRL bit definitions */
57#define COUNT_ENAB 1
143a2e54
WVS
58#define RESET_COUNT (1 << 1)
59#define DEBUG_EN (1 << 2)
9325fa36
VW
60
61/* WDTIM_MCTRL bit definitions */
62#define MR0_INT 1
63#undef RESET_COUNT0
143a2e54
WVS
64#define RESET_COUNT0 (1 << 2)
65#define STOP_COUNT0 (1 << 2)
66#define M_RES1 (1 << 3)
67#define M_RES2 (1 << 4)
68#define RESFRC1 (1 << 5)
69#define RESFRC2 (1 << 6)
9325fa36
VW
70
71/* WDTIM_EMR bit definitions */
72#define EXT_MATCH0 1
143a2e54 73#define MATCH_OUTPUT_HIGH (2 << 4) /*a MATCH_CTRL setting */
9325fa36
VW
74
75/* WDTIM_RES bit definitions */
76#define WDOG_RESET 1 /* read only */
77
78#define WDOG_COUNTER_RATE 13000000 /*the counter clock is 13 MHz fixed */
79
86a1e189 80static bool nowayout = WATCHDOG_NOWAYOUT;
6b1e8386 81static unsigned int heartbeat = DEFAULT_HEARTBEAT;
9325fa36 82
c7dfd0cc 83static DEFINE_SPINLOCK(io_lock);
9325fa36
VW
84static void __iomem *wdt_base;
85struct clk *wdt_clk;
86
6b1e8386 87static int pnx4008_wdt_start(struct watchdog_device *wdd)
9325fa36 88{
99d2853a
WVS
89 spin_lock(&io_lock);
90
9325fa36 91 /* stop counter, initiate counter reset */
7cbc3535 92 writel(RESET_COUNT, WDTIM_CTRL(wdt_base));
9325fa36 93 /*wait for reset to complete. 100% guarantee event */
7cbc3535 94 while (readl(WDTIM_COUNTER(wdt_base)))
65a64ec3 95 cpu_relax();
9325fa36 96 /* internal and external reset, stop after that */
7cbc3535 97 writel(M_RES2 | STOP_COUNT0 | RESET_COUNT0, WDTIM_MCTRL(wdt_base));
9325fa36 98 /* configure match output */
7cbc3535 99 writel(MATCH_OUTPUT_HIGH, WDTIM_EMR(wdt_base));
9325fa36 100 /* clear interrupt, just in case */
7cbc3535 101 writel(MATCH_INT, WDTIM_INT(wdt_base));
9325fa36 102 /* the longest pulse period 65541/(13*10^6) seconds ~ 5 ms. */
7cbc3535 103 writel(0xFFFF, WDTIM_PULSE(wdt_base));
6b1e8386 104 writel(wdd->timeout * WDOG_COUNTER_RATE, WDTIM_MATCH0(wdt_base));
9325fa36 105 /*enable counter, stop when debugger active */
7cbc3535 106 writel(COUNT_ENAB | DEBUG_EN, WDTIM_CTRL(wdt_base));
99d2853a
WVS
107
108 spin_unlock(&io_lock);
6b1e8386 109 return 0;
9325fa36
VW
110}
111
6b1e8386 112static int pnx4008_wdt_stop(struct watchdog_device *wdd)
9325fa36 113{
99d2853a
WVS
114 spin_lock(&io_lock);
115
7cbc3535 116 writel(0, WDTIM_CTRL(wdt_base)); /*stop counter */
99d2853a
WVS
117
118 spin_unlock(&io_lock);
6b1e8386 119 return 0;
9325fa36
VW
120}
121
6b1e8386
WS
122static int pnx4008_wdt_set_timeout(struct watchdog_device *wdd,
123 unsigned int new_timeout)
9325fa36 124{
0197c1c4 125 wdd->timeout = new_timeout;
6b1e8386 126 return 0;
9325fa36
VW
127}
128
6b1e8386 129static const struct watchdog_info pnx4008_wdt_ident = {
9325fa36
VW
130 .options = WDIOF_CARDRESET | WDIOF_MAGICCLOSE |
131 WDIOF_SETTIMEOUT | WDIOF_KEEPALIVEPING,
132 .identity = "PNX4008 Watchdog",
133};
134
6b1e8386 135static const struct watchdog_ops pnx4008_wdt_ops = {
9325fa36 136 .owner = THIS_MODULE,
6b1e8386
WS
137 .start = pnx4008_wdt_start,
138 .stop = pnx4008_wdt_stop,
139 .set_timeout = pnx4008_wdt_set_timeout,
9325fa36
VW
140};
141
6b1e8386
WS
142static struct watchdog_device pnx4008_wdd = {
143 .info = &pnx4008_wdt_ident,
144 .ops = &pnx4008_wdt_ops,
145 .min_timeout = 1,
146 .max_timeout = MAX_HEARTBEAT,
9325fa36
VW
147};
148
2d991a16 149static int pnx4008_wdt_probe(struct platform_device *pdev)
9325fa36 150{
19f505f0
WS
151 struct resource *r;
152 int ret = 0;
9325fa36
VW
153
154 if (heartbeat < 1 || heartbeat > MAX_HEARTBEAT)
155 heartbeat = DEFAULT_HEARTBEAT;
156
19f505f0 157 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
4c271bb6
TR
158 wdt_base = devm_ioremap_resource(&pdev->dev, r);
159 if (IS_ERR(wdt_base))
160 return PTR_ERR(wdt_base);
9325fa36 161
9bb787f4 162 wdt_clk = clk_get(&pdev->dev, NULL);
19f505f0
WS
163 if (IS_ERR(wdt_clk))
164 return PTR_ERR(wdt_clk);
24fd1eda
RK
165
166 ret = clk_enable(wdt_clk);
19f505f0 167 if (ret)
24fd1eda 168 goto out;
19f505f0 169
6b1e8386
WS
170 pnx4008_wdd.timeout = heartbeat;
171 pnx4008_wdd.bootstatus = (readl(WDTIM_RES(wdt_base)) & WDOG_RESET) ?
7cbc3535 172 WDIOF_CARDRESET : 0;
6b1e8386
WS
173 watchdog_set_nowayout(&pnx4008_wdd, nowayout);
174
175 pnx4008_wdt_stop(&pnx4008_wdd); /* disable for now */
9325fa36 176
6b1e8386 177 ret = watchdog_register_device(&pnx4008_wdd);
9325fa36 178 if (ret < 0) {
6b1e8386
WS
179 dev_err(&pdev->dev, "cannot register watchdog device\n");
180 goto disable_clk;
9325fa36
VW
181 }
182
19f505f0
WS
183 dev_info(&pdev->dev, "PNX4008 Watchdog Timer: heartbeat %d sec\n",
184 heartbeat);
185
186 return 0;
187
6b1e8386
WS
188disable_clk:
189 clk_disable(wdt_clk);
9325fa36 190out:
19f505f0 191 clk_put(wdt_clk);
9325fa36
VW
192 return ret;
193}
194
4b12b896 195static int pnx4008_wdt_remove(struct platform_device *pdev)
9325fa36 196{
6b1e8386 197 watchdog_unregister_device(&pnx4008_wdd);
24fd1eda
RK
198
199 clk_disable(wdt_clk);
200 clk_put(wdt_clk);
201
9325fa36
VW
202 return 0;
203}
204
3ba3774b
RS
205#ifdef CONFIG_OF
206static const struct of_device_id pnx4008_wdt_match[] = {
207 { .compatible = "nxp,pnx4008-wdt" },
208 { }
209};
210MODULE_DEVICE_TABLE(of, pnx4008_wdt_match);
211#endif
212
9325fa36
VW
213static struct platform_driver platform_wdt_driver = {
214 .driver = {
1508c995 215 .name = "pnx4008-watchdog",
f37d193c 216 .owner = THIS_MODULE,
3ba3774b 217 .of_match_table = of_match_ptr(pnx4008_wdt_match),
9325fa36
VW
218 },
219 .probe = pnx4008_wdt_probe,
82268714 220 .remove = pnx4008_wdt_remove,
9325fa36
VW
221};
222
b8ec6118 223module_platform_driver(platform_wdt_driver);
9325fa36
VW
224
225MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
6b1e8386 226MODULE_AUTHOR("Wolfram Sang <w.sang@pengutronix.de>");
9325fa36
VW
227MODULE_DESCRIPTION("PNX4008 Watchdog Driver");
228
6b1e8386 229module_param(heartbeat, uint, 0);
9325fa36
VW
230MODULE_PARM_DESC(heartbeat,
231 "Watchdog heartbeat period in seconds from 1 to "
232 __MODULE_STRING(MAX_HEARTBEAT) ", default "
233 __MODULE_STRING(DEFAULT_HEARTBEAT));
234
86a1e189 235module_param(nowayout, bool, 0);
9325fa36
VW
236MODULE_PARM_DESC(nowayout,
237 "Set to 1 to keep watchdog running after device release");
238
239MODULE_LICENSE("GPL");
240MODULE_ALIAS_MISCDEV(WATCHDOG_MINOR);
1508c995 241MODULE_ALIAS("platform:pnx4008-watchdog");