Merge branch 'for-3.11' of git://linux-nfs.org/~bfields/linux
[linux-2.6-block.git] / drivers / video / xilinxfb.c
CommitLineData
147394c8 1/*
dac4ccfb 2 * Xilinx TFT frame buffer driver
147394c8
AK
3 *
4 * Author: MontaVista Software, Inc.
5 * source@mvista.com
6 *
31e8d460
GL
7 * 2002-2007 (c) MontaVista Software, Inc.
8 * 2007 (c) Secret Lab Technologies, Ltd.
dac4ccfb 9 * 2009 (c) Xilinx Inc.
31e8d460
GL
10 *
11 * This file is licensed under the terms of the GNU General Public License
12 * version 2. This program is licensed "as is" without any warranty of any
13 * kind, whether express or implied.
147394c8
AK
14 */
15
16/*
17 * This driver was based on au1100fb.c by MontaVista rewritten for 2.6
18 * by Embedded Alley Solutions <source@embeddedalley.com>, which in turn
19 * was based on skeletonfb.c, Skeleton for a frame buffer device by
20 * Geert Uytterhoeven.
21 */
22
3cb3ec2c 23#include <linux/device.h>
147394c8
AK
24#include <linux/module.h>
25#include <linux/kernel.h>
147394c8
AK
26#include <linux/errno.h>
27#include <linux/string.h>
28#include <linux/mm.h>
29#include <linux/fb.h>
30#include <linux/init.h>
31#include <linux/dma-mapping.h>
31e8d460
GL
32#include <linux/of_device.h>
33#include <linux/of_platform.h>
a1dfe9c7 34#include <linux/of_address.h>
dac4ccfb 35#include <linux/io.h>
dc8afdc7 36#include <linux/xilinxfb.h>
5a0e3ad6 37#include <linux/slab.h>
a1dfe9c7
MS
38
39#ifdef CONFIG_PPC_DCR
dac4ccfb 40#include <asm/dcr.h>
a1dfe9c7 41#endif
147394c8
AK
42
43#define DRIVER_NAME "xilinxfb"
dac4ccfb 44
147394c8
AK
45
46/*
5130af35 47 * Xilinx calls it "TFT LCD Controller" though it can also be used for
dac4ccfb
JL
48 * the VGA port on the Xilinx ML40x board. This is a hardware display
49 * controller for a 640x480 resolution TFT or VGA screen.
147394c8
AK
50 *
51 * The interface to the framebuffer is nice and simple. There are two
52 * control registers. The first tells the LCD interface where in memory
53 * the frame buffer is (only the 11 most significant bits are used, so
54 * don't start thinking about scrolling). The second allows the LCD to
55 * be turned on or off as well as rotated 180 degrees.
dac4ccfb 56 *
5130af35 57 * In case of direct BUS access the second control register will be at
dac4ccfb
JL
58 * an offset of 4 as compared to the DCR access where the offset is 1
59 * i.e. REG_CTRL. So this is taken care in the function
ec05e7a8 60 * xilinx_fb_out32 where it left shifts the offset 2 times in case of
5130af35 61 * direct BUS access.
147394c8
AK
62 */
63#define NUM_REGS 2
64#define REG_FB_ADDR 0
65#define REG_CTRL 1
66#define REG_CTRL_ENABLE 0x0001
67#define REG_CTRL_ROTATE 0x0002
68
69/*
70 * The hardware only handles a single mode: 640x480 24 bit true
71 * color. Each pixel gets a word (32 bits) of memory. Within each word,
72 * the 8 most significant bits are ignored, the next 8 bits are the red
73 * level, the next 8 bits are the green level and the 8 least
74 * significant bits are the blue level. Each row of the LCD uses 1024
75 * words, but only the first 640 pixels are displayed with the other 384
76 * words being ignored. There are 480 rows.
77 */
78#define BYTES_PER_PIXEL 4
79#define BITS_PER_PIXEL (BYTES_PER_PIXEL * 8)
147394c8
AK
80
81#define RED_SHIFT 16
82#define GREEN_SHIFT 8
83#define BLUE_SHIFT 0
84
85#define PALETTE_ENTRIES_NO 16 /* passed to fb_alloc_cmap() */
86
01ba1e9d
GL
87/*
88 * Default xilinxfb configuration
89 */
90static struct xilinxfb_platform_data xilinx_fb_default_pdata = {
b4d6a726
GL
91 .xres = 640,
92 .yres = 480,
93 .xvirt = 1024,
86a2249d 94 .yvirt = 480,
01ba1e9d
GL
95};
96
147394c8
AK
97/*
98 * Here are the default fb_fix_screeninfo and fb_var_screeninfo structures
99 */
3f5b85d1 100static struct fb_fix_screeninfo xilinx_fb_fix = {
147394c8
AK
101 .id = "Xilinx",
102 .type = FB_TYPE_PACKED_PIXELS,
103 .visual = FB_VISUAL_TRUECOLOR,
147394c8
AK
104 .accel = FB_ACCEL_NONE
105};
106
3f5b85d1 107static struct fb_var_screeninfo xilinx_fb_var = {
147394c8
AK
108 .bits_per_pixel = BITS_PER_PIXEL,
109
110 .red = { RED_SHIFT, 8, 0 },
111 .green = { GREEN_SHIFT, 8, 0 },
112 .blue = { BLUE_SHIFT, 8, 0 },
113 .transp = { 0, 0, 0 },
114
115 .activate = FB_ACTIVATE_NOW
116};
117
dac4ccfb 118
5130af35 119#define BUS_ACCESS_FLAG 0x1 /* 1 = BUS, 0 = DCR */
2121c339 120#define LITTLE_ENDIAN_ACCESS 0x2 /* LITTLE ENDIAN IO functions */
dac4ccfb 121
147394c8
AK
122struct xilinxfb_drvdata {
123
124 struct fb_info info; /* FB driver info record */
125
dac4ccfb
JL
126 phys_addr_t regs_phys; /* phys. address of the control
127 registers */
128 void __iomem *regs; /* virt. address of the control
129 registers */
a1dfe9c7 130#ifdef CONFIG_PPC_DCR
dac4ccfb 131 dcr_host_t dcr_host;
dac4ccfb 132 unsigned int dcr_len;
a1dfe9c7 133#endif
b9a22794 134 void *fb_virt; /* virt. address of the frame buffer */
147394c8 135 dma_addr_t fb_phys; /* phys. address of the frame buffer */
287e5d6f 136 int fb_alloced; /* Flag, was the fb memory alloced? */
147394c8 137
dac4ccfb
JL
138 u8 flags; /* features of the driver */
139
147394c8
AK
140 u32 reg_ctrl_default;
141
142 u32 pseudo_palette[PALETTE_ENTRIES_NO];
143 /* Fake palette of 16 colors */
144};
145
146#define to_xilinxfb_drvdata(_info) \
147 container_of(_info, struct xilinxfb_drvdata, info)
148
149/*
5130af35 150 * The XPS TFT Controller can be accessed through BUS or DCR interface.
dac4ccfb
JL
151 * To perform the read/write on the registers we need to check on
152 * which bus its connected and call the appropriate write API.
147394c8 153 */
ec05e7a8 154static void xilinx_fb_out32(struct xilinxfb_drvdata *drvdata, u32 offset,
dac4ccfb
JL
155 u32 val)
156{
2121c339
MS
157 if (drvdata->flags & BUS_ACCESS_FLAG) {
158 if (drvdata->flags & LITTLE_ENDIAN_ACCESS)
159 iowrite32(val, drvdata->regs + (offset << 2));
160 else
161 iowrite32be(val, drvdata->regs + (offset << 2));
162 }
a1dfe9c7 163#ifdef CONFIG_PPC_DCR
dac4ccfb
JL
164 else
165 dcr_write(drvdata->dcr_host, offset, val);
a1dfe9c7 166#endif
dac4ccfb 167}
147394c8 168
2121c339
MS
169static u32 xilinx_fb_in32(struct xilinxfb_drvdata *drvdata, u32 offset)
170{
171 if (drvdata->flags & BUS_ACCESS_FLAG) {
172 if (drvdata->flags & LITTLE_ENDIAN_ACCESS)
173 return ioread32(drvdata->regs + (offset << 2));
174 else
175 return ioread32be(drvdata->regs + (offset << 2));
176 }
177#ifdef CONFIG_PPC_DCR
178 else
179 return dcr_read(drvdata->dcr_host, offset);
180#endif
181 return 0;
182}
183
147394c8
AK
184static int
185xilinx_fb_setcolreg(unsigned regno, unsigned red, unsigned green, unsigned blue,
186 unsigned transp, struct fb_info *fbi)
187{
188 u32 *palette = fbi->pseudo_palette;
189
190 if (regno >= PALETTE_ENTRIES_NO)
191 return -EINVAL;
192
193 if (fbi->var.grayscale) {
194 /* Convert color to grayscale.
195 * grayscale = 0.30*R + 0.59*G + 0.11*B */
196 red = green = blue =
197 (red * 77 + green * 151 + blue * 28 + 127) >> 8;
198 }
199
200 /* fbi->fix.visual is always FB_VISUAL_TRUECOLOR */
201
202 /* We only handle 8 bits of each color. */
203 red >>= 8;
204 green >>= 8;
205 blue >>= 8;
206 palette[regno] = (red << RED_SHIFT) | (green << GREEN_SHIFT) |
207 (blue << BLUE_SHIFT);
208
209 return 0;
210}
211
212static int
213xilinx_fb_blank(int blank_mode, struct fb_info *fbi)
214{
215 struct xilinxfb_drvdata *drvdata = to_xilinxfb_drvdata(fbi);
216
217 switch (blank_mode) {
218 case FB_BLANK_UNBLANK:
219 /* turn on panel */
ec05e7a8 220 xilinx_fb_out32(drvdata, REG_CTRL, drvdata->reg_ctrl_default);
147394c8
AK
221 break;
222
223 case FB_BLANK_NORMAL:
224 case FB_BLANK_VSYNC_SUSPEND:
225 case FB_BLANK_HSYNC_SUSPEND:
226 case FB_BLANK_POWERDOWN:
227 /* turn off panel */
ec05e7a8 228 xilinx_fb_out32(drvdata, REG_CTRL, 0);
147394c8
AK
229 default:
230 break;
231
232 }
233 return 0; /* success */
234}
235
236static struct fb_ops xilinxfb_ops =
237{
238 .owner = THIS_MODULE,
239 .fb_setcolreg = xilinx_fb_setcolreg,
240 .fb_blank = xilinx_fb_blank,
241 .fb_fillrect = cfb_fillrect,
242 .fb_copyarea = cfb_copyarea,
243 .fb_imageblit = cfb_imageblit,
244};
245
26477622
GL
246/* ---------------------------------------------------------------------
247 * Bus independent setup/teardown
248 */
147394c8 249
a8f045aa 250static int xilinxfb_assign(struct platform_device *pdev,
dac4ccfb 251 struct xilinxfb_drvdata *drvdata,
01ba1e9d 252 struct xilinxfb_platform_data *pdata)
147394c8 253{
26477622 254 int rc;
a8f045aa 255 struct device *dev = &pdev->dev;
b4d6a726 256 int fbsize = pdata->xvirt * pdata->yvirt * BYTES_PER_PIXEL;
147394c8 257
5130af35 258 if (drvdata->flags & BUS_ACCESS_FLAG) {
a8f045aa 259 struct resource *res;
dac4ccfb 260
a8f045aa
MS
261 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
262 drvdata->regs_phys = res->start;
263 drvdata->regs = devm_request_and_ioremap(&pdev->dev, res);
dac4ccfb 264 if (!drvdata->regs) {
a8f045aa
MS
265 rc = -EADDRNOTAVAIL;
266 goto err_region;
dac4ccfb 267 }
147394c8 268 }
147394c8
AK
269
270 /* Allocate the framebuffer memory */
287e5d6f
GL
271 if (pdata->fb_phys) {
272 drvdata->fb_phys = pdata->fb_phys;
273 drvdata->fb_virt = ioremap(pdata->fb_phys, fbsize);
274 } else {
275 drvdata->fb_alloced = 1;
276 drvdata->fb_virt = dma_alloc_coherent(dev, PAGE_ALIGN(fbsize),
277 &drvdata->fb_phys, GFP_KERNEL);
278 }
279
147394c8 280 if (!drvdata->fb_virt) {
3cb3ec2c 281 dev_err(dev, "Could not allocate frame buffer memory\n");
26477622 282 rc = -ENOMEM;
5130af35 283 if (drvdata->flags & BUS_ACCESS_FLAG)
dac4ccfb
JL
284 goto err_fbmem;
285 else
286 goto err_region;
147394c8
AK
287 }
288
289 /* Clear (turn to black) the framebuffer */
b4d6a726 290 memset_io((void __iomem *)drvdata->fb_virt, 0, fbsize);
147394c8
AK
291
292 /* Tell the hardware where the frame buffer is */
ec05e7a8 293 xilinx_fb_out32(drvdata, REG_FB_ADDR, drvdata->fb_phys);
2121c339
MS
294 rc = xilinx_fb_in32(drvdata, REG_FB_ADDR);
295 /* Endianess detection */
296 if (rc != drvdata->fb_phys) {
297 drvdata->flags |= LITTLE_ENDIAN_ACCESS;
298 xilinx_fb_out32(drvdata, REG_FB_ADDR, drvdata->fb_phys);
299 }
147394c8
AK
300
301 /* Turn on the display */
f53161d1 302 drvdata->reg_ctrl_default = REG_CTRL_ENABLE;
01ba1e9d 303 if (pdata->rotate_screen)
f53161d1 304 drvdata->reg_ctrl_default |= REG_CTRL_ROTATE;
ec05e7a8 305 xilinx_fb_out32(drvdata, REG_CTRL,
dac4ccfb 306 drvdata->reg_ctrl_default);
147394c8
AK
307
308 /* Fill struct fb_info */
309 drvdata->info.device = dev;
b9a22794 310 drvdata->info.screen_base = (void __iomem *)drvdata->fb_virt;
147394c8
AK
311 drvdata->info.fbops = &xilinxfb_ops;
312 drvdata->info.fix = xilinx_fb_fix;
313 drvdata->info.fix.smem_start = drvdata->fb_phys;
b4d6a726
GL
314 drvdata->info.fix.smem_len = fbsize;
315 drvdata->info.fix.line_length = pdata->xvirt * BYTES_PER_PIXEL;
316
147394c8 317 drvdata->info.pseudo_palette = drvdata->pseudo_palette;
26477622
GL
318 drvdata->info.flags = FBINFO_DEFAULT;
319 drvdata->info.var = xilinx_fb_var;
b4d6a726
GL
320 drvdata->info.var.height = pdata->screen_height_mm;
321 drvdata->info.var.width = pdata->screen_width_mm;
322 drvdata->info.var.xres = pdata->xres;
323 drvdata->info.var.yres = pdata->yres;
324 drvdata->info.var.xres_virtual = pdata->xvirt;
325 drvdata->info.var.yres_virtual = pdata->yvirt;
147394c8 326
26477622
GL
327 /* Allocate a colour map */
328 rc = fb_alloc_cmap(&drvdata->info.cmap, PALETTE_ENTRIES_NO, 0);
329 if (rc) {
3cb3ec2c 330 dev_err(dev, "Fail to allocate colormap (%d entries)\n",
147394c8 331 PALETTE_ENTRIES_NO);
3fb99ce4 332 goto err_cmap;
147394c8
AK
333 }
334
147394c8 335 /* Register new frame buffer */
26477622
GL
336 rc = register_framebuffer(&drvdata->info);
337 if (rc) {
3cb3ec2c 338 dev_err(dev, "Could not register frame buffer\n");
3fb99ce4 339 goto err_regfb;
147394c8
AK
340 }
341
5130af35 342 if (drvdata->flags & BUS_ACCESS_FLAG) {
dac4ccfb 343 /* Put a banner in the log (for DEBUG) */
c88fafef 344 dev_dbg(dev, "regs: phys=%x, virt=%p\n", drvdata->regs_phys,
dac4ccfb
JL
345 drvdata->regs);
346 }
258de4ba 347 /* Put a banner in the log (for DEBUG) */
aa296a89
GL
348 dev_dbg(dev, "fb: phys=%llx, virt=%p, size=%x\n",
349 (unsigned long long)drvdata->fb_phys, drvdata->fb_virt, fbsize);
b4d6a726 350
147394c8
AK
351 return 0; /* success */
352
3fb99ce4 353err_regfb:
147394c8
AK
354 fb_dealloc_cmap(&drvdata->info.cmap);
355
3fb99ce4 356err_cmap:
287e5d6f
GL
357 if (drvdata->fb_alloced)
358 dma_free_coherent(dev, PAGE_ALIGN(fbsize), drvdata->fb_virt,
359 drvdata->fb_phys);
dac4ccfb
JL
360 else
361 iounmap(drvdata->fb_virt);
362
147394c8 363 /* Turn off the display */
ec05e7a8 364 xilinx_fb_out32(drvdata, REG_CTRL, 0);
147394c8 365
3fb99ce4 366err_fbmem:
5130af35 367 if (drvdata->flags & BUS_ACCESS_FLAG)
a8f045aa 368 devm_iounmap(dev, drvdata->regs);
147394c8 369
3fb99ce4 370err_region:
147394c8
AK
371 kfree(drvdata);
372 dev_set_drvdata(dev, NULL);
373
26477622 374 return rc;
147394c8
AK
375}
376
26477622 377static int xilinxfb_release(struct device *dev)
147394c8 378{
26477622 379 struct xilinxfb_drvdata *drvdata = dev_get_drvdata(dev);
147394c8
AK
380
381#if !defined(CONFIG_FRAMEBUFFER_CONSOLE) && defined(CONFIG_LOGO)
382 xilinx_fb_blank(VESA_POWERDOWN, &drvdata->info);
383#endif
384
385 unregister_framebuffer(&drvdata->info);
386
387 fb_dealloc_cmap(&drvdata->info.cmap);
388
287e5d6f
GL
389 if (drvdata->fb_alloced)
390 dma_free_coherent(dev, PAGE_ALIGN(drvdata->info.fix.smem_len),
391 drvdata->fb_virt, drvdata->fb_phys);
dac4ccfb
JL
392 else
393 iounmap(drvdata->fb_virt);
147394c8
AK
394
395 /* Turn off the display */
ec05e7a8 396 xilinx_fb_out32(drvdata, REG_CTRL, 0);
147394c8 397
dac4ccfb 398 /* Release the resources, as allocated based on interface */
a8f045aa
MS
399 if (drvdata->flags & BUS_ACCESS_FLAG)
400 devm_iounmap(dev, drvdata->regs);
a1dfe9c7
MS
401#ifdef CONFIG_PPC_DCR
402 else
dac4ccfb 403 dcr_unmap(drvdata->dcr_host, drvdata->dcr_len);
a1dfe9c7 404#endif
147394c8
AK
405
406 kfree(drvdata);
407 dev_set_drvdata(dev, NULL);
408
409 return 0;
410}
411
31e8d460
GL
412/* ---------------------------------------------------------------------
413 * OF bus binding
414 */
415
48c68c4f 416static int xilinxfb_of_probe(struct platform_device *op)
31e8d460 417{
31e8d460 418 const u32 *prop;
0f5e17c5 419 u32 tft_access = 0;
01ba1e9d 420 struct xilinxfb_platform_data pdata;
a8f045aa 421 int size;
dac4ccfb 422 struct xilinxfb_drvdata *drvdata;
31e8d460 423
01ba1e9d
GL
424 /* Copy with the default pdata (not a ptr reference!) */
425 pdata = xilinx_fb_default_pdata;
426
aa296a89
GL
427 /* Allocate the driver data region */
428 drvdata = kzalloc(sizeof(*drvdata), GFP_KERNEL);
429 if (!drvdata) {
430 dev_err(&op->dev, "Couldn't allocate device private record\n");
431 return -ENOMEM;
432 }
433
dac4ccfb 434 /*
5130af35 435 * To check whether the core is connected directly to DCR or BUS
dac4ccfb
JL
436 * interface and initialize the tft_access accordingly.
437 */
0f5e17c5
MS
438 of_property_read_u32(op->dev.of_node, "xlnx,dcr-splb-slave-if",
439 &tft_access);
dac4ccfb
JL
440
441 /*
5130af35 442 * Fill the resource structure if its direct BUS interface
dac4ccfb
JL
443 * otherwise fill the dcr_host structure.
444 */
445 if (tft_access) {
5130af35 446 drvdata->flags |= BUS_ACCESS_FLAG;
a1dfe9c7
MS
447 }
448#ifdef CONFIG_PPC_DCR
449 else {
450 int start;
61c7a080
GL
451 start = dcr_resource_start(op->dev.of_node, 0);
452 drvdata->dcr_len = dcr_resource_len(op->dev.of_node, 0);
453 drvdata->dcr_host = dcr_map(op->dev.of_node, start, drvdata->dcr_len);
aa296a89
GL
454 if (!DCR_MAP_OK(drvdata->dcr_host)) {
455 dev_err(&op->dev, "invalid DCR address\n");
a8f045aa
MS
456 kfree(drvdata);
457 return -ENODEV;
dac4ccfb 458 }
31e8d460 459 }
a1dfe9c7 460#endif
31e8d460 461
61c7a080 462 prop = of_get_property(op->dev.of_node, "phys-size", &size);
31e8d460 463 if ((prop) && (size >= sizeof(u32)*2)) {
01ba1e9d
GL
464 pdata.screen_width_mm = prop[0];
465 pdata.screen_height_mm = prop[1];
31e8d460
GL
466 }
467
61c7a080 468 prop = of_get_property(op->dev.of_node, "resolution", &size);
b4d6a726
GL
469 if ((prop) && (size >= sizeof(u32)*2)) {
470 pdata.xres = prop[0];
471 pdata.yres = prop[1];
472 }
473
61c7a080 474 prop = of_get_property(op->dev.of_node, "virtual-resolution", &size);
b4d6a726
GL
475 if ((prop) && (size >= sizeof(u32)*2)) {
476 pdata.xvirt = prop[0];
477 pdata.yvirt = prop[1];
478 }
479
61c7a080 480 if (of_find_property(op->dev.of_node, "rotate-display", NULL))
01ba1e9d 481 pdata.rotate_screen = 1;
31e8d460 482
dac4ccfb 483 dev_set_drvdata(&op->dev, drvdata);
a8f045aa 484 return xilinxfb_assign(op, drvdata, &pdata);
31e8d460
GL
485}
486
48c68c4f 487static int xilinxfb_of_remove(struct platform_device *op)
31e8d460
GL
488{
489 return xilinxfb_release(&op->dev);
490}
491
492/* Match table for of_platform binding */
48c68c4f 493static struct of_device_id xilinxfb_of_match[] = {
dac4ccfb 494 { .compatible = "xlnx,xps-tft-1.00.a", },
652078ba
AA
495 { .compatible = "xlnx,xps-tft-2.00.a", },
496 { .compatible = "xlnx,xps-tft-2.01.a", },
0e349b0e 497 { .compatible = "xlnx,plb-tft-cntlr-ref-1.00.a", },
dac4ccfb 498 { .compatible = "xlnx,plb-dvi-cntlr-ref-1.00.c", },
31e8d460
GL
499 {},
500};
501MODULE_DEVICE_TABLE(of, xilinxfb_of_match);
502
28541d0f 503static struct platform_driver xilinxfb_of_driver = {
31e8d460 504 .probe = xilinxfb_of_probe,
48c68c4f 505 .remove = xilinxfb_of_remove,
31e8d460
GL
506 .driver = {
507 .name = DRIVER_NAME,
4018294b
GL
508 .owner = THIS_MODULE,
509 .of_match_table = xilinxfb_of_match,
31e8d460
GL
510 },
511};
512
4277f2c4 513module_platform_driver(xilinxfb_of_driver);
147394c8
AK
514
515MODULE_AUTHOR("MontaVista Software, Inc. <source@mvista.com>");
dac4ccfb 516MODULE_DESCRIPTION("Xilinx TFT frame buffer driver");
147394c8 517MODULE_LICENSE("GPL");