usb: musb: ux500: optimize DMA callback routine
[linux-2.6-block.git] / drivers / usb / musb / musb_core.c
CommitLineData
550a7375
FB
1/*
2 * MUSB OTG driver core code
3 *
4 * Copyright 2005 Mentor Graphics Corporation
5 * Copyright (C) 2005-2006 by Texas Instruments
6 * Copyright (C) 2006-2007 Nokia Corporation
7 *
8 * This program is free software; you can redistribute it and/or
9 * modify it under the terms of the GNU General Public License
10 * version 2 as published by the Free Software Foundation.
11 *
12 * This program is distributed in the hope that it will be useful, but
13 * WITHOUT ANY WARRANTY; without even the implied warranty of
14 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
15 * General Public License for more details.
16 *
17 * You should have received a copy of the GNU General Public License
18 * along with this program; if not, write to the Free Software
19 * Foundation, Inc., 51 Franklin St, Fifth Floor, Boston, MA
20 * 02110-1301 USA
21 *
22 * THIS SOFTWARE IS PROVIDED "AS IS" AND ANY EXPRESS OR IMPLIED
23 * WARRANTIES, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF
24 * MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE ARE DISCLAIMED. IN
25 * NO EVENT SHALL THE AUTHORS BE LIABLE FOR ANY DIRECT, INDIRECT,
26 * INCIDENTAL, SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT
27 * NOT LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF
28 * USE, DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON
29 * ANY THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
30 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE OF
31 * THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
32 *
33 */
34
35/*
36 * Inventra (Multipoint) Dual-Role Controller Driver for Linux.
37 *
38 * This consists of a Host Controller Driver (HCD) and a peripheral
39 * controller driver implementing the "Gadget" API; OTG support is
40 * in the works. These are normal Linux-USB controller drivers which
41 * use IRQs and have no dedicated thread.
42 *
43 * This version of the driver has only been used with products from
44 * Texas Instruments. Those products integrate the Inventra logic
45 * with other DMA, IRQ, and bus modules, as well as other logic that
46 * needs to be reflected in this driver.
47 *
48 *
49 * NOTE: the original Mentor code here was pretty much a collection
50 * of mechanisms that don't seem to have been fully integrated/working
51 * for *any* Linux kernel version. This version aims at Linux 2.6.now,
52 * Key open issues include:
53 *
54 * - Lack of host-side transaction scheduling, for all transfer types.
55 * The hardware doesn't do it; instead, software must.
56 *
57 * This is not an issue for OTG devices that don't support external
58 * hubs, but for more "normal" USB hosts it's a user issue that the
59 * "multipoint" support doesn't scale in the expected ways. That
60 * includes DaVinci EVM in a common non-OTG mode.
61 *
62 * * Control and bulk use dedicated endpoints, and there's as
63 * yet no mechanism to either (a) reclaim the hardware when
64 * peripherals are NAKing, which gets complicated with bulk
65 * endpoints, or (b) use more than a single bulk endpoint in
66 * each direction.
67 *
68 * RESULT: one device may be perceived as blocking another one.
69 *
70 * * Interrupt and isochronous will dynamically allocate endpoint
71 * hardware, but (a) there's no record keeping for bandwidth;
72 * (b) in the common case that few endpoints are available, there
73 * is no mechanism to reuse endpoints to talk to multiple devices.
74 *
75 * RESULT: At one extreme, bandwidth can be overcommitted in
76 * some hardware configurations, no faults will be reported.
77 * At the other extreme, the bandwidth capabilities which do
78 * exist tend to be severely undercommitted. You can't yet hook
79 * up both a keyboard and a mouse to an external USB hub.
80 */
81
82/*
83 * This gets many kinds of configuration information:
84 * - Kconfig for everything user-configurable
550a7375
FB
85 * - platform_device for addressing, irq, and platform_data
86 * - platform_data is mostly for board-specific informarion
c767c1c6 87 * (plus recentrly, SOC or family details)
550a7375
FB
88 *
89 * Most of the conditional compilation will (someday) vanish.
90 */
91
92#include <linux/module.h>
93#include <linux/kernel.h>
94#include <linux/sched.h>
95#include <linux/slab.h>
96#include <linux/init.h>
97#include <linux/list.h>
98#include <linux/kobject.h>
9303961f 99#include <linux/prefetch.h>
550a7375
FB
100#include <linux/platform_device.h>
101#include <linux/io.h>
102
550a7375
FB
103#include "musb_core.h"
104
f7f9d63e 105#define TA_WAIT_BCON(m) max_t(int, (m)->a_wait_bcon, OTG_TIME_A_WAIT_BCON)
550a7375
FB
106
107
550a7375
FB
108#define DRIVER_AUTHOR "Mentor Graphics, Texas Instruments, Nokia"
109#define DRIVER_DESC "Inventra Dual-Role USB Controller Driver"
110
e8164f64 111#define MUSB_VERSION "6.0"
550a7375
FB
112
113#define DRIVER_INFO DRIVER_DESC ", v" MUSB_VERSION
114
05ac10dd 115#define MUSB_DRIVER_NAME "musb-hdrc"
550a7375
FB
116const char musb_driver_name[] = MUSB_DRIVER_NAME;
117
118MODULE_DESCRIPTION(DRIVER_INFO);
119MODULE_AUTHOR(DRIVER_AUTHOR);
120MODULE_LICENSE("GPL");
121MODULE_ALIAS("platform:" MUSB_DRIVER_NAME);
122
123
124/*-------------------------------------------------------------------------*/
125
126static inline struct musb *dev_to_musb(struct device *dev)
127{
550a7375 128 return dev_get_drvdata(dev);
550a7375
FB
129}
130
131/*-------------------------------------------------------------------------*/
132
ffb865b1
HK
133#ifndef CONFIG_BLACKFIN
134static int musb_ulpi_read(struct otg_transceiver *otg, u32 offset)
135{
136 void __iomem *addr = otg->io_priv;
137 int i = 0;
138 u8 r;
139 u8 power;
140
141 /* Make sure the transceiver is not in low power mode */
142 power = musb_readb(addr, MUSB_POWER);
143 power &= ~MUSB_POWER_SUSPENDM;
144 musb_writeb(addr, MUSB_POWER, power);
145
146 /* REVISIT: musbhdrc_ulpi_an.pdf recommends setting the
147 * ULPICarKitControlDisableUTMI after clearing POWER_SUSPENDM.
148 */
149
150 musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)offset);
151 musb_writeb(addr, MUSB_ULPI_REG_CONTROL,
152 MUSB_ULPI_REG_REQ | MUSB_ULPI_RDN_WR);
153
154 while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
155 & MUSB_ULPI_REG_CMPLT)) {
156 i++;
5c8a86e1 157 if (i == 10000)
ffb865b1 158 return -ETIMEDOUT;
ffb865b1
HK
159
160 }
161 r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
162 r &= ~MUSB_ULPI_REG_CMPLT;
163 musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
164
165 return musb_readb(addr, MUSB_ULPI_REG_DATA);
166}
167
168static int musb_ulpi_write(struct otg_transceiver *otg,
169 u32 offset, u32 data)
170{
171 void __iomem *addr = otg->io_priv;
172 int i = 0;
173 u8 r = 0;
174 u8 power;
175
176 /* Make sure the transceiver is not in low power mode */
177 power = musb_readb(addr, MUSB_POWER);
178 power &= ~MUSB_POWER_SUSPENDM;
179 musb_writeb(addr, MUSB_POWER, power);
180
181 musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)offset);
182 musb_writeb(addr, MUSB_ULPI_REG_DATA, (u8)data);
183 musb_writeb(addr, MUSB_ULPI_REG_CONTROL, MUSB_ULPI_REG_REQ);
184
185 while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
186 & MUSB_ULPI_REG_CMPLT)) {
187 i++;
5c8a86e1 188 if (i == 10000)
ffb865b1 189 return -ETIMEDOUT;
ffb865b1
HK
190 }
191
192 r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
193 r &= ~MUSB_ULPI_REG_CMPLT;
194 musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
195
196 return 0;
197}
198#else
f2263db7
MF
199#define musb_ulpi_read NULL
200#define musb_ulpi_write NULL
ffb865b1
HK
201#endif
202
203static struct otg_io_access_ops musb_ulpi_access = {
204 .read = musb_ulpi_read,
205 .write = musb_ulpi_write,
206};
207
208/*-------------------------------------------------------------------------*/
209
7c925546 210#if !defined(CONFIG_USB_MUSB_TUSB6010) && !defined(CONFIG_USB_MUSB_BLACKFIN)
c6cf8b00 211
550a7375
FB
212/*
213 * Load an endpoint's FIFO
214 */
215void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
216{
5c8a86e1 217 struct musb *musb = hw_ep->musb;
550a7375
FB
218 void __iomem *fifo = hw_ep->fifo;
219
220 prefetch((u8 *)src);
221
5c8a86e1 222 dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
550a7375
FB
223 'T', hw_ep->epnum, fifo, len, src);
224
225 /* we can't assume unaligned reads work */
226 if (likely((0x01 & (unsigned long) src) == 0)) {
227 u16 index = 0;
228
229 /* best case is 32bit-aligned source address */
230 if ((0x02 & (unsigned long) src) == 0) {
231 if (len >= 4) {
232 writesl(fifo, src + index, len >> 2);
233 index += len & ~0x03;
234 }
235 if (len & 0x02) {
236 musb_writew(fifo, 0, *(u16 *)&src[index]);
237 index += 2;
238 }
239 } else {
240 if (len >= 2) {
241 writesw(fifo, src + index, len >> 1);
242 index += len & ~0x01;
243 }
244 }
245 if (len & 0x01)
246 musb_writeb(fifo, 0, src[index]);
247 } else {
248 /* byte aligned */
249 writesb(fifo, src, len);
250 }
251}
252
843bb1d0 253#if !defined(CONFIG_USB_MUSB_AM35X)
550a7375
FB
254/*
255 * Unload an endpoint's FIFO
256 */
257void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
258{
5c8a86e1 259 struct musb *musb = hw_ep->musb;
550a7375
FB
260 void __iomem *fifo = hw_ep->fifo;
261
5c8a86e1 262 dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
550a7375
FB
263 'R', hw_ep->epnum, fifo, len, dst);
264
265 /* we can't assume unaligned writes work */
266 if (likely((0x01 & (unsigned long) dst) == 0)) {
267 u16 index = 0;
268
269 /* best case is 32bit-aligned destination address */
270 if ((0x02 & (unsigned long) dst) == 0) {
271 if (len >= 4) {
272 readsl(fifo, dst, len >> 2);
273 index = len & ~0x03;
274 }
275 if (len & 0x02) {
276 *(u16 *)&dst[index] = musb_readw(fifo, 0);
277 index += 2;
278 }
279 } else {
280 if (len >= 2) {
281 readsw(fifo, dst, len >> 1);
282 index = len & ~0x01;
283 }
284 }
285 if (len & 0x01)
286 dst[index] = musb_readb(fifo, 0);
287 } else {
288 /* byte aligned */
289 readsb(fifo, dst, len);
290 }
291}
843bb1d0 292#endif
550a7375
FB
293
294#endif /* normal PIO */
295
296
297/*-------------------------------------------------------------------------*/
298
299/* for high speed test mode; see USB 2.0 spec 7.1.20 */
300static const u8 musb_test_packet[53] = {
301 /* implicit SYNC then DATA0 to start */
302
303 /* JKJKJKJK x9 */
304 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
305 /* JJKKJJKK x8 */
306 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa,
307 /* JJJJKKKK x8 */
308 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee,
309 /* JJJJJJJKKKKKKK x8 */
310 0xfe, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
311 /* JJJJJJJK x8 */
312 0x7f, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd,
313 /* JKKKKKKK x10, JK */
314 0xfc, 0x7e, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd, 0x7e
315
316 /* implicit CRC16 then EOP to end */
317};
318
319void musb_load_testpacket(struct musb *musb)
320{
321 void __iomem *regs = musb->endpoints[0].regs;
322
323 musb_ep_select(musb->mregs, 0);
324 musb_write_fifo(musb->control_ep,
325 sizeof(musb_test_packet), musb_test_packet);
326 musb_writew(regs, MUSB_CSR0, MUSB_CSR0_TXPKTRDY);
327}
328
329/*-------------------------------------------------------------------------*/
330
550a7375
FB
331/*
332 * Handles OTG hnp timeouts, such as b_ase0_brst
333 */
334void musb_otg_timer_func(unsigned long data)
335{
336 struct musb *musb = (struct musb *)data;
337 unsigned long flags;
338
339 spin_lock_irqsave(&musb->lock, flags);
84e250ff 340 switch (musb->xceiv->state) {
550a7375 341 case OTG_STATE_B_WAIT_ACON:
5c8a86e1 342 dev_dbg(musb->controller, "HNP: b_wait_acon timeout; back to b_peripheral\n");
550a7375 343 musb_g_disconnect(musb);
84e250ff 344 musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
550a7375
FB
345 musb->is_active = 0;
346 break;
ab983f2a 347 case OTG_STATE_A_SUSPEND:
550a7375 348 case OTG_STATE_A_WAIT_BCON:
5c8a86e1 349 dev_dbg(musb->controller, "HNP: %s timeout\n",
3df00453 350 otg_state_string(musb->xceiv->state));
743411b3 351 musb_platform_set_vbus(musb, 0);
ab983f2a 352 musb->xceiv->state = OTG_STATE_A_WAIT_VFALL;
550a7375
FB
353 break;
354 default:
5c8a86e1 355 dev_dbg(musb->controller, "HNP: Unhandled mode %s\n",
3df00453 356 otg_state_string(musb->xceiv->state));
550a7375
FB
357 }
358 musb->ignore_disconnect = 0;
359 spin_unlock_irqrestore(&musb->lock, flags);
360}
361
550a7375 362/*
f7f9d63e 363 * Stops the HNP transition. Caller must take care of locking.
550a7375
FB
364 */
365void musb_hnp_stop(struct musb *musb)
366{
367 struct usb_hcd *hcd = musb_to_hcd(musb);
368 void __iomem *mbase = musb->mregs;
369 u8 reg;
370
5c8a86e1 371 dev_dbg(musb->controller, "HNP: stop from %s\n", otg_state_string(musb->xceiv->state));
ab983f2a 372
84e250ff 373 switch (musb->xceiv->state) {
550a7375 374 case OTG_STATE_A_PERIPHERAL:
550a7375 375 musb_g_disconnect(musb);
5c8a86e1 376 dev_dbg(musb->controller, "HNP: back to %s\n",
3df00453 377 otg_state_string(musb->xceiv->state));
550a7375
FB
378 break;
379 case OTG_STATE_B_HOST:
5c8a86e1 380 dev_dbg(musb->controller, "HNP: Disabling HR\n");
550a7375 381 hcd->self.is_b_host = 0;
84e250ff 382 musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
550a7375
FB
383 MUSB_DEV_MODE(musb);
384 reg = musb_readb(mbase, MUSB_POWER);
385 reg |= MUSB_POWER_SUSPENDM;
386 musb_writeb(mbase, MUSB_POWER, reg);
387 /* REVISIT: Start SESSION_REQUEST here? */
388 break;
389 default:
5c8a86e1 390 dev_dbg(musb->controller, "HNP: Stopping in unknown state %s\n",
3df00453 391 otg_state_string(musb->xceiv->state));
550a7375
FB
392 }
393
394 /*
395 * When returning to A state after HNP, avoid hub_port_rebounce(),
396 * which cause occasional OPT A "Did not receive reset after connect"
397 * errors.
398 */
749da5f8 399 musb->port1_status &= ~(USB_PORT_STAT_C_CONNECTION << 16);
550a7375
FB
400}
401
550a7375
FB
402/*
403 * Interrupt Service Routine to record USB "global" interrupts.
404 * Since these do not happen often and signify things of
405 * paramount importance, it seems OK to check them individually;
406 * the order of the tests is specified in the manual
407 *
408 * @param musb instance pointer
409 * @param int_usb register contents
410 * @param devctl
411 * @param power
412 */
413
550a7375
FB
414static irqreturn_t musb_stage0_irq(struct musb *musb, u8 int_usb,
415 u8 devctl, u8 power)
416{
417 irqreturn_t handled = IRQ_NONE;
550a7375 418
5c8a86e1 419 dev_dbg(musb->controller, "<== Power=%02x, DevCtl=%02x, int_usb=0x%x\n", power, devctl,
550a7375
FB
420 int_usb);
421
422 /* in host mode, the peripheral may issue remote wakeup.
423 * in peripheral mode, the host may resume the link.
424 * spurious RESUME irqs happen too, paired with SUSPEND.
425 */
426 if (int_usb & MUSB_INTR_RESUME) {
427 handled = IRQ_HANDLED;
5c8a86e1 428 dev_dbg(musb->controller, "RESUME (%s)\n", otg_state_string(musb->xceiv->state));
550a7375
FB
429
430 if (devctl & MUSB_DEVCTL_HM) {
aa471456
FB
431 void __iomem *mbase = musb->mregs;
432
84e250ff 433 switch (musb->xceiv->state) {
550a7375
FB
434 case OTG_STATE_A_SUSPEND:
435 /* remote wakeup? later, GetPortStatus
436 * will stop RESUME signaling
437 */
438
439 if (power & MUSB_POWER_SUSPENDM) {
440 /* spurious */
441 musb->int_usb &= ~MUSB_INTR_SUSPEND;
5c8a86e1 442 dev_dbg(musb->controller, "Spurious SUSPENDM\n");
550a7375
FB
443 break;
444 }
445
446 power &= ~MUSB_POWER_SUSPENDM;
447 musb_writeb(mbase, MUSB_POWER,
448 power | MUSB_POWER_RESUME);
449
450 musb->port1_status |=
451 (USB_PORT_STAT_C_SUSPEND << 16)
452 | MUSB_PORT_STAT_RESUME;
453 musb->rh_timer = jiffies
454 + msecs_to_jiffies(20);
455
84e250ff 456 musb->xceiv->state = OTG_STATE_A_HOST;
550a7375
FB
457 musb->is_active = 1;
458 usb_hcd_resume_root_hub(musb_to_hcd(musb));
459 break;
460 case OTG_STATE_B_WAIT_ACON:
84e250ff 461 musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
550a7375
FB
462 musb->is_active = 1;
463 MUSB_DEV_MODE(musb);
464 break;
465 default:
466 WARNING("bogus %s RESUME (%s)\n",
467 "host",
3df00453 468 otg_state_string(musb->xceiv->state));
550a7375 469 }
550a7375 470 } else {
84e250ff 471 switch (musb->xceiv->state) {
550a7375
FB
472 case OTG_STATE_A_SUSPEND:
473 /* possibly DISCONNECT is upcoming */
84e250ff 474 musb->xceiv->state = OTG_STATE_A_HOST;
550a7375
FB
475 usb_hcd_resume_root_hub(musb_to_hcd(musb));
476 break;
550a7375
FB
477 case OTG_STATE_B_WAIT_ACON:
478 case OTG_STATE_B_PERIPHERAL:
479 /* disconnect while suspended? we may
480 * not get a disconnect irq...
481 */
482 if ((devctl & MUSB_DEVCTL_VBUS)
483 != (3 << MUSB_DEVCTL_VBUS_SHIFT)
484 ) {
485 musb->int_usb |= MUSB_INTR_DISCONNECT;
486 musb->int_usb &= ~MUSB_INTR_SUSPEND;
487 break;
488 }
489 musb_g_resume(musb);
490 break;
491 case OTG_STATE_B_IDLE:
492 musb->int_usb &= ~MUSB_INTR_SUSPEND;
493 break;
550a7375
FB
494 default:
495 WARNING("bogus %s RESUME (%s)\n",
496 "peripheral",
3df00453 497 otg_state_string(musb->xceiv->state));
550a7375
FB
498 }
499 }
500 }
501
550a7375
FB
502 /* see manual for the order of the tests */
503 if (int_usb & MUSB_INTR_SESSREQ) {
aa471456
FB
504 void __iomem *mbase = musb->mregs;
505
19aab56c
HK
506 if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS
507 && (devctl & MUSB_DEVCTL_BDEVICE)) {
5c8a86e1 508 dev_dbg(musb->controller, "SessReq while on B state\n");
a6038ee7
HK
509 return IRQ_HANDLED;
510 }
511
5c8a86e1 512 dev_dbg(musb->controller, "SESSION_REQUEST (%s)\n",
3df00453 513 otg_state_string(musb->xceiv->state));
550a7375
FB
514
515 /* IRQ arrives from ID pin sense or (later, if VBUS power
516 * is removed) SRP. responses are time critical:
517 * - turn on VBUS (with silicon-specific mechanism)
518 * - go through A_WAIT_VRISE
519 * - ... to A_WAIT_BCON.
520 * a_wait_vrise_tmout triggers VBUS_ERROR transitions
521 */
522 musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
523 musb->ep0_stage = MUSB_EP0_START;
84e250ff 524 musb->xceiv->state = OTG_STATE_A_IDLE;
550a7375 525 MUSB_HST_MODE(musb);
743411b3 526 musb_platform_set_vbus(musb, 1);
550a7375
FB
527
528 handled = IRQ_HANDLED;
529 }
530
531 if (int_usb & MUSB_INTR_VBUSERROR) {
532 int ignore = 0;
533
534 /* During connection as an A-Device, we may see a short
535 * current spikes causing voltage drop, because of cable
536 * and peripheral capacitance combined with vbus draw.
537 * (So: less common with truly self-powered devices, where
538 * vbus doesn't act like a power supply.)
539 *
540 * Such spikes are short; usually less than ~500 usec, max
541 * of ~2 msec. That is, they're not sustained overcurrent
542 * errors, though they're reported using VBUSERROR irqs.
543 *
544 * Workarounds: (a) hardware: use self powered devices.
545 * (b) software: ignore non-repeated VBUS errors.
546 *
547 * REVISIT: do delays from lots of DEBUG_KERNEL checks
548 * make trouble here, keeping VBUS < 4.4V ?
549 */
84e250ff 550 switch (musb->xceiv->state) {
550a7375
FB
551 case OTG_STATE_A_HOST:
552 /* recovery is dicey once we've gotten past the
553 * initial stages of enumeration, but if VBUS
554 * stayed ok at the other end of the link, and
555 * another reset is due (at least for high speed,
556 * to redo the chirp etc), it might work OK...
557 */
558 case OTG_STATE_A_WAIT_BCON:
559 case OTG_STATE_A_WAIT_VRISE:
560 if (musb->vbuserr_retry) {
aa471456
FB
561 void __iomem *mbase = musb->mregs;
562
550a7375
FB
563 musb->vbuserr_retry--;
564 ignore = 1;
565 devctl |= MUSB_DEVCTL_SESSION;
566 musb_writeb(mbase, MUSB_DEVCTL, devctl);
567 } else {
568 musb->port1_status |=
749da5f8
AS
569 USB_PORT_STAT_OVERCURRENT
570 | (USB_PORT_STAT_C_OVERCURRENT << 16);
550a7375
FB
571 }
572 break;
573 default:
574 break;
575 }
576
5c8a86e1 577 dev_dbg(musb->controller, "VBUS_ERROR in %s (%02x, %s), retry #%d, port1 %08x\n",
3df00453 578 otg_state_string(musb->xceiv->state),
550a7375
FB
579 devctl,
580 ({ char *s;
581 switch (devctl & MUSB_DEVCTL_VBUS) {
582 case 0 << MUSB_DEVCTL_VBUS_SHIFT:
583 s = "<SessEnd"; break;
584 case 1 << MUSB_DEVCTL_VBUS_SHIFT:
585 s = "<AValid"; break;
586 case 2 << MUSB_DEVCTL_VBUS_SHIFT:
587 s = "<VBusValid"; break;
588 /* case 3 << MUSB_DEVCTL_VBUS_SHIFT: */
589 default:
590 s = "VALID"; break;
591 }; s; }),
592 VBUSERR_RETRY_COUNT - musb->vbuserr_retry,
593 musb->port1_status);
594
595 /* go through A_WAIT_VFALL then start a new session */
596 if (!ignore)
743411b3 597 musb_platform_set_vbus(musb, 0);
550a7375
FB
598 handled = IRQ_HANDLED;
599 }
600
1c25fda4 601 if (int_usb & MUSB_INTR_SUSPEND) {
5c8a86e1 602 dev_dbg(musb->controller, "SUSPEND (%s) devctl %02x power %02x\n",
3df00453 603 otg_state_string(musb->xceiv->state), devctl, power);
1c25fda4
AM
604 handled = IRQ_HANDLED;
605
606 switch (musb->xceiv->state) {
1c25fda4
AM
607 case OTG_STATE_A_PERIPHERAL:
608 /* We also come here if the cable is removed, since
609 * this silicon doesn't report ID-no-longer-grounded.
610 *
611 * We depend on T(a_wait_bcon) to shut us down, and
612 * hope users don't do anything dicey during this
613 * undesired detour through A_WAIT_BCON.
614 */
615 musb_hnp_stop(musb);
616 usb_hcd_resume_root_hub(musb_to_hcd(musb));
617 musb_root_disconnect(musb);
618 musb_platform_try_idle(musb, jiffies
619 + msecs_to_jiffies(musb->a_wait_bcon
620 ? : OTG_TIME_A_WAIT_BCON));
621
622 break;
1c25fda4
AM
623 case OTG_STATE_B_IDLE:
624 if (!musb->is_active)
625 break;
626 case OTG_STATE_B_PERIPHERAL:
627 musb_g_suspend(musb);
628 musb->is_active = is_otg_enabled(musb)
629 && musb->xceiv->gadget->b_hnp_enable;
630 if (musb->is_active) {
1c25fda4 631 musb->xceiv->state = OTG_STATE_B_WAIT_ACON;
5c8a86e1 632 dev_dbg(musb->controller, "HNP: Setting timer for b_ase0_brst\n");
1c25fda4
AM
633 mod_timer(&musb->otg_timer, jiffies
634 + msecs_to_jiffies(
635 OTG_TIME_B_ASE0_BRST));
1c25fda4
AM
636 }
637 break;
638 case OTG_STATE_A_WAIT_BCON:
639 if (musb->a_wait_bcon != 0)
640 musb_platform_try_idle(musb, jiffies
641 + msecs_to_jiffies(musb->a_wait_bcon));
642 break;
643 case OTG_STATE_A_HOST:
644 musb->xceiv->state = OTG_STATE_A_SUSPEND;
645 musb->is_active = is_otg_enabled(musb)
646 && musb->xceiv->host->b_hnp_enable;
647 break;
648 case OTG_STATE_B_HOST:
649 /* Transition to B_PERIPHERAL, see 6.8.2.6 p 44 */
5c8a86e1 650 dev_dbg(musb->controller, "REVISIT: SUSPEND as B_HOST\n");
1c25fda4
AM
651 break;
652 default:
653 /* "should not happen" */
654 musb->is_active = 0;
655 break;
656 }
657 }
658
550a7375
FB
659 if (int_usb & MUSB_INTR_CONNECT) {
660 struct usb_hcd *hcd = musb_to_hcd(musb);
661
662 handled = IRQ_HANDLED;
663 musb->is_active = 1;
664 set_bit(HCD_FLAG_SAW_IRQ, &hcd->flags);
665
666 musb->ep0_stage = MUSB_EP0_START;
667
550a7375
FB
668 /* flush endpoints when transitioning from Device Mode */
669 if (is_peripheral_active(musb)) {
670 /* REVISIT HNP; just force disconnect */
671 }
d709d22e
AKG
672 musb_writew(musb->mregs, MUSB_INTRTXE, musb->epmask);
673 musb_writew(musb->mregs, MUSB_INTRRXE, musb->epmask & 0xfffe);
674 musb_writeb(musb->mregs, MUSB_INTRUSBE, 0xf7);
550a7375
FB
675 musb->port1_status &= ~(USB_PORT_STAT_LOW_SPEED
676 |USB_PORT_STAT_HIGH_SPEED
677 |USB_PORT_STAT_ENABLE
678 );
679 musb->port1_status |= USB_PORT_STAT_CONNECTION
680 |(USB_PORT_STAT_C_CONNECTION << 16);
681
682 /* high vs full speed is just a guess until after reset */
683 if (devctl & MUSB_DEVCTL_LSDEV)
684 musb->port1_status |= USB_PORT_STAT_LOW_SPEED;
685
550a7375 686 /* indicate new connection to OTG machine */
84e250ff 687 switch (musb->xceiv->state) {
550a7375
FB
688 case OTG_STATE_B_PERIPHERAL:
689 if (int_usb & MUSB_INTR_SUSPEND) {
5c8a86e1 690 dev_dbg(musb->controller, "HNP: SUSPEND+CONNECT, now b_host\n");
550a7375 691 int_usb &= ~MUSB_INTR_SUSPEND;
1de00dae 692 goto b_host;
550a7375 693 } else
5c8a86e1 694 dev_dbg(musb->controller, "CONNECT as b_peripheral???\n");
550a7375
FB
695 break;
696 case OTG_STATE_B_WAIT_ACON:
5c8a86e1 697 dev_dbg(musb->controller, "HNP: CONNECT, now b_host\n");
1de00dae 698b_host:
84e250ff 699 musb->xceiv->state = OTG_STATE_B_HOST;
550a7375 700 hcd->self.is_b_host = 1;
1de00dae
DB
701 musb->ignore_disconnect = 0;
702 del_timer(&musb->otg_timer);
550a7375
FB
703 break;
704 default:
705 if ((devctl & MUSB_DEVCTL_VBUS)
706 == (3 << MUSB_DEVCTL_VBUS_SHIFT)) {
84e250ff 707 musb->xceiv->state = OTG_STATE_A_HOST;
550a7375
FB
708 hcd->self.is_b_host = 0;
709 }
710 break;
711 }
1de00dae
DB
712
713 /* poke the root hub */
714 MUSB_HST_MODE(musb);
715 if (hcd->status_urb)
716 usb_hcd_poll_rh_status(hcd);
717 else
718 usb_hcd_resume_root_hub(hcd);
719
5c8a86e1 720 dev_dbg(musb->controller, "CONNECT (%s) devctl %02x\n",
3df00453 721 otg_state_string(musb->xceiv->state), devctl);
550a7375 722 }
550a7375 723
1c25fda4 724 if ((int_usb & MUSB_INTR_DISCONNECT) && !musb->ignore_disconnect) {
5c8a86e1 725 dev_dbg(musb->controller, "DISCONNECT (%s) as %s, devctl %02x\n",
3df00453 726 otg_state_string(musb->xceiv->state),
1c25fda4
AM
727 MUSB_MODE(musb), devctl);
728 handled = IRQ_HANDLED;
729
730 switch (musb->xceiv->state) {
1c25fda4
AM
731 case OTG_STATE_A_HOST:
732 case OTG_STATE_A_SUSPEND:
733 usb_hcd_resume_root_hub(musb_to_hcd(musb));
734 musb_root_disconnect(musb);
735 if (musb->a_wait_bcon != 0 && is_otg_enabled(musb))
736 musb_platform_try_idle(musb, jiffies
737 + msecs_to_jiffies(musb->a_wait_bcon));
738 break;
1c25fda4
AM
739 case OTG_STATE_B_HOST:
740 /* REVISIT this behaves for "real disconnect"
741 * cases; make sure the other transitions from
742 * from B_HOST act right too. The B_HOST code
743 * in hnp_stop() is currently not used...
744 */
745 musb_root_disconnect(musb);
746 musb_to_hcd(musb)->self.is_b_host = 0;
747 musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
748 MUSB_DEV_MODE(musb);
749 musb_g_disconnect(musb);
750 break;
751 case OTG_STATE_A_PERIPHERAL:
752 musb_hnp_stop(musb);
753 musb_root_disconnect(musb);
754 /* FALLTHROUGH */
755 case OTG_STATE_B_WAIT_ACON:
756 /* FALLTHROUGH */
1c25fda4
AM
757 case OTG_STATE_B_PERIPHERAL:
758 case OTG_STATE_B_IDLE:
759 musb_g_disconnect(musb);
760 break;
1c25fda4
AM
761 default:
762 WARNING("unhandled DISCONNECT transition (%s)\n",
3df00453 763 otg_state_string(musb->xceiv->state));
1c25fda4
AM
764 break;
765 }
766 }
767
550a7375
FB
768 /* mentor saves a bit: bus reset and babble share the same irq.
769 * only host sees babble; only peripheral sees bus reset.
770 */
771 if (int_usb & MUSB_INTR_RESET) {
1c25fda4 772 handled = IRQ_HANDLED;
550a7375
FB
773 if (is_host_capable() && (devctl & MUSB_DEVCTL_HM) != 0) {
774 /*
775 * Looks like non-HS BABBLE can be ignored, but
776 * HS BABBLE is an error condition. For HS the solution
777 * is to avoid babble in the first place and fix what
778 * caused BABBLE. When HS BABBLE happens we can only
779 * stop the session.
780 */
781 if (devctl & (MUSB_DEVCTL_FSDEV | MUSB_DEVCTL_LSDEV))
5c8a86e1 782 dev_dbg(musb->controller, "BABBLE devctl: %02x\n", devctl);
550a7375
FB
783 else {
784 ERR("Stopping host session -- babble\n");
1c25fda4 785 musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
550a7375
FB
786 }
787 } else if (is_peripheral_capable()) {
5c8a86e1 788 dev_dbg(musb->controller, "BUS RESET as %s\n",
3df00453 789 otg_state_string(musb->xceiv->state));
84e250ff 790 switch (musb->xceiv->state) {
550a7375
FB
791 case OTG_STATE_A_SUSPEND:
792 /* We need to ignore disconnect on suspend
793 * otherwise tusb 2.0 won't reconnect after a
794 * power cycle, which breaks otg compliance.
795 */
796 musb->ignore_disconnect = 1;
797 musb_g_reset(musb);
798 /* FALLTHROUGH */
799 case OTG_STATE_A_WAIT_BCON: /* OPT TD.4.7-900ms */
f7f9d63e 800 /* never use invalid T(a_wait_bcon) */
5c8a86e1 801 dev_dbg(musb->controller, "HNP: in %s, %d msec timeout\n",
3df00453
AG
802 otg_state_string(musb->xceiv->state),
803 TA_WAIT_BCON(musb));
f7f9d63e
DB
804 mod_timer(&musb->otg_timer, jiffies
805 + msecs_to_jiffies(TA_WAIT_BCON(musb)));
550a7375
FB
806 break;
807 case OTG_STATE_A_PERIPHERAL:
1de00dae
DB
808 musb->ignore_disconnect = 0;
809 del_timer(&musb->otg_timer);
810 musb_g_reset(musb);
550a7375
FB
811 break;
812 case OTG_STATE_B_WAIT_ACON:
5c8a86e1 813 dev_dbg(musb->controller, "HNP: RESET (%s), to b_peripheral\n",
3df00453 814 otg_state_string(musb->xceiv->state));
84e250ff 815 musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
550a7375
FB
816 musb_g_reset(musb);
817 break;
550a7375 818 case OTG_STATE_B_IDLE:
84e250ff 819 musb->xceiv->state = OTG_STATE_B_PERIPHERAL;
550a7375
FB
820 /* FALLTHROUGH */
821 case OTG_STATE_B_PERIPHERAL:
822 musb_g_reset(musb);
823 break;
824 default:
5c8a86e1 825 dev_dbg(musb->controller, "Unhandled BUS RESET as %s\n",
3df00453 826 otg_state_string(musb->xceiv->state));
550a7375
FB
827 }
828 }
550a7375 829 }
550a7375
FB
830
831#if 0
832/* REVISIT ... this would be for multiplexing periodic endpoints, or
833 * supporting transfer phasing to prevent exceeding ISO bandwidth
834 * limits of a given frame or microframe.
835 *
836 * It's not needed for peripheral side, which dedicates endpoints;
837 * though it _might_ use SOF irqs for other purposes.
838 *
839 * And it's not currently needed for host side, which also dedicates
840 * endpoints, relies on TX/RX interval registers, and isn't claimed
841 * to support ISO transfers yet.
842 */
843 if (int_usb & MUSB_INTR_SOF) {
844 void __iomem *mbase = musb->mregs;
845 struct musb_hw_ep *ep;
846 u8 epnum;
847 u16 frame;
848
5c8a86e1 849 dev_dbg(musb->controller, "START_OF_FRAME\n");
550a7375
FB
850 handled = IRQ_HANDLED;
851
852 /* start any periodic Tx transfers waiting for current frame */
853 frame = musb_readw(mbase, MUSB_FRAME);
854 ep = musb->endpoints;
855 for (epnum = 1; (epnum < musb->nr_endpoints)
856 && (musb->epmask >= (1 << epnum));
857 epnum++, ep++) {
858 /*
859 * FIXME handle framecounter wraps (12 bits)
860 * eliminate duplicated StartUrb logic
861 */
862 if (ep->dwWaitFrame >= frame) {
863 ep->dwWaitFrame = 0;
864 pr_debug("SOF --> periodic TX%s on %d\n",
865 ep->tx_channel ? " DMA" : "",
866 epnum);
867 if (!ep->tx_channel)
868 musb_h_tx_start(musb, epnum);
869 else
870 cppi_hostdma_start(musb, epnum);
871 }
872 } /* end of for loop */
873 }
874#endif
875
1c25fda4 876 schedule_work(&musb->irq_work);
550a7375
FB
877
878 return handled;
879}
880
881/*-------------------------------------------------------------------------*/
882
883/*
884* Program the HDRC to start (enable interrupts, dma, etc.).
885*/
886void musb_start(struct musb *musb)
887{
888 void __iomem *regs = musb->mregs;
889 u8 devctl = musb_readb(regs, MUSB_DEVCTL);
890
5c8a86e1 891 dev_dbg(musb->controller, "<== devctl %02x\n", devctl);
550a7375
FB
892
893 /* Set INT enable registers, enable interrupts */
894 musb_writew(regs, MUSB_INTRTXE, musb->epmask);
895 musb_writew(regs, MUSB_INTRRXE, musb->epmask & 0xfffe);
896 musb_writeb(regs, MUSB_INTRUSBE, 0xf7);
897
898 musb_writeb(regs, MUSB_TESTMODE, 0);
899
900 /* put into basic highspeed mode and start session */
901 musb_writeb(regs, MUSB_POWER, MUSB_POWER_ISOUPDATE
550a7375
FB
902 | MUSB_POWER_HSENAB
903 /* ENSUSPEND wedges tusb */
904 /* | MUSB_POWER_ENSUSPEND */
905 );
906
907 musb->is_active = 0;
908 devctl = musb_readb(regs, MUSB_DEVCTL);
909 devctl &= ~MUSB_DEVCTL_SESSION;
910
911 if (is_otg_enabled(musb)) {
912 /* session started after:
913 * (a) ID-grounded irq, host mode;
914 * (b) vbus present/connect IRQ, peripheral mode;
915 * (c) peripheral initiates, using SRP
916 */
917 if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
918 musb->is_active = 1;
919 else
920 devctl |= MUSB_DEVCTL_SESSION;
921
922 } else if (is_host_enabled(musb)) {
923 /* assume ID pin is hard-wired to ground */
924 devctl |= MUSB_DEVCTL_SESSION;
925
926 } else /* peripheral is enabled */ {
927 if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS)
928 musb->is_active = 1;
929 }
930 musb_platform_enable(musb);
931 musb_writeb(regs, MUSB_DEVCTL, devctl);
932}
933
934
935static void musb_generic_disable(struct musb *musb)
936{
937 void __iomem *mbase = musb->mregs;
938 u16 temp;
939
940 /* disable interrupts */
941 musb_writeb(mbase, MUSB_INTRUSBE, 0);
942 musb_writew(mbase, MUSB_INTRTXE, 0);
943 musb_writew(mbase, MUSB_INTRRXE, 0);
944
945 /* off */
946 musb_writeb(mbase, MUSB_DEVCTL, 0);
947
948 /* flush pending interrupts */
949 temp = musb_readb(mbase, MUSB_INTRUSB);
950 temp = musb_readw(mbase, MUSB_INTRTX);
951 temp = musb_readw(mbase, MUSB_INTRRX);
952
953}
954
955/*
956 * Make the HDRC stop (disable interrupts, etc.);
957 * reversible by musb_start
958 * called on gadget driver unregister
959 * with controller locked, irqs blocked
960 * acts as a NOP unless some role activated the hardware
961 */
962void musb_stop(struct musb *musb)
963{
964 /* stop IRQs, timers, ... */
965 musb_platform_disable(musb);
966 musb_generic_disable(musb);
5c8a86e1 967 dev_dbg(musb->controller, "HDRC disabled\n");
550a7375
FB
968
969 /* FIXME
970 * - mark host and/or peripheral drivers unusable/inactive
971 * - disable DMA (and enable it in HdrcStart)
972 * - make sure we can musb_start() after musb_stop(); with
973 * OTG mode, gadget driver module rmmod/modprobe cycles that
974 * - ...
975 */
976 musb_platform_try_idle(musb, 0);
977}
978
979static void musb_shutdown(struct platform_device *pdev)
980{
981 struct musb *musb = dev_to_musb(&pdev->dev);
982 unsigned long flags;
983
4f9edd2d 984 pm_runtime_get_sync(musb->controller);
550a7375
FB
985 spin_lock_irqsave(&musb->lock, flags);
986 musb_platform_disable(musb);
987 musb_generic_disable(musb);
550a7375
FB
988 spin_unlock_irqrestore(&musb->lock, flags);
989
120d074c
GI
990 if (!is_otg_enabled(musb) && is_host_enabled(musb))
991 usb_remove_hcd(musb_to_hcd(musb));
992 musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
993 musb_platform_exit(musb);
120d074c 994
4f9edd2d 995 pm_runtime_put(musb->controller);
550a7375
FB
996 /* FIXME power down */
997}
998
999
1000/*-------------------------------------------------------------------------*/
1001
1002/*
1003 * The silicon either has hard-wired endpoint configurations, or else
1004 * "dynamic fifo" sizing. The driver has support for both, though at this
c767c1c6
DB
1005 * writing only the dynamic sizing is very well tested. Since we switched
1006 * away from compile-time hardware parameters, we can no longer rely on
1007 * dead code elimination to leave only the relevant one in the object file.
550a7375
FB
1008 *
1009 * We don't currently use dynamic fifo setup capability to do anything
1010 * more than selecting one of a bunch of predefined configurations.
1011 */
ee34e51a
FB
1012#if defined(CONFIG_USB_MUSB_TUSB6010) \
1013 || defined(CONFIG_USB_MUSB_TUSB6010_MODULE) \
1014 || defined(CONFIG_USB_MUSB_OMAP2PLUS) \
1015 || defined(CONFIG_USB_MUSB_OMAP2PLUS_MODULE) \
1016 || defined(CONFIG_USB_MUSB_AM35X) \
1017 || defined(CONFIG_USB_MUSB_AM35X_MODULE)
550a7375 1018static ushort __initdata fifo_mode = 4;
ee34e51a
FB
1019#elif defined(CONFIG_USB_MUSB_UX500) \
1020 || defined(CONFIG_USB_MUSB_UX500_MODULE)
4bc36fd3 1021static ushort __initdata fifo_mode = 5;
550a7375
FB
1022#else
1023static ushort __initdata fifo_mode = 2;
1024#endif
1025
1026/* "modprobe ... fifo_mode=1" etc */
1027module_param(fifo_mode, ushort, 0);
1028MODULE_PARM_DESC(fifo_mode, "initial endpoint configuration");
1029
550a7375
FB
1030/*
1031 * tables defining fifo_mode values. define more if you like.
1032 * for host side, make sure both halves of ep1 are set up.
1033 */
1034
1035/* mode 0 - fits in 2KB */
e6c213b2 1036static struct musb_fifo_cfg __initdata mode_0_cfg[] = {
550a7375
FB
1037{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1038{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1039{ .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, },
1040{ .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1041{ .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1042};
1043
1044/* mode 1 - fits in 4KB */
e6c213b2 1045static struct musb_fifo_cfg __initdata mode_1_cfg[] = {
550a7375
FB
1046{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1047{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1048{ .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1049{ .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1050{ .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1051};
1052
1053/* mode 2 - fits in 4KB */
e6c213b2 1054static struct musb_fifo_cfg __initdata mode_2_cfg[] = {
550a7375
FB
1055{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1056{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1057{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1058{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1059{ .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1060{ .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1061};
1062
1063/* mode 3 - fits in 4KB */
e6c213b2 1064static struct musb_fifo_cfg __initdata mode_3_cfg[] = {
550a7375
FB
1065{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1066{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1067{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1068{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1069{ .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1070{ .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1071};
1072
1073/* mode 4 - fits in 16KB */
e6c213b2 1074static struct musb_fifo_cfg __initdata mode_4_cfg[] = {
550a7375
FB
1075{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1076{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1077{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1078{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1079{ .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
1080{ .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
1081{ .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
1082{ .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
1083{ .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
1084{ .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
1085{ .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 512, },
1086{ .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 512, },
1087{ .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 512, },
1088{ .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 512, },
1089{ .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 512, },
1090{ .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 512, },
1091{ .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 512, },
1092{ .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 512, },
a483d706
AKG
1093{ .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 256, },
1094{ .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 64, },
1095{ .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 256, },
1096{ .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 64, },
1097{ .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 256, },
1098{ .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 64, },
1099{ .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 4096, },
550a7375
FB
1100{ .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
1101{ .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
1102};
1103
3b151526 1104/* mode 5 - fits in 8KB */
e6c213b2 1105static struct musb_fifo_cfg __initdata mode_5_cfg[] = {
3b151526
AKG
1106{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1107{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1108{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1109{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1110{ .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
1111{ .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
1112{ .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
1113{ .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
1114{ .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
1115{ .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
1116{ .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 32, },
1117{ .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 32, },
1118{ .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 32, },
1119{ .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 32, },
1120{ .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 32, },
1121{ .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 32, },
1122{ .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 32, },
1123{ .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 32, },
1124{ .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 32, },
1125{ .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 32, },
1126{ .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 32, },
1127{ .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 32, },
1128{ .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 32, },
1129{ .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 32, },
1130{ .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 512, },
1131{ .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
1132{ .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
1133};
550a7375
FB
1134
1135/*
1136 * configure a fifo; for non-shared endpoints, this may be called
1137 * once for a tx fifo and once for an rx fifo.
1138 *
1139 * returns negative errno or offset for next fifo.
1140 */
1141static int __init
1142fifo_setup(struct musb *musb, struct musb_hw_ep *hw_ep,
e6c213b2 1143 const struct musb_fifo_cfg *cfg, u16 offset)
550a7375
FB
1144{
1145 void __iomem *mbase = musb->mregs;
1146 int size = 0;
1147 u16 maxpacket = cfg->maxpacket;
1148 u16 c_off = offset >> 3;
1149 u8 c_size;
1150
1151 /* expect hw_ep has already been zero-initialized */
1152
1153 size = ffs(max(maxpacket, (u16) 8)) - 1;
1154 maxpacket = 1 << size;
1155
1156 c_size = size - 3;
1157 if (cfg->mode == BUF_DOUBLE) {
ca6d1b13
FB
1158 if ((offset + (maxpacket << 1)) >
1159 (1 << (musb->config->ram_bits + 2)))
550a7375
FB
1160 return -EMSGSIZE;
1161 c_size |= MUSB_FIFOSZ_DPB;
1162 } else {
ca6d1b13 1163 if ((offset + maxpacket) > (1 << (musb->config->ram_bits + 2)))
550a7375
FB
1164 return -EMSGSIZE;
1165 }
1166
1167 /* configure the FIFO */
1168 musb_writeb(mbase, MUSB_INDEX, hw_ep->epnum);
1169
550a7375
FB
1170 /* EP0 reserved endpoint for control, bidirectional;
1171 * EP1 reserved for bulk, two unidirection halves.
1172 */
1173 if (hw_ep->epnum == 1)
1174 musb->bulk_ep = hw_ep;
1175 /* REVISIT error check: be sure ep0 can both rx and tx ... */
550a7375
FB
1176 switch (cfg->style) {
1177 case FIFO_TX:
c6cf8b00
BW
1178 musb_write_txfifosz(mbase, c_size);
1179 musb_write_txfifoadd(mbase, c_off);
550a7375
FB
1180 hw_ep->tx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
1181 hw_ep->max_packet_sz_tx = maxpacket;
1182 break;
1183 case FIFO_RX:
c6cf8b00
BW
1184 musb_write_rxfifosz(mbase, c_size);
1185 musb_write_rxfifoadd(mbase, c_off);
550a7375
FB
1186 hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
1187 hw_ep->max_packet_sz_rx = maxpacket;
1188 break;
1189 case FIFO_RXTX:
c6cf8b00
BW
1190 musb_write_txfifosz(mbase, c_size);
1191 musb_write_txfifoadd(mbase, c_off);
550a7375
FB
1192 hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
1193 hw_ep->max_packet_sz_rx = maxpacket;
1194
c6cf8b00
BW
1195 musb_write_rxfifosz(mbase, c_size);
1196 musb_write_rxfifoadd(mbase, c_off);
550a7375
FB
1197 hw_ep->tx_double_buffered = hw_ep->rx_double_buffered;
1198 hw_ep->max_packet_sz_tx = maxpacket;
1199
1200 hw_ep->is_shared_fifo = true;
1201 break;
1202 }
1203
1204 /* NOTE rx and tx endpoint irqs aren't managed separately,
1205 * which happens to be ok
1206 */
1207 musb->epmask |= (1 << hw_ep->epnum);
1208
1209 return offset + (maxpacket << ((c_size & MUSB_FIFOSZ_DPB) ? 1 : 0));
1210}
1211
e6c213b2 1212static struct musb_fifo_cfg __initdata ep0_cfg = {
550a7375
FB
1213 .style = FIFO_RXTX, .maxpacket = 64,
1214};
1215
1216static int __init ep_config_from_table(struct musb *musb)
1217{
e6c213b2 1218 const struct musb_fifo_cfg *cfg;
550a7375
FB
1219 unsigned i, n;
1220 int offset;
1221 struct musb_hw_ep *hw_ep = musb->endpoints;
1222
e6c213b2
FB
1223 if (musb->config->fifo_cfg) {
1224 cfg = musb->config->fifo_cfg;
1225 n = musb->config->fifo_cfg_size;
1226 goto done;
1227 }
1228
550a7375
FB
1229 switch (fifo_mode) {
1230 default:
1231 fifo_mode = 0;
1232 /* FALLTHROUGH */
1233 case 0:
1234 cfg = mode_0_cfg;
1235 n = ARRAY_SIZE(mode_0_cfg);
1236 break;
1237 case 1:
1238 cfg = mode_1_cfg;
1239 n = ARRAY_SIZE(mode_1_cfg);
1240 break;
1241 case 2:
1242 cfg = mode_2_cfg;
1243 n = ARRAY_SIZE(mode_2_cfg);
1244 break;
1245 case 3:
1246 cfg = mode_3_cfg;
1247 n = ARRAY_SIZE(mode_3_cfg);
1248 break;
1249 case 4:
1250 cfg = mode_4_cfg;
1251 n = ARRAY_SIZE(mode_4_cfg);
1252 break;
3b151526
AKG
1253 case 5:
1254 cfg = mode_5_cfg;
1255 n = ARRAY_SIZE(mode_5_cfg);
1256 break;
550a7375
FB
1257 }
1258
1259 printk(KERN_DEBUG "%s: setup fifo_mode %d\n",
1260 musb_driver_name, fifo_mode);
1261
1262
e6c213b2 1263done:
550a7375
FB
1264 offset = fifo_setup(musb, hw_ep, &ep0_cfg, 0);
1265 /* assert(offset > 0) */
1266
1267 /* NOTE: for RTL versions >= 1.400 EPINFO and RAMINFO would
ca6d1b13 1268 * be better than static musb->config->num_eps and DYN_FIFO_SIZE...
550a7375
FB
1269 */
1270
1271 for (i = 0; i < n; i++) {
1272 u8 epn = cfg->hw_ep_num;
1273
ca6d1b13 1274 if (epn >= musb->config->num_eps) {
550a7375
FB
1275 pr_debug("%s: invalid ep %d\n",
1276 musb_driver_name, epn);
bb1c9ef1 1277 return -EINVAL;
550a7375
FB
1278 }
1279 offset = fifo_setup(musb, hw_ep + epn, cfg++, offset);
1280 if (offset < 0) {
1281 pr_debug("%s: mem overrun, ep %d\n",
1282 musb_driver_name, epn);
1283 return -EINVAL;
1284 }
1285 epn++;
1286 musb->nr_endpoints = max(epn, musb->nr_endpoints);
1287 }
1288
1289 printk(KERN_DEBUG "%s: %d/%d max ep, %d/%d memory\n",
1290 musb_driver_name,
ca6d1b13
FB
1291 n + 1, musb->config->num_eps * 2 - 1,
1292 offset, (1 << (musb->config->ram_bits + 2)));
550a7375 1293
550a7375
FB
1294 if (!musb->bulk_ep) {
1295 pr_debug("%s: missing bulk\n", musb_driver_name);
1296 return -EINVAL;
1297 }
550a7375
FB
1298
1299 return 0;
1300}
1301
1302
1303/*
1304 * ep_config_from_hw - when MUSB_C_DYNFIFO_DEF is false
1305 * @param musb the controller
1306 */
1307static int __init ep_config_from_hw(struct musb *musb)
1308{
c6cf8b00 1309 u8 epnum = 0;
550a7375
FB
1310 struct musb_hw_ep *hw_ep;
1311 void *mbase = musb->mregs;
c6cf8b00 1312 int ret = 0;
550a7375 1313
5c8a86e1 1314 dev_dbg(musb->controller, "<== static silicon ep config\n");
550a7375
FB
1315
1316 /* FIXME pick up ep0 maxpacket size */
1317
ca6d1b13 1318 for (epnum = 1; epnum < musb->config->num_eps; epnum++) {
550a7375
FB
1319 musb_ep_select(mbase, epnum);
1320 hw_ep = musb->endpoints + epnum;
1321
c6cf8b00
BW
1322 ret = musb_read_fifosize(musb, hw_ep, epnum);
1323 if (ret < 0)
550a7375 1324 break;
550a7375
FB
1325
1326 /* FIXME set up hw_ep->{rx,tx}_double_buffered */
1327
550a7375
FB
1328 /* pick an RX/TX endpoint for bulk */
1329 if (hw_ep->max_packet_sz_tx < 512
1330 || hw_ep->max_packet_sz_rx < 512)
1331 continue;
1332
1333 /* REVISIT: this algorithm is lazy, we should at least
1334 * try to pick a double buffered endpoint.
1335 */
1336 if (musb->bulk_ep)
1337 continue;
1338 musb->bulk_ep = hw_ep;
550a7375
FB
1339 }
1340
550a7375
FB
1341 if (!musb->bulk_ep) {
1342 pr_debug("%s: missing bulk\n", musb_driver_name);
1343 return -EINVAL;
1344 }
550a7375
FB
1345
1346 return 0;
1347}
1348
1349enum { MUSB_CONTROLLER_MHDRC, MUSB_CONTROLLER_HDRC, };
1350
1351/* Initialize MUSB (M)HDRC part of the USB hardware subsystem;
1352 * configure endpoints, or take their config from silicon
1353 */
1354static int __init musb_core_init(u16 musb_type, struct musb *musb)
1355{
550a7375
FB
1356 u8 reg;
1357 char *type;
0ea52ff4 1358 char aInfo[90], aRevision[32], aDate[12];
550a7375
FB
1359 void __iomem *mbase = musb->mregs;
1360 int status = 0;
1361 int i;
1362
1363 /* log core options (read using indexed model) */
c6cf8b00 1364 reg = musb_read_configdata(mbase);
550a7375
FB
1365
1366 strcpy(aInfo, (reg & MUSB_CONFIGDATA_UTMIDW) ? "UTMI-16" : "UTMI-8");
51bf0d0e 1367 if (reg & MUSB_CONFIGDATA_DYNFIFO) {
550a7375 1368 strcat(aInfo, ", dyn FIFOs");
51bf0d0e
AKG
1369 musb->dyn_fifo = true;
1370 }
550a7375
FB
1371 if (reg & MUSB_CONFIGDATA_MPRXE) {
1372 strcat(aInfo, ", bulk combine");
550a7375 1373 musb->bulk_combine = true;
550a7375
FB
1374 }
1375 if (reg & MUSB_CONFIGDATA_MPTXE) {
1376 strcat(aInfo, ", bulk split");
550a7375 1377 musb->bulk_split = true;
550a7375
FB
1378 }
1379 if (reg & MUSB_CONFIGDATA_HBRXE) {
1380 strcat(aInfo, ", HB-ISO Rx");
a483d706 1381 musb->hb_iso_rx = true;
550a7375
FB
1382 }
1383 if (reg & MUSB_CONFIGDATA_HBTXE) {
1384 strcat(aInfo, ", HB-ISO Tx");
a483d706 1385 musb->hb_iso_tx = true;
550a7375
FB
1386 }
1387 if (reg & MUSB_CONFIGDATA_SOFTCONE)
1388 strcat(aInfo, ", SoftConn");
1389
1390 printk(KERN_DEBUG "%s: ConfigData=0x%02x (%s)\n",
1391 musb_driver_name, reg, aInfo);
1392
550a7375 1393 aDate[0] = 0;
550a7375
FB
1394 if (MUSB_CONTROLLER_MHDRC == musb_type) {
1395 musb->is_multipoint = 1;
1396 type = "M";
1397 } else {
1398 musb->is_multipoint = 0;
1399 type = "";
550a7375
FB
1400#ifndef CONFIG_USB_OTG_BLACKLIST_HUB
1401 printk(KERN_ERR
1402 "%s: kernel must blacklist external hubs\n",
1403 musb_driver_name);
550a7375
FB
1404#endif
1405 }
1406
1407 /* log release info */
32c3b94e
AG
1408 musb->hwvers = musb_read_hwvers(mbase);
1409 snprintf(aRevision, 32, "%d.%d%s", MUSB_HWVERS_MAJOR(musb->hwvers),
1410 MUSB_HWVERS_MINOR(musb->hwvers),
1411 (musb->hwvers & MUSB_HWVERS_RC) ? "RC" : "");
550a7375
FB
1412 printk(KERN_DEBUG "%s: %sHDRC RTL version %s %s\n",
1413 musb_driver_name, type, aRevision, aDate);
1414
1415 /* configure ep0 */
c6cf8b00 1416 musb_configure_ep0(musb);
550a7375
FB
1417
1418 /* discover endpoint configuration */
1419 musb->nr_endpoints = 1;
1420 musb->epmask = 1;
1421
ad517e9e
FB
1422 if (musb->dyn_fifo)
1423 status = ep_config_from_table(musb);
1424 else
1425 status = ep_config_from_hw(musb);
550a7375
FB
1426
1427 if (status < 0)
1428 return status;
1429
1430 /* finish init, and print endpoint config */
1431 for (i = 0; i < musb->nr_endpoints; i++) {
1432 struct musb_hw_ep *hw_ep = musb->endpoints + i;
1433
1434 hw_ep->fifo = MUSB_FIFO_OFFSET(i) + mbase;
7c925546 1435#ifdef CONFIG_USB_MUSB_TUSB6010
550a7375
FB
1436 hw_ep->fifo_async = musb->async + 0x400 + MUSB_FIFO_OFFSET(i);
1437 hw_ep->fifo_sync = musb->sync + 0x400 + MUSB_FIFO_OFFSET(i);
1438 hw_ep->fifo_sync_va =
1439 musb->sync_va + 0x400 + MUSB_FIFO_OFFSET(i);
1440
1441 if (i == 0)
1442 hw_ep->conf = mbase - 0x400 + TUSB_EP0_CONF;
1443 else
1444 hw_ep->conf = mbase + 0x400 + (((i - 1) & 0xf) << 2);
1445#endif
1446
1447 hw_ep->regs = MUSB_EP_OFFSET(i, 0) + mbase;
c6cf8b00 1448 hw_ep->target_regs = musb_read_target_reg_base(i, mbase);
550a7375
FB
1449 hw_ep->rx_reinit = 1;
1450 hw_ep->tx_reinit = 1;
550a7375
FB
1451
1452 if (hw_ep->max_packet_sz_tx) {
5c8a86e1 1453 dev_dbg(musb->controller,
550a7375
FB
1454 "%s: hw_ep %d%s, %smax %d\n",
1455 musb_driver_name, i,
1456 hw_ep->is_shared_fifo ? "shared" : "tx",
1457 hw_ep->tx_double_buffered
1458 ? "doublebuffer, " : "",
1459 hw_ep->max_packet_sz_tx);
1460 }
1461 if (hw_ep->max_packet_sz_rx && !hw_ep->is_shared_fifo) {
5c8a86e1 1462 dev_dbg(musb->controller,
550a7375
FB
1463 "%s: hw_ep %d%s, %smax %d\n",
1464 musb_driver_name, i,
1465 "rx",
1466 hw_ep->rx_double_buffered
1467 ? "doublebuffer, " : "",
1468 hw_ep->max_packet_sz_rx);
1469 }
1470 if (!(hw_ep->max_packet_sz_tx || hw_ep->max_packet_sz_rx))
5c8a86e1 1471 dev_dbg(musb->controller, "hw_ep %d not configured\n", i);
550a7375
FB
1472 }
1473
1474 return 0;
1475}
1476
1477/*-------------------------------------------------------------------------*/
1478
59b479e0 1479#if defined(CONFIG_SOC_OMAP2430) || defined(CONFIG_SOC_OMAP3430) || \
d0678594 1480 defined(CONFIG_ARCH_OMAP4) || defined(CONFIG_ARCH_U8500)
550a7375
FB
1481
1482static irqreturn_t generic_interrupt(int irq, void *__hci)
1483{
1484 unsigned long flags;
1485 irqreturn_t retval = IRQ_NONE;
1486 struct musb *musb = __hci;
1487
1488 spin_lock_irqsave(&musb->lock, flags);
1489
1490 musb->int_usb = musb_readb(musb->mregs, MUSB_INTRUSB);
1491 musb->int_tx = musb_readw(musb->mregs, MUSB_INTRTX);
1492 musb->int_rx = musb_readw(musb->mregs, MUSB_INTRRX);
1493
1494 if (musb->int_usb || musb->int_tx || musb->int_rx)
1495 retval = musb_interrupt(musb);
1496
1497 spin_unlock_irqrestore(&musb->lock, flags);
1498
a5073b52 1499 return retval;
550a7375
FB
1500}
1501
1502#else
1503#define generic_interrupt NULL
1504#endif
1505
1506/*
1507 * handle all the irqs defined by the HDRC core. for now we expect: other
1508 * irq sources (phy, dma, etc) will be handled first, musb->int_* values
1509 * will be assigned, and the irq will already have been acked.
1510 *
1511 * called in irq context with spinlock held, irqs blocked
1512 */
1513irqreturn_t musb_interrupt(struct musb *musb)
1514{
1515 irqreturn_t retval = IRQ_NONE;
1516 u8 devctl, power;
1517 int ep_num;
1518 u32 reg;
1519
1520 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
1521 power = musb_readb(musb->mregs, MUSB_POWER);
1522
5c8a86e1 1523 dev_dbg(musb->controller, "** IRQ %s usb%04x tx%04x rx%04x\n",
550a7375
FB
1524 (devctl & MUSB_DEVCTL_HM) ? "host" : "peripheral",
1525 musb->int_usb, musb->int_tx, musb->int_rx);
1526
1527 /* the core can interrupt us for multiple reasons; docs have
1528 * a generic interrupt flowchart to follow
1529 */
7d9645fd 1530 if (musb->int_usb)
550a7375
FB
1531 retval |= musb_stage0_irq(musb, musb->int_usb,
1532 devctl, power);
1533
1534 /* "stage 1" is handling endpoint irqs */
1535
1536 /* handle endpoint 0 first */
1537 if (musb->int_tx & 1) {
1538 if (devctl & MUSB_DEVCTL_HM)
1539 retval |= musb_h_ep0_irq(musb);
1540 else
1541 retval |= musb_g_ep0_irq(musb);
1542 }
1543
1544 /* RX on endpoints 1-15 */
1545 reg = musb->int_rx >> 1;
1546 ep_num = 1;
1547 while (reg) {
1548 if (reg & 1) {
1549 /* musb_ep_select(musb->mregs, ep_num); */
1550 /* REVISIT just retval = ep->rx_irq(...) */
1551 retval = IRQ_HANDLED;
1552 if (devctl & MUSB_DEVCTL_HM) {
1553 if (is_host_capable())
1554 musb_host_rx(musb, ep_num);
1555 } else {
1556 if (is_peripheral_capable())
1557 musb_g_rx(musb, ep_num);
1558 }
1559 }
1560
1561 reg >>= 1;
1562 ep_num++;
1563 }
1564
1565 /* TX on endpoints 1-15 */
1566 reg = musb->int_tx >> 1;
1567 ep_num = 1;
1568 while (reg) {
1569 if (reg & 1) {
1570 /* musb_ep_select(musb->mregs, ep_num); */
1571 /* REVISIT just retval |= ep->tx_irq(...) */
1572 retval = IRQ_HANDLED;
1573 if (devctl & MUSB_DEVCTL_HM) {
1574 if (is_host_capable())
1575 musb_host_tx(musb, ep_num);
1576 } else {
1577 if (is_peripheral_capable())
1578 musb_g_tx(musb, ep_num);
1579 }
1580 }
1581 reg >>= 1;
1582 ep_num++;
1583 }
1584
550a7375
FB
1585 return retval;
1586}
981430a1 1587EXPORT_SYMBOL_GPL(musb_interrupt);
550a7375
FB
1588
1589#ifndef CONFIG_MUSB_PIO_ONLY
1590static int __initdata use_dma = 1;
1591
1592/* "modprobe ... use_dma=0" etc */
1593module_param(use_dma, bool, 0);
1594MODULE_PARM_DESC(use_dma, "enable/disable use of DMA");
1595
1596void musb_dma_completion(struct musb *musb, u8 epnum, u8 transmit)
1597{
1598 u8 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
1599
1600 /* called with controller lock already held */
1601
1602 if (!epnum) {
1603#ifndef CONFIG_USB_TUSB_OMAP_DMA
1604 if (!is_cppi_enabled()) {
1605 /* endpoint 0 */
1606 if (devctl & MUSB_DEVCTL_HM)
1607 musb_h_ep0_irq(musb);
1608 else
1609 musb_g_ep0_irq(musb);
1610 }
1611#endif
1612 } else {
1613 /* endpoints 1..15 */
1614 if (transmit) {
1615 if (devctl & MUSB_DEVCTL_HM) {
1616 if (is_host_capable())
1617 musb_host_tx(musb, epnum);
1618 } else {
1619 if (is_peripheral_capable())
1620 musb_g_tx(musb, epnum);
1621 }
1622 } else {
1623 /* receive */
1624 if (devctl & MUSB_DEVCTL_HM) {
1625 if (is_host_capable())
1626 musb_host_rx(musb, epnum);
1627 } else {
1628 if (is_peripheral_capable())
1629 musb_g_rx(musb, epnum);
1630 }
1631 }
1632 }
1633}
1634
1635#else
1636#define use_dma 0
1637#endif
1638
1639/*-------------------------------------------------------------------------*/
1640
1641#ifdef CONFIG_SYSFS
1642
1643static ssize_t
1644musb_mode_show(struct device *dev, struct device_attribute *attr, char *buf)
1645{
1646 struct musb *musb = dev_to_musb(dev);
1647 unsigned long flags;
1648 int ret = -EINVAL;
1649
1650 spin_lock_irqsave(&musb->lock, flags);
3df00453 1651 ret = sprintf(buf, "%s\n", otg_state_string(musb->xceiv->state));
550a7375
FB
1652 spin_unlock_irqrestore(&musb->lock, flags);
1653
1654 return ret;
1655}
1656
1657static ssize_t
1658musb_mode_store(struct device *dev, struct device_attribute *attr,
1659 const char *buf, size_t n)
1660{
1661 struct musb *musb = dev_to_musb(dev);
1662 unsigned long flags;
96a274d1 1663 int status;
550a7375
FB
1664
1665 spin_lock_irqsave(&musb->lock, flags);
96a274d1
DB
1666 if (sysfs_streq(buf, "host"))
1667 status = musb_platform_set_mode(musb, MUSB_HOST);
1668 else if (sysfs_streq(buf, "peripheral"))
1669 status = musb_platform_set_mode(musb, MUSB_PERIPHERAL);
1670 else if (sysfs_streq(buf, "otg"))
1671 status = musb_platform_set_mode(musb, MUSB_OTG);
1672 else
1673 status = -EINVAL;
550a7375
FB
1674 spin_unlock_irqrestore(&musb->lock, flags);
1675
96a274d1 1676 return (status == 0) ? n : status;
550a7375
FB
1677}
1678static DEVICE_ATTR(mode, 0644, musb_mode_show, musb_mode_store);
1679
1680static ssize_t
1681musb_vbus_store(struct device *dev, struct device_attribute *attr,
1682 const char *buf, size_t n)
1683{
1684 struct musb *musb = dev_to_musb(dev);
1685 unsigned long flags;
1686 unsigned long val;
1687
1688 if (sscanf(buf, "%lu", &val) < 1) {
b3b1cc3b 1689 dev_err(dev, "Invalid VBUS timeout ms value\n");
550a7375
FB
1690 return -EINVAL;
1691 }
1692
1693 spin_lock_irqsave(&musb->lock, flags);
f7f9d63e
DB
1694 /* force T(a_wait_bcon) to be zero/unlimited *OR* valid */
1695 musb->a_wait_bcon = val ? max_t(int, val, OTG_TIME_A_WAIT_BCON) : 0 ;
84e250ff 1696 if (musb->xceiv->state == OTG_STATE_A_WAIT_BCON)
550a7375
FB
1697 musb->is_active = 0;
1698 musb_platform_try_idle(musb, jiffies + msecs_to_jiffies(val));
1699 spin_unlock_irqrestore(&musb->lock, flags);
1700
1701 return n;
1702}
1703
1704static ssize_t
1705musb_vbus_show(struct device *dev, struct device_attribute *attr, char *buf)
1706{
1707 struct musb *musb = dev_to_musb(dev);
1708 unsigned long flags;
1709 unsigned long val;
1710 int vbus;
1711
1712 spin_lock_irqsave(&musb->lock, flags);
1713 val = musb->a_wait_bcon;
f7f9d63e
DB
1714 /* FIXME get_vbus_status() is normally #defined as false...
1715 * and is effectively TUSB-specific.
1716 */
550a7375
FB
1717 vbus = musb_platform_get_vbus_status(musb);
1718 spin_unlock_irqrestore(&musb->lock, flags);
1719
f7f9d63e 1720 return sprintf(buf, "Vbus %s, timeout %lu msec\n",
550a7375
FB
1721 vbus ? "on" : "off", val);
1722}
1723static DEVICE_ATTR(vbus, 0644, musb_vbus_show, musb_vbus_store);
1724
550a7375
FB
1725/* Gadget drivers can't know that a host is connected so they might want
1726 * to start SRP, but users can. This allows userspace to trigger SRP.
1727 */
1728static ssize_t
1729musb_srp_store(struct device *dev, struct device_attribute *attr,
1730 const char *buf, size_t n)
1731{
1732 struct musb *musb = dev_to_musb(dev);
1733 unsigned short srp;
1734
1735 if (sscanf(buf, "%hu", &srp) != 1
1736 || (srp != 1)) {
b3b1cc3b 1737 dev_err(dev, "SRP: Value must be 1\n");
550a7375
FB
1738 return -EINVAL;
1739 }
1740
1741 if (srp == 1)
1742 musb_g_wakeup(musb);
1743
1744 return n;
1745}
1746static DEVICE_ATTR(srp, 0644, NULL, musb_srp_store);
1747
94375751
FB
1748static struct attribute *musb_attributes[] = {
1749 &dev_attr_mode.attr,
1750 &dev_attr_vbus.attr,
94375751 1751 &dev_attr_srp.attr,
94375751
FB
1752 NULL
1753};
1754
1755static const struct attribute_group musb_attr_group = {
1756 .attrs = musb_attributes,
1757};
1758
550a7375
FB
1759#endif /* sysfs */
1760
1761/* Only used to provide driver mode change events */
1762static void musb_irq_work(struct work_struct *data)
1763{
1764 struct musb *musb = container_of(data, struct musb, irq_work);
1765 static int old_state;
1766
84e250ff
DB
1767 if (musb->xceiv->state != old_state) {
1768 old_state = musb->xceiv->state;
550a7375
FB
1769 sysfs_notify(&musb->controller->kobj, NULL, "mode");
1770 }
1771}
1772
1773/* --------------------------------------------------------------------------
1774 * Init support
1775 */
1776
1777static struct musb *__init
ca6d1b13
FB
1778allocate_instance(struct device *dev,
1779 struct musb_hdrc_config *config, void __iomem *mbase)
550a7375
FB
1780{
1781 struct musb *musb;
1782 struct musb_hw_ep *ep;
1783 int epnum;
550a7375
FB
1784 struct usb_hcd *hcd;
1785
427c4f33 1786 hcd = usb_create_hcd(&musb_hc_driver, dev, dev_name(dev));
550a7375
FB
1787 if (!hcd)
1788 return NULL;
1789 /* usbcore sets dev->driver_data to hcd, and sometimes uses that... */
1790
1791 musb = hcd_to_musb(hcd);
1792 INIT_LIST_HEAD(&musb->control);
1793 INIT_LIST_HEAD(&musb->in_bulk);
1794 INIT_LIST_HEAD(&musb->out_bulk);
1795
1796 hcd->uses_new_polling = 1;
ec95d35a 1797 hcd->has_tt = 1;
550a7375
FB
1798
1799 musb->vbuserr_retry = VBUSERR_RETRY_COUNT;
f7f9d63e 1800 musb->a_wait_bcon = OTG_TIME_A_WAIT_BCON;
456bb169 1801 dev_set_drvdata(dev, musb);
550a7375
FB
1802 musb->mregs = mbase;
1803 musb->ctrl_base = mbase;
1804 musb->nIrq = -ENODEV;
ca6d1b13 1805 musb->config = config;
02582b92 1806 BUG_ON(musb->config->num_eps > MUSB_C_NUM_EPS);
550a7375 1807 for (epnum = 0, ep = musb->endpoints;
ca6d1b13 1808 epnum < musb->config->num_eps;
550a7375 1809 epnum++, ep++) {
550a7375
FB
1810 ep->musb = musb;
1811 ep->epnum = epnum;
1812 }
1813
1814 musb->controller = dev;
743411b3 1815
550a7375
FB
1816 return musb;
1817}
1818
1819static void musb_free(struct musb *musb)
1820{
1821 /* this has multiple entry modes. it handles fault cleanup after
1822 * probe(), where things may be partially set up, as well as rmmod
1823 * cleanup after everything's been de-activated.
1824 */
1825
1826#ifdef CONFIG_SYSFS
94375751 1827 sysfs_remove_group(&musb->controller->kobj, &musb_attr_group);
550a7375
FB
1828#endif
1829
550a7375 1830 musb_gadget_cleanup(musb);
550a7375 1831
97a39896
AKG
1832 if (musb->nIrq >= 0) {
1833 if (musb->irq_wake)
1834 disable_irq_wake(musb->nIrq);
550a7375
FB
1835 free_irq(musb->nIrq, musb);
1836 }
1837 if (is_dma_capable() && musb->dma_controller) {
1838 struct dma_controller *c = musb->dma_controller;
1839
1840 (void) c->stop(c);
1841 dma_controller_destroy(c);
1842 }
1843
550a7375 1844 kfree(musb);
550a7375
FB
1845}
1846
1847/*
1848 * Perform generic per-controller initialization.
1849 *
1850 * @pDevice: the controller (already clocked, etc)
1851 * @nIrq: irq
1852 * @mregs: virtual address of controller registers,
1853 * not yet corrected for platform-specific offsets
1854 */
1855static int __init
1856musb_init_controller(struct device *dev, int nIrq, void __iomem *ctrl)
1857{
1858 int status;
1859 struct musb *musb;
1860 struct musb_hdrc_platform_data *plat = dev->platform_data;
1861
1862 /* The driver might handle more features than the board; OK.
1863 * Fail when the board needs a feature that's not enabled.
1864 */
1865 if (!plat) {
1866 dev_dbg(dev, "no platform_data?\n");
34e2beb2
SS
1867 status = -ENODEV;
1868 goto fail0;
550a7375 1869 }
34e2beb2 1870
550a7375 1871 /* allocate */
ca6d1b13 1872 musb = allocate_instance(dev, plat->config, ctrl);
34e2beb2
SS
1873 if (!musb) {
1874 status = -ENOMEM;
1875 goto fail0;
1876 }
550a7375 1877
7acc6197
HH
1878 pm_runtime_use_autosuspend(musb->controller);
1879 pm_runtime_set_autosuspend_delay(musb->controller, 200);
1880 pm_runtime_enable(musb->controller);
1881
550a7375
FB
1882 spin_lock_init(&musb->lock);
1883 musb->board_mode = plat->mode;
1884 musb->board_set_power = plat->set_power;
550a7375 1885 musb->min_power = plat->min_power;
f7ec9437 1886 musb->ops = plat->platform_ops;
550a7375 1887
84e250ff
DB
1888 /* The musb_platform_init() call:
1889 * - adjusts musb->mregs and musb->isr if needed,
1890 * - may initialize an integrated tranceiver
1891 * - initializes musb->xceiv, usually by otg_get_transceiver()
84e250ff 1892 * - stops powering VBUS
84e250ff 1893 *
7c9d440e 1894 * There are various transceiver configurations. Blackfin,
84e250ff
DB
1895 * DaVinci, TUSB60x0, and others integrate them. OMAP3 uses
1896 * external/discrete ones in various flavors (twl4030 family,
1897 * isp1504, non-OTG, etc) mostly hooking up through ULPI.
550a7375
FB
1898 */
1899 musb->isr = generic_interrupt;
ea65df57 1900 status = musb_platform_init(musb);
550a7375 1901 if (status < 0)
03491761 1902 goto fail1;
34e2beb2 1903
550a7375
FB
1904 if (!musb->isr) {
1905 status = -ENODEV;
34e2beb2 1906 goto fail3;
550a7375
FB
1907 }
1908
ffb865b1
HK
1909 if (!musb->xceiv->io_ops) {
1910 musb->xceiv->io_priv = musb->mregs;
1911 musb->xceiv->io_ops = &musb_ulpi_access;
1912 }
1913
550a7375
FB
1914#ifndef CONFIG_MUSB_PIO_ONLY
1915 if (use_dma && dev->dma_mask) {
1916 struct dma_controller *c;
1917
1918 c = dma_controller_create(musb, musb->mregs);
1919 musb->dma_controller = c;
1920 if (c)
1921 (void) c->start(c);
1922 }
1923#endif
1924 /* ideally this would be abstracted in platform setup */
1925 if (!is_dma_capable() || !musb->dma_controller)
1926 dev->dma_mask = NULL;
1927
1928 /* be sure interrupts are disabled before connecting ISR */
1929 musb_platform_disable(musb);
1930 musb_generic_disable(musb);
1931
1932 /* setup musb parts of the core (especially endpoints) */
ca6d1b13 1933 status = musb_core_init(plat->config->multipoint
550a7375
FB
1934 ? MUSB_CONTROLLER_MHDRC
1935 : MUSB_CONTROLLER_HDRC, musb);
1936 if (status < 0)
34e2beb2 1937 goto fail3;
550a7375 1938
f7f9d63e 1939 setup_timer(&musb->otg_timer, musb_otg_timer_func, (unsigned long) musb);
f7f9d63e 1940
550a7375
FB
1941 /* Init IRQ workqueue before request_irq */
1942 INIT_WORK(&musb->irq_work, musb_irq_work);
1943
1944 /* attach to the IRQ */
427c4f33 1945 if (request_irq(nIrq, musb->isr, 0, dev_name(dev), musb)) {
550a7375
FB
1946 dev_err(dev, "request_irq %d failed!\n", nIrq);
1947 status = -ENODEV;
34e2beb2 1948 goto fail3;
550a7375
FB
1949 }
1950 musb->nIrq = nIrq;
1951/* FIXME this handles wakeup irqs wrong */
c48a5155
FB
1952 if (enable_irq_wake(nIrq) == 0) {
1953 musb->irq_wake = 1;
550a7375 1954 device_init_wakeup(dev, 1);
c48a5155
FB
1955 } else {
1956 musb->irq_wake = 0;
1957 }
550a7375 1958
84e250ff
DB
1959 /* host side needs more setup */
1960 if (is_host_enabled(musb)) {
550a7375
FB
1961 struct usb_hcd *hcd = musb_to_hcd(musb);
1962
84e250ff
DB
1963 otg_set_host(musb->xceiv, &hcd->self);
1964
1965 if (is_otg_enabled(musb))
550a7375 1966 hcd->self.otg_port = 1;
84e250ff 1967 musb->xceiv->host = &hcd->self;
550a7375 1968 hcd->power_budget = 2 * (plat->power ? : 250);
5fc4e779
AKG
1969
1970 /* program PHY to use external vBus if required */
1971 if (plat->extvbus) {
adb3ee42 1972 u8 busctl = musb_read_ulpi_buscontrol(musb->mregs);
5fc4e779 1973 busctl |= MUSB_ULPI_USE_EXTVBUS;
adb3ee42 1974 musb_write_ulpi_buscontrol(musb->mregs, busctl);
5fc4e779 1975 }
550a7375 1976 }
550a7375
FB
1977
1978 /* For the host-only role, we can activate right away.
1979 * (We expect the ID pin to be forcibly grounded!!)
1980 * Otherwise, wait till the gadget driver hooks up.
1981 */
1982 if (!is_otg_enabled(musb) && is_host_enabled(musb)) {
07a8cdd2
AG
1983 struct usb_hcd *hcd = musb_to_hcd(musb);
1984
550a7375 1985 MUSB_HST_MODE(musb);
84e250ff
DB
1986 musb->xceiv->default_a = 1;
1987 musb->xceiv->state = OTG_STATE_A_IDLE;
550a7375
FB
1988
1989 status = usb_add_hcd(musb_to_hcd(musb), -1, 0);
1990
07a8cdd2 1991 hcd->self.uses_pio_for_control = 1;
5c8a86e1 1992 dev_dbg(musb->controller, "%s mode, status %d, devctl %02x %c\n",
550a7375
FB
1993 "HOST", status,
1994 musb_readb(musb->mregs, MUSB_DEVCTL),
1995 (musb_readb(musb->mregs, MUSB_DEVCTL)
1996 & MUSB_DEVCTL_BDEVICE
1997 ? 'B' : 'A'));
1998
1999 } else /* peripheral is enabled */ {
2000 MUSB_DEV_MODE(musb);
84e250ff
DB
2001 musb->xceiv->default_a = 0;
2002 musb->xceiv->state = OTG_STATE_B_IDLE;
550a7375
FB
2003
2004 status = musb_gadget_setup(musb);
2005
5c8a86e1 2006 dev_dbg(musb->controller, "%s mode, status %d, dev%02x\n",
550a7375
FB
2007 is_otg_enabled(musb) ? "OTG" : "PERIPHERAL",
2008 status,
2009 musb_readb(musb->mregs, MUSB_DEVCTL));
2010
2011 }
461972d8 2012 if (status < 0)
34e2beb2 2013 goto fail3;
550a7375 2014
7acc6197
HH
2015 pm_runtime_put(musb->controller);
2016
7f7f9e2a
FB
2017 status = musb_init_debugfs(musb);
2018 if (status < 0)
b0f9da7e 2019 goto fail4;
7f7f9e2a 2020
550a7375 2021#ifdef CONFIG_SYSFS
94375751 2022 status = sysfs_create_group(&musb->controller->kobj, &musb_attr_group);
28c2c51c 2023 if (status)
b0f9da7e 2024 goto fail5;
461972d8 2025#endif
550a7375 2026
ab3bbfa1
FB
2027 dev_info(dev, "USB %s mode controller at %p using %s, IRQ %d\n",
2028 ({char *s;
2029 switch (musb->board_mode) {
2030 case MUSB_HOST: s = "Host"; break;
2031 case MUSB_PERIPHERAL: s = "Peripheral"; break;
2032 default: s = "OTG"; break;
2033 }; s; }),
2034 ctrl,
2035 (is_dma_capable() && musb->dma_controller)
2036 ? "DMA" : "PIO",
2037 musb->nIrq);
2038
28c2c51c 2039 return 0;
550a7375 2040
b0f9da7e
FB
2041fail5:
2042 musb_exit_debugfs(musb);
2043
34e2beb2
SS
2044fail4:
2045 if (!is_otg_enabled(musb) && is_host_enabled(musb))
2046 usb_remove_hcd(musb_to_hcd(musb));
2047 else
2048 musb_gadget_cleanup(musb);
2049
2050fail3:
2051 if (musb->irq_wake)
2052 device_init_wakeup(dev, 0);
550a7375 2053 musb_platform_exit(musb);
28c2c51c 2054
34e2beb2
SS
2055fail1:
2056 dev_err(musb->controller,
2057 "musb_init_controller failed with status %d\n", status);
2058
28c2c51c
FB
2059 musb_free(musb);
2060
34e2beb2
SS
2061fail0:
2062
28c2c51c
FB
2063 return status;
2064
550a7375
FB
2065}
2066
2067/*-------------------------------------------------------------------------*/
2068
2069/* all implementations (PCI bridge to FPGA, VLYNQ, etc) should just
2070 * bridge to a platform device; this driver then suffices.
2071 */
2072
2073#ifndef CONFIG_MUSB_PIO_ONLY
2074static u64 *orig_dma_mask;
2075#endif
2076
2077static int __init musb_probe(struct platform_device *pdev)
2078{
2079 struct device *dev = &pdev->dev;
fcf173e4 2080 int irq = platform_get_irq_byname(pdev, "mc");
da5108e1 2081 int status;
550a7375
FB
2082 struct resource *iomem;
2083 void __iomem *base;
2084
2085 iomem = platform_get_resource(pdev, IORESOURCE_MEM, 0);
541079de 2086 if (!iomem || irq <= 0)
550a7375
FB
2087 return -ENODEV;
2088
195e9e46 2089 base = ioremap(iomem->start, resource_size(iomem));
550a7375
FB
2090 if (!base) {
2091 dev_err(dev, "ioremap failed\n");
2092 return -ENOMEM;
2093 }
2094
2095#ifndef CONFIG_MUSB_PIO_ONLY
2096 /* clobbered by use_dma=n */
2097 orig_dma_mask = dev->dma_mask;
2098#endif
da5108e1
FB
2099 status = musb_init_controller(dev, irq, base);
2100 if (status < 0)
2101 iounmap(base);
2102
2103 return status;
550a7375
FB
2104}
2105
e3060b17 2106static int __exit musb_remove(struct platform_device *pdev)
550a7375
FB
2107{
2108 struct musb *musb = dev_to_musb(&pdev->dev);
2109 void __iomem *ctrl_base = musb->ctrl_base;
2110
2111 /* this gets called on rmmod.
2112 * - Host mode: host may still be active
2113 * - Peripheral mode: peripheral is deactivated (or never-activated)
2114 * - OTG mode: both roles are deactivated (or never-activated)
2115 */
7acc6197 2116 pm_runtime_get_sync(musb->controller);
7f7f9e2a 2117 musb_exit_debugfs(musb);
550a7375 2118 musb_shutdown(pdev);
461972d8 2119
7acc6197 2120 pm_runtime_put(musb->controller);
550a7375
FB
2121 musb_free(musb);
2122 iounmap(ctrl_base);
2123 device_init_wakeup(&pdev->dev, 0);
2124#ifndef CONFIG_MUSB_PIO_ONLY
2125 pdev->dev.dma_mask = orig_dma_mask;
2126#endif
2127 return 0;
2128}
2129
2130#ifdef CONFIG_PM
2131
3c8a5fcc 2132static void musb_save_context(struct musb *musb)
4f712e01
AKG
2133{
2134 int i;
2135 void __iomem *musb_base = musb->mregs;
ae9b2ad2 2136 void __iomem *epio;
4f712e01
AKG
2137
2138 if (is_host_enabled(musb)) {
7421107b
FB
2139 musb->context.frame = musb_readw(musb_base, MUSB_FRAME);
2140 musb->context.testmode = musb_readb(musb_base, MUSB_TESTMODE);
2141 musb->context.busctl = musb_read_ulpi_buscontrol(musb->mregs);
4f712e01 2142 }
7421107b
FB
2143 musb->context.power = musb_readb(musb_base, MUSB_POWER);
2144 musb->context.intrtxe = musb_readw(musb_base, MUSB_INTRTXE);
2145 musb->context.intrrxe = musb_readw(musb_base, MUSB_INTRRXE);
2146 musb->context.intrusbe = musb_readb(musb_base, MUSB_INTRUSBE);
2147 musb->context.index = musb_readb(musb_base, MUSB_INDEX);
2148 musb->context.devctl = musb_readb(musb_base, MUSB_DEVCTL);
4f712e01 2149
ae9b2ad2 2150 for (i = 0; i < musb->config->num_eps; ++i) {
e4e5b136
FB
2151 struct musb_hw_ep *hw_ep;
2152
2153 hw_ep = &musb->endpoints[i];
2154 if (!hw_ep)
2155 continue;
2156
2157 epio = hw_ep->regs;
2158 if (!epio)
2159 continue;
2160
7421107b 2161 musb->context.index_regs[i].txmaxp =
ae9b2ad2 2162 musb_readw(epio, MUSB_TXMAXP);
7421107b 2163 musb->context.index_regs[i].txcsr =
ae9b2ad2 2164 musb_readw(epio, MUSB_TXCSR);
7421107b 2165 musb->context.index_regs[i].rxmaxp =
ae9b2ad2 2166 musb_readw(epio, MUSB_RXMAXP);
7421107b 2167 musb->context.index_regs[i].rxcsr =
ae9b2ad2 2168 musb_readw(epio, MUSB_RXCSR);
4f712e01
AKG
2169
2170 if (musb->dyn_fifo) {
7421107b 2171 musb->context.index_regs[i].txfifoadd =
4f712e01 2172 musb_read_txfifoadd(musb_base);
7421107b 2173 musb->context.index_regs[i].rxfifoadd =
4f712e01 2174 musb_read_rxfifoadd(musb_base);
7421107b 2175 musb->context.index_regs[i].txfifosz =
4f712e01 2176 musb_read_txfifosz(musb_base);
7421107b 2177 musb->context.index_regs[i].rxfifosz =
4f712e01
AKG
2178 musb_read_rxfifosz(musb_base);
2179 }
2180 if (is_host_enabled(musb)) {
7421107b 2181 musb->context.index_regs[i].txtype =
ae9b2ad2 2182 musb_readb(epio, MUSB_TXTYPE);
7421107b 2183 musb->context.index_regs[i].txinterval =
ae9b2ad2 2184 musb_readb(epio, MUSB_TXINTERVAL);
7421107b 2185 musb->context.index_regs[i].rxtype =
ae9b2ad2 2186 musb_readb(epio, MUSB_RXTYPE);
7421107b 2187 musb->context.index_regs[i].rxinterval =
ae9b2ad2 2188 musb_readb(epio, MUSB_RXINTERVAL);
4f712e01 2189
7421107b 2190 musb->context.index_regs[i].txfunaddr =
4f712e01 2191 musb_read_txfunaddr(musb_base, i);
7421107b 2192 musb->context.index_regs[i].txhubaddr =
4f712e01 2193 musb_read_txhubaddr(musb_base, i);
7421107b 2194 musb->context.index_regs[i].txhubport =
4f712e01
AKG
2195 musb_read_txhubport(musb_base, i);
2196
7421107b 2197 musb->context.index_regs[i].rxfunaddr =
4f712e01 2198 musb_read_rxfunaddr(musb_base, i);
7421107b 2199 musb->context.index_regs[i].rxhubaddr =
4f712e01 2200 musb_read_rxhubaddr(musb_base, i);
7421107b 2201 musb->context.index_regs[i].rxhubport =
4f712e01
AKG
2202 musb_read_rxhubport(musb_base, i);
2203 }
2204 }
4f712e01
AKG
2205}
2206
3c8a5fcc 2207static void musb_restore_context(struct musb *musb)
4f712e01
AKG
2208{
2209 int i;
2210 void __iomem *musb_base = musb->mregs;
2211 void __iomem *ep_target_regs;
ae9b2ad2 2212 void __iomem *epio;
4f712e01 2213
4f712e01 2214 if (is_host_enabled(musb)) {
7421107b
FB
2215 musb_writew(musb_base, MUSB_FRAME, musb->context.frame);
2216 musb_writeb(musb_base, MUSB_TESTMODE, musb->context.testmode);
2217 musb_write_ulpi_buscontrol(musb->mregs, musb->context.busctl);
4f712e01 2218 }
7421107b
FB
2219 musb_writeb(musb_base, MUSB_POWER, musb->context.power);
2220 musb_writew(musb_base, MUSB_INTRTXE, musb->context.intrtxe);
2221 musb_writew(musb_base, MUSB_INTRRXE, musb->context.intrrxe);
2222 musb_writeb(musb_base, MUSB_INTRUSBE, musb->context.intrusbe);
2223 musb_writeb(musb_base, MUSB_DEVCTL, musb->context.devctl);
4f712e01 2224
ae9b2ad2 2225 for (i = 0; i < musb->config->num_eps; ++i) {
e4e5b136
FB
2226 struct musb_hw_ep *hw_ep;
2227
2228 hw_ep = &musb->endpoints[i];
2229 if (!hw_ep)
2230 continue;
2231
2232 epio = hw_ep->regs;
2233 if (!epio)
2234 continue;
2235
ae9b2ad2 2236 musb_writew(epio, MUSB_TXMAXP,
7421107b 2237 musb->context.index_regs[i].txmaxp);
ae9b2ad2 2238 musb_writew(epio, MUSB_TXCSR,
7421107b 2239 musb->context.index_regs[i].txcsr);
ae9b2ad2 2240 musb_writew(epio, MUSB_RXMAXP,
7421107b 2241 musb->context.index_regs[i].rxmaxp);
ae9b2ad2 2242 musb_writew(epio, MUSB_RXCSR,
7421107b 2243 musb->context.index_regs[i].rxcsr);
4f712e01
AKG
2244
2245 if (musb->dyn_fifo) {
2246 musb_write_txfifosz(musb_base,
7421107b 2247 musb->context.index_regs[i].txfifosz);
4f712e01 2248 musb_write_rxfifosz(musb_base,
7421107b 2249 musb->context.index_regs[i].rxfifosz);
4f712e01 2250 musb_write_txfifoadd(musb_base,
7421107b 2251 musb->context.index_regs[i].txfifoadd);
4f712e01 2252 musb_write_rxfifoadd(musb_base,
7421107b 2253 musb->context.index_regs[i].rxfifoadd);
4f712e01
AKG
2254 }
2255
2256 if (is_host_enabled(musb)) {
ae9b2ad2 2257 musb_writeb(epio, MUSB_TXTYPE,
7421107b 2258 musb->context.index_regs[i].txtype);
ae9b2ad2 2259 musb_writeb(epio, MUSB_TXINTERVAL,
7421107b 2260 musb->context.index_regs[i].txinterval);
ae9b2ad2 2261 musb_writeb(epio, MUSB_RXTYPE,
7421107b 2262 musb->context.index_regs[i].rxtype);
ae9b2ad2 2263 musb_writeb(epio, MUSB_RXINTERVAL,
4f712e01 2264
7421107b 2265 musb->context.index_regs[i].rxinterval);
4f712e01 2266 musb_write_txfunaddr(musb_base, i,
7421107b 2267 musb->context.index_regs[i].txfunaddr);
4f712e01 2268 musb_write_txhubaddr(musb_base, i,
7421107b 2269 musb->context.index_regs[i].txhubaddr);
4f712e01 2270 musb_write_txhubport(musb_base, i,
7421107b 2271 musb->context.index_regs[i].txhubport);
4f712e01
AKG
2272
2273 ep_target_regs =
2274 musb_read_target_reg_base(i, musb_base);
2275
2276 musb_write_rxfunaddr(ep_target_regs,
7421107b 2277 musb->context.index_regs[i].rxfunaddr);
4f712e01 2278 musb_write_rxhubaddr(ep_target_regs,
7421107b 2279 musb->context.index_regs[i].rxhubaddr);
4f712e01 2280 musb_write_rxhubport(ep_target_regs,
7421107b 2281 musb->context.index_regs[i].rxhubport);
4f712e01
AKG
2282 }
2283 }
3c5fec75 2284 musb_writeb(musb_base, MUSB_INDEX, musb->context.index);
4f712e01
AKG
2285}
2286
48fea965 2287static int musb_suspend(struct device *dev)
550a7375 2288{
8220796d 2289 struct musb *musb = dev_to_musb(dev);
550a7375 2290 unsigned long flags;
550a7375 2291
550a7375
FB
2292 spin_lock_irqsave(&musb->lock, flags);
2293
2294 if (is_peripheral_active(musb)) {
2295 /* FIXME force disconnect unless we know USB will wake
2296 * the system up quickly enough to respond ...
2297 */
2298 } else if (is_host_active(musb)) {
2299 /* we know all the children are suspended; sometimes
2300 * they will even be wakeup-enabled.
2301 */
2302 }
2303
550a7375
FB
2304 spin_unlock_irqrestore(&musb->lock, flags);
2305 return 0;
2306}
2307
48fea965 2308static int musb_resume_noirq(struct device *dev)
550a7375 2309{
550a7375 2310 /* for static cmos like DaVinci, register values were preserved
0ec8fd70
KK
2311 * unless for some reason the whole soc powered down or the USB
2312 * module got reset through the PSC (vs just being disabled).
550a7375 2313 */
550a7375
FB
2314 return 0;
2315}
2316
7acc6197
HH
2317static int musb_runtime_suspend(struct device *dev)
2318{
2319 struct musb *musb = dev_to_musb(dev);
2320
2321 musb_save_context(musb);
2322
2323 return 0;
2324}
2325
2326static int musb_runtime_resume(struct device *dev)
2327{
2328 struct musb *musb = dev_to_musb(dev);
2329 static int first = 1;
2330
2331 /*
2332 * When pm_runtime_get_sync called for the first time in driver
2333 * init, some of the structure is still not initialized which is
2334 * used in restore function. But clock needs to be
2335 * enabled before any register access, so
2336 * pm_runtime_get_sync has to be called.
2337 * Also context restore without save does not make
2338 * any sense
2339 */
2340 if (!first)
2341 musb_restore_context(musb);
2342 first = 0;
2343
2344 return 0;
2345}
2346
47145210 2347static const struct dev_pm_ops musb_dev_pm_ops = {
48fea965
MD
2348 .suspend = musb_suspend,
2349 .resume_noirq = musb_resume_noirq,
7acc6197
HH
2350 .runtime_suspend = musb_runtime_suspend,
2351 .runtime_resume = musb_runtime_resume,
48fea965
MD
2352};
2353
2354#define MUSB_DEV_PM_OPS (&musb_dev_pm_ops)
550a7375 2355#else
48fea965 2356#define MUSB_DEV_PM_OPS NULL
550a7375
FB
2357#endif
2358
2359static struct platform_driver musb_driver = {
2360 .driver = {
2361 .name = (char *)musb_driver_name,
2362 .bus = &platform_bus_type,
2363 .owner = THIS_MODULE,
48fea965 2364 .pm = MUSB_DEV_PM_OPS,
550a7375 2365 },
e3060b17 2366 .remove = __exit_p(musb_remove),
550a7375 2367 .shutdown = musb_shutdown,
550a7375
FB
2368};
2369
2370/*-------------------------------------------------------------------------*/
2371
2372static int __init musb_init(void)
2373{
550a7375
FB
2374 if (usb_disabled())
2375 return 0;
550a7375
FB
2376
2377 pr_info("%s: version " MUSB_VERSION ", "
550a7375 2378 "?dma?"
550a7375 2379 ", "
62285963 2380 "otg (peripheral+host)",
5c8a86e1 2381 musb_driver_name);
550a7375
FB
2382 return platform_driver_probe(&musb_driver, musb_probe);
2383}
2384
34f32c97
DB
2385/* make us init after usbcore and i2c (transceivers, regulators, etc)
2386 * and before usb gadget and host-side drivers start to register
550a7375 2387 */
34f32c97 2388fs_initcall(musb_init);
550a7375
FB
2389
2390static void __exit musb_cleanup(void)
2391{
2392 platform_driver_unregister(&musb_driver);
2393}
2394module_exit(musb_cleanup);