drm/amdgpu: fix sdma firmware version error in sriov
[linux-block.git] / drivers / usb / musb / musb_core.c
CommitLineData
5fd54ace 1// SPDX-License-Identifier: GPL-2.0
550a7375
FB
2/*
3 * MUSB OTG driver core code
4 *
5 * Copyright 2005 Mentor Graphics Corporation
6 * Copyright (C) 2005-2006 by Texas Instruments
7 * Copyright (C) 2006-2007 Nokia Corporation
550a7375
FB
8 */
9
10/*
11 * Inventra (Multipoint) Dual-Role Controller Driver for Linux.
12 *
13 * This consists of a Host Controller Driver (HCD) and a peripheral
14 * controller driver implementing the "Gadget" API; OTG support is
15 * in the works. These are normal Linux-USB controller drivers which
16 * use IRQs and have no dedicated thread.
17 *
18 * This version of the driver has only been used with products from
19 * Texas Instruments. Those products integrate the Inventra logic
20 * with other DMA, IRQ, and bus modules, as well as other logic that
21 * needs to be reflected in this driver.
22 *
23 *
24 * NOTE: the original Mentor code here was pretty much a collection
25 * of mechanisms that don't seem to have been fully integrated/working
26 * for *any* Linux kernel version. This version aims at Linux 2.6.now,
27 * Key open issues include:
28 *
29 * - Lack of host-side transaction scheduling, for all transfer types.
30 * The hardware doesn't do it; instead, software must.
31 *
32 * This is not an issue for OTG devices that don't support external
33 * hubs, but for more "normal" USB hosts it's a user issue that the
34 * "multipoint" support doesn't scale in the expected ways. That
35 * includes DaVinci EVM in a common non-OTG mode.
36 *
37 * * Control and bulk use dedicated endpoints, and there's as
38 * yet no mechanism to either (a) reclaim the hardware when
39 * peripherals are NAKing, which gets complicated with bulk
40 * endpoints, or (b) use more than a single bulk endpoint in
41 * each direction.
42 *
43 * RESULT: one device may be perceived as blocking another one.
44 *
45 * * Interrupt and isochronous will dynamically allocate endpoint
46 * hardware, but (a) there's no record keeping for bandwidth;
47 * (b) in the common case that few endpoints are available, there
48 * is no mechanism to reuse endpoints to talk to multiple devices.
49 *
50 * RESULT: At one extreme, bandwidth can be overcommitted in
51 * some hardware configurations, no faults will be reported.
52 * At the other extreme, the bandwidth capabilities which do
53 * exist tend to be severely undercommitted. You can't yet hook
54 * up both a keyboard and a mouse to an external USB hub.
55 */
56
57/*
58 * This gets many kinds of configuration information:
59 * - Kconfig for everything user-configurable
550a7375 60 * - platform_device for addressing, irq, and platform_data
5ae477b0 61 * - platform_data is mostly for board-specific information
c767c1c6 62 * (plus recentrly, SOC or family details)
550a7375
FB
63 *
64 * Most of the conditional compilation will (someday) vanish.
65 */
66
67#include <linux/module.h>
68#include <linux/kernel.h>
69#include <linux/sched.h>
70#include <linux/slab.h>
550a7375
FB
71#include <linux/list.h>
72#include <linux/kobject.h>
9303961f 73#include <linux/prefetch.h>
550a7375
FB
74#include <linux/platform_device.h>
75#include <linux/io.h>
93dc2568 76#include <linux/iopoll.h>
8d2421e6 77#include <linux/dma-mapping.h>
309be239 78#include <linux/usb.h>
830fc64c 79#include <linux/usb/of.h>
550a7375 80
550a7375 81#include "musb_core.h"
c74173fd 82#include "musb_trace.h"
550a7375 83
f7f9d63e 84#define TA_WAIT_BCON(m) max_t(int, (m)->a_wait_bcon, OTG_TIME_A_WAIT_BCON)
550a7375
FB
85
86
550a7375
FB
87#define DRIVER_AUTHOR "Mentor Graphics, Texas Instruments, Nokia"
88#define DRIVER_DESC "Inventra Dual-Role USB Controller Driver"
89
e8164f64 90#define MUSB_VERSION "6.0"
550a7375
FB
91
92#define DRIVER_INFO DRIVER_DESC ", v" MUSB_VERSION
93
05ac10dd 94#define MUSB_DRIVER_NAME "musb-hdrc"
550a7375
FB
95const char musb_driver_name[] = MUSB_DRIVER_NAME;
96
97MODULE_DESCRIPTION(DRIVER_INFO);
98MODULE_AUTHOR(DRIVER_AUTHOR);
99MODULE_LICENSE("GPL");
100MODULE_ALIAS("platform:" MUSB_DRIVER_NAME);
101
102
103/*-------------------------------------------------------------------------*/
104
105static inline struct musb *dev_to_musb(struct device *dev)
106{
550a7375 107 return dev_get_drvdata(dev);
550a7375
FB
108}
109
830fc64c
PK
110enum musb_mode musb_get_mode(struct device *dev)
111{
112 enum usb_dr_mode mode;
113
114 mode = usb_get_dr_mode(dev);
115 switch (mode) {
116 case USB_DR_MODE_HOST:
117 return MUSB_HOST;
118 case USB_DR_MODE_PERIPHERAL:
119 return MUSB_PERIPHERAL;
120 case USB_DR_MODE_OTG:
121 case USB_DR_MODE_UNKNOWN:
122 default:
123 return MUSB_OTG;
124 }
125}
126EXPORT_SYMBOL_GPL(musb_get_mode);
127
550a7375
FB
128/*-------------------------------------------------------------------------*/
129
705e63d2 130static int musb_ulpi_read(struct usb_phy *phy, u32 reg)
ffb865b1 131{
b96d3b08 132 void __iomem *addr = phy->io_priv;
ffb865b1
HK
133 int i = 0;
134 u8 r;
135 u8 power;
bf070bc1
GI
136 int ret;
137
138 pm_runtime_get_sync(phy->io_dev);
ffb865b1
HK
139
140 /* Make sure the transceiver is not in low power mode */
141 power = musb_readb(addr, MUSB_POWER);
142 power &= ~MUSB_POWER_SUSPENDM;
143 musb_writeb(addr, MUSB_POWER, power);
144
145 /* REVISIT: musbhdrc_ulpi_an.pdf recommends setting the
146 * ULPICarKitControlDisableUTMI after clearing POWER_SUSPENDM.
147 */
148
705e63d2 149 musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)reg);
ffb865b1
HK
150 musb_writeb(addr, MUSB_ULPI_REG_CONTROL,
151 MUSB_ULPI_REG_REQ | MUSB_ULPI_RDN_WR);
152
153 while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
154 & MUSB_ULPI_REG_CMPLT)) {
155 i++;
bf070bc1
GI
156 if (i == 10000) {
157 ret = -ETIMEDOUT;
158 goto out;
159 }
ffb865b1
HK
160
161 }
162 r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
163 r &= ~MUSB_ULPI_REG_CMPLT;
164 musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
165
bf070bc1
GI
166 ret = musb_readb(addr, MUSB_ULPI_REG_DATA);
167
168out:
169 pm_runtime_put(phy->io_dev);
170
171 return ret;
ffb865b1
HK
172}
173
705e63d2 174static int musb_ulpi_write(struct usb_phy *phy, u32 val, u32 reg)
ffb865b1 175{
b96d3b08 176 void __iomem *addr = phy->io_priv;
ffb865b1
HK
177 int i = 0;
178 u8 r = 0;
179 u8 power;
bf070bc1
GI
180 int ret = 0;
181
182 pm_runtime_get_sync(phy->io_dev);
ffb865b1
HK
183
184 /* Make sure the transceiver is not in low power mode */
185 power = musb_readb(addr, MUSB_POWER);
186 power &= ~MUSB_POWER_SUSPENDM;
187 musb_writeb(addr, MUSB_POWER, power);
188
705e63d2
UKK
189 musb_writeb(addr, MUSB_ULPI_REG_ADDR, (u8)reg);
190 musb_writeb(addr, MUSB_ULPI_REG_DATA, (u8)val);
ffb865b1
HK
191 musb_writeb(addr, MUSB_ULPI_REG_CONTROL, MUSB_ULPI_REG_REQ);
192
193 while (!(musb_readb(addr, MUSB_ULPI_REG_CONTROL)
194 & MUSB_ULPI_REG_CMPLT)) {
195 i++;
bf070bc1
GI
196 if (i == 10000) {
197 ret = -ETIMEDOUT;
198 goto out;
199 }
ffb865b1
HK
200 }
201
202 r = musb_readb(addr, MUSB_ULPI_REG_CONTROL);
203 r &= ~MUSB_ULPI_REG_CMPLT;
204 musb_writeb(addr, MUSB_ULPI_REG_CONTROL, r);
205
bf070bc1
GI
206out:
207 pm_runtime_put(phy->io_dev);
208
209 return ret;
ffb865b1 210}
ffb865b1 211
b96d3b08 212static struct usb_phy_io_ops musb_ulpi_access = {
ffb865b1
HK
213 .read = musb_ulpi_read,
214 .write = musb_ulpi_write,
215};
216
217/*-------------------------------------------------------------------------*/
218
1b40fc57
TL
219static u32 musb_default_fifo_offset(u8 epnum)
220{
221 return 0x20 + (epnum * 4);
222}
223
d026e9c7
TL
224/* "flat" mapping: each endpoint has its own i/o address */
225static void musb_flat_ep_select(void __iomem *mbase, u8 epnum)
226{
227}
228
229static u32 musb_flat_ep_offset(u8 epnum, u16 offset)
230{
231 return 0x100 + (0x10 * epnum) + offset;
232}
233
234/* "indexed" mapping: INDEX register controls register bank select */
235static void musb_indexed_ep_select(void __iomem *mbase, u8 epnum)
236{
237 musb_writeb(mbase, MUSB_INDEX, epnum);
238}
239
240static u32 musb_indexed_ep_offset(u8 epnum, u16 offset)
241{
242 return 0x10 + offset;
243}
244
6cc2af6d
HG
245static u32 musb_default_busctl_offset(u8 epnum, u16 offset)
246{
247 return 0x80 + (0x08 * epnum) + offset;
248}
249
9c93d7fd 250static u8 musb_default_readb(void __iomem *addr, u32 offset)
1b40fc57 251{
c74173fd
BL
252 u8 data = __raw_readb(addr + offset);
253
254 trace_musb_readb(__builtin_return_address(0), addr, offset, data);
255 return data;
1b40fc57
TL
256}
257
9c93d7fd 258static void musb_default_writeb(void __iomem *addr, u32 offset, u8 data)
1b40fc57 259{
c74173fd 260 trace_musb_writeb(__builtin_return_address(0), addr, offset, data);
1b40fc57
TL
261 __raw_writeb(data, addr + offset);
262}
263
9c93d7fd 264static u16 musb_default_readw(void __iomem *addr, u32 offset)
1b40fc57 265{
c74173fd
BL
266 u16 data = __raw_readw(addr + offset);
267
268 trace_musb_readw(__builtin_return_address(0), addr, offset, data);
269 return data;
1b40fc57
TL
270}
271
9c93d7fd 272static void musb_default_writew(void __iomem *addr, u32 offset, u16 data)
1b40fc57 273{
c74173fd 274 trace_musb_writew(__builtin_return_address(0), addr, offset, data);
1b40fc57
TL
275 __raw_writew(data, addr + offset);
276}
277
fe3bbd6b
MG
278static u16 musb_default_get_toggle(struct musb_qh *qh, int is_out)
279{
280 void __iomem *epio = qh->hw_ep->regs;
281 u16 csr;
282
283 if (is_out)
284 csr = musb_readw(epio, MUSB_TXCSR) & MUSB_TXCSR_H_DATATOGGLE;
285 else
286 csr = musb_readw(epio, MUSB_RXCSR) & MUSB_RXCSR_H_DATATOGGLE;
287
288 return csr;
289}
290
291static u16 musb_default_set_toggle(struct musb_qh *qh, int is_out,
292 struct urb *urb)
293{
294 u16 csr;
295 u16 toggle;
296
297 toggle = usb_gettoggle(urb->dev, qh->epnum, is_out);
298
299 if (is_out)
300 csr = toggle ? (MUSB_TXCSR_H_WR_DATATOGGLE
301 | MUSB_TXCSR_H_DATATOGGLE)
302 : MUSB_TXCSR_CLRDATATOG;
303 else
304 csr = toggle ? (MUSB_RXCSR_H_WR_DATATOGGLE
305 | MUSB_RXCSR_H_DATATOGGLE) : 0;
306
307 return csr;
308}
309
550a7375
FB
310/*
311 * Load an endpoint's FIFO
312 */
1b40fc57
TL
313static void musb_default_write_fifo(struct musb_hw_ep *hw_ep, u16 len,
314 const u8 *src)
550a7375 315{
5c8a86e1 316 struct musb *musb = hw_ep->musb;
550a7375
FB
317 void __iomem *fifo = hw_ep->fifo;
318
603fe2b2
AKG
319 if (unlikely(len == 0))
320 return;
321
550a7375
FB
322 prefetch((u8 *)src);
323
5c8a86e1 324 dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
550a7375
FB
325 'T', hw_ep->epnum, fifo, len, src);
326
327 /* we can't assume unaligned reads work */
328 if (likely((0x01 & (unsigned long) src) == 0)) {
329 u16 index = 0;
330
331 /* best case is 32bit-aligned source address */
332 if ((0x02 & (unsigned long) src) == 0) {
333 if (len >= 4) {
2bf0a8f6 334 iowrite32_rep(fifo, src + index, len >> 2);
550a7375
FB
335 index += len & ~0x03;
336 }
337 if (len & 0x02) {
be780381 338 __raw_writew(*(u16 *)&src[index], fifo);
550a7375
FB
339 index += 2;
340 }
341 } else {
342 if (len >= 2) {
2bf0a8f6 343 iowrite16_rep(fifo, src + index, len >> 1);
550a7375
FB
344 index += len & ~0x01;
345 }
346 }
347 if (len & 0x01)
be780381 348 __raw_writeb(src[index], fifo);
550a7375
FB
349 } else {
350 /* byte aligned */
2bf0a8f6 351 iowrite8_rep(fifo, src, len);
550a7375
FB
352 }
353}
354
355/*
356 * Unload an endpoint's FIFO
357 */
1b40fc57 358static void musb_default_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
550a7375 359{
5c8a86e1 360 struct musb *musb = hw_ep->musb;
550a7375
FB
361 void __iomem *fifo = hw_ep->fifo;
362
603fe2b2
AKG
363 if (unlikely(len == 0))
364 return;
365
5c8a86e1 366 dev_dbg(musb->controller, "%cX ep%d fifo %p count %d buf %p\n",
550a7375
FB
367 'R', hw_ep->epnum, fifo, len, dst);
368
369 /* we can't assume unaligned writes work */
370 if (likely((0x01 & (unsigned long) dst) == 0)) {
371 u16 index = 0;
372
373 /* best case is 32bit-aligned destination address */
374 if ((0x02 & (unsigned long) dst) == 0) {
375 if (len >= 4) {
2bf0a8f6 376 ioread32_rep(fifo, dst, len >> 2);
550a7375
FB
377 index = len & ~0x03;
378 }
379 if (len & 0x02) {
be780381 380 *(u16 *)&dst[index] = __raw_readw(fifo);
550a7375
FB
381 index += 2;
382 }
383 } else {
384 if (len >= 2) {
2bf0a8f6 385 ioread16_rep(fifo, dst, len >> 1);
550a7375
FB
386 index = len & ~0x01;
387 }
388 }
389 if (len & 0x01)
be780381 390 dst[index] = __raw_readb(fifo);
550a7375
FB
391 } else {
392 /* byte aligned */
2bf0a8f6 393 ioread8_rep(fifo, dst, len);
550a7375
FB
394 }
395}
396
1b40fc57
TL
397/*
398 * Old style IO functions
399 */
9c93d7fd 400u8 (*musb_readb)(void __iomem *addr, u32 offset);
1b40fc57
TL
401EXPORT_SYMBOL_GPL(musb_readb);
402
9c93d7fd 403void (*musb_writeb)(void __iomem *addr, u32 offset, u8 data);
1b40fc57 404EXPORT_SYMBOL_GPL(musb_writeb);
550a7375 405
9c93d7fd
MG
406u8 (*musb_clearb)(void __iomem *addr, u32 offset);
407EXPORT_SYMBOL_GPL(musb_clearb);
408
409u16 (*musb_readw)(void __iomem *addr, u32 offset);
1b40fc57
TL
410EXPORT_SYMBOL_GPL(musb_readw);
411
9c93d7fd 412void (*musb_writew)(void __iomem *addr, u32 offset, u16 data);
1b40fc57
TL
413EXPORT_SYMBOL_GPL(musb_writew);
414
9c93d7fd
MG
415u16 (*musb_clearw)(void __iomem *addr, u32 offset);
416EXPORT_SYMBOL_GPL(musb_clearw);
417
418u32 musb_readl(void __iomem *addr, u32 offset)
42e990ea
BL
419{
420 u32 data = __raw_readl(addr + offset);
421
422 trace_musb_readl(__builtin_return_address(0), addr, offset, data);
423 return data;
424}
1b40fc57
TL
425EXPORT_SYMBOL_GPL(musb_readl);
426
9c93d7fd 427void musb_writel(void __iomem *addr, u32 offset, u32 data)
42e990ea
BL
428{
429 trace_musb_writel(__builtin_return_address(0), addr, offset, data);
430 __raw_writel(data, addr + offset);
431}
1b40fc57
TL
432EXPORT_SYMBOL_GPL(musb_writel);
433
7f6283ed
TL
434#ifndef CONFIG_MUSB_PIO_ONLY
435struct dma_controller *
436(*musb_dma_controller_create)(struct musb *musb, void __iomem *base);
437EXPORT_SYMBOL(musb_dma_controller_create);
438
439void (*musb_dma_controller_destroy)(struct dma_controller *c);
440EXPORT_SYMBOL(musb_dma_controller_destroy);
441#endif
442
1b40fc57
TL
443/*
444 * New style IO functions
445 */
446void musb_read_fifo(struct musb_hw_ep *hw_ep, u16 len, u8 *dst)
447{
448 return hw_ep->musb->io.read_fifo(hw_ep, len, dst);
449}
450
451void musb_write_fifo(struct musb_hw_ep *hw_ep, u16 len, const u8 *src)
452{
453 return hw_ep->musb->io.write_fifo(hw_ep, len, src);
454}
550a7375 455
93dc2568
TL
456static u8 musb_read_devctl(struct musb *musb)
457{
458 return musb_readb(musb->mregs, MUSB_DEVCTL);
459}
460
461/**
462 * musb_set_host - set and initialize host mode
463 * @musb: musb controller driver data
464 *
465 * At least some musb revisions need to enable devctl session bit in
466 * peripheral mode to switch to host mode. Initializes things to host
467 * mode and sets A_IDLE. SoC glue needs to advance state further
468 * based on phy provided VBUS state.
469 *
470 * Note that the SoC glue code may need to wait for musb to settle
471 * on enable before calling this to avoid babble.
472 */
473int musb_set_host(struct musb *musb)
474{
475 int error = 0;
476 u8 devctl;
477
478 if (!musb)
479 return -EINVAL;
480
481 devctl = musb_read_devctl(musb);
482 if (!(devctl & MUSB_DEVCTL_BDEVICE)) {
483 dev_info(musb->controller,
484 "%s: already in host mode: %02x\n",
485 __func__, devctl);
486 goto init_data;
487 }
488
489 devctl |= MUSB_DEVCTL_SESSION;
490 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
491
492 error = readx_poll_timeout(musb_read_devctl, musb, devctl,
493 !(devctl & MUSB_DEVCTL_BDEVICE), 5000,
494 1000000);
495 if (error) {
496 dev_err(musb->controller, "%s: could not set host: %02x\n",
497 __func__, devctl);
498
499 return error;
500 }
501
502init_data:
503 musb->is_active = 1;
504 musb->xceiv->otg->state = OTG_STATE_A_IDLE;
505 MUSB_HST_MODE(musb);
506
507 return error;
508}
509EXPORT_SYMBOL_GPL(musb_set_host);
510
511/**
512 * musb_set_peripheral - set and initialize peripheral mode
513 * @musb: musb controller driver data
514 *
515 * Clears devctl session bit and initializes things for peripheral
516 * mode and sets B_IDLE. SoC glue needs to advance state further
517 * based on phy provided VBUS state.
518 */
519int musb_set_peripheral(struct musb *musb)
520{
521 int error = 0;
522 u8 devctl;
523
524 if (!musb)
525 return -EINVAL;
526
527 devctl = musb_read_devctl(musb);
528 if (devctl & MUSB_DEVCTL_BDEVICE) {
529 dev_info(musb->controller,
530 "%s: already in peripheral mode: %02x\n",
531 __func__, devctl);
532
533 goto init_data;
534 }
535
536 devctl &= ~MUSB_DEVCTL_SESSION;
537 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
538
539 error = readx_poll_timeout(musb_read_devctl, musb, devctl,
540 devctl & MUSB_DEVCTL_BDEVICE, 5000,
541 1000000);
542 if (error) {
1e31d3ca 543 dev_err(musb->controller, "%s: could not set peripheral: %02x\n",
93dc2568
TL
544 __func__, devctl);
545
546 return error;
547 }
548
549init_data:
550 musb->is_active = 0;
551 musb->xceiv->otg->state = OTG_STATE_B_IDLE;
552 MUSB_DEV_MODE(musb);
553
554 return error;
555}
556EXPORT_SYMBOL_GPL(musb_set_peripheral);
557
550a7375
FB
558/*-------------------------------------------------------------------------*/
559
560/* for high speed test mode; see USB 2.0 spec 7.1.20 */
561static const u8 musb_test_packet[53] = {
562 /* implicit SYNC then DATA0 to start */
563
564 /* JKJKJKJK x9 */
565 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00, 0x00,
566 /* JJKKJJKK x8 */
567 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa, 0xaa,
568 /* JJJJKKKK x8 */
569 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee, 0xee,
570 /* JJJJJJJKKKKKKK x8 */
571 0xfe, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff, 0xff,
572 /* JJJJJJJK x8 */
573 0x7f, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd,
574 /* JKKKKKKK x10, JK */
575 0xfc, 0x7e, 0xbf, 0xdf, 0xef, 0xf7, 0xfb, 0xfd, 0x7e
576
577 /* implicit CRC16 then EOP to end */
578};
579
580void musb_load_testpacket(struct musb *musb)
581{
582 void __iomem *regs = musb->endpoints[0].regs;
583
584 musb_ep_select(musb->mregs, 0);
585 musb_write_fifo(musb->control_ep,
586 sizeof(musb_test_packet), musb_test_packet);
587 musb_writew(regs, MUSB_CSR0, MUSB_CSR0_TXPKTRDY);
588}
589
590/*-------------------------------------------------------------------------*/
591
550a7375
FB
592/*
593 * Handles OTG hnp timeouts, such as b_ase0_brst
594 */
05678497 595static void musb_otg_timer_func(struct timer_list *t)
550a7375 596{
05678497 597 struct musb *musb = from_timer(musb, t, otg_timer);
550a7375
FB
598 unsigned long flags;
599
600 spin_lock_irqsave(&musb->lock, flags);
e47d9254 601 switch (musb->xceiv->otg->state) {
550a7375 602 case OTG_STATE_B_WAIT_ACON:
b99d3659
BL
603 musb_dbg(musb,
604 "HNP: b_wait_acon timeout; back to b_peripheral");
550a7375 605 musb_g_disconnect(musb);
e47d9254 606 musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
550a7375
FB
607 musb->is_active = 0;
608 break;
ab983f2a 609 case OTG_STATE_A_SUSPEND:
550a7375 610 case OTG_STATE_A_WAIT_BCON:
b99d3659 611 musb_dbg(musb, "HNP: %s timeout",
e47d9254 612 usb_otg_state_string(musb->xceiv->otg->state));
743411b3 613 musb_platform_set_vbus(musb, 0);
e47d9254 614 musb->xceiv->otg->state = OTG_STATE_A_WAIT_VFALL;
550a7375
FB
615 break;
616 default:
b99d3659 617 musb_dbg(musb, "HNP: Unhandled mode %s",
e47d9254 618 usb_otg_state_string(musb->xceiv->otg->state));
550a7375 619 }
550a7375
FB
620 spin_unlock_irqrestore(&musb->lock, flags);
621}
622
550a7375 623/*
f7f9d63e 624 * Stops the HNP transition. Caller must take care of locking.
550a7375
FB
625 */
626void musb_hnp_stop(struct musb *musb)
627{
8b125df5 628 struct usb_hcd *hcd = musb->hcd;
550a7375
FB
629 void __iomem *mbase = musb->mregs;
630 u8 reg;
631
b99d3659 632 musb_dbg(musb, "HNP: stop from %s",
e47d9254 633 usb_otg_state_string(musb->xceiv->otg->state));
ab983f2a 634
e47d9254 635 switch (musb->xceiv->otg->state) {
550a7375 636 case OTG_STATE_A_PERIPHERAL:
550a7375 637 musb_g_disconnect(musb);
b99d3659 638 musb_dbg(musb, "HNP: back to %s",
e47d9254 639 usb_otg_state_string(musb->xceiv->otg->state));
550a7375
FB
640 break;
641 case OTG_STATE_B_HOST:
b99d3659 642 musb_dbg(musb, "HNP: Disabling HR");
74c2e936
DM
643 if (hcd)
644 hcd->self.is_b_host = 0;
e47d9254 645 musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
550a7375
FB
646 MUSB_DEV_MODE(musb);
647 reg = musb_readb(mbase, MUSB_POWER);
648 reg |= MUSB_POWER_SUSPENDM;
649 musb_writeb(mbase, MUSB_POWER, reg);
650 /* REVISIT: Start SESSION_REQUEST here? */
651 break;
652 default:
b99d3659 653 musb_dbg(musb, "HNP: Stopping in unknown state %s",
e47d9254 654 usb_otg_state_string(musb->xceiv->otg->state));
550a7375
FB
655 }
656
657 /*
658 * When returning to A state after HNP, avoid hub_port_rebounce(),
659 * which cause occasional OPT A "Did not receive reset after connect"
660 * errors.
661 */
749da5f8 662 musb->port1_status &= ~(USB_PORT_STAT_C_CONNECTION << 16);
550a7375
FB
663}
664
83b8f5b8 665static void musb_recover_from_babble(struct musb *musb);
e1eb3eb8 666
bcb8fd3a
BL
667static void musb_handle_intr_resume(struct musb *musb, u8 devctl)
668{
669 musb_dbg(musb, "RESUME (%s)",
670 usb_otg_state_string(musb->xceiv->otg->state));
671
672 if (devctl & MUSB_DEVCTL_HM) {
673 switch (musb->xceiv->otg->state) {
674 case OTG_STATE_A_SUSPEND:
675 /* remote wakeup? */
676 musb->port1_status |=
677 (USB_PORT_STAT_C_SUSPEND << 16)
678 | MUSB_PORT_STAT_RESUME;
679 musb->rh_timer = jiffies
680 + msecs_to_jiffies(USB_RESUME_TIMEOUT);
681 musb->xceiv->otg->state = OTG_STATE_A_HOST;
682 musb->is_active = 1;
683 musb_host_resume_root_hub(musb);
684 schedule_delayed_work(&musb->finish_resume_work,
685 msecs_to_jiffies(USB_RESUME_TIMEOUT));
686 break;
687 case OTG_STATE_B_WAIT_ACON:
688 musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
689 musb->is_active = 1;
690 MUSB_DEV_MODE(musb);
691 break;
692 default:
693 WARNING("bogus %s RESUME (%s)\n",
694 "host",
695 usb_otg_state_string(musb->xceiv->otg->state));
696 }
697 } else {
698 switch (musb->xceiv->otg->state) {
699 case OTG_STATE_A_SUSPEND:
700 /* possibly DISCONNECT is upcoming */
701 musb->xceiv->otg->state = OTG_STATE_A_HOST;
702 musb_host_resume_root_hub(musb);
703 break;
704 case OTG_STATE_B_WAIT_ACON:
705 case OTG_STATE_B_PERIPHERAL:
706 /* disconnect while suspended? we may
707 * not get a disconnect irq...
708 */
709 if ((devctl & MUSB_DEVCTL_VBUS)
710 != (3 << MUSB_DEVCTL_VBUS_SHIFT)
711 ) {
712 musb->int_usb |= MUSB_INTR_DISCONNECT;
713 musb->int_usb &= ~MUSB_INTR_SUSPEND;
714 break;
715 }
716 musb_g_resume(musb);
717 break;
718 case OTG_STATE_B_IDLE:
719 musb->int_usb &= ~MUSB_INTR_SUSPEND;
720 break;
721 default:
722 WARNING("bogus %s RESUME (%s)\n",
723 "peripheral",
724 usb_otg_state_string(musb->xceiv->otg->state));
725 }
726 }
727}
728
729/* return IRQ_HANDLED to tell the caller to return immediately */
730static irqreturn_t musb_handle_intr_sessreq(struct musb *musb, u8 devctl)
731{
732 void __iomem *mbase = musb->mregs;
733
734 if ((devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS
735 && (devctl & MUSB_DEVCTL_BDEVICE)) {
736 musb_dbg(musb, "SessReq while on B state");
737 return IRQ_HANDLED;
738 }
739
740 musb_dbg(musb, "SESSION_REQUEST (%s)",
741 usb_otg_state_string(musb->xceiv->otg->state));
742
743 /* IRQ arrives from ID pin sense or (later, if VBUS power
744 * is removed) SRP. responses are time critical:
745 * - turn on VBUS (with silicon-specific mechanism)
746 * - go through A_WAIT_VRISE
747 * - ... to A_WAIT_BCON.
748 * a_wait_vrise_tmout triggers VBUS_ERROR transitions
749 */
750 musb_writeb(mbase, MUSB_DEVCTL, MUSB_DEVCTL_SESSION);
751 musb->ep0_stage = MUSB_EP0_START;
752 musb->xceiv->otg->state = OTG_STATE_A_IDLE;
753 MUSB_HST_MODE(musb);
754 musb_platform_set_vbus(musb, 1);
755
756 return IRQ_NONE;
757}
758
759static void musb_handle_intr_vbuserr(struct musb *musb, u8 devctl)
760{
761 int ignore = 0;
762
763 /* During connection as an A-Device, we may see a short
764 * current spikes causing voltage drop, because of cable
765 * and peripheral capacitance combined with vbus draw.
766 * (So: less common with truly self-powered devices, where
767 * vbus doesn't act like a power supply.)
768 *
769 * Such spikes are short; usually less than ~500 usec, max
770 * of ~2 msec. That is, they're not sustained overcurrent
771 * errors, though they're reported using VBUSERROR irqs.
772 *
773 * Workarounds: (a) hardware: use self powered devices.
774 * (b) software: ignore non-repeated VBUS errors.
775 *
776 * REVISIT: do delays from lots of DEBUG_KERNEL checks
777 * make trouble here, keeping VBUS < 4.4V ?
778 */
779 switch (musb->xceiv->otg->state) {
780 case OTG_STATE_A_HOST:
781 /* recovery is dicey once we've gotten past the
782 * initial stages of enumeration, but if VBUS
783 * stayed ok at the other end of the link, and
784 * another reset is due (at least for high speed,
785 * to redo the chirp etc), it might work OK...
786 */
787 case OTG_STATE_A_WAIT_BCON:
788 case OTG_STATE_A_WAIT_VRISE:
789 if (musb->vbuserr_retry) {
790 void __iomem *mbase = musb->mregs;
791
792 musb->vbuserr_retry--;
793 ignore = 1;
794 devctl |= MUSB_DEVCTL_SESSION;
795 musb_writeb(mbase, MUSB_DEVCTL, devctl);
796 } else {
797 musb->port1_status |=
798 USB_PORT_STAT_OVERCURRENT
799 | (USB_PORT_STAT_C_OVERCURRENT << 16);
800 }
801 break;
802 default:
803 break;
804 }
805
806 dev_printk(ignore ? KERN_DEBUG : KERN_ERR, musb->controller,
807 "VBUS_ERROR in %s (%02x, %s), retry #%d, port1 %08x\n",
808 usb_otg_state_string(musb->xceiv->otg->state),
809 devctl,
810 ({ char *s;
811 switch (devctl & MUSB_DEVCTL_VBUS) {
812 case 0 << MUSB_DEVCTL_VBUS_SHIFT:
813 s = "<SessEnd"; break;
814 case 1 << MUSB_DEVCTL_VBUS_SHIFT:
815 s = "<AValid"; break;
816 case 2 << MUSB_DEVCTL_VBUS_SHIFT:
817 s = "<VBusValid"; break;
818 /* case 3 << MUSB_DEVCTL_VBUS_SHIFT: */
819 default:
820 s = "VALID"; break;
821 } s; }),
822 VBUSERR_RETRY_COUNT - musb->vbuserr_retry,
823 musb->port1_status);
824
825 /* go through A_WAIT_VFALL then start a new session */
826 if (!ignore)
827 musb_platform_set_vbus(musb, 0);
828}
829
830static void musb_handle_intr_suspend(struct musb *musb, u8 devctl)
831{
832 musb_dbg(musb, "SUSPEND (%s) devctl %02x",
833 usb_otg_state_string(musb->xceiv->otg->state), devctl);
834
835 switch (musb->xceiv->otg->state) {
836 case OTG_STATE_A_PERIPHERAL:
837 /* We also come here if the cable is removed, since
838 * this silicon doesn't report ID-no-longer-grounded.
839 *
840 * We depend on T(a_wait_bcon) to shut us down, and
841 * hope users don't do anything dicey during this
842 * undesired detour through A_WAIT_BCON.
843 */
844 musb_hnp_stop(musb);
845 musb_host_resume_root_hub(musb);
846 musb_root_disconnect(musb);
847 musb_platform_try_idle(musb, jiffies
848 + msecs_to_jiffies(musb->a_wait_bcon
849 ? : OTG_TIME_A_WAIT_BCON));
850
851 break;
852 case OTG_STATE_B_IDLE:
853 if (!musb->is_active)
854 break;
df561f66 855 fallthrough;
bcb8fd3a
BL
856 case OTG_STATE_B_PERIPHERAL:
857 musb_g_suspend(musb);
858 musb->is_active = musb->g.b_hnp_enable;
859 if (musb->is_active) {
860 musb->xceiv->otg->state = OTG_STATE_B_WAIT_ACON;
861 musb_dbg(musb, "HNP: Setting timer for b_ase0_brst");
862 mod_timer(&musb->otg_timer, jiffies
863 + msecs_to_jiffies(
864 OTG_TIME_B_ASE0_BRST));
865 }
866 break;
867 case OTG_STATE_A_WAIT_BCON:
868 if (musb->a_wait_bcon != 0)
869 musb_platform_try_idle(musb, jiffies
870 + msecs_to_jiffies(musb->a_wait_bcon));
871 break;
872 case OTG_STATE_A_HOST:
873 musb->xceiv->otg->state = OTG_STATE_A_SUSPEND;
874 musb->is_active = musb->hcd->self.b_hnp_enable;
875 break;
876 case OTG_STATE_B_HOST:
877 /* Transition to B_PERIPHERAL, see 6.8.2.6 p 44 */
878 musb_dbg(musb, "REVISIT: SUSPEND as B_HOST");
879 break;
880 default:
881 /* "should not happen" */
882 musb->is_active = 0;
883 break;
884 }
885}
886
887static void musb_handle_intr_connect(struct musb *musb, u8 devctl, u8 int_usb)
888{
889 struct usb_hcd *hcd = musb->hcd;
890
891 musb->is_active = 1;
892 musb->ep0_stage = MUSB_EP0_START;
893
894 musb->intrtxe = musb->epmask;
895 musb_writew(musb->mregs, MUSB_INTRTXE, musb->intrtxe);
896 musb->intrrxe = musb->epmask & 0xfffe;
897 musb_writew(musb->mregs, MUSB_INTRRXE, musb->intrrxe);
898 musb_writeb(musb->mregs, MUSB_INTRUSBE, 0xf7);
899 musb->port1_status &= ~(USB_PORT_STAT_LOW_SPEED
900 |USB_PORT_STAT_HIGH_SPEED
901 |USB_PORT_STAT_ENABLE
902 );
903 musb->port1_status |= USB_PORT_STAT_CONNECTION
904 |(USB_PORT_STAT_C_CONNECTION << 16);
905
906 /* high vs full speed is just a guess until after reset */
907 if (devctl & MUSB_DEVCTL_LSDEV)
908 musb->port1_status |= USB_PORT_STAT_LOW_SPEED;
909
910 /* indicate new connection to OTG machine */
911 switch (musb->xceiv->otg->state) {
912 case OTG_STATE_B_PERIPHERAL:
913 if (int_usb & MUSB_INTR_SUSPEND) {
914 musb_dbg(musb, "HNP: SUSPEND+CONNECT, now b_host");
915 int_usb &= ~MUSB_INTR_SUSPEND;
916 goto b_host;
917 } else
918 musb_dbg(musb, "CONNECT as b_peripheral???");
919 break;
920 case OTG_STATE_B_WAIT_ACON:
921 musb_dbg(musb, "HNP: CONNECT, now b_host");
922b_host:
923 musb->xceiv->otg->state = OTG_STATE_B_HOST;
924 if (musb->hcd)
925 musb->hcd->self.is_b_host = 1;
926 del_timer(&musb->otg_timer);
927 break;
928 default:
929 if ((devctl & MUSB_DEVCTL_VBUS)
930 == (3 << MUSB_DEVCTL_VBUS_SHIFT)) {
931 musb->xceiv->otg->state = OTG_STATE_A_HOST;
932 if (hcd)
933 hcd->self.is_b_host = 0;
934 }
935 break;
936 }
937
938 musb_host_poke_root_hub(musb);
939
940 musb_dbg(musb, "CONNECT (%s) devctl %02x",
941 usb_otg_state_string(musb->xceiv->otg->state), devctl);
942}
943
944static void musb_handle_intr_disconnect(struct musb *musb, u8 devctl)
945{
946 musb_dbg(musb, "DISCONNECT (%s) as %s, devctl %02x",
947 usb_otg_state_string(musb->xceiv->otg->state),
948 MUSB_MODE(musb), devctl);
949
950 switch (musb->xceiv->otg->state) {
951 case OTG_STATE_A_HOST:
952 case OTG_STATE_A_SUSPEND:
953 musb_host_resume_root_hub(musb);
954 musb_root_disconnect(musb);
955 if (musb->a_wait_bcon != 0)
956 musb_platform_try_idle(musb, jiffies
957 + msecs_to_jiffies(musb->a_wait_bcon));
958 break;
959 case OTG_STATE_B_HOST:
960 /* REVISIT this behaves for "real disconnect"
961 * cases; make sure the other transitions from
962 * from B_HOST act right too. The B_HOST code
963 * in hnp_stop() is currently not used...
964 */
965 musb_root_disconnect(musb);
966 if (musb->hcd)
967 musb->hcd->self.is_b_host = 0;
968 musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
969 MUSB_DEV_MODE(musb);
970 musb_g_disconnect(musb);
971 break;
972 case OTG_STATE_A_PERIPHERAL:
973 musb_hnp_stop(musb);
974 musb_root_disconnect(musb);
df561f66 975 fallthrough;
bcb8fd3a 976 case OTG_STATE_B_WAIT_ACON:
bcb8fd3a
BL
977 case OTG_STATE_B_PERIPHERAL:
978 case OTG_STATE_B_IDLE:
979 musb_g_disconnect(musb);
980 break;
981 default:
982 WARNING("unhandled DISCONNECT transition (%s)\n",
983 usb_otg_state_string(musb->xceiv->otg->state));
984 break;
985 }
986}
987
988/*
989 * mentor saves a bit: bus reset and babble share the same irq.
990 * only host sees babble; only peripheral sees bus reset.
991 */
992static void musb_handle_intr_reset(struct musb *musb)
993{
994 if (is_host_active(musb)) {
995 /*
996 * When BABBLE happens what we can depends on which
997 * platform MUSB is running, because some platforms
998 * implemented proprietary means for 'recovering' from
999 * Babble conditions. One such platform is AM335x. In
1000 * most cases, however, the only thing we can do is
1001 * drop the session.
1002 */
1003 dev_err(musb->controller, "Babble\n");
1004 musb_recover_from_babble(musb);
1005 } else {
1006 musb_dbg(musb, "BUS RESET as %s",
1007 usb_otg_state_string(musb->xceiv->otg->state));
1008 switch (musb->xceiv->otg->state) {
1009 case OTG_STATE_A_SUSPEND:
1010 musb_g_reset(musb);
df561f66 1011 fallthrough;
bcb8fd3a
BL
1012 case OTG_STATE_A_WAIT_BCON: /* OPT TD.4.7-900ms */
1013 /* never use invalid T(a_wait_bcon) */
1014 musb_dbg(musb, "HNP: in %s, %d msec timeout",
1015 usb_otg_state_string(musb->xceiv->otg->state),
1016 TA_WAIT_BCON(musb));
1017 mod_timer(&musb->otg_timer, jiffies
1018 + msecs_to_jiffies(TA_WAIT_BCON(musb)));
1019 break;
1020 case OTG_STATE_A_PERIPHERAL:
1021 del_timer(&musb->otg_timer);
1022 musb_g_reset(musb);
1023 break;
1024 case OTG_STATE_B_WAIT_ACON:
1025 musb_dbg(musb, "HNP: RESET (%s), to b_peripheral",
1026 usb_otg_state_string(musb->xceiv->otg->state));
1027 musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
1028 musb_g_reset(musb);
1029 break;
1030 case OTG_STATE_B_IDLE:
1031 musb->xceiv->otg->state = OTG_STATE_B_PERIPHERAL;
df561f66 1032 fallthrough;
bcb8fd3a
BL
1033 case OTG_STATE_B_PERIPHERAL:
1034 musb_g_reset(musb);
1035 break;
1036 default:
1037 musb_dbg(musb, "Unhandled BUS RESET as %s",
1038 usb_otg_state_string(musb->xceiv->otg->state));
1039 }
1040 }
1041}
1042
550a7375
FB
1043/*
1044 * Interrupt Service Routine to record USB "global" interrupts.
1045 * Since these do not happen often and signify things of
1046 * paramount importance, it seems OK to check them individually;
1047 * the order of the tests is specified in the manual
1048 *
1049 * @param musb instance pointer
1050 * @param int_usb register contents
1051 * @param devctl
550a7375
FB
1052 */
1053
550a7375 1054static irqreturn_t musb_stage0_irq(struct musb *musb, u8 int_usb,
b11e94d0 1055 u8 devctl)
550a7375
FB
1056{
1057 irqreturn_t handled = IRQ_NONE;
550a7375 1058
b99d3659 1059 musb_dbg(musb, "<== DevCtl=%02x, int_usb=0x%x", devctl, int_usb);
550a7375
FB
1060
1061 /* in host mode, the peripheral may issue remote wakeup.
1062 * in peripheral mode, the host may resume the link.
1063 * spurious RESUME irqs happen too, paired with SUSPEND.
1064 */
1065 if (int_usb & MUSB_INTR_RESUME) {
bcb8fd3a 1066 musb_handle_intr_resume(musb, devctl);
550a7375 1067 handled = IRQ_HANDLED;
550a7375
FB
1068 }
1069
550a7375
FB
1070 /* see manual for the order of the tests */
1071 if (int_usb & MUSB_INTR_SESSREQ) {
bcb8fd3a 1072 if (musb_handle_intr_sessreq(musb, devctl))
a6038ee7 1073 return IRQ_HANDLED;
550a7375
FB
1074 handled = IRQ_HANDLED;
1075 }
1076
1077 if (int_usb & MUSB_INTR_VBUSERROR) {
bcb8fd3a 1078 musb_handle_intr_vbuserr(musb, devctl);
550a7375
FB
1079 handled = IRQ_HANDLED;
1080 }
1081
1c25fda4 1082 if (int_usb & MUSB_INTR_SUSPEND) {
bcb8fd3a 1083 musb_handle_intr_suspend(musb, devctl);
1c25fda4 1084 handled = IRQ_HANDLED;
1c25fda4
AM
1085 }
1086
550a7375 1087 if (int_usb & MUSB_INTR_CONNECT) {
bcb8fd3a 1088 musb_handle_intr_connect(musb, devctl, int_usb);
550a7375 1089 handled = IRQ_HANDLED;
550a7375 1090 }
550a7375 1091
6d349671 1092 if (int_usb & MUSB_INTR_DISCONNECT) {
bcb8fd3a 1093 musb_handle_intr_disconnect(musb, devctl);
1c25fda4 1094 handled = IRQ_HANDLED;
1c25fda4
AM
1095 }
1096
550a7375 1097 if (int_usb & MUSB_INTR_RESET) {
bcb8fd3a 1098 musb_handle_intr_reset(musb);
1c25fda4 1099 handled = IRQ_HANDLED;
550a7375 1100 }
550a7375
FB
1101
1102#if 0
1103/* REVISIT ... this would be for multiplexing periodic endpoints, or
1104 * supporting transfer phasing to prevent exceeding ISO bandwidth
1105 * limits of a given frame or microframe.
1106 *
1107 * It's not needed for peripheral side, which dedicates endpoints;
1108 * though it _might_ use SOF irqs for other purposes.
1109 *
1110 * And it's not currently needed for host side, which also dedicates
1111 * endpoints, relies on TX/RX interval registers, and isn't claimed
1112 * to support ISO transfers yet.
1113 */
1114 if (int_usb & MUSB_INTR_SOF) {
1115 void __iomem *mbase = musb->mregs;
1116 struct musb_hw_ep *ep;
1117 u8 epnum;
1118 u16 frame;
1119
5c8a86e1 1120 dev_dbg(musb->controller, "START_OF_FRAME\n");
550a7375
FB
1121 handled = IRQ_HANDLED;
1122
1123 /* start any periodic Tx transfers waiting for current frame */
1124 frame = musb_readw(mbase, MUSB_FRAME);
1125 ep = musb->endpoints;
1126 for (epnum = 1; (epnum < musb->nr_endpoints)
1127 && (musb->epmask >= (1 << epnum));
1128 epnum++, ep++) {
1129 /*
1130 * FIXME handle framecounter wraps (12 bits)
1131 * eliminate duplicated StartUrb logic
1132 */
1133 if (ep->dwWaitFrame >= frame) {
1134 ep->dwWaitFrame = 0;
1135 pr_debug("SOF --> periodic TX%s on %d\n",
1136 ep->tx_channel ? " DMA" : "",
1137 epnum);
1138 if (!ep->tx_channel)
1139 musb_h_tx_start(musb, epnum);
1140 else
1141 cppi_hostdma_start(musb, epnum);
1142 }
1143 } /* end of for loop */
1144 }
1145#endif
1146
2bff3916 1147 schedule_delayed_work(&musb->irq_work, 0);
550a7375
FB
1148
1149 return handled;
1150}
1151
1152/*-------------------------------------------------------------------------*/
1153
e1eb3eb8 1154static void musb_disable_interrupts(struct musb *musb)
550a7375
FB
1155{
1156 void __iomem *mbase = musb->mregs;
550a7375
FB
1157
1158 /* disable interrupts */
1159 musb_writeb(mbase, MUSB_INTRUSBE, 0);
b18d26f6 1160 musb->intrtxe = 0;
550a7375 1161 musb_writew(mbase, MUSB_INTRTXE, 0);
af5ec14d 1162 musb->intrrxe = 0;
550a7375
FB
1163 musb_writew(mbase, MUSB_INTRRXE, 0);
1164
550a7375 1165 /* flush pending interrupts */
9c93d7fd
MG
1166 musb_clearb(mbase, MUSB_INTRUSB);
1167 musb_clearw(mbase, MUSB_INTRTX);
1168 musb_clearw(mbase, MUSB_INTRRX);
e1eb3eb8
FB
1169}
1170
1171static void musb_enable_interrupts(struct musb *musb)
1172{
1173 void __iomem *regs = musb->mregs;
1174
1175 /* Set INT enable registers, enable interrupts */
1176 musb->intrtxe = musb->epmask;
1177 musb_writew(regs, MUSB_INTRTXE, musb->intrtxe);
1178 musb->intrrxe = musb->epmask & 0xfffe;
1179 musb_writew(regs, MUSB_INTRRXE, musb->intrrxe);
1180 musb_writeb(regs, MUSB_INTRUSBE, 0xf7);
550a7375
FB
1181
1182}
1183
001dd84a
SAS
1184/*
1185 * Program the HDRC to start (enable interrupts, dma, etc.).
1186 */
1187void musb_start(struct musb *musb)
1188{
1189 void __iomem *regs = musb->mregs;
1190 u8 devctl = musb_readb(regs, MUSB_DEVCTL);
9b753764 1191 u8 power;
001dd84a 1192
b99d3659 1193 musb_dbg(musb, "<== devctl %02x", devctl);
001dd84a 1194
e1eb3eb8 1195 musb_enable_interrupts(musb);
001dd84a
SAS
1196 musb_writeb(regs, MUSB_TESTMODE, 0);
1197
9b753764
BL
1198 power = MUSB_POWER_ISOUPDATE;
1199 /*
1200 * treating UNKNOWN as unspecified maximum speed, in which case
1201 * we will default to high-speed.
1202 */
1203 if (musb->config->maximum_speed == USB_SPEED_HIGH ||
1204 musb->config->maximum_speed == USB_SPEED_UNKNOWN)
1205 power |= MUSB_POWER_HSENAB;
1206 musb_writeb(regs, MUSB_POWER, power);
001dd84a
SAS
1207
1208 musb->is_active = 0;
1209 devctl = musb_readb(regs, MUSB_DEVCTL);
1210 devctl &= ~MUSB_DEVCTL_SESSION;
1211
1212 /* session started after:
1213 * (a) ID-grounded irq, host mode;
1214 * (b) vbus present/connect IRQ, peripheral mode;
1215 * (c) peripheral initiates, using SRP
1216 */
7ad76955 1217 if (musb->port_mode != MUSB_HOST &&
40af177e 1218 musb->xceiv->otg->state != OTG_STATE_A_WAIT_BCON &&
001dd84a
SAS
1219 (devctl & MUSB_DEVCTL_VBUS) == MUSB_DEVCTL_VBUS) {
1220 musb->is_active = 1;
1221 } else {
1222 devctl |= MUSB_DEVCTL_SESSION;
1223 }
1224
1225 musb_platform_enable(musb);
1226 musb_writeb(regs, MUSB_DEVCTL, devctl);
1227}
1228
550a7375
FB
1229/*
1230 * Make the HDRC stop (disable interrupts, etc.);
1231 * reversible by musb_start
1232 * called on gadget driver unregister
1233 * with controller locked, irqs blocked
1234 * acts as a NOP unless some role activated the hardware
1235 */
1236void musb_stop(struct musb *musb)
1237{
1238 /* stop IRQs, timers, ... */
1239 musb_platform_disable(musb);
e945953d
BL
1240 musb_disable_interrupts(musb);
1241 musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
550a7375
FB
1242
1243 /* FIXME
1244 * - mark host and/or peripheral drivers unusable/inactive
1245 * - disable DMA (and enable it in HdrcStart)
1246 * - make sure we can musb_start() after musb_stop(); with
1247 * OTG mode, gadget driver module rmmod/modprobe cycles that
1248 * - ...
1249 */
1250 musb_platform_try_idle(musb, 0);
1251}
1252
550a7375
FB
1253/*-------------------------------------------------------------------------*/
1254
1255/*
1256 * The silicon either has hard-wired endpoint configurations, or else
1257 * "dynamic fifo" sizing. The driver has support for both, though at this
c767c1c6
DB
1258 * writing only the dynamic sizing is very well tested. Since we switched
1259 * away from compile-time hardware parameters, we can no longer rely on
1260 * dead code elimination to leave only the relevant one in the object file.
550a7375
FB
1261 *
1262 * We don't currently use dynamic fifo setup capability to do anything
1263 * more than selecting one of a bunch of predefined configurations.
1264 */
8a77f05a 1265static ushort fifo_mode;
550a7375
FB
1266
1267/* "modprobe ... fifo_mode=1" etc */
1268module_param(fifo_mode, ushort, 0);
1269MODULE_PARM_DESC(fifo_mode, "initial endpoint configuration");
1270
550a7375
FB
1271/*
1272 * tables defining fifo_mode values. define more if you like.
1273 * for host side, make sure both halves of ep1 are set up.
1274 */
1275
1276/* mode 0 - fits in 2KB */
d3608b6d 1277static struct musb_fifo_cfg mode_0_cfg[] = {
550a7375
FB
1278{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1279{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1280{ .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, },
1281{ .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1282{ .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1283};
1284
1285/* mode 1 - fits in 4KB */
d3608b6d 1286static struct musb_fifo_cfg mode_1_cfg[] = {
550a7375
FB
1287{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1288{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1289{ .hw_ep_num = 2, .style = FIFO_RXTX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1290{ .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1291{ .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1292};
1293
1294/* mode 2 - fits in 4KB */
d3608b6d 1295static struct musb_fifo_cfg mode_2_cfg[] = {
550a7375
FB
1296{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1297{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1298{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1299{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
55aad53f
BL
1300{ .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 960, },
1301{ .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 1024, },
550a7375
FB
1302};
1303
1304/* mode 3 - fits in 4KB */
d3608b6d 1305static struct musb_fifo_cfg mode_3_cfg[] = {
550a7375
FB
1306{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1307{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, .mode = BUF_DOUBLE, },
1308{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1309{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1310{ .hw_ep_num = 3, .style = FIFO_RXTX, .maxpacket = 256, },
1311{ .hw_ep_num = 4, .style = FIFO_RXTX, .maxpacket = 256, },
1312};
1313
1314/* mode 4 - fits in 16KB */
d3608b6d 1315static struct musb_fifo_cfg mode_4_cfg[] = {
550a7375
FB
1316{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1317{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1318{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1319{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1320{ .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
1321{ .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
1322{ .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
1323{ .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
1324{ .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
1325{ .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
1326{ .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 512, },
1327{ .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 512, },
1328{ .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 512, },
1329{ .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 512, },
1330{ .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 512, },
1331{ .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 512, },
1332{ .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 512, },
1333{ .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 512, },
a483d706
AKG
1334{ .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 256, },
1335{ .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 64, },
1336{ .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 256, },
1337{ .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 64, },
1338{ .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 256, },
1339{ .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 64, },
1340{ .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 4096, },
550a7375
FB
1341{ .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
1342{ .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
1343};
1344
3b151526 1345/* mode 5 - fits in 8KB */
d3608b6d 1346static struct musb_fifo_cfg mode_5_cfg[] = {
3b151526
AKG
1347{ .hw_ep_num = 1, .style = FIFO_TX, .maxpacket = 512, },
1348{ .hw_ep_num = 1, .style = FIFO_RX, .maxpacket = 512, },
1349{ .hw_ep_num = 2, .style = FIFO_TX, .maxpacket = 512, },
1350{ .hw_ep_num = 2, .style = FIFO_RX, .maxpacket = 512, },
1351{ .hw_ep_num = 3, .style = FIFO_TX, .maxpacket = 512, },
1352{ .hw_ep_num = 3, .style = FIFO_RX, .maxpacket = 512, },
1353{ .hw_ep_num = 4, .style = FIFO_TX, .maxpacket = 512, },
1354{ .hw_ep_num = 4, .style = FIFO_RX, .maxpacket = 512, },
1355{ .hw_ep_num = 5, .style = FIFO_TX, .maxpacket = 512, },
1356{ .hw_ep_num = 5, .style = FIFO_RX, .maxpacket = 512, },
1357{ .hw_ep_num = 6, .style = FIFO_TX, .maxpacket = 32, },
1358{ .hw_ep_num = 6, .style = FIFO_RX, .maxpacket = 32, },
1359{ .hw_ep_num = 7, .style = FIFO_TX, .maxpacket = 32, },
1360{ .hw_ep_num = 7, .style = FIFO_RX, .maxpacket = 32, },
1361{ .hw_ep_num = 8, .style = FIFO_TX, .maxpacket = 32, },
1362{ .hw_ep_num = 8, .style = FIFO_RX, .maxpacket = 32, },
1363{ .hw_ep_num = 9, .style = FIFO_TX, .maxpacket = 32, },
1364{ .hw_ep_num = 9, .style = FIFO_RX, .maxpacket = 32, },
1365{ .hw_ep_num = 10, .style = FIFO_TX, .maxpacket = 32, },
1366{ .hw_ep_num = 10, .style = FIFO_RX, .maxpacket = 32, },
1367{ .hw_ep_num = 11, .style = FIFO_TX, .maxpacket = 32, },
1368{ .hw_ep_num = 11, .style = FIFO_RX, .maxpacket = 32, },
1369{ .hw_ep_num = 12, .style = FIFO_TX, .maxpacket = 32, },
1370{ .hw_ep_num = 12, .style = FIFO_RX, .maxpacket = 32, },
1371{ .hw_ep_num = 13, .style = FIFO_RXTX, .maxpacket = 512, },
1372{ .hw_ep_num = 14, .style = FIFO_RXTX, .maxpacket = 1024, },
1373{ .hw_ep_num = 15, .style = FIFO_RXTX, .maxpacket = 1024, },
1374};
550a7375
FB
1375
1376/*
1377 * configure a fifo; for non-shared endpoints, this may be called
1378 * once for a tx fifo and once for an rx fifo.
1379 *
1380 * returns negative errno or offset for next fifo.
1381 */
41ac7b3a 1382static int
550a7375 1383fifo_setup(struct musb *musb, struct musb_hw_ep *hw_ep,
e6c213b2 1384 const struct musb_fifo_cfg *cfg, u16 offset)
550a7375
FB
1385{
1386 void __iomem *mbase = musb->mregs;
1387 int size = 0;
1388 u16 maxpacket = cfg->maxpacket;
1389 u16 c_off = offset >> 3;
1390 u8 c_size;
1391
1392 /* expect hw_ep has already been zero-initialized */
1393
1394 size = ffs(max(maxpacket, (u16) 8)) - 1;
1395 maxpacket = 1 << size;
1396
1397 c_size = size - 3;
1398 if (cfg->mode == BUF_DOUBLE) {
ca6d1b13
FB
1399 if ((offset + (maxpacket << 1)) >
1400 (1 << (musb->config->ram_bits + 2)))
550a7375
FB
1401 return -EMSGSIZE;
1402 c_size |= MUSB_FIFOSZ_DPB;
1403 } else {
ca6d1b13 1404 if ((offset + maxpacket) > (1 << (musb->config->ram_bits + 2)))
550a7375
FB
1405 return -EMSGSIZE;
1406 }
1407
1408 /* configure the FIFO */
1409 musb_writeb(mbase, MUSB_INDEX, hw_ep->epnum);
1410
550a7375 1411 /* EP0 reserved endpoint for control, bidirectional;
5ae477b0 1412 * EP1 reserved for bulk, two unidirectional halves.
550a7375
FB
1413 */
1414 if (hw_ep->epnum == 1)
1415 musb->bulk_ep = hw_ep;
1416 /* REVISIT error check: be sure ep0 can both rx and tx ... */
550a7375
FB
1417 switch (cfg->style) {
1418 case FIFO_TX:
113ad151
BL
1419 musb_writeb(mbase, MUSB_TXFIFOSZ, c_size);
1420 musb_writew(mbase, MUSB_TXFIFOADD, c_off);
550a7375
FB
1421 hw_ep->tx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
1422 hw_ep->max_packet_sz_tx = maxpacket;
1423 break;
1424 case FIFO_RX:
113ad151
BL
1425 musb_writeb(mbase, MUSB_RXFIFOSZ, c_size);
1426 musb_writew(mbase, MUSB_RXFIFOADD, c_off);
550a7375
FB
1427 hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
1428 hw_ep->max_packet_sz_rx = maxpacket;
1429 break;
1430 case FIFO_RXTX:
113ad151
BL
1431 musb_writeb(mbase, MUSB_TXFIFOSZ, c_size);
1432 musb_writew(mbase, MUSB_TXFIFOADD, c_off);
550a7375
FB
1433 hw_ep->rx_double_buffered = !!(c_size & MUSB_FIFOSZ_DPB);
1434 hw_ep->max_packet_sz_rx = maxpacket;
1435
113ad151
BL
1436 musb_writeb(mbase, MUSB_RXFIFOSZ, c_size);
1437 musb_writew(mbase, MUSB_RXFIFOADD, c_off);
550a7375
FB
1438 hw_ep->tx_double_buffered = hw_ep->rx_double_buffered;
1439 hw_ep->max_packet_sz_tx = maxpacket;
1440
1441 hw_ep->is_shared_fifo = true;
1442 break;
1443 }
1444
1445 /* NOTE rx and tx endpoint irqs aren't managed separately,
1446 * which happens to be ok
1447 */
1448 musb->epmask |= (1 << hw_ep->epnum);
1449
1450 return offset + (maxpacket << ((c_size & MUSB_FIFOSZ_DPB) ? 1 : 0));
1451}
1452
d3608b6d 1453static struct musb_fifo_cfg ep0_cfg = {
550a7375
FB
1454 .style = FIFO_RXTX, .maxpacket = 64,
1455};
1456
41ac7b3a 1457static int ep_config_from_table(struct musb *musb)
550a7375 1458{
e6c213b2 1459 const struct musb_fifo_cfg *cfg;
550a7375
FB
1460 unsigned i, n;
1461 int offset;
1462 struct musb_hw_ep *hw_ep = musb->endpoints;
1463
e6c213b2
FB
1464 if (musb->config->fifo_cfg) {
1465 cfg = musb->config->fifo_cfg;
1466 n = musb->config->fifo_cfg_size;
1467 goto done;
1468 }
1469
550a7375
FB
1470 switch (fifo_mode) {
1471 default:
1472 fifo_mode = 0;
df561f66 1473 fallthrough;
550a7375
FB
1474 case 0:
1475 cfg = mode_0_cfg;
1476 n = ARRAY_SIZE(mode_0_cfg);
1477 break;
1478 case 1:
1479 cfg = mode_1_cfg;
1480 n = ARRAY_SIZE(mode_1_cfg);
1481 break;
1482 case 2:
1483 cfg = mode_2_cfg;
1484 n = ARRAY_SIZE(mode_2_cfg);
1485 break;
1486 case 3:
1487 cfg = mode_3_cfg;
1488 n = ARRAY_SIZE(mode_3_cfg);
1489 break;
1490 case 4:
1491 cfg = mode_4_cfg;
1492 n = ARRAY_SIZE(mode_4_cfg);
1493 break;
3b151526
AKG
1494 case 5:
1495 cfg = mode_5_cfg;
1496 n = ARRAY_SIZE(mode_5_cfg);
1497 break;
550a7375
FB
1498 }
1499
3ff4b573 1500 pr_debug("%s: setup fifo_mode %d\n", musb_driver_name, fifo_mode);
550a7375
FB
1501
1502
e6c213b2 1503done:
550a7375
FB
1504 offset = fifo_setup(musb, hw_ep, &ep0_cfg, 0);
1505 /* assert(offset > 0) */
1506
1507 /* NOTE: for RTL versions >= 1.400 EPINFO and RAMINFO would
ca6d1b13 1508 * be better than static musb->config->num_eps and DYN_FIFO_SIZE...
550a7375
FB
1509 */
1510
1511 for (i = 0; i < n; i++) {
1512 u8 epn = cfg->hw_ep_num;
1513
ca6d1b13 1514 if (epn >= musb->config->num_eps) {
550a7375
FB
1515 pr_debug("%s: invalid ep %d\n",
1516 musb_driver_name, epn);
bb1c9ef1 1517 return -EINVAL;
550a7375
FB
1518 }
1519 offset = fifo_setup(musb, hw_ep + epn, cfg++, offset);
1520 if (offset < 0) {
1521 pr_debug("%s: mem overrun, ep %d\n",
1522 musb_driver_name, epn);
f69dfa1f 1523 return offset;
550a7375
FB
1524 }
1525 epn++;
1526 musb->nr_endpoints = max(epn, musb->nr_endpoints);
1527 }
1528
3ff4b573 1529 pr_debug("%s: %d/%d max ep, %d/%d memory\n",
550a7375 1530 musb_driver_name,
ca6d1b13
FB
1531 n + 1, musb->config->num_eps * 2 - 1,
1532 offset, (1 << (musb->config->ram_bits + 2)));
550a7375 1533
550a7375
FB
1534 if (!musb->bulk_ep) {
1535 pr_debug("%s: missing bulk\n", musb_driver_name);
1536 return -EINVAL;
1537 }
550a7375
FB
1538
1539 return 0;
1540}
1541
1542
1543/*
1544 * ep_config_from_hw - when MUSB_C_DYNFIFO_DEF is false
1545 * @param musb the controller
1546 */
41ac7b3a 1547static int ep_config_from_hw(struct musb *musb)
550a7375 1548{
c6cf8b00 1549 u8 epnum = 0;
550a7375 1550 struct musb_hw_ep *hw_ep;
a156544b 1551 void __iomem *mbase = musb->mregs;
c6cf8b00 1552 int ret = 0;
550a7375 1553
b99d3659 1554 musb_dbg(musb, "<== static silicon ep config");
550a7375
FB
1555
1556 /* FIXME pick up ep0 maxpacket size */
1557
ca6d1b13 1558 for (epnum = 1; epnum < musb->config->num_eps; epnum++) {
550a7375
FB
1559 musb_ep_select(mbase, epnum);
1560 hw_ep = musb->endpoints + epnum;
1561
c6cf8b00
BW
1562 ret = musb_read_fifosize(musb, hw_ep, epnum);
1563 if (ret < 0)
550a7375 1564 break;
550a7375
FB
1565
1566 /* FIXME set up hw_ep->{rx,tx}_double_buffered */
1567
550a7375
FB
1568 /* pick an RX/TX endpoint for bulk */
1569 if (hw_ep->max_packet_sz_tx < 512
1570 || hw_ep->max_packet_sz_rx < 512)
1571 continue;
1572
1573 /* REVISIT: this algorithm is lazy, we should at least
1574 * try to pick a double buffered endpoint.
1575 */
1576 if (musb->bulk_ep)
1577 continue;
1578 musb->bulk_ep = hw_ep;
550a7375
FB
1579 }
1580
550a7375
FB
1581 if (!musb->bulk_ep) {
1582 pr_debug("%s: missing bulk\n", musb_driver_name);
1583 return -EINVAL;
1584 }
550a7375
FB
1585
1586 return 0;
1587}
1588
1589enum { MUSB_CONTROLLER_MHDRC, MUSB_CONTROLLER_HDRC, };
1590
1591/* Initialize MUSB (M)HDRC part of the USB hardware subsystem;
1592 * configure endpoints, or take their config from silicon
1593 */
41ac7b3a 1594static int musb_core_init(u16 musb_type, struct musb *musb)
550a7375 1595{
550a7375
FB
1596 u8 reg;
1597 char *type;
21b031fb 1598 char aInfo[90];
550a7375
FB
1599 void __iomem *mbase = musb->mregs;
1600 int status = 0;
1601 int i;
1602
1603 /* log core options (read using indexed model) */
c6cf8b00 1604 reg = musb_read_configdata(mbase);
550a7375
FB
1605
1606 strcpy(aInfo, (reg & MUSB_CONFIGDATA_UTMIDW) ? "UTMI-16" : "UTMI-8");
51bf0d0e 1607 if (reg & MUSB_CONFIGDATA_DYNFIFO) {
550a7375 1608 strcat(aInfo, ", dyn FIFOs");
51bf0d0e
AKG
1609 musb->dyn_fifo = true;
1610 }
550a7375
FB
1611 if (reg & MUSB_CONFIGDATA_MPRXE) {
1612 strcat(aInfo, ", bulk combine");
550a7375 1613 musb->bulk_combine = true;
550a7375
FB
1614 }
1615 if (reg & MUSB_CONFIGDATA_MPTXE) {
1616 strcat(aInfo, ", bulk split");
550a7375 1617 musb->bulk_split = true;
550a7375
FB
1618 }
1619 if (reg & MUSB_CONFIGDATA_HBRXE) {
1620 strcat(aInfo, ", HB-ISO Rx");
a483d706 1621 musb->hb_iso_rx = true;
550a7375
FB
1622 }
1623 if (reg & MUSB_CONFIGDATA_HBTXE) {
1624 strcat(aInfo, ", HB-ISO Tx");
a483d706 1625 musb->hb_iso_tx = true;
550a7375
FB
1626 }
1627 if (reg & MUSB_CONFIGDATA_SOFTCONE)
1628 strcat(aInfo, ", SoftConn");
1629
3ff4b573 1630 pr_debug("%s: ConfigData=0x%02x (%s)\n", musb_driver_name, reg, aInfo);
550a7375 1631
550a7375
FB
1632 if (MUSB_CONTROLLER_MHDRC == musb_type) {
1633 musb->is_multipoint = 1;
1634 type = "M";
1635 } else {
1636 musb->is_multipoint = 0;
1637 type = "";
41386bc8 1638 if (IS_ENABLED(CONFIG_USB) &&
9af54301
GKH
1639 !IS_ENABLED(CONFIG_USB_OTG_DISABLE_EXTERNAL_HUB)) {
1640 pr_err("%s: kernel must disable external hubs, please fix the configuration\n",
41386bc8
PC
1641 musb_driver_name);
1642 }
550a7375
FB
1643 }
1644
1645 /* log release info */
113ad151 1646 musb->hwvers = musb_readw(mbase, MUSB_HWVERS);
21b031fb
RV
1647 pr_debug("%s: %sHDRC RTL version %d.%d%s\n",
1648 musb_driver_name, type, MUSB_HWVERS_MAJOR(musb->hwvers),
1649 MUSB_HWVERS_MINOR(musb->hwvers),
1650 (musb->hwvers & MUSB_HWVERS_RC) ? "RC" : "");
550a7375
FB
1651
1652 /* configure ep0 */
c6cf8b00 1653 musb_configure_ep0(musb);
550a7375
FB
1654
1655 /* discover endpoint configuration */
1656 musb->nr_endpoints = 1;
1657 musb->epmask = 1;
1658
ad517e9e
FB
1659 if (musb->dyn_fifo)
1660 status = ep_config_from_table(musb);
1661 else
1662 status = ep_config_from_hw(musb);
550a7375
FB
1663
1664 if (status < 0)
1665 return status;
1666
1667 /* finish init, and print endpoint config */
1668 for (i = 0; i < musb->nr_endpoints; i++) {
1669 struct musb_hw_ep *hw_ep = musb->endpoints + i;
1670
1b40fc57 1671 hw_ep->fifo = musb->io.fifo_offset(i) + mbase;
ebf39920 1672#if IS_ENABLED(CONFIG_USB_MUSB_TUSB6010)
dc8fca6c 1673 if (musb->ops->quirks & MUSB_IN_TUSB) {
1b40fc57
TL
1674 hw_ep->fifo_async = musb->async + 0x400 +
1675 musb->io.fifo_offset(i);
1676 hw_ep->fifo_sync = musb->sync + 0x400 +
1677 musb->io.fifo_offset(i);
1678 hw_ep->fifo_sync_va =
1679 musb->sync_va + 0x400 + musb->io.fifo_offset(i);
1680
1681 if (i == 0)
1682 hw_ep->conf = mbase - 0x400 + TUSB_EP0_CONF;
1683 else
1684 hw_ep->conf = mbase + 0x400 +
1685 (((i - 1) & 0xf) << 2);
1686 }
550a7375
FB
1687#endif
1688
d026e9c7 1689 hw_ep->regs = musb->io.ep_offset(i, 0) + mbase;
550a7375
FB
1690 hw_ep->rx_reinit = 1;
1691 hw_ep->tx_reinit = 1;
550a7375
FB
1692
1693 if (hw_ep->max_packet_sz_tx) {
b99d3659 1694 musb_dbg(musb, "%s: hw_ep %d%s, %smax %d",
550a7375
FB
1695 musb_driver_name, i,
1696 hw_ep->is_shared_fifo ? "shared" : "tx",
1697 hw_ep->tx_double_buffered
1698 ? "doublebuffer, " : "",
1699 hw_ep->max_packet_sz_tx);
1700 }
1701 if (hw_ep->max_packet_sz_rx && !hw_ep->is_shared_fifo) {
b99d3659 1702 musb_dbg(musb, "%s: hw_ep %d%s, %smax %d",
550a7375
FB
1703 musb_driver_name, i,
1704 "rx",
1705 hw_ep->rx_double_buffered
1706 ? "doublebuffer, " : "",
1707 hw_ep->max_packet_sz_rx);
1708 }
1709 if (!(hw_ep->max_packet_sz_tx || hw_ep->max_packet_sz_rx))
b99d3659 1710 musb_dbg(musb, "hw_ep %d not configured", i);
550a7375
FB
1711 }
1712
1713 return 0;
1714}
1715
1716/*-------------------------------------------------------------------------*/
1717
550a7375
FB
1718/*
1719 * handle all the irqs defined by the HDRC core. for now we expect: other
1720 * irq sources (phy, dma, etc) will be handled first, musb->int_* values
1721 * will be assigned, and the irq will already have been acked.
1722 *
1723 * called in irq context with spinlock held, irqs blocked
1724 */
1725irqreturn_t musb_interrupt(struct musb *musb)
1726{
1727 irqreturn_t retval = IRQ_NONE;
31a0ede0
FB
1728 unsigned long status;
1729 unsigned long epnum;
b11e94d0 1730 u8 devctl;
31a0ede0
FB
1731
1732 if (!musb->int_usb && !musb->int_tx && !musb->int_rx)
1733 return IRQ_NONE;
550a7375
FB
1734
1735 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
550a7375 1736
cfb9a1bc 1737 trace_musb_isr(musb);
550a7375 1738
e3c93e1a
FB
1739 /**
1740 * According to Mentor Graphics' documentation, flowchart on page 98,
1741 * IRQ should be handled as follows:
1742 *
1743 * . Resume IRQ
1744 * . Session Request IRQ
1745 * . VBUS Error IRQ
1746 * . Suspend IRQ
1747 * . Connect IRQ
1748 * . Disconnect IRQ
1749 * . Reset/Babble IRQ
1750 * . SOF IRQ (we're not using this one)
1751 * . Endpoint 0 IRQ
1752 * . TX Endpoints
1753 * . RX Endpoints
1754 *
1755 * We will be following that flowchart in order to avoid any problems
1756 * that might arise with internal Finite State Machine.
550a7375 1757 */
e3c93e1a 1758
7d9645fd 1759 if (musb->int_usb)
31a0ede0 1760 retval |= musb_stage0_irq(musb, musb->int_usb, devctl);
550a7375 1761
550a7375 1762 if (musb->int_tx & 1) {
c03da38d 1763 if (is_host_active(musb))
550a7375
FB
1764 retval |= musb_h_ep0_irq(musb);
1765 else
1766 retval |= musb_g_ep0_irq(musb);
31a0ede0
FB
1767
1768 /* we have just handled endpoint 0 IRQ, clear it */
1769 musb->int_tx &= ~BIT(0);
550a7375
FB
1770 }
1771
31a0ede0
FB
1772 status = musb->int_tx;
1773
1774 for_each_set_bit(epnum, &status, 16) {
1775 retval = IRQ_HANDLED;
1776 if (is_host_active(musb))
1777 musb_host_tx(musb, epnum);
1778 else
1779 musb_g_tx(musb, epnum);
550a7375
FB
1780 }
1781
31a0ede0 1782 status = musb->int_rx;
e3c93e1a 1783
31a0ede0
FB
1784 for_each_set_bit(epnum, &status, 16) {
1785 retval = IRQ_HANDLED;
1786 if (is_host_active(musb))
1787 musb_host_rx(musb, epnum);
1788 else
1789 musb_g_rx(musb, epnum);
550a7375
FB
1790 }
1791
550a7375
FB
1792 return retval;
1793}
981430a1 1794EXPORT_SYMBOL_GPL(musb_interrupt);
550a7375
FB
1795
1796#ifndef CONFIG_MUSB_PIO_ONLY
e62361c7 1797static bool use_dma = true;
550a7375
FB
1798
1799/* "modprobe ... use_dma=0" etc */
51676c8d 1800module_param(use_dma, bool, 0644);
550a7375
FB
1801MODULE_PARM_DESC(use_dma, "enable/disable use of DMA");
1802
1803void musb_dma_completion(struct musb *musb, u8 epnum, u8 transmit)
1804{
550a7375
FB
1805 /* called with controller lock already held */
1806
1807 if (!epnum) {
f8e9f34f 1808 if (!is_cppi_enabled(musb)) {
550a7375 1809 /* endpoint 0 */
c03da38d 1810 if (is_host_active(musb))
550a7375
FB
1811 musb_h_ep0_irq(musb);
1812 else
1813 musb_g_ep0_irq(musb);
1814 }
550a7375
FB
1815 } else {
1816 /* endpoints 1..15 */
1817 if (transmit) {
c03da38d 1818 if (is_host_active(musb))
a04d46d0
FB
1819 musb_host_tx(musb, epnum);
1820 else
1821 musb_g_tx(musb, epnum);
550a7375
FB
1822 } else {
1823 /* receive */
c03da38d 1824 if (is_host_active(musb))
a04d46d0
FB
1825 musb_host_rx(musb, epnum);
1826 else
1827 musb_g_rx(musb, epnum);
550a7375
FB
1828 }
1829 }
1830}
9a35f876 1831EXPORT_SYMBOL_GPL(musb_dma_completion);
550a7375
FB
1832
1833#else
1834#define use_dma 0
1835#endif
1836
12b7db2b 1837static int (*musb_phy_callback)(enum musb_vbus_id_status status);
8055555f
TL
1838
1839/*
1840 * musb_mailbox - optional phy notifier function
1841 * @status phy state change
1842 *
1843 * Optionally gets called from the USB PHY. Note that the USB PHY must be
1844 * disabled at the point the phy_callback is registered or unregistered.
1845 */
12b7db2b 1846int musb_mailbox(enum musb_vbus_id_status status)
8055555f
TL
1847{
1848 if (musb_phy_callback)
12b7db2b 1849 return musb_phy_callback(status);
8055555f 1850
12b7db2b 1851 return -ENODEV;
8055555f
TL
1852};
1853EXPORT_SYMBOL_GPL(musb_mailbox);
1854
550a7375
FB
1855/*-------------------------------------------------------------------------*/
1856
550a7375 1857static ssize_t
ed5bd7a4 1858mode_show(struct device *dev, struct device_attribute *attr, char *buf)
550a7375
FB
1859{
1860 struct musb *musb = dev_to_musb(dev);
1861 unsigned long flags;
82e17a09 1862 int ret;
550a7375
FB
1863
1864 spin_lock_irqsave(&musb->lock, flags);
e47d9254 1865 ret = sprintf(buf, "%s\n", usb_otg_state_string(musb->xceiv->otg->state));
550a7375
FB
1866 spin_unlock_irqrestore(&musb->lock, flags);
1867
1868 return ret;
1869}
1870
1871static ssize_t
ed5bd7a4 1872mode_store(struct device *dev, struct device_attribute *attr,
550a7375
FB
1873 const char *buf, size_t n)
1874{
1875 struct musb *musb = dev_to_musb(dev);
1876 unsigned long flags;
96a274d1 1877 int status;
550a7375
FB
1878
1879 spin_lock_irqsave(&musb->lock, flags);
96a274d1
DB
1880 if (sysfs_streq(buf, "host"))
1881 status = musb_platform_set_mode(musb, MUSB_HOST);
1882 else if (sysfs_streq(buf, "peripheral"))
1883 status = musb_platform_set_mode(musb, MUSB_PERIPHERAL);
1884 else if (sysfs_streq(buf, "otg"))
1885 status = musb_platform_set_mode(musb, MUSB_OTG);
1886 else
1887 status = -EINVAL;
550a7375
FB
1888 spin_unlock_irqrestore(&musb->lock, flags);
1889
96a274d1 1890 return (status == 0) ? n : status;
550a7375 1891}
ed5bd7a4 1892static DEVICE_ATTR_RW(mode);
550a7375
FB
1893
1894static ssize_t
ed5bd7a4 1895vbus_store(struct device *dev, struct device_attribute *attr,
550a7375
FB
1896 const char *buf, size_t n)
1897{
1898 struct musb *musb = dev_to_musb(dev);
1899 unsigned long flags;
1900 unsigned long val;
1901
1902 if (sscanf(buf, "%lu", &val) < 1) {
b3b1cc3b 1903 dev_err(dev, "Invalid VBUS timeout ms value\n");
550a7375
FB
1904 return -EINVAL;
1905 }
1906
1907 spin_lock_irqsave(&musb->lock, flags);
f7f9d63e
DB
1908 /* force T(a_wait_bcon) to be zero/unlimited *OR* valid */
1909 musb->a_wait_bcon = val ? max_t(int, val, OTG_TIME_A_WAIT_BCON) : 0 ;
e47d9254 1910 if (musb->xceiv->otg->state == OTG_STATE_A_WAIT_BCON)
550a7375
FB
1911 musb->is_active = 0;
1912 musb_platform_try_idle(musb, jiffies + msecs_to_jiffies(val));
1913 spin_unlock_irqrestore(&musb->lock, flags);
1914
1915 return n;
1916}
1917
1918static ssize_t
ed5bd7a4 1919vbus_show(struct device *dev, struct device_attribute *attr, char *buf)
550a7375
FB
1920{
1921 struct musb *musb = dev_to_musb(dev);
1922 unsigned long flags;
1923 unsigned long val;
1924 int vbus;
3bbafac8 1925 u8 devctl;
550a7375 1926
df6b074d 1927 pm_runtime_get_sync(dev);
550a7375
FB
1928 spin_lock_irqsave(&musb->lock, flags);
1929 val = musb->a_wait_bcon;
1930 vbus = musb_platform_get_vbus_status(musb);
3bbafac8
RA
1931 if (vbus < 0) {
1932 /* Use default MUSB method by means of DEVCTL register */
1933 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
1934 if ((devctl & MUSB_DEVCTL_VBUS)
1935 == (3 << MUSB_DEVCTL_VBUS_SHIFT))
1936 vbus = 1;
1937 else
1938 vbus = 0;
1939 }
550a7375 1940 spin_unlock_irqrestore(&musb->lock, flags);
df6b074d 1941 pm_runtime_put_sync(dev);
550a7375 1942
f7f9d63e 1943 return sprintf(buf, "Vbus %s, timeout %lu msec\n",
550a7375
FB
1944 vbus ? "on" : "off", val);
1945}
ed5bd7a4 1946static DEVICE_ATTR_RW(vbus);
550a7375 1947
550a7375
FB
1948/* Gadget drivers can't know that a host is connected so they might want
1949 * to start SRP, but users can. This allows userspace to trigger SRP.
1950 */
6e4294d0 1951static ssize_t srp_store(struct device *dev, struct device_attribute *attr,
550a7375
FB
1952 const char *buf, size_t n)
1953{
1954 struct musb *musb = dev_to_musb(dev);
1955 unsigned short srp;
1956
1957 if (sscanf(buf, "%hu", &srp) != 1
1958 || (srp != 1)) {
b3b1cc3b 1959 dev_err(dev, "SRP: Value must be 1\n");
550a7375
FB
1960 return -EINVAL;
1961 }
1962
1963 if (srp == 1)
1964 musb_g_wakeup(musb);
1965
1966 return n;
1967}
6e4294d0 1968static DEVICE_ATTR_WO(srp);
550a7375 1969
d3b5e319 1970static struct attribute *musb_attrs[] = {
94375751
FB
1971 &dev_attr_mode.attr,
1972 &dev_attr_vbus.attr,
94375751 1973 &dev_attr_srp.attr,
94375751
FB
1974 NULL
1975};
d3b5e319 1976ATTRIBUTE_GROUPS(musb);
94375751 1977
467d5c98
TL
1978#define MUSB_QUIRK_B_INVALID_VBUS_91 (MUSB_DEVCTL_BDEVICE | \
1979 (2 << MUSB_DEVCTL_VBUS_SHIFT) | \
1980 MUSB_DEVCTL_SESSION)
5fbf7a25
TL
1981#define MUSB_QUIRK_B_DISCONNECT_99 (MUSB_DEVCTL_BDEVICE | \
1982 (3 << MUSB_DEVCTL_VBUS_SHIFT) | \
1983 MUSB_DEVCTL_SESSION)
467d5c98
TL
1984#define MUSB_QUIRK_A_DISCONNECT_19 ((3 << MUSB_DEVCTL_VBUS_SHIFT) | \
1985 MUSB_DEVCTL_SESSION)
1986
1987/*
1988 * Check the musb devctl session bit to determine if we want to
1989 * allow PM runtime for the device. In general, we want to keep things
1990 * active when the session bit is set except after host disconnect.
1991 *
1992 * Only called from musb_irq_work. If this ever needs to get called
1993 * elsewhere, proper locking must be implemented for musb->session.
1994 */
1995static void musb_pm_runtime_check_session(struct musb *musb)
1996{
1997 u8 devctl, s;
1998 int error;
1999
2000 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
2001
2002 /* Handle session status quirks first */
2003 s = MUSB_DEVCTL_FSDEV | MUSB_DEVCTL_LSDEV |
2004 MUSB_DEVCTL_HR;
2005 switch (devctl & ~s) {
5fbf7a25 2006 case MUSB_QUIRK_B_DISCONNECT_99:
92af4fc6
TL
2007 if (musb->quirk_retries && !musb->flush_irq_work) {
2008 musb_dbg(musb, "Poll devctl in case of suspend after disconnect\n");
2009 schedule_delayed_work(&musb->irq_work,
2010 msecs_to_jiffies(1000));
2011 musb->quirk_retries--;
2012 break;
2013 }
2014 fallthrough;
467d5c98 2015 case MUSB_QUIRK_B_INVALID_VBUS_91:
0c3aae9b 2016 if (musb->quirk_retries && !musb->flush_irq_work) {
2b9a8c40 2017 musb_dbg(musb,
2bff3916
TL
2018 "Poll devctl on invalid vbus, assume no session");
2019 schedule_delayed_work(&musb->irq_work,
2020 msecs_to_jiffies(1000));
4f190e0b 2021 musb->quirk_retries--;
2b9a8c40
TL
2022 return;
2023 }
df561f66 2024 fallthrough;
467d5c98 2025 case MUSB_QUIRK_A_DISCONNECT_19:
0c3aae9b 2026 if (musb->quirk_retries && !musb->flush_irq_work) {
2bff3916
TL
2027 musb_dbg(musb,
2028 "Poll devctl on possible host mode disconnect");
2029 schedule_delayed_work(&musb->irq_work,
2030 msecs_to_jiffies(1000));
4f190e0b 2031 musb->quirk_retries--;
2bff3916
TL
2032 return;
2033 }
467d5c98
TL
2034 if (!musb->session)
2035 break;
2036 musb_dbg(musb, "Allow PM on possible host mode disconnect");
2037 pm_runtime_mark_last_busy(musb->controller);
2038 pm_runtime_put_autosuspend(musb->controller);
2039 musb->session = false;
2040 return;
2041 default:
2042 break;
2043 }
2044
2045 /* No need to do anything if session has not changed */
2046 s = devctl & MUSB_DEVCTL_SESSION;
2047 if (s == musb->session)
2048 return;
2049
2050 /* Block PM or allow PM? */
2051 if (s) {
2052 musb_dbg(musb, "Block PM on active session: %02x", devctl);
2053 error = pm_runtime_get_sync(musb->controller);
2054 if (error < 0)
2055 dev_err(musb->controller, "Could not enable: %i\n",
2056 error);
2bff3916 2057 musb->quirk_retries = 3;
467d5c98
TL
2058 } else {
2059 musb_dbg(musb, "Allow PM with no session: %02x", devctl);
2060 pm_runtime_mark_last_busy(musb->controller);
2061 pm_runtime_put_autosuspend(musb->controller);
2062 }
2063
2064 musb->session = s;
2065}
2066
550a7375
FB
2067/* Only used to provide driver mode change events */
2068static void musb_irq_work(struct work_struct *data)
2069{
2bff3916 2070 struct musb *musb = container_of(data, struct musb, irq_work.work);
3ba7b779
TL
2071 int error;
2072
9535b995 2073 error = pm_runtime_resume_and_get(musb->controller);
3ba7b779
TL
2074 if (error < 0) {
2075 dev_err(musb->controller, "Could not enable: %i\n", error);
2076
2077 return;
2078 }
550a7375 2079
467d5c98
TL
2080 musb_pm_runtime_check_session(musb);
2081
e47d9254
AT
2082 if (musb->xceiv->otg->state != musb->xceiv_old_state) {
2083 musb->xceiv_old_state = musb->xceiv->otg->state;
550a7375
FB
2084 sysfs_notify(&musb->controller->kobj, NULL, "mode");
2085 }
3ba7b779
TL
2086
2087 pm_runtime_mark_last_busy(musb->controller);
2088 pm_runtime_put_autosuspend(musb->controller);
550a7375
FB
2089}
2090
83b8f5b8 2091static void musb_recover_from_babble(struct musb *musb)
ca88fc2e 2092{
b4dc38fd
FB
2093 int ret;
2094 u8 devctl;
ca88fc2e 2095
0244336f
FB
2096 musb_disable_interrupts(musb);
2097
83b8f5b8
FB
2098 /*
2099 * wait at least 320 cycles of 60MHz clock. That's 5.3us, we will give
2100 * it some slack and wait for 10us.
2101 */
2102 udelay(10);
2103
b28a6432 2104 ret = musb_platform_recover(musb);
ba7ee8bb
FB
2105 if (ret) {
2106 musb_enable_interrupts(musb);
d871c622 2107 return;
ba7ee8bb 2108 }
ca88fc2e 2109
b4dc38fd
FB
2110 /* drop session bit */
2111 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
2112 devctl &= ~MUSB_DEVCTL_SESSION;
2113 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
ca88fc2e 2114
b4dc38fd
FB
2115 /* tell usbcore about it */
2116 musb_root_disconnect(musb);
ca88fc2e
DM
2117
2118 /*
d871c622
GC
2119 * When a babble condition occurs, the musb controller
2120 * removes the session bit and the endpoint config is lost.
ca88fc2e
DM
2121 */
2122 if (musb->dyn_fifo)
b4dc38fd 2123 ret = ep_config_from_table(musb);
ca88fc2e 2124 else
b4dc38fd 2125 ret = ep_config_from_hw(musb);
ca88fc2e 2126
b4dc38fd
FB
2127 /* restart session */
2128 if (ret == 0)
ca88fc2e
DM
2129 musb_start(musb);
2130}
2131
550a7375
FB
2132/* --------------------------------------------------------------------------
2133 * Init support
2134 */
2135
41ac7b3a 2136static struct musb *allocate_instance(struct device *dev,
ead22caf 2137 const struct musb_hdrc_config *config, void __iomem *mbase)
550a7375
FB
2138{
2139 struct musb *musb;
2140 struct musb_hw_ep *ep;
2141 int epnum;
74c2e936 2142 int ret;
550a7375 2143
74c2e936
DM
2144 musb = devm_kzalloc(dev, sizeof(*musb), GFP_KERNEL);
2145 if (!musb)
550a7375 2146 return NULL;
550a7375 2147
550a7375
FB
2148 INIT_LIST_HEAD(&musb->control);
2149 INIT_LIST_HEAD(&musb->in_bulk);
2150 INIT_LIST_HEAD(&musb->out_bulk);
ea2f35c0 2151 INIT_LIST_HEAD(&musb->pending_list);
550a7375 2152
550a7375 2153 musb->vbuserr_retry = VBUSERR_RETRY_COUNT;
f7f9d63e 2154 musb->a_wait_bcon = OTG_TIME_A_WAIT_BCON;
550a7375
FB
2155 musb->mregs = mbase;
2156 musb->ctrl_base = mbase;
2157 musb->nIrq = -ENODEV;
ca6d1b13 2158 musb->config = config;
02582b92 2159 BUG_ON(musb->config->num_eps > MUSB_C_NUM_EPS);
550a7375 2160 for (epnum = 0, ep = musb->endpoints;
ca6d1b13 2161 epnum < musb->config->num_eps;
550a7375 2162 epnum++, ep++) {
550a7375
FB
2163 ep->musb = musb;
2164 ep->epnum = epnum;
2165 }
2166
2167 musb->controller = dev;
743411b3 2168
74c2e936
DM
2169 ret = musb_host_alloc(musb);
2170 if (ret < 0)
2171 goto err_free;
2172
2173 dev_set_drvdata(dev, musb);
2174
550a7375 2175 return musb;
74c2e936
DM
2176
2177err_free:
2178 return NULL;
550a7375
FB
2179}
2180
2181static void musb_free(struct musb *musb)
2182{
2183 /* this has multiple entry modes. it handles fault cleanup after
2184 * probe(), where things may be partially set up, as well as rmmod
2185 * cleanup after everything's been de-activated.
2186 */
2187
97a39896
AKG
2188 if (musb->nIrq >= 0) {
2189 if (musb->irq_wake)
2190 disable_irq_wake(musb->nIrq);
550a7375
FB
2191 free_irq(musb->nIrq, musb);
2192 }
550a7375 2193
74c2e936 2194 musb_host_free(musb);
550a7375
FB
2195}
2196
ea2f35c0
TL
2197struct musb_pending_work {
2198 int (*callback)(struct musb *musb, void *data);
2199 void *data;
2200 struct list_head node;
2201};
2202
c8bd2ac3 2203#ifdef CONFIG_PM
ea2f35c0
TL
2204/*
2205 * Called from musb_runtime_resume(), musb_resume(), and
2206 * musb_queue_resume_work(). Callers must take musb->lock.
2207 */
2208static int musb_run_resume_work(struct musb *musb)
2209{
2210 struct musb_pending_work *w, *_w;
2211 unsigned long flags;
2212 int error = 0;
2213
2214 spin_lock_irqsave(&musb->list_lock, flags);
2215 list_for_each_entry_safe(w, _w, &musb->pending_list, node) {
2216 if (w->callback) {
2217 error = w->callback(musb, w->data);
2218 if (error < 0) {
2219 dev_err(musb->controller,
2220 "resume callback %p failed: %i\n",
2221 w->callback, error);
2222 }
2223 }
2224 list_del(&w->node);
2225 devm_kfree(musb->controller, w);
2226 }
2227 spin_unlock_irqrestore(&musb->list_lock, flags);
2228
2229 return error;
2230}
c8bd2ac3 2231#endif
ea2f35c0
TL
2232
2233/*
2234 * Called to run work if device is active or else queue the work to happen
2235 * on resume. Caller must take musb->lock and must hold an RPM reference.
2236 *
2237 * Note that we cowardly refuse queuing work after musb PM runtime
2238 * resume is done calling musb_run_resume_work() and return -EINPROGRESS
2239 * instead.
2240 */
2241int musb_queue_resume_work(struct musb *musb,
2242 int (*callback)(struct musb *musb, void *data),
2243 void *data)
2244{
2245 struct musb_pending_work *w;
2246 unsigned long flags;
0eaa1a37 2247 bool is_suspended;
ea2f35c0
TL
2248 int error;
2249
2250 if (WARN_ON(!callback))
2251 return -EINVAL;
2252
0eaa1a37
PC
2253 spin_lock_irqsave(&musb->list_lock, flags);
2254 is_suspended = musb->is_runtime_suspended;
2255
2256 if (is_suspended) {
2257 w = devm_kzalloc(musb->controller, sizeof(*w), GFP_ATOMIC);
2258 if (!w) {
2259 error = -ENOMEM;
2260 goto out_unlock;
2261 }
ea2f35c0 2262
0eaa1a37
PC
2263 w->callback = callback;
2264 w->data = data;
ea2f35c0 2265
ea2f35c0
TL
2266 list_add_tail(&w->node, &musb->pending_list);
2267 error = 0;
ea2f35c0 2268 }
0eaa1a37
PC
2269
2270out_unlock:
ea2f35c0
TL
2271 spin_unlock_irqrestore(&musb->list_lock, flags);
2272
0eaa1a37
PC
2273 if (!is_suspended)
2274 error = callback(musb, data);
2275
ea2f35c0
TL
2276 return error;
2277}
2278EXPORT_SYMBOL_GPL(musb_queue_resume_work);
2279
8ed1fb79
DM
2280static void musb_deassert_reset(struct work_struct *work)
2281{
2282 struct musb *musb;
2283 unsigned long flags;
2284
2285 musb = container_of(work, struct musb, deassert_reset_work.work);
2286
2287 spin_lock_irqsave(&musb->lock, flags);
2288
2289 if (musb->port1_status & USB_PORT_STAT_RESET)
2290 musb_port_reset(musb, false);
2291
2292 spin_unlock_irqrestore(&musb->lock, flags);
2293}
2294
550a7375
FB
2295/*
2296 * Perform generic per-controller initialization.
2297 *
28dd924a
SS
2298 * @dev: the controller (already clocked, etc)
2299 * @nIrq: IRQ number
2300 * @ctrl: virtual address of controller registers,
550a7375
FB
2301 * not yet corrected for platform-specific offsets
2302 */
41ac7b3a 2303static int
550a7375
FB
2304musb_init_controller(struct device *dev, int nIrq, void __iomem *ctrl)
2305{
2306 int status;
2307 struct musb *musb;
c1a7d67c 2308 struct musb_hdrc_platform_data *plat = dev_get_platdata(dev);
550a7375
FB
2309
2310 /* The driver might handle more features than the board; OK.
2311 * Fail when the board needs a feature that's not enabled.
2312 */
2313 if (!plat) {
b99d3659 2314 dev_err(dev, "no platform_data?\n");
34e2beb2
SS
2315 status = -ENODEV;
2316 goto fail0;
550a7375 2317 }
34e2beb2 2318
550a7375 2319 /* allocate */
ca6d1b13 2320 musb = allocate_instance(dev, plat->config, ctrl);
34e2beb2
SS
2321 if (!musb) {
2322 status = -ENOMEM;
2323 goto fail0;
2324 }
550a7375
FB
2325
2326 spin_lock_init(&musb->lock);
ea2f35c0 2327 spin_lock_init(&musb->list_lock);
550a7375 2328 musb->board_set_power = plat->set_power;
550a7375 2329 musb->min_power = plat->min_power;
f7ec9437 2330 musb->ops = plat->platform_ops;
9ad96e69 2331 musb->port_mode = plat->mode;
550a7375 2332
1b40fc57
TL
2333 /*
2334 * Initialize the default IO functions. At least omap2430 needs
2335 * these early. We initialize the platform specific IO functions
2336 * later on.
2337 */
2338 musb_readb = musb_default_readb;
2339 musb_writeb = musb_default_writeb;
2340 musb_readw = musb_default_readw;
2341 musb_writew = musb_default_writew;
1b40fc57 2342
84e250ff 2343 /* The musb_platform_init() call:
baef653a
PDS
2344 * - adjusts musb->mregs
2345 * - sets the musb->isr
5ae477b0 2346 * - may initialize an integrated transceiver
721002ec 2347 * - initializes musb->xceiv, usually by otg_get_phy()
84e250ff 2348 * - stops powering VBUS
84e250ff 2349 *
a9762b70 2350 * There are various transceiver configurations.
84e250ff
DB
2351 * DaVinci, TUSB60x0, and others integrate them. OMAP3 uses
2352 * external/discrete ones in various flavors (twl4030 family,
2353 * isp1504, non-OTG, etc) mostly hooking up through ULPI.
550a7375 2354 */
ea65df57 2355 status = musb_platform_init(musb);
550a7375 2356 if (status < 0)
03491761 2357 goto fail1;
34e2beb2 2358
550a7375
FB
2359 if (!musb->isr) {
2360 status = -ENODEV;
c04352a5 2361 goto fail2;
550a7375
FB
2362 }
2363
1b40fc57 2364
da96cfc1 2365 /* Most devices use indexed offset or flat offset */
dc8fca6c 2366 if (musb->ops->quirks & MUSB_INDEXED_EP) {
d026e9c7
TL
2367 musb->io.ep_offset = musb_indexed_ep_offset;
2368 musb->io.ep_select = musb_indexed_ep_select;
2369 } else {
2370 musb->io.ep_offset = musb_flat_ep_offset;
2371 musb->io.ep_select = musb_flat_ep_select;
2372 }
2373
dc8fca6c 2374 if (musb->ops->quirks & MUSB_G_NO_SKB_RESERVE)
1fa07c37
PU
2375 musb->g.quirk_avoids_skb_reserve = 1;
2376
da96cfc1
BH
2377 /* At least tusb6010 has its own offsets */
2378 if (musb->ops->ep_offset)
2379 musb->io.ep_offset = musb->ops->ep_offset;
2380 if (musb->ops->ep_select)
2381 musb->io.ep_select = musb->ops->ep_select;
2382
8a77f05a
TL
2383 if (musb->ops->fifo_mode)
2384 fifo_mode = musb->ops->fifo_mode;
2385 else
2386 fifo_mode = 4;
2387
1b40fc57
TL
2388 if (musb->ops->fifo_offset)
2389 musb->io.fifo_offset = musb->ops->fifo_offset;
2390 else
2391 musb->io.fifo_offset = musb_default_fifo_offset;
2392
6cc2af6d
HG
2393 if (musb->ops->busctl_offset)
2394 musb->io.busctl_offset = musb->ops->busctl_offset;
2395 else
2396 musb->io.busctl_offset = musb_default_busctl_offset;
2397
1b40fc57
TL
2398 if (musb->ops->readb)
2399 musb_readb = musb->ops->readb;
2400 if (musb->ops->writeb)
2401 musb_writeb = musb->ops->writeb;
9c93d7fd
MG
2402 if (musb->ops->clearb)
2403 musb_clearb = musb->ops->clearb;
2404 else
2405 musb_clearb = musb_readb;
2406
1b40fc57
TL
2407 if (musb->ops->readw)
2408 musb_readw = musb->ops->readw;
2409 if (musb->ops->writew)
2410 musb_writew = musb->ops->writew;
9c93d7fd
MG
2411 if (musb->ops->clearw)
2412 musb_clearw = musb->ops->clearw;
2413 else
2414 musb_clearw = musb_readw;
1b40fc57 2415
7f6283ed
TL
2416#ifndef CONFIG_MUSB_PIO_ONLY
2417 if (!musb->ops->dma_init || !musb->ops->dma_exit) {
2418 dev_err(dev, "DMA controller not set\n");
7d32cdef 2419 status = -ENODEV;
7f6283ed
TL
2420 goto fail2;
2421 }
2422 musb_dma_controller_create = musb->ops->dma_init;
2423 musb_dma_controller_destroy = musb->ops->dma_exit;
2424#endif
2425
1b40fc57
TL
2426 if (musb->ops->read_fifo)
2427 musb->io.read_fifo = musb->ops->read_fifo;
2428 else
2429 musb->io.read_fifo = musb_default_read_fifo;
2430
2431 if (musb->ops->write_fifo)
2432 musb->io.write_fifo = musb->ops->write_fifo;
2433 else
2434 musb->io.write_fifo = musb_default_write_fifo;
2435
fe3bbd6b
MG
2436 if (musb->ops->get_toggle)
2437 musb->io.get_toggle = musb->ops->get_toggle;
2438 else
2439 musb->io.get_toggle = musb_default_get_toggle;
2440
2441 if (musb->ops->set_toggle)
2442 musb->io.set_toggle = musb->ops->set_toggle;
2443 else
2444 musb->io.set_toggle = musb_default_set_toggle;
2445
ffb865b1 2446 if (!musb->xceiv->io_ops) {
bf070bc1 2447 musb->xceiv->io_dev = musb->controller;
ffb865b1
HK
2448 musb->xceiv->io_priv = musb->mregs;
2449 musb->xceiv->io_ops = &musb_ulpi_access;
2450 }
2451
8055555f
TL
2452 if (musb->ops->phy_callback)
2453 musb_phy_callback = musb->ops->phy_callback;
2454
f730f205
TL
2455 /*
2456 * We need musb_read/write functions initialized for PM.
2457 * Note that at least 2430 glue needs autosuspend delay
2458 * somewhere above 300 ms for the hardware to idle properly
2459 * after disconnecting the cable in host mode. Let's use
2460 * 500 ms for some margin.
2461 */
2462 pm_runtime_use_autosuspend(musb->controller);
2463 pm_runtime_set_autosuspend_delay(musb->controller, 500);
2464 pm_runtime_enable(musb->controller);
c04352a5
GI
2465 pm_runtime_get_sync(musb->controller);
2466
39cee200
UKK
2467 status = usb_phy_init(musb->xceiv);
2468 if (status < 0)
2469 goto err_usb_phy_init;
2470
48054147 2471 if (use_dma && dev->dma_mask) {
7f6283ed
TL
2472 musb->dma_controller =
2473 musb_dma_controller_create(musb, musb->mregs);
48054147
SAS
2474 if (IS_ERR(musb->dma_controller)) {
2475 status = PTR_ERR(musb->dma_controller);
2476 goto fail2_5;
2477 }
2478 }
550a7375
FB
2479
2480 /* be sure interrupts are disabled before connecting ISR */
2481 musb_platform_disable(musb);
e945953d
BL
2482 musb_disable_interrupts(musb);
2483 musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
550a7375 2484
96a0c128
PC
2485 /* MUSB_POWER_SOFTCONN might be already set, JZ4740 does this. */
2486 musb_writeb(musb->mregs, MUSB_POWER, 0);
2487
66fadea5 2488 /* Init IRQ workqueue before request_irq */
2bff3916 2489 INIT_DELAYED_WORK(&musb->irq_work, musb_irq_work);
8ed1fb79
DM
2490 INIT_DELAYED_WORK(&musb->deassert_reset_work, musb_deassert_reset);
2491 INIT_DELAYED_WORK(&musb->finish_resume_work, musb_host_finish_resume);
66fadea5 2492
550a7375 2493 /* setup musb parts of the core (especially endpoints) */
ca6d1b13 2494 status = musb_core_init(plat->config->multipoint
550a7375
FB
2495 ? MUSB_CONTROLLER_MHDRC
2496 : MUSB_CONTROLLER_HDRC, musb);
2497 if (status < 0)
34e2beb2 2498 goto fail3;
550a7375 2499
05678497 2500 timer_setup(&musb->otg_timer, musb_otg_timer_func, 0);
f7f9d63e 2501
550a7375 2502 /* attach to the IRQ */
aa2fb886 2503 if (request_irq(nIrq, musb->isr, IRQF_SHARED, dev_name(dev), musb)) {
550a7375
FB
2504 dev_err(dev, "request_irq %d failed!\n", nIrq);
2505 status = -ENODEV;
34e2beb2 2506 goto fail3;
550a7375
FB
2507 }
2508 musb->nIrq = nIrq;
032ec49f 2509 /* FIXME this handles wakeup irqs wrong */
c48a5155
FB
2510 if (enable_irq_wake(nIrq) == 0) {
2511 musb->irq_wake = 1;
550a7375 2512 device_init_wakeup(dev, 1);
c48a5155
FB
2513 } else {
2514 musb->irq_wake = 0;
2515 }
550a7375 2516
032ec49f
FB
2517 /* program PHY to use external vBus if required */
2518 if (plat->extvbus) {
113ad151 2519 u8 busctl = musb_readb(musb->mregs, MUSB_ULPI_BUSCONTROL);
032ec49f 2520 busctl |= MUSB_ULPI_USE_EXTVBUS;
113ad151 2521 musb_writeb(musb->mregs, MUSB_ULPI_BUSCONTROL, busctl);
550a7375 2522 }
550a7375 2523
d2852f2d
BL
2524 MUSB_DEV_MODE(musb);
2525 musb->xceiv->otg->state = OTG_STATE_B_IDLE;
550a7375 2526
6c5f6a6f 2527 switch (musb->port_mode) {
7ad76955 2528 case MUSB_HOST:
6c5f6a6f 2529 status = musb_host_setup(musb, plat->power);
2df6761e
FB
2530 if (status < 0)
2531 goto fail3;
2532 status = musb_platform_set_mode(musb, MUSB_HOST);
6c5f6a6f 2533 break;
7ad76955 2534 case MUSB_PERIPHERAL:
6c5f6a6f 2535 status = musb_gadget_setup(musb);
2df6761e
FB
2536 if (status < 0)
2537 goto fail3;
2538 status = musb_platform_set_mode(musb, MUSB_PERIPHERAL);
6c5f6a6f 2539 break;
7ad76955 2540 case MUSB_OTG:
6c5f6a6f
DM
2541 status = musb_host_setup(musb, plat->power);
2542 if (status < 0)
2543 goto fail3;
2544 status = musb_gadget_setup(musb);
2df6761e 2545 if (status) {
0d2dd7ea 2546 musb_host_cleanup(musb);
2df6761e
FB
2547 goto fail3;
2548 }
2549 status = musb_platform_set_mode(musb, MUSB_OTG);
6c5f6a6f
DM
2550 break;
2551 default:
2552 dev_err(dev, "unsupported port mode %d\n", musb->port_mode);
2553 break;
2554 }
550a7375 2555
461972d8 2556 if (status < 0)
34e2beb2 2557 goto fail3;
550a7375 2558
8a1ef171 2559 musb_init_debugfs(musb);
7f7f9e2a 2560
c723bd6e 2561 musb->is_initialized = 1;
7099dbc5
TL
2562 pm_runtime_mark_last_busy(musb->controller);
2563 pm_runtime_put_autosuspend(musb->controller);
c04352a5 2564
28c2c51c 2565 return 0;
550a7375 2566
34e2beb2 2567fail3:
2bff3916 2568 cancel_delayed_work_sync(&musb->irq_work);
8ed1fb79
DM
2569 cancel_delayed_work_sync(&musb->finish_resume_work);
2570 cancel_delayed_work_sync(&musb->deassert_reset_work);
f3ce4d5b 2571 if (musb->dma_controller)
7f6283ed 2572 musb_dma_controller_destroy(musb->dma_controller);
39cee200 2573
48054147 2574fail2_5:
39cee200
UKK
2575 usb_phy_shutdown(musb->xceiv);
2576
2577err_usb_phy_init:
7099dbc5 2578 pm_runtime_dont_use_autosuspend(musb->controller);
c04352a5 2579 pm_runtime_put_sync(musb->controller);
f730f205 2580 pm_runtime_disable(musb->controller);
c04352a5
GI
2581
2582fail2:
34e2beb2
SS
2583 if (musb->irq_wake)
2584 device_init_wakeup(dev, 0);
550a7375 2585 musb_platform_exit(musb);
28c2c51c 2586
34e2beb2 2587fail1:
3df08dc7
LM
2588 if (status != -EPROBE_DEFER)
2589 dev_err(musb->controller,
2590 "%s failed with status %d\n", __func__, status);
34e2beb2 2591
28c2c51c
FB
2592 musb_free(musb);
2593
34e2beb2
SS
2594fail0:
2595
28c2c51c
FB
2596 return status;
2597
550a7375
FB
2598}
2599
2600/*-------------------------------------------------------------------------*/
2601
2602/* all implementations (PCI bridge to FPGA, VLYNQ, etc) should just
2603 * bridge to a platform device; this driver then suffices.
2604 */
41ac7b3a 2605static int musb_probe(struct platform_device *pdev)
550a7375
FB
2606{
2607 struct device *dev = &pdev->dev;
fcf173e4 2608 int irq = platform_get_irq_byname(pdev, "mc");
550a7375
FB
2609 void __iomem *base;
2610
1f79b26c 2611 if (irq <= 0)
550a7375
FB
2612 return -ENODEV;
2613
f68341d1 2614 base = devm_platform_ioremap_resource(pdev, 0);
b42f7f30
FB
2615 if (IS_ERR(base))
2616 return PTR_ERR(base);
550a7375 2617
b42f7f30 2618 return musb_init_controller(dev, irq, base);
550a7375
FB
2619}
2620
fb4e98ab 2621static int musb_remove(struct platform_device *pdev)
550a7375 2622{
8d2421e6
AKG
2623 struct device *dev = &pdev->dev;
2624 struct musb *musb = dev_to_musb(dev);
302f6802 2625 unsigned long flags;
550a7375
FB
2626
2627 /* this gets called on rmmod.
2628 * - Host mode: host may still be active
2629 * - Peripheral mode: peripheral is deactivated (or never-activated)
2630 * - OTG mode: both roles are deactivated (or never-activated)
2631 */
7f7f9e2a 2632 musb_exit_debugfs(musb);
302f6802 2633
2bff3916 2634 cancel_delayed_work_sync(&musb->irq_work);
f730f205
TL
2635 cancel_delayed_work_sync(&musb->finish_resume_work);
2636 cancel_delayed_work_sync(&musb->deassert_reset_work);
302f6802
TL
2637 pm_runtime_get_sync(musb->controller);
2638 musb_host_cleanup(musb);
2639 musb_gadget_cleanup(musb);
e945953d 2640
302f6802 2641 musb_platform_disable(musb);
bc1e2154 2642 spin_lock_irqsave(&musb->lock, flags);
e945953d 2643 musb_disable_interrupts(musb);
302f6802 2644 musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
e945953d 2645 spin_unlock_irqrestore(&musb->lock, flags);
94e46a4f 2646 musb_platform_exit(musb);
e945953d 2647
f730f205
TL
2648 pm_runtime_dont_use_autosuspend(musb->controller);
2649 pm_runtime_put_sync(musb->controller);
2650 pm_runtime_disable(musb->controller);
8055555f 2651 musb_phy_callback = NULL;
8d1aad74 2652 if (musb->dma_controller)
7f6283ed 2653 musb_dma_controller_destroy(musb->dma_controller);
39cee200 2654 usb_phy_shutdown(musb->xceiv);
550a7375 2655 musb_free(musb);
8d2421e6 2656 device_init_wakeup(dev, 0);
550a7375
FB
2657 return 0;
2658}
2659
2660#ifdef CONFIG_PM
2661
3c8a5fcc 2662static void musb_save_context(struct musb *musb)
4f712e01
AKG
2663{
2664 int i;
2665 void __iomem *musb_base = musb->mregs;
ae9b2ad2 2666 void __iomem *epio;
4f712e01 2667
032ec49f
FB
2668 musb->context.frame = musb_readw(musb_base, MUSB_FRAME);
2669 musb->context.testmode = musb_readb(musb_base, MUSB_TESTMODE);
113ad151 2670 musb->context.busctl = musb_readb(musb_base, MUSB_ULPI_BUSCONTROL);
7421107b 2671 musb->context.power = musb_readb(musb_base, MUSB_POWER);
7421107b
FB
2672 musb->context.intrusbe = musb_readb(musb_base, MUSB_INTRUSBE);
2673 musb->context.index = musb_readb(musb_base, MUSB_INDEX);
2674 musb->context.devctl = musb_readb(musb_base, MUSB_DEVCTL);
4f712e01 2675
ae9b2ad2 2676 for (i = 0; i < musb->config->num_eps; ++i) {
e4e5b136
FB
2677 struct musb_hw_ep *hw_ep;
2678
2679 hw_ep = &musb->endpoints[i];
2680 if (!hw_ep)
2681 continue;
2682
2683 epio = hw_ep->regs;
2684 if (!epio)
2685 continue;
2686
ea737554 2687 musb_writeb(musb_base, MUSB_INDEX, i);
7421107b 2688 musb->context.index_regs[i].txmaxp =
ae9b2ad2 2689 musb_readw(epio, MUSB_TXMAXP);
7421107b 2690 musb->context.index_regs[i].txcsr =
ae9b2ad2 2691 musb_readw(epio, MUSB_TXCSR);
7421107b 2692 musb->context.index_regs[i].rxmaxp =
ae9b2ad2 2693 musb_readw(epio, MUSB_RXMAXP);
7421107b 2694 musb->context.index_regs[i].rxcsr =
ae9b2ad2 2695 musb_readw(epio, MUSB_RXCSR);
4f712e01
AKG
2696
2697 if (musb->dyn_fifo) {
7421107b 2698 musb->context.index_regs[i].txfifoadd =
113ad151 2699 musb_readw(musb_base, MUSB_TXFIFOADD);
7421107b 2700 musb->context.index_regs[i].rxfifoadd =
113ad151 2701 musb_readw(musb_base, MUSB_RXFIFOADD);
7421107b 2702 musb->context.index_regs[i].txfifosz =
113ad151 2703 musb_readb(musb_base, MUSB_TXFIFOSZ);
7421107b 2704 musb->context.index_regs[i].rxfifosz =
113ad151 2705 musb_readb(musb_base, MUSB_RXFIFOSZ);
4f712e01 2706 }
032ec49f
FB
2707
2708 musb->context.index_regs[i].txtype =
2709 musb_readb(epio, MUSB_TXTYPE);
2710 musb->context.index_regs[i].txinterval =
2711 musb_readb(epio, MUSB_TXINTERVAL);
2712 musb->context.index_regs[i].rxtype =
2713 musb_readb(epio, MUSB_RXTYPE);
2714 musb->context.index_regs[i].rxinterval =
2715 musb_readb(epio, MUSB_RXINTERVAL);
2716
2717 musb->context.index_regs[i].txfunaddr =
6cc2af6d 2718 musb_read_txfunaddr(musb, i);
032ec49f 2719 musb->context.index_regs[i].txhubaddr =
6cc2af6d 2720 musb_read_txhubaddr(musb, i);
032ec49f 2721 musb->context.index_regs[i].txhubport =
6cc2af6d 2722 musb_read_txhubport(musb, i);
032ec49f
FB
2723
2724 musb->context.index_regs[i].rxfunaddr =
6cc2af6d 2725 musb_read_rxfunaddr(musb, i);
032ec49f 2726 musb->context.index_regs[i].rxhubaddr =
6cc2af6d 2727 musb_read_rxhubaddr(musb, i);
032ec49f 2728 musb->context.index_regs[i].rxhubport =
6cc2af6d 2729 musb_read_rxhubport(musb, i);
4f712e01 2730 }
4f712e01
AKG
2731}
2732
3c8a5fcc 2733static void musb_restore_context(struct musb *musb)
4f712e01
AKG
2734{
2735 int i;
2736 void __iomem *musb_base = musb->mregs;
ae9b2ad2 2737 void __iomem *epio;
33f8d75f 2738 u8 power;
4f712e01 2739
032ec49f
FB
2740 musb_writew(musb_base, MUSB_FRAME, musb->context.frame);
2741 musb_writeb(musb_base, MUSB_TESTMODE, musb->context.testmode);
113ad151 2742 musb_writeb(musb_base, MUSB_ULPI_BUSCONTROL, musb->context.busctl);
33f8d75f
RQ
2743
2744 /* Don't affect SUSPENDM/RESUME bits in POWER reg */
2745 power = musb_readb(musb_base, MUSB_POWER);
2746 power &= MUSB_POWER_SUSPENDM | MUSB_POWER_RESUME;
2747 musb->context.power &= ~(MUSB_POWER_SUSPENDM | MUSB_POWER_RESUME);
2748 power |= musb->context.power;
2749 musb_writeb(musb_base, MUSB_POWER, power);
2750
b18d26f6 2751 musb_writew(musb_base, MUSB_INTRTXE, musb->intrtxe);
af5ec14d 2752 musb_writew(musb_base, MUSB_INTRRXE, musb->intrrxe);
7421107b 2753 musb_writeb(musb_base, MUSB_INTRUSBE, musb->context.intrusbe);
84ac5d11
BL
2754 if (musb->context.devctl & MUSB_DEVCTL_SESSION)
2755 musb_writeb(musb_base, MUSB_DEVCTL, musb->context.devctl);
4f712e01 2756
ae9b2ad2 2757 for (i = 0; i < musb->config->num_eps; ++i) {
e4e5b136
FB
2758 struct musb_hw_ep *hw_ep;
2759
2760 hw_ep = &musb->endpoints[i];
2761 if (!hw_ep)
2762 continue;
2763
2764 epio = hw_ep->regs;
2765 if (!epio)
2766 continue;
2767
ea737554 2768 musb_writeb(musb_base, MUSB_INDEX, i);
ae9b2ad2 2769 musb_writew(epio, MUSB_TXMAXP,
7421107b 2770 musb->context.index_regs[i].txmaxp);
ae9b2ad2 2771 musb_writew(epio, MUSB_TXCSR,
7421107b 2772 musb->context.index_regs[i].txcsr);
ae9b2ad2 2773 musb_writew(epio, MUSB_RXMAXP,
7421107b 2774 musb->context.index_regs[i].rxmaxp);
ae9b2ad2 2775 musb_writew(epio, MUSB_RXCSR,
7421107b 2776 musb->context.index_regs[i].rxcsr);
4f712e01
AKG
2777
2778 if (musb->dyn_fifo) {
113ad151 2779 musb_writeb(musb_base, MUSB_TXFIFOSZ,
7421107b 2780 musb->context.index_regs[i].txfifosz);
113ad151 2781 musb_writeb(musb_base, MUSB_RXFIFOSZ,
7421107b 2782 musb->context.index_regs[i].rxfifosz);
113ad151 2783 musb_writew(musb_base, MUSB_TXFIFOADD,
7421107b 2784 musb->context.index_regs[i].txfifoadd);
113ad151 2785 musb_writew(musb_base, MUSB_RXFIFOADD,
7421107b 2786 musb->context.index_regs[i].rxfifoadd);
4f712e01
AKG
2787 }
2788
032ec49f 2789 musb_writeb(epio, MUSB_TXTYPE,
7421107b 2790 musb->context.index_regs[i].txtype);
032ec49f 2791 musb_writeb(epio, MUSB_TXINTERVAL,
7421107b 2792 musb->context.index_regs[i].txinterval);
032ec49f 2793 musb_writeb(epio, MUSB_RXTYPE,
7421107b 2794 musb->context.index_regs[i].rxtype);
032ec49f 2795 musb_writeb(epio, MUSB_RXINTERVAL,
4f712e01 2796
032ec49f 2797 musb->context.index_regs[i].rxinterval);
6cc2af6d 2798 musb_write_txfunaddr(musb, i,
7421107b 2799 musb->context.index_regs[i].txfunaddr);
6cc2af6d 2800 musb_write_txhubaddr(musb, i,
7421107b 2801 musb->context.index_regs[i].txhubaddr);
6cc2af6d 2802 musb_write_txhubport(musb, i,
7421107b 2803 musb->context.index_regs[i].txhubport);
4f712e01 2804
6cc2af6d 2805 musb_write_rxfunaddr(musb, i,
7421107b 2806 musb->context.index_regs[i].rxfunaddr);
6cc2af6d 2807 musb_write_rxhubaddr(musb, i,
7421107b 2808 musb->context.index_regs[i].rxhubaddr);
6cc2af6d 2809 musb_write_rxhubport(musb, i,
7421107b 2810 musb->context.index_regs[i].rxhubport);
4f712e01 2811 }
3c5fec75 2812 musb_writeb(musb_base, MUSB_INDEX, musb->context.index);
4f712e01
AKG
2813}
2814
48fea965 2815static int musb_suspend(struct device *dev)
550a7375 2816{
8220796d 2817 struct musb *musb = dev_to_musb(dev);
550a7375 2818 unsigned long flags;
082df8be
JH
2819 int ret;
2820
2821 ret = pm_runtime_get_sync(dev);
2822 if (ret < 0) {
2823 pm_runtime_put_noidle(dev);
2824 return ret;
2825 }
550a7375 2826
6fc6f4b8 2827 musb_platform_disable(musb);
e945953d 2828 musb_disable_interrupts(musb);
0c3aae9b
JH
2829
2830 musb->flush_irq_work = true;
2831 while (flush_delayed_work(&musb->irq_work))
2832 ;
2833 musb->flush_irq_work = false;
2834
dc8fca6c 2835 if (!(musb->ops->quirks & MUSB_PRESERVE_SESSION))
a926ed11 2836 musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
0c3aae9b 2837
ea2f35c0 2838 WARN_ON(!list_empty(&musb->pending_list));
6fc6f4b8 2839
550a7375
FB
2840 spin_lock_irqsave(&musb->lock, flags);
2841
2842 if (is_peripheral_active(musb)) {
2843 /* FIXME force disconnect unless we know USB will wake
2844 * the system up quickly enough to respond ...
2845 */
2846 } else if (is_host_active(musb)) {
2847 /* we know all the children are suspended; sometimes
2848 * they will even be wakeup-enabled.
2849 */
2850 }
2851
c338412b
DM
2852 musb_save_context(musb);
2853
550a7375
FB
2854 spin_unlock_irqrestore(&musb->lock, flags);
2855 return 0;
2856}
2857
3e87d9a3 2858static int musb_resume(struct device *dev)
550a7375 2859{
ea2f35c0
TL
2860 struct musb *musb = dev_to_musb(dev);
2861 unsigned long flags;
2862 int error;
2863 u8 devctl;
2864 u8 mask;
c338412b
DM
2865
2866 /*
2867 * For static cmos like DaVinci, register values were preserved
0ec8fd70
KK
2868 * unless for some reason the whole soc powered down or the USB
2869 * module got reset through the PSC (vs just being disabled).
c338412b
DM
2870 *
2871 * For the DSPS glue layer though, a full register restore has to
2872 * be done. As it shouldn't harm other platforms, we do it
2873 * unconditionally.
550a7375 2874 */
c338412b
DM
2875
2876 musb_restore_context(musb);
2877
b87fd2f7
SAS
2878 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
2879 mask = MUSB_DEVCTL_BDEVICE | MUSB_DEVCTL_FSDEV | MUSB_DEVCTL_LSDEV;
2880 if ((devctl & mask) != (musb->context.devctl & mask))
2881 musb->port1_status = 0;
a1fc1920 2882
17539f2f
AK
2883 musb_enable_interrupts(musb);
2884 musb_platform_enable(musb);
6fc6f4b8 2885
7f88a5ac
BL
2886 /* session might be disabled in suspend */
2887 if (musb->port_mode == MUSB_HOST &&
2888 !(musb->ops->quirks & MUSB_PRESERVE_SESSION)) {
2889 devctl |= MUSB_DEVCTL_SESSION;
2890 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
2891 }
2892
ea2f35c0
TL
2893 spin_lock_irqsave(&musb->lock, flags);
2894 error = musb_run_resume_work(musb);
2895 if (error)
2896 dev_err(musb->controller, "resume work failed with %i\n",
2897 error);
2898 spin_unlock_irqrestore(&musb->lock, flags);
2899
082df8be
JH
2900 pm_runtime_mark_last_busy(dev);
2901 pm_runtime_put_autosuspend(dev);
2902
550a7375
FB
2903 return 0;
2904}
2905
7acc6197
HH
2906static int musb_runtime_suspend(struct device *dev)
2907{
2908 struct musb *musb = dev_to_musb(dev);
2909
2910 musb_save_context(musb);
ea2f35c0 2911 musb->is_runtime_suspended = 1;
7acc6197
HH
2912
2913 return 0;
2914}
2915
2916static int musb_runtime_resume(struct device *dev)
2917{
ea2f35c0
TL
2918 struct musb *musb = dev_to_musb(dev);
2919 unsigned long flags;
2920 int error;
7acc6197
HH
2921
2922 /*
2923 * When pm_runtime_get_sync called for the first time in driver
2924 * init, some of the structure is still not initialized which is
2925 * used in restore function. But clock needs to be
2926 * enabled before any register access, so
2927 * pm_runtime_get_sync has to be called.
2928 * Also context restore without save does not make
2929 * any sense
2930 */
c723bd6e
TL
2931 if (!musb->is_initialized)
2932 return 0;
2933
2934 musb_restore_context(musb);
7acc6197 2935
ea2f35c0
TL
2936 spin_lock_irqsave(&musb->lock, flags);
2937 error = musb_run_resume_work(musb);
2938 if (error)
2939 dev_err(musb->controller, "resume work failed with %i\n",
2940 error);
2941 musb->is_runtime_suspended = 0;
2942 spin_unlock_irqrestore(&musb->lock, flags);
2943
7acc6197
HH
2944 return 0;
2945}
2946
47145210 2947static const struct dev_pm_ops musb_dev_pm_ops = {
48fea965 2948 .suspend = musb_suspend,
3e87d9a3 2949 .resume = musb_resume,
7acc6197
HH
2950 .runtime_suspend = musb_runtime_suspend,
2951 .runtime_resume = musb_runtime_resume,
48fea965
MD
2952};
2953
2954#define MUSB_DEV_PM_OPS (&musb_dev_pm_ops)
550a7375 2955#else
48fea965 2956#define MUSB_DEV_PM_OPS NULL
550a7375
FB
2957#endif
2958
2959static struct platform_driver musb_driver = {
2960 .driver = {
2f41c8a2 2961 .name = musb_driver_name,
550a7375 2962 .bus = &platform_bus_type,
48fea965 2963 .pm = MUSB_DEV_PM_OPS,
d3b5e319 2964 .dev_groups = musb_groups,
550a7375 2965 },
e9e8c85e 2966 .probe = musb_probe,
7690417d 2967 .remove = musb_remove,
550a7375
FB
2968};
2969
89f836a8 2970module_platform_driver(musb_driver);