usb: musb: da8xx: Call earlier clk_prepare_enable()
[linux-2.6-block.git] / drivers / usb / musb / da8xx.c
CommitLineData
3ee076de
SS
1/*
2 * Texas Instruments DA8xx/OMAP-L1x "glue layer"
3 *
4 * Copyright (c) 2008-2009 MontaVista Software, Inc. <source@mvista.com>
5 *
6 * Based on the DaVinci "glue layer" code.
7 * Copyright (C) 2005-2006 by Texas Instruments
8 *
35bd67b2
PK
9 * DT support
10 * Copyright (c) 2016 Petr Kulhavy <petr@barix.com>
11 *
3ee076de
SS
12 * This file is part of the Inventra Controller Driver for Linux.
13 *
14 * The Inventra Controller Driver for Linux is free software; you
15 * can redistribute it and/or modify it under the terms of the GNU
16 * General Public License version 2 as published by the Free Software
17 * Foundation.
18 *
19 * The Inventra Controller Driver for Linux is distributed in
20 * the hope that it will be useful, but WITHOUT ANY WARRANTY;
21 * without even the implied warranty of MERCHANTABILITY or
22 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public
23 * License for more details.
24 *
25 * You should have received a copy of the GNU General Public License
26 * along with The Inventra Controller Driver for Linux ; if not,
27 * write to the Free Software Foundation, Inc., 59 Temple Place,
28 * Suite 330, Boston, MA 02111-1307 USA
29 *
30 */
31
ab570da2 32#include <linux/module.h>
3ee076de 33#include <linux/clk.h>
ded017ee 34#include <linux/err.h>
3ee076de 35#include <linux/io.h>
947c49af 36#include <linux/phy/phy.h>
8ceae51e
FB
37#include <linux/platform_device.h>
38#include <linux/dma-mapping.h>
d7078df6 39#include <linux/usb/usb_phy_generic.h>
3ee076de 40
3ee076de
SS
41#include "musb_core.h"
42
43/*
44 * DA8XX specific definitions
45 */
46
47/* USB 2.0 OTG module registers */
48#define DA8XX_USB_REVISION_REG 0x00
49#define DA8XX_USB_CTRL_REG 0x04
50#define DA8XX_USB_STAT_REG 0x08
51#define DA8XX_USB_EMULATION_REG 0x0c
52#define DA8XX_USB_MODE_REG 0x10 /* Transparent, CDC, [Generic] RNDIS */
53#define DA8XX_USB_AUTOREQ_REG 0x14
54#define DA8XX_USB_SRP_FIX_TIME_REG 0x18
55#define DA8XX_USB_TEARDOWN_REG 0x1c
56#define DA8XX_USB_INTR_SRC_REG 0x20
57#define DA8XX_USB_INTR_SRC_SET_REG 0x24
58#define DA8XX_USB_INTR_SRC_CLEAR_REG 0x28
59#define DA8XX_USB_INTR_MASK_REG 0x2c
60#define DA8XX_USB_INTR_MASK_SET_REG 0x30
61#define DA8XX_USB_INTR_MASK_CLEAR_REG 0x34
62#define DA8XX_USB_INTR_SRC_MASKED_REG 0x38
63#define DA8XX_USB_END_OF_INTR_REG 0x3c
64#define DA8XX_USB_GENERIC_RNDIS_EP_SIZE_REG(n) (0x50 + (((n) - 1) << 2))
65
66/* Control register bits */
67#define DA8XX_SOFT_RESET_MASK 1
68
69#define DA8XX_USB_TX_EP_MASK 0x1f /* EP0 + 4 Tx EPs */
70#define DA8XX_USB_RX_EP_MASK 0x1e /* 4 Rx EPs */
71
72/* USB interrupt register bits */
73#define DA8XX_INTR_USB_SHIFT 16
74#define DA8XX_INTR_USB_MASK (0x1ff << DA8XX_INTR_USB_SHIFT) /* 8 Mentor */
75 /* interrupts and DRVVBUS interrupt */
76#define DA8XX_INTR_DRVVBUS 0x100
77#define DA8XX_INTR_RX_SHIFT 8
78#define DA8XX_INTR_RX_MASK (DA8XX_USB_RX_EP_MASK << DA8XX_INTR_RX_SHIFT)
79#define DA8XX_INTR_TX_SHIFT 0
80#define DA8XX_INTR_TX_MASK (DA8XX_USB_TX_EP_MASK << DA8XX_INTR_TX_SHIFT)
81
82#define DA8XX_MENTOR_CORE_OFFSET 0x400
83
e6480faa
FB
84struct da8xx_glue {
85 struct device *dev;
86 struct platform_device *musb;
947c49af 87 struct platform_device *usb_phy;
03491761 88 struct clk *clk;
947c49af 89 struct phy *phy;
e6480faa
FB
90};
91
3ee076de
SS
92/*
93 * Because we don't set CTRL.UINT, it's "important" to:
94 * - not read/write INTRUSB/INTRUSBE (except during
95 * initial setup, as a workaround);
96 * - use INTSET/INTCLR instead.
97 */
98
99/**
743411b3 100 * da8xx_musb_enable - enable interrupts
3ee076de 101 */
743411b3 102static void da8xx_musb_enable(struct musb *musb)
3ee076de
SS
103{
104 void __iomem *reg_base = musb->ctrl_base;
105 u32 mask;
106
107 /* Workaround: setup IRQs through both register sets. */
108 mask = ((musb->epmask & DA8XX_USB_TX_EP_MASK) << DA8XX_INTR_TX_SHIFT) |
109 ((musb->epmask & DA8XX_USB_RX_EP_MASK) << DA8XX_INTR_RX_SHIFT) |
110 DA8XX_INTR_USB_MASK;
111 musb_writel(reg_base, DA8XX_USB_INTR_MASK_SET_REG, mask);
112
113 /* Force the DRVVBUS IRQ so we can start polling for ID change. */
032ec49f
FB
114 musb_writel(reg_base, DA8XX_USB_INTR_SRC_SET_REG,
115 DA8XX_INTR_DRVVBUS << DA8XX_INTR_USB_SHIFT);
3ee076de
SS
116}
117
118/**
743411b3 119 * da8xx_musb_disable - disable HDRC and flush interrupts
3ee076de 120 */
743411b3 121static void da8xx_musb_disable(struct musb *musb)
3ee076de
SS
122{
123 void __iomem *reg_base = musb->ctrl_base;
124
125 musb_writel(reg_base, DA8XX_USB_INTR_MASK_CLEAR_REG,
126 DA8XX_INTR_USB_MASK |
127 DA8XX_INTR_TX_MASK | DA8XX_INTR_RX_MASK);
128 musb_writeb(musb->mregs, MUSB_DEVCTL, 0);
129 musb_writel(reg_base, DA8XX_USB_END_OF_INTR_REG, 0);
130}
131
62285963 132#define portstate(stmt) stmt
3ee076de 133
743411b3 134static void da8xx_musb_set_vbus(struct musb *musb, int is_on)
3ee076de
SS
135{
136 WARN_ON(is_on && is_peripheral_active(musb));
137}
138
139#define POLL_SECONDS 2
140
141static struct timer_list otg_workaround;
142
143static void otg_timer(unsigned long _musb)
144{
145 struct musb *musb = (void *)_musb;
146 void __iomem *mregs = musb->mregs;
147 u8 devctl;
148 unsigned long flags;
149
150 /*
151 * We poll because DaVinci's won't expose several OTG-critical
152 * status change events (from the transceiver) otherwise.
153 */
154 devctl = musb_readb(mregs, MUSB_DEVCTL);
5c8a86e1 155 dev_dbg(musb->controller, "Poll devctl %02x (%s)\n", devctl,
e47d9254 156 usb_otg_state_string(musb->xceiv->otg->state));
3ee076de
SS
157
158 spin_lock_irqsave(&musb->lock, flags);
e47d9254 159 switch (musb->xceiv->otg->state) {
3ee076de
SS
160 case OTG_STATE_A_WAIT_BCON:
161 devctl &= ~MUSB_DEVCTL_SESSION;
162 musb_writeb(musb->mregs, MUSB_DEVCTL, devctl);
163
164 devctl = musb_readb(musb->mregs, MUSB_DEVCTL);
165 if (devctl & MUSB_DEVCTL_BDEVICE) {
e47d9254 166 musb->xceiv->otg->state = OTG_STATE_B_IDLE;
3ee076de
SS
167 MUSB_DEV_MODE(musb);
168 } else {
e47d9254 169 musb->xceiv->otg->state = OTG_STATE_A_IDLE;
3ee076de
SS
170 MUSB_HST_MODE(musb);
171 }
172 break;
173 case OTG_STATE_A_WAIT_VFALL:
174 /*
175 * Wait till VBUS falls below SessionEnd (~0.2 V); the 1.3
176 * RTL seems to mis-handle session "start" otherwise (or in
177 * our case "recover"), in routine "VBUS was valid by the time
178 * VBUSERR got reported during enumeration" cases.
179 */
180 if (devctl & MUSB_DEVCTL_VBUS) {
181 mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
182 break;
183 }
e47d9254 184 musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
3ee076de
SS
185 musb_writel(musb->ctrl_base, DA8XX_USB_INTR_SRC_SET_REG,
186 MUSB_INTR_VBUSERROR << DA8XX_INTR_USB_SHIFT);
187 break;
188 case OTG_STATE_B_IDLE:
3ee076de
SS
189 /*
190 * There's no ID-changed IRQ, so we have no good way to tell
191 * when to switch to the A-Default state machine (by setting
192 * the DEVCTL.Session bit).
193 *
194 * Workaround: whenever we're in B_IDLE, try setting the
195 * session flag every few seconds. If it works, ID was
196 * grounded and we're now in the A-Default state machine.
197 *
198 * NOTE: setting the session flag is _supposed_ to trigger
199 * SRP but clearly it doesn't.
200 */
201 musb_writeb(mregs, MUSB_DEVCTL, devctl | MUSB_DEVCTL_SESSION);
202 devctl = musb_readb(mregs, MUSB_DEVCTL);
203 if (devctl & MUSB_DEVCTL_BDEVICE)
204 mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
205 else
e47d9254 206 musb->xceiv->otg->state = OTG_STATE_A_IDLE;
3ee076de
SS
207 break;
208 default:
209 break;
210 }
211 spin_unlock_irqrestore(&musb->lock, flags);
212}
213
743411b3 214static void da8xx_musb_try_idle(struct musb *musb, unsigned long timeout)
3ee076de
SS
215{
216 static unsigned long last_timer;
217
3ee076de
SS
218 if (timeout == 0)
219 timeout = jiffies + msecs_to_jiffies(3);
220
221 /* Never idle if active, or when VBUS timeout is not set as host */
222 if (musb->is_active || (musb->a_wait_bcon == 0 &&
e47d9254 223 musb->xceiv->otg->state == OTG_STATE_A_WAIT_BCON)) {
5c8a86e1 224 dev_dbg(musb->controller, "%s active, deleting timer\n",
e47d9254 225 usb_otg_state_string(musb->xceiv->otg->state));
3ee076de
SS
226 del_timer(&otg_workaround);
227 last_timer = jiffies;
228 return;
229 }
230
231 if (time_after(last_timer, timeout) && timer_pending(&otg_workaround)) {
5c8a86e1 232 dev_dbg(musb->controller, "Longer idle timer already pending, ignoring...\n");
3ee076de
SS
233 return;
234 }
235 last_timer = timeout;
236
5c8a86e1 237 dev_dbg(musb->controller, "%s inactive, starting idle timer for %u ms\n",
e47d9254 238 usb_otg_state_string(musb->xceiv->otg->state),
3df00453 239 jiffies_to_msecs(timeout - jiffies));
3ee076de
SS
240 mod_timer(&otg_workaround, timeout);
241}
242
743411b3 243static irqreturn_t da8xx_musb_interrupt(int irq, void *hci)
3ee076de
SS
244{
245 struct musb *musb = hci;
246 void __iomem *reg_base = musb->ctrl_base;
d445b6da 247 struct usb_otg *otg = musb->xceiv->otg;
3ee076de
SS
248 unsigned long flags;
249 irqreturn_t ret = IRQ_NONE;
250 u32 status;
251
252 spin_lock_irqsave(&musb->lock, flags);
253
254 /*
255 * NOTE: DA8XX shadows the Mentor IRQs. Don't manage them through
256 * the Mentor registers (except for setup), use the TI ones and EOI.
257 */
258
259 /* Acknowledge and handle non-CPPI interrupts */
260 status = musb_readl(reg_base, DA8XX_USB_INTR_SRC_MASKED_REG);
261 if (!status)
262 goto eoi;
263
264 musb_writel(reg_base, DA8XX_USB_INTR_SRC_CLEAR_REG, status);
5c8a86e1 265 dev_dbg(musb->controller, "USB IRQ %08x\n", status);
3ee076de
SS
266
267 musb->int_rx = (status & DA8XX_INTR_RX_MASK) >> DA8XX_INTR_RX_SHIFT;
268 musb->int_tx = (status & DA8XX_INTR_TX_MASK) >> DA8XX_INTR_TX_SHIFT;
269 musb->int_usb = (status & DA8XX_INTR_USB_MASK) >> DA8XX_INTR_USB_SHIFT;
270
271 /*
272 * DRVVBUS IRQs are the only proxy we have (a very poor one!) for
273 * DA8xx's missing ID change IRQ. We need an ID change IRQ to
274 * switch appropriately between halves of the OTG state machine.
275 * Managing DEVCTL.Session per Mentor docs requires that we know its
276 * value but DEVCTL.BDevice is invalid without DEVCTL.Session set.
277 * Also, DRVVBUS pulses for SRP (but not at 5 V)...
278 */
279 if (status & (DA8XX_INTR_DRVVBUS << DA8XX_INTR_USB_SHIFT)) {
280 int drvvbus = musb_readl(reg_base, DA8XX_USB_STAT_REG);
281 void __iomem *mregs = musb->mregs;
282 u8 devctl = musb_readb(mregs, MUSB_DEVCTL);
283 int err;
284
db9e5161 285 err = musb->int_usb & MUSB_INTR_VBUSERROR;
3ee076de
SS
286 if (err) {
287 /*
288 * The Mentor core doesn't debounce VBUS as needed
289 * to cope with device connect current spikes. This
290 * means it's not uncommon for bus-powered devices
291 * to get VBUS errors during enumeration.
292 *
293 * This is a workaround, but newer RTL from Mentor
294 * seems to allow a better one: "re"-starting sessions
295 * without waiting for VBUS to stop registering in
296 * devctl.
297 */
298 musb->int_usb &= ~MUSB_INTR_VBUSERROR;
e47d9254 299 musb->xceiv->otg->state = OTG_STATE_A_WAIT_VFALL;
3ee076de
SS
300 mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
301 WARNING("VBUS error workaround (delay coming)\n");
032ec49f 302 } else if (drvvbus) {
3ee076de 303 MUSB_HST_MODE(musb);
d445b6da 304 otg->default_a = 1;
e47d9254 305 musb->xceiv->otg->state = OTG_STATE_A_WAIT_VRISE;
3ee076de
SS
306 portstate(musb->port1_status |= USB_PORT_STAT_POWER);
307 del_timer(&otg_workaround);
308 } else {
309 musb->is_active = 0;
310 MUSB_DEV_MODE(musb);
d445b6da 311 otg->default_a = 0;
e47d9254 312 musb->xceiv->otg->state = OTG_STATE_B_IDLE;
3ee076de
SS
313 portstate(musb->port1_status &= ~USB_PORT_STAT_POWER);
314 }
315
5c8a86e1 316 dev_dbg(musb->controller, "VBUS %s (%s)%s, devctl %02x\n",
3ee076de 317 drvvbus ? "on" : "off",
e47d9254 318 usb_otg_state_string(musb->xceiv->otg->state),
3ee076de
SS
319 err ? " ERROR" : "",
320 devctl);
321 ret = IRQ_HANDLED;
322 }
323
324 if (musb->int_tx || musb->int_rx || musb->int_usb)
325 ret |= musb_interrupt(musb);
326
327 eoi:
328 /* EOI needs to be written for the IRQ to be re-asserted. */
329 if (ret == IRQ_HANDLED || status)
330 musb_writel(reg_base, DA8XX_USB_END_OF_INTR_REG, 0);
331
332 /* Poll for ID change */
e47d9254 333 if (musb->xceiv->otg->state == OTG_STATE_B_IDLE)
3ee076de
SS
334 mod_timer(&otg_workaround, jiffies + POLL_SECONDS * HZ);
335
336 spin_unlock_irqrestore(&musb->lock, flags);
337
338 return ret;
339}
340
743411b3 341static int da8xx_musb_set_mode(struct musb *musb, u8 musb_mode)
3ee076de 342{
947c49af
DL
343 struct da8xx_glue *glue = dev_get_drvdata(musb->controller->parent);
344 enum phy_mode phy_mode;
3ee076de 345
3ee076de 346 switch (musb_mode) {
3ee076de 347 case MUSB_HOST: /* Force VBUS valid, ID = 0 */
947c49af 348 phy_mode = PHY_MODE_USB_HOST;
3ee076de 349 break;
3ee076de 350 case MUSB_PERIPHERAL: /* Force VBUS valid, ID = 1 */
947c49af 351 phy_mode = PHY_MODE_USB_DEVICE;
3ee076de 352 break;
3ee076de 353 case MUSB_OTG: /* Don't override the VBUS/ID comparators */
947c49af 354 phy_mode = PHY_MODE_USB_OTG;
3ee076de 355 break;
3ee076de 356 default:
947c49af 357 return -EINVAL;
3ee076de
SS
358 }
359
947c49af 360 return phy_set_mode(glue->phy, phy_mode);
3ee076de
SS
361}
362
743411b3 363static int da8xx_musb_init(struct musb *musb)
3ee076de 364{
947c49af 365 struct da8xx_glue *glue = dev_get_drvdata(musb->controller->parent);
3ee076de
SS
366 void __iomem *reg_base = musb->ctrl_base;
367 u32 rev;
25736e0c 368 int ret = -ENODEV;
3ee076de
SS
369
370 musb->mregs += DA8XX_MENTOR_CORE_OFFSET;
371
09721ba6
AB
372 ret = clk_prepare_enable(glue->clk);
373 if (ret) {
374 dev_err(glue->dev, "failed to enable clock\n");
375 return ret;
376 }
377
3ee076de
SS
378 /* Returns zero if e.g. not clocked */
379 rev = musb_readl(reg_base, DA8XX_USB_REVISION_REG);
380 if (!rev)
381 goto fail;
382
662dca54 383 musb->xceiv = usb_get_phy(USB_PHY_TYPE_USB2);
25736e0c
ML
384 if (IS_ERR_OR_NULL(musb->xceiv)) {
385 ret = -EPROBE_DEFER;
3ee076de 386 goto fail;
25736e0c 387 }
3ee076de 388
032ec49f 389 setup_timer(&otg_workaround, otg_timer, (unsigned long)musb);
3ee076de 390
3ee076de
SS
391 /* Reset the controller */
392 musb_writel(reg_base, DA8XX_USB_CTRL_REG, DA8XX_SOFT_RESET_MASK);
393
394 /* Start the on-chip PHY and its PLL. */
947c49af
DL
395 ret = phy_init(glue->phy);
396 if (ret) {
397 dev_err(glue->dev, "Failed to init phy.\n");
09721ba6 398 goto fail;
947c49af
DL
399 }
400
401 ret = phy_power_on(glue->phy);
402 if (ret) {
403 dev_err(glue->dev, "Failed to power on phy.\n");
404 goto err_phy_power_on;
405 }
3ee076de
SS
406
407 msleep(5);
408
409 /* NOTE: IRQs are in mixed mode, not bypass to pure MUSB */
947c49af 410 pr_debug("DA8xx OTG revision %08x, control %02x\n", rev,
3ee076de
SS
411 musb_readb(reg_base, DA8XX_USB_CTRL_REG));
412
743411b3 413 musb->isr = da8xx_musb_interrupt;
3ee076de 414 return 0;
947c49af
DL
415
416err_phy_power_on:
417 phy_exit(glue->phy);
3ee076de 418fail:
09721ba6 419 clk_disable_unprepare(glue->clk);
25736e0c 420 return ret;
3ee076de
SS
421}
422
743411b3 423static int da8xx_musb_exit(struct musb *musb)
3ee076de 424{
947c49af
DL
425 struct da8xx_glue *glue = dev_get_drvdata(musb->controller->parent);
426
032ec49f 427 del_timer_sync(&otg_workaround);
3ee076de 428
947c49af
DL
429 phy_power_off(glue->phy);
430 phy_exit(glue->phy);
431 clk_disable_unprepare(glue->clk);
3ee076de 432
721002ec 433 usb_put_phy(musb->xceiv);
3ee076de 434
3ee076de
SS
435 return 0;
436}
743411b3 437
35bd67b2
PK
438static inline u8 get_vbus_power(struct device *dev)
439{
440 struct regulator *vbus_supply;
441 int current_uA;
442
443 vbus_supply = regulator_get_optional(dev, "vbus");
444 if (IS_ERR(vbus_supply))
445 return 255;
446 current_uA = regulator_get_current_limit(vbus_supply);
447 regulator_put(vbus_supply);
448 if (current_uA <= 0 || current_uA > 510000)
449 return 255;
450 return current_uA / 1000 / 2;
451}
452
f7ec9437 453static const struct musb_platform_ops da8xx_ops = {
f8e9f34f 454 .quirks = MUSB_DMA_CPPI | MUSB_INDEXED_EP,
743411b3
FB
455 .init = da8xx_musb_init,
456 .exit = da8xx_musb_exit,
457
8a77f05a 458 .fifo_mode = 2,
7f6283ed
TL
459#ifdef CONFIG_USB_TI_CPPI_DMA
460 .dma_init = cppi_dma_controller_create,
461 .dma_exit = cppi_dma_controller_destroy,
462#endif
743411b3
FB
463 .enable = da8xx_musb_enable,
464 .disable = da8xx_musb_disable,
465
466 .set_mode = da8xx_musb_set_mode,
467 .try_idle = da8xx_musb_try_idle,
468
469 .set_vbus = da8xx_musb_set_vbus,
470};
8ceae51e 471
af384875
RK
472static const struct platform_device_info da8xx_dev_info = {
473 .name = "musb-hdrc",
474 .id = PLATFORM_DEVID_AUTO,
475 .dma_mask = DMA_BIT_MASK(32),
476};
8ceae51e 477
35bd67b2
PK
478static const struct musb_hdrc_config da8xx_config = {
479 .ram_bits = 10,
480 .num_eps = 5,
481 .multipoint = 1,
482};
483
41ac7b3a 484static int da8xx_probe(struct platform_device *pdev)
8ceae51e 485{
09fc7d22 486 struct resource musb_resources[2];
c1a7d67c 487 struct musb_hdrc_platform_data *pdata = dev_get_platdata(&pdev->dev);
e6480faa 488 struct da8xx_glue *glue;
af384875 489 struct platform_device_info pinfo;
03491761 490 struct clk *clk;
35bd67b2 491 struct device_node *np = pdev->dev.of_node;
d458fe9a 492 int ret;
03491761 493
d458fe9a 494 glue = devm_kzalloc(&pdev->dev, sizeof(*glue), GFP_KERNEL);
92c0c490 495 if (!glue)
d458fe9a 496 return -ENOMEM;
e6480faa 497
d458fe9a 498 clk = devm_clk_get(&pdev->dev, "usb20");
03491761
FB
499 if (IS_ERR(clk)) {
500 dev_err(&pdev->dev, "failed to get clock\n");
d458fe9a 501 return PTR_ERR(clk);
03491761
FB
502 }
503
947c49af
DL
504 glue->phy = devm_phy_get(&pdev->dev, "usb-phy");
505 if (IS_ERR(glue->phy)) {
355f1a39
DL
506 if (PTR_ERR(glue->phy) != -EPROBE_DEFER)
507 dev_err(&pdev->dev, "failed to get phy\n");
947c49af 508 return PTR_ERR(glue->phy);
03491761
FB
509 }
510
e6480faa 511 glue->dev = &pdev->dev;
03491761 512 glue->clk = clk;
e6480faa 513
35bd67b2
PK
514 if (IS_ENABLED(CONFIG_OF) && np) {
515 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
516 if (!pdata)
517 return -ENOMEM;
518
519 pdata->config = &da8xx_config;
520 pdata->mode = musb_get_mode(&pdev->dev);
521 pdata->power = get_vbus_power(&pdev->dev);
522 }
523
f7ec9437
FB
524 pdata->platform_ops = &da8xx_ops;
525
947c49af 526 glue->usb_phy = usb_phy_generic_register();
984f3be5
AB
527 ret = PTR_ERR_OR_ZERO(glue->usb_phy);
528 if (ret) {
947c49af 529 dev_err(&pdev->dev, "failed to register usb_phy\n");
984f3be5 530 return ret;
2f36ff69 531 }
e6480faa 532 platform_set_drvdata(pdev, glue);
8ceae51e 533
09fc7d22
FB
534 memset(musb_resources, 0x00, sizeof(*musb_resources) *
535 ARRAY_SIZE(musb_resources));
536
537 musb_resources[0].name = pdev->resource[0].name;
538 musb_resources[0].start = pdev->resource[0].start;
539 musb_resources[0].end = pdev->resource[0].end;
540 musb_resources[0].flags = pdev->resource[0].flags;
541
542 musb_resources[1].name = pdev->resource[1].name;
543 musb_resources[1].start = pdev->resource[1].start;
544 musb_resources[1].end = pdev->resource[1].end;
545 musb_resources[1].flags = pdev->resource[1].flags;
546
af384875
RK
547 pinfo = da8xx_dev_info;
548 pinfo.parent = &pdev->dev;
549 pinfo.res = musb_resources;
550 pinfo.num_res = ARRAY_SIZE(musb_resources);
551 pinfo.data = pdata;
552 pinfo.size_data = sizeof(*pdata);
553
984f3be5
AB
554 glue->musb = platform_device_register_full(&pinfo);
555 ret = PTR_ERR_OR_ZERO(glue->musb);
556 if (ret) {
af384875 557 dev_err(&pdev->dev, "failed to register musb device: %d\n", ret);
947c49af 558 usb_phy_generic_unregister(glue->usb_phy);
8ceae51e
FB
559 }
560
984f3be5 561 return ret;
8ceae51e
FB
562}
563
fb4e98ab 564static int da8xx_remove(struct platform_device *pdev)
8ceae51e 565{
e6480faa 566 struct da8xx_glue *glue = platform_get_drvdata(pdev);
8ceae51e 567
b59e906c 568 platform_device_unregister(glue->musb);
947c49af 569 usb_phy_generic_unregister(glue->usb_phy);
8ceae51e
FB
570
571 return 0;
572}
573
35bd67b2
PK
574#ifdef CONFIG_OF
575static const struct of_device_id da8xx_id_table[] = {
576 {
577 .compatible = "ti,da830-musb",
578 },
579 {},
580};
581MODULE_DEVICE_TABLE(of, da8xx_id_table);
582#endif
583
8ceae51e 584static struct platform_driver da8xx_driver = {
e9e8c85e 585 .probe = da8xx_probe,
7690417d 586 .remove = da8xx_remove,
8ceae51e
FB
587 .driver = {
588 .name = "musb-da8xx",
35bd67b2 589 .of_match_table = of_match_ptr(da8xx_id_table),
8ceae51e
FB
590 },
591};
592
593MODULE_DESCRIPTION("DA8xx/OMAP-L1x MUSB Glue Layer");
594MODULE_AUTHOR("Sergei Shtylyov <sshtylyov@ru.mvista.com>");
595MODULE_LICENSE("GPL v2");
0b07734d 596module_platform_driver(da8xx_driver);