Merge branches 'pm-cpuidle', 'pm-sleep' and 'pm-powercap'
[linux-block.git] / drivers / usb / host / xhci-ring.c
CommitLineData
5fd54ace 1// SPDX-License-Identifier: GPL-2.0
7f84eef0
SS
2/*
3 * xHCI host controller driver
4 *
5 * Copyright (C) 2008 Intel Corp.
6 *
7 * Author: Sarah Sharp
8 * Some code borrowed from the Linux EHCI driver.
7f84eef0
SS
9 */
10
11/*
12 * Ring initialization rules:
13 * 1. Each segment is initialized to zero, except for link TRBs.
14 * 2. Ring cycle state = 0. This represents Producer Cycle State (PCS) or
15 * Consumer Cycle State (CCS), depending on ring function.
16 * 3. Enqueue pointer = dequeue pointer = address of first TRB in the segment.
17 *
18 * Ring behavior rules:
19 * 1. A ring is empty if enqueue == dequeue. This means there will always be at
20 * least one free TRB in the ring. This is useful if you want to turn that
21 * into a link TRB and expand the ring.
22 * 2. When incrementing an enqueue or dequeue pointer, if the next TRB is a
23 * link TRB, then load the pointer with the address in the link TRB. If the
24 * link TRB had its toggle bit set, you may need to update the ring cycle
25 * state (see cycle bit rules). You may have to do this multiple times
26 * until you reach a non-link TRB.
27 * 3. A ring is full if enqueue++ (for the definition of increment above)
28 * equals the dequeue pointer.
29 *
30 * Cycle bit rules:
31 * 1. When a consumer increments a dequeue pointer and encounters a toggle bit
32 * in a link TRB, it must toggle the ring cycle state.
33 * 2. When a producer increments an enqueue pointer and encounters a toggle bit
34 * in a link TRB, it must toggle the ring cycle state.
35 *
36 * Producer rules:
37 * 1. Check if ring is full before you enqueue.
38 * 2. Write the ring cycle state to the cycle bit in the TRB you're enqueuing.
39 * Update enqueue pointer between each write (which may update the ring
40 * cycle state).
41 * 3. Notify consumer. If SW is producer, it rings the doorbell for command
42 * and endpoint rings. If HC is the producer for the event ring,
43 * and it generates an interrupt according to interrupt modulation rules.
44 *
45 * Consumer rules:
46 * 1. Check if TRB belongs to you. If the cycle bit == your ring cycle state,
47 * the TRB is owned by the consumer.
48 * 2. Update dequeue pointer (which may update the ring cycle state) and
49 * continue processing TRBs until you reach a TRB which is not owned by you.
50 * 3. Notify the producer. SW is the consumer for the event ring, and it
51 * updates event ring dequeue pointer. HC is the consumer for the command and
52 * endpoint rings; it generates events on the event ring for these.
53 */
54
8a96c052 55#include <linux/scatterlist.h>
5a0e3ad6 56#include <linux/slab.h>
f9c589e1 57#include <linux/dma-mapping.h>
7f84eef0 58#include "xhci.h"
3a7fa5be 59#include "xhci-trace.h"
7f84eef0 60
d1dbfb94
MN
61static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
62 u32 field1, u32 field2,
63 u32 field3, u32 field4, bool command_must_succeed);
64
7f84eef0
SS
65/*
66 * Returns zero if the TRB isn't in this segment, otherwise it returns the DMA
67 * address of the TRB.
68 */
23e3be11 69dma_addr_t xhci_trb_virt_to_dma(struct xhci_segment *seg,
7f84eef0
SS
70 union xhci_trb *trb)
71{
6071d836 72 unsigned long segment_offset;
7f84eef0 73
6071d836 74 if (!seg || !trb || trb < seg->trbs)
7f84eef0 75 return 0;
6071d836
SS
76 /* offset in TRBs */
77 segment_offset = trb - seg->trbs;
7895086a 78 if (segment_offset >= TRBS_PER_SEGMENT)
7f84eef0 79 return 0;
6071d836 80 return seg->dma + (segment_offset * sizeof(*trb));
7f84eef0
SS
81}
82
0ce57499
MN
83static bool trb_is_noop(union xhci_trb *trb)
84{
85 return TRB_TYPE_NOOP_LE32(trb->generic.field[3]);
86}
87
2d98ef40
MN
88static bool trb_is_link(union xhci_trb *trb)
89{
90 return TRB_TYPE_LINK_LE32(trb->link.control);
91}
92
bd5e67f5
MN
93static bool last_trb_on_seg(struct xhci_segment *seg, union xhci_trb *trb)
94{
95 return trb == &seg->trbs[TRBS_PER_SEGMENT - 1];
96}
97
98static bool last_trb_on_ring(struct xhci_ring *ring,
99 struct xhci_segment *seg, union xhci_trb *trb)
100{
101 return last_trb_on_seg(seg, trb) && (seg->next == ring->first_seg);
102}
103
d0c77d84
MN
104static bool link_trb_toggles_cycle(union xhci_trb *trb)
105{
106 return le32_to_cpu(trb->link.control) & LINK_TOGGLE;
107}
108
2a72126d
MN
109static bool last_td_in_urb(struct xhci_td *td)
110{
111 struct urb_priv *urb_priv = td->urb->hcpriv;
112
9ef7fbbb 113 return urb_priv->num_tds_done == urb_priv->num_tds;
2a72126d
MN
114}
115
fbaf1889
MN
116static bool unhandled_event_trb(struct xhci_ring *ring)
117{
118 return ((le32_to_cpu(ring->dequeue->event_cmd.flags) & TRB_CYCLE) ==
119 ring->cycle_state);
120}
121
2a72126d
MN
122static void inc_td_cnt(struct urb *urb)
123{
124 struct urb_priv *urb_priv = urb->hcpriv;
125
9ef7fbbb 126 urb_priv->num_tds_done++;
2a72126d
MN
127}
128
ae1e3f07
MN
129static void trb_to_noop(union xhci_trb *trb, u32 noop_type)
130{
131 if (trb_is_link(trb)) {
132 /* unchain chained link TRBs */
133 trb->link.control &= cpu_to_le32(~TRB_CHAIN);
134 } else {
135 trb->generic.field[0] = 0;
136 trb->generic.field[1] = 0;
137 trb->generic.field[2] = 0;
138 /* Preserve only the cycle bit of this TRB */
139 trb->generic.field[3] &= cpu_to_le32(TRB_CYCLE);
140 trb->generic.field[3] |= cpu_to_le32(TRB_TYPE(noop_type));
141 }
142}
143
ae636747
SS
144/* Updates trb to point to the next TRB in the ring, and updates seg if the next
145 * TRB is in a new segment. This does not skip over link TRBs, and it does not
146 * effect the ring dequeue or enqueue pointers.
147 */
148static void next_trb(struct xhci_hcd *xhci,
149 struct xhci_ring *ring,
150 struct xhci_segment **seg,
151 union xhci_trb **trb)
152{
e2d3ac9c 153 if (trb_is_link(*trb) || last_trb_on_seg(*seg, *trb)) {
ae636747
SS
154 *seg = (*seg)->next;
155 *trb = ((*seg)->trbs);
156 } else {
a1669b2c 157 (*trb)++;
ae636747
SS
158 }
159}
160
7f84eef0
SS
161/*
162 * See Cycle bit rules. SW is the consumer for the event ring only.
7f84eef0 163 */
67d2ea9f 164void inc_deq(struct xhci_hcd *xhci, struct xhci_ring *ring)
7f84eef0 165{
c716e8a5
MN
166 unsigned int link_trb_count = 0;
167
bd5e67f5
MN
168 /* event ring doesn't have link trbs, check for last trb */
169 if (ring->type == TYPE_EVENT) {
170 if (!last_trb_on_seg(ring->deq_seg, ring->dequeue)) {
50d0206f 171 ring->dequeue++;
49d5b05e 172 goto out;
7f84eef0 173 }
bd5e67f5
MN
174 if (last_trb_on_ring(ring, ring->deq_seg, ring->dequeue))
175 ring->cycle_state ^= 1;
176 ring->deq_seg = ring->deq_seg->next;
177 ring->dequeue = ring->deq_seg->trbs;
49d5b05e 178 goto out;
bd5e67f5
MN
179 }
180
181 /* All other rings have link trbs */
182 if (!trb_is_link(ring->dequeue)) {
2710f818 183 if (last_trb_on_seg(ring->deq_seg, ring->dequeue))
c716e8a5 184 xhci_warn(xhci, "Missing link TRB at end of segment\n");
2710f818 185 else
c716e8a5 186 ring->dequeue++;
bd5e67f5 187 }
c716e8a5 188
bd5e67f5
MN
189 while (trb_is_link(ring->dequeue)) {
190 ring->deq_seg = ring->deq_seg->next;
191 ring->dequeue = ring->deq_seg->trbs;
b2d6edbb 192
c716e8a5
MN
193 if (link_trb_count++ > ring->num_segs) {
194 xhci_warn(xhci, "Ring is an endless link TRB loop\n");
195 break;
196 }
197 }
49d5b05e 198out:
b2d6edbb
LB
199 trace_xhci_inc_deq(ring);
200
bd5e67f5 201 return;
7f84eef0
SS
202}
203
204/*
205 * See Cycle bit rules. SW is the consumer for the event ring only.
7f84eef0
SS
206 *
207 * If we've just enqueued a TRB that is in the middle of a TD (meaning the
208 * chain bit is set), then set the chain bit in all the following link TRBs.
209 * If we've enqueued the last TRB in a TD, make sure the following link TRBs
210 * have their chain bit cleared (so that each Link TRB is a separate TD).
211 *
212 * Section 6.4.4.1 of the 0.95 spec says link TRBs cannot have the chain bit
b0567b3f
SS
213 * set, but other sections talk about dealing with the chain bit set. This was
214 * fixed in the 0.96 specification errata, but we have to assume that all 0.95
215 * xHCI hardware can't handle the chain bit being cleared on a link TRB.
6cc30d85
SS
216 *
217 * @more_trbs_coming: Will you enqueue more TRBs before calling
218 * prepare_transfer()?
7f84eef0 219 */
6cc30d85 220static void inc_enq(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 221 bool more_trbs_coming)
7f84eef0
SS
222{
223 u32 chain;
224 union xhci_trb *next;
c716e8a5 225 unsigned int link_trb_count = 0;
7f84eef0 226
28ccd296 227 chain = le32_to_cpu(ring->enqueue->generic.field[3]) & TRB_CHAIN;
c716e8a5
MN
228
229 if (last_trb_on_seg(ring->enq_seg, ring->enqueue)) {
230 xhci_err(xhci, "Tried to move enqueue past ring segment\n");
231 return;
232 }
233
7f84eef0
SS
234 next = ++(ring->enqueue);
235
2251198b 236 /* Update the dequeue pointer further if that was a link TRB */
2d98ef40 237 while (trb_is_link(next)) {
6cc30d85 238
2251198b
MN
239 /*
240 * If the caller doesn't plan on enqueueing more TDs before
241 * ringing the doorbell, then we don't want to give the link TRB
242 * to the hardware just yet. We'll give the link TRB back in
243 * prepare_ring() just before we enqueue the TD at the top of
244 * the ring.
245 */
246 if (!chain && !more_trbs_coming)
247 break;
3b72fca0 248
2251198b
MN
249 /* If we're not dealing with 0.95 hardware or isoc rings on
250 * AMD 0.96 host, carry over the chain bit of the previous TRB
251 * (which may mean the chain bit is cleared).
252 */
253 if (!(ring->type == TYPE_ISOC &&
254 (xhci->quirks & XHCI_AMD_0x96_HOST)) &&
255 !xhci_link_trb_quirk(xhci)) {
256 next->link.control &= cpu_to_le32(~TRB_CHAIN);
257 next->link.control |= cpu_to_le32(chain);
7f84eef0 258 }
2251198b
MN
259 /* Give this link TRB to the hardware */
260 wmb();
261 next->link.control ^= cpu_to_le32(TRB_CYCLE);
262
263 /* Toggle the cycle bit after the last ring segment. */
d0c77d84 264 if (link_trb_toggles_cycle(next))
2251198b
MN
265 ring->cycle_state ^= 1;
266
7f84eef0
SS
267 ring->enq_seg = ring->enq_seg->next;
268 ring->enqueue = ring->enq_seg->trbs;
269 next = ring->enqueue;
c716e8a5
MN
270
271 if (link_trb_count++ > ring->num_segs) {
272 xhci_warn(xhci, "%s: Ring link TRB loop\n", __func__);
273 break;
274 }
7f84eef0 275 }
b2d6edbb
LB
276
277 trace_xhci_inc_enq(ring);
7f84eef0
SS
278}
279
2710f818
MN
280/*
281 * Return number of free normal TRBs from enqueue to dequeue pointer on ring.
282 * Not counting an assumed link TRB at end of each TRBS_PER_SEGMENT sized segment.
283 * Only for transfer and command rings where driver is the producer, not for
284 * event rings.
285 */
286static unsigned int xhci_num_trbs_free(struct xhci_hcd *xhci, struct xhci_ring *ring)
fe82f16a 287{
2710f818
MN
288 struct xhci_segment *enq_seg = ring->enq_seg;
289 union xhci_trb *enq = ring->enqueue;
fe82f16a 290 union xhci_trb *last_on_seg;
2710f818 291 unsigned int free = 0;
fe82f16a
MN
292 int i = 0;
293
2710f818
MN
294 /* Ring might be empty even if enq != deq if enq is left on a link trb */
295 if (trb_is_link(enq)) {
296 enq_seg = enq_seg->next;
297 enq = enq_seg->trbs;
298 }
299
300 /* Empty ring, common case, don't walk the segments */
301 if (enq == ring->dequeue)
302 return ring->num_segs * (TRBS_PER_SEGMENT - 1);
303
fe82f16a 304 do {
2710f818
MN
305 if (ring->deq_seg == enq_seg && ring->dequeue >= enq)
306 return free + (ring->dequeue - enq);
307 last_on_seg = &enq_seg->trbs[TRBS_PER_SEGMENT - 1];
308 free += last_on_seg - enq;
309 enq_seg = enq_seg->next;
310 enq = enq_seg->trbs;
311 } while (i++ <= ring->num_segs);
312
313 return free;
fe82f16a
MN
314}
315
7f84eef0 316/*
085deb16
AX
317 * Check to see if there's room to enqueue num_trbs on the ring and make sure
318 * enqueue pointer will not advance into dequeue segment. See rules above.
f5af638f 319 * return number of new segments needed to ensure this.
7f84eef0 320 */
f5af638f
MN
321
322static unsigned int xhci_ring_expansion_needed(struct xhci_hcd *xhci, struct xhci_ring *ring,
323 unsigned int num_trbs)
7f84eef0 324{
f5af638f
MN
325 struct xhci_segment *seg;
326 int trbs_past_seg;
327 int enq_used;
328 int new_segs;
329
330 enq_used = ring->enqueue - ring->enq_seg->trbs;
b008df60 331
f5af638f
MN
332 /* how many trbs will be queued past the enqueue segment? */
333 trbs_past_seg = enq_used + num_trbs - (TRBS_PER_SEGMENT - 1);
334
b234c70f
MN
335 /*
336 * Consider expanding the ring already if num_trbs fills the current
337 * segment (i.e. trbs_past_seg == 0), not only when num_trbs goes into
338 * the next segment. Avoids confusing full ring with special empty ring
339 * case below
340 */
341 if (trbs_past_seg < 0)
085deb16
AX
342 return 0;
343
f5af638f
MN
344 /* Empty ring special case, enqueue stuck on link trb while dequeue advanced */
345 if (trb_is_link(ring->enqueue) && ring->enq_seg->next->trbs == ring->dequeue)
346 return 0;
347
348 new_segs = 1 + (trbs_past_seg / (TRBS_PER_SEGMENT - 1));
349 seg = ring->enq_seg;
350
351 while (new_segs > 0) {
352 seg = seg->next;
353 if (seg == ring->deq_seg) {
354 xhci_dbg(xhci, "Ring expansion by %d segments needed\n",
355 new_segs);
356 xhci_dbg(xhci, "Adding %d trbs moves enq %d trbs into deq seg\n",
357 num_trbs, trbs_past_seg % TRBS_PER_SEGMENT);
358 return new_segs;
359 }
360 new_segs--;
085deb16
AX
361 }
362
f5af638f 363 return 0;
7f84eef0
SS
364}
365
7f84eef0 366/* Ring the host controller doorbell after placing a command on the ring */
23e3be11 367void xhci_ring_cmd_db(struct xhci_hcd *xhci)
7f84eef0 368{
c181bc5b
EF
369 if (!(xhci->cmd_ring_state & CMD_RING_STATE_RUNNING))
370 return;
371
7f84eef0 372 xhci_dbg(xhci, "// Ding dong!\n");
58b9d71a
MN
373
374 trace_xhci_ring_host_doorbell(0, DB_VALUE_HOST);
375
204b7793 376 writel(DB_VALUE_HOST, &xhci->dba->doorbell[0]);
7f84eef0 377 /* Flush PCI posted writes */
b0ba9720 378 readl(&xhci->dba->doorbell[0]);
7f84eef0
SS
379}
380
a769154c 381static bool xhci_mod_cmd_timer(struct xhci_hcd *xhci)
cb4d5ce5 382{
a769154c
HG
383 return mod_delayed_work(system_wq, &xhci->cmd_timer,
384 msecs_to_jiffies(xhci->current_cmd->timeout_ms));
cb4d5ce5
OH
385}
386
1c111b6c
OH
387static struct xhci_command *xhci_next_queued_cmd(struct xhci_hcd *xhci)
388{
389 return list_first_entry_or_null(&xhci->cmd_list, struct xhci_command,
390 cmd_list);
391}
392
393/*
394 * Turn all commands on command ring with status set to "aborted" to no-op trbs.
395 * If there are other commands waiting then restart the ring and kick the timer.
396 * This must be called with command ring stopped and xhci->lock held.
397 */
398static void xhci_handle_stopped_cmd_ring(struct xhci_hcd *xhci,
399 struct xhci_command *cur_cmd)
400{
401 struct xhci_command *i_cmd;
1c111b6c
OH
402
403 /* Turn all aborted commands in list to no-ops, then restart */
404 list_for_each_entry(i_cmd, &xhci->cmd_list, cmd_list) {
405
0b7c105a 406 if (i_cmd->status != COMP_COMMAND_ABORTED)
1c111b6c
OH
407 continue;
408
604d02a2 409 i_cmd->status = COMP_COMMAND_RING_STOPPED;
1c111b6c
OH
410
411 xhci_dbg(xhci, "Turn aborted command %p to no-op\n",
412 i_cmd->command_trb);
5278204c
MN
413
414 trb_to_noop(i_cmd->command_trb, TRB_CMD_NOOP);
1c111b6c
OH
415
416 /*
417 * caller waiting for completion is called when command
418 * completion event is received for these no-op commands
419 */
420 }
421
422 xhci->cmd_ring_state = CMD_RING_STATE_RUNNING;
423
424 /* ring command ring doorbell to restart the command ring */
425 if ((xhci->cmd_ring->dequeue != xhci->cmd_ring->enqueue) &&
426 !(xhci->xhc_state & XHCI_STATE_DYING)) {
427 xhci->current_cmd = cur_cmd;
a769154c 428 xhci_mod_cmd_timer(xhci);
1c111b6c
OH
429 xhci_ring_cmd_db(xhci);
430 }
431}
432
433/* Must be called with xhci->lock held, releases and aquires lock back */
434static int xhci_abort_cmd_ring(struct xhci_hcd *xhci, unsigned long flags)
b92cc66c 435{
09f736aa
MN
436 struct xhci_segment *new_seg = xhci->cmd_ring->deq_seg;
437 union xhci_trb *new_deq = xhci->cmd_ring->dequeue;
438 u64 crcr;
b92cc66c
EF
439 int ret;
440
441 xhci_dbg(xhci, "Abort command ring\n");
442
1c111b6c 443 reinit_completion(&xhci->cmd_ring_stop_completion);
3425aa03 444
ff0e50d3
PK
445 /*
446 * The control bits like command stop, abort are located in lower
09f736aa
MN
447 * dword of the command ring control register.
448 * Some controllers require all 64 bits to be written to abort the ring.
449 * Make sure the upper dword is valid, pointing to the next command,
450 * avoiding corrupting the command ring pointer in case the command ring
451 * is stopped by the time the upper dword is written.
ff0e50d3 452 */
09f736aa
MN
453 next_trb(xhci, NULL, &new_seg, &new_deq);
454 if (trb_is_link(new_deq))
455 next_trb(xhci, NULL, &new_seg, &new_deq);
456
457 crcr = xhci_trb_virt_to_dma(new_seg, new_deq);
458 xhci_write_64(xhci, crcr | CMD_RING_ABORT, &xhci->op_regs->cmd_ring);
b92cc66c 459
d9f11ba9
MN
460 /* Section 4.6.1.2 of xHCI 1.0 spec says software should also time the
461 * completion of the Command Abort operation. If CRR is not negated in 5
462 * seconds then driver handles it as if host died (-ENODEV).
463 * In the future we should distinguish between -ENODEV and -ETIMEDOUT
464 * and try to recover a -ETIMEDOUT with a host controller reset.
b92cc66c 465 */
6ccb83d6
UG
466 ret = xhci_handshake_check_state(xhci, &xhci->op_regs->cmd_ring,
467 CMD_RING_RUNNING, 0, 5 * 1000 * 1000,
468 XHCI_STATE_REMOVING);
b92cc66c 469 if (ret < 0) {
d9f11ba9 470 xhci_err(xhci, "Abort failed to stop command ring: %d\n", ret);
1cc6d861 471 xhci_halt(xhci);
d9f11ba9
MN
472 xhci_hc_died(xhci);
473 return ret;
1c111b6c
OH
474 }
475 /*
476 * Writing the CMD_RING_ABORT bit should cause a cmd completion event,
477 * however on some host hw the CMD_RING_RUNNING bit is correctly cleared
478 * but the completion event in never sent. Wait 2 secs (arbitrary
479 * number) to handle those cases after negation of CMD_RING_RUNNING.
480 */
481 spin_unlock_irqrestore(&xhci->lock, flags);
482 ret = wait_for_completion_timeout(&xhci->cmd_ring_stop_completion,
483 msecs_to_jiffies(2000));
484 spin_lock_irqsave(&xhci->lock, flags);
485 if (!ret) {
486 xhci_dbg(xhci, "No stop event for abort, ring start fail?\n");
487 xhci_cleanup_command_queue(xhci);
488 } else {
489 xhci_handle_stopped_cmd_ring(xhci, xhci_next_queued_cmd(xhci));
b92cc66c 490 }
b92cc66c
EF
491 return 0;
492}
493
be88fe4f 494void xhci_ring_ep_doorbell(struct xhci_hcd *xhci,
ae636747 495 unsigned int slot_id,
e9df17eb
SS
496 unsigned int ep_index,
497 unsigned int stream_id)
ae636747 498{
28ccd296 499 __le32 __iomem *db_addr = &xhci->dba->doorbell[slot_id];
50d64676
MW
500 struct xhci_virt_ep *ep = &xhci->devs[slot_id]->eps[ep_index];
501 unsigned int ep_state = ep->ep_state;
ae636747 502
ae636747 503 /* Don't ring the doorbell for this endpoint if there are pending
50d64676 504 * cancellations because we don't want to interrupt processing.
8df75f42
SS
505 * We don't want to restart any stream rings if there's a set dequeue
506 * pointer command pending because the device can choose to start any
507 * stream once the endpoint is on the HW schedule.
ae636747 508 */
9983a5fc 509 if ((ep_state & EP_STOP_CMD_PENDING) || (ep_state & SET_DEQ_PENDING) ||
ef513be0 510 (ep_state & EP_HALTED) || (ep_state & EP_CLEARING_TT))
50d64676 511 return;
58b9d71a
MN
512
513 trace_xhci_ring_ep_doorbell(slot_id, DB_VALUE(ep_index, stream_id));
514
204b7793 515 writel(DB_VALUE(ep_index, stream_id), db_addr);
b05dadb2
MN
516 /* flush the write */
517 readl(db_addr);
ae636747
SS
518}
519
e9df17eb
SS
520/* Ring the doorbell for any rings with pending URBs */
521static void ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
522 unsigned int slot_id,
523 unsigned int ep_index)
524{
525 unsigned int stream_id;
526 struct xhci_virt_ep *ep;
527
528 ep = &xhci->devs[slot_id]->eps[ep_index];
529
530 /* A ring has pending URBs if its TD list is not empty */
531 if (!(ep->ep_state & EP_HAS_STREAMS)) {
d66eaf9f 532 if (ep->ring && !(list_empty(&ep->ring->td_list)))
be88fe4f 533 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, 0);
e9df17eb
SS
534 return;
535 }
536
537 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
538 stream_id++) {
539 struct xhci_stream_info *stream_info = ep->stream_info;
540 if (!list_empty(&stream_info->stream_rings[stream_id]->td_list))
be88fe4f
AX
541 xhci_ring_ep_doorbell(xhci, slot_id, ep_index,
542 stream_id);
e9df17eb
SS
543 }
544}
545
ef513be0
JL
546void xhci_ring_doorbell_for_active_rings(struct xhci_hcd *xhci,
547 unsigned int slot_id,
548 unsigned int ep_index)
549{
550 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
551}
552
b1adc42d
MN
553static struct xhci_virt_ep *xhci_get_virt_ep(struct xhci_hcd *xhci,
554 unsigned int slot_id,
555 unsigned int ep_index)
556{
557 if (slot_id == 0 || slot_id >= MAX_HC_SLOTS) {
558 xhci_warn(xhci, "Invalid slot_id %u\n", slot_id);
559 return NULL;
560 }
561 if (ep_index >= EP_CTX_PER_DEV) {
562 xhci_warn(xhci, "Invalid endpoint index %u\n", ep_index);
563 return NULL;
564 }
565 if (!xhci->devs[slot_id]) {
566 xhci_warn(xhci, "No xhci virt device for slot_id %u\n", slot_id);
567 return NULL;
568 }
569
570 return &xhci->devs[slot_id]->eps[ep_index];
571}
572
42f2890a
MN
573static struct xhci_ring *xhci_virt_ep_to_ring(struct xhci_hcd *xhci,
574 struct xhci_virt_ep *ep,
575 unsigned int stream_id)
576{
577 /* common case, no streams */
578 if (!(ep->ep_state & EP_HAS_STREAMS))
579 return ep->ring;
580
581 if (!ep->stream_info)
582 return NULL;
583
584 if (stream_id == 0 || stream_id >= ep->stream_info->num_streams) {
585 xhci_warn(xhci, "Invalid stream_id %u request for slot_id %u ep_index %u\n",
586 stream_id, ep->vdev->slot_id, ep->ep_index);
587 return NULL;
588 }
589
590 return ep->stream_info->stream_rings[stream_id];
591}
592
75b040ec
AI
593/* Get the right ring for the given slot_id, ep_index and stream_id.
594 * If the endpoint supports streams, boundary check the URB's stream ID.
595 * If the endpoint doesn't support streams, return the singular endpoint ring.
596 */
597struct xhci_ring *xhci_triad_to_transfer_ring(struct xhci_hcd *xhci,
021bff91
SS
598 unsigned int slot_id, unsigned int ep_index,
599 unsigned int stream_id)
600{
601 struct xhci_virt_ep *ep;
602
b1adc42d
MN
603 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
604 if (!ep)
605 return NULL;
606
42f2890a 607 return xhci_virt_ep_to_ring(xhci, ep, stream_id);
021bff91
SS
608}
609
e6b20121
MN
610
611/*
612 * Get the hw dequeue pointer xHC stopped on, either directly from the
613 * endpoint context, or if streams are in use from the stream context.
614 * The returned hw_dequeue contains the lowest four bits with cycle state
615 * and possbile stream context type.
616 */
617static u64 xhci_get_hw_deq(struct xhci_hcd *xhci, struct xhci_virt_device *vdev,
618 unsigned int ep_index, unsigned int stream_id)
619{
620 struct xhci_ep_ctx *ep_ctx;
621 struct xhci_stream_ctx *st_ctx;
622 struct xhci_virt_ep *ep;
623
624 ep = &vdev->eps[ep_index];
625
626 if (ep->ep_state & EP_HAS_STREAMS) {
627 st_ctx = &ep->stream_info->stream_ctx_array[stream_id];
628 return le64_to_cpu(st_ctx->stream_ring);
629 }
630 ep_ctx = xhci_get_ep_ctx(xhci, vdev->out_ctx, ep_index);
631 return le64_to_cpu(ep_ctx->deq);
632}
633
d1dbfb94
MN
634static int xhci_move_dequeue_past_td(struct xhci_hcd *xhci,
635 unsigned int slot_id, unsigned int ep_index,
636 unsigned int stream_id, struct xhci_td *td)
637{
638 struct xhci_virt_device *dev = xhci->devs[slot_id];
639 struct xhci_virt_ep *ep = &dev->eps[ep_index];
640 struct xhci_ring *ep_ring;
641 struct xhci_command *cmd;
642 struct xhci_segment *new_seg;
643 union xhci_trb *new_deq;
644 int new_cycle;
645 dma_addr_t addr;
646 u64 hw_dequeue;
647 bool cycle_found = false;
648 bool td_last_trb_found = false;
649 u32 trb_sct = 0;
650 int ret;
651
652 ep_ring = xhci_triad_to_transfer_ring(xhci, slot_id,
653 ep_index, stream_id);
654 if (!ep_ring) {
655 xhci_warn(xhci, "WARN can't find new dequeue, invalid stream ID %u\n",
656 stream_id);
657 return -ENODEV;
658 }
659 /*
660 * A cancelled TD can complete with a stall if HW cached the trb.
661 * In this case driver can't find td, but if the ring is empty we
662 * can move the dequeue pointer to the current enqueue position.
663 * We shouldn't hit this anymore as cached cancelled TRBs are given back
664 * after clearing the cache, but be on the safe side and keep it anyway
665 */
666 if (!td) {
667 if (list_empty(&ep_ring->td_list)) {
668 new_seg = ep_ring->enq_seg;
669 new_deq = ep_ring->enqueue;
670 new_cycle = ep_ring->cycle_state;
671 xhci_dbg(xhci, "ep ring empty, Set new dequeue = enqueue");
672 goto deq_found;
673 } else {
674 xhci_warn(xhci, "Can't find new dequeue state, missing td\n");
675 return -EINVAL;
676 }
677 }
678
679 hw_dequeue = xhci_get_hw_deq(xhci, dev, ep_index, stream_id);
680 new_seg = ep_ring->deq_seg;
681 new_deq = ep_ring->dequeue;
5bef4b3c 682 new_cycle = hw_dequeue & 0x1;
d1dbfb94
MN
683
684 /*
685 * We want to find the pointer, segment and cycle state of the new trb
686 * (the one after current TD's last_trb). We know the cycle state at
687 * hw_dequeue, so walk the ring until both hw_dequeue and last_trb are
688 * found.
689 */
690 do {
691 if (!cycle_found && xhci_trb_virt_to_dma(new_seg, new_deq)
692 == (dma_addr_t)(hw_dequeue & ~0xf)) {
693 cycle_found = true;
694 if (td_last_trb_found)
695 break;
696 }
697 if (new_deq == td->last_trb)
698 td_last_trb_found = true;
699
700 if (cycle_found && trb_is_link(new_deq) &&
701 link_trb_toggles_cycle(new_deq))
702 new_cycle ^= 0x1;
703
704 next_trb(xhci, ep_ring, &new_seg, &new_deq);
705
706 /* Search wrapped around, bail out */
707 if (new_deq == ep->ring->dequeue) {
708 xhci_err(xhci, "Error: Failed finding new dequeue state\n");
709 return -EINVAL;
710 }
711
712 } while (!cycle_found || !td_last_trb_found);
713
714deq_found:
715
716 /* Don't update the ring cycle state for the producer (us). */
717 addr = xhci_trb_virt_to_dma(new_seg, new_deq);
718 if (addr == 0) {
719 xhci_warn(xhci, "Can't find dma of new dequeue ptr\n");
720 xhci_warn(xhci, "deq seg = %p, deq ptr = %p\n", new_seg, new_deq);
721 return -EINVAL;
722 }
723
724 if ((ep->ep_state & SET_DEQ_PENDING)) {
725 xhci_warn(xhci, "Set TR Deq already pending, don't submit for 0x%pad\n",
726 &addr);
727 return -EBUSY;
728 }
729
730 /* This function gets called from contexts where it cannot sleep */
731 cmd = xhci_alloc_command(xhci, false, GFP_ATOMIC);
732 if (!cmd) {
733 xhci_warn(xhci, "Can't alloc Set TR Deq cmd 0x%pad\n", &addr);
734 return -ENOMEM;
735 }
736
737 if (stream_id)
738 trb_sct = SCT_FOR_TRB(SCT_PRI_TR);
739 ret = queue_command(xhci, cmd,
740 lower_32_bits(addr) | trb_sct | new_cycle,
741 upper_32_bits(addr),
742 STREAM_ID_FOR_TRB(stream_id), SLOT_ID_FOR_TRB(slot_id) |
743 EP_ID_FOR_TRB(ep_index) | TRB_TYPE(TRB_SET_DEQ), false);
744 if (ret < 0) {
745 xhci_free_command(xhci, cmd);
746 return ret;
747 }
748 ep->queued_deq_seg = new_seg;
749 ep->queued_deq_ptr = new_deq;
750
751 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
752 "Set TR Deq ptr 0x%llx, cycle %u\n", addr, new_cycle);
753
754 /* Stop the TD queueing code from ringing the doorbell until
755 * this command completes. The HC won't set the dequeue pointer
756 * if the ring is running, and ringing the doorbell starts the
757 * ring running.
758 */
759 ep->ep_state |= SET_DEQ_PENDING;
760 xhci_ring_cmd_db(xhci);
761 return 0;
762}
763
522989a2
SS
764/* flip_cycle means flip the cycle bit of all but the first and last TRB.
765 * (The last TRB actually points to the ring enqueue pointer, which is not part
766 * of this TD.) This is used to remove partially enqueued isoc TDs from a ring.
767 */
23e3be11 768static void td_to_noop(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
0d58a1a0 769 struct xhci_td *td, bool flip_cycle)
ae636747 770{
0d58a1a0
MN
771 struct xhci_segment *seg = td->start_seg;
772 union xhci_trb *trb = td->first_trb;
773
774 while (1) {
ae1e3f07
MN
775 trb_to_noop(trb, TRB_TR_NOOP);
776
0d58a1a0
MN
777 /* flip cycle if asked to */
778 if (flip_cycle && trb != td->first_trb && trb != td->last_trb)
779 trb->generic.field[3] ^= cpu_to_le32(TRB_CYCLE);
780
781 if (trb == td->last_trb)
ae636747 782 break;
0d58a1a0
MN
783
784 next_trb(xhci, ep_ring, &seg, &trb);
ae636747
SS
785 }
786}
787
2a72126d
MN
788/*
789 * Must be called with xhci->lock held in interrupt context,
790 * releases and re-acquires xhci->lock
791 */
6f5165cf 792static void xhci_giveback_urb_in_irq(struct xhci_hcd *xhci,
2a72126d 793 struct xhci_td *cur_td, int status)
6f5165cf 794{
2a72126d
MN
795 struct urb *urb = cur_td->urb;
796 struct urb_priv *urb_priv = urb->hcpriv;
797 struct usb_hcd *hcd = bus_to_hcd(urb->dev->bus);
798
799 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS) {
800 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs--;
801 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
802 if (xhci->quirks & XHCI_AMD_PLL_FIX)
803 usb_amd_quirk_pll_enable();
c41136b0 804 }
8e51adcc 805 }
446b3141 806 xhci_urb_free_priv(urb_priv);
2a72126d 807 usb_hcd_unlink_urb_from_ep(hcd, urb);
5abdc2e6 808 trace_xhci_urb_giveback(urb);
7bc5d5af 809 usb_hcd_giveback_urb(hcd, urb, status);
446b3141
MN
810}
811
2d6d5769
WY
812static void xhci_unmap_td_bounce_buffer(struct xhci_hcd *xhci,
813 struct xhci_ring *ring, struct xhci_td *td)
f9c589e1 814{
41a43013 815 struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
f9c589e1
MN
816 struct xhci_segment *seg = td->bounce_seg;
817 struct urb *urb = td->urb;
597c56e3 818 size_t len;
f9c589e1 819
f45e2a02 820 if (!ring || !seg || !urb)
f9c589e1
MN
821 return;
822
823 if (usb_urb_dir_out(urb)) {
824 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
825 DMA_TO_DEVICE);
826 return;
827 }
828
f9c589e1
MN
829 dma_unmap_single(dev, seg->bounce_dma, ring->bounce_buf_len,
830 DMA_FROM_DEVICE);
597c56e3 831 /* for in tranfers we need to copy the data from bounce to sg */
d4a61063
MN
832 if (urb->num_sgs) {
833 len = sg_pcopy_from_buffer(urb->sg, urb->num_sgs, seg->bounce_buf,
834 seg->bounce_len, seg->bounce_offs);
835 if (len != seg->bounce_len)
836 xhci_warn(xhci, "WARN Wrong bounce buffer read length: %zu != %d\n",
837 len, seg->bounce_len);
838 } else {
839 memcpy(urb->transfer_buffer + seg->bounce_offs, seg->bounce_buf,
840 seg->bounce_len);
841 }
f9c589e1
MN
842 seg->bounce_len = 0;
843 seg->bounce_offs = 0;
844}
845
69eaf9e7 846static int xhci_td_cleanup(struct xhci_hcd *xhci, struct xhci_td *td,
a6ccd1fd 847 struct xhci_ring *ep_ring, int status)
69eaf9e7
MN
848{
849 struct urb *urb = NULL;
850
851 /* Clean up the endpoint's TD list */
852 urb = td->urb;
853
854 /* if a bounce buffer was used to align this td then unmap it */
855 xhci_unmap_td_bounce_buffer(xhci, ep_ring, td);
856
857 /* Do one last check of the actual transfer length.
858 * If the host controller said we transferred more data than the buffer
859 * length, urb->actual_length will be a very big number (since it's
860 * unsigned). Play it safe and say we didn't transfer anything.
861 */
862 if (urb->actual_length > urb->transfer_buffer_length) {
863 xhci_warn(xhci, "URB req %u and actual %u transfer length mismatch\n",
864 urb->transfer_buffer_length, urb->actual_length);
865 urb->actual_length = 0;
a6ccd1fd 866 status = 0;
69eaf9e7 867 }
e1a29839
MN
868 /* TD might be removed from td_list if we are giving back a cancelled URB */
869 if (!list_empty(&td->td_list))
870 list_del_init(&td->td_list);
871 /* Giving back a cancelled URB, or if a slated TD completed anyway */
69eaf9e7
MN
872 if (!list_empty(&td->cancelled_td_list))
873 list_del_init(&td->cancelled_td_list);
874
875 inc_td_cnt(urb);
876 /* Giveback the urb when all the tds are completed */
877 if (last_td_in_urb(td)) {
878 if ((urb->actual_length != urb->transfer_buffer_length &&
879 (urb->transfer_flags & URB_SHORT_NOT_OK)) ||
a6ccd1fd 880 (status != 0 && !usb_endpoint_xfer_isoc(&urb->ep->desc)))
69eaf9e7
MN
881 xhci_dbg(xhci, "Giveback URB %p, len = %d, expected = %d, status = %d\n",
882 urb, urb->actual_length,
a6ccd1fd 883 urb->transfer_buffer_length, status);
69eaf9e7
MN
884
885 /* set isoc urb status to 0 just as EHCI, UHCI, and OHCI */
886 if (usb_pipetype(urb->pipe) == PIPE_ISOCHRONOUS)
a6ccd1fd
MN
887 status = 0;
888 xhci_giveback_urb_in_irq(xhci, td, status);
69eaf9e7
MN
889 }
890
891 return 0;
892}
893
674f8438
MN
894
895/* Complete the cancelled URBs we unlinked from td_list. */
896static void xhci_giveback_invalidated_tds(struct xhci_virt_ep *ep)
897{
898 struct xhci_ring *ring;
899 struct xhci_td *td, *tmp_td;
900
901 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list,
902 cancelled_td_list) {
903
674f8438
MN
904 ring = xhci_urb_to_transfer_ring(ep->xhci, td->urb);
905
0d9b9f53
MN
906 if (td->cancel_status == TD_CLEARED) {
907 xhci_dbg(ep->xhci, "%s: Giveback cancelled URB %p TD\n",
908 __func__, td->urb);
a80c203c 909 xhci_td_cleanup(ep->xhci, td, ring, td->status);
0d9b9f53
MN
910 } else {
911 xhci_dbg(ep->xhci, "%s: Keep cancelled URB %p TD as cancel_status is %d\n",
912 __func__, td->urb, td->cancel_status);
913 }
674f8438
MN
914 if (ep->xhci->xhc_state & XHCI_STATE_DYING)
915 return;
916 }
917}
918
d8ac9500
MN
919static int xhci_reset_halted_ep(struct xhci_hcd *xhci, unsigned int slot_id,
920 unsigned int ep_index, enum xhci_ep_reset_type reset_type)
921{
922 struct xhci_command *command;
923 int ret = 0;
924
925 command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
926 if (!command) {
927 ret = -ENOMEM;
928 goto done;
929 }
930
0d9b9f53
MN
931 xhci_dbg(xhci, "%s-reset ep %u, slot %u\n",
932 (reset_type == EP_HARD_RESET) ? "Hard" : "Soft",
933 ep_index, slot_id);
934
d8ac9500
MN
935 ret = xhci_queue_reset_ep(xhci, command, slot_id, ep_index, reset_type);
936done:
937 if (ret)
938 xhci_err(xhci, "ERROR queuing reset endpoint for slot %d ep_index %d, %d\n",
939 slot_id, ep_index, ret);
940 return ret;
941}
942
9b6a126a 943static int xhci_handle_halted_endpoint(struct xhci_hcd *xhci,
7428a253 944 struct xhci_virt_ep *ep,
7c6c334e
MN
945 struct xhci_td *td,
946 enum xhci_ep_reset_type reset_type)
947{
948 unsigned int slot_id = ep->vdev->slot_id;
949 int err;
950
951 /*
952 * Avoid resetting endpoint if link is inactive. Can cause host hang.
953 * Device will be reset soon to recover the link so don't do anything
954 */
955 if (ep->vdev->flags & VDEV_PORT_ERROR)
9b6a126a 956 return -ENODEV;
7c6c334e 957
674f8438
MN
958 /* add td to cancelled list and let reset ep handler take care of it */
959 if (reset_type == EP_HARD_RESET) {
960 ep->ep_state |= EP_HARD_CLEAR_TOGGLE;
961 if (td && list_empty(&td->cancelled_td_list)) {
962 list_add_tail(&td->cancelled_td_list, &ep->cancelled_td_list);
963 td->cancel_status = TD_HALTED;
964 }
965 }
966
51ee4a84 967 if (ep->ep_state & EP_HALTED) {
0d9b9f53
MN
968 xhci_dbg(xhci, "Reset ep command for ep_index %d already pending\n",
969 ep->ep_index);
9b6a126a 970 return 0;
51ee4a84
MN
971 }
972
7c6c334e
MN
973 err = xhci_reset_halted_ep(xhci, slot_id, ep->ep_index, reset_type);
974 if (err)
9b6a126a 975 return err;
7c6c334e 976
51ee4a84
MN
977 ep->ep_state |= EP_HALTED;
978
7c6c334e 979 xhci_ring_cmd_db(xhci);
9b6a126a
MN
980
981 return 0;
7c6c334e
MN
982}
983
4db35692
MN
984/*
985 * Fix up the ep ring first, so HW stops executing cancelled TDs.
986 * We have the xHCI lock, so nothing can modify this list until we drop it.
987 * We're also in the event handler, so we can't get re-interrupted if another
988 * Stop Endpoint command completes.
674f8438
MN
989 *
990 * only call this when ring is not in a running state
4db35692
MN
991 */
992
674f8438 993static int xhci_invalidate_cancelled_tds(struct xhci_virt_ep *ep)
4db35692
MN
994{
995 struct xhci_hcd *xhci;
996 struct xhci_td *td = NULL;
997 struct xhci_td *tmp_td = NULL;
674f8438 998 struct xhci_td *cached_td = NULL;
4db35692
MN
999 struct xhci_ring *ring;
1000 u64 hw_deq;
674f8438 1001 unsigned int slot_id = ep->vdev->slot_id;
d1dbfb94 1002 int err;
4db35692
MN
1003
1004 xhci = ep->xhci;
1005
1006 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list, cancelled_td_list) {
1007 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
0d9b9f53
MN
1008 "Removing canceled TD starting at 0x%llx (dma) in stream %u URB %p",
1009 (unsigned long long)xhci_trb_virt_to_dma(
1010 td->start_seg, td->first_trb),
1011 td->urb->stream_id, td->urb);
4db35692
MN
1012 list_del_init(&td->td_list);
1013 ring = xhci_urb_to_transfer_ring(xhci, td->urb);
1014 if (!ring) {
1015 xhci_warn(xhci, "WARN Cancelled URB %p has invalid stream ID %u.\n",
1016 td->urb, td->urb->stream_id);
1017 continue;
1018 }
1019 /*
a7f2e927 1020 * If a ring stopped on the TD we need to cancel then we have to
4db35692 1021 * move the xHC endpoint ring dequeue pointer past this TD.
a7f2e927
MN
1022 * Rings halted due to STALL may show hw_deq is past the stalled
1023 * TD, but still require a set TR Deq command to flush xHC cache.
4db35692
MN
1024 */
1025 hw_deq = xhci_get_hw_deq(xhci, ep->vdev, ep->ep_index,
1026 td->urb->stream_id);
1027 hw_deq &= ~0xf;
1028
94f33914
MN
1029 if (td->cancel_status == TD_HALTED ||
1030 trb_in_td(xhci, td->start_seg, td->first_trb, td->last_trb, hw_deq, false)) {
674f8438
MN
1031 switch (td->cancel_status) {
1032 case TD_CLEARED: /* TD is already no-op */
1033 case TD_CLEARING_CACHE: /* set TR deq command already queued */
1034 break;
1035 case TD_DIRTY: /* TD is cached, clear it */
1036 case TD_HALTED:
94f33914
MN
1037 td->cancel_status = TD_CLEARING_CACHE;
1038 if (cached_td)
1039 /* FIXME stream case, several stopped rings */
1040 xhci_dbg(xhci,
1041 "Move dq past stream %u URB %p instead of stream %u URB %p\n",
1042 td->urb->stream_id, td->urb,
1043 cached_td->urb->stream_id, cached_td->urb);
674f8438
MN
1044 cached_td = td;
1045 break;
1046 }
4db35692
MN
1047 } else {
1048 td_to_noop(xhci, ring, td, false);
674f8438 1049 td->cancel_status = TD_CLEARED;
4db35692 1050 }
674f8438 1051 }
d1dbfb94 1052
94f33914
MN
1053 /* If there's no need to move the dequeue pointer then we're done */
1054 if (!cached_td)
1055 return 0;
1056
1057 err = xhci_move_dequeue_past_td(xhci, slot_id, ep->ep_index,
1058 cached_td->urb->stream_id,
1059 cached_td);
1060 if (err) {
1061 /* Failed to move past cached td, just set cached TDs to no-op */
1062 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list, cancelled_td_list) {
1063 if (td->cancel_status != TD_CLEARING_CACHE)
1064 continue;
1065 xhci_dbg(xhci, "Failed to clear cancelled cached URB %p, mark clear anyway\n",
1066 td->urb);
1067 td_to_noop(xhci, ring, td, false);
1068 td->cancel_status = TD_CLEARED;
d1dbfb94 1069 }
4db35692
MN
1070 }
1071 return 0;
1072}
1073
9ebf3000
MN
1074/*
1075 * Returns the TD the endpoint ring halted on.
1076 * Only call for non-running rings without streams.
1077 */
1078static struct xhci_td *find_halted_td(struct xhci_virt_ep *ep)
1079{
1080 struct xhci_td *td;
1081 u64 hw_deq;
1082
1083 if (!list_empty(&ep->ring->td_list)) { /* Not streams compatible */
1084 hw_deq = xhci_get_hw_deq(ep->xhci, ep->vdev, ep->ep_index, 0);
1085 hw_deq &= ~0xf;
1086 td = list_first_entry(&ep->ring->td_list, struct xhci_td, td_list);
1087 if (trb_in_td(ep->xhci, td->start_seg, td->first_trb,
1088 td->last_trb, hw_deq, false))
1089 return td;
1090 }
1091 return NULL;
1092}
1093
ae636747
SS
1094/*
1095 * When we get a command completion for a Stop Endpoint Command, we need to
1096 * unlink any cancelled TDs from the ring. There are two ways to do that:
1097 *
1098 * 1. If the HW was in the middle of processing the TD that needs to be
1099 * cancelled, then we must move the ring's dequeue pointer past the last TRB
1100 * in the TD with a Set Dequeue Pointer Command.
1101 * 2. Otherwise, we turn all the TRBs in the TD into No-op TRBs (with the chain
1102 * bit cleared) so that the HW will skip over them.
1103 */
b8200c94 1104static void xhci_handle_cmd_stop_ep(struct xhci_hcd *xhci, int slot_id,
9ebf3000 1105 union xhci_trb *trb, u32 comp_code)
ae636747 1106{
ae636747 1107 unsigned int ep_index;
63a0d9ab 1108 struct xhci_virt_ep *ep;
19a7d0d6 1109 struct xhci_ep_ctx *ep_ctx;
9ebf3000
MN
1110 struct xhci_td *td = NULL;
1111 enum xhci_ep_reset_type reset_type;
1174d449 1112 struct xhci_command *command;
9b6a126a 1113 int err;
ae636747 1114
bc752bde 1115 if (unlikely(TRB_TO_SUSPEND_PORT(le32_to_cpu(trb->generic.field[3])))) {
9ea1833e 1116 if (!xhci->devs[slot_id])
674f8438
MN
1117 xhci_warn(xhci, "Stop endpoint command completion for disabled slot %u\n",
1118 slot_id);
be88fe4f
AX
1119 return;
1120 }
1121
28ccd296 1122 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
b1adc42d
MN
1123 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1124 if (!ep)
1125 return;
1126
674f8438 1127 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
ae636747 1128
674f8438 1129 trace_xhci_handle_cmd_stop_ep(ep_ctx);
04861f83 1130
9ebf3000
MN
1131 if (comp_code == COMP_CONTEXT_STATE_ERROR) {
1132 /*
1133 * If stop endpoint command raced with a halting endpoint we need to
1134 * reset the host side endpoint first.
1135 * If the TD we halted on isn't cancelled the TD should be given back
1136 * with a proper error code, and the ring dequeue moved past the TD.
1137 * If streams case we can't find hw_deq, or the TD we halted on so do a
1138 * soft reset.
1139 *
1140 * Proper error code is unknown here, it would be -EPIPE if device side
1141 * of enadpoit halted (aka STALL), and -EPROTO if not (transaction error)
1142 * We use -EPROTO, if device is stalled it should return a stall error on
1143 * next transfer, which then will return -EPIPE, and device side stall is
1144 * noted and cleared by class driver.
1145 */
1146 switch (GET_EP_CTX_STATE(ep_ctx)) {
1147 case EP_STATE_HALTED:
1148 xhci_dbg(xhci, "Stop ep completion raced with stall, reset ep\n");
1149 if (ep->ep_state & EP_HAS_STREAMS) {
1150 reset_type = EP_SOFT_RESET;
1151 } else {
1152 reset_type = EP_HARD_RESET;
1153 td = find_halted_td(ep);
1154 if (td)
1155 td->status = -EPROTO;
1156 }
1157 /* reset ep, reset handler cleans up cancelled tds */
7428a253 1158 err = xhci_handle_halted_endpoint(xhci, ep, td, reset_type);
9b6a126a
MN
1159 if (err)
1160 break;
25355e04 1161 ep->ep_state &= ~EP_STOP_CMD_PENDING;
1174d449 1162 return;
fd9d55d1
MP
1163 case EP_STATE_STOPPED:
1164 /*
1165 * NEC uPD720200 sometimes sets this state and fails with
1166 * Context Error while continuing to process TRBs.
1167 * Be conservative and trust EP_CTX_STATE on other chips.
1168 */
1169 if (!(xhci->quirks & XHCI_NEC_HOST))
1170 break;
1171 fallthrough;
1174d449
MN
1172 case EP_STATE_RUNNING:
1173 /* Race, HW handled stop ep cmd before ep was running */
0d9b9f53
MN
1174 xhci_dbg(xhci, "Stop ep completion ctx error, ep is running\n");
1175
1174d449 1176 command = xhci_alloc_command(xhci, false, GFP_ATOMIC);
25355e04
MN
1177 if (!command) {
1178 ep->ep_state &= ~EP_STOP_CMD_PENDING;
1179 return;
1180 }
1174d449
MN
1181 xhci_queue_stop_endpoint(xhci, command, slot_id, ep_index, 0);
1182 xhci_ring_cmd_db(xhci);
1183
9ebf3000
MN
1184 return;
1185 default:
1186 break;
1187 }
1188 }
25355e04 1189
674f8438
MN
1190 /* will queue a set TR deq if stopped on a cancelled, uncleared TD */
1191 xhci_invalidate_cancelled_tds(ep);
25355e04 1192 ep->ep_state &= ~EP_STOP_CMD_PENDING;
ae636747 1193
674f8438
MN
1194 /* Otherwise ring the doorbell(s) to restart queued transfers */
1195 xhci_giveback_invalidated_tds(ep);
1196 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747
SS
1197}
1198
50e8725e
SS
1199static void xhci_kill_ring_urbs(struct xhci_hcd *xhci, struct xhci_ring *ring)
1200{
1201 struct xhci_td *cur_td;
a54cfae3 1202 struct xhci_td *tmp;
50e8725e 1203
a54cfae3 1204 list_for_each_entry_safe(cur_td, tmp, &ring->td_list, td_list) {
50e8725e 1205 list_del_init(&cur_td->td_list);
a54cfae3 1206
50e8725e
SS
1207 if (!list_empty(&cur_td->cancelled_td_list))
1208 list_del_init(&cur_td->cancelled_td_list);
f9c589e1 1209
a60f2f2f 1210 xhci_unmap_td_bounce_buffer(xhci, ring, cur_td);
2a72126d
MN
1211
1212 inc_td_cnt(cur_td->urb);
1213 if (last_td_in_urb(cur_td))
1214 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
50e8725e
SS
1215 }
1216}
1217
1218static void xhci_kill_endpoint_urbs(struct xhci_hcd *xhci,
1219 int slot_id, int ep_index)
1220{
1221 struct xhci_td *cur_td;
a54cfae3 1222 struct xhci_td *tmp;
50e8725e
SS
1223 struct xhci_virt_ep *ep;
1224 struct xhci_ring *ring;
1225
e8fb5bc7
JH
1226 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1227 if (!ep)
1228 return;
1229
21d0e51b
SS
1230 if ((ep->ep_state & EP_HAS_STREAMS) ||
1231 (ep->ep_state & EP_GETTING_NO_STREAMS)) {
1232 int stream_id;
1233
4b895868 1234 for (stream_id = 1; stream_id < ep->stream_info->num_streams;
21d0e51b 1235 stream_id++) {
4b895868
MN
1236 ring = ep->stream_info->stream_rings[stream_id];
1237 if (!ring)
1238 continue;
1239
21d0e51b
SS
1240 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1241 "Killing URBs for slot ID %u, ep index %u, stream %u",
4b895868
MN
1242 slot_id, ep_index, stream_id);
1243 xhci_kill_ring_urbs(xhci, ring);
21d0e51b
SS
1244 }
1245 } else {
1246 ring = ep->ring;
1247 if (!ring)
1248 return;
1249 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1250 "Killing URBs for slot ID %u, ep index %u",
1251 slot_id, ep_index);
1252 xhci_kill_ring_urbs(xhci, ring);
1253 }
2a72126d 1254
a54cfae3
FB
1255 list_for_each_entry_safe(cur_td, tmp, &ep->cancelled_td_list,
1256 cancelled_td_list) {
1257 list_del_init(&cur_td->cancelled_td_list);
2a72126d 1258 inc_td_cnt(cur_td->urb);
a54cfae3 1259
2a72126d
MN
1260 if (last_td_in_urb(cur_td))
1261 xhci_giveback_urb_in_irq(xhci, cur_td, -ESHUTDOWN);
50e8725e
SS
1262 }
1263}
1264
d9f11ba9
MN
1265/*
1266 * host controller died, register read returns 0xffffffff
1267 * Complete pending commands, mark them ABORTED.
1268 * URBs need to be given back as usb core might be waiting with device locks
1269 * held for the URBs to finish during device disconnect, blocking host remove.
1270 *
1271 * Call with xhci->lock held.
1272 * lock is relased and re-acquired while giving back urb.
1273 */
1274void xhci_hc_died(struct xhci_hcd *xhci)
1275{
1276 int i, j;
1277
1278 if (xhci->xhc_state & XHCI_STATE_DYING)
1279 return;
1280
1281 xhci_err(xhci, "xHCI host controller not responding, assume dead\n");
1282 xhci->xhc_state |= XHCI_STATE_DYING;
1283
1284 xhci_cleanup_command_queue(xhci);
1285
1286 /* return any pending urbs, remove may be waiting for them */
1287 for (i = 0; i <= HCS_MAX_SLOTS(xhci->hcs_params1); i++) {
1288 if (!xhci->devs[i])
1289 continue;
1290 for (j = 0; j < 31; j++)
1291 xhci_kill_endpoint_urbs(xhci, i, j);
1292 }
1293
1294 /* inform usb core hc died if PCI remove isn't already handling it */
1295 if (!(xhci->xhc_state & XHCI_STATE_REMOVING))
1296 usb_hc_died(xhci_to_hcd(xhci));
1297}
1298
b008df60
AX
1299static void update_ring_for_set_deq_completion(struct xhci_hcd *xhci,
1300 struct xhci_virt_device *dev,
1301 struct xhci_ring *ep_ring,
1302 unsigned int ep_index)
1303{
1304 union xhci_trb *dequeue_temp;
b008df60 1305
b008df60
AX
1306 dequeue_temp = ep_ring->dequeue;
1307
0d9f78a9
SS
1308 /* If we get two back-to-back stalls, and the first stalled transfer
1309 * ends just before a link TRB, the dequeue pointer will be left on
1310 * the link TRB by the code in the while loop. So we have to update
1311 * the dequeue pointer one segment further, or we'll jump off
1312 * the segment into la-la-land.
1313 */
2d98ef40 1314 if (trb_is_link(ep_ring->dequeue)) {
0d9f78a9
SS
1315 ep_ring->deq_seg = ep_ring->deq_seg->next;
1316 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1317 }
1318
b008df60
AX
1319 while (ep_ring->dequeue != dev->eps[ep_index].queued_deq_ptr) {
1320 /* We have more usable TRBs */
b008df60 1321 ep_ring->dequeue++;
2d98ef40 1322 if (trb_is_link(ep_ring->dequeue)) {
b008df60
AX
1323 if (ep_ring->dequeue ==
1324 dev->eps[ep_index].queued_deq_ptr)
1325 break;
1326 ep_ring->deq_seg = ep_ring->deq_seg->next;
1327 ep_ring->dequeue = ep_ring->deq_seg->trbs;
1328 }
1329 if (ep_ring->dequeue == dequeue_temp) {
2710f818 1330 xhci_dbg(xhci, "Unable to find new dequeue pointer\n");
b008df60
AX
1331 break;
1332 }
1333 }
b008df60
AX
1334}
1335
ae636747
SS
1336/*
1337 * When we get a completion for a Set Transfer Ring Dequeue Pointer command,
1338 * we need to clear the set deq pending flag in the endpoint ring state, so that
1339 * the TD queueing code can ring the doorbell again. We also need to ring the
1340 * endpoint doorbell to restart the ring, but only if there aren't more
1341 * cancellations pending.
1342 */
b8200c94 1343static void xhci_handle_cmd_set_deq(struct xhci_hcd *xhci, int slot_id,
c69a0597 1344 union xhci_trb *trb, u32 cmd_comp_code)
ae636747 1345{
ae636747 1346 unsigned int ep_index;
e9df17eb 1347 unsigned int stream_id;
ae636747 1348 struct xhci_ring *ep_ring;
9aad95e2 1349 struct xhci_virt_ep *ep;
d115b048
JY
1350 struct xhci_ep_ctx *ep_ctx;
1351 struct xhci_slot_ctx *slot_ctx;
674f8438 1352 struct xhci_td *td, *tmp_td;
ae636747 1353
28ccd296
ME
1354 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
1355 stream_id = TRB_TO_STREAM_ID(le32_to_cpu(trb->generic.field[2]));
b1adc42d
MN
1356 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1357 if (!ep)
1358 return;
e9df17eb 1359
42f2890a 1360 ep_ring = xhci_virt_ep_to_ring(xhci, ep, stream_id);
e9df17eb 1361 if (!ep_ring) {
e587b8b2 1362 xhci_warn(xhci, "WARN Set TR deq ptr command for freed stream ID %u\n",
e9df17eb
SS
1363 stream_id);
1364 /* XXX: Harmless??? */
0d4976ec 1365 goto cleanup;
e9df17eb
SS
1366 }
1367
b1adc42d
MN
1368 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
1369 slot_ctx = xhci_get_slot_ctx(xhci, ep->vdev->out_ctx);
19a7d0d6
FB
1370 trace_xhci_handle_cmd_set_deq(slot_ctx);
1371 trace_xhci_handle_cmd_set_deq_ep(ep_ctx);
ae636747 1372
c69a0597 1373 if (cmd_comp_code != COMP_SUCCESS) {
ae636747
SS
1374 unsigned int ep_state;
1375 unsigned int slot_state;
1376
c69a0597 1377 switch (cmd_comp_code) {
0b7c105a 1378 case COMP_TRB_ERROR:
e587b8b2 1379 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd invalid because of stream ID configuration\n");
ae636747 1380 break;
0b7c105a 1381 case COMP_CONTEXT_STATE_ERROR:
e587b8b2 1382 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed due to incorrect slot or ep state.\n");
5071e6b2 1383 ep_state = GET_EP_CTX_STATE(ep_ctx);
28ccd296 1384 slot_state = le32_to_cpu(slot_ctx->dev_state);
ae636747 1385 slot_state = GET_SLOT_STATE(slot_state);
aa50b290
XR
1386 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
1387 "Slot state = %u, EP state = %u",
ae636747
SS
1388 slot_state, ep_state);
1389 break;
0b7c105a 1390 case COMP_SLOT_NOT_ENABLED_ERROR:
e587b8b2
ON
1391 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd failed because slot %u was not enabled.\n",
1392 slot_id);
ae636747
SS
1393 break;
1394 default:
e587b8b2
ON
1395 xhci_warn(xhci, "WARN Set TR Deq Ptr cmd with unknown completion code of %u.\n",
1396 cmd_comp_code);
ae636747
SS
1397 break;
1398 }
1399 /* OK what do we do now? The endpoint state is hosed, and we
1400 * should never get to this point if the synchronization between
1401 * queueing, and endpoint state are correct. This might happen
1402 * if the device gets disconnected after we've finished
1403 * cancelling URBs, which might not be an error...
1404 */
1405 } else {
9aad95e2
HG
1406 u64 deq;
1407 /* 4.6.10 deq ptr is written to the stream ctx for streams */
1408 if (ep->ep_state & EP_HAS_STREAMS) {
1409 struct xhci_stream_ctx *ctx =
1410 &ep->stream_info->stream_ctx_array[stream_id];
1411 deq = le64_to_cpu(ctx->stream_ring) & SCTX_DEQ_MASK;
1412 } else {
1413 deq = le64_to_cpu(ep_ctx->deq) & ~EP_CTX_CYCLE_MASK;
1414 }
aa50b290 1415 xhci_dbg_trace(xhci, trace_xhci_dbg_cancel_urb,
9aad95e2
HG
1416 "Successful Set TR Deq Ptr cmd, deq = @%08llx", deq);
1417 if (xhci_trb_virt_to_dma(ep->queued_deq_seg,
1418 ep->queued_deq_ptr) == deq) {
bf161e85
SS
1419 /* Update the ring's dequeue segment and dequeue pointer
1420 * to reflect the new position.
1421 */
b1adc42d 1422 update_ring_for_set_deq_completion(xhci, ep->vdev,
b008df60 1423 ep_ring, ep_index);
bf161e85 1424 } else {
e587b8b2 1425 xhci_warn(xhci, "Mismatch between completed Set TR Deq Ptr command & xHCI internal state.\n");
bf161e85 1426 xhci_warn(xhci, "ep deq seg = %p, deq ptr = %p\n",
9aad95e2 1427 ep->queued_deq_seg, ep->queued_deq_ptr);
bf161e85 1428 }
ae636747 1429 }
674f8438
MN
1430 /* HW cached TDs cleared from cache, give them back */
1431 list_for_each_entry_safe(td, tmp_td, &ep->cancelled_td_list,
1432 cancelled_td_list) {
1433 ep_ring = xhci_urb_to_transfer_ring(ep->xhci, td->urb);
1434 if (td->cancel_status == TD_CLEARING_CACHE) {
1435 td->cancel_status = TD_CLEARED;
0d9b9f53
MN
1436 xhci_dbg(ep->xhci, "%s: Giveback cancelled URB %p TD\n",
1437 __func__, td->urb);
674f8438 1438 xhci_td_cleanup(ep->xhci, td, ep_ring, td->status);
0d9b9f53
MN
1439 } else {
1440 xhci_dbg(ep->xhci, "%s: Keep cancelled URB %p TD as cancel_status is %d\n",
1441 __func__, td->urb, td->cancel_status);
674f8438
MN
1442 }
1443 }
0d4976ec 1444cleanup:
b1adc42d
MN
1445 ep->ep_state &= ~SET_DEQ_PENDING;
1446 ep->queued_deq_seg = NULL;
1447 ep->queued_deq_ptr = NULL;
e9df17eb
SS
1448 /* Restart any rings with pending URBs */
1449 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
ae636747
SS
1450}
1451
b8200c94 1452static void xhci_handle_cmd_reset_ep(struct xhci_hcd *xhci, int slot_id,
c69a0597 1453 union xhci_trb *trb, u32 cmd_comp_code)
a1587d97 1454{
b1adc42d 1455 struct xhci_virt_ep *ep;
19a7d0d6 1456 struct xhci_ep_ctx *ep_ctx;
a1587d97
SS
1457 unsigned int ep_index;
1458
28ccd296 1459 ep_index = TRB_TO_EP_INDEX(le32_to_cpu(trb->generic.field[3]));
b1adc42d
MN
1460 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
1461 if (!ep)
1462 return;
1463
1464 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
19a7d0d6
FB
1465 trace_xhci_handle_cmd_reset_ep(ep_ctx);
1466
a1587d97
SS
1467 /* This command will only fail if the endpoint wasn't halted,
1468 * but we don't care.
1469 */
a0254324 1470 xhci_dbg_trace(xhci, trace_xhci_dbg_reset_ep,
c69a0597 1471 "Ignoring reset ep completion code of %u", cmd_comp_code);
a1587d97 1472
674f8438
MN
1473 /* Cleanup cancelled TDs as ep is stopped. May queue a Set TR Deq cmd */
1474 xhci_invalidate_cancelled_tds(ep);
74e0b564 1475
674f8438
MN
1476 /* Clear our internal halted state */
1477 ep->ep_state &= ~EP_HALTED;
74e0b564 1478
674f8438 1479 xhci_giveback_invalidated_tds(ep);
f8f80be5
MN
1480
1481 /* if this was a soft reset, then restart */
1482 if ((le32_to_cpu(trb->generic.field[3])) & TRB_TSP)
1483 ring_doorbell_for_active_rings(xhci, slot_id, ep_index);
a1587d97 1484}
ae636747 1485
b244b431 1486static void xhci_handle_cmd_enable_slot(struct xhci_hcd *xhci, int slot_id,
c2d3d49b 1487 struct xhci_command *command, u32 cmd_comp_code)
b244b431
XR
1488{
1489 if (cmd_comp_code == COMP_SUCCESS)
c2d3d49b 1490 command->slot_id = slot_id;
b244b431 1491 else
c2d3d49b 1492 command->slot_id = 0;
b244b431
XR
1493}
1494
6c02dd14
XR
1495static void xhci_handle_cmd_disable_slot(struct xhci_hcd *xhci, int slot_id)
1496{
1497 struct xhci_virt_device *virt_dev;
19a7d0d6 1498 struct xhci_slot_ctx *slot_ctx;
6c02dd14
XR
1499
1500 virt_dev = xhci->devs[slot_id];
1501 if (!virt_dev)
1502 return;
19a7d0d6
FB
1503
1504 slot_ctx = xhci_get_slot_ctx(xhci, virt_dev->out_ctx);
1505 trace_xhci_handle_cmd_disable_slot(slot_ctx);
1506
6c02dd14
XR
1507 if (xhci->quirks & XHCI_EP_LIMIT_QUIRK)
1508 /* Delete default control endpoint resources */
1509 xhci_free_device_endpoint_resources(xhci, virt_dev, true);
6c02dd14
XR
1510}
1511
6ed46d33 1512static void xhci_handle_cmd_config_ep(struct xhci_hcd *xhci, int slot_id,
a1810307 1513 u32 cmd_comp_code)
6ed46d33
XR
1514{
1515 struct xhci_virt_device *virt_dev;
1516 struct xhci_input_control_ctx *ctrl_ctx;
19a7d0d6 1517 struct xhci_ep_ctx *ep_ctx;
6ed46d33 1518 unsigned int ep_index;
15ad5b61 1519 u32 add_flags;
6ed46d33 1520
6ed46d33 1521 /*
15ad5b61
MN
1522 * Configure endpoint commands can come from the USB core configuration
1523 * or alt setting changes, or when streams were being configured.
6ed46d33 1524 */
15ad5b61 1525
9ea1833e 1526 virt_dev = xhci->devs[slot_id];
03ed579d
MN
1527 if (!virt_dev)
1528 return;
4daf9df5 1529 ctrl_ctx = xhci_get_input_control_ctx(virt_dev->in_ctx);
6ed46d33
XR
1530 if (!ctrl_ctx) {
1531 xhci_warn(xhci, "Could not get input context, bad type.\n");
1532 return;
1533 }
1534
1535 add_flags = le32_to_cpu(ctrl_ctx->add_flags);
15ad5b61 1536
6ed46d33
XR
1537 /* Input ctx add_flags are the endpoint index plus one */
1538 ep_index = xhci_last_valid_endpoint(add_flags) - 1;
1539
19a7d0d6
FB
1540 ep_ctx = xhci_get_ep_ctx(xhci, virt_dev->out_ctx, ep_index);
1541 trace_xhci_handle_cmd_config_ep(ep_ctx);
1542
6ed46d33
XR
1543 return;
1544}
1545
19a7d0d6
FB
1546static void xhci_handle_cmd_addr_dev(struct xhci_hcd *xhci, int slot_id)
1547{
1548 struct xhci_virt_device *vdev;
1549 struct xhci_slot_ctx *slot_ctx;
1550
1551 vdev = xhci->devs[slot_id];
03ed579d
MN
1552 if (!vdev)
1553 return;
19a7d0d6
FB
1554 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1555 trace_xhci_handle_cmd_addr_dev(slot_ctx);
1556}
1557
a1810307 1558static void xhci_handle_cmd_reset_dev(struct xhci_hcd *xhci, int slot_id)
f681321b 1559{
19a7d0d6
FB
1560 struct xhci_virt_device *vdev;
1561 struct xhci_slot_ctx *slot_ctx;
1562
1563 vdev = xhci->devs[slot_id];
03ed579d
MN
1564 if (!vdev) {
1565 xhci_warn(xhci, "Reset device command completion for disabled slot %u\n",
1566 slot_id);
1567 return;
1568 }
19a7d0d6
FB
1569 slot_ctx = xhci_get_slot_ctx(xhci, vdev->out_ctx);
1570 trace_xhci_handle_cmd_reset_dev(slot_ctx);
1571
f681321b 1572 xhci_dbg(xhci, "Completed reset device command.\n");
f681321b
XR
1573}
1574
2c070821
XR
1575static void xhci_handle_cmd_nec_get_fw(struct xhci_hcd *xhci,
1576 struct xhci_event_cmd *event)
1577{
1578 if (!(xhci->quirks & XHCI_NEC_HOST)) {
f4c8f03c 1579 xhci_warn(xhci, "WARN NEC_GET_FW command on non-NEC host\n");
2c070821
XR
1580 return;
1581 }
1582 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
1583 "NEC firmware version %2x.%02x",
1584 NEC_FW_MAJOR(le32_to_cpu(event->status)),
1585 NEC_FW_MINOR(le32_to_cpu(event->status)));
1586}
1587
9ea1833e 1588static void xhci_complete_del_and_free_cmd(struct xhci_command *cmd, u32 status)
c9aa1a2d
MN
1589{
1590 list_del(&cmd->cmd_list);
9ea1833e
MN
1591
1592 if (cmd->completion) {
1593 cmd->status = status;
1594 complete(cmd->completion);
1595 } else {
c9aa1a2d 1596 kfree(cmd);
9ea1833e 1597 }
c9aa1a2d
MN
1598}
1599
1600void xhci_cleanup_command_queue(struct xhci_hcd *xhci)
1601{
1602 struct xhci_command *cur_cmd, *tmp_cmd;
d1aad52c 1603 xhci->current_cmd = NULL;
c9aa1a2d 1604 list_for_each_entry_safe(cur_cmd, tmp_cmd, &xhci->cmd_list, cmd_list)
0b7c105a 1605 xhci_complete_del_and_free_cmd(cur_cmd, COMP_COMMAND_ABORTED);
c9aa1a2d
MN
1606}
1607
cb4d5ce5 1608void xhci_handle_command_timeout(struct work_struct *work)
c311e391 1609{
25355e04
MN
1610 struct xhci_hcd *xhci;
1611 unsigned long flags;
1612 char str[XHCI_MSG_MAX];
1613 u64 hw_ring_state;
1614 u32 cmd_field3;
1615 u32 usbsts;
cb4d5ce5
OH
1616
1617 xhci = container_of(to_delayed_work(work), struct xhci_hcd, cmd_timer);
c311e391 1618
c311e391 1619 spin_lock_irqsave(&xhci->lock, flags);
2b985467 1620
a5a1b951
MN
1621 /*
1622 * If timeout work is pending, or current_cmd is NULL, it means we
1623 * raced with command completion. Command is handled so just return.
1624 */
cb4d5ce5 1625 if (!xhci->current_cmd || delayed_work_pending(&xhci->cmd_timer)) {
2b985467
LB
1626 spin_unlock_irqrestore(&xhci->lock, flags);
1627 return;
c311e391 1628 }
25355e04
MN
1629
1630 cmd_field3 = le32_to_cpu(xhci->current_cmd->command_trb->generic.field[3]);
1631 usbsts = readl(&xhci->op_regs->status);
1632 xhci_dbg(xhci, "Command timeout, USBSTS:%s\n", xhci_decode_usbsts(str, usbsts));
1633
1634 /* Bail out and tear down xhci if a stop endpoint command failed */
1635 if (TRB_FIELD_TO_TYPE(cmd_field3) == TRB_STOP_RING) {
1636 struct xhci_virt_ep *ep;
1637
1638 xhci_warn(xhci, "xHCI host not responding to stop endpoint command\n");
1639
1640 ep = xhci_get_virt_ep(xhci, TRB_TO_SLOT_ID(cmd_field3),
1641 TRB_TO_EP_INDEX(cmd_field3));
1642 if (ep)
1643 ep->ep_state &= ~EP_STOP_CMD_PENDING;
1644
1645 xhci_halt(xhci);
1646 xhci_hc_died(xhci);
1647 goto time_out_completed;
1648 }
1649
2b985467 1650 /* mark this command to be cancelled */
0b7c105a 1651 xhci->current_cmd->status = COMP_COMMAND_ABORTED;
2b985467 1652
c311e391
MN
1653 /* Make sure command ring is running before aborting it */
1654 hw_ring_state = xhci_read_64(xhci, &xhci->op_regs->cmd_ring);
d9f11ba9
MN
1655 if (hw_ring_state == ~(u64)0) {
1656 xhci_hc_died(xhci);
1657 goto time_out_completed;
1658 }
1659
c311e391
MN
1660 if ((xhci->cmd_ring_state & CMD_RING_STATE_RUNNING) &&
1661 (hw_ring_state & CMD_RING_RUNNING)) {
1c111b6c
OH
1662 /* Prevent new doorbell, and start command abort */
1663 xhci->cmd_ring_state = CMD_RING_STATE_ABORTED;
c311e391 1664 xhci_dbg(xhci, "Command timeout\n");
d9f11ba9 1665 xhci_abort_cmd_ring(xhci, flags);
4dea7077 1666 goto time_out_completed;
c311e391 1667 }
3425aa03 1668
1c111b6c
OH
1669 /* host removed. Bail out */
1670 if (xhci->xhc_state & XHCI_STATE_REMOVING) {
1671 xhci_dbg(xhci, "host removed, ring start fail?\n");
3425aa03 1672 xhci_cleanup_command_queue(xhci);
4dea7077
LB
1673
1674 goto time_out_completed;
3425aa03
MN
1675 }
1676
c311e391
MN
1677 /* command timeout on stopped ring, ring can't be aborted */
1678 xhci_dbg(xhci, "Command timeout on stopped ring\n");
1679 xhci_handle_stopped_cmd_ring(xhci, xhci->current_cmd);
4dea7077
LB
1680
1681time_out_completed:
c311e391
MN
1682 spin_unlock_irqrestore(&xhci->lock, flags);
1683 return;
1684}
1685
7f84eef0
SS
1686static void handle_cmd_completion(struct xhci_hcd *xhci,
1687 struct xhci_event_cmd *event)
1688{
296fcdab 1689 unsigned int slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
7f84eef0
SS
1690 u64 cmd_dma;
1691 dma_addr_t cmd_dequeue_dma;
e7a79a1d 1692 u32 cmd_comp_code;
9124b121 1693 union xhci_trb *cmd_trb;
c9aa1a2d 1694 struct xhci_command *cmd;
b54fc46d 1695 u32 cmd_type;
7f84eef0 1696
296fcdab
LKK
1697 if (slot_id >= MAX_HC_SLOTS) {
1698 xhci_warn(xhci, "Invalid slot_id %u\n", slot_id);
1699 return;
1700 }
1701
28ccd296 1702 cmd_dma = le64_to_cpu(event->cmd_trb);
9124b121 1703 cmd_trb = xhci->cmd_ring->dequeue;
a37c3f76
FB
1704
1705 trace_xhci_handle_command(xhci->cmd_ring, &cmd_trb->generic);
1706
23e3be11 1707 cmd_dequeue_dma = xhci_trb_virt_to_dma(xhci->cmd_ring->deq_seg,
9124b121 1708 cmd_trb);
f4c8f03c
LB
1709 /*
1710 * Check whether the completion event is for our internal kept
1711 * command.
1712 */
1713 if (!cmd_dequeue_dma || cmd_dma != (u64)cmd_dequeue_dma) {
1714 xhci_warn(xhci,
1715 "ERROR mismatched command completion event\n");
7f84eef0
SS
1716 return;
1717 }
b63f4053 1718
04861f83 1719 cmd = list_first_entry(&xhci->cmd_list, struct xhci_command, cmd_list);
c9aa1a2d 1720
cb4d5ce5 1721 cancel_delayed_work(&xhci->cmd_timer);
c311e391 1722
e7a79a1d 1723 cmd_comp_code = GET_COMP_CODE(le32_to_cpu(event->status));
c311e391
MN
1724
1725 /* If CMD ring stopped we own the trbs between enqueue and dequeue */
604d02a2 1726 if (cmd_comp_code == COMP_COMMAND_RING_STOPPED) {
1c111b6c 1727 complete_all(&xhci->cmd_ring_stop_completion);
c311e391
MN
1728 return;
1729 }
33be1265
MN
1730
1731 if (cmd->command_trb != xhci->cmd_ring->dequeue) {
1732 xhci_err(xhci,
1733 "Command completion event does not match command\n");
1734 return;
1735 }
1736
c311e391
MN
1737 /*
1738 * Host aborted the command ring, check if the current command was
1739 * supposed to be aborted, otherwise continue normally.
1740 * The command ring is stopped now, but the xHC will issue a Command
1741 * Ring Stopped event which will cause us to restart it.
1742 */
0b7c105a 1743 if (cmd_comp_code == COMP_COMMAND_ABORTED) {
c311e391 1744 xhci->cmd_ring_state = CMD_RING_STATE_STOPPED;
0b7c105a 1745 if (cmd->status == COMP_COMMAND_ABORTED) {
2a7cfdf3
BW
1746 if (xhci->current_cmd == cmd)
1747 xhci->current_cmd = NULL;
c311e391 1748 goto event_handled;
2a7cfdf3 1749 }
b63f4053
EF
1750 }
1751
b54fc46d
XR
1752 cmd_type = TRB_FIELD_TO_TYPE(le32_to_cpu(cmd_trb->generic.field[3]));
1753 switch (cmd_type) {
1754 case TRB_ENABLE_SLOT:
c2d3d49b 1755 xhci_handle_cmd_enable_slot(xhci, slot_id, cmd, cmd_comp_code);
3ffbba95 1756 break;
b54fc46d 1757 case TRB_DISABLE_SLOT:
6c02dd14 1758 xhci_handle_cmd_disable_slot(xhci, slot_id);
3ffbba95 1759 break;
b54fc46d 1760 case TRB_CONFIG_EP:
9ea1833e 1761 if (!cmd->completion)
a1810307 1762 xhci_handle_cmd_config_ep(xhci, slot_id, cmd_comp_code);
f94e0186 1763 break;
b54fc46d 1764 case TRB_EVAL_CONTEXT:
2d3f1fac 1765 break;
b54fc46d 1766 case TRB_ADDR_DEV:
19a7d0d6 1767 xhci_handle_cmd_addr_dev(xhci, slot_id);
3ffbba95 1768 break;
b54fc46d 1769 case TRB_STOP_RING:
b8200c94
XR
1770 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1771 le32_to_cpu(cmd_trb->generic.field[3])));
a38fe338 1772 if (!cmd->completion)
9ebf3000
MN
1773 xhci_handle_cmd_stop_ep(xhci, slot_id, cmd_trb,
1774 cmd_comp_code);
ae636747 1775 break;
b54fc46d 1776 case TRB_SET_DEQ:
b8200c94
XR
1777 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1778 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1779 xhci_handle_cmd_set_deq(xhci, slot_id, cmd_trb, cmd_comp_code);
ae636747 1780 break;
b54fc46d 1781 case TRB_CMD_NOOP:
c311e391 1782 /* Is this an aborted command turned to NO-OP? */
604d02a2
MN
1783 if (cmd->status == COMP_COMMAND_RING_STOPPED)
1784 cmd_comp_code = COMP_COMMAND_RING_STOPPED;
7f84eef0 1785 break;
b54fc46d 1786 case TRB_RESET_EP:
b8200c94
XR
1787 WARN_ON(slot_id != TRB_TO_SLOT_ID(
1788 le32_to_cpu(cmd_trb->generic.field[3])));
c69a0597 1789 xhci_handle_cmd_reset_ep(xhci, slot_id, cmd_trb, cmd_comp_code);
a1587d97 1790 break;
b54fc46d 1791 case TRB_RESET_DEV:
6fcfb0d6
MN
1792 /* SLOT_ID field in reset device cmd completion event TRB is 0.
1793 * Use the SLOT_ID from the command TRB instead (xhci 4.6.11)
1794 */
1795 slot_id = TRB_TO_SLOT_ID(
1796 le32_to_cpu(cmd_trb->generic.field[3]));
a1810307 1797 xhci_handle_cmd_reset_dev(xhci, slot_id);
2a8f82c4 1798 break;
b54fc46d 1799 case TRB_NEC_GET_FW:
2c070821 1800 xhci_handle_cmd_nec_get_fw(xhci, event);
0238634d 1801 break;
7f84eef0
SS
1802 default:
1803 /* Skip over unknown commands on the event ring */
f4c8f03c 1804 xhci_info(xhci, "INFO unknown command type %d\n", cmd_type);
7f84eef0
SS
1805 break;
1806 }
c9aa1a2d 1807
c311e391 1808 /* restart timer if this wasn't the last command */
daa47f21 1809 if (!list_is_singular(&xhci->cmd_list)) {
04861f83
FB
1810 xhci->current_cmd = list_first_entry(&cmd->cmd_list,
1811 struct xhci_command, cmd_list);
a769154c 1812 xhci_mod_cmd_timer(xhci);
2b985467
LB
1813 } else if (xhci->current_cmd == cmd) {
1814 xhci->current_cmd = NULL;
c311e391
MN
1815 }
1816
1817event_handled:
9ea1833e 1818 xhci_complete_del_and_free_cmd(cmd, cmd_comp_code);
c9aa1a2d 1819
3b72fca0 1820 inc_deq(xhci, xhci->cmd_ring);
7f84eef0
SS
1821}
1822
0238634d 1823static void handle_vendor_event(struct xhci_hcd *xhci,
0353810a 1824 union xhci_trb *event, u32 trb_type)
0238634d 1825{
0238634d
SS
1826 xhci_dbg(xhci, "Vendor specific event TRB type = %u\n", trb_type);
1827 if (trb_type == TRB_NEC_CMD_COMP && (xhci->quirks & XHCI_NEC_HOST))
1828 handle_cmd_completion(xhci, &event->event_cmd);
1829}
1830
623bef9e
SS
1831static void handle_device_notification(struct xhci_hcd *xhci,
1832 union xhci_trb *event)
1833{
1834 u32 slot_id;
4ee823b8 1835 struct usb_device *udev;
623bef9e 1836
7e76ad43 1837 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->generic.field[3]));
4ee823b8 1838 if (!xhci->devs[slot_id]) {
623bef9e
SS
1839 xhci_warn(xhci, "Device Notification event for "
1840 "unused slot %u\n", slot_id);
4ee823b8
SS
1841 return;
1842 }
1843
1844 xhci_dbg(xhci, "Device Wake Notification event for slot ID %u\n",
1845 slot_id);
1846 udev = xhci->devs[slot_id]->udev;
1847 if (udev && udev->parent)
1848 usb_wakeup_notification(udev->parent, udev->portnum);
623bef9e
SS
1849}
1850
11644a76
CG
1851/*
1852 * Quirk hanlder for errata seen on Cavium ThunderX2 processor XHCI
1853 * Controller.
1854 * As per ThunderX2errata-129 USB 2 device may come up as USB 1
1855 * If a connection to a USB 1 device is followed by another connection
1856 * to a USB 2 device.
1857 *
1858 * Reset the PHY after the USB device is disconnected if device speed
1859 * is less than HCD_USB3.
1860 * Retry the reset sequence max of 4 times checking the PLL lock status.
1861 *
1862 */
1863static void xhci_cavium_reset_phy_quirk(struct xhci_hcd *xhci)
1864{
1865 struct usb_hcd *hcd = xhci_to_hcd(xhci);
1866 u32 pll_lock_check;
1867 u32 retry_count = 4;
1868
1869 do {
1870 /* Assert PHY reset */
1871 writel(0x6F, hcd->regs + 0x1048);
1872 udelay(10);
1873 /* De-assert the PHY reset */
1874 writel(0x7F, hcd->regs + 0x1048);
1875 udelay(200);
1876 pll_lock_check = readl(hcd->regs + 0x1070);
1877 } while (!(pll_lock_check & 0x1) && --retry_count);
1878}
1879
0f2a7930 1880static void handle_port_status(struct xhci_hcd *xhci,
b17a57f8
MN
1881 struct xhci_interrupter *ir,
1882 union xhci_trb *event)
0f2a7930 1883{
f6ff0ac8 1884 struct usb_hcd *hcd;
0f2a7930 1885 u32 port_id;
76a0f32b 1886 u32 portsc, cmd_reg;
518e848e 1887 int max_ports;
74e6ad58 1888 unsigned int hcd_portnum;
20b67cf5 1889 struct xhci_bus_state *bus_state;
386139d7 1890 bool bogus_port_status = false;
52c7755b 1891 struct xhci_port *port;
0f2a7930
SS
1892
1893 /* Port status change events always have a successful completion code */
f4c8f03c
LB
1894 if (GET_COMP_CODE(le32_to_cpu(event->generic.field[2])) != COMP_SUCCESS)
1895 xhci_warn(xhci,
1896 "WARN: xHC returned failed port status event\n");
1897
28ccd296 1898 port_id = GET_PORT_ID(le32_to_cpu(event->generic.field[0]));
518e848e 1899 max_ports = HCS_MAX_PORTS(xhci->hcs_params1);
d70d5a84 1900
518e848e 1901 if ((port_id <= 0) || (port_id > max_ports)) {
d70d5a84
MN
1902 xhci_warn(xhci, "Port change event with invalid port ID %d\n",
1903 port_id);
09ce0c0c 1904 return;
56192531
AX
1905 }
1906
52c7755b
MN
1907 port = &xhci->hw_ports[port_id - 1];
1908 if (!port || !port->rhub || port->hcd_portnum == DUPLICATE_ENTRY) {
d70d5a84
MN
1909 xhci_warn(xhci, "Port change event, no port for port ID %u\n",
1910 port_id);
386139d7 1911 bogus_port_status = true;
f6ff0ac8
SS
1912 goto cleanup;
1913 }
1914
1245374e
MN
1915 /* We might get interrupts after shared_hcd is removed */
1916 if (port->rhub == &xhci->usb3_rhub && xhci->shared_hcd == NULL) {
1917 xhci_dbg(xhci, "ignore port event for removed USB3 hcd\n");
1918 bogus_port_status = true;
1919 goto cleanup;
1920 }
1921
52c7755b 1922 hcd = port->rhub->hcd;
f6187f42 1923 bus_state = &port->rhub->bus_state;
74e6ad58 1924 hcd_portnum = port->hcd_portnum;
52c7755b 1925 portsc = readl(port->addr);
5308a91b 1926
d70d5a84
MN
1927 xhci_dbg(xhci, "Port change event, %d-%d, id %d, portsc: 0x%x\n",
1928 hcd->self.busnum, hcd_portnum + 1, port_id, portsc);
1929
99284813 1930 trace_xhci_handle_port_status(port, portsc);
8ca1358b 1931
7111ebc9 1932 if (hcd->state == HC_STATE_SUSPENDED) {
56192531
AX
1933 xhci_dbg(xhci, "resume root hub\n");
1934 usb_hcd_resume_root_hub(hcd);
1935 }
1936
b8c3b718
MN
1937 if (hcd->speed >= HCD_USB3 &&
1938 (portsc & PORT_PLS_MASK) == XDEV_INACTIVE) {
74151b53
NN
1939 if (port->slot_id && xhci->devs[port->slot_id])
1940 xhci->devs[port->slot_id]->flags |= VDEV_PORT_ERROR;
b8c3b718 1941 }
fac4271d 1942
76a0f32b 1943 if ((portsc & PORT_PLC) && (portsc & PORT_PLS_MASK) == XDEV_RESUME) {
56192531
AX
1944 xhci_dbg(xhci, "port resume event for port %d\n", port_id);
1945
76a0f32b
MN
1946 cmd_reg = readl(&xhci->op_regs->command);
1947 if (!(cmd_reg & CMD_RUN)) {
56192531
AX
1948 xhci_warn(xhci, "xHC is not running.\n");
1949 goto cleanup;
1950 }
1951
76a0f32b 1952 if (DEV_SUPERSPEED_ANY(portsc)) {
d93814cf 1953 xhci_dbg(xhci, "remote wake SS port %d\n", port_id);
4ee823b8
SS
1954 /* Set a flag to say the port signaled remote wakeup,
1955 * so we can tell the difference between the end of
1956 * device and host initiated resume.
1957 */
74e6ad58 1958 bus_state->port_remote_wakeup |= 1 << hcd_portnum;
eaefcf24 1959 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
057d476f 1960 usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
6b7f40f7 1961 xhci_set_link_state(xhci, port, XDEV_U0);
d93814cf
SS
1962 /* Need to wait until the next link state change
1963 * indicates the device is actually in U0.
1964 */
1965 bogus_port_status = true;
1966 goto cleanup;
74e6ad58 1967 } else if (!test_bit(hcd_portnum, &bus_state->resuming_ports)) {
56192531 1968 xhci_dbg(xhci, "resume HS port %d\n", port_id);
a909d629 1969 port->resume_timestamp = jiffies +
b9e45188 1970 msecs_to_jiffies(USB_RESUME_TIMEOUT);
74e6ad58 1971 set_bit(hcd_portnum, &bus_state->resuming_ports);
0914ea66
AG
1972 /* Do the rest in GetPortStatus after resume time delay.
1973 * Avoid polling roothub status before that so that a
1974 * usb device auto-resume latency around ~40ms.
1975 */
1976 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
56192531 1977 mod_timer(&hcd->rh_timer,
a909d629 1978 port->resume_timestamp);
330e2d61 1979 usb_hcd_start_port_resume(&hcd->self, hcd_portnum);
0914ea66 1980 bogus_port_status = true;
56192531
AX
1981 }
1982 }
d93814cf 1983
6cbcf596
MN
1984 if ((portsc & PORT_PLC) &&
1985 DEV_SUPERSPEED_ANY(portsc) &&
1986 ((portsc & PORT_PLS_MASK) == XDEV_U0 ||
1987 (portsc & PORT_PLS_MASK) == XDEV_U1 ||
1988 (portsc & PORT_PLS_MASK) == XDEV_U2)) {
d93814cf 1989 xhci_dbg(xhci, "resume SS port %d finished\n", port_id);
2996e9fc 1990 complete(&port->u3exit_done);
6cbcf596 1991 /* We've just brought the device into U0/1/2 through either the
4ee823b8
SS
1992 * Resume state after a device remote wakeup, or through the
1993 * U3Exit state after a host-initiated resume. If it's a device
1994 * initiated remote wake, don't pass up the link state change,
1995 * so the roothub behavior is consistent with external
1996 * USB 3.0 hub behavior.
1997 */
74151b53
NN
1998 if (port->slot_id && xhci->devs[port->slot_id])
1999 xhci_ring_device(xhci, port->slot_id);
74e6ad58 2000 if (bus_state->port_remote_wakeup & (1 << hcd_portnum)) {
eaefcf24 2001 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
4ee823b8 2002 usb_wakeup_notification(hcd->self.root_hub,
74e6ad58 2003 hcd_portnum + 1);
4ee823b8
SS
2004 bogus_port_status = true;
2005 goto cleanup;
2006 }
d93814cf 2007 }
56192531 2008
8b3d4570
SS
2009 /*
2010 * Check to see if xhci-hub.c is waiting on RExit to U0 transition (or
13da6f41 2011 * RExit to a disconnect state). If so, let the driver know it's
8b3d4570
SS
2012 * out of the RExit state.
2013 */
2996e9fc
MN
2014 if (hcd->speed < HCD_USB3 && port->rexit_active) {
2015 complete(&port->rexit_done);
2016 port->rexit_active = false;
8b3d4570
SS
2017 bogus_port_status = true;
2018 goto cleanup;
2019 }
2020
11644a76 2021 if (hcd->speed < HCD_USB3) {
eaefcf24 2022 xhci_test_and_clear_bit(xhci, port, PORT_PLC);
11644a76
CG
2023 if ((xhci->quirks & XHCI_RESET_PLL_ON_DISCONNECT) &&
2024 (portsc & PORT_CSC) && !(portsc & PORT_CONNECT))
2025 xhci_cavium_reset_phy_quirk(xhci);
2026 }
6fd45621 2027
56192531 2028cleanup:
0f2a7930 2029
386139d7
SS
2030 /* Don't make the USB core poll the roothub if we got a bad port status
2031 * change event. Besides, at that point we can't tell which roothub
2032 * (USB 2.0 or USB 3.0) to kick.
2033 */
2034 if (bogus_port_status)
2035 return;
2036
c52804a4
SS
2037 /*
2038 * xHCI port-status-change events occur when the "or" of all the
2039 * status-change bits in the portsc register changes from 0 to 1.
2040 * New status changes won't cause an event if any other change
2041 * bits are still set. When an event occurs, switch over to
2042 * polling to avoid losing status changes.
2043 */
669bc5a1
MN
2044 xhci_dbg(xhci, "%s: starting usb%d port polling.\n",
2045 __func__, hcd->self.busnum);
c52804a4 2046 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
0f2a7930
SS
2047 spin_unlock(&xhci->lock);
2048 /* Pass this up to the core */
f6ff0ac8 2049 usb_hcd_poll_rh_status(hcd);
0f2a7930
SS
2050 spin_lock(&xhci->lock);
2051}
2052
d0e96f5a
SS
2053/*
2054 * This TD is defined by the TRBs starting at start_trb in start_seg and ending
2055 * at end_trb, which may be in another segment. If the suspect DMA address is a
2056 * TRB in this TD, this function returns that TRB's segment. Otherwise it
2057 * returns 0.
2058 */
cffb9be8
HG
2059struct xhci_segment *trb_in_td(struct xhci_hcd *xhci,
2060 struct xhci_segment *start_seg,
d0e96f5a
SS
2061 union xhci_trb *start_trb,
2062 union xhci_trb *end_trb,
cffb9be8
HG
2063 dma_addr_t suspect_dma,
2064 bool debug)
d0e96f5a
SS
2065{
2066 dma_addr_t start_dma;
2067 dma_addr_t end_seg_dma;
2068 dma_addr_t end_trb_dma;
2069 struct xhci_segment *cur_seg;
2070
23e3be11 2071 start_dma = xhci_trb_virt_to_dma(start_seg, start_trb);
d0e96f5a
SS
2072 cur_seg = start_seg;
2073
2074 do {
2fa88daa 2075 if (start_dma == 0)
326b4810 2076 return NULL;
ae636747 2077 /* We may get an event for a Link TRB in the middle of a TD */
23e3be11 2078 end_seg_dma = xhci_trb_virt_to_dma(cur_seg,
2fa88daa 2079 &cur_seg->trbs[TRBS_PER_SEGMENT - 1]);
d0e96f5a 2080 /* If the end TRB isn't in this segment, this is set to 0 */
23e3be11 2081 end_trb_dma = xhci_trb_virt_to_dma(cur_seg, end_trb);
d0e96f5a 2082
cffb9be8
HG
2083 if (debug)
2084 xhci_warn(xhci,
2085 "Looking for event-dma %016llx trb-start %016llx trb-end %016llx seg-start %016llx seg-end %016llx\n",
2086 (unsigned long long)suspect_dma,
2087 (unsigned long long)start_dma,
2088 (unsigned long long)end_trb_dma,
2089 (unsigned long long)cur_seg->dma,
2090 (unsigned long long)end_seg_dma);
2091
d0e96f5a
SS
2092 if (end_trb_dma > 0) {
2093 /* The end TRB is in this segment, so suspect should be here */
2094 if (start_dma <= end_trb_dma) {
2095 if (suspect_dma >= start_dma && suspect_dma <= end_trb_dma)
2096 return cur_seg;
2097 } else {
2098 /* Case for one segment with
2099 * a TD wrapped around to the top
2100 */
2101 if ((suspect_dma >= start_dma &&
2102 suspect_dma <= end_seg_dma) ||
2103 (suspect_dma >= cur_seg->dma &&
2104 suspect_dma <= end_trb_dma))
2105 return cur_seg;
2106 }
326b4810 2107 return NULL;
d0e96f5a
SS
2108 } else {
2109 /* Might still be somewhere in this segment */
2110 if (suspect_dma >= start_dma && suspect_dma <= end_seg_dma)
2111 return cur_seg;
2112 }
2113 cur_seg = cur_seg->next;
23e3be11 2114 start_dma = xhci_trb_virt_to_dma(cur_seg, &cur_seg->trbs[0]);
2fa88daa 2115 } while (cur_seg != start_seg);
d0e96f5a 2116
326b4810 2117 return NULL;
d0e96f5a
SS
2118}
2119
ef513be0
JL
2120static void xhci_clear_hub_tt_buffer(struct xhci_hcd *xhci, struct xhci_td *td,
2121 struct xhci_virt_ep *ep)
2122{
2123 /*
2124 * As part of low/full-speed endpoint-halt processing
2125 * we must clear the TT buffer (USB 2.0 specification 11.17.5).
2126 */
2127 if (td->urb->dev->tt && !usb_pipeint(td->urb->pipe) &&
2128 (td->urb->dev->tt->hub != xhci_to_hcd(xhci)->self.root_hub) &&
2129 !(ep->ep_state & EP_CLEARING_TT)) {
2130 ep->ep_state |= EP_CLEARING_TT;
2131 td->urb->ep->hcpriv = td->urb->dev;
2132 if (usb_hub_clear_tt_buffer(td->urb))
2133 ep->ep_state &= ~EP_CLEARING_TT;
2134 }
2135}
2136
bcef3fd5
SS
2137/* Check if an error has halted the endpoint ring. The class driver will
2138 * cleanup the halt for a non-default control endpoint if we indicate a stall.
2139 * However, a babble and other errors also halt the endpoint ring, and the class
2140 * driver won't clear the halt in that case, so we need to issue a Set Transfer
2141 * Ring Dequeue Pointer command manually.
2142 */
2143static int xhci_requires_manual_halt_cleanup(struct xhci_hcd *xhci,
2144 struct xhci_ep_ctx *ep_ctx,
2145 unsigned int trb_comp_code)
2146{
2147 /* TRB completion codes that may require a manual halt cleanup */
0b7c105a
FB
2148 if (trb_comp_code == COMP_USB_TRANSACTION_ERROR ||
2149 trb_comp_code == COMP_BABBLE_DETECTED_ERROR ||
2150 trb_comp_code == COMP_SPLIT_TRANSACTION_ERROR)
d4fc8bf5 2151 /* The 0.95 spec says a babbling control endpoint
bcef3fd5
SS
2152 * is not halted. The 0.96 spec says it is. Some HW
2153 * claims to be 0.95 compliant, but it halts the control
2154 * endpoint anyway. Check if a babble halted the
2155 * endpoint.
2156 */
5071e6b2 2157 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_HALTED)
bcef3fd5
SS
2158 return 1;
2159
2160 return 0;
2161}
2162
b45b5069
SS
2163int xhci_is_vendor_info_code(struct xhci_hcd *xhci, unsigned int trb_comp_code)
2164{
2165 if (trb_comp_code >= 224 && trb_comp_code <= 255) {
2166 /* Vendor defined "informational" completion code,
2167 * treat as not-an-error.
2168 */
2169 xhci_dbg(xhci, "Vendor defined info completion code %u\n",
2170 trb_comp_code);
2171 xhci_dbg(xhci, "Treating code as success.\n");
2172 return 1;
2173 }
2174 return 0;
2175}
2176
e9fcb077
MN
2177static int finish_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2178 struct xhci_ring *ep_ring, struct xhci_td *td,
2179 u32 trb_comp_code)
4422da61 2180{
4422da61 2181 struct xhci_ep_ctx *ep_ctx;
4422da61 2182
ab58f3bb 2183 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep->ep_index);
4422da61 2184
3c648d3d
MN
2185 switch (trb_comp_code) {
2186 case COMP_STOPPED_LENGTH_INVALID:
2187 case COMP_STOPPED_SHORT_PACKET:
2188 case COMP_STOPPED:
2189 /*
2190 * The "Stop Endpoint" completion will take care of any
2191 * stopped TDs. A stopped TD may be restarted, so don't update
4422da61
AX
2192 * the ring dequeue pointer or take this TD off any lists yet.
2193 */
4422da61 2194 return 0;
3c648d3d
MN
2195 case COMP_USB_TRANSACTION_ERROR:
2196 case COMP_BABBLE_DETECTED_ERROR:
2197 case COMP_SPLIT_TRANSACTION_ERROR:
2198 /*
2199 * If endpoint context state is not halted we might be
2200 * racing with a reset endpoint command issued by a unsuccessful
2201 * stop endpoint completion (context error). In that case the
2202 * td should be on the cancelled list, and EP_HALTED flag set.
2203 *
2204 * Or then it's not halted due to the 0.95 spec stating that a
2205 * babbling control endpoint should not halt. The 0.96 spec
2206 * again says it should. Some HW claims to be 0.95 compliant,
2207 * but it halts the control endpoint anyway.
2208 */
2209 if (GET_EP_CTX_STATE(ep_ctx) != EP_STATE_HALTED) {
2210 /*
2211 * If EP_HALTED is set and TD is on the cancelled list
2212 * the TD and dequeue pointer will be handled by reset
2213 * ep command completion
2214 */
2215 if ((ep->ep_state & EP_HALTED) &&
2216 !list_empty(&td->cancelled_td_list)) {
2217 xhci_dbg(xhci, "Already resolving halted ep for 0x%llx\n",
2218 (unsigned long long)xhci_trb_virt_to_dma(
2219 td->start_seg, td->first_trb));
2220 return 0;
2221 }
2222 /* endpoint not halted, don't reset it */
2223 break;
2224 }
2225 /* Almost same procedure as for STALL_ERROR below */
2226 xhci_clear_hub_tt_buffer(xhci, td, ep);
7428a253 2227 xhci_handle_halted_endpoint(xhci, ep, td, EP_HARD_RESET);
3c648d3d
MN
2228 return 0;
2229 case COMP_STALL_ERROR:
8f97250c
MN
2230 /*
2231 * xhci internal endpoint state will go to a "halt" state for
2232 * any stall, including default control pipe protocol stall.
2233 * To clear the host side halt we need to issue a reset endpoint
2234 * command, followed by a set dequeue command to move past the
2235 * TD.
2236 * Class drivers clear the device side halt from a functional
2237 * stall later. Hub TT buffer should only be cleared for FS/LS
2238 * devices behind HS hubs for functional stalls.
69defe04 2239 */
3c648d3d 2240 if (ep->ep_index != 0)
8f97250c 2241 xhci_clear_hub_tt_buffer(xhci, td, ep);
7c6c334e 2242
7428a253 2243 xhci_handle_halted_endpoint(xhci, ep, td, EP_HARD_RESET);
674f8438
MN
2244
2245 return 0; /* xhci_handle_halted_endpoint marked td cancelled */
3c648d3d
MN
2246 default:
2247 break;
69defe04 2248 }
4422da61 2249
3c648d3d
MN
2250 /* Update ring dequeue pointer */
2251 ep_ring->dequeue = td->last_trb;
2252 ep_ring->deq_seg = td->last_trb_seg;
3c648d3d
MN
2253 inc_deq(xhci, ep_ring);
2254
a6ccd1fd 2255 return xhci_td_cleanup(xhci, td, ep_ring, td->status);
4422da61
AX
2256}
2257
30a65b45
MN
2258/* sum trb lengths from ring dequeue up to stop_trb, _excluding_ stop_trb */
2259static int sum_trb_lengths(struct xhci_hcd *xhci, struct xhci_ring *ring,
2260 union xhci_trb *stop_trb)
2261{
2262 u32 sum;
2263 union xhci_trb *trb = ring->dequeue;
2264 struct xhci_segment *seg = ring->deq_seg;
2265
2266 for (sum = 0; trb != stop_trb; next_trb(xhci, ring, &seg, &trb)) {
2267 if (!trb_is_noop(trb) && !trb_is_link(trb))
2268 sum += TRB_LEN(le32_to_cpu(trb->generic.field[2]));
2269 }
2270 return sum;
2271}
2272
8af56be1
AX
2273/*
2274 * Process control tds, update urb status and actual_length.
2275 */
e9fcb077
MN
2276static int process_ctrl_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2277 struct xhci_ring *ep_ring, struct xhci_td *td,
2278 union xhci_trb *ep_trb, struct xhci_transfer_event *event)
8af56be1 2279{
8af56be1
AX
2280 struct xhci_ep_ctx *ep_ctx;
2281 u32 trb_comp_code;
0b6c324c 2282 u32 remaining, requested;
29fc1aa4 2283 u32 trb_type;
8af56be1 2284
29fc1aa4 2285 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(ep_trb->generic.field[3]));
ab58f3bb 2286 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep->ep_index);
28ccd296 2287 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
0b6c324c
MN
2288 requested = td->urb->transfer_buffer_length;
2289 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2290
8af56be1
AX
2291 switch (trb_comp_code) {
2292 case COMP_SUCCESS:
29fc1aa4 2293 if (trb_type != TRB_STATUS) {
0b6c324c 2294 xhci_warn(xhci, "WARN: Success on ctrl %s TRB without IOC set?\n",
29fc1aa4 2295 (trb_type == TRB_DATA) ? "data" : "setup");
a6ccd1fd 2296 td->status = -ESHUTDOWN;
0b6c324c 2297 break;
8af56be1 2298 }
a6ccd1fd 2299 td->status = 0;
8af56be1 2300 break;
0b7c105a 2301 case COMP_SHORT_PACKET:
a6ccd1fd 2302 td->status = 0;
8af56be1 2303 break;
0b7c105a 2304 case COMP_STOPPED_SHORT_PACKET:
29fc1aa4 2305 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
0b6c324c 2306 td->urb->actual_length = remaining;
40a3b775 2307 else
0b6c324c
MN
2308 xhci_warn(xhci, "WARN: Stopped Short Packet on ctrl setup or status TRB\n");
2309 goto finish_td;
0b7c105a 2310 case COMP_STOPPED:
29fc1aa4
FB
2311 switch (trb_type) {
2312 case TRB_SETUP:
2313 td->urb->actual_length = 0;
2314 goto finish_td;
2315 case TRB_DATA:
2316 case TRB_NORMAL:
0b6c324c 2317 td->urb->actual_length = requested - remaining;
29fc1aa4 2318 goto finish_td;
0ab2881a
MN
2319 case TRB_STATUS:
2320 td->urb->actual_length = requested;
2321 goto finish_td;
29fc1aa4
FB
2322 default:
2323 xhci_warn(xhci, "WARN: unexpected TRB Type %d\n",
2324 trb_type);
2325 goto finish_td;
2326 }
0b7c105a 2327 case COMP_STOPPED_LENGTH_INVALID:
0b6c324c 2328 goto finish_td;
8af56be1
AX
2329 default:
2330 if (!xhci_requires_manual_halt_cleanup(xhci,
0b6c324c 2331 ep_ctx, trb_comp_code))
8af56be1 2332 break;
0b6c324c 2333 xhci_dbg(xhci, "TRB error %u, halted endpoint index = %u\n",
ab58f3bb 2334 trb_comp_code, ep->ep_index);
df561f66 2335 fallthrough;
0b7c105a 2336 case COMP_STALL_ERROR:
8af56be1 2337 /* Did we transfer part of the data (middle) phase? */
29fc1aa4 2338 if (trb_type == TRB_DATA || trb_type == TRB_NORMAL)
0b6c324c 2339 td->urb->actual_length = requested - remaining;
22ae47e6 2340 else if (!td->urb_length_set)
8af56be1 2341 td->urb->actual_length = 0;
0b6c324c 2342 goto finish_td;
8af56be1 2343 }
0b6c324c
MN
2344
2345 /* stopped at setup stage, no data transferred */
29fc1aa4 2346 if (trb_type == TRB_SETUP)
0b6c324c
MN
2347 goto finish_td;
2348
8af56be1 2349 /*
0b6c324c
MN
2350 * if on data stage then update the actual_length of the URB and flag it
2351 * as set, so it won't be overwritten in the event for the last TRB.
8af56be1 2352 */
29fc1aa4
FB
2353 if (trb_type == TRB_DATA ||
2354 trb_type == TRB_NORMAL) {
0b6c324c
MN
2355 td->urb_length_set = true;
2356 td->urb->actual_length = requested - remaining;
2357 xhci_dbg(xhci, "Waiting for status stage event\n");
2358 return 0;
8af56be1
AX
2359 }
2360
0b6c324c
MN
2361 /* at status stage */
2362 if (!td->urb_length_set)
2363 td->urb->actual_length = requested;
2364
2365finish_td:
e9fcb077 2366 return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
8af56be1
AX
2367}
2368
04e51901
AX
2369/*
2370 * Process isochronous tds, update urb packet status and actual_length.
2371 */
e9fcb077
MN
2372static int process_isoc_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2373 struct xhci_ring *ep_ring, struct xhci_td *td,
2374 union xhci_trb *ep_trb, struct xhci_transfer_event *event)
04e51901 2375{
04e51901
AX
2376 struct urb_priv *urb_priv;
2377 int idx;
926008c9 2378 struct usb_iso_packet_descriptor *frame;
04e51901 2379 u32 trb_comp_code;
36da3a1d
MN
2380 bool sum_trbs_for_length = false;
2381 u32 remaining, requested, ep_trb_len;
2382 int short_framestatus;
04e51901 2383
28ccd296 2384 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
04e51901 2385 urb_priv = td->urb->hcpriv;
9ef7fbbb 2386 idx = urb_priv->num_tds_done;
926008c9 2387 frame = &td->urb->iso_frame_desc[idx];
36da3a1d
MN
2388 requested = frame->length;
2389 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
2390 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
2391 short_framestatus = td->urb->transfer_flags & URB_SHORT_NOT_OK ?
2392 -EREMOTEIO : 0;
04e51901 2393
926008c9
DT
2394 /* handle completion code */
2395 switch (trb_comp_code) {
2396 case COMP_SUCCESS:
5372c65e
MN
2397 /* Don't overwrite status if TD had an error, see xHCI 4.9.1 */
2398 if (td->error_mid_td)
2399 break;
36da3a1d
MN
2400 if (remaining) {
2401 frame->status = short_framestatus;
2402 if (xhci->quirks & XHCI_TRUST_TX_LENGTH)
2403 sum_trbs_for_length = true;
1530bbc6
SS
2404 break;
2405 }
36da3a1d
MN
2406 frame->status = 0;
2407 break;
0b7c105a 2408 case COMP_SHORT_PACKET:
36da3a1d
MN
2409 frame->status = short_framestatus;
2410 sum_trbs_for_length = true;
926008c9 2411 break;
0b7c105a 2412 case COMP_BANDWIDTH_OVERRUN_ERROR:
926008c9 2413 frame->status = -ECOMM;
926008c9 2414 break;
0b7c105a 2415 case COMP_BABBLE_DETECTED_ERROR:
7c4650de
MP
2416 sum_trbs_for_length = true;
2417 fallthrough;
2418 case COMP_ISOCH_BUFFER_OVERRUN:
926008c9 2419 frame->status = -EOVERFLOW;
7c4650de
MP
2420 if (ep_trb != td->last_trb)
2421 td->error_mid_td = true;
926008c9 2422 break;
0b7c105a
FB
2423 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2424 case COMP_STALL_ERROR:
d104d015 2425 frame->status = -EPROTO;
d104d015 2426 break;
0b7c105a 2427 case COMP_USB_TRANSACTION_ERROR:
926008c9 2428 frame->status = -EPROTO;
5372c65e 2429 sum_trbs_for_length = true;
f97c08ae 2430 if (ep_trb != td->last_trb)
5372c65e 2431 td->error_mid_td = true;
926008c9 2432 break;
0b7c105a 2433 case COMP_STOPPED:
36da3a1d
MN
2434 sum_trbs_for_length = true;
2435 break;
0b7c105a 2436 case COMP_STOPPED_SHORT_PACKET:
36da3a1d
MN
2437 /* field normally containing residue now contains tranferred */
2438 frame->status = short_framestatus;
2439 requested = remaining;
2440 break;
0b7c105a 2441 case COMP_STOPPED_LENGTH_INVALID:
36da3a1d
MN
2442 requested = 0;
2443 remaining = 0;
926008c9
DT
2444 break;
2445 default:
36da3a1d 2446 sum_trbs_for_length = true;
926008c9
DT
2447 frame->status = -1;
2448 break;
04e51901
AX
2449 }
2450
5372c65e
MN
2451 if (td->urb_length_set)
2452 goto finish_td;
2453
36da3a1d 2454 if (sum_trbs_for_length)
d4dff804 2455 frame->actual_length = sum_trb_lengths(xhci, ep->ring, ep_trb) +
36da3a1d
MN
2456 ep_trb_len - remaining;
2457 else
2458 frame->actual_length = requested;
04e51901 2459
36da3a1d 2460 td->urb->actual_length += frame->actual_length;
04e51901 2461
5372c65e
MN
2462finish_td:
2463 /* Don't give back TD yet if we encountered an error mid TD */
2464 if (td->error_mid_td && ep_trb != td->last_trb) {
2465 xhci_dbg(xhci, "Error mid isoc TD, wait for final completion event\n");
2466 td->urb_length_set = true;
2467 return 0;
2468 }
2469
e9fcb077 2470 return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
04e51901
AX
2471}
2472
926008c9 2473static int skip_isoc_td(struct xhci_hcd *xhci, struct xhci_td *td,
a6ccd1fd 2474 struct xhci_virt_ep *ep, int status)
926008c9 2475{
926008c9
DT
2476 struct urb_priv *urb_priv;
2477 struct usb_iso_packet_descriptor *frame;
2478 int idx;
2479
926008c9 2480 urb_priv = td->urb->hcpriv;
9ef7fbbb 2481 idx = urb_priv->num_tds_done;
926008c9
DT
2482 frame = &td->urb->iso_frame_desc[idx];
2483
b3df3f9c 2484 /* The transfer is partly done. */
926008c9
DT
2485 frame->status = -EXDEV;
2486
2487 /* calc actual length */
2488 frame->actual_length = 0;
2489
2490 /* Update ring dequeue pointer */
55f6153d
MN
2491 ep->ring->dequeue = td->last_trb;
2492 ep->ring->deq_seg = td->last_trb_seg;
d4dff804 2493 inc_deq(xhci, ep->ring);
926008c9 2494
d4dff804 2495 return xhci_td_cleanup(xhci, td, ep->ring, status);
926008c9
DT
2496}
2497
22405ed2
AX
2498/*
2499 * Process bulk and interrupt tds, update urb status and actual_length.
2500 */
e9fcb077
MN
2501static int process_bulk_intr_td(struct xhci_hcd *xhci, struct xhci_virt_ep *ep,
2502 struct xhci_ring *ep_ring, struct xhci_td *td,
2503 union xhci_trb *ep_trb, struct xhci_transfer_event *event)
22405ed2 2504{
f8f80be5 2505 struct xhci_slot_ctx *slot_ctx;
22405ed2 2506 u32 trb_comp_code;
f97c08ae 2507 u32 remaining, requested, ep_trb_len;
22405ed2 2508
ab58f3bb 2509 slot_ctx = xhci_get_slot_ctx(xhci, ep->vdev->out_ctx);
28ccd296 2510 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
30a65b45 2511 remaining = EVENT_TRB_LEN(le32_to_cpu(event->transfer_len));
f97c08ae 2512 ep_trb_len = TRB_LEN(le32_to_cpu(ep_trb->generic.field[2]));
30a65b45 2513 requested = td->urb->transfer_buffer_length;
22405ed2
AX
2514
2515 switch (trb_comp_code) {
2516 case COMP_SUCCESS:
a1575120 2517 ep->err_count = 0;
30a65b45 2518 /* handle success with untransferred data as short packet */
f97c08ae 2519 if (ep_trb != td->last_trb || remaining) {
52ab8685 2520 xhci_warn(xhci, "WARN Successful completion on short TX\n");
30a65b45
MN
2521 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2522 td->urb->ep->desc.bEndpointAddress,
2523 requested, remaining);
22405ed2 2524 }
a6ccd1fd 2525 td->status = 0;
22405ed2 2526 break;
0b7c105a 2527 case COMP_SHORT_PACKET:
30a65b45
MN
2528 xhci_dbg(xhci, "ep %#x - asked for %d bytes, %d bytes untransferred\n",
2529 td->urb->ep->desc.bEndpointAddress,
2530 requested, remaining);
a6ccd1fd 2531 td->status = 0;
22405ed2 2532 break;
0b7c105a 2533 case COMP_STOPPED_SHORT_PACKET:
30a65b45
MN
2534 td->urb->actual_length = remaining;
2535 goto finish_td;
0b7c105a 2536 case COMP_STOPPED_LENGTH_INVALID:
30a65b45 2537 /* stopped on ep trb with invalid length, exclude it */
f97c08ae 2538 ep_trb_len = 0;
30a65b45
MN
2539 remaining = 0;
2540 break;
f8f80be5 2541 case COMP_USB_TRANSACTION_ERROR:
a4a251f8 2542 if (xhci->quirks & XHCI_NO_SOFT_RETRY ||
a1575120 2543 (ep->err_count++ > MAX_SOFT_RETRY) ||
f8f80be5
MN
2544 le32_to_cpu(slot_ctx->tt_info) & TT_SLOT)
2545 break;
a6ccd1fd
MN
2546
2547 td->status = 0;
7c6c334e 2548
7428a253 2549 xhci_handle_halted_endpoint(xhci, ep, td, EP_SOFT_RESET);
f8f80be5 2550 return 0;
22405ed2 2551 default:
30a65b45 2552 /* do nothing */
22405ed2
AX
2553 break;
2554 }
40a3b775 2555
f97c08ae 2556 if (ep_trb == td->last_trb)
30a65b45
MN
2557 td->urb->actual_length = requested - remaining;
2558 else
2559 td->urb->actual_length =
f97c08ae
MN
2560 sum_trb_lengths(xhci, ep_ring, ep_trb) +
2561 ep_trb_len - remaining;
30a65b45
MN
2562finish_td:
2563 if (remaining > requested) {
2564 xhci_warn(xhci, "bad transfer trb length %d in event trb\n",
2565 remaining);
22405ed2 2566 td->urb->actual_length = 0;
22405ed2 2567 }
e9fcb077
MN
2568
2569 return finish_td(xhci, ep, ep_ring, td, trb_comp_code);
22405ed2
AX
2570}
2571
d0e96f5a
SS
2572/*
2573 * If this function returns an error condition, it means it got a Transfer
2574 * event with a corrupted Slot ID, Endpoint ID, or TRB DMA address.
2575 * At this point, the host controller is probably hosed and should be reset.
2576 */
2577static int handle_tx_event(struct xhci_hcd *xhci,
b17a57f8
MN
2578 struct xhci_interrupter *ir,
2579 struct xhci_transfer_event *event)
d0e96f5a 2580{
63a0d9ab 2581 struct xhci_virt_ep *ep;
d0e96f5a 2582 struct xhci_ring *ep_ring;
82d1009f 2583 unsigned int slot_id;
d0e96f5a 2584 int ep_index;
326b4810 2585 struct xhci_td *td = NULL;
f97c08ae
MN
2586 dma_addr_t ep_trb_dma;
2587 struct xhci_segment *ep_seg;
2588 union xhci_trb *ep_trb;
d0e96f5a 2589 int status = -EINPROGRESS;
d115b048 2590 struct xhci_ep_ctx *ep_ctx;
66d1eebc 2591 u32 trb_comp_code;
c2d7b49f 2592 int td_num = 0;
3b4739b8 2593 bool handling_skipped_tds = false;
d0e96f5a 2594
28ccd296 2595 slot_id = TRB_TO_SLOT_ID(le32_to_cpu(event->flags));
b3368382
MN
2596 ep_index = TRB_TO_EP_ID(le32_to_cpu(event->flags)) - 1;
2597 trb_comp_code = GET_COMP_CODE(le32_to_cpu(event->transfer_len));
2598 ep_trb_dma = le64_to_cpu(event->buffer);
2599
b1adc42d
MN
2600 ep = xhci_get_virt_ep(xhci, slot_id, ep_index);
2601 if (!ep) {
2602 xhci_err(xhci, "ERROR Invalid Transfer event\n");
b3368382
MN
2603 goto err_out;
2604 }
2605
b3368382 2606 ep_ring = xhci_dma_to_transfer_ring(ep, ep_trb_dma);
b1adc42d 2607 ep_ctx = xhci_get_ep_ctx(xhci, ep->vdev->out_ctx, ep_index);
b3368382 2608
ade2e3a1 2609 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_DISABLED) {
b7f769ae 2610 xhci_err(xhci,
ade2e3a1 2611 "ERROR Transfer event for disabled endpoint slot %u ep %u\n",
b7f769ae 2612 slot_id, ep_index);
b3368382 2613 goto err_out;
d0e96f5a
SS
2614 }
2615
ade2e3a1
MN
2616 /* Some transfer events don't always point to a trb, see xhci 4.17.4 */
2617 if (!ep_ring) {
2618 switch (trb_comp_code) {
2619 case COMP_STALL_ERROR:
2620 case COMP_USB_TRANSACTION_ERROR:
2621 case COMP_INVALID_STREAM_TYPE_ERROR:
2622 case COMP_INVALID_STREAM_ID_ERROR:
a1575120
MN
2623 xhci_dbg(xhci, "Stream transaction error ep %u no id\n",
2624 ep_index);
2625 if (ep->err_count++ > MAX_SOFT_RETRY)
7428a253 2626 xhci_handle_halted_endpoint(xhci, ep, NULL,
a1575120
MN
2627 EP_HARD_RESET);
2628 else
7428a253 2629 xhci_handle_halted_endpoint(xhci, ep, NULL,
a1575120 2630 EP_SOFT_RESET);
ade2e3a1
MN
2631 goto cleanup;
2632 case COMP_RING_UNDERRUN:
2633 case COMP_RING_OVERRUN:
d9193efb 2634 case COMP_STOPPED_LENGTH_INVALID:
ade2e3a1
MN
2635 goto cleanup;
2636 default:
2637 xhci_err(xhci, "ERROR Transfer event for unknown stream ring slot %u ep %u\n",
2638 slot_id, ep_index);
2639 goto err_out;
2640 }
2641 }
2642
c2d7b49f 2643 /* Count current td numbers if ep->skip is set */
5220cb49
AS
2644 if (ep->skip)
2645 td_num += list_count_nodes(&ep_ring->td_list);
c2d7b49f 2646
986a92d4 2647 /* Look for common error cases */
66d1eebc 2648 switch (trb_comp_code) {
b10de142
SS
2649 /* Skip codes that require special handling depending on
2650 * transfer type
2651 */
2652 case COMP_SUCCESS:
1c11a172 2653 if (EVENT_TRB_LEN(le32_to_cpu(event->transfer_len)) == 0)
1530bbc6 2654 break;
7ff11162
MN
2655 if (xhci->quirks & XHCI_TRUST_TX_LENGTH ||
2656 ep_ring->last_td_was_short)
0b7c105a 2657 trb_comp_code = COMP_SHORT_PACKET;
1530bbc6 2658 else
8202ce2e 2659 xhci_warn_ratelimited(xhci,
b7f769ae
ZX
2660 "WARN Successful completion on short TX for slot %u ep %u: needs XHCI_TRUST_TX_LENGTH quirk?\n",
2661 slot_id, ep_index);
1d6903a6 2662 break;
0b7c105a 2663 case COMP_SHORT_PACKET:
b10de142 2664 break;
b3368382 2665 /* Completion codes for endpoint stopped state */
0b7c105a 2666 case COMP_STOPPED:
b7f769ae
ZX
2667 xhci_dbg(xhci, "Stopped on Transfer TRB for slot %u ep %u\n",
2668 slot_id, ep_index);
ae636747 2669 break;
0b7c105a 2670 case COMP_STOPPED_LENGTH_INVALID:
b7f769ae
ZX
2671 xhci_dbg(xhci,
2672 "Stopped on No-op or Link TRB for slot %u ep %u\n",
2673 slot_id, ep_index);
ae636747 2674 break;
0b7c105a 2675 case COMP_STOPPED_SHORT_PACKET:
b7f769ae
ZX
2676 xhci_dbg(xhci,
2677 "Stopped with short packet transfer detected for slot %u ep %u\n",
2678 slot_id, ep_index);
40a3b775 2679 break;
b3368382 2680 /* Completion codes for endpoint halted state */
0b7c105a 2681 case COMP_STALL_ERROR:
b7f769ae
ZX
2682 xhci_dbg(xhci, "Stalled endpoint for slot %u ep %u\n", slot_id,
2683 ep_index);
b10de142
SS
2684 status = -EPIPE;
2685 break;
0b7c105a 2686 case COMP_SPLIT_TRANSACTION_ERROR:
76eac5d2
MN
2687 xhci_dbg(xhci, "Split transaction error for slot %u ep %u\n",
2688 slot_id, ep_index);
2689 status = -EPROTO;
2690 break;
0b7c105a 2691 case COMP_USB_TRANSACTION_ERROR:
b7f769ae
ZX
2692 xhci_dbg(xhci, "Transfer error for slot %u ep %u on endpoint\n",
2693 slot_id, ep_index);
b10de142
SS
2694 status = -EPROTO;
2695 break;
0b7c105a 2696 case COMP_BABBLE_DETECTED_ERROR:
b7f769ae
ZX
2697 xhci_dbg(xhci, "Babble error for slot %u ep %u on endpoint\n",
2698 slot_id, ep_index);
4a73143c
SS
2699 status = -EOVERFLOW;
2700 break;
b3368382
MN
2701 /* Completion codes for endpoint error state */
2702 case COMP_TRB_ERROR:
2703 xhci_warn(xhci,
2704 "WARN: TRB error for slot %u ep %u on endpoint\n",
2705 slot_id, ep_index);
2706 status = -EILSEQ;
2707 break;
2708 /* completion codes not indicating endpoint state change */
0b7c105a 2709 case COMP_DATA_BUFFER_ERROR:
b7f769ae
ZX
2710 xhci_warn(xhci,
2711 "WARN: HC couldn't access mem fast enough for slot %u ep %u\n",
2712 slot_id, ep_index);
b10de142
SS
2713 status = -ENOSR;
2714 break;
0b7c105a 2715 case COMP_BANDWIDTH_OVERRUN_ERROR:
b7f769ae
ZX
2716 xhci_warn(xhci,
2717 "WARN: bandwidth overrun event for slot %u ep %u on endpoint\n",
2718 slot_id, ep_index);
986a92d4 2719 break;
0b7c105a 2720 case COMP_ISOCH_BUFFER_OVERRUN:
b7f769ae
ZX
2721 xhci_warn(xhci,
2722 "WARN: buffer overrun event for slot %u ep %u on endpoint",
2723 slot_id, ep_index);
986a92d4 2724 break;
0b7c105a 2725 case COMP_RING_UNDERRUN:
986a92d4
AX
2726 /*
2727 * When the Isoch ring is empty, the xHC will generate
2728 * a Ring Overrun Event for IN Isoch endpoint or Ring
2729 * Underrun Event for OUT Isoch endpoint.
2730 */
2731 xhci_dbg(xhci, "underrun event on endpoint\n");
2732 if (!list_empty(&ep_ring->td_list))
2733 xhci_dbg(xhci, "Underrun Event for slot %d ep %d "
2734 "still with TDs queued?\n",
28ccd296
ME
2735 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2736 ep_index);
986a92d4 2737 goto cleanup;
0b7c105a 2738 case COMP_RING_OVERRUN:
986a92d4
AX
2739 xhci_dbg(xhci, "overrun event on endpoint\n");
2740 if (!list_empty(&ep_ring->td_list))
2741 xhci_dbg(xhci, "Overrun Event for slot %d ep %d "
2742 "still with TDs queued?\n",
28ccd296
ME
2743 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2744 ep_index);
986a92d4 2745 goto cleanup;
0b7c105a 2746 case COMP_MISSED_SERVICE_ERROR:
d18240db
AX
2747 /*
2748 * When encounter missed service error, one or more isoc tds
2749 * may be missed by xHC.
2750 * Set skip flag of the ep_ring; Complete the missed tds as
2751 * short transfer when process the ep_ring next time.
2752 */
2753 ep->skip = true;
b7f769ae
ZX
2754 xhci_dbg(xhci,
2755 "Miss service interval error for slot %u ep %u, set skip flag\n",
2756 slot_id, ep_index);
d18240db 2757 goto cleanup;
0b7c105a 2758 case COMP_NO_PING_RESPONSE_ERROR:
3b4739b8 2759 ep->skip = true;
b7f769ae
ZX
2760 xhci_dbg(xhci,
2761 "No Ping response error for slot %u ep %u, Skip one Isoc TD\n",
2762 slot_id, ep_index);
3b4739b8 2763 goto cleanup;
b3368382
MN
2764
2765 case COMP_INCOMPATIBLE_DEVICE_ERROR:
2766 /* needs disable slot command to recover */
2767 xhci_warn(xhci,
2768 "WARN: detect an incompatible device for slot %u ep %u",
2769 slot_id, ep_index);
2770 status = -EPROTO;
2771 break;
b10de142 2772 default:
b45b5069 2773 if (xhci_is_vendor_info_code(xhci, trb_comp_code)) {
5ad6a529
SS
2774 status = 0;
2775 break;
2776 }
b7f769ae
ZX
2777 xhci_warn(xhci,
2778 "ERROR Unknown event condition %u for slot %u ep %u , HC probably busted\n",
2779 trb_comp_code, slot_id, ep_index);
986a92d4
AX
2780 goto cleanup;
2781 }
2782
d18240db
AX
2783 do {
2784 /* This TRB should be in the TD at the head of this ring's
2785 * TD list.
2786 */
2787 if (list_empty(&ep_ring->td_list)) {
a83d6755 2788 /*
e4ec40ec
MN
2789 * Don't print wanings if it's due to a stopped endpoint
2790 * generating an extra completion event if the device
2791 * was suspended. Or, a event for the last TRB of a
2792 * short TD we already got a short event for.
2793 * The short TD is already removed from the TD list.
a83d6755 2794 */
e4ec40ec 2795
0b7c105a 2796 if (!(trb_comp_code == COMP_STOPPED ||
e4ec40ec
MN
2797 trb_comp_code == COMP_STOPPED_LENGTH_INVALID ||
2798 ep_ring->last_td_was_short)) {
a83d6755
SS
2799 xhci_warn(xhci, "WARN Event TRB for slot %d ep %d with no TDs queued?\n",
2800 TRB_TO_SLOT_ID(le32_to_cpu(event->flags)),
2801 ep_index);
a83d6755 2802 }
d18240db
AX
2803 if (ep->skip) {
2804 ep->skip = false;
b7f769ae
ZX
2805 xhci_dbg(xhci, "td_list is empty while skip flag set. Clear skip flag for slot %u ep %u.\n",
2806 slot_id, ep_index);
d18240db 2807 }
93ceaa80
MN
2808 if (trb_comp_code == COMP_STALL_ERROR ||
2809 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2810 trb_comp_code)) {
7428a253 2811 xhci_handle_halted_endpoint(xhci, ep, NULL,
7c6c334e 2812 EP_HARD_RESET);
93ceaa80 2813 }
d18240db
AX
2814 goto cleanup;
2815 }
986a92d4 2816
c2d7b49f
AX
2817 /* We've skipped all the TDs on the ep ring when ep->skip set */
2818 if (ep->skip && td_num == 0) {
2819 ep->skip = false;
b7f769ae
ZX
2820 xhci_dbg(xhci, "All tds on the ep_ring skipped. Clear skip flag for slot %u ep %u.\n",
2821 slot_id, ep_index);
c2d7b49f
AX
2822 goto cleanup;
2823 }
2824
04861f83
FB
2825 td = list_first_entry(&ep_ring->td_list, struct xhci_td,
2826 td_list);
c2d7b49f
AX
2827 if (ep->skip)
2828 td_num--;
926008c9 2829
d18240db 2830 /* Is this a TRB in the currently executing TD? */
91edf5a0 2831 ep_seg = trb_in_td(xhci, td->start_seg, td->first_trb,
f97c08ae 2832 td->last_trb, ep_trb_dma, false);
e1cf486d
AH
2833
2834 /*
2835 * Skip the Force Stopped Event. The event_trb(event_dma) of FSE
2836 * is not in the current TD pointed by ep_ring->dequeue because
2837 * that the hardware dequeue pointer still at the previous TRB
2838 * of the current TD. The previous TRB maybe a Link TD or the
2839 * last TRB of the previous TD. The command completion handle
2840 * will take care the rest.
2841 */
0b7c105a
FB
2842 if (!ep_seg && (trb_comp_code == COMP_STOPPED ||
2843 trb_comp_code == COMP_STOPPED_LENGTH_INVALID)) {
e1cf486d
AH
2844 goto cleanup;
2845 }
2846
f97c08ae 2847 if (!ep_seg) {
5372c65e
MN
2848
2849 if (ep->skip && usb_endpoint_xfer_isoc(&td->urb->ep->desc)) {
2850 skip_isoc_td(xhci, td, ep, status);
2851 goto cleanup;
2852 }
2853
2854 /*
2855 * Some hosts give a spurious success event after a short
2856 * transfer. Ignore it.
2857 */
2858 if ((xhci->quirks & XHCI_SPURIOUS_SUCCESS) &&
2859 ep_ring->last_td_was_short) {
2860 ep_ring->last_td_was_short = false;
2861 goto cleanup;
2862 }
2863
2864 /*
2865 * xhci 4.10.2 states isoc endpoints should continue
2866 * processing the next TD if there was an error mid TD.
2867 * So host like NEC don't generate an event for the last
2868 * isoc TRB even if the IOC flag is set.
2869 * xhci 4.9.1 states that if there are errors in mult-TRB
2870 * TDs xHC should generate an error for that TRB, and if xHC
2871 * proceeds to the next TD it should genete an event for
2872 * any TRB with IOC flag on the way. Other host follow this.
2873 * So this event might be for the next TD.
2874 */
2875 if (td->error_mid_td &&
2876 !list_is_last(&td->td_list, &ep_ring->td_list)) {
2877 struct xhci_td *td_next = list_next_entry(td, td_list);
2878
2879 ep_seg = trb_in_td(xhci, td_next->start_seg, td_next->first_trb,
2880 td_next->last_trb, ep_trb_dma, false);
2881 if (ep_seg) {
2882 /* give back previous TD, start handling new */
2883 xhci_dbg(xhci, "Missing TD completion event after mid TD error\n");
2884 ep_ring->dequeue = td->last_trb;
2885 ep_ring->deq_seg = td->last_trb_seg;
2886 inc_deq(xhci, ep_ring);
2887 xhci_td_cleanup(xhci, td, ep_ring, td->status);
2888 td = td_next;
ad808333 2889 }
5372c65e
MN
2890 }
2891
2892 if (!ep_seg) {
926008c9
DT
2893 /* HC is busted, give up! */
2894 xhci_err(xhci,
2895 "ERROR Transfer event TRB DMA ptr not "
cffb9be8
HG
2896 "part of current TD ep_index %d "
2897 "comp_code %u\n", ep_index,
2898 trb_comp_code);
91edf5a0
MP
2899 trb_in_td(xhci, td->start_seg, td->first_trb,
2900 td->last_trb, ep_trb_dma, true);
926008c9
DT
2901 return -ESHUTDOWN;
2902 }
926008c9 2903 }
0b7c105a 2904 if (trb_comp_code == COMP_SHORT_PACKET)
ad808333
SS
2905 ep_ring->last_td_was_short = true;
2906 else
2907 ep_ring->last_td_was_short = false;
926008c9
DT
2908
2909 if (ep->skip) {
b7f769ae
ZX
2910 xhci_dbg(xhci,
2911 "Found td. Clear skip flag for slot %u ep %u.\n",
2912 slot_id, ep_index);
d18240db
AX
2913 ep->skip = false;
2914 }
678539cf 2915
f97c08ae
MN
2916 ep_trb = &ep_seg->trbs[(ep_trb_dma - ep_seg->dma) /
2917 sizeof(*ep_trb)];
a37c3f76
FB
2918
2919 trace_xhci_handle_transfer(ep_ring,
2920 (struct xhci_generic_trb *) ep_trb);
2921
926008c9 2922 /*
810a624b
LB
2923 * No-op TRB could trigger interrupts in a case where
2924 * a URB was killed and a STALL_ERROR happens right
2925 * after the endpoint ring stopped. Reset the halted
2926 * endpoint. Otherwise, the endpoint remains stalled
2927 * indefinitely.
926008c9 2928 */
a6ccd1fd 2929
f97c08ae 2930 if (trb_is_noop(ep_trb)) {
810a624b
LB
2931 if (trb_comp_code == COMP_STALL_ERROR ||
2932 xhci_requires_manual_halt_cleanup(xhci, ep_ctx,
2933 trb_comp_code))
7428a253
MN
2934 xhci_handle_halted_endpoint(xhci, ep, td,
2935 EP_HARD_RESET);
926008c9 2936 goto cleanup;
d18240db 2937 }
4422da61 2938
a6ccd1fd
MN
2939 td->status = status;
2940
0c03d89d 2941 /* update the urb's actual_length and give back to the core */
d18240db 2942 if (usb_endpoint_xfer_control(&td->urb->ep->desc))
e9fcb077 2943 process_ctrl_td(xhci, ep, ep_ring, td, ep_trb, event);
04e51901 2944 else if (usb_endpoint_xfer_isoc(&td->urb->ep->desc))
e9fcb077 2945 process_isoc_td(xhci, ep, ep_ring, td, ep_trb, event);
d18240db 2946 else
e9fcb077 2947 process_bulk_intr_td(xhci, ep, ep_ring, td, ep_trb, event);
d18240db 2948cleanup:
3b4739b8 2949 handling_skipped_tds = ep->skip &&
0b7c105a
FB
2950 trb_comp_code != COMP_MISSED_SERVICE_ERROR &&
2951 trb_comp_code != COMP_NO_PING_RESPONSE_ERROR;
3b4739b8 2952
d18240db
AX
2953 /*
2954 * If ep->skip is set, it means there are missed tds on the
2955 * endpoint ring need to take care of.
2956 * Process them as short transfer until reach the td pointed by
2957 * the event.
2958 */
3b4739b8 2959 } while (handling_skipped_tds);
d18240db 2960
d0e96f5a 2961 return 0;
b3368382
MN
2962
2963err_out:
2964 xhci_err(xhci, "@%016llx %08x %08x %08x %08x\n",
2965 (unsigned long long) xhci_trb_virt_to_dma(
b17a57f8
MN
2966 ir->event_ring->deq_seg,
2967 ir->event_ring->dequeue),
b3368382
MN
2968 lower_32_bits(le64_to_cpu(event->buffer)),
2969 upper_32_bits(le64_to_cpu(event->buffer)),
2970 le32_to_cpu(event->transfer_len),
2971 le32_to_cpu(event->flags));
2972 return -ENODEV;
d0e96f5a
SS
2973}
2974
0f2a7930 2975/*
edc47759 2976 * This function handles one OS-owned event on the event ring. It may drop
0f2a7930
SS
2977 * xhci->lock between event processing (e.g. to pass up port status changes).
2978 */
edc47759
MN
2979static int xhci_handle_event_trb(struct xhci_hcd *xhci, struct xhci_interrupter *ir,
2980 union xhci_trb *event)
7f84eef0 2981{
0353810a 2982 u32 trb_type;
7f84eef0 2983
b17a57f8 2984 trace_xhci_handle_event(ir->event_ring, &event->generic);
a37c3f76 2985
92a3da41 2986 /*
edc47759 2987 * Barrier between reading the TRB_CYCLE (valid) flag before, and any
92a3da41
ME
2988 * speculative reads of the event's flags/data below.
2989 */
2990 rmb();
0353810a 2991 trb_type = TRB_FIELD_TO_TYPE(le32_to_cpu(event->event_cmd.flags));
0f2a7930 2992 /* FIXME: Handle more event types. */
0353810a
MN
2993
2994 switch (trb_type) {
2995 case TRB_COMPLETION:
7f84eef0
SS
2996 handle_cmd_completion(xhci, &event->event_cmd);
2997 break;
0353810a 2998 case TRB_PORT_STATUS:
b17a57f8 2999 handle_port_status(xhci, ir, event);
0f2a7930 3000 break;
0353810a 3001 case TRB_TRANSFER:
3321f84b 3002 handle_tx_event(xhci, ir, &event->trans_event);
d0e96f5a 3003 break;
0353810a 3004 case TRB_DEV_NOTE:
623bef9e
SS
3005 handle_device_notification(xhci, event);
3006 break;
7f84eef0 3007 default:
0353810a
MN
3008 if (trb_type >= TRB_VENDOR_DEFINED_LOW)
3009 handle_vendor_event(xhci, event, trb_type);
0238634d 3010 else
0353810a 3011 xhci_warn(xhci, "ERROR unknown event type %d\n", trb_type);
7f84eef0 3012 }
6f5165cf
SS
3013 /* Any of the above functions may drop and re-acquire the lock, so check
3014 * to make sure a watchdog timer didn't mark the host as non-responsive.
3015 */
3016 if (xhci->xhc_state & XHCI_STATE_DYING) {
edc47759
MN
3017 xhci_dbg(xhci, "xHCI host dying, returning from event handler.\n");
3018 return -ENODEV;
6f5165cf 3019 }
7f84eef0 3020
edc47759 3021 return 0;
7f84eef0 3022}
9032cd52 3023
dc0ffbea
PC
3024/*
3025 * Update Event Ring Dequeue Pointer:
3026 * - When all events have finished
3027 * - To avoid "Event Ring Full Error" condition
3028 */
3029static void xhci_update_erst_dequeue(struct xhci_hcd *xhci,
b17a57f8 3030 struct xhci_interrupter *ir,
15f3ef07 3031 bool clear_ehb)
dc0ffbea
PC
3032{
3033 u64 temp_64;
3034 dma_addr_t deq;
3035
b17a57f8 3036 temp_64 = xhci_read_64(xhci, &ir->ir_set->erst_dequeue);
143e64df
MN
3037 deq = xhci_trb_virt_to_dma(ir->event_ring->deq_seg,
3038 ir->event_ring->dequeue);
3039 if (deq == 0)
3040 xhci_warn(xhci, "WARN something wrong with SW event ring dequeue ptr\n");
3041 /*
3042 * Per 4.9.4, Software writes to the ERDP register shall always advance
3043 * the Event Ring Dequeue Pointer value.
3044 */
3045 if ((temp_64 & ERST_PTR_MASK) == (deq & ERST_PTR_MASK) && !clear_ehb)
3046 return;
dc0ffbea 3047
143e64df
MN
3048 /* Update HC event ring dequeue pointer */
3049 temp_64 = ir->event_ring->deq_seg->num & ERST_DESI_MASK;
3050 temp_64 |= deq & ERST_PTR_MASK;
dc0ffbea
PC
3051
3052 /* Clear the event handler busy flag (RW1C) */
15f3ef07
LW
3053 if (clear_ehb)
3054 temp_64 |= ERST_EHB;
b17a57f8 3055 xhci_write_64(xhci, temp_64, &ir->ir_set->erst_dequeue);
dc0ffbea
PC
3056}
3057
4f022aad
MN
3058/* Clear the interrupt pending bit for a specific interrupter. */
3059static void xhci_clear_interrupt_pending(struct xhci_hcd *xhci,
3060 struct xhci_interrupter *ir)
3061{
3062 if (!ir->ip_autoclear) {
3063 u32 irq_pending;
3064
3065 irq_pending = readl(&ir->ir_set->irq_pending);
3066 irq_pending |= IMAN_IP;
3067 writel(irq_pending, &ir->ir_set->irq_pending);
3068 }
3069}
3070
edc47759
MN
3071/*
3072 * Handle all OS-owned events on an interrupter event ring. It may drop
3073 * and reaquire xhci->lock between event processing.
3074 */
84ac5e4f
MN
3075static int xhci_handle_events(struct xhci_hcd *xhci, struct xhci_interrupter *ir)
3076{
3077 int event_loop = 0;
edc47759 3078 int err;
84ac5e4f
MN
3079 u64 temp;
3080
3081 xhci_clear_interrupt_pending(xhci, ir);
3082
84008be8
MN
3083 /* Event ring hasn't been allocated yet. */
3084 if (!ir->event_ring || !ir->event_ring->dequeue) {
3085 xhci_err(xhci, "ERROR interrupter event ring not ready\n");
3086 return -ENOMEM;
3087 }
3088
84ac5e4f
MN
3089 if (xhci->xhc_state & XHCI_STATE_DYING ||
3090 xhci->xhc_state & XHCI_STATE_HALTED) {
3091 xhci_dbg(xhci, "xHCI dying, ignoring interrupt. Shouldn't IRQs be disabled?\n");
3092
3093 /* Clear the event handler busy flag (RW1C) */
3094 temp = xhci_read_64(xhci, &ir->ir_set->erst_dequeue);
3095 xhci_write_64(xhci, temp | ERST_EHB, &ir->ir_set->erst_dequeue);
3096 return -ENODEV;
3097 }
3098
edc47759
MN
3099 /* Process all OS owned event TRBs on this event ring */
3100 while (unhandled_event_trb(ir->event_ring)) {
3101 err = xhci_handle_event_trb(xhci, ir, ir->event_ring->dequeue);
3102
84ac5e4f
MN
3103 /*
3104 * If half a segment of events have been handled in one go then
3105 * update ERDP, and force isoc trbs to interrupt more often
3106 */
3107 if (event_loop++ > TRBS_PER_SEGMENT / 2) {
3108 xhci_update_erst_dequeue(xhci, ir, false);
3109
3110 if (ir->isoc_bei_interval > AVOID_BEI_INTERVAL_MIN)
3111 ir->isoc_bei_interval = ir->isoc_bei_interval / 2;
3112
3113 event_loop = 0;
3114 }
3115
3116 /* Update SW event ring dequeue pointer */
3117 inc_deq(xhci, ir->event_ring);
edc47759
MN
3118
3119 if (err)
3120 break;
84ac5e4f
MN
3121 }
3122
3123 xhci_update_erst_dequeue(xhci, ir, true);
3124
3125 return 0;
3126}
3127
9032cd52
SS
3128/*
3129 * xHCI spec says we can get an interrupt, and if the HC has an error condition,
3130 * we might get bad data out of the event ring. Section 4.10.2.7 has a list of
3131 * indicators of an event TRB error, but we check the status *first* to be safe.
3132 */
3133irqreturn_t xhci_irq(struct usb_hcd *hcd)
3134{
3135 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
5bfc311d 3136 irqreturn_t ret = IRQ_HANDLED;
76a35293 3137 u32 status;
9032cd52 3138
5e712172 3139 spin_lock(&xhci->lock);
9032cd52 3140 /* Check if the xHC generated the interrupt, or the irq is shared */
b0ba9720 3141 status = readl(&xhci->op_regs->status);
d9f11ba9
MN
3142 if (status == ~(u32)0) {
3143 xhci_hc_died(xhci);
76a35293 3144 goto out;
9032cd52 3145 }
76a35293 3146
5bfc311d
ON
3147 if (!(status & STS_EINT)) {
3148 ret = IRQ_NONE;
76a35293 3149 goto out;
5bfc311d 3150 }
76a35293 3151
2a25e66d
LL
3152 if (status & STS_HCE) {
3153 xhci_warn(xhci, "WARNING: Host Controller Error\n");
3154 goto out;
3155 }
3156
27e0dd4d 3157 if (status & STS_FATAL) {
9032cd52
SS
3158 xhci_warn(xhci, "WARNING: Host System Error\n");
3159 xhci_halt(xhci);
76a35293 3160 goto out;
9032cd52
SS
3161 }
3162
bda53145
SS
3163 /*
3164 * Clear the op reg interrupt status first,
3165 * so we can receive interrupts from other MSI-X interrupters.
3166 * Write 1 to clear the interrupt status.
3167 */
27e0dd4d 3168 status |= STS_EINT;
204b7793 3169 writel(status, &xhci->op_regs->status);
c06d68b8 3170
84ac5e4f
MN
3171 /* This is the handler of the primary interrupter */
3172 xhci_handle_events(xhci, xhci->interrupters[0]);
76a35293 3173out:
5e712172 3174 spin_unlock(&xhci->lock);
9032cd52 3175
76a35293 3176 return ret;
9032cd52
SS
3177}
3178
851ec164 3179irqreturn_t xhci_msi_irq(int irq, void *hcd)
9032cd52 3180{
968b822c 3181 return xhci_irq(hcd);
9032cd52 3182}
fabbd95c 3183EXPORT_SYMBOL_GPL(xhci_msi_irq);
7f84eef0 3184
d0e96f5a
SS
3185/**** Endpoint Ring Operations ****/
3186
7f84eef0
SS
3187/*
3188 * Generic function for queueing a TRB on a ring.
3189 * The caller must have checked to make sure there's room on the ring.
6cc30d85
SS
3190 *
3191 * @more_trbs_coming: Will you enqueue more TRBs before calling
3192 * prepare_transfer()?
7f84eef0
SS
3193 */
3194static void queue_trb(struct xhci_hcd *xhci, struct xhci_ring *ring,
3b72fca0 3195 bool more_trbs_coming,
7f84eef0
SS
3196 u32 field1, u32 field2, u32 field3, u32 field4)
3197{
3198 struct xhci_generic_trb *trb;
3199
3200 trb = &ring->enqueue->generic;
28ccd296
ME
3201 trb->field[0] = cpu_to_le32(field1);
3202 trb->field[1] = cpu_to_le32(field2);
3203 trb->field[2] = cpu_to_le32(field3);
576667ba
MN
3204 /* make sure TRB is fully written before giving it to the controller */
3205 wmb();
28ccd296 3206 trb->field[3] = cpu_to_le32(field4);
a37c3f76
FB
3207
3208 trace_xhci_queue_trb(ring, trb);
3209
3b72fca0 3210 inc_enq(xhci, ring, more_trbs_coming);
7f84eef0
SS
3211}
3212
d0e96f5a
SS
3213/*
3214 * Does various checks on the endpoint ring, and makes it ready to queue num_trbs.
f5af638f 3215 * expand ring if it start to be full.
d0e96f5a
SS
3216 */
3217static int prepare_ring(struct xhci_hcd *xhci, struct xhci_ring *ep_ring,
3b72fca0 3218 u32 ep_state, unsigned int num_trbs, gfp_t mem_flags)
d0e96f5a 3219{
04d21f72 3220 unsigned int link_trb_count = 0;
f5af638f 3221 unsigned int new_segs = 0;
8dfec614 3222
d0e96f5a 3223 /* Make sure the endpoint has been added to xHC schedule */
d0e96f5a
SS
3224 switch (ep_state) {
3225 case EP_STATE_DISABLED:
3226 /*
3227 * USB core changed config/interfaces without notifying us,
3228 * or hardware is reporting the wrong state.
3229 */
3230 xhci_warn(xhci, "WARN urb submitted to disabled ep\n");
3231 return -ENOENT;
d0e96f5a 3232 case EP_STATE_ERROR:
c92bcfa7 3233 xhci_warn(xhci, "WARN waiting for error on ep to be cleared\n");
d0e96f5a
SS
3234 /* FIXME event handling code for error needs to clear it */
3235 /* XXX not sure if this should be -ENOENT or not */
3236 return -EINVAL;
c92bcfa7
SS
3237 case EP_STATE_HALTED:
3238 xhci_dbg(xhci, "WARN halted endpoint, queueing URB anyway.\n");
1d6903a6 3239 break;
d0e96f5a
SS
3240 case EP_STATE_STOPPED:
3241 case EP_STATE_RUNNING:
3242 break;
3243 default:
3244 xhci_err(xhci, "ERROR unknown endpoint state for ep\n");
3245 /*
3246 * FIXME issue Configure Endpoint command to try to get the HC
3247 * back into a known state.
3248 */
3249 return -EINVAL;
3250 }
8dfec614 3251
f5af638f
MN
3252 if (ep_ring != xhci->cmd_ring) {
3253 new_segs = xhci_ring_expansion_needed(xhci, ep_ring, num_trbs);
2710f818 3254 } else if (xhci_num_trbs_free(xhci, ep_ring) <= num_trbs) {
f5af638f
MN
3255 xhci_err(xhci, "Do not support expand command ring\n");
3256 return -ENOMEM;
3257 }
8dfec614 3258
f5af638f 3259 if (new_segs) {
68ffb011
XR
3260 xhci_dbg_trace(xhci, trace_xhci_dbg_ring_expansion,
3261 "ERROR no room on ep ring, try ring expansion");
f5af638f 3262 if (xhci_ring_expansion(xhci, ep_ring, new_segs, mem_flags)) {
8dfec614
AX
3263 xhci_err(xhci, "Ring expansion failed\n");
3264 return -ENOMEM;
3265 }
261fa12b 3266 }
6c12db90 3267
d0c77d84
MN
3268 while (trb_is_link(ep_ring->enqueue)) {
3269 /* If we're not dealing with 0.95 hardware or isoc rings
3270 * on AMD 0.96 host, clear the chain bit.
3271 */
3272 if (!xhci_link_trb_quirk(xhci) &&
3273 !(ep_ring->type == TYPE_ISOC &&
3274 (xhci->quirks & XHCI_AMD_0x96_HOST)))
3275 ep_ring->enqueue->link.control &=
3276 cpu_to_le32(~TRB_CHAIN);
3277 else
3278 ep_ring->enqueue->link.control |=
3279 cpu_to_le32(TRB_CHAIN);
6c12db90 3280
d0c77d84
MN
3281 wmb();
3282 ep_ring->enqueue->link.control ^= cpu_to_le32(TRB_CYCLE);
6c12db90 3283
d0c77d84
MN
3284 /* Toggle the cycle bit after the last ring segment. */
3285 if (link_trb_toggles_cycle(ep_ring->enqueue))
3286 ep_ring->cycle_state ^= 1;
6c12db90 3287
d0c77d84
MN
3288 ep_ring->enq_seg = ep_ring->enq_seg->next;
3289 ep_ring->enqueue = ep_ring->enq_seg->trbs;
04d21f72
MN
3290
3291 /* prevent infinite loop if all first trbs are link trbs */
3292 if (link_trb_count++ > ep_ring->num_segs) {
3293 xhci_warn(xhci, "Ring is an endless link TRB loop\n");
3294 return -EINVAL;
3295 }
6c12db90 3296 }
c716e8a5
MN
3297
3298 if (last_trb_on_seg(ep_ring->enq_seg, ep_ring->enqueue)) {
3299 xhci_warn(xhci, "Missing link TRB at end of ring segment\n");
3300 return -EINVAL;
3301 }
3302
d0e96f5a
SS
3303 return 0;
3304}
3305
23e3be11 3306static int prepare_transfer(struct xhci_hcd *xhci,
d0e96f5a
SS
3307 struct xhci_virt_device *xdev,
3308 unsigned int ep_index,
e9df17eb 3309 unsigned int stream_id,
d0e96f5a
SS
3310 unsigned int num_trbs,
3311 struct urb *urb,
8e51adcc 3312 unsigned int td_index,
d0e96f5a
SS
3313 gfp_t mem_flags)
3314{
3315 int ret;
8e51adcc
AX
3316 struct urb_priv *urb_priv;
3317 struct xhci_td *td;
e9df17eb 3318 struct xhci_ring *ep_ring;
d115b048 3319 struct xhci_ep_ctx *ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
e9df17eb 3320
c089cada
MN
3321 ep_ring = xhci_triad_to_transfer_ring(xhci, xdev->slot_id, ep_index,
3322 stream_id);
e9df17eb
SS
3323 if (!ep_ring) {
3324 xhci_dbg(xhci, "Can't prepare ring for bad stream ID %u\n",
3325 stream_id);
3326 return -EINVAL;
3327 }
3328
5071e6b2 3329 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3b72fca0 3330 num_trbs, mem_flags);
d0e96f5a
SS
3331 if (ret)
3332 return ret;
d0e96f5a 3333
8e51adcc 3334 urb_priv = urb->hcpriv;
7e64b037 3335 td = &urb_priv->td[td_index];
8e51adcc
AX
3336
3337 INIT_LIST_HEAD(&td->td_list);
3338 INIT_LIST_HEAD(&td->cancelled_td_list);
3339
3340 if (td_index == 0) {
214f76f7 3341 ret = usb_hcd_link_urb_to_ep(bus_to_hcd(urb->dev->bus), urb);
d13565c1 3342 if (unlikely(ret))
8e51adcc 3343 return ret;
d0e96f5a
SS
3344 }
3345
8e51adcc 3346 td->urb = urb;
d0e96f5a 3347 /* Add this TD to the tail of the endpoint ring's TD list */
8e51adcc
AX
3348 list_add_tail(&td->td_list, &ep_ring->td_list);
3349 td->start_seg = ep_ring->enq_seg;
3350 td->first_trb = ep_ring->enqueue;
3351
d0e96f5a
SS
3352 return 0;
3353}
3354
67d2ea9f 3355unsigned int count_trbs(u64 addr, u64 len)
d2510342
AI
3356{
3357 unsigned int num_trbs;
3358
3359 num_trbs = DIV_ROUND_UP(len + (addr & (TRB_MAX_BUFF_SIZE - 1)),
3360 TRB_MAX_BUFF_SIZE);
3361 if (num_trbs == 0)
3362 num_trbs++;
3363
3364 return num_trbs;
3365}
3366
3367static inline unsigned int count_trbs_needed(struct urb *urb)
3368{
3369 return count_trbs(urb->transfer_dma, urb->transfer_buffer_length);
3370}
3371
3372static unsigned int count_sg_trbs_needed(struct urb *urb)
8a96c052 3373{
8a96c052 3374 struct scatterlist *sg;
d2510342 3375 unsigned int i, len, full_len, num_trbs = 0;
8a96c052 3376
d2510342 3377 full_len = urb->transfer_buffer_length;
8a96c052 3378
d2510342
AI
3379 for_each_sg(urb->sg, sg, urb->num_mapped_sgs, i) {
3380 len = sg_dma_len(sg);
3381 num_trbs += count_trbs(sg_dma_address(sg), len);
3382 len = min_t(unsigned int, len, full_len);
3383 full_len -= len;
3384 if (full_len == 0)
8a96c052
SS
3385 break;
3386 }
d2510342 3387
8a96c052
SS
3388 return num_trbs;
3389}
3390
d2510342
AI
3391static unsigned int count_isoc_trbs_needed(struct urb *urb, int i)
3392{
3393 u64 addr, len;
3394
3395 addr = (u64) (urb->transfer_dma + urb->iso_frame_desc[i].offset);
3396 len = urb->iso_frame_desc[i].length;
3397
3398 return count_trbs(addr, len);
3399}
3400
3401static void check_trb_math(struct urb *urb, int running_total)
8a96c052 3402{
d2510342 3403 if (unlikely(running_total != urb->transfer_buffer_length))
a2490187 3404 dev_err(&urb->dev->dev, "%s - ep %#x - Miscalculated tx length, "
8a96c052
SS
3405 "queued %#x (%d), asked for %#x (%d)\n",
3406 __func__,
3407 urb->ep->desc.bEndpointAddress,
3408 running_total, running_total,
3409 urb->transfer_buffer_length,
3410 urb->transfer_buffer_length);
3411}
3412
23e3be11 3413static void giveback_first_trb(struct xhci_hcd *xhci, int slot_id,
e9df17eb 3414 unsigned int ep_index, unsigned int stream_id, int start_cycle,
e1eab2e0 3415 struct xhci_generic_trb *start_trb)
8a96c052 3416{
8a96c052
SS
3417 /*
3418 * Pass all the TRBs to the hardware at once and make sure this write
3419 * isn't reordered.
3420 */
3421 wmb();
50f7b52a 3422 if (start_cycle)
28ccd296 3423 start_trb->field[3] |= cpu_to_le32(start_cycle);
50f7b52a 3424 else
28ccd296 3425 start_trb->field[3] &= cpu_to_le32(~TRB_CYCLE);
be88fe4f 3426 xhci_ring_ep_doorbell(xhci, slot_id, ep_index, stream_id);
8a96c052
SS
3427}
3428
78140156
AI
3429static void check_interval(struct xhci_hcd *xhci, struct urb *urb,
3430 struct xhci_ep_ctx *ep_ctx)
624defa1 3431{
624defa1
SS
3432 int xhci_interval;
3433 int ep_interval;
3434
28ccd296 3435 xhci_interval = EP_INTERVAL_TO_UFRAMES(le32_to_cpu(ep_ctx->ep_info));
624defa1 3436 ep_interval = urb->interval;
78140156 3437
624defa1
SS
3438 /* Convert to microframes */
3439 if (urb->dev->speed == USB_SPEED_LOW ||
3440 urb->dev->speed == USB_SPEED_FULL)
3441 ep_interval *= 8;
78140156 3442
624defa1
SS
3443 /* FIXME change this to a warning and a suggestion to use the new API
3444 * to set the polling interval (once the API is added).
3445 */
3446 if (xhci_interval != ep_interval) {
0730d52a
DK
3447 dev_dbg_ratelimited(&urb->dev->dev,
3448 "Driver uses different interval (%d microframe%s) than xHCI (%d microframe%s)\n",
3449 ep_interval, ep_interval == 1 ? "" : "s",
3450 xhci_interval, xhci_interval == 1 ? "" : "s");
624defa1
SS
3451 urb->interval = xhci_interval;
3452 /* Convert back to frames for LS/FS devices */
3453 if (urb->dev->speed == USB_SPEED_LOW ||
3454 urb->dev->speed == USB_SPEED_FULL)
3455 urb->interval /= 8;
3456 }
78140156
AI
3457}
3458
3459/*
3460 * xHCI uses normal TRBs for both bulk and interrupt. When the interrupt
3461 * endpoint is to be serviced, the xHC will consume (at most) one TD. A TD
3462 * (comprised of sg list entries) can take several service intervals to
3463 * transmit.
3464 */
3465int xhci_queue_intr_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
3466 struct urb *urb, int slot_id, unsigned int ep_index)
3467{
3468 struct xhci_ep_ctx *ep_ctx;
3469
3470 ep_ctx = xhci_get_ep_ctx(xhci, xhci->devs[slot_id]->out_ctx, ep_index);
3471 check_interval(xhci, urb, ep_ctx);
3472
3fc8206d 3473 return xhci_queue_bulk_tx(xhci, mem_flags, urb, slot_id, ep_index);
624defa1
SS
3474}
3475
4da6e6f2 3476/*
4525c0a1
SS
3477 * For xHCI 1.0 host controllers, TD size is the number of max packet sized
3478 * packets remaining in the TD (*not* including this TRB).
4da6e6f2
SS
3479 *
3480 * Total TD packet count = total_packet_count =
4525c0a1 3481 * DIV_ROUND_UP(TD size in bytes / wMaxPacketSize)
4da6e6f2
SS
3482 *
3483 * Packets transferred up to and including this TRB = packets_transferred =
3484 * rounddown(total bytes transferred including this TRB / wMaxPacketSize)
3485 *
3486 * TD size = total_packet_count - packets_transferred
3487 *
c840d6ce
MN
3488 * For xHCI 0.96 and older, TD size field should be the remaining bytes
3489 * including this TRB, right shifted by 10
3490 *
3491 * For all hosts it must fit in bits 21:17, so it can't be bigger than 31.
3492 * This is taken care of in the TRB_TD_SIZE() macro
3493 *
4525c0a1 3494 * The last TRB in a TD must have the TD size set to zero.
4da6e6f2 3495 */
c840d6ce
MN
3496static u32 xhci_td_remainder(struct xhci_hcd *xhci, int transferred,
3497 int trb_buff_len, unsigned int td_total_len,
124c3937 3498 struct urb *urb, bool more_trbs_coming)
4da6e6f2 3499{
c840d6ce
MN
3500 u32 maxp, total_packet_count;
3501
72b663a9 3502 /* MTK xHCI 0.96 contains some features from 1.0 */
0cbd4b34 3503 if (xhci->hci_version < 0x100 && !(xhci->quirks & XHCI_MTK_HOST))
c840d6ce
MN
3504 return ((td_total_len - transferred) >> 10);
3505
48df4a6f 3506 /* One TRB with a zero-length data packet. */
124c3937 3507 if (!more_trbs_coming || (transferred == 0 && trb_buff_len == 0) ||
c840d6ce 3508 trb_buff_len == td_total_len)
48df4a6f
SS
3509 return 0;
3510
72b663a9
CY
3511 /* for MTK xHCI 0.96, TD size include this TRB, but not in 1.x */
3512 if ((xhci->quirks & XHCI_MTK_HOST) && (xhci->hci_version < 0x100))
0cbd4b34
CY
3513 trb_buff_len = 0;
3514
734d3ddd 3515 maxp = usb_endpoint_maxp(&urb->ep->desc);
0cbd4b34
CY
3516 total_packet_count = DIV_ROUND_UP(td_total_len, maxp);
3517
c840d6ce
MN
3518 /* Queueing functions don't count the current TRB into transferred */
3519 return (total_packet_count - ((transferred + trb_buff_len) / maxp));
4da6e6f2
SS
3520}
3521
f9c589e1 3522
474ed23a 3523static int xhci_align_td(struct xhci_hcd *xhci, struct urb *urb, u32 enqd_len,
f9c589e1 3524 u32 *trb_buff_len, struct xhci_segment *seg)
474ed23a 3525{
41a43013 3526 struct device *dev = xhci_to_hcd(xhci)->self.sysdev;
474ed23a
MN
3527 unsigned int unalign;
3528 unsigned int max_pkt;
f9c589e1 3529 u32 new_buff_len;
597c56e3 3530 size_t len;
474ed23a 3531
734d3ddd 3532 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
474ed23a
MN
3533 unalign = (enqd_len + *trb_buff_len) % max_pkt;
3534
3535 /* we got lucky, last normal TRB data on segment is packet aligned */
3536 if (unalign == 0)
3537 return 0;
3538
f9c589e1
MN
3539 xhci_dbg(xhci, "Unaligned %d bytes, buff len %d\n",
3540 unalign, *trb_buff_len);
3541
474ed23a
MN
3542 /* is the last nornal TRB alignable by splitting it */
3543 if (*trb_buff_len > unalign) {
3544 *trb_buff_len -= unalign;
f9c589e1 3545 xhci_dbg(xhci, "split align, new buff len %d\n", *trb_buff_len);
474ed23a
MN
3546 return 0;
3547 }
f9c589e1
MN
3548
3549 /*
3550 * We want enqd_len + trb_buff_len to sum up to a number aligned to
3551 * number which is divisible by the endpoint's wMaxPacketSize. IOW:
3552 * (size of currently enqueued TRBs + remainder) % wMaxPacketSize == 0.
3553 */
3554 new_buff_len = max_pkt - (enqd_len % max_pkt);
3555
3556 if (new_buff_len > (urb->transfer_buffer_length - enqd_len))
3557 new_buff_len = (urb->transfer_buffer_length - enqd_len);
3558
3559 /* create a max max_pkt sized bounce buffer pointed to by last trb */
3560 if (usb_urb_dir_out(urb)) {
d4a61063
MN
3561 if (urb->num_sgs) {
3562 len = sg_pcopy_to_buffer(urb->sg, urb->num_sgs,
3563 seg->bounce_buf, new_buff_len, enqd_len);
3564 if (len != new_buff_len)
3565 xhci_warn(xhci, "WARN Wrong bounce buffer write length: %zu != %d\n",
3566 len, new_buff_len);
3567 } else {
3568 memcpy(seg->bounce_buf, urb->transfer_buffer + enqd_len, new_buff_len);
3569 }
3570
f9c589e1
MN
3571 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3572 max_pkt, DMA_TO_DEVICE);
3573 } else {
3574 seg->bounce_dma = dma_map_single(dev, seg->bounce_buf,
3575 max_pkt, DMA_FROM_DEVICE);
3576 }
3577
3578 if (dma_mapping_error(dev, seg->bounce_dma)) {
3579 /* try without aligning. Some host controllers survive */
3580 xhci_warn(xhci, "Failed mapping bounce buffer, not aligning\n");
3581 return 0;
3582 }
3583 *trb_buff_len = new_buff_len;
3584 seg->bounce_len = new_buff_len;
3585 seg->bounce_offs = enqd_len;
3586
3587 xhci_dbg(xhci, "Bounce align, new buff len %d\n", *trb_buff_len);
3588
474ed23a
MN
3589 return 1;
3590}
3591
d2510342
AI
3592/* This is very similar to what ehci-q.c qtd_fill() does */
3593int xhci_queue_bulk_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
8a96c052
SS
3594 struct urb *urb, int slot_id, unsigned int ep_index)
3595{
5a5a0b1a 3596 struct xhci_ring *ring;
8e51adcc 3597 struct urb_priv *urb_priv;
8a96c052 3598 struct xhci_td *td;
d2510342
AI
3599 struct xhci_generic_trb *start_trb;
3600 struct scatterlist *sg = NULL;
5a83f04a
MN
3601 bool more_trbs_coming = true;
3602 bool need_zero_pkt = false;
86065c27
MN
3603 bool first_trb = true;
3604 unsigned int num_trbs;
d2510342 3605 unsigned int start_cycle, num_sgs = 0;
86065c27 3606 unsigned int enqd_len, block_len, trb_buff_len, full_len;
f9c589e1 3607 int sent_len, ret;
d2510342 3608 u32 field, length_field, remainder;
f9c589e1 3609 u64 addr, send_addr;
8a96c052 3610
5a5a0b1a
MN
3611 ring = xhci_urb_to_transfer_ring(xhci, urb);
3612 if (!ring)
e9df17eb
SS
3613 return -EINVAL;
3614
86065c27 3615 full_len = urb->transfer_buffer_length;
d2510342 3616 /* If we have scatter/gather list, we use it. */
2017a1e5 3617 if (urb->num_sgs && !(urb->transfer_flags & URB_DMA_MAP_SINGLE)) {
d2510342
AI
3618 num_sgs = urb->num_mapped_sgs;
3619 sg = urb->sg;
86065c27
MN
3620 addr = (u64) sg_dma_address(sg);
3621 block_len = sg_dma_len(sg);
d2510342 3622 num_trbs = count_sg_trbs_needed(urb);
86065c27 3623 } else {
d2510342 3624 num_trbs = count_trbs_needed(urb);
86065c27
MN
3625 addr = (u64) urb->transfer_dma;
3626 block_len = full_len;
3627 }
4758dcd1 3628 ret = prepare_transfer(xhci, xhci->devs[slot_id],
e9df17eb 3629 ep_index, urb->stream_id,
3b72fca0 3630 num_trbs, urb, 0, mem_flags);
d2510342 3631 if (unlikely(ret < 0))
4758dcd1 3632 return ret;
8e51adcc
AX
3633
3634 urb_priv = urb->hcpriv;
4758dcd1
RA
3635
3636 /* Deal with URB_ZERO_PACKET - need one more td/trb */
9ef7fbbb 3637 if (urb->transfer_flags & URB_ZERO_PACKET && urb_priv->num_tds > 1)
5a83f04a 3638 need_zero_pkt = true;
4758dcd1 3639
7e64b037 3640 td = &urb_priv->td[0];
8e51adcc 3641
8a96c052
SS
3642 /*
3643 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3644 * until we've finished creating all the other TRBs. The ring's cycle
3645 * state may change as we enqueue the other TRBs, so save it too.
3646 */
5a5a0b1a
MN
3647 start_trb = &ring->enqueue->generic;
3648 start_cycle = ring->cycle_state;
f9c589e1 3649 send_addr = addr;
8a96c052 3650
d2510342 3651 /* Queue the TRBs, even if they are zero-length */
0d2daade
AB
3652 for (enqd_len = 0; first_trb || enqd_len < full_len;
3653 enqd_len += trb_buff_len) {
d2510342 3654 field = TRB_TYPE(TRB_NORMAL);
af8b9e63 3655
86065c27
MN
3656 /* TRB buffer should not cross 64KB boundaries */
3657 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
3658 trb_buff_len = min_t(unsigned int, trb_buff_len, block_len);
8a96c052 3659
86065c27
MN
3660 if (enqd_len + trb_buff_len > full_len)
3661 trb_buff_len = full_len - enqd_len;
b10de142
SS
3662
3663 /* Don't change the cycle bit of the first TRB until later */
86065c27
MN
3664 if (first_trb) {
3665 first_trb = false;
50f7b52a 3666 if (start_cycle == 0)
d2510342 3667 field |= TRB_CYCLE;
50f7b52a 3668 } else
5a5a0b1a 3669 field |= ring->cycle_state;
b10de142
SS
3670
3671 /* Chain all the TRBs together; clear the chain bit in the last
3672 * TRB to indicate it's the last TRB in the chain.
3673 */
86065c27 3674 if (enqd_len + trb_buff_len < full_len) {
b10de142 3675 field |= TRB_CHAIN;
2d98ef40 3676 if (trb_is_link(ring->enqueue + 1)) {
474ed23a 3677 if (xhci_align_td(xhci, urb, enqd_len,
f9c589e1
MN
3678 &trb_buff_len,
3679 ring->enq_seg)) {
3680 send_addr = ring->enq_seg->bounce_dma;
3681 /* assuming TD won't span 2 segs */
3682 td->bounce_seg = ring->enq_seg;
3683 }
474ed23a 3684 }
f9c589e1
MN
3685 }
3686 if (enqd_len + trb_buff_len >= full_len) {
3687 field &= ~TRB_CHAIN;
4758dcd1 3688 field |= TRB_IOC;
124c3937 3689 more_trbs_coming = false;
5a83f04a 3690 td->last_trb = ring->enqueue;
55f6153d 3691 td->last_trb_seg = ring->enq_seg;
33e39350
NSJ
3692 if (xhci_urb_suitable_for_idt(urb)) {
3693 memcpy(&send_addr, urb->transfer_buffer,
3694 trb_buff_len);
bfa3dbb3 3695 le64_to_cpus(&send_addr);
33e39350
NSJ
3696 field |= TRB_IDT;
3697 }
b10de142 3698 }
af8b9e63
SS
3699
3700 /* Only set interrupt on short packet for IN endpoints */
3701 if (usb_urb_dir_in(urb))
3702 field |= TRB_ISP;
3703
4da6e6f2 3704 /* Set the TRB length, TD size, and interrupter fields. */
86065c27
MN
3705 remainder = xhci_td_remainder(xhci, enqd_len, trb_buff_len,
3706 full_len, urb, more_trbs_coming);
3707
f9dc68fe 3708 length_field = TRB_LEN(trb_buff_len) |
c840d6ce 3709 TRB_TD_SIZE(remainder) |
f9dc68fe 3710 TRB_INTR_TARGET(0);
4da6e6f2 3711
124c3937 3712 queue_trb(xhci, ring, more_trbs_coming | need_zero_pkt,
f9c589e1
MN
3713 lower_32_bits(send_addr),
3714 upper_32_bits(send_addr),
f9dc68fe 3715 length_field,
d2510342 3716 field);
55f6153d 3717 td->num_trbs++;
b10de142 3718 addr += trb_buff_len;
f9c589e1 3719 sent_len = trb_buff_len;
d2510342 3720
f9c589e1 3721 while (sg && sent_len >= block_len) {
86065c27
MN
3722 /* New sg entry */
3723 --num_sgs;
f9c589e1 3724 sent_len -= block_len;
3c6f8cb9
SA
3725 sg = sg_next(sg);
3726 if (num_sgs != 0 && sg) {
86065c27
MN
3727 block_len = sg_dma_len(sg);
3728 addr = (u64) sg_dma_address(sg);
f9c589e1 3729 addr += sent_len;
d2510342
AI
3730 }
3731 }
f9c589e1
MN
3732 block_len -= sent_len;
3733 send_addr = addr;
d2510342 3734 }
b10de142 3735
5a83f04a
MN
3736 if (need_zero_pkt) {
3737 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3738 ep_index, urb->stream_id,
3739 1, urb, 1, mem_flags);
7e64b037 3740 urb_priv->td[1].last_trb = ring->enqueue;
55f6153d 3741 urb_priv->td[1].last_trb_seg = ring->enq_seg;
5a83f04a
MN
3742 field = TRB_TYPE(TRB_NORMAL) | ring->cycle_state | TRB_IOC;
3743 queue_trb(xhci, ring, 0, 0, 0, TRB_INTR_TARGET(0), field);
55f6153d 3744 urb_priv->td[1].num_trbs++;
5a83f04a
MN
3745 }
3746
86065c27 3747 check_trb_math(urb, enqd_len);
e9df17eb 3748 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
e1eab2e0 3749 start_cycle, start_trb);
b10de142
SS
3750 return 0;
3751}
3752
d0e96f5a 3753/* Caller must have locked xhci->lock */
23e3be11 3754int xhci_queue_ctrl_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
d0e96f5a
SS
3755 struct urb *urb, int slot_id, unsigned int ep_index)
3756{
3757 struct xhci_ring *ep_ring;
3758 int num_trbs;
3759 int ret;
3760 struct usb_ctrlrequest *setup;
3761 struct xhci_generic_trb *start_trb;
3762 int start_cycle;
fb79a6da 3763 u32 field;
8e51adcc 3764 struct urb_priv *urb_priv;
d0e96f5a
SS
3765 struct xhci_td *td;
3766
e9df17eb
SS
3767 ep_ring = xhci_urb_to_transfer_ring(xhci, urb);
3768 if (!ep_ring)
3769 return -EINVAL;
d0e96f5a
SS
3770
3771 /*
3772 * Need to copy setup packet into setup TRB, so we can't use the setup
3773 * DMA address.
3774 */
3775 if (!urb->setup_packet)
3776 return -EINVAL;
3777
d0e96f5a
SS
3778 /* 1 TRB for setup, 1 for status */
3779 num_trbs = 2;
3780 /*
3781 * Don't need to check if we need additional event data and normal TRBs,
3782 * since data in control transfers will never get bigger than 16MB
3783 * XXX: can we get a buffer that crosses 64KB boundaries?
3784 */
3785 if (urb->transfer_buffer_length > 0)
3786 num_trbs++;
e9df17eb
SS
3787 ret = prepare_transfer(xhci, xhci->devs[slot_id],
3788 ep_index, urb->stream_id,
3b72fca0 3789 num_trbs, urb, 0, mem_flags);
d0e96f5a
SS
3790 if (ret < 0)
3791 return ret;
3792
8e51adcc 3793 urb_priv = urb->hcpriv;
7e64b037 3794 td = &urb_priv->td[0];
55f6153d 3795 td->num_trbs = num_trbs;
8e51adcc 3796
d0e96f5a
SS
3797 /*
3798 * Don't give the first TRB to the hardware (by toggling the cycle bit)
3799 * until we've finished creating all the other TRBs. The ring's cycle
3800 * state may change as we enqueue the other TRBs, so save it too.
3801 */
3802 start_trb = &ep_ring->enqueue->generic;
3803 start_cycle = ep_ring->cycle_state;
3804
3805 /* Queue setup TRB - see section 6.4.1.2.1 */
3806 /* FIXME better way to translate setup_packet into two u32 fields? */
3807 setup = (struct usb_ctrlrequest *) urb->setup_packet;
50f7b52a
AX
3808 field = 0;
3809 field |= TRB_IDT | TRB_TYPE(TRB_SETUP);
3810 if (start_cycle == 0)
3811 field |= 0x1;
b83cdc8f 3812
dca77945 3813 /* xHCI 1.0/1.1 6.4.1.2.1: Transfer Type field */
0cbd4b34 3814 if ((xhci->hci_version >= 0x100) || (xhci->quirks & XHCI_MTK_HOST)) {
b83cdc8f
AX
3815 if (urb->transfer_buffer_length > 0) {
3816 if (setup->bRequestType & USB_DIR_IN)
3817 field |= TRB_TX_TYPE(TRB_DATA_IN);
3818 else
3819 field |= TRB_TX_TYPE(TRB_DATA_OUT);
3820 }
3821 }
3822
3b72fca0 3823 queue_trb(xhci, ep_ring, true,
28ccd296
ME
3824 setup->bRequestType | setup->bRequest << 8 | le16_to_cpu(setup->wValue) << 16,
3825 le16_to_cpu(setup->wIndex) | le16_to_cpu(setup->wLength) << 16,
3826 TRB_LEN(8) | TRB_INTR_TARGET(0),
3827 /* Immediate data in pointer */
3828 field);
d0e96f5a
SS
3829
3830 /* If there's data, queue data TRBs */
af8b9e63
SS
3831 /* Only set interrupt on short packet for IN endpoints */
3832 if (usb_urb_dir_in(urb))
3833 field = TRB_ISP | TRB_TYPE(TRB_DATA);
3834 else
3835 field = TRB_TYPE(TRB_DATA);
3836
d0e96f5a 3837 if (urb->transfer_buffer_length > 0) {
fb79a6da 3838 u32 length_field, remainder;
13b82b74 3839 u64 addr;
fb79a6da 3840
33e39350 3841 if (xhci_urb_suitable_for_idt(urb)) {
13b82b74 3842 memcpy(&addr, urb->transfer_buffer,
33e39350 3843 urb->transfer_buffer_length);
bfa3dbb3 3844 le64_to_cpus(&addr);
33e39350 3845 field |= TRB_IDT;
13b82b74
MN
3846 } else {
3847 addr = (u64) urb->transfer_dma;
33e39350
NSJ
3848 }
3849
fb79a6da
LB
3850 remainder = xhci_td_remainder(xhci, 0,
3851 urb->transfer_buffer_length,
3852 urb->transfer_buffer_length,
3853 urb, 1);
3854 length_field = TRB_LEN(urb->transfer_buffer_length) |
3855 TRB_TD_SIZE(remainder) |
3856 TRB_INTR_TARGET(0);
d0e96f5a
SS
3857 if (setup->bRequestType & USB_DIR_IN)
3858 field |= TRB_DIR_IN;
3b72fca0 3859 queue_trb(xhci, ep_ring, true,
13b82b74
MN
3860 lower_32_bits(addr),
3861 upper_32_bits(addr),
f9dc68fe 3862 length_field,
af8b9e63 3863 field | ep_ring->cycle_state);
d0e96f5a
SS
3864 }
3865
3866 /* Save the DMA address of the last TRB in the TD */
3867 td->last_trb = ep_ring->enqueue;
55f6153d 3868 td->last_trb_seg = ep_ring->enq_seg;
d0e96f5a
SS
3869
3870 /* Queue status TRB - see Table 7 and sections 4.11.2.2 and 6.4.1.2.3 */
3871 /* If the device sent data, the status stage is an OUT transfer */
3872 if (urb->transfer_buffer_length > 0 && setup->bRequestType & USB_DIR_IN)
3873 field = 0;
3874 else
3875 field = TRB_DIR_IN;
3b72fca0 3876 queue_trb(xhci, ep_ring, false,
d0e96f5a
SS
3877 0,
3878 0,
3879 TRB_INTR_TARGET(0),
3880 /* Event on completion */
3881 field | TRB_IOC | TRB_TYPE(TRB_STATUS) | ep_ring->cycle_state);
3882
e9df17eb 3883 giveback_first_trb(xhci, slot_id, ep_index, 0,
e1eab2e0 3884 start_cycle, start_trb);
d0e96f5a
SS
3885 return 0;
3886}
3887
5cd43e33
SS
3888/*
3889 * The transfer burst count field of the isochronous TRB defines the number of
3890 * bursts that are required to move all packets in this TD. Only SuperSpeed
3891 * devices can burst up to bMaxBurst number of packets per service interval.
3892 * This field is zero based, meaning a value of zero in the field means one
3893 * burst. Basically, for everything but SuperSpeed devices, this field will be
3894 * zero. Only xHCI 1.0 host controllers support this field.
3895 */
3896static unsigned int xhci_get_burst_count(struct xhci_hcd *xhci,
5cd43e33
SS
3897 struct urb *urb, unsigned int total_packet_count)
3898{
3899 unsigned int max_burst;
3900
09c352ed 3901 if (xhci->hci_version < 0x100 || urb->dev->speed < USB_SPEED_SUPER)
5cd43e33
SS
3902 return 0;
3903
3904 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3213b151 3905 return DIV_ROUND_UP(total_packet_count, max_burst + 1) - 1;
5cd43e33
SS
3906}
3907
b61d378f
SS
3908/*
3909 * Returns the number of packets in the last "burst" of packets. This field is
3910 * valid for all speeds of devices. USB 2.0 devices can only do one "burst", so
3911 * the last burst packet count is equal to the total number of packets in the
3912 * TD. SuperSpeed endpoints can have up to 3 bursts. All but the last burst
3913 * must contain (bMaxBurst + 1) number of packets, but the last burst can
3914 * contain 1 to (bMaxBurst + 1) packets.
3915 */
3916static unsigned int xhci_get_last_burst_packet_count(struct xhci_hcd *xhci,
b61d378f
SS
3917 struct urb *urb, unsigned int total_packet_count)
3918{
3919 unsigned int max_burst;
3920 unsigned int residue;
3921
3922 if (xhci->hci_version < 0x100)
3923 return 0;
3924
09c352ed 3925 if (urb->dev->speed >= USB_SPEED_SUPER) {
b61d378f
SS
3926 /* bMaxBurst is zero based: 0 means 1 packet per burst */
3927 max_burst = urb->ep->ss_ep_comp.bMaxBurst;
3928 residue = total_packet_count % (max_burst + 1);
3929 /* If residue is zero, the last burst contains (max_burst + 1)
3930 * number of packets, but the TLBPC field is zero-based.
3931 */
3932 if (residue == 0)
3933 return max_burst;
3934 return residue - 1;
b61d378f 3935 }
09c352ed
MN
3936 if (total_packet_count == 0)
3937 return 0;
3938 return total_packet_count - 1;
b61d378f
SS
3939}
3940
79b8094f
LB
3941/*
3942 * Calculates Frame ID field of the isochronous TRB identifies the
3943 * target frame that the Interval associated with this Isochronous
3944 * Transfer Descriptor will start on. Refer to 4.11.2.5 in 1.1 spec.
3945 *
3946 * Returns actual frame id on success, negative value on error.
3947 */
3948static int xhci_get_isoc_frame_id(struct xhci_hcd *xhci,
3949 struct urb *urb, int index)
3950{
3951 int start_frame, ist, ret = 0;
3952 int start_frame_id, end_frame_id, current_frame_id;
3953
3954 if (urb->dev->speed == USB_SPEED_LOW ||
3955 urb->dev->speed == USB_SPEED_FULL)
3956 start_frame = urb->start_frame + index * urb->interval;
3957 else
3958 start_frame = (urb->start_frame + index * urb->interval) >> 3;
3959
3960 /* Isochronous Scheduling Threshold (IST, bits 0~3 in HCSPARAMS2):
3961 *
3962 * If bit [3] of IST is cleared to '0', software can add a TRB no
3963 * later than IST[2:0] Microframes before that TRB is scheduled to
3964 * be executed.
3965 * If bit [3] of IST is set to '1', software can add a TRB no later
3966 * than IST[2:0] Frames before that TRB is scheduled to be executed.
3967 */
3968 ist = HCS_IST(xhci->hcs_params2) & 0x7;
3969 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
3970 ist <<= 3;
3971
3972 /* Software shall not schedule an Isoch TD with a Frame ID value that
3973 * is less than the Start Frame ID or greater than the End Frame ID,
3974 * where:
3975 *
3976 * End Frame ID = (Current MFINDEX register value + 895 ms.) MOD 2048
3977 * Start Frame ID = (Current MFINDEX register value + IST + 1) MOD 2048
3978 *
3979 * Both the End Frame ID and Start Frame ID values are calculated
3980 * in microframes. When software determines the valid Frame ID value;
3981 * The End Frame ID value should be rounded down to the nearest Frame
3982 * boundary, and the Start Frame ID value should be rounded up to the
3983 * nearest Frame boundary.
3984 */
3985 current_frame_id = readl(&xhci->run_regs->microframe_index);
3986 start_frame_id = roundup(current_frame_id + ist + 1, 8);
3987 end_frame_id = rounddown(current_frame_id + 895 * 8, 8);
3988
3989 start_frame &= 0x7ff;
3990 start_frame_id = (start_frame_id >> 3) & 0x7ff;
3991 end_frame_id = (end_frame_id >> 3) & 0x7ff;
3992
3993 xhci_dbg(xhci, "%s: index %d, reg 0x%x start_frame_id 0x%x, end_frame_id 0x%x, start_frame 0x%x\n",
3994 __func__, index, readl(&xhci->run_regs->microframe_index),
3995 start_frame_id, end_frame_id, start_frame);
3996
3997 if (start_frame_id < end_frame_id) {
3998 if (start_frame > end_frame_id ||
3999 start_frame < start_frame_id)
4000 ret = -EINVAL;
4001 } else if (start_frame_id > end_frame_id) {
4002 if ((start_frame > end_frame_id &&
4003 start_frame < start_frame_id))
4004 ret = -EINVAL;
4005 } else {
4006 ret = -EINVAL;
4007 }
4008
4009 if (index == 0) {
4010 if (ret == -EINVAL || start_frame == start_frame_id) {
4011 start_frame = start_frame_id + 1;
4012 if (urb->dev->speed == USB_SPEED_LOW ||
4013 urb->dev->speed == USB_SPEED_FULL)
4014 urb->start_frame = start_frame;
4015 else
4016 urb->start_frame = start_frame << 3;
4017 ret = 0;
4018 }
4019 }
4020
4021 if (ret) {
4022 xhci_warn(xhci, "Frame ID %d (reg %d, index %d) beyond range (%d, %d)\n",
4023 start_frame, current_frame_id, index,
4024 start_frame_id, end_frame_id);
4025 xhci_warn(xhci, "Ignore frame ID field, use SIA bit instead\n");
4026 return ret;
4027 }
4028
4029 return start_frame;
4030}
4031
edc649a8 4032/* Check if we should generate event interrupt for a TD in an isoc URB */
becbd202
MN
4033static bool trb_block_event_intr(struct xhci_hcd *xhci, int num_tds, int i,
4034 struct xhci_interrupter *ir)
edc649a8
MN
4035{
4036 if (xhci->hci_version < 0x100)
4037 return false;
4038 /* always generate an event interrupt for the last TD */
4039 if (i == num_tds - 1)
4040 return false;
4041 /*
4042 * If AVOID_BEI is set the host handles full event rings poorly,
4043 * generate an event at least every 8th TD to clear the event ring
4044 */
becbd202
MN
4045 if (i && ir->isoc_bei_interval && xhci->quirks & XHCI_AVOID_BEI)
4046 return !!(i % ir->isoc_bei_interval);
edc649a8
MN
4047
4048 return true;
4049}
4050
04e51901
AX
4051/* This is for isoc transfer */
4052static int xhci_queue_isoc_tx(struct xhci_hcd *xhci, gfp_t mem_flags,
4053 struct urb *urb, int slot_id, unsigned int ep_index)
4054{
becbd202 4055 struct xhci_interrupter *ir;
04e51901
AX
4056 struct xhci_ring *ep_ring;
4057 struct urb_priv *urb_priv;
4058 struct xhci_td *td;
4059 int num_tds, trbs_per_td;
4060 struct xhci_generic_trb *start_trb;
4061 bool first_trb;
4062 int start_cycle;
4063 u32 field, length_field;
4064 int running_total, trb_buff_len, td_len, td_remain_len, ret;
4065 u64 start_addr, addr;
4066 int i, j;
47cbf692 4067 bool more_trbs_coming;
79b8094f 4068 struct xhci_virt_ep *xep;
09c352ed 4069 int frame_id;
04e51901 4070
79b8094f 4071 xep = &xhci->devs[slot_id]->eps[ep_index];
04e51901 4072 ep_ring = xhci->devs[slot_id]->eps[ep_index].ring;
becbd202 4073 ir = xhci->interrupters[0];
04e51901
AX
4074
4075 num_tds = urb->number_of_packets;
4076 if (num_tds < 1) {
4077 xhci_dbg(xhci, "Isoc URB with zero packets?\n");
4078 return -EINVAL;
4079 }
04e51901
AX
4080 start_addr = (u64) urb->transfer_dma;
4081 start_trb = &ep_ring->enqueue->generic;
4082 start_cycle = ep_ring->cycle_state;
4083
522989a2 4084 urb_priv = urb->hcpriv;
09c352ed 4085 /* Queue the TRBs for each TD, even if they are zero-length */
04e51901 4086 for (i = 0; i < num_tds; i++) {
09c352ed
MN
4087 unsigned int total_pkt_count, max_pkt;
4088 unsigned int burst_count, last_burst_pkt_count;
4089 u32 sia_frame_id;
04e51901 4090
4da6e6f2 4091 first_trb = true;
04e51901
AX
4092 running_total = 0;
4093 addr = start_addr + urb->iso_frame_desc[i].offset;
4094 td_len = urb->iso_frame_desc[i].length;
4095 td_remain_len = td_len;
734d3ddd 4096 max_pkt = usb_endpoint_maxp(&urb->ep->desc);
09c352ed
MN
4097 total_pkt_count = DIV_ROUND_UP(td_len, max_pkt);
4098
48df4a6f 4099 /* A zero-length transfer still involves at least one packet. */
09c352ed
MN
4100 if (total_pkt_count == 0)
4101 total_pkt_count++;
4102 burst_count = xhci_get_burst_count(xhci, urb, total_pkt_count);
4103 last_burst_pkt_count = xhci_get_last_burst_packet_count(xhci,
4104 urb, total_pkt_count);
04e51901 4105
d2510342 4106 trbs_per_td = count_isoc_trbs_needed(urb, i);
04e51901
AX
4107
4108 ret = prepare_transfer(xhci, xhci->devs[slot_id], ep_index,
3b72fca0 4109 urb->stream_id, trbs_per_td, urb, i, mem_flags);
522989a2
SS
4110 if (ret < 0) {
4111 if (i == 0)
4112 return ret;
4113 goto cleanup;
4114 }
7e64b037 4115 td = &urb_priv->td[i];
55f6153d 4116 td->num_trbs = trbs_per_td;
09c352ed
MN
4117 /* use SIA as default, if frame id is used overwrite it */
4118 sia_frame_id = TRB_SIA;
4119 if (!(urb->transfer_flags & URB_ISO_ASAP) &&
4120 HCC_CFC(xhci->hcc_params)) {
4121 frame_id = xhci_get_isoc_frame_id(xhci, urb, i);
4122 if (frame_id >= 0)
4123 sia_frame_id = TRB_FRAME_ID(frame_id);
4124 }
4125 /*
4126 * Set isoc specific data for the first TRB in a TD.
4127 * Prevent HW from getting the TRBs by keeping the cycle state
4128 * inverted in the first TDs isoc TRB.
4129 */
2f6d3b65 4130 field = TRB_TYPE(TRB_ISOC) |
09c352ed
MN
4131 TRB_TLBPC(last_burst_pkt_count) |
4132 sia_frame_id |
4133 (i ? ep_ring->cycle_state : !start_cycle);
4134
2f6d3b65
MN
4135 /* xhci 1.1 with ETE uses TD_Size field for TBC, old is Rsvdz */
4136 if (!xep->use_extended_tbc)
4137 field |= TRB_TBC(burst_count);
4138
09c352ed 4139 /* fill the rest of the TRB fields, and remaining normal TRBs */
04e51901
AX
4140 for (j = 0; j < trbs_per_td; j++) {
4141 u32 remainder = 0;
09c352ed
MN
4142
4143 /* only first TRB is isoc, overwrite otherwise */
4144 if (!first_trb)
4145 field = TRB_TYPE(TRB_NORMAL) |
4146 ep_ring->cycle_state;
04e51901 4147
af8b9e63
SS
4148 /* Only set interrupt on short packet for IN EPs */
4149 if (usb_urb_dir_in(urb))
4150 field |= TRB_ISP;
4151
09c352ed 4152 /* Set the chain bit for all except the last TRB */
04e51901 4153 if (j < trbs_per_td - 1) {
47cbf692 4154 more_trbs_coming = true;
09c352ed 4155 field |= TRB_CHAIN;
04e51901 4156 } else {
09c352ed 4157 more_trbs_coming = false;
04e51901 4158 td->last_trb = ep_ring->enqueue;
55f6153d 4159 td->last_trb_seg = ep_ring->enq_seg;
04e51901 4160 field |= TRB_IOC;
becbd202 4161 if (trb_block_event_intr(xhci, num_tds, i, ir))
09c352ed 4162 field |= TRB_BEI;
04e51901 4163 }
04e51901 4164 /* Calculate TRB length */
d2510342 4165 trb_buff_len = TRB_BUFF_LEN_UP_TO_BOUNDARY(addr);
04e51901
AX
4166 if (trb_buff_len > td_remain_len)
4167 trb_buff_len = td_remain_len;
4168
4da6e6f2 4169 /* Set the TRB length, TD size, & interrupter fields. */
c840d6ce
MN
4170 remainder = xhci_td_remainder(xhci, running_total,
4171 trb_buff_len, td_len,
124c3937 4172 urb, more_trbs_coming);
c840d6ce 4173
04e51901 4174 length_field = TRB_LEN(trb_buff_len) |
04e51901 4175 TRB_INTR_TARGET(0);
4da6e6f2 4176
2f6d3b65
MN
4177 /* xhci 1.1 with ETE uses TD Size field for TBC */
4178 if (first_trb && xep->use_extended_tbc)
4179 length_field |= TRB_TD_SIZE_TBC(burst_count);
4180 else
4181 length_field |= TRB_TD_SIZE(remainder);
4182 first_trb = false;
4183
3b72fca0 4184 queue_trb(xhci, ep_ring, more_trbs_coming,
04e51901
AX
4185 lower_32_bits(addr),
4186 upper_32_bits(addr),
4187 length_field,
af8b9e63 4188 field);
04e51901
AX
4189 running_total += trb_buff_len;
4190
4191 addr += trb_buff_len;
4192 td_remain_len -= trb_buff_len;
4193 }
4194
4195 /* Check TD length */
4196 if (running_total != td_len) {
4197 xhci_err(xhci, "ISOC TD length unmatch\n");
cf840551
AX
4198 ret = -EINVAL;
4199 goto cleanup;
04e51901
AX
4200 }
4201 }
4202
79b8094f
LB
4203 /* store the next frame id */
4204 if (HCC_CFC(xhci->hcc_params))
4205 xep->next_frame_id = urb->start_frame + num_tds * urb->interval;
4206
c41136b0
AX
4207 if (xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs == 0) {
4208 if (xhci->quirks & XHCI_AMD_PLL_FIX)
4209 usb_amd_quirk_pll_disable();
4210 }
4211 xhci_to_hcd(xhci)->self.bandwidth_isoc_reqs++;
4212
e1eab2e0
AX
4213 giveback_first_trb(xhci, slot_id, ep_index, urb->stream_id,
4214 start_cycle, start_trb);
04e51901 4215 return 0;
522989a2
SS
4216cleanup:
4217 /* Clean up a partially enqueued isoc transfer. */
4218
4219 for (i--; i >= 0; i--)
7e64b037 4220 list_del_init(&urb_priv->td[i].td_list);
522989a2
SS
4221
4222 /* Use the first TD as a temporary variable to turn the TDs we've queued
4223 * into No-ops with a software-owned cycle bit. That way the hardware
4224 * won't accidentally start executing bogus TDs when we partially
4225 * overwrite them. td->first_trb and td->start_seg are already set.
4226 */
7e64b037 4227 urb_priv->td[0].last_trb = ep_ring->enqueue;
522989a2 4228 /* Every TRB except the first & last will have its cycle bit flipped. */
7e64b037 4229 td_to_noop(xhci, ep_ring, &urb_priv->td[0], true);
522989a2
SS
4230
4231 /* Reset the ring enqueue back to the first TRB and its cycle bit. */
7e64b037
MN
4232 ep_ring->enqueue = urb_priv->td[0].first_trb;
4233 ep_ring->enq_seg = urb_priv->td[0].start_seg;
522989a2
SS
4234 ep_ring->cycle_state = start_cycle;
4235 usb_hcd_unlink_urb_from_ep(bus_to_hcd(urb->dev->bus), urb);
4236 return ret;
04e51901
AX
4237}
4238
4239/*
4240 * Check transfer ring to guarantee there is enough room for the urb.
4241 * Update ISO URB start_frame and interval.
79b8094f
LB
4242 * Update interval as xhci_queue_intr_tx does. Use xhci frame_index to
4243 * update urb->start_frame if URB_ISO_ASAP is set in transfer_flags or
4244 * Contiguous Frame ID is not supported by HC.
04e51901
AX
4245 */
4246int xhci_queue_isoc_tx_prepare(struct xhci_hcd *xhci, gfp_t mem_flags,
4247 struct urb *urb, int slot_id, unsigned int ep_index)
4248{
4249 struct xhci_virt_device *xdev;
4250 struct xhci_ring *ep_ring;
4251 struct xhci_ep_ctx *ep_ctx;
4252 int start_frame;
04e51901
AX
4253 int num_tds, num_trbs, i;
4254 int ret;
79b8094f
LB
4255 struct xhci_virt_ep *xep;
4256 int ist;
04e51901
AX
4257
4258 xdev = xhci->devs[slot_id];
79b8094f 4259 xep = &xhci->devs[slot_id]->eps[ep_index];
04e51901
AX
4260 ep_ring = xdev->eps[ep_index].ring;
4261 ep_ctx = xhci_get_ep_ctx(xhci, xdev->out_ctx, ep_index);
4262
4263 num_trbs = 0;
4264 num_tds = urb->number_of_packets;
4265 for (i = 0; i < num_tds; i++)
d2510342 4266 num_trbs += count_isoc_trbs_needed(urb, i);
04e51901
AX
4267
4268 /* Check the ring to guarantee there is enough room for the whole urb.
4269 * Do not insert any td of the urb to the ring if the check failed.
4270 */
5071e6b2 4271 ret = prepare_ring(xhci, ep_ring, GET_EP_CTX_STATE(ep_ctx),
3b72fca0 4272 num_trbs, mem_flags);
04e51901
AX
4273 if (ret)
4274 return ret;
4275
79b8094f
LB
4276 /*
4277 * Check interval value. This should be done before we start to
4278 * calculate the start frame value.
4279 */
78140156 4280 check_interval(xhci, urb, ep_ctx);
79b8094f
LB
4281
4282 /* Calculate the start frame and put it in urb->start_frame. */
42df7215 4283 if (HCC_CFC(xhci->hcc_params) && !list_empty(&ep_ring->td_list)) {
5071e6b2 4284 if (GET_EP_CTX_STATE(ep_ctx) == EP_STATE_RUNNING) {
42df7215
LB
4285 urb->start_frame = xep->next_frame_id;
4286 goto skip_start_over;
4287 }
79b8094f
LB
4288 }
4289
4290 start_frame = readl(&xhci->run_regs->microframe_index);
4291 start_frame &= 0x3fff;
4292 /*
4293 * Round up to the next frame and consider the time before trb really
4294 * gets scheduled by hardare.
4295 */
4296 ist = HCS_IST(xhci->hcs_params2) & 0x7;
4297 if (HCS_IST(xhci->hcs_params2) & (1 << 3))
4298 ist <<= 3;
4299 start_frame += ist + XHCI_CFC_DELAY;
4300 start_frame = roundup(start_frame, 8);
4301
4302 /*
4303 * Round up to the next ESIT (Endpoint Service Interval Time) if ESIT
4304 * is greate than 8 microframes.
4305 */
4306 if (urb->dev->speed == USB_SPEED_LOW ||
4307 urb->dev->speed == USB_SPEED_FULL) {
4308 start_frame = roundup(start_frame, urb->interval << 3);
4309 urb->start_frame = start_frame >> 3;
4310 } else {
4311 start_frame = roundup(start_frame, urb->interval);
4312 urb->start_frame = start_frame;
4313 }
4314
4315skip_start_over:
b008df60 4316
3fc8206d 4317 return xhci_queue_isoc_tx(xhci, mem_flags, urb, slot_id, ep_index);
04e51901
AX
4318}
4319
d0e96f5a
SS
4320/**** Command Ring Operations ****/
4321
913a8a34
SS
4322/* Generic function for queueing a command TRB on the command ring.
4323 * Check to make sure there's room on the command ring for one command TRB.
4324 * Also check that there's room reserved for commands that must not fail.
4325 * If this is a command that must not fail, meaning command_must_succeed = TRUE,
4326 * then only check for the number of reserved spots.
4327 * Don't decrement xhci->cmd_ring_reserved_trbs after we've queued the TRB
4328 * because the command event handler may want to resubmit a failed command.
4329 */
ddba5cd0
MN
4330static int queue_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
4331 u32 field1, u32 field2,
4332 u32 field3, u32 field4, bool command_must_succeed)
7f84eef0 4333{
913a8a34 4334 int reserved_trbs = xhci->cmd_ring_reserved_trbs;
d1dc908a 4335 int ret;
ad6b1d91 4336
98d74f9c
MN
4337 if ((xhci->xhc_state & XHCI_STATE_DYING) ||
4338 (xhci->xhc_state & XHCI_STATE_HALTED)) {
ad6b1d91 4339 xhci_dbg(xhci, "xHCI dying or halted, can't queue_command\n");
c9aa1a2d 4340 return -ESHUTDOWN;
ad6b1d91 4341 }
d1dc908a 4342
913a8a34
SS
4343 if (!command_must_succeed)
4344 reserved_trbs++;
4345
d1dc908a 4346 ret = prepare_ring(xhci, xhci->cmd_ring, EP_STATE_RUNNING,
3b72fca0 4347 reserved_trbs, GFP_ATOMIC);
d1dc908a
SS
4348 if (ret < 0) {
4349 xhci_err(xhci, "ERR: No room for command on command ring\n");
913a8a34
SS
4350 if (command_must_succeed)
4351 xhci_err(xhci, "ERR: Reserved TRB counting for "
4352 "unfailable commands failed.\n");
d1dc908a 4353 return ret;
7f84eef0 4354 }
c9aa1a2d
MN
4355
4356 cmd->command_trb = xhci->cmd_ring->enqueue;
ddba5cd0 4357
c311e391 4358 /* if there are no other commands queued we start the timeout timer */
daa47f21 4359 if (list_empty(&xhci->cmd_list)) {
c311e391 4360 xhci->current_cmd = cmd;
a769154c 4361 xhci_mod_cmd_timer(xhci);
c311e391
MN
4362 }
4363
daa47f21
LB
4364 list_add_tail(&cmd->cmd_list, &xhci->cmd_list);
4365
3b72fca0
AX
4366 queue_trb(xhci, xhci->cmd_ring, false, field1, field2, field3,
4367 field4 | xhci->cmd_ring->cycle_state);
7f84eef0
SS
4368 return 0;
4369}
4370
3ffbba95 4371/* Queue a slot enable or disable request on the command ring */
ddba5cd0
MN
4372int xhci_queue_slot_control(struct xhci_hcd *xhci, struct xhci_command *cmd,
4373 u32 trb_type, u32 slot_id)
3ffbba95 4374{
ddba5cd0 4375 return queue_command(xhci, cmd, 0, 0, 0,
913a8a34 4376 TRB_TYPE(trb_type) | SLOT_ID_FOR_TRB(slot_id), false);
3ffbba95
SS
4377}
4378
4379/* Queue an address device command TRB */
ddba5cd0
MN
4380int xhci_queue_address_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4381 dma_addr_t in_ctx_ptr, u32 slot_id, enum xhci_setup_dev setup)
3ffbba95 4382{
ddba5cd0 4383 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 4384 upper_32_bits(in_ctx_ptr), 0,
48fc7dbd
DW
4385 TRB_TYPE(TRB_ADDR_DEV) | SLOT_ID_FOR_TRB(slot_id)
4386 | (setup == SETUP_CONTEXT_ONLY ? TRB_BSR : 0), false);
2a8f82c4
SS
4387}
4388
ddba5cd0 4389int xhci_queue_vendor_command(struct xhci_hcd *xhci, struct xhci_command *cmd,
0238634d
SS
4390 u32 field1, u32 field2, u32 field3, u32 field4)
4391{
ddba5cd0 4392 return queue_command(xhci, cmd, field1, field2, field3, field4, false);
0238634d
SS
4393}
4394
2a8f82c4 4395/* Queue a reset device command TRB */
ddba5cd0
MN
4396int xhci_queue_reset_device(struct xhci_hcd *xhci, struct xhci_command *cmd,
4397 u32 slot_id)
2a8f82c4 4398{
ddba5cd0 4399 return queue_command(xhci, cmd, 0, 0, 0,
2a8f82c4 4400 TRB_TYPE(TRB_RESET_DEV) | SLOT_ID_FOR_TRB(slot_id),
913a8a34 4401 false);
3ffbba95 4402}
f94e0186
SS
4403
4404/* Queue a configure endpoint command TRB */
ddba5cd0
MN
4405int xhci_queue_configure_endpoint(struct xhci_hcd *xhci,
4406 struct xhci_command *cmd, dma_addr_t in_ctx_ptr,
913a8a34 4407 u32 slot_id, bool command_must_succeed)
f94e0186 4408{
ddba5cd0 4409 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
8e595a5d 4410 upper_32_bits(in_ctx_ptr), 0,
913a8a34
SS
4411 TRB_TYPE(TRB_CONFIG_EP) | SLOT_ID_FOR_TRB(slot_id),
4412 command_must_succeed);
f94e0186 4413}
ae636747 4414
f2217e8e 4415/* Queue an evaluate context command TRB */
ddba5cd0
MN
4416int xhci_queue_evaluate_context(struct xhci_hcd *xhci, struct xhci_command *cmd,
4417 dma_addr_t in_ctx_ptr, u32 slot_id, bool command_must_succeed)
f2217e8e 4418{
ddba5cd0 4419 return queue_command(xhci, cmd, lower_32_bits(in_ctx_ptr),
f2217e8e 4420 upper_32_bits(in_ctx_ptr), 0,
913a8a34 4421 TRB_TYPE(TRB_EVAL_CONTEXT) | SLOT_ID_FOR_TRB(slot_id),
4b266541 4422 command_must_succeed);
f2217e8e
SS
4423}
4424
be88fe4f
AX
4425/*
4426 * Suspend is set to indicate "Stop Endpoint Command" is being issued to stop
4427 * activity on an endpoint that is about to be suspended.
4428 */
ddba5cd0
MN
4429int xhci_queue_stop_endpoint(struct xhci_hcd *xhci, struct xhci_command *cmd,
4430 int slot_id, unsigned int ep_index, int suspend)
ae636747
SS
4431{
4432 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4433 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4434 u32 type = TRB_TYPE(TRB_STOP_RING);
be88fe4f 4435 u32 trb_suspend = SUSPEND_PORT_FOR_TRB(suspend);
ae636747 4436
ddba5cd0 4437 return queue_command(xhci, cmd, 0, 0, 0,
be88fe4f 4438 trb_slot_id | trb_ep_index | type | trb_suspend, false);
ae636747
SS
4439}
4440
ddba5cd0 4441int xhci_queue_reset_ep(struct xhci_hcd *xhci, struct xhci_command *cmd,
21749148
MN
4442 int slot_id, unsigned int ep_index,
4443 enum xhci_ep_reset_type reset_type)
a1587d97
SS
4444{
4445 u32 trb_slot_id = SLOT_ID_FOR_TRB(slot_id);
4446 u32 trb_ep_index = EP_ID_FOR_TRB(ep_index);
4447 u32 type = TRB_TYPE(TRB_RESET_EP);
4448
21749148
MN
4449 if (reset_type == EP_SOFT_RESET)
4450 type |= TRB_TSP;
4451
ddba5cd0
MN
4452 return queue_command(xhci, cmd, 0, 0, 0,
4453 trb_slot_id | trb_ep_index | type, false);
a1587d97 4454}