xhci: prevent bus_suspend if SS port resuming in phase 1
[linux-2.6-block.git] / drivers / usb / host / xhci-hub.c
CommitLineData
0f2a7930
SS
1/*
2 * xHCI host controller driver
3 *
4 * Copyright (C) 2008 Intel Corp.
5 *
6 * Author: Sarah Sharp
7 * Some code borrowed from the Linux EHCI driver.
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 as
11 * published by the Free Software Foundation.
12 *
13 * This program is distributed in the hope that it will be useful, but
14 * WITHOUT ANY WARRANTY; without even the implied warranty of MERCHANTABILITY
15 * or FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License
16 * for more details.
17 *
18 * You should have received a copy of the GNU General Public License
19 * along with this program; if not, write to the Free Software Foundation,
20 * Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
21 */
22
ddba5cd0
MN
23
24#include <linux/slab.h>
0f2a7930
SS
25#include <asm/unaligned.h>
26
27#include "xhci.h"
4bdfe4c3 28#include "xhci-trace.h"
0f2a7930 29
9777e3ce
AX
30#define PORT_WAKE_BITS (PORT_WKOC_E | PORT_WKDISC_E | PORT_WKCONN_E)
31#define PORT_RWC_BITS (PORT_CSC | PORT_PEC | PORT_WRC | PORT_OCC | \
32 PORT_RC | PORT_PLC | PORT_PE)
33
3415fc94 34/* USB 3.0 BOS descriptor and a capability descriptor, combined */
48e82361
SS
35static u8 usb_bos_descriptor [] = {
36 USB_DT_BOS_SIZE, /* __u8 bLength, 5 bytes */
37 USB_DT_BOS, /* __u8 bDescriptorType */
38 0x0F, 0x00, /* __le16 wTotalLength, 15 bytes */
39 0x1, /* __u8 bNumDeviceCaps */
40 /* First device capability */
41 USB_DT_USB_SS_CAP_SIZE, /* __u8 bLength, 10 bytes */
42 USB_DT_DEVICE_CAPABILITY, /* Device Capability */
43 USB_SS_CAP_TYPE, /* bDevCapabilityType, SUPERSPEED_USB */
44 0x00, /* bmAttributes, LTM off by default */
45 USB_5GBPS_OPERATION, 0x00, /* wSpeedsSupported, 5Gbps only */
46 0x03, /* bFunctionalitySupport,
47 USB 3.0 speed only */
48 0x00, /* bU1DevExitLat, set later. */
49 0x00, 0x00 /* __le16 bU2DevExitLat, set later. */
50};
51
52
4bbb0ace
SS
53static void xhci_common_hub_descriptor(struct xhci_hcd *xhci,
54 struct usb_hub_descriptor *desc, int ports)
0f2a7930 55{
0f2a7930
SS
56 u16 temp;
57
0f2a7930
SS
58 desc->bPwrOn2PwrGood = 10; /* xhci section 5.4.9 says 20ms max */
59 desc->bHubContrCurrent = 0;
60
61 desc->bNbrPorts = ports;
0f2a7930 62 temp = 0;
c8421147 63 /* Bits 1:0 - support per-port power switching, or power always on */
0f2a7930 64 if (HCC_PPC(xhci->hcc_params))
c8421147 65 temp |= HUB_CHAR_INDV_PORT_LPSM;
0f2a7930 66 else
c8421147 67 temp |= HUB_CHAR_NO_LPSM;
0f2a7930
SS
68 /* Bit 2 - root hubs are not part of a compound device */
69 /* Bits 4:3 - individual port over current protection */
c8421147 70 temp |= HUB_CHAR_INDV_PORT_OCPM;
0f2a7930
SS
71 /* Bits 6:5 - no TTs in root ports */
72 /* Bit 7 - no port indicators */
28ccd296 73 desc->wHubCharacteristics = cpu_to_le16(temp);
0f2a7930
SS
74}
75
4bbb0ace
SS
76/* Fill in the USB 2.0 roothub descriptor */
77static void xhci_usb2_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
78 struct usb_hub_descriptor *desc)
79{
80 int ports;
81 u16 temp;
82 __u8 port_removable[(USB_MAXCHILDREN + 1 + 7) / 8];
83 u32 portsc;
84 unsigned int i;
85
86 ports = xhci->num_usb2_ports;
87
88 xhci_common_hub_descriptor(xhci, desc, ports);
c8421147 89 desc->bDescriptorType = USB_DT_HUB;
4bbb0ace 90 temp = 1 + (ports / 8);
c8421147 91 desc->bDescLength = USB_DT_HUB_NONVAR_SIZE + 2 * temp;
4bbb0ace
SS
92
93 /* The Device Removable bits are reported on a byte granularity.
94 * If the port doesn't exist within that byte, the bit is set to 0.
95 */
96 memset(port_removable, 0, sizeof(port_removable));
97 for (i = 0; i < ports; i++) {
b0ba9720 98 portsc = readl(xhci->usb2_ports[i]);
4bbb0ace
SS
99 /* If a device is removable, PORTSC reports a 0, same as in the
100 * hub descriptor DeviceRemovable bits.
101 */
102 if (portsc & PORT_DEV_REMOVE)
103 /* This math is hairy because bit 0 of DeviceRemovable
104 * is reserved, and bit 1 is for port 1, etc.
105 */
106 port_removable[(i + 1) / 8] |= 1 << ((i + 1) % 8);
107 }
108
109 /* ch11.h defines a hub descriptor that has room for USB_MAXCHILDREN
110 * ports on it. The USB 2.0 specification says that there are two
111 * variable length fields at the end of the hub descriptor:
112 * DeviceRemovable and PortPwrCtrlMask. But since we can have less than
113 * USB_MAXCHILDREN ports, we may need to use the DeviceRemovable array
114 * to set PortPwrCtrlMask bits. PortPwrCtrlMask must always be set to
115 * 0xFF, so we initialize the both arrays (DeviceRemovable and
116 * PortPwrCtrlMask) to 0xFF. Then we set the DeviceRemovable for each
117 * set of ports that actually exist.
118 */
119 memset(desc->u.hs.DeviceRemovable, 0xff,
120 sizeof(desc->u.hs.DeviceRemovable));
121 memset(desc->u.hs.PortPwrCtrlMask, 0xff,
122 sizeof(desc->u.hs.PortPwrCtrlMask));
123
124 for (i = 0; i < (ports + 1 + 7) / 8; i++)
125 memset(&desc->u.hs.DeviceRemovable[i], port_removable[i],
126 sizeof(__u8));
127}
128
129/* Fill in the USB 3.0 roothub descriptor */
130static void xhci_usb3_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
131 struct usb_hub_descriptor *desc)
132{
133 int ports;
134 u16 port_removable;
135 u32 portsc;
136 unsigned int i;
137
138 ports = xhci->num_usb3_ports;
139 xhci_common_hub_descriptor(xhci, desc, ports);
c8421147
AD
140 desc->bDescriptorType = USB_DT_SS_HUB;
141 desc->bDescLength = USB_DT_SS_HUB_SIZE;
4bbb0ace
SS
142
143 /* header decode latency should be zero for roothubs,
144 * see section 4.23.5.2.
145 */
146 desc->u.ss.bHubHdrDecLat = 0;
147 desc->u.ss.wHubDelay = 0;
148
149 port_removable = 0;
150 /* bit 0 is reserved, bit 1 is for port 1, etc. */
151 for (i = 0; i < ports; i++) {
b0ba9720 152 portsc = readl(xhci->usb3_ports[i]);
4bbb0ace
SS
153 if (portsc & PORT_DEV_REMOVE)
154 port_removable |= 1 << (i + 1);
155 }
27c411c9
LT
156
157 desc->u.ss.DeviceRemovable = cpu_to_le16(port_removable);
4bbb0ace
SS
158}
159
160static void xhci_hub_descriptor(struct usb_hcd *hcd, struct xhci_hcd *xhci,
161 struct usb_hub_descriptor *desc)
162{
163
164 if (hcd->speed == HCD_USB3)
165 xhci_usb3_hub_descriptor(hcd, xhci, desc);
166 else
167 xhci_usb2_hub_descriptor(hcd, xhci, desc);
168
169}
170
0f2a7930
SS
171static unsigned int xhci_port_speed(unsigned int port_status)
172{
173 if (DEV_LOWSPEED(port_status))
288ead45 174 return USB_PORT_STAT_LOW_SPEED;
0f2a7930 175 if (DEV_HIGHSPEED(port_status))
288ead45 176 return USB_PORT_STAT_HIGH_SPEED;
0f2a7930
SS
177 /*
178 * FIXME: Yes, we should check for full speed, but the core uses that as
179 * a default in portspeed() in usb/core/hub.c (which is the only place
288ead45 180 * USB_PORT_STAT_*_SPEED is used).
0f2a7930
SS
181 */
182 return 0;
183}
184
185/*
186 * These bits are Read Only (RO) and should be saved and written to the
187 * registers: 0, 3, 10:13, 30
188 * connect status, over-current status, port speed, and device removable.
189 * connect status and port speed are also sticky - meaning they're in
190 * the AUX well and they aren't changed by a hot, warm, or cold reset.
191 */
192#define XHCI_PORT_RO ((1<<0) | (1<<3) | (0xf<<10) | (1<<30))
193/*
194 * These bits are RW; writing a 0 clears the bit, writing a 1 sets the bit:
195 * bits 5:8, 9, 14:15, 25:27
196 * link state, port power, port indicator state, "wake on" enable state
197 */
198#define XHCI_PORT_RWS ((0xf<<5) | (1<<9) | (0x3<<14) | (0x7<<25))
199/*
200 * These bits are RW; writing a 1 sets the bit, writing a 0 has no effect:
201 * bit 4 (port reset)
202 */
203#define XHCI_PORT_RW1S ((1<<4))
204/*
205 * These bits are RW; writing a 1 clears the bit, writing a 0 has no effect:
206 * bits 1, 17, 18, 19, 20, 21, 22, 23
207 * port enable/disable, and
208 * change bits: connect, PED, warm port reset changed (reserved zero for USB 2.0 ports),
209 * over-current, reset, link state, and L1 change
210 */
211#define XHCI_PORT_RW1CS ((1<<1) | (0x7f<<17))
212/*
213 * Bit 16 is RW, and writing a '1' to it causes the link state control to be
214 * latched in
215 */
216#define XHCI_PORT_RW ((1<<16))
217/*
218 * These bits are Reserved Zero (RsvdZ) and zero should be written to them:
219 * bits 2, 24, 28:31
220 */
221#define XHCI_PORT_RZ ((1<<2) | (1<<24) | (0xf<<28))
222
223/*
224 * Given a port state, this function returns a value that would result in the
225 * port being in the same state, if the value was written to the port status
226 * control register.
227 * Save Read Only (RO) bits and save read/write bits where
228 * writing a 0 clears the bit and writing a 1 sets the bit (RWS).
229 * For all other types (RW1S, RW1CS, RW, and RZ), writing a '0' has no effect.
230 */
56192531 231u32 xhci_port_state_to_neutral(u32 state)
0f2a7930
SS
232{
233 /* Save read-only status and port state */
234 return (state & XHCI_PORT_RO) | (state & XHCI_PORT_RWS);
235}
236
be88fe4f
AX
237/*
238 * find slot id based on port number.
f6ff0ac8 239 * @port: The one-based port number from one of the two split roothubs.
be88fe4f 240 */
5233630f
SS
241int xhci_find_slot_id_by_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
242 u16 port)
be88fe4f
AX
243{
244 int slot_id;
245 int i;
f6ff0ac8 246 enum usb_device_speed speed;
be88fe4f
AX
247
248 slot_id = 0;
249 for (i = 0; i < MAX_HC_SLOTS; i++) {
250 if (!xhci->devs[i])
251 continue;
f6ff0ac8
SS
252 speed = xhci->devs[i]->udev->speed;
253 if (((speed == USB_SPEED_SUPER) == (hcd->speed == HCD_USB3))
fe30182c 254 && xhci->devs[i]->fake_port == port) {
be88fe4f
AX
255 slot_id = i;
256 break;
257 }
258 }
259
260 return slot_id;
261}
262
263/*
264 * Stop device
265 * It issues stop endpoint command for EP 0 to 30. And wait the last command
266 * to complete.
267 * suspend will set to 1, if suspend bit need to set in command.
268 */
269static int xhci_stop_device(struct xhci_hcd *xhci, int slot_id, int suspend)
270{
271 struct xhci_virt_device *virt_dev;
272 struct xhci_command *cmd;
273 unsigned long flags;
be88fe4f
AX
274 int ret;
275 int i;
276
277 ret = 0;
278 virt_dev = xhci->devs[slot_id];
279 cmd = xhci_alloc_command(xhci, false, true, GFP_NOIO);
280 if (!cmd) {
281 xhci_dbg(xhci, "Couldn't allocate command structure.\n");
282 return -ENOMEM;
283 }
284
285 spin_lock_irqsave(&xhci->lock, flags);
286 for (i = LAST_EP_INDEX; i > 0; i--) {
ddba5cd0
MN
287 if (virt_dev->eps[i].ring && virt_dev->eps[i].ring->dequeue) {
288 struct xhci_command *command;
289 command = xhci_alloc_command(xhci, false, false,
be3de321 290 GFP_NOWAIT);
ddba5cd0
MN
291 if (!command) {
292 spin_unlock_irqrestore(&xhci->lock, flags);
293 xhci_free_command(xhci, cmd);
294 return -ENOMEM;
295
296 }
297 xhci_queue_stop_endpoint(xhci, command, slot_id, i,
298 suspend);
299 }
be88fe4f 300 }
ddba5cd0 301 xhci_queue_stop_endpoint(xhci, cmd, slot_id, 0, suspend);
be88fe4f
AX
302 xhci_ring_cmd_db(xhci);
303 spin_unlock_irqrestore(&xhci->lock, flags);
304
305 /* Wait for last stop endpoint command to finish */
c311e391
MN
306 wait_for_completion(cmd->completion);
307
308 if (cmd->status == COMP_CMD_ABORT || cmd->status == COMP_CMD_STOP) {
309 xhci_warn(xhci, "Timeout while waiting for stop endpoint command\n");
be88fe4f 310 ret = -ETIME;
be88fe4f 311 }
be88fe4f
AX
312 xhci_free_command(xhci, cmd);
313 return ret;
314}
315
316/*
317 * Ring device, it rings the all doorbells unconditionally.
318 */
56192531 319void xhci_ring_device(struct xhci_hcd *xhci, int slot_id)
be88fe4f 320{
b7f9696b
HG
321 int i, s;
322 struct xhci_virt_ep *ep;
323
324 for (i = 0; i < LAST_EP_INDEX + 1; i++) {
325 ep = &xhci->devs[slot_id]->eps[i];
be88fe4f 326
b7f9696b
HG
327 if (ep->ep_state & EP_HAS_STREAMS) {
328 for (s = 1; s < ep->stream_info->num_streams; s++)
329 xhci_ring_ep_doorbell(xhci, slot_id, i, s);
330 } else if (ep->ring && ep->ring->dequeue) {
be88fe4f 331 xhci_ring_ep_doorbell(xhci, slot_id, i, 0);
b7f9696b
HG
332 }
333 }
be88fe4f
AX
334
335 return;
336}
337
f6ff0ac8 338static void xhci_disable_port(struct usb_hcd *hcd, struct xhci_hcd *xhci,
28ccd296 339 u16 wIndex, __le32 __iomem *addr, u32 port_status)
6219c047 340{
6dd0a3a7 341 /* Don't allow the USB core to disable SuperSpeed ports. */
f6ff0ac8 342 if (hcd->speed == HCD_USB3) {
6dd0a3a7
SS
343 xhci_dbg(xhci, "Ignoring request to disable "
344 "SuperSpeed port.\n");
345 return;
346 }
347
6219c047 348 /* Write 1 to disable the port */
204b7793 349 writel(port_status | PORT_PE, addr);
b0ba9720 350 port_status = readl(addr);
6219c047
SS
351 xhci_dbg(xhci, "disable port, actual port %d status = 0x%x\n",
352 wIndex, port_status);
353}
354
34fb562a 355static void xhci_clear_port_change_bit(struct xhci_hcd *xhci, u16 wValue,
28ccd296 356 u16 wIndex, __le32 __iomem *addr, u32 port_status)
34fb562a
SS
357{
358 char *port_change_bit;
359 u32 status;
360
361 switch (wValue) {
362 case USB_PORT_FEAT_C_RESET:
363 status = PORT_RC;
364 port_change_bit = "reset";
365 break;
a11496eb
AX
366 case USB_PORT_FEAT_C_BH_PORT_RESET:
367 status = PORT_WRC;
368 port_change_bit = "warm(BH) reset";
369 break;
34fb562a
SS
370 case USB_PORT_FEAT_C_CONNECTION:
371 status = PORT_CSC;
372 port_change_bit = "connect";
373 break;
374 case USB_PORT_FEAT_C_OVER_CURRENT:
375 status = PORT_OCC;
376 port_change_bit = "over-current";
377 break;
6219c047
SS
378 case USB_PORT_FEAT_C_ENABLE:
379 status = PORT_PEC;
380 port_change_bit = "enable/disable";
381 break;
be88fe4f
AX
382 case USB_PORT_FEAT_C_SUSPEND:
383 status = PORT_PLC;
384 port_change_bit = "suspend/resume";
385 break;
85387c0e
AX
386 case USB_PORT_FEAT_C_PORT_LINK_STATE:
387 status = PORT_PLC;
388 port_change_bit = "link state";
389 break;
9425183d
LB
390 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
391 status = PORT_CEC;
392 port_change_bit = "config error";
393 break;
34fb562a
SS
394 default:
395 /* Should never happen */
396 return;
397 }
398 /* Change bits are all write 1 to clear */
204b7793 399 writel(port_status | status, addr);
b0ba9720 400 port_status = readl(addr);
34fb562a
SS
401 xhci_dbg(xhci, "clear port %s change, actual port %d status = 0x%x\n",
402 port_change_bit, wIndex, port_status);
403}
404
a0885924 405static int xhci_get_ports(struct usb_hcd *hcd, __le32 __iomem ***port_array)
406{
407 int max_ports;
408 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
409
410 if (hcd->speed == HCD_USB3) {
411 max_ports = xhci->num_usb3_ports;
412 *port_array = xhci->usb3_ports;
413 } else {
414 max_ports = xhci->num_usb2_ports;
415 *port_array = xhci->usb2_ports;
416 }
417
418 return max_ports;
419}
420
c9682dff
AX
421void xhci_set_link_state(struct xhci_hcd *xhci, __le32 __iomem **port_array,
422 int port_id, u32 link_state)
423{
424 u32 temp;
425
b0ba9720 426 temp = readl(port_array[port_id]);
c9682dff
AX
427 temp = xhci_port_state_to_neutral(temp);
428 temp &= ~PORT_PLS_MASK;
429 temp |= PORT_LINK_STROBE | link_state;
204b7793 430 writel(temp, port_array[port_id]);
c9682dff
AX
431}
432
ed384bd3 433static void xhci_set_remote_wake_mask(struct xhci_hcd *xhci,
4296c70a
SS
434 __le32 __iomem **port_array, int port_id, u16 wake_mask)
435{
436 u32 temp;
437
b0ba9720 438 temp = readl(port_array[port_id]);
4296c70a
SS
439 temp = xhci_port_state_to_neutral(temp);
440
441 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_CONNECT)
442 temp |= PORT_WKCONN_E;
443 else
444 temp &= ~PORT_WKCONN_E;
445
446 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_DISCONNECT)
447 temp |= PORT_WKDISC_E;
448 else
449 temp &= ~PORT_WKDISC_E;
450
451 if (wake_mask & USB_PORT_FEAT_REMOTE_WAKE_OVER_CURRENT)
452 temp |= PORT_WKOC_E;
453 else
454 temp &= ~PORT_WKOC_E;
455
204b7793 456 writel(temp, port_array[port_id]);
4296c70a
SS
457}
458
d2f52c9e
AX
459/* Test and clear port RWC bit */
460void xhci_test_and_clear_bit(struct xhci_hcd *xhci, __le32 __iomem **port_array,
461 int port_id, u32 port_bit)
462{
463 u32 temp;
464
b0ba9720 465 temp = readl(port_array[port_id]);
d2f52c9e
AX
466 if (temp & port_bit) {
467 temp = xhci_port_state_to_neutral(temp);
468 temp |= port_bit;
204b7793 469 writel(temp, port_array[port_id]);
d2f52c9e
AX
470 }
471}
472
063ebeb4
SS
473/* Updates Link Status for USB 2.1 port */
474static void xhci_hub_report_usb2_link_state(u32 *status, u32 status_reg)
475{
476 if ((status_reg & PORT_PLS_MASK) == XDEV_U2)
477 *status |= USB_PORT_STAT_L1;
478}
479
8bea2bd3 480/* Updates Link Status for super Speed port */
96908589
FB
481static void xhci_hub_report_usb3_link_state(struct xhci_hcd *xhci,
482 u32 *status, u32 status_reg)
8bea2bd3
SL
483{
484 u32 pls = status_reg & PORT_PLS_MASK;
485
486 /* resume state is a xHCI internal state.
243292a2
ZJC
487 * Do not report it to usb core, instead, pretend to be U3,
488 * thus usb core knows it's not ready for transfer
8bea2bd3 489 */
243292a2
ZJC
490 if (pls == XDEV_RESUME) {
491 *status |= USB_SS_PORT_LS_U3;
8bea2bd3 492 return;
243292a2 493 }
8bea2bd3
SL
494
495 /* When the CAS bit is set then warm reset
496 * should be performed on port
497 */
498 if (status_reg & PORT_CAS) {
499 /* The CAS bit can be set while the port is
500 * in any link state.
501 * Only roothubs have CAS bit, so we
502 * pretend to be in compliance mode
503 * unless we're already in compliance
504 * or the inactive state.
505 */
506 if (pls != USB_SS_PORT_LS_COMP_MOD &&
507 pls != USB_SS_PORT_LS_SS_INACTIVE) {
508 pls = USB_SS_PORT_LS_COMP_MOD;
509 }
510 /* Return also connection bit -
511 * hub state machine resets port
512 * when this bit is set.
513 */
514 pls |= USB_PORT_STAT_CONNECTION;
71c731a2
AC
515 } else {
516 /*
517 * If CAS bit isn't set but the Port is already at
518 * Compliance Mode, fake a connection so the USB core
519 * notices the Compliance state and resets the port.
520 * This resolves an issue generated by the SN65LVPE502CP
521 * in which sometimes the port enters compliance mode
522 * caused by a delay on the host-device negotiation.
523 */
96908589
FB
524 if ((xhci->quirks & XHCI_COMP_MODE_QUIRK) &&
525 (pls == USB_SS_PORT_LS_COMP_MOD))
71c731a2 526 pls |= USB_PORT_STAT_CONNECTION;
8bea2bd3 527 }
71c731a2 528
8bea2bd3
SL
529 /* update status field */
530 *status |= pls;
531}
532
71c731a2
AC
533/*
534 * Function for Compliance Mode Quirk.
535 *
536 * This Function verifies if all xhc USB3 ports have entered U0, if so,
537 * the compliance mode timer is deleted. A port won't enter
538 * compliance mode if it has previously entered U0.
539 */
5f20cf12
SK
540static void xhci_del_comp_mod_timer(struct xhci_hcd *xhci, u32 status,
541 u16 wIndex)
71c731a2
AC
542{
543 u32 all_ports_seen_u0 = ((1 << xhci->num_usb3_ports)-1);
544 bool port_in_u0 = ((status & PORT_PLS_MASK) == XDEV_U0);
545
546 if (!(xhci->quirks & XHCI_COMP_MODE_QUIRK))
547 return;
548
549 if ((xhci->port_status_u0 != all_ports_seen_u0) && port_in_u0) {
550 xhci->port_status_u0 |= 1 << wIndex;
551 if (xhci->port_status_u0 == all_ports_seen_u0) {
552 del_timer_sync(&xhci->comp_mode_recovery_timer);
4bdfe4c3
XR
553 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
554 "All USB3 ports have entered U0 already!");
555 xhci_dbg_trace(xhci, trace_xhci_dbg_quirks,
556 "Compliance Mode Recovery Timer Deleted.");
71c731a2
AC
557 }
558 }
559}
560
eae5b176
SS
561/*
562 * Converts a raw xHCI port status into the format that external USB 2.0 or USB
563 * 3.0 hubs use.
564 *
565 * Possible side effects:
566 * - Mark a port as being done with device resume,
567 * and ring the endpoint doorbells.
568 * - Stop the Synopsys redriver Compliance Mode polling.
8b3d4570 569 * - Drop and reacquire the xHCI lock, in order to wait for port resume.
eae5b176
SS
570 */
571static u32 xhci_get_port_status(struct usb_hcd *hcd,
572 struct xhci_bus_state *bus_state,
573 __le32 __iomem **port_array,
8b3d4570
SS
574 u16 wIndex, u32 raw_port_status,
575 unsigned long flags)
576 __releases(&xhci->lock)
577 __acquires(&xhci->lock)
eae5b176
SS
578{
579 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
580 u32 status = 0;
581 int slot_id;
582
583 /* wPortChange bits */
584 if (raw_port_status & PORT_CSC)
585 status |= USB_PORT_STAT_C_CONNECTION << 16;
586 if (raw_port_status & PORT_PEC)
587 status |= USB_PORT_STAT_C_ENABLE << 16;
588 if ((raw_port_status & PORT_OCC))
589 status |= USB_PORT_STAT_C_OVERCURRENT << 16;
590 if ((raw_port_status & PORT_RC))
591 status |= USB_PORT_STAT_C_RESET << 16;
592 /* USB3.0 only */
593 if (hcd->speed == HCD_USB3) {
594 if ((raw_port_status & PORT_PLC))
595 status |= USB_PORT_STAT_C_LINK_STATE << 16;
596 if ((raw_port_status & PORT_WRC))
597 status |= USB_PORT_STAT_C_BH_RESET << 16;
9425183d
LB
598 if ((raw_port_status & PORT_CEC))
599 status |= USB_PORT_STAT_C_CONFIG_ERROR << 16;
eae5b176
SS
600 }
601
602 if (hcd->speed != HCD_USB3) {
603 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U3
604 && (raw_port_status & PORT_POWER))
605 status |= USB_PORT_STAT_SUSPEND;
606 }
607 if ((raw_port_status & PORT_PLS_MASK) == XDEV_RESUME &&
608 !DEV_SUPERSPEED(raw_port_status)) {
609 if ((raw_port_status & PORT_RESET) ||
610 !(raw_port_status & PORT_PE))
611 return 0xffffffff;
612 if (time_after_eq(jiffies,
613 bus_state->resume_done[wIndex])) {
8b3d4570
SS
614 int time_left;
615
eae5b176
SS
616 xhci_dbg(xhci, "Resume USB2 port %d\n",
617 wIndex + 1);
618 bus_state->resume_done[wIndex] = 0;
619 clear_bit(wIndex, &bus_state->resuming_ports);
8b3d4570
SS
620
621 set_bit(wIndex, &bus_state->rexit_ports);
eae5b176
SS
622 xhci_set_link_state(xhci, port_array, wIndex,
623 XDEV_U0);
8b3d4570
SS
624
625 spin_unlock_irqrestore(&xhci->lock, flags);
626 time_left = wait_for_completion_timeout(
627 &bus_state->rexit_done[wIndex],
628 msecs_to_jiffies(
629 XHCI_MAX_REXIT_TIMEOUT));
630 spin_lock_irqsave(&xhci->lock, flags);
631
632 if (time_left) {
633 slot_id = xhci_find_slot_id_by_port(hcd,
634 xhci, wIndex + 1);
635 if (!slot_id) {
636 xhci_dbg(xhci, "slot_id is zero\n");
637 return 0xffffffff;
638 }
639 xhci_ring_device(xhci, slot_id);
640 } else {
b0ba9720 641 int port_status = readl(port_array[wIndex]);
8b3d4570
SS
642 xhci_warn(xhci, "Port resume took longer than %i msec, port status = 0x%x\n",
643 XHCI_MAX_REXIT_TIMEOUT,
644 port_status);
645 status |= USB_PORT_STAT_SUSPEND;
646 clear_bit(wIndex, &bus_state->rexit_ports);
eae5b176 647 }
8b3d4570 648
eae5b176
SS
649 bus_state->port_c_suspend |= 1 << wIndex;
650 bus_state->suspended_ports &= ~(1 << wIndex);
651 } else {
652 /*
653 * The resume has been signaling for less than
654 * 20ms. Report the port status as SUSPEND,
655 * let the usbcore check port status again
656 * and clear resume signaling later.
657 */
658 status |= USB_PORT_STAT_SUSPEND;
659 }
660 }
661 if ((raw_port_status & PORT_PLS_MASK) == XDEV_U0
662 && (raw_port_status & PORT_POWER)
663 && (bus_state->suspended_ports & (1 << wIndex))) {
664 bus_state->suspended_ports &= ~(1 << wIndex);
665 if (hcd->speed != HCD_USB3)
666 bus_state->port_c_suspend |= 1 << wIndex;
667 }
668 if (raw_port_status & PORT_CONNECT) {
669 status |= USB_PORT_STAT_CONNECTION;
670 status |= xhci_port_speed(raw_port_status);
671 }
672 if (raw_port_status & PORT_PE)
673 status |= USB_PORT_STAT_ENABLE;
674 if (raw_port_status & PORT_OC)
675 status |= USB_PORT_STAT_OVERCURRENT;
676 if (raw_port_status & PORT_RESET)
677 status |= USB_PORT_STAT_RESET;
678 if (raw_port_status & PORT_POWER) {
679 if (hcd->speed == HCD_USB3)
680 status |= USB_SS_PORT_STAT_POWER;
681 else
682 status |= USB_PORT_STAT_POWER;
683 }
063ebeb4 684 /* Update Port Link State */
eae5b176 685 if (hcd->speed == HCD_USB3) {
96908589 686 xhci_hub_report_usb3_link_state(xhci, &status, raw_port_status);
eae5b176
SS
687 /*
688 * Verify if all USB3 Ports Have entered U0 already.
689 * Delete Compliance Mode Timer if so.
690 */
691 xhci_del_comp_mod_timer(xhci, raw_port_status, wIndex);
063ebeb4
SS
692 } else {
693 xhci_hub_report_usb2_link_state(&status, raw_port_status);
eae5b176
SS
694 }
695 if (bus_state->port_c_suspend & (1 << wIndex))
696 status |= 1 << USB_PORT_FEAT_C_SUSPEND;
697
698 return status;
699}
700
0f2a7930
SS
701int xhci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
702 u16 wIndex, char *buf, u16 wLength)
703{
704 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
a0885924 705 int max_ports;
0f2a7930 706 unsigned long flags;
c9682dff 707 u32 temp, status;
0f2a7930 708 int retval = 0;
28ccd296 709 __le32 __iomem **port_array;
be88fe4f 710 int slot_id;
20b67cf5 711 struct xhci_bus_state *bus_state;
2c441780 712 u16 link_state = 0;
4296c70a 713 u16 wake_mask = 0;
797b0ca5 714 u16 timeout = 0;
0f2a7930 715
a0885924 716 max_ports = xhci_get_ports(hcd, &port_array);
20b67cf5 717 bus_state = &xhci->bus_state[hcd_index(hcd)];
0f2a7930
SS
718
719 spin_lock_irqsave(&xhci->lock, flags);
720 switch (typeReq) {
721 case GetHubStatus:
722 /* No power source, over-current reported per port */
723 memset(buf, 0, 4);
724 break;
725 case GetHubDescriptor:
4bbb0ace
SS
726 /* Check to make sure userspace is asking for the USB 3.0 hub
727 * descriptor for the USB 3.0 roothub. If not, we stall the
728 * endpoint, like external hubs do.
729 */
730 if (hcd->speed == HCD_USB3 &&
731 (wLength < USB_DT_SS_HUB_SIZE ||
732 wValue != (USB_DT_SS_HUB << 8))) {
733 xhci_dbg(xhci, "Wrong hub descriptor type for "
734 "USB 3.0 roothub.\n");
735 goto error;
736 }
f6ff0ac8
SS
737 xhci_hub_descriptor(hcd, xhci,
738 (struct usb_hub_descriptor *) buf);
0f2a7930 739 break;
48e82361
SS
740 case DeviceRequest | USB_REQ_GET_DESCRIPTOR:
741 if ((wValue & 0xff00) != (USB_DT_BOS << 8))
742 goto error;
743
744 if (hcd->speed != HCD_USB3)
745 goto error;
746
af3a23ef 747 /* Set the U1 and U2 exit latencies. */
48e82361
SS
748 memcpy(buf, &usb_bos_descriptor,
749 USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE);
25cd2882
SS
750 if ((xhci->quirks & XHCI_LPM_SUPPORT)) {
751 temp = readl(&xhci->cap_regs->hcs_params3);
752 buf[12] = HCS_U1_LATENCY(temp);
753 put_unaligned_le16(HCS_U2_LATENCY(temp), &buf[13]);
754 }
48e82361 755
af3a23ef 756 /* Indicate whether the host has LTM support. */
b0ba9720 757 temp = readl(&xhci->cap_regs->hcc_params);
af3a23ef
SS
758 if (HCC_LTC(temp))
759 buf[8] |= USB_LTM_SUPPORT;
760
48e82361
SS
761 spin_unlock_irqrestore(&xhci->lock, flags);
762 return USB_DT_BOS_SIZE + USB_DT_USB_SS_CAP_SIZE;
0f2a7930 763 case GetPortStatus:
a0885924 764 if (!wIndex || wIndex > max_ports)
0f2a7930
SS
765 goto error;
766 wIndex--;
b0ba9720 767 temp = readl(port_array[wIndex]);
f9de8151
SS
768 if (temp == 0xffffffff) {
769 retval = -ENODEV;
770 break;
771 }
eae5b176 772 status = xhci_get_port_status(hcd, bus_state, port_array,
8b3d4570 773 wIndex, temp, flags);
eae5b176
SS
774 if (status == 0xffffffff)
775 goto error;
0ed9a57e 776
eae5b176
SS
777 xhci_dbg(xhci, "get port status, actual port %d status = 0x%x\n",
778 wIndex, temp);
0f2a7930 779 xhci_dbg(xhci, "Get port status returned 0x%x\n", status);
eae5b176 780
0f2a7930
SS
781 put_unaligned(cpu_to_le32(status), (__le32 *) buf);
782 break;
783 case SetPortFeature:
2c441780
AX
784 if (wValue == USB_PORT_FEAT_LINK_STATE)
785 link_state = (wIndex & 0xff00) >> 3;
4296c70a
SS
786 if (wValue == USB_PORT_FEAT_REMOTE_WAKE_MASK)
787 wake_mask = wIndex & 0xff00;
797b0ca5
SS
788 /* The MSB of wIndex is the U1/U2 timeout */
789 timeout = (wIndex & 0xff00) >> 8;
0f2a7930 790 wIndex &= 0xff;
a0885924 791 if (!wIndex || wIndex > max_ports)
0f2a7930
SS
792 goto error;
793 wIndex--;
b0ba9720 794 temp = readl(port_array[wIndex]);
f9de8151
SS
795 if (temp == 0xffffffff) {
796 retval = -ENODEV;
797 break;
798 }
0f2a7930 799 temp = xhci_port_state_to_neutral(temp);
4bbb0ace 800 /* FIXME: What new port features do we need to support? */
0f2a7930 801 switch (wValue) {
be88fe4f 802 case USB_PORT_FEAT_SUSPEND:
b0ba9720 803 temp = readl(port_array[wIndex]);
65580b43
AX
804 if ((temp & PORT_PLS_MASK) != XDEV_U0) {
805 /* Resume the port to U0 first */
806 xhci_set_link_state(xhci, port_array, wIndex,
807 XDEV_U0);
808 spin_unlock_irqrestore(&xhci->lock, flags);
809 msleep(10);
810 spin_lock_irqsave(&xhci->lock, flags);
811 }
be88fe4f
AX
812 /* In spec software should not attempt to suspend
813 * a port unless the port reports that it is in the
814 * enabled (PED = ‘1’,PLS < ‘3’) state.
815 */
b0ba9720 816 temp = readl(port_array[wIndex]);
be88fe4f
AX
817 if ((temp & PORT_PE) == 0 || (temp & PORT_RESET)
818 || (temp & PORT_PLS_MASK) >= XDEV_U3) {
819 xhci_warn(xhci, "USB core suspending device "
820 "not in U0/U1/U2.\n");
821 goto error;
822 }
823
5233630f
SS
824 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
825 wIndex + 1);
be88fe4f
AX
826 if (!slot_id) {
827 xhci_warn(xhci, "slot_id is zero\n");
828 goto error;
829 }
830 /* unlock to execute stop endpoint commands */
831 spin_unlock_irqrestore(&xhci->lock, flags);
832 xhci_stop_device(xhci, slot_id, 1);
833 spin_lock_irqsave(&xhci->lock, flags);
834
c9682dff 835 xhci_set_link_state(xhci, port_array, wIndex, XDEV_U3);
be88fe4f
AX
836
837 spin_unlock_irqrestore(&xhci->lock, flags);
838 msleep(10); /* wait device to enter */
839 spin_lock_irqsave(&xhci->lock, flags);
840
b0ba9720 841 temp = readl(port_array[wIndex]);
20b67cf5 842 bus_state->suspended_ports |= 1 << wIndex;
be88fe4f 843 break;
2c441780 844 case USB_PORT_FEAT_LINK_STATE:
b0ba9720 845 temp = readl(port_array[wIndex]);
41e7e056
SS
846
847 /* Disable port */
848 if (link_state == USB_SS_PORT_LS_SS_DISABLED) {
849 xhci_dbg(xhci, "Disable port %d\n", wIndex);
850 temp = xhci_port_state_to_neutral(temp);
851 /*
852 * Clear all change bits, so that we get a new
853 * connection event.
854 */
855 temp |= PORT_CSC | PORT_PEC | PORT_WRC |
856 PORT_OCC | PORT_RC | PORT_PLC |
857 PORT_CEC;
204b7793 858 writel(temp | PORT_PE, port_array[wIndex]);
b0ba9720 859 temp = readl(port_array[wIndex]);
41e7e056
SS
860 break;
861 }
862
863 /* Put link in RxDetect (enable port) */
864 if (link_state == USB_SS_PORT_LS_RX_DETECT) {
865 xhci_dbg(xhci, "Enable port %d\n", wIndex);
866 xhci_set_link_state(xhci, port_array, wIndex,
867 link_state);
b0ba9720 868 temp = readl(port_array[wIndex]);
41e7e056
SS
869 break;
870 }
871
2c441780 872 /* Software should not attempt to set
41e7e056 873 * port link state above '3' (U3) and the port
2c441780
AX
874 * must be enabled.
875 */
876 if ((temp & PORT_PE) == 0 ||
41e7e056 877 (link_state > USB_SS_PORT_LS_U3)) {
2c441780
AX
878 xhci_warn(xhci, "Cannot set link state.\n");
879 goto error;
880 }
881
882 if (link_state == USB_SS_PORT_LS_U3) {
883 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
884 wIndex + 1);
885 if (slot_id) {
886 /* unlock to execute stop endpoint
887 * commands */
888 spin_unlock_irqrestore(&xhci->lock,
889 flags);
890 xhci_stop_device(xhci, slot_id, 1);
891 spin_lock_irqsave(&xhci->lock, flags);
892 }
893 }
894
c9682dff
AX
895 xhci_set_link_state(xhci, port_array, wIndex,
896 link_state);
2c441780
AX
897
898 spin_unlock_irqrestore(&xhci->lock, flags);
899 msleep(20); /* wait device to enter */
900 spin_lock_irqsave(&xhci->lock, flags);
901
b0ba9720 902 temp = readl(port_array[wIndex]);
2c441780
AX
903 if (link_state == USB_SS_PORT_LS_U3)
904 bus_state->suspended_ports |= 1 << wIndex;
905 break;
0f2a7930
SS
906 case USB_PORT_FEAT_POWER:
907 /*
908 * Turn on ports, even if there isn't per-port switching.
909 * HC will report connect events even before this is set.
37ebb549 910 * However, hub_wq will ignore the roothub events until
0f2a7930
SS
911 * the roothub is registered.
912 */
204b7793 913 writel(temp | PORT_POWER, port_array[wIndex]);
0f2a7930 914
b0ba9720 915 temp = readl(port_array[wIndex]);
0f2a7930 916 xhci_dbg(xhci, "set port power, actual port %d status = 0x%x\n", wIndex, temp);
f7ac7787 917
170ed807 918 spin_unlock_irqrestore(&xhci->lock, flags);
f7ac7787
LT
919 temp = usb_acpi_power_manageable(hcd->self.root_hub,
920 wIndex);
921 if (temp)
922 usb_acpi_set_power_state(hcd->self.root_hub,
923 wIndex, true);
170ed807 924 spin_lock_irqsave(&xhci->lock, flags);
0f2a7930
SS
925 break;
926 case USB_PORT_FEAT_RESET:
927 temp = (temp | PORT_RESET);
204b7793 928 writel(temp, port_array[wIndex]);
0f2a7930 929
b0ba9720 930 temp = readl(port_array[wIndex]);
0f2a7930
SS
931 xhci_dbg(xhci, "set port reset, actual port %d status = 0x%x\n", wIndex, temp);
932 break;
4296c70a
SS
933 case USB_PORT_FEAT_REMOTE_WAKE_MASK:
934 xhci_set_remote_wake_mask(xhci, port_array,
935 wIndex, wake_mask);
b0ba9720 936 temp = readl(port_array[wIndex]);
4296c70a
SS
937 xhci_dbg(xhci, "set port remote wake mask, "
938 "actual port %d status = 0x%x\n",
939 wIndex, temp);
940 break;
a11496eb
AX
941 case USB_PORT_FEAT_BH_PORT_RESET:
942 temp |= PORT_WR;
204b7793 943 writel(temp, port_array[wIndex]);
a11496eb 944
b0ba9720 945 temp = readl(port_array[wIndex]);
a11496eb 946 break;
797b0ca5
SS
947 case USB_PORT_FEAT_U1_TIMEOUT:
948 if (hcd->speed != HCD_USB3)
949 goto error;
b0ba9720 950 temp = readl(port_array[wIndex] + PORTPMSC);
797b0ca5
SS
951 temp &= ~PORT_U1_TIMEOUT_MASK;
952 temp |= PORT_U1_TIMEOUT(timeout);
204b7793 953 writel(temp, port_array[wIndex] + PORTPMSC);
797b0ca5
SS
954 break;
955 case USB_PORT_FEAT_U2_TIMEOUT:
956 if (hcd->speed != HCD_USB3)
957 goto error;
b0ba9720 958 temp = readl(port_array[wIndex] + PORTPMSC);
797b0ca5
SS
959 temp &= ~PORT_U2_TIMEOUT_MASK;
960 temp |= PORT_U2_TIMEOUT(timeout);
204b7793 961 writel(temp, port_array[wIndex] + PORTPMSC);
797b0ca5 962 break;
0f2a7930
SS
963 default:
964 goto error;
965 }
5308a91b 966 /* unblock any posted writes */
b0ba9720 967 temp = readl(port_array[wIndex]);
0f2a7930
SS
968 break;
969 case ClearPortFeature:
a0885924 970 if (!wIndex || wIndex > max_ports)
0f2a7930
SS
971 goto error;
972 wIndex--;
b0ba9720 973 temp = readl(port_array[wIndex]);
f9de8151
SS
974 if (temp == 0xffffffff) {
975 retval = -ENODEV;
976 break;
977 }
4bbb0ace 978 /* FIXME: What new port features do we need to support? */
0f2a7930
SS
979 temp = xhci_port_state_to_neutral(temp);
980 switch (wValue) {
be88fe4f 981 case USB_PORT_FEAT_SUSPEND:
b0ba9720 982 temp = readl(port_array[wIndex]);
be88fe4f
AX
983 xhci_dbg(xhci, "clear USB_PORT_FEAT_SUSPEND\n");
984 xhci_dbg(xhci, "PORTSC %04x\n", temp);
985 if (temp & PORT_RESET)
986 goto error;
5ac04bf1 987 if ((temp & PORT_PLS_MASK) == XDEV_U3) {
be88fe4f
AX
988 if ((temp & PORT_PE) == 0)
989 goto error;
be88fe4f 990
c9682dff
AX
991 xhci_set_link_state(xhci, port_array, wIndex,
992 XDEV_RESUME);
993 spin_unlock_irqrestore(&xhci->lock, flags);
a7114230
AX
994 msleep(20);
995 spin_lock_irqsave(&xhci->lock, flags);
c9682dff
AX
996 xhci_set_link_state(xhci, port_array, wIndex,
997 XDEV_U0);
be88fe4f 998 }
a7114230 999 bus_state->port_c_suspend |= 1 << wIndex;
be88fe4f 1000
5233630f
SS
1001 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
1002 wIndex + 1);
be88fe4f
AX
1003 if (!slot_id) {
1004 xhci_dbg(xhci, "slot_id is zero\n");
1005 goto error;
1006 }
1007 xhci_ring_device(xhci, slot_id);
1008 break;
1009 case USB_PORT_FEAT_C_SUSPEND:
20b67cf5 1010 bus_state->port_c_suspend &= ~(1 << wIndex);
0f2a7930 1011 case USB_PORT_FEAT_C_RESET:
a11496eb 1012 case USB_PORT_FEAT_C_BH_PORT_RESET:
0f2a7930 1013 case USB_PORT_FEAT_C_CONNECTION:
0f2a7930 1014 case USB_PORT_FEAT_C_OVER_CURRENT:
6219c047 1015 case USB_PORT_FEAT_C_ENABLE:
85387c0e 1016 case USB_PORT_FEAT_C_PORT_LINK_STATE:
9425183d 1017 case USB_PORT_FEAT_C_PORT_CONFIG_ERROR:
34fb562a 1018 xhci_clear_port_change_bit(xhci, wValue, wIndex,
5308a91b 1019 port_array[wIndex], temp);
0f2a7930 1020 break;
6219c047 1021 case USB_PORT_FEAT_ENABLE:
f6ff0ac8 1022 xhci_disable_port(hcd, xhci, wIndex,
5308a91b 1023 port_array[wIndex], temp);
6219c047 1024 break;
693d8eb8 1025 case USB_PORT_FEAT_POWER:
204b7793 1026 writel(temp & ~PORT_POWER, port_array[wIndex]);
f7ac7787 1027
170ed807 1028 spin_unlock_irqrestore(&xhci->lock, flags);
f7ac7787
LT
1029 temp = usb_acpi_power_manageable(hcd->self.root_hub,
1030 wIndex);
1031 if (temp)
1032 usb_acpi_set_power_state(hcd->self.root_hub,
1033 wIndex, false);
170ed807 1034 spin_lock_irqsave(&xhci->lock, flags);
693d8eb8 1035 break;
0f2a7930
SS
1036 default:
1037 goto error;
1038 }
0f2a7930
SS
1039 break;
1040 default:
1041error:
1042 /* "stall" on error */
1043 retval = -EPIPE;
1044 }
1045 spin_unlock_irqrestore(&xhci->lock, flags);
1046 return retval;
1047}
1048
1049/*
1050 * Returns 0 if the status hasn't changed, or the number of bytes in buf.
1051 * Ports are 0-indexed from the HCD point of view,
1052 * and 1-indexed from the USB core pointer of view.
0f2a7930
SS
1053 *
1054 * Note that the status change bits will be cleared as soon as a port status
1055 * change event is generated, so we use the saved status from that event.
1056 */
1057int xhci_hub_status_data(struct usb_hcd *hcd, char *buf)
1058{
1059 unsigned long flags;
1060 u32 temp, status;
56192531 1061 u32 mask;
0f2a7930
SS
1062 int i, retval;
1063 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
a0885924 1064 int max_ports;
28ccd296 1065 __le32 __iomem **port_array;
20b67cf5 1066 struct xhci_bus_state *bus_state;
c52804a4 1067 bool reset_change = false;
0f2a7930 1068
a0885924 1069 max_ports = xhci_get_ports(hcd, &port_array);
20b67cf5 1070 bus_state = &xhci->bus_state[hcd_index(hcd)];
0f2a7930
SS
1071
1072 /* Initial status is no changes */
a0885924 1073 retval = (max_ports + 8) / 8;
419a8e81 1074 memset(buf, 0, retval);
f370b996
AX
1075
1076 /*
1077 * Inform the usbcore about resume-in-progress by returning
1078 * a non-zero value even if there are no status changes.
1079 */
1080 status = bus_state->resuming_ports;
0f2a7930 1081
9425183d 1082 mask = PORT_CSC | PORT_PEC | PORT_OCC | PORT_PLC | PORT_WRC | PORT_CEC;
56192531 1083
0f2a7930
SS
1084 spin_lock_irqsave(&xhci->lock, flags);
1085 /* For each port, did anything change? If so, set that bit in buf. */
a0885924 1086 for (i = 0; i < max_ports; i++) {
b0ba9720 1087 temp = readl(port_array[i]);
f9de8151
SS
1088 if (temp == 0xffffffff) {
1089 retval = -ENODEV;
1090 break;
1091 }
56192531 1092 if ((temp & mask) != 0 ||
20b67cf5
SS
1093 (bus_state->port_c_suspend & 1 << i) ||
1094 (bus_state->resume_done[i] && time_after_eq(
1095 jiffies, bus_state->resume_done[i]))) {
419a8e81 1096 buf[(i + 1) / 8] |= 1 << (i + 1) % 8;
0f2a7930
SS
1097 status = 1;
1098 }
c52804a4
SS
1099 if ((temp & PORT_RC))
1100 reset_change = true;
1101 }
1102 if (!status && !reset_change) {
1103 xhci_dbg(xhci, "%s: stopping port polling.\n", __func__);
1104 clear_bit(HCD_FLAG_POLL_RH, &hcd->flags);
0f2a7930
SS
1105 }
1106 spin_unlock_irqrestore(&xhci->lock, flags);
1107 return status ? retval : 0;
1108}
9777e3ce
AX
1109
1110#ifdef CONFIG_PM
1111
1112int xhci_bus_suspend(struct usb_hcd *hcd)
1113{
1114 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
518e848e 1115 int max_ports, port_index;
28ccd296 1116 __le32 __iomem **port_array;
20b67cf5 1117 struct xhci_bus_state *bus_state;
9777e3ce
AX
1118 unsigned long flags;
1119
a0885924 1120 max_ports = xhci_get_ports(hcd, &port_array);
20b67cf5 1121 bus_state = &xhci->bus_state[hcd_index(hcd)];
9777e3ce
AX
1122
1123 spin_lock_irqsave(&xhci->lock, flags);
1124
1125 if (hcd->self.root_hub->do_remote_wakeup) {
fac4271d
ZJC
1126 if (bus_state->resuming_ports || /* USB2 */
1127 bus_state->port_remote_wakeup) { /* USB3 */
f370b996 1128 spin_unlock_irqrestore(&xhci->lock, flags);
fac4271d 1129 xhci_dbg(xhci, "suspend failed because a port is resuming\n");
f370b996 1130 return -EBUSY;
9777e3ce
AX
1131 }
1132 }
1133
518e848e 1134 port_index = max_ports;
20b67cf5 1135 bus_state->bus_suspended = 0;
518e848e 1136 while (port_index--) {
9777e3ce 1137 /* suspend the port if the port is not suspended */
9777e3ce
AX
1138 u32 t1, t2;
1139 int slot_id;
1140
b0ba9720 1141 t1 = readl(port_array[port_index]);
9777e3ce
AX
1142 t2 = xhci_port_state_to_neutral(t1);
1143
1144 if ((t1 & PORT_PE) && !(t1 & PORT_PLS_MASK)) {
518e848e 1145 xhci_dbg(xhci, "port %d not suspended\n", port_index);
5233630f 1146 slot_id = xhci_find_slot_id_by_port(hcd, xhci,
518e848e 1147 port_index + 1);
9777e3ce
AX
1148 if (slot_id) {
1149 spin_unlock_irqrestore(&xhci->lock, flags);
1150 xhci_stop_device(xhci, slot_id, 1);
1151 spin_lock_irqsave(&xhci->lock, flags);
1152 }
1153 t2 &= ~PORT_PLS_MASK;
1154 t2 |= PORT_LINK_STROBE | XDEV_U3;
20b67cf5 1155 set_bit(port_index, &bus_state->bus_suspended);
9777e3ce 1156 }
4296c70a 1157 /* USB core sets remote wake mask for USB 3.0 hubs,
ceb6c9c8 1158 * including the USB 3.0 roothub, but only if CONFIG_PM
4296c70a
SS
1159 * is enabled, so also enable remote wake here.
1160 */
9b41ebd3 1161 if (hcd->self.root_hub->do_remote_wakeup) {
9777e3ce
AX
1162 if (t1 & PORT_CONNECT) {
1163 t2 |= PORT_WKOC_E | PORT_WKDISC_E;
1164 t2 &= ~PORT_WKCONN_E;
1165 } else {
1166 t2 |= PORT_WKOC_E | PORT_WKCONN_E;
1167 t2 &= ~PORT_WKDISC_E;
1168 }
1169 } else
1170 t2 &= ~PORT_WAKE_BITS;
1171
1172 t1 = xhci_port_state_to_neutral(t1);
1173 if (t1 != t2)
204b7793 1174 writel(t2, port_array[port_index]);
9777e3ce
AX
1175 }
1176 hcd->state = HC_STATE_SUSPENDED;
20b67cf5 1177 bus_state->next_statechange = jiffies + msecs_to_jiffies(10);
9777e3ce
AX
1178 spin_unlock_irqrestore(&xhci->lock, flags);
1179 return 0;
1180}
1181
1182int xhci_bus_resume(struct usb_hcd *hcd)
1183{
1184 struct xhci_hcd *xhci = hcd_to_xhci(hcd);
518e848e 1185 int max_ports, port_index;
28ccd296 1186 __le32 __iomem **port_array;
20b67cf5 1187 struct xhci_bus_state *bus_state;
9777e3ce
AX
1188 u32 temp;
1189 unsigned long flags;
41485a90
MN
1190 unsigned long port_was_suspended = 0;
1191 bool need_usb2_u3_exit = false;
1192 int slot_id;
1193 int sret;
9777e3ce 1194
a0885924 1195 max_ports = xhci_get_ports(hcd, &port_array);
20b67cf5 1196 bus_state = &xhci->bus_state[hcd_index(hcd)];
9777e3ce 1197
20b67cf5 1198 if (time_before(jiffies, bus_state->next_statechange))
9777e3ce
AX
1199 msleep(5);
1200
1201 spin_lock_irqsave(&xhci->lock, flags);
1202 if (!HCD_HW_ACCESSIBLE(hcd)) {
1203 spin_unlock_irqrestore(&xhci->lock, flags);
1204 return -ESHUTDOWN;
1205 }
1206
1207 /* delay the irqs */
b0ba9720 1208 temp = readl(&xhci->op_regs->command);
9777e3ce 1209 temp &= ~CMD_EIE;
204b7793 1210 writel(temp, &xhci->op_regs->command);
9777e3ce 1211
518e848e
SS
1212 port_index = max_ports;
1213 while (port_index--) {
9777e3ce
AX
1214 /* Check whether need resume ports. If needed
1215 resume port and disable remote wakeup */
9777e3ce 1216 u32 temp;
9777e3ce 1217
b0ba9720 1218 temp = readl(port_array[port_index]);
9777e3ce
AX
1219 if (DEV_SUPERSPEED(temp))
1220 temp &= ~(PORT_RWC_BITS | PORT_CEC | PORT_WAKE_BITS);
1221 else
1222 temp &= ~(PORT_RWC_BITS | PORT_WAKE_BITS);
20b67cf5 1223 if (test_bit(port_index, &bus_state->bus_suspended) &&
9777e3ce 1224 (temp & PORT_PLS_MASK)) {
41485a90
MN
1225 set_bit(port_index, &port_was_suspended);
1226 if (!DEV_SUPERSPEED(temp)) {
c9682dff
AX
1227 xhci_set_link_state(xhci, port_array,
1228 port_index, XDEV_RESUME);
41485a90 1229 need_usb2_u3_exit = true;
9777e3ce 1230 }
9777e3ce 1231 } else
204b7793 1232 writel(temp, port_array[port_index]);
9777e3ce
AX
1233 }
1234
41485a90
MN
1235 if (need_usb2_u3_exit) {
1236 spin_unlock_irqrestore(&xhci->lock, flags);
1237 msleep(20);
1238 spin_lock_irqsave(&xhci->lock, flags);
1239 }
1240
1241 port_index = max_ports;
1242 while (port_index--) {
1243 if (!(port_was_suspended & BIT(port_index)))
1244 continue;
1245 /* Clear PLC to poll it later after XDEV_U0 */
1246 xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
1247 xhci_set_link_state(xhci, port_array, port_index, XDEV_U0);
1248 }
1249
1250 port_index = max_ports;
1251 while (port_index--) {
1252 if (!(port_was_suspended & BIT(port_index)))
1253 continue;
1254 /* Poll and Clear PLC */
1255 sret = xhci_handshake(port_array[port_index], PORT_PLC,
1256 PORT_PLC, 10 * 1000);
1257 if (sret)
1258 xhci_warn(xhci, "port %d resume PLC timeout\n",
1259 port_index);
1260 xhci_test_and_clear_bit(xhci, port_array, port_index, PORT_PLC);
1261 slot_id = xhci_find_slot_id_by_port(hcd, xhci, port_index + 1);
1262 if (slot_id)
1263 xhci_ring_device(xhci, slot_id);
1264 }
1265
b0ba9720 1266 (void) readl(&xhci->op_regs->command);
9777e3ce 1267
20b67cf5 1268 bus_state->next_statechange = jiffies + msecs_to_jiffies(5);
9777e3ce 1269 /* re-enable irqs */
b0ba9720 1270 temp = readl(&xhci->op_regs->command);
9777e3ce 1271 temp |= CMD_EIE;
204b7793 1272 writel(temp, &xhci->op_regs->command);
b0ba9720 1273 temp = readl(&xhci->op_regs->command);
9777e3ce
AX
1274
1275 spin_unlock_irqrestore(&xhci->lock, flags);
1276 return 0;
1277}
1278
436a3890 1279#endif /* CONFIG_PM */