Merge tag '9p-for-5.1' of git://github.com/martinetd/linux
[linux-2.6-block.git] / drivers / usb / host / ohci-pxa27x.c
CommitLineData
5fd54ace 1// SPDX-License-Identifier: GPL-1.0+
1da177e4
LT
2/*
3 * OHCI HCD (Host Controller Driver) for USB.
4 *
5 * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
6 * (C) Copyright 2000-2002 David Brownell <dbrownell@users.sourceforge.net>
7 * (C) Copyright 2002 Hewlett-Packard Company
8 *
9 * Bus Glue for pxa27x
10 *
11 * Written by Christopher Hoover <ch@hpl.hp.com>
12 * Based on fragments of previous driver by Russell King et al.
13 *
14 * Modified for LH7A404 from ohci-sa1111.c
15 * by Durgesh Pattamatta <pattamattad@sharpsec.com>
16 *
17 * Modified for pxa27x from ohci-lh7a404.c
18 * by Nick Bane <nick@cecomputing.co.uk> 26-8-2004
19 *
20 * This file is licenced under the GPL.
21 */
22
a8bcf410 23#include <linux/clk.h>
b8ad5c37 24#include <linux/device.h>
9876388e 25#include <linux/dma-mapping.h>
b8ad5c37
MG
26#include <linux/io.h>
27#include <linux/kernel.h>
28#include <linux/module.h>
1139b451
DM
29#include <linux/of_platform.h>
30#include <linux/of_gpio.h>
293b2da1
AB
31#include <linux/platform_data/usb-ohci-pxa27x.h>
32#include <linux/platform_data/usb-pxa3xx-ulpi.h>
b8ad5c37 33#include <linux/platform_device.h>
cecabe5c 34#include <linux/regulator/consumer.h>
b8ad5c37
MG
35#include <linux/signal.h>
36#include <linux/usb.h>
37#include <linux/usb/hcd.h>
38#include <linux/usb/otg.h>
39
40#include <mach/hardware.h>
41
42#include "ohci.h"
43
44#define DRIVER_DESC "OHCI PXA27x/PXA3x driver"
1da177e4 45
596050bc
EM
46/*
47 * UHC: USB Host Controller (OHCI-like) register definitions
48 */
0c392ed9
EM
49#define UHCREV (0x0000) /* UHC HCI Spec Revision */
50#define UHCHCON (0x0004) /* UHC Host Control Register */
51#define UHCCOMS (0x0008) /* UHC Command Status Register */
52#define UHCINTS (0x000C) /* UHC Interrupt Status Register */
53#define UHCINTE (0x0010) /* UHC Interrupt Enable */
54#define UHCINTD (0x0014) /* UHC Interrupt Disable */
55#define UHCHCCA (0x0018) /* UHC Host Controller Comm. Area */
56#define UHCPCED (0x001C) /* UHC Period Current Endpt Descr */
57#define UHCCHED (0x0020) /* UHC Control Head Endpt Descr */
58#define UHCCCED (0x0024) /* UHC Control Current Endpt Descr */
59#define UHCBHED (0x0028) /* UHC Bulk Head Endpt Descr */
60#define UHCBCED (0x002C) /* UHC Bulk Current Endpt Descr */
61#define UHCDHEAD (0x0030) /* UHC Done Head */
62#define UHCFMI (0x0034) /* UHC Frame Interval */
63#define UHCFMR (0x0038) /* UHC Frame Remaining */
64#define UHCFMN (0x003C) /* UHC Frame Number */
65#define UHCPERS (0x0040) /* UHC Periodic Start */
66#define UHCLS (0x0044) /* UHC Low Speed Threshold */
67
68#define UHCRHDA (0x0048) /* UHC Root Hub Descriptor A */
596050bc
EM
69#define UHCRHDA_NOCP (1 << 12) /* No over current protection */
70#define UHCRHDA_OCPM (1 << 11) /* Over Current Protection Mode */
71#define UHCRHDA_POTPGT(x) \
72 (((x) & 0xff) << 24) /* Power On To Power Good Time */
73
0c392ed9
EM
74#define UHCRHDB (0x004C) /* UHC Root Hub Descriptor B */
75#define UHCRHS (0x0050) /* UHC Root Hub Status */
76#define UHCRHPS1 (0x0054) /* UHC Root Hub Port 1 Status */
77#define UHCRHPS2 (0x0058) /* UHC Root Hub Port 2 Status */
78#define UHCRHPS3 (0x005C) /* UHC Root Hub Port 3 Status */
596050bc 79
0c392ed9 80#define UHCSTAT (0x0060) /* UHC Status Register */
596050bc
EM
81#define UHCSTAT_UPS3 (1 << 16) /* USB Power Sense Port3 */
82#define UHCSTAT_SBMAI (1 << 15) /* System Bus Master Abort Interrupt*/
83#define UHCSTAT_SBTAI (1 << 14) /* System Bus Target Abort Interrupt*/
84#define UHCSTAT_UPRI (1 << 13) /* USB Port Resume Interrupt */
85#define UHCSTAT_UPS2 (1 << 12) /* USB Power Sense Port 2 */
86#define UHCSTAT_UPS1 (1 << 11) /* USB Power Sense Port 1 */
87#define UHCSTAT_HTA (1 << 10) /* HCI Target Abort */
88#define UHCSTAT_HBA (1 << 8) /* HCI Buffer Active */
89#define UHCSTAT_RWUE (1 << 7) /* HCI Remote Wake Up Event */
90
0c392ed9 91#define UHCHR (0x0064) /* UHC Reset Register */
596050bc
EM
92#define UHCHR_SSEP3 (1 << 11) /* Sleep Standby Enable for Port3 */
93#define UHCHR_SSEP2 (1 << 10) /* Sleep Standby Enable for Port2 */
94#define UHCHR_SSEP1 (1 << 9) /* Sleep Standby Enable for Port1 */
95#define UHCHR_PCPL (1 << 7) /* Power control polarity low */
96#define UHCHR_PSPL (1 << 6) /* Power sense polarity low */
97#define UHCHR_SSE (1 << 5) /* Sleep Standby Enable */
98#define UHCHR_UIT (1 << 4) /* USB Interrupt Test */
99#define UHCHR_SSDC (1 << 3) /* Simulation Scale Down Clock */
100#define UHCHR_CGR (1 << 2) /* Clock Generation Reset */
101#define UHCHR_FHR (1 << 1) /* Force Host Controller Reset */
102#define UHCHR_FSBIR (1 << 0) /* Force System Bus Iface Reset */
103
0c392ed9 104#define UHCHIE (0x0068) /* UHC Interrupt Enable Register*/
596050bc
EM
105#define UHCHIE_UPS3IE (1 << 14) /* Power Sense Port3 IntEn */
106#define UHCHIE_UPRIE (1 << 13) /* Port Resume IntEn */
107#define UHCHIE_UPS2IE (1 << 12) /* Power Sense Port2 IntEn */
108#define UHCHIE_UPS1IE (1 << 11) /* Power Sense Port1 IntEn */
109#define UHCHIE_TAIE (1 << 10) /* HCI Interface Transfer Abort
110 Interrupt Enable*/
111#define UHCHIE_HBAIE (1 << 8) /* HCI Buffer Active IntEn */
112#define UHCHIE_RWIE (1 << 7) /* Remote Wake-up IntEn */
113
0c392ed9 114#define UHCHIT (0x006C) /* UHC Interrupt Test register */
596050bc 115
1da177e4
LT
116#define PXA_UHC_MAX_PORTNUM 3
117
b8ad5c37 118static const char hcd_name[] = "ohci-pxa27x";
1da177e4 119
b8ad5c37
MG
120static struct hc_driver __read_mostly ohci_pxa27x_hc_driver;
121
122struct pxa27x_ohci {
0c392ed9
EM
123 struct clk *clk;
124 void __iomem *mmio_base;
cecabe5c
LP
125 struct regulator *vbus[3];
126 bool vbus_enabled[3];
0c392ed9
EM
127};
128
b8ad5c37 129#define to_pxa27x_ohci(hcd) (struct pxa27x_ohci *)(hcd_to_ohci(hcd)->priv)
a8bcf410 130
1da177e4
LT
131/*
132 PMM_NPS_MODE -- PMM Non-power switching mode
133 Ports are powered continuously.
134
135 PMM_GLOBAL_MODE -- PMM global switching mode
136 All ports are powered at the same time.
137
138 PMM_PERPORT_MODE -- PMM per port switching mode
139 Ports are powered individually.
140 */
b8ad5c37 141static int pxa27x_ohci_select_pmm(struct pxa27x_ohci *pxa_ohci, int mode)
1da177e4 142{
b8ad5c37
MG
143 uint32_t uhcrhda = __raw_readl(pxa_ohci->mmio_base + UHCRHDA);
144 uint32_t uhcrhdb = __raw_readl(pxa_ohci->mmio_base + UHCRHDB);
0c392ed9
EM
145
146 switch (mode) {
1da177e4 147 case PMM_NPS_MODE:
0c392ed9 148 uhcrhda |= RH_A_NPS;
dd9048af 149 break;
1da177e4 150 case PMM_GLOBAL_MODE:
0c392ed9 151 uhcrhda &= ~(RH_A_NPS & RH_A_PSM);
1da177e4
LT
152 break;
153 case PMM_PERPORT_MODE:
0c392ed9
EM
154 uhcrhda &= ~(RH_A_NPS);
155 uhcrhda |= RH_A_PSM;
1da177e4
LT
156
157 /* Set port power control mask bits, only 3 ports. */
0c392ed9 158 uhcrhdb |= (0x7<<17);
1da177e4
LT
159 break;
160 default:
161 printk( KERN_ERR
dd9048af 162 "Invalid mode %d, set to non-power switch mode.\n",
1da177e4
LT
163 mode );
164
0c392ed9 165 uhcrhda |= RH_A_NPS;
1da177e4
LT
166 }
167
b8ad5c37
MG
168 __raw_writel(uhcrhda, pxa_ohci->mmio_base + UHCRHDA);
169 __raw_writel(uhcrhdb, pxa_ohci->mmio_base + UHCRHDB);
1da177e4
LT
170 return 0;
171}
172
cecabe5c
LP
173static int pxa27x_ohci_set_vbus_power(struct pxa27x_ohci *pxa_ohci,
174 unsigned int port, bool enable)
175{
176 struct regulator *vbus = pxa_ohci->vbus[port];
177 int ret = 0;
178
179 if (IS_ERR_OR_NULL(vbus))
180 return 0;
181
182 if (enable && !pxa_ohci->vbus_enabled[port])
183 ret = regulator_enable(vbus);
184 else if (!enable && pxa_ohci->vbus_enabled[port])
185 ret = regulator_disable(vbus);
186
187 if (ret < 0)
188 return ret;
189
190 pxa_ohci->vbus_enabled[port] = enable;
191
192 return 0;
193}
194
195static int pxa27x_ohci_hub_control(struct usb_hcd *hcd, u16 typeReq, u16 wValue,
196 u16 wIndex, char *buf, u16 wLength)
197{
198 struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd);
199 int ret;
200
201 switch (typeReq) {
202 case SetPortFeature:
203 case ClearPortFeature:
204 if (!wIndex || wIndex > 3)
205 return -EPIPE;
206
207 if (wValue != USB_PORT_FEAT_POWER)
208 break;
209
210 ret = pxa27x_ohci_set_vbus_power(pxa_ohci, wIndex - 1,
211 typeReq == SetPortFeature);
212 if (ret)
213 return ret;
214 break;
215 }
216
217 return ohci_hub_control(hcd, typeReq, wValue, wIndex, buf, wLength);
218}
1da177e4
LT
219/*-------------------------------------------------------------------------*/
220
b8ad5c37 221static inline void pxa27x_setup_hc(struct pxa27x_ohci *pxa_ohci,
0c392ed9 222 struct pxaohci_platform_data *inf)
097b5334 223{
b8ad5c37
MG
224 uint32_t uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR);
225 uint32_t uhcrhda = __raw_readl(pxa_ohci->mmio_base + UHCRHDA);
097b5334
EM
226
227 if (inf->flags & ENABLE_PORT1)
228 uhchr &= ~UHCHR_SSEP1;
229
230 if (inf->flags & ENABLE_PORT2)
231 uhchr &= ~UHCHR_SSEP2;
232
233 if (inf->flags & ENABLE_PORT3)
234 uhchr &= ~UHCHR_SSEP3;
235
236 if (inf->flags & POWER_CONTROL_LOW)
237 uhchr |= UHCHR_PCPL;
238
239 if (inf->flags & POWER_SENSE_LOW)
240 uhchr |= UHCHR_PSPL;
241
242 if (inf->flags & NO_OC_PROTECTION)
243 uhcrhda |= UHCRHDA_NOCP;
7b4361f0
AB
244 else
245 uhcrhda &= ~UHCRHDA_NOCP;
097b5334
EM
246
247 if (inf->flags & OC_MODE_PERPORT)
248 uhcrhda |= UHCRHDA_OCPM;
7b4361f0
AB
249 else
250 uhcrhda &= ~UHCRHDA_OCPM;
097b5334
EM
251
252 if (inf->power_on_delay) {
253 uhcrhda &= ~UHCRHDA_POTPGT(0xff);
254 uhcrhda |= UHCRHDA_POTPGT(inf->power_on_delay / 2);
255 }
256
b8ad5c37
MG
257 __raw_writel(uhchr, pxa_ohci->mmio_base + UHCHR);
258 __raw_writel(uhcrhda, pxa_ohci->mmio_base + UHCRHDA);
0c392ed9
EM
259}
260
b8ad5c37 261static inline void pxa27x_reset_hc(struct pxa27x_ohci *pxa_ohci)
0c392ed9 262{
b8ad5c37 263 uint32_t uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR);
0c392ed9 264
b8ad5c37 265 __raw_writel(uhchr | UHCHR_FHR, pxa_ohci->mmio_base + UHCHR);
0c392ed9 266 udelay(11);
b8ad5c37 267 __raw_writel(uhchr & ~UHCHR_FHR, pxa_ohci->mmio_base + UHCHR);
097b5334
EM
268}
269
59376cc3 270#ifdef CONFIG_PXA27x
0cb0b0d3
EM
271extern void pxa27x_clear_otgph(void);
272#else
273#define pxa27x_clear_otgph() do {} while (0)
274#endif
275
b8ad5c37 276static int pxa27x_start_hc(struct pxa27x_ohci *pxa_ohci, struct device *dev)
1da177e4 277{
af06d009 278 int retval;
81f280e2 279 struct pxaohci_platform_data *inf;
0c392ed9 280 uint32_t uhchr;
b8ad5c37 281 struct usb_hcd *hcd = dev_get_drvdata(dev);
81f280e2 282
d4f09e28 283 inf = dev_get_platdata(dev);
81f280e2 284
af06d009
AY
285 retval = clk_prepare_enable(pxa_ohci->clk);
286 if (retval)
287 return retval;
1da177e4 288
b8ad5c37 289 pxa27x_reset_hc(pxa_ohci);
1da177e4 290
b8ad5c37
MG
291 uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR) | UHCHR_FSBIR;
292 __raw_writel(uhchr, pxa_ohci->mmio_base + UHCHR);
0c392ed9 293
b8ad5c37 294 while (__raw_readl(pxa_ohci->mmio_base + UHCHR) & UHCHR_FSBIR)
1da177e4
LT
295 cpu_relax();
296
b8ad5c37 297 pxa27x_setup_hc(pxa_ohci, inf);
097b5334 298
81f280e2
RP
299 if (inf->init)
300 retval = inf->init(dev);
155faf5e 301
af06d009
AY
302 if (retval < 0) {
303 clk_disable_unprepare(pxa_ohci->clk);
81f280e2 304 return retval;
af06d009 305 }
1da177e4 306
6dc3ae84 307 if (cpu_is_pxa3xx())
b8ad5c37 308 pxa3xx_u2d_start_hc(&hcd->self);
6dc3ae84 309
b8ad5c37
MG
310 uhchr = __raw_readl(pxa_ohci->mmio_base + UHCHR) & ~UHCHR_SSE;
311 __raw_writel(uhchr, pxa_ohci->mmio_base + UHCHR);
312 __raw_writel(UHCHIE_UPRIE | UHCHIE_RWIE, pxa_ohci->mmio_base + UHCHIE);
155faf5e
DB
313
314 /* Clear any OTG Pin Hold */
0cb0b0d3 315 pxa27x_clear_otgph();
81f280e2 316 return 0;
1da177e4
LT
317}
318
b8ad5c37 319static void pxa27x_stop_hc(struct pxa27x_ohci *pxa_ohci, struct device *dev)
1da177e4 320{
81f280e2 321 struct pxaohci_platform_data *inf;
b8ad5c37 322 struct usb_hcd *hcd = dev_get_drvdata(dev);
0c392ed9 323 uint32_t uhccoms;
81f280e2 324
d4f09e28 325 inf = dev_get_platdata(dev);
81f280e2 326
6dc3ae84 327 if (cpu_is_pxa3xx())
b8ad5c37 328 pxa3xx_u2d_stop_hc(&hcd->self);
6dc3ae84 329
81f280e2
RP
330 if (inf->exit)
331 inf->exit(dev);
332
b8ad5c37 333 pxa27x_reset_hc(pxa_ohci);
1da177e4 334
0c392ed9 335 /* Host Controller Reset */
b8ad5c37
MG
336 uhccoms = __raw_readl(pxa_ohci->mmio_base + UHCCOMS) | 0x01;
337 __raw_writel(uhccoms, pxa_ohci->mmio_base + UHCCOMS);
1da177e4
LT
338 udelay(10);
339
b8ad5c37 340 clk_disable_unprepare(pxa_ohci->clk);
1da177e4
LT
341}
342
1139b451
DM
343#ifdef CONFIG_OF
344static const struct of_device_id pxa_ohci_dt_ids[] = {
345 { .compatible = "marvell,pxa-ohci" },
346 { }
347};
348
349MODULE_DEVICE_TABLE(of, pxa_ohci_dt_ids);
350
41ac7b3a 351static int ohci_pxa_of_init(struct platform_device *pdev)
1139b451
DM
352{
353 struct device_node *np = pdev->dev.of_node;
354 struct pxaohci_platform_data *pdata;
355 u32 tmp;
22d9d8e8 356 int ret;
1139b451
DM
357
358 if (!np)
359 return 0;
360
361 /* Right now device-tree probed devices don't get dma_mask set.
362 * Since shared usb code relies on it, set it here for now.
363 * Once we have dma capability bindings this can go away.
364 */
e1fd7341 365 ret = dma_coerce_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
22d9d8e8
RK
366 if (ret)
367 return ret;
1139b451
DM
368
369 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
370 if (!pdata)
371 return -ENOMEM;
372
144e38c6 373 if (of_property_read_bool(np, "marvell,enable-port1"))
1139b451 374 pdata->flags |= ENABLE_PORT1;
144e38c6 375 if (of_property_read_bool(np, "marvell,enable-port2"))
1139b451 376 pdata->flags |= ENABLE_PORT2;
144e38c6 377 if (of_property_read_bool(np, "marvell,enable-port3"))
1139b451 378 pdata->flags |= ENABLE_PORT3;
144e38c6 379 if (of_property_read_bool(np, "marvell,port-sense-low"))
1139b451 380 pdata->flags |= POWER_SENSE_LOW;
144e38c6 381 if (of_property_read_bool(np, "marvell,power-control-low"))
1139b451 382 pdata->flags |= POWER_CONTROL_LOW;
144e38c6 383 if (of_property_read_bool(np, "marvell,no-oc-protection"))
1139b451 384 pdata->flags |= NO_OC_PROTECTION;
144e38c6 385 if (of_property_read_bool(np, "marvell,oc-mode-perport"))
1139b451
DM
386 pdata->flags |= OC_MODE_PERPORT;
387 if (!of_property_read_u32(np, "marvell,power-on-delay", &tmp))
388 pdata->power_on_delay = tmp;
389 if (!of_property_read_u32(np, "marvell,port-mode", &tmp))
390 pdata->port_mode = tmp;
391 if (!of_property_read_u32(np, "marvell,power-budget", &tmp))
392 pdata->power_budget = tmp;
393
394 pdev->dev.platform_data = pdata;
395
396 return 0;
397}
398#else
41ac7b3a 399static int ohci_pxa_of_init(struct platform_device *pdev)
1139b451
DM
400{
401 return 0;
402}
403#endif
1da177e4
LT
404
405/*-------------------------------------------------------------------------*/
406
407/* configure so an HC device and id are always provided */
408/* always called with process context; sleeping is OK */
409
410
411/**
c9e82b07 412 * ohci_hcd_pxa27x_probe - initialize pxa27x-based HCDs
1da177e4
LT
413 * Context: !in_interrupt()
414 *
415 * Allocates basic resources for this USB host controller, and
416 * then invokes the start() method for the HCD associated with it
417 * through the hotplug entry's driver_data.
418 *
419 */
c9e82b07 420static int ohci_hcd_pxa27x_probe(struct platform_device *pdev)
1da177e4 421{
84bab739 422 int retval, irq;
1da177e4 423 struct usb_hcd *hcd;
81f280e2 424 struct pxaohci_platform_data *inf;
b8ad5c37
MG
425 struct pxa27x_ohci *pxa_ohci;
426 struct ohci_hcd *ohci;
84bab739 427 struct resource *r;
0c392ed9 428 struct clk *usb_clk;
cecabe5c 429 unsigned int i;
81f280e2 430
1139b451
DM
431 retval = ohci_pxa_of_init(pdev);
432 if (retval)
433 return retval;
434
d4f09e28 435 inf = dev_get_platdata(&pdev->dev);
1da177e4 436
81f280e2
RP
437 if (!inf)
438 return -ENODEV;
439
84bab739
EM
440 irq = platform_get_irq(pdev, 0);
441 if (irq < 0) {
442 pr_err("no resource of IORESOURCE_IRQ");
c3853d5a 443 return irq;
1da177e4
LT
444 }
445
f1080e4d 446 usb_clk = devm_clk_get(&pdev->dev, NULL);
a8bcf410 447 if (IS_ERR(usb_clk))
448 return PTR_ERR(usb_clk);
449
c9e82b07 450 hcd = usb_create_hcd(&ohci_pxa27x_hc_driver, &pdev->dev, "pxa27x");
f1080e4d
JH
451 if (!hcd)
452 return -ENOMEM;
84bab739
EM
453
454 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
f1080e4d
JH
455 hcd->regs = devm_ioremap_resource(&pdev->dev, r);
456 if (IS_ERR(hcd->regs)) {
457 retval = PTR_ERR(hcd->regs);
458 goto err;
1da177e4 459 }
15c85d9c
VB
460 hcd->rsrc_start = r->start;
461 hcd->rsrc_len = resource_size(r);
1da177e4 462
0c392ed9 463 /* initialize "struct pxa27x_ohci" */
b8ad5c37
MG
464 pxa_ohci = to_pxa27x_ohci(hcd);
465 pxa_ohci->clk = usb_clk;
466 pxa_ohci->mmio_base = (void __iomem *)hcd->regs;
0c392ed9 467
cecabe5c
LP
468 for (i = 0; i < 3; ++i) {
469 char name[6];
470
471 if (!(inf->flags & (ENABLE_PORT1 << i)))
472 continue;
473
474 sprintf(name, "vbus%u", i + 1);
475 pxa_ohci->vbus[i] = devm_regulator_get(&pdev->dev, name);
476 }
477
b8ad5c37
MG
478 retval = pxa27x_start_hc(pxa_ohci, &pdev->dev);
479 if (retval < 0) {
81f280e2 480 pr_debug("pxa27x_start_hc failed");
f1080e4d 481 goto err;
81f280e2 482 }
1da177e4
LT
483
484 /* Select Power Management Mode */
b8ad5c37 485 pxa27x_ohci_select_pmm(pxa_ohci, inf->port_mode);
1da177e4 486
0c27c5d5
RP
487 if (inf->power_budget)
488 hcd->power_budget = inf->power_budget;
489
b8ad5c37
MG
490 /* The value of NDP in roothub_a is incorrect on this hardware */
491 ohci = hcd_to_ohci(hcd);
492 ohci->num_ports = 3;
1da177e4 493
b5dd18d8 494 retval = usb_add_hcd(hcd, irq, 0);
3c9740a1
PC
495 if (retval == 0) {
496 device_wakeup_enable(hcd->self.controller);
1da177e4 497 return retval;
3c9740a1 498 }
1da177e4 499
b8ad5c37 500 pxa27x_stop_hc(pxa_ohci, &pdev->dev);
f1080e4d 501 err:
1da177e4
LT
502 usb_put_hcd(hcd);
503 return retval;
504}
505
506
507/* may be called without controller electrically present */
508/* may be called with controller, bus, and devices active */
509
510/**
c9e82b07 511 * ohci_hcd_pxa27x_remove - shutdown processing for pxa27x-based HCDs
1da177e4
LT
512 * @dev: USB Host Controller being removed
513 * Context: !in_interrupt()
514 *
c9e82b07 515 * Reverses the effect of ohci_hcd_pxa27x_probe(), first invoking
1da177e4
LT
516 * the HCD's stop() method. It is always called from a thread
517 * context, normally "rmmod", "apmd", or something similar.
518 *
519 */
c9e82b07 520static int ohci_hcd_pxa27x_remove(struct platform_device *pdev)
1da177e4 521{
c9e82b07 522 struct usb_hcd *hcd = platform_get_drvdata(pdev);
b8ad5c37 523 struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd);
cecabe5c 524 unsigned int i;
0c392ed9 525
1da177e4 526 usb_remove_hcd(hcd);
b8ad5c37 527 pxa27x_stop_hc(pxa_ohci, &pdev->dev);
cecabe5c
LP
528
529 for (i = 0; i < 3; ++i)
530 pxa27x_ohci_set_vbus_power(pxa_ohci, i, false);
531
1da177e4 532 usb_put_hcd(hcd);
c9e82b07 533 return 0;
1da177e4
LT
534}
535
536/*-------------------------------------------------------------------------*/
537
b7f3f59b
MR
538#ifdef CONFIG_PM
539static int ohci_hcd_pxa27x_drv_suspend(struct device *dev)
1da177e4 540{
b7f3f59b 541 struct usb_hcd *hcd = dev_get_drvdata(dev);
b8ad5c37
MG
542 struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd);
543 struct ohci_hcd *ohci = hcd_to_ohci(hcd);
4ceaa893
MG
544 bool do_wakeup = device_may_wakeup(dev);
545 int ret;
546
2e1dcc16 547
b8ad5c37 548 if (time_before(jiffies, ohci->next_statechange))
2e1dcc16 549 msleep(5);
b8ad5c37 550 ohci->next_statechange = jiffies;
2e1dcc16 551
4ceaa893
MG
552 ret = ohci_suspend(hcd, do_wakeup);
553 if (ret)
554 return ret;
555
b8ad5c37 556 pxa27x_stop_hc(pxa_ohci, dev);
4ceaa893 557 return ret;
1da177e4
LT
558}
559
b7f3f59b 560static int ohci_hcd_pxa27x_drv_resume(struct device *dev)
1da177e4 561{
b7f3f59b 562 struct usb_hcd *hcd = dev_get_drvdata(dev);
b8ad5c37 563 struct pxa27x_ohci *pxa_ohci = to_pxa27x_ohci(hcd);
d4f09e28 564 struct pxaohci_platform_data *inf = dev_get_platdata(dev);
b8ad5c37 565 struct ohci_hcd *ohci = hcd_to_ohci(hcd);
2e1dcc16
RP
566 int status;
567
b8ad5c37 568 if (time_before(jiffies, ohci->next_statechange))
2e1dcc16 569 msleep(5);
b8ad5c37 570 ohci->next_statechange = jiffies;
2e1dcc16 571
b8ad5c37
MG
572 status = pxa27x_start_hc(pxa_ohci, dev);
573 if (status < 0)
2e1dcc16
RP
574 return status;
575
a75d048e 576 /* Select Power Management Mode */
b8ad5c37 577 pxa27x_ohci_select_pmm(pxa_ohci, inf->port_mode);
a75d048e 578
cfa49b4b 579 ohci_resume(hcd, false);
1da177e4
LT
580 return 0;
581}
b7f3f59b 582
47145210 583static const struct dev_pm_ops ohci_hcd_pxa27x_pm_ops = {
b7f3f59b
MR
584 .suspend = ohci_hcd_pxa27x_drv_suspend,
585 .resume = ohci_hcd_pxa27x_drv_resume,
586};
2e1dcc16 587#endif
1da177e4 588
3ae5eaec 589static struct platform_driver ohci_hcd_pxa27x_driver = {
c9e82b07
MG
590 .probe = ohci_hcd_pxa27x_probe,
591 .remove = ohci_hcd_pxa27x_remove,
dd9048af 592 .shutdown = usb_hcd_platform_shutdown,
3ae5eaec
RK
593 .driver = {
594 .name = "pxa27x-ohci",
1139b451 595 .of_match_table = of_match_ptr(pxa_ohci_dt_ids),
b7f3f59b
MR
596#ifdef CONFIG_PM
597 .pm = &ohci_hcd_pxa27x_pm_ops,
598#endif
3ae5eaec 599 },
1da177e4
LT
600};
601
b8ad5c37
MG
602static const struct ohci_driver_overrides pxa27x_overrides __initconst = {
603 .extra_priv_size = sizeof(struct pxa27x_ohci),
604};
605
606static int __init ohci_pxa27x_init(void)
607{
608 if (usb_disabled())
609 return -ENODEV;
610
611 pr_info("%s: " DRIVER_DESC "\n", hcd_name);
cecabe5c 612
b8ad5c37 613 ohci_init_driver(&ohci_pxa27x_hc_driver, &pxa27x_overrides);
cecabe5c
LP
614 ohci_pxa27x_hc_driver.hub_control = pxa27x_ohci_hub_control;
615
b8ad5c37
MG
616 return platform_driver_register(&ohci_hcd_pxa27x_driver);
617}
618module_init(ohci_pxa27x_init);
619
620static void __exit ohci_pxa27x_cleanup(void)
621{
622 platform_driver_unregister(&ohci_hcd_pxa27x_driver);
623}
624module_exit(ohci_pxa27x_cleanup);
625
626MODULE_DESCRIPTION(DRIVER_DESC);
627MODULE_LICENSE("GPL");
628MODULE_ALIAS("platform:pxa27x-ohci");