usb: host: Fix excessive alignment restriction for local memory allocations
[linux-2.6-block.git] / drivers / usb / host / ohci-hcd.c
CommitLineData
5fd54ace 1// SPDX-License-Identifier: GPL-1.0+
1da177e4 2/*
578333ab
AS
3 * Open Host Controller Interface (OHCI) driver for USB.
4 *
5 * Maintainer: Alan Stern <stern@rowland.harvard.edu>
1da177e4
LT
6 *
7 * (C) Copyright 1999 Roman Weissgaerber <weissg@vienna.at>
8 * (C) Copyright 2000-2004 David Brownell <dbrownell@users.sourceforge.net>
dd9048af 9 *
1da177e4
LT
10 * [ Initialisation is based on Linus' ]
11 * [ uhci code and gregs ohci fragments ]
12 * [ (C) Copyright 1999 Linus Torvalds ]
13 * [ (C) Copyright 1999 Gregory P. Smith]
dd9048af
DB
14 *
15 *
1da177e4
LT
16 * OHCI is the main "non-Intel/VIA" standard for USB 1.1 host controller
17 * interfaces (though some non-x86 Intel chips use it). It supports
18 * smarter hardware than UHCI. A download link for the spec available
19 * through the http://www.usb.org website.
20 *
1da177e4
LT
21 * This file is licenced under the GPL.
22 */
dd9048af 23
1da177e4
LT
24#include <linux/module.h>
25#include <linux/moduleparam.h>
26#include <linux/pci.h>
27#include <linux/kernel.h>
28#include <linux/delay.h>
29#include <linux/ioport.h>
30#include <linux/sched.h>
31#include <linux/slab.h>
1da177e4
LT
32#include <linux/errno.h>
33#include <linux/init.h>
34#include <linux/timer.h>
35#include <linux/list.h>
1da177e4 36#include <linux/usb.h>
3a16f7b4 37#include <linux/usb/otg.h>
27729aad 38#include <linux/usb/hcd.h>
dd9048af 39#include <linux/dma-mapping.h>
f4df0e33 40#include <linux/dmapool.h>
d576bb9f 41#include <linux/workqueue.h>
684c19e0 42#include <linux/debugfs.h>
b0310c2f 43#include <linux/genalloc.h>
1da177e4
LT
44
45#include <asm/io.h>
46#include <asm/irq.h>
1da177e4
LT
47#include <asm/unaligned.h>
48#include <asm/byteorder.h>
49
50
1da177e4
LT
51#define DRIVER_AUTHOR "Roman Weissgaerber, David Brownell"
52#define DRIVER_DESC "USB 1.1 'Open' Host Controller (OHCI) Driver"
53
54/*-------------------------------------------------------------------------*/
55
1da177e4 56/* For initializing controller (mask in an HCFS mode too) */
d413984a 57#define OHCI_CONTROL_INIT OHCI_CTRL_CBSR
1da177e4 58#define OHCI_INTR_INIT \
d413984a
DB
59 (OHCI_INTR_MIE | OHCI_INTR_RHSC | OHCI_INTR_UE \
60 | OHCI_INTR_RD | OHCI_INTR_WDH)
1da177e4
LT
61
62#ifdef __hppa__
63/* On PA-RISC, PDC can leave IR set incorrectly; ignore it there. */
64#define IR_DISABLE
65#endif
66
67#ifdef CONFIG_ARCH_OMAP
68/* OMAP doesn't support IR (no SMM; not needed) */
69#define IR_DISABLE
70#endif
71
72/*-------------------------------------------------------------------------*/
73
74static const char hcd_name [] = "ohci_hcd";
75
d413984a 76#define STATECHANGE_DELAY msecs_to_jiffies(300)
ed6d6f8f 77#define IO_WATCHDOG_DELAY msecs_to_jiffies(275)
b2685bda 78#define IO_WATCHDOG_OFF 0xffffff00
d413984a 79
1da177e4 80#include "ohci.h"
ad93562b 81#include "pci-quirks.h"
1da177e4 82
256dbcd8
AS
83static void ohci_dump(struct ohci_hcd *ohci);
84static void ohci_stop(struct usb_hcd *hcd);
e99e88a9 85static void io_watchdog_func(struct timer_list *t);
ab1666c1 86
1da177e4
LT
87#include "ohci-hub.c"
88#include "ohci-dbg.c"
89#include "ohci-mem.c"
90#include "ohci-q.c"
91
92
93/*
94 * On architectures with edge-triggered interrupts we must never return
95 * IRQ_NONE.
96 */
97#if defined(CONFIG_SA1111) /* ... or other edge-triggered systems */
98#define IRQ_NOTMINE IRQ_HANDLED
99#else
100#define IRQ_NOTMINE IRQ_NONE
101#endif
102
103
104/* Some boards misreport power switching/overcurrent */
900937c0 105static bool distrust_firmware = true;
1da177e4
LT
106module_param (distrust_firmware, bool, 0);
107MODULE_PARM_DESC (distrust_firmware,
108 "true to distrust firmware power/overcurrent setup");
109
110/* Some boards leave IR set wrongly, since they fail BIOS/SMM handshakes */
900937c0 111static bool no_handshake;
1da177e4
LT
112module_param (no_handshake, bool, 0);
113MODULE_PARM_DESC (no_handshake, "true (not default) disables BIOS handshake");
114
115/*-------------------------------------------------------------------------*/
116
6f65126c
AS
117static int number_of_tds(struct urb *urb)
118{
119 int len, i, num, this_sg_len;
120 struct scatterlist *sg;
121
122 len = urb->transfer_buffer_length;
123 i = urb->num_mapped_sgs;
124
125 if (len > 0 && i > 0) { /* Scatter-gather transfer */
126 num = 0;
127 sg = urb->sg;
128 for (;;) {
129 this_sg_len = min_t(int, sg_dma_len(sg), len);
130 num += DIV_ROUND_UP(this_sg_len, 4096);
131 len -= this_sg_len;
132 if (--i <= 0 || len <= 0)
133 break;
134 sg = sg_next(sg);
135 }
136
137 } else { /* Non-SG transfer */
138 /* one TD for every 4096 Bytes (could be up to 8K) */
139 num = DIV_ROUND_UP(len, 4096);
140 }
141 return num;
142}
143
1da177e4
LT
144/*
145 * queue up an urb for anything except the root hub
146 */
147static int ohci_urb_enqueue (
148 struct usb_hcd *hcd,
1da177e4 149 struct urb *urb,
55016f10 150 gfp_t mem_flags
1da177e4
LT
151) {
152 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
153 struct ed *ed;
154 urb_priv_t *urb_priv;
155 unsigned int pipe = urb->pipe;
156 int i, size = 0;
157 unsigned long flags;
158 int retval = 0;
dd9048af 159
1da177e4 160 /* every endpoint has a ed, locate and maybe (re)initialize it */
71f46340
GKH
161 ed = ed_get(ohci, urb->ep, urb->dev, pipe, urb->interval);
162 if (! ed)
1da177e4
LT
163 return -ENOMEM;
164
165 /* for the private part of the URB we need the number of TDs (size) */
166 switch (ed->type) {
167 case PIPE_CONTROL:
168 /* td_submit_urb() doesn't yet handle these */
169 if (urb->transfer_buffer_length > 4096)
170 return -EMSGSIZE;
171
172 /* 1 TD for setup, 1 for ACK, plus ... */
173 size = 2;
174 /* FALLTHROUGH */
175 // case PIPE_INTERRUPT:
176 // case PIPE_BULK:
177 default:
6f65126c
AS
178 size += number_of_tds(urb);
179 /* maybe a zero-length packet to wrap it up */
1da177e4
LT
180 if (size == 0)
181 size++;
182 else if ((urb->transfer_flags & URB_ZERO_PACKET) != 0
183 && (urb->transfer_buffer_length
184 % usb_maxpacket (urb->dev, pipe,
185 usb_pipeout (pipe))) == 0)
186 size++;
187 break;
188 case PIPE_ISOCHRONOUS: /* number of packets from URB */
189 size = urb->number_of_packets;
190 break;
191 }
192
193 /* allocate the private part of the URB */
dd00cc48 194 urb_priv = kzalloc (sizeof (urb_priv_t) + size * sizeof (struct td *),
1da177e4
LT
195 mem_flags);
196 if (!urb_priv)
197 return -ENOMEM;
1da177e4
LT
198 INIT_LIST_HEAD (&urb_priv->pending);
199 urb_priv->length = size;
dd9048af 200 urb_priv->ed = ed;
1da177e4
LT
201
202 /* allocate the TDs (deferring hash chain updates) */
203 for (i = 0; i < size; i++) {
204 urb_priv->td [i] = td_alloc (ohci, mem_flags);
205 if (!urb_priv->td [i]) {
206 urb_priv->length = i;
207 urb_free_priv (ohci, urb_priv);
208 return -ENOMEM;
209 }
dd9048af 210 }
1da177e4
LT
211
212 spin_lock_irqsave (&ohci->lock, flags);
213
214 /* don't submit to a dead HC */
541c7d43 215 if (!HCD_HW_ACCESSIBLE(hcd)) {
8de98402
BH
216 retval = -ENODEV;
217 goto fail;
218 }
b7463c71 219 if (ohci->rh_state != OHCI_RH_RUNNING) {
1da177e4
LT
220 retval = -ENODEV;
221 goto fail;
222 }
e9df41c5
AS
223 retval = usb_hcd_link_urb_to_ep(hcd, urb);
224 if (retval)
1da177e4 225 goto fail;
1da177e4
LT
226
227 /* schedule the ed if needed */
228 if (ed->state == ED_IDLE) {
229 retval = ed_schedule (ohci, ed);
e9df41c5
AS
230 if (retval < 0) {
231 usb_hcd_unlink_urb_from_ep(hcd, urb);
232 goto fail;
233 }
81e38333
AS
234
235 /* Start up the I/O watchdog timer, if it's not running */
b2685bda 236 if (ohci->prev_frame_no == IO_WATCHDOG_OFF &&
21a60f6e
GH
237 list_empty(&ohci->eds_in_use) &&
238 !(ohci->flags & OHCI_QUIRK_QEMU)) {
499b3803 239 ohci->prev_frame_no = ohci_frame_no(ohci);
81e38333
AS
240 mod_timer(&ohci->io_watchdog,
241 jiffies + IO_WATCHDOG_DELAY);
499b3803 242 }
81e38333
AS
243 list_add(&ed->in_use_list, &ohci->eds_in_use);
244
1da177e4
LT
245 if (ed->type == PIPE_ISOCHRONOUS) {
246 u16 frame = ohci_frame_no(ohci);
247
248 /* delay a few frames before the first TD */
249 frame += max_t (u16, 8, ed->interval);
250 frame &= ~(ed->interval - 1);
251 frame |= ed->branch;
252 urb->start_frame = frame;
a8693424 253 ed->last_iso = frame + ed->interval * (size - 1);
6a41b4d3
AS
254 }
255 } else if (ed->type == PIPE_ISOCHRONOUS) {
e1944017 256 u16 next = ohci_frame_no(ohci) + 1;
6a41b4d3 257 u16 frame = ed->last_iso + ed->interval;
a8693424 258 u16 length = ed->interval * (size - 1);
6a41b4d3
AS
259
260 /* Behind the scheduling threshold? */
261 if (unlikely(tick_before(frame, next))) {
262
a8693424 263 /* URB_ISO_ASAP: Round up to the first available slot */
815fa7b9 264 if (urb->transfer_flags & URB_ISO_ASAP) {
6a41b4d3
AS
265 frame += (next - frame + ed->interval - 1) &
266 -ed->interval;
1da177e4 267
6a41b4d3 268 /*
a8693424
AS
269 * Not ASAP: Use the next slot in the stream,
270 * no matter what.
1da177e4 271 */
815fa7b9 272 } else {
815fa7b9
AS
273 /*
274 * Some OHCI hardware doesn't handle late TDs
275 * correctly. After retiring them it proceeds
276 * to the next ED instead of the next TD.
277 * Therefore we have to omit the late TDs
278 * entirely.
279 */
280 urb_priv->td_cnt = DIV_ROUND_UP(
281 (u16) (next - frame),
282 ed->interval);
a8693424
AS
283 if (urb_priv->td_cnt >= urb_priv->length) {
284 ++urb_priv->td_cnt; /* Mark it */
285 ohci_dbg(ohci, "iso underrun %p (%u+%u < %u)\n",
286 urb, frame, length,
287 next);
288 }
6a41b4d3 289 }
1da177e4 290 }
6a41b4d3 291 urb->start_frame = frame;
a8693424 292 ed->last_iso = frame + length;
6a41b4d3 293 }
1da177e4
LT
294
295 /* fill the TDs and link them to the ed; and
296 * enable that part of the schedule, if needed
297 * and update count of queued periodic urbs
298 */
299 urb->hcpriv = urb_priv;
300 td_submit_urb (ohci, urb);
301
1da177e4
LT
302fail:
303 if (retval)
304 urb_free_priv (ohci, urb_priv);
305 spin_unlock_irqrestore (&ohci->lock, flags);
306 return retval;
307}
308
309/*
55d84968
AS
310 * decouple the URB from the HC queues (TDs, urb_priv).
311 * reporting is always done
1da177e4
LT
312 * asynchronously, and we might be dealing with an urb that's
313 * partially transferred, or an ED with other urbs being unlinked.
314 */
e9df41c5 315static int ohci_urb_dequeue(struct usb_hcd *hcd, struct urb *urb, int status)
1da177e4
LT
316{
317 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
318 unsigned long flags;
e9df41c5 319 int rc;
8b3ab0ed 320 urb_priv_t *urb_priv;
dd9048af 321
1da177e4 322 spin_lock_irqsave (&ohci->lock, flags);
e9df41c5 323 rc = usb_hcd_check_unlink_urb(hcd, urb, status);
8b3ab0ed 324 if (rc == 0) {
1da177e4
LT
325
326 /* Unless an IRQ completed the unlink while it was being
327 * handed to us, flag it for unlink and giveback, and force
328 * some upcoming INTR_SF to call finish_unlinks()
329 */
330 urb_priv = urb->hcpriv;
8b3ab0ed
AS
331 if (urb_priv->ed->state == ED_OPER)
332 start_ed_unlink(ohci, urb_priv->ed);
333
334 if (ohci->rh_state != OHCI_RH_RUNNING) {
335 /* With HC dead, we can clean up right away */
cdb4dd15 336 ohci_work(ohci);
1da177e4 337 }
1da177e4
LT
338 }
339 spin_unlock_irqrestore (&ohci->lock, flags);
e9df41c5 340 return rc;
1da177e4
LT
341}
342
343/*-------------------------------------------------------------------------*/
344
345/* frees config/altsetting state for endpoints,
346 * including ED memory, dummy TD, and bulk/intr data toggle
347 */
348
349static void
350ohci_endpoint_disable (struct usb_hcd *hcd, struct usb_host_endpoint *ep)
351{
352 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
353 unsigned long flags;
354 struct ed *ed = ep->hcpriv;
355 unsigned limit = 1000;
356
357 /* ASSERT: any requests/urbs are being unlinked */
358 /* ASSERT: nobody can be submitting urbs for this any more */
359
360 if (!ed)
361 return;
362
363rescan:
364 spin_lock_irqsave (&ohci->lock, flags);
365
b7463c71 366 if (ohci->rh_state != OHCI_RH_RUNNING) {
1da177e4
LT
367sanitize:
368 ed->state = ED_IDLE;
cdb4dd15 369 ohci_work(ohci);
1da177e4
LT
370 }
371
372 switch (ed->state) {
373 case ED_UNLINK: /* wait for hw to finish? */
374 /* major IRQ delivery trouble loses INTR_SF too... */
375 if (limit-- == 0) {
89a0fd18 376 ohci_warn(ohci, "ED unlink timeout\n");
1da177e4
LT
377 goto sanitize;
378 }
379 spin_unlock_irqrestore (&ohci->lock, flags);
22c43863 380 schedule_timeout_uninterruptible(1);
1da177e4
LT
381 goto rescan;
382 case ED_IDLE: /* fully unlinked */
383 if (list_empty (&ed->td_list)) {
384 td_free (ohci, ed->dummy);
385 ed_free (ohci, ed);
386 break;
387 }
f5a3908e 388 /* fall through */
1da177e4
LT
389 default:
390 /* caller was supposed to have unlinked any requests;
391 * that's not our job. can't recover; must leak ed.
392 */
393 ohci_err (ohci, "leak ed %p (#%02x) state %d%s\n",
394 ed, ep->desc.bEndpointAddress, ed->state,
395 list_empty (&ed->td_list) ? "" : " (has tds)");
396 td_free (ohci, ed->dummy);
397 break;
398 }
399 ep->hcpriv = NULL;
400 spin_unlock_irqrestore (&ohci->lock, flags);
1da177e4
LT
401}
402
403static int ohci_get_frame (struct usb_hcd *hcd)
404{
405 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
406
407 return ohci_frame_no(ohci);
408}
409
410static void ohci_usb_reset (struct ohci_hcd *ohci)
411{
412 ohci->hc_control = ohci_readl (ohci, &ohci->regs->control);
413 ohci->hc_control &= OHCI_CTRL_RWC;
414 ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
b7463c71 415 ohci->rh_state = OHCI_RH_HALTED;
1da177e4
LT
416}
417
64a21d02 418/* ohci_shutdown forcibly disables IRQs and DMA, helping kexec and
f4df0e33
DB
419 * other cases where the next software may expect clean state from the
420 * "firmware". this is bus-neutral, unlike shutdown() methods.
421 */
64a21d02
AG
422static void
423ohci_shutdown (struct usb_hcd *hcd)
f4df0e33
DB
424{
425 struct ohci_hcd *ohci;
426
64a21d02 427 ohci = hcd_to_ohci (hcd);
c6187597 428 ohci_writel(ohci, (u32) ~0, &ohci->regs->intrdisable);
3df7169e 429
c6187597
AS
430 /* Software reset, after which the controller goes into SUSPEND */
431 ohci_writel(ohci, OHCI_HCR, &ohci->regs->cmdstatus);
432 ohci_readl(ohci, &ohci->regs->cmdstatus); /* flush the writes */
433 udelay(10);
3df7169e 434
c6187597 435 ohci_writel(ohci, ohci->fminterval, &ohci->regs->fminterval);
81e38333 436 ohci->rh_state = OHCI_RH_HALTED;
f4df0e33
DB
437}
438
1da177e4
LT
439/*-------------------------------------------------------------------------*
440 * HC functions
441 *-------------------------------------------------------------------------*/
442
443/* init memory, and kick BIOS/SMM off */
444
445static int ohci_init (struct ohci_hcd *ohci)
446{
447 int ret;
6a9062f3 448 struct usb_hcd *hcd = ohci_to_hcd(ohci);
1da177e4 449
6f65126c 450 /* Accept arbitrarily long scatter-gather lists */
2d7a3dc3 451 if (!hcd->localmem_pool)
d6c931ea 452 hcd->self.sg_tablesize = ~0;
6f65126c 453
1133cd8a
DB
454 if (distrust_firmware)
455 ohci->flags |= OHCI_QUIRK_HUB_POWER;
456
b7463c71 457 ohci->rh_state = OHCI_RH_HALTED;
6a9062f3 458 ohci->regs = hcd->regs;
1da177e4 459
6a9062f3
DB
460 /* REVISIT this BIOS handshake is now moved into PCI "quirks", and
461 * was never needed for most non-PCI systems ... remove the code?
462 */
463
1da177e4
LT
464#ifndef IR_DISABLE
465 /* SMM owns the HC? not for long! */
466 if (!no_handshake && ohci_readl (ohci,
467 &ohci->regs->control) & OHCI_CTRL_IR) {
468 u32 temp;
469
470 ohci_dbg (ohci, "USB HC TakeOver from BIOS/SMM\n");
471
472 /* this timeout is arbitrary. we make it long, so systems
473 * depending on usb keyboards may be usable even if the
474 * BIOS/SMM code seems pretty broken.
475 */
476 temp = 500; /* arbitrary: five seconds */
477
478 ohci_writel (ohci, OHCI_INTR_OC, &ohci->regs->intrenable);
479 ohci_writel (ohci, OHCI_OCR, &ohci->regs->cmdstatus);
480 while (ohci_readl (ohci, &ohci->regs->control) & OHCI_CTRL_IR) {
481 msleep (10);
482 if (--temp == 0) {
483 ohci_err (ohci, "USB HC takeover failed!"
484 " (BIOS/SMM bug)\n");
485 return -EBUSY;
486 }
487 }
488 ohci_usb_reset (ohci);
489 }
490#endif
491
492 /* Disable HC interrupts */
493 ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
6a9062f3
DB
494
495 /* flush the writes, and save key bits like RWC */
496 if (ohci_readl (ohci, &ohci->regs->control) & OHCI_CTRL_RWC)
497 ohci->hc_control |= OHCI_CTRL_RWC;
1da177e4 498
fdd13b36
DB
499 /* Read the number of ports unless overridden */
500 if (ohci->num_ports == 0)
501 ohci->num_ports = roothub_a(ohci) & RH_A_NDP;
502
1da177e4
LT
503 if (ohci->hcca)
504 return 0;
505
e99e88a9 506 timer_setup(&ohci->io_watchdog, io_watchdog_func, 0);
b2685bda 507 ohci->prev_frame_no = IO_WATCHDOG_OFF;
81e38333 508
b0310c2f 509 if (hcd->localmem_pool)
ff2437be 510 ohci->hcca = gen_pool_dma_alloc_align(hcd->localmem_pool,
b0310c2f 511 sizeof(*ohci->hcca),
ff2437be 512 &ohci->hcca_dma, 256);
b0310c2f
LT
513 else
514 ohci->hcca = dma_alloc_coherent(hcd->self.controller,
515 sizeof(*ohci->hcca),
516 &ohci->hcca_dma,
517 GFP_KERNEL);
1da177e4
LT
518 if (!ohci->hcca)
519 return -ENOMEM;
520
521 if ((ret = ohci_mem_init (ohci)) < 0)
6a9062f3
DB
522 ohci_stop (hcd);
523 else {
6a9062f3
DB
524 create_debug_files (ohci);
525 }
1da177e4
LT
526
527 return ret;
1da177e4
LT
528}
529
530/*-------------------------------------------------------------------------*/
531
532/* Start an OHCI controller, set the BUS operational
533 * resets USB and controller
dd9048af 534 * enable interrupts
1da177e4
LT
535 */
536static int ohci_run (struct ohci_hcd *ohci)
537{
96f90a8b 538 u32 mask, val;
1da177e4 539 int first = ohci->fminterval == 0;
6a9062f3 540 struct usb_hcd *hcd = ohci_to_hcd(ohci);
1da177e4 541
b7463c71 542 ohci->rh_state = OHCI_RH_HALTED;
1da177e4
LT
543
544 /* boot firmware should have set this up (5.1.1.3.1) */
545 if (first) {
546
96f90a8b
HS
547 val = ohci_readl (ohci, &ohci->regs->fminterval);
548 ohci->fminterval = val & 0x3fff;
1da177e4
LT
549 if (ohci->fminterval != FI)
550 ohci_dbg (ohci, "fminterval delta %d\n",
551 ohci->fminterval - FI);
552 ohci->fminterval |= FSMP (ohci->fminterval) << 16;
553 /* also: power/overcurrent flags in roothub.a */
554 }
555
6fd9086a
AS
556 /* Reset USB nearly "by the book". RemoteWakeupConnected has
557 * to be checked in case boot firmware (BIOS/SMM/...) has set up
558 * wakeup in a way the bus isn't aware of (e.g., legacy PCI PM).
559 * If the bus glue detected wakeup capability then it should
bcca06ef 560 * already be enabled; if so we'll just enable it again.
1da177e4 561 */
bcca06ef
AS
562 if ((ohci->hc_control & OHCI_CTRL_RWC) != 0)
563 device_set_wakeup_capable(hcd->self.controller, 1);
1da177e4
LT
564
565 switch (ohci->hc_control & OHCI_CTRL_HCFS) {
566 case OHCI_USB_OPER:
96f90a8b 567 val = 0;
1da177e4
LT
568 break;
569 case OHCI_USB_SUSPEND:
570 case OHCI_USB_RESUME:
571 ohci->hc_control &= OHCI_CTRL_RWC;
572 ohci->hc_control |= OHCI_USB_RESUME;
96f90a8b 573 val = 10 /* msec wait */;
1da177e4
LT
574 break;
575 // case OHCI_USB_RESET:
576 default:
577 ohci->hc_control &= OHCI_CTRL_RWC;
578 ohci->hc_control |= OHCI_USB_RESET;
96f90a8b 579 val = 50 /* msec wait */;
1da177e4
LT
580 break;
581 }
582 ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
583 // flush the writes
584 (void) ohci_readl (ohci, &ohci->regs->control);
96f90a8b 585 msleep(val);
383975d7 586
1da177e4
LT
587 memset (ohci->hcca, 0, sizeof (struct ohci_hcca));
588
589 /* 2msec timelimit here means no irqs/preempt */
590 spin_lock_irq (&ohci->lock);
591
592retry:
593 /* HC Reset requires max 10 us delay */
594 ohci_writel (ohci, OHCI_HCR, &ohci->regs->cmdstatus);
96f90a8b 595 val = 30; /* ... allow extra time */
1da177e4 596 while ((ohci_readl (ohci, &ohci->regs->cmdstatus) & OHCI_HCR) != 0) {
96f90a8b 597 if (--val == 0) {
1da177e4
LT
598 spin_unlock_irq (&ohci->lock);
599 ohci_err (ohci, "USB HC reset timed out!\n");
600 return -1;
601 }
602 udelay (1);
603 }
604
605 /* now we're in the SUSPEND state ... must go OPERATIONAL
606 * within 2msec else HC enters RESUME
607 *
608 * ... but some hardware won't init fmInterval "by the book"
609 * (SiS, OPTi ...), so reset again instead. SiS doesn't need
610 * this if we write fmInterval after we're OPERATIONAL.
611 * Unclear about ALi, ServerWorks, and others ... this could
612 * easily be a longstanding bug in chip init on Linux.
613 */
614 if (ohci->flags & OHCI_QUIRK_INITRESET) {
615 ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
616 // flush those writes
617 (void) ohci_readl (ohci, &ohci->regs->control);
618 }
619
620 /* Tell the controller where the control and bulk lists are
621 * The lists are empty now. */
622 ohci_writel (ohci, 0, &ohci->regs->ed_controlhead);
623 ohci_writel (ohci, 0, &ohci->regs->ed_bulkhead);
624
625 /* a reset clears this */
626 ohci_writel (ohci, (u32) ohci->hcca_dma, &ohci->regs->hcca);
627
628 periodic_reinit (ohci);
629
630 /* some OHCI implementations are finicky about how they init.
631 * bogus values here mean not even enumeration could work.
632 */
633 if ((ohci_readl (ohci, &ohci->regs->fminterval) & 0x3fff0000) == 0
634 || !ohci_readl (ohci, &ohci->regs->periodicstart)) {
635 if (!(ohci->flags & OHCI_QUIRK_INITRESET)) {
636 ohci->flags |= OHCI_QUIRK_INITRESET;
637 ohci_dbg (ohci, "enabling initreset quirk\n");
638 goto retry;
639 }
640 spin_unlock_irq (&ohci->lock);
641 ohci_err (ohci, "init err (%08x %04x)\n",
642 ohci_readl (ohci, &ohci->regs->fminterval),
643 ohci_readl (ohci, &ohci->regs->periodicstart));
644 return -EOVERFLOW;
645 }
646
37ebb549 647 /* use rhsc irqs after hub_wq is allocated */
541c7d43 648 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
d413984a
DB
649 hcd->uses_new_polling = 1;
650
651 /* start controller operations */
1da177e4 652 ohci->hc_control &= OHCI_CTRL_RWC;
d413984a
DB
653 ohci->hc_control |= OHCI_CONTROL_INIT | OHCI_USB_OPER;
654 ohci_writel (ohci, ohci->hc_control, &ohci->regs->control);
b7463c71 655 ohci->rh_state = OHCI_RH_RUNNING;
1da177e4
LT
656
657 /* wake on ConnectStatusChange, matching external hubs */
658 ohci_writel (ohci, RH_HS_DRWE, &ohci->regs->roothub.status);
659
660 /* Choose the interrupts we care about now, others later on demand */
661 mask = OHCI_INTR_INIT;
d413984a 662 ohci_writel (ohci, ~0, &ohci->regs->intrstatus);
1da177e4
LT
663 ohci_writel (ohci, mask, &ohci->regs->intrenable);
664
665 /* handle root hub init quirks ... */
96f90a8b
HS
666 val = roothub_a (ohci);
667 val &= ~(RH_A_PSM | RH_A_OCPM);
1da177e4
LT
668 if (ohci->flags & OHCI_QUIRK_SUPERIO) {
669 /* NSC 87560 and maybe others */
96f90a8b
HS
670 val |= RH_A_NOCP;
671 val &= ~(RH_A_POTPGT | RH_A_NPS);
672 ohci_writel (ohci, val, &ohci->regs->roothub.a);
1133cd8a
DB
673 } else if ((ohci->flags & OHCI_QUIRK_AMD756) ||
674 (ohci->flags & OHCI_QUIRK_HUB_POWER)) {
1da177e4
LT
675 /* hub power always on; required for AMD-756 and some
676 * Mac platforms. ganged overcurrent reporting, if any.
677 */
96f90a8b
HS
678 val |= RH_A_NPS;
679 ohci_writel (ohci, val, &ohci->regs->roothub.a);
1da177e4
LT
680 }
681 ohci_writel (ohci, RH_HS_LPSC, &ohci->regs->roothub.status);
96f90a8b 682 ohci_writel (ohci, (val & RH_A_NPS) ? 0 : RH_B_PPCM,
1da177e4
LT
683 &ohci->regs->roothub.b);
684 // flush those writes
685 (void) ohci_readl (ohci, &ohci->regs->control);
686
d413984a 687 ohci->next_statechange = jiffies + STATECHANGE_DELAY;
1da177e4
LT
688 spin_unlock_irq (&ohci->lock);
689
690 // POTPGT delay is bits 24-31, in 2 ms units.
96f90a8b 691 mdelay ((val >> 23) & 0x1fe);
1da177e4 692
256dbcd8 693 ohci_dump(ohci);
1da177e4 694
1da177e4
LT
695 return 0;
696}
697
95e44d44
MG
698/* ohci_setup routine for generic controller initialization */
699
700int ohci_setup(struct usb_hcd *hcd)
701{
702 struct ohci_hcd *ohci = hcd_to_ohci(hcd);
703
704 ohci_hcd_init(ohci);
705
706 return ohci_init(ohci);
707}
708EXPORT_SYMBOL_GPL(ohci_setup);
709
710/* ohci_start routine for generic controller start of all OHCI bus glue */
711static int ohci_start(struct usb_hcd *hcd)
712{
713 struct ohci_hcd *ohci = hcd_to_ohci(hcd);
714 int ret;
715
716 ret = ohci_run(ohci);
717 if (ret < 0) {
718 ohci_err(ohci, "can't start\n");
719 ohci_stop(hcd);
720 }
721 return ret;
722}
723
1da177e4
LT
724/*-------------------------------------------------------------------------*/
725
81e38333
AS
726/*
727 * Some OHCI controllers are known to lose track of completed TDs. They
728 * don't add the TDs to the hardware done queue, which means we never see
729 * them as being completed.
730 *
731 * This watchdog routine checks for such problems. Without some way to
732 * tell when those TDs have completed, we would never take their EDs off
733 * the unlink list. As a result, URBs could never be dequeued and
734 * endpoints could never be released.
735 */
e99e88a9 736static void io_watchdog_func(struct timer_list *t)
81e38333 737{
e99e88a9 738 struct ohci_hcd *ohci = from_timer(ohci, t, io_watchdog);
81e38333
AS
739 bool takeback_all_pending = false;
740 u32 status;
741 u32 head;
742 struct ed *ed;
743 struct td *td, *td_start, *td_next;
b2685bda 744 unsigned frame_no, prev_frame_no = IO_WATCHDOG_OFF;
81e38333
AS
745 unsigned long flags;
746
747 spin_lock_irqsave(&ohci->lock, flags);
748
749 /*
750 * One way to lose track of completed TDs is if the controller
751 * never writes back the done queue head. If it hasn't been
752 * written back since the last time this function ran and if it
753 * was non-empty at that time, something is badly wrong with the
754 * hardware.
755 */
756 status = ohci_readl(ohci, &ohci->regs->intrstatus);
757 if (!(status & OHCI_INTR_WDH) && ohci->wdh_cnt == ohci->prev_wdh_cnt) {
758 if (ohci->prev_donehead) {
759 ohci_err(ohci, "HcDoneHead not written back; disabled\n");
499b3803 760 died:
81e38333
AS
761 usb_hc_died(ohci_to_hcd(ohci));
762 ohci_dump(ohci);
763 ohci_shutdown(ohci_to_hcd(ohci));
764 goto done;
765 } else {
766 /* No write back because the done queue was empty */
767 takeback_all_pending = true;
768 }
769 }
770
771 /* Check every ED which might have pending TDs */
772 list_for_each_entry(ed, &ohci->eds_in_use, in_use_list) {
773 if (ed->pending_td) {
774 if (takeback_all_pending ||
775 OKAY_TO_TAKEBACK(ohci, ed)) {
776 unsigned tmp = hc32_to_cpu(ohci, ed->hwINFO);
777
778 ohci_dbg(ohci, "takeback pending TD for dev %d ep 0x%x\n",
779 0x007f & tmp,
780 (0x000f & (tmp >> 7)) +
781 ((tmp & ED_IN) >> 5));
782 add_to_done_list(ohci, ed->pending_td);
783 }
784 }
785
786 /* Starting from the latest pending TD, */
787 td = ed->pending_td;
788
789 /* or the last TD on the done list, */
790 if (!td) {
791 list_for_each_entry(td_next, &ed->td_list, td_list) {
792 if (!td_next->next_dl_td)
793 break;
794 td = td_next;
795 }
796 }
797
798 /* find the last TD processed by the controller. */
6aa7de05 799 head = hc32_to_cpu(ohci, READ_ONCE(ed->hwHeadP)) & TD_MASK;
81e38333
AS
800 td_start = td;
801 td_next = list_prepare_entry(td, &ed->td_list, td_list);
802 list_for_each_entry_continue(td_next, &ed->td_list, td_list) {
803 if (head == (u32) td_next->td_dma)
804 break;
805 td = td_next; /* head pointer has passed this TD */
806 }
807 if (td != td_start) {
808 /*
809 * In case a WDH cycle is in progress, we will wait
810 * for the next two cycles to complete before assuming
811 * this TD will never get on the done queue.
812 */
813 ed->takeback_wdh_cnt = ohci->wdh_cnt + 2;
814 ed->pending_td = td;
815 }
816 }
817
818 ohci_work(ohci);
819
820 if (ohci->rh_state == OHCI_RH_RUNNING) {
499b3803
AS
821
822 /*
823 * Sometimes a controller just stops working. We can tell
824 * by checking that the frame counter has advanced since
825 * the last time we ran.
826 *
827 * But be careful: Some controllers violate the spec by
828 * stopping their frame counter when no ports are active.
829 */
830 frame_no = ohci_frame_no(ohci);
831 if (frame_no == ohci->prev_frame_no) {
832 int active_cnt = 0;
833 int i;
834 unsigned tmp;
835
836 for (i = 0; i < ohci->num_ports; ++i) {
837 tmp = roothub_portstatus(ohci, i);
838 /* Enabled and not suspended? */
839 if ((tmp & RH_PS_PES) && !(tmp & RH_PS_PSS))
840 ++active_cnt;
841 }
842
843 if (active_cnt > 0) {
844 ohci_err(ohci, "frame counter not updating; disabled\n");
845 goto died;
846 }
847 }
81e38333 848 if (!list_empty(&ohci->eds_in_use)) {
b2685bda 849 prev_frame_no = frame_no;
81e38333
AS
850 ohci->prev_wdh_cnt = ohci->wdh_cnt;
851 ohci->prev_donehead = ohci_readl(ohci,
852 &ohci->regs->donehead);
853 mod_timer(&ohci->io_watchdog,
854 jiffies + IO_WATCHDOG_DELAY);
855 }
856 }
857
858 done:
b2685bda 859 ohci->prev_frame_no = prev_frame_no;
81e38333
AS
860 spin_unlock_irqrestore(&ohci->lock, flags);
861}
862
1da177e4
LT
863/* an interrupt happens */
864
7d12e780 865static irqreturn_t ohci_irq (struct usb_hcd *hcd)
1da177e4
LT
866{
867 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
868 struct ohci_regs __iomem *regs = ohci->regs;
89a0fd18 869 int ints;
1da177e4 870
565227c0
BH
871 /* Read interrupt status (and flush pending writes). We ignore the
872 * optimization of checking the LSB of hcca->done_head; it doesn't
873 * work on all systems (edge triggering for OHCI can be a factor).
89a0fd18 874 */
565227c0 875 ints = ohci_readl(ohci, &regs->intrstatus);
1da177e4 876
565227c0
BH
877 /* Check for an all 1's result which is a typical consequence
878 * of dead, unclocked, or unplugged (CardBus...) devices
879 */
880 if (ints == ~(u32)0) {
b7463c71 881 ohci->rh_state = OHCI_RH_HALTED;
1da177e4 882 ohci_dbg (ohci, "device removed!\n");
69fff59d 883 usb_hc_died(hcd);
1da177e4 884 return IRQ_HANDLED;
565227c0
BH
885 }
886
887 /* We only care about interrupts that are enabled */
888 ints &= ohci_readl(ohci, &regs->intrenable);
1da177e4
LT
889
890 /* interrupt for some other device? */
b7463c71 891 if (ints == 0 || unlikely(ohci->rh_state == OHCI_RH_HALTED))
1da177e4 892 return IRQ_NOTMINE;
d413984a 893
1da177e4 894 if (ints & OHCI_INTR_UE) {
1da177e4 895 // e.g. due to PCI Master/Target Abort
89a0fd18 896 if (quirk_nec(ohci)) {
d576bb9f
MH
897 /* Workaround for a silicon bug in some NEC chips used
898 * in Apple's PowerBooks. Adapted from Darwin code.
899 */
900 ohci_err (ohci, "OHCI Unrecoverable Error, scheduling NEC chip restart\n");
901
902 ohci_writel (ohci, OHCI_INTR_UE, &regs->intrdisable);
903
904 schedule_work (&ohci->nec_work);
905 } else {
d576bb9f 906 ohci_err (ohci, "OHCI Unrecoverable Error, disabled\n");
b7463c71 907 ohci->rh_state = OHCI_RH_HALTED;
69fff59d 908 usb_hc_died(hcd);
d576bb9f 909 }
1da177e4 910
256dbcd8 911 ohci_dump(ohci);
1da177e4
LT
912 ohci_usb_reset (ohci);
913 }
914
583ceada 915 if (ints & OHCI_INTR_RHSC) {
d2c4254f 916 ohci_dbg(ohci, "rhsc\n");
583ceada
AS
917 ohci->next_statechange = jiffies + STATECHANGE_DELAY;
918 ohci_writel(ohci, OHCI_INTR_RD | OHCI_INTR_RHSC,
919 &regs->intrstatus);
052ac01a
AS
920
921 /* NOTE: Vendors didn't always make the same implementation
922 * choices for RHSC. Many followed the spec; RHSC triggers
923 * on an edge, like setting and maybe clearing a port status
924 * change bit. With others it's level-triggered, active
37ebb549
PM
925 * until hub_wq clears all the port status change bits. We'll
926 * always disable it here and rely on polling until hub_wq
052ac01a
AS
927 * re-enables it.
928 */
929 ohci_writel(ohci, OHCI_INTR_RHSC, &regs->intrdisable);
583ceada
AS
930 usb_hcd_poll_rh_status(hcd);
931 }
932
933 /* For connect and disconnect events, we expect the controller
934 * to turn on RHSC along with RD. But for remote wakeup events
935 * this might not happen.
936 */
937 else if (ints & OHCI_INTR_RD) {
d2c4254f 938 ohci_dbg(ohci, "resume detect\n");
583ceada 939 ohci_writel(ohci, OHCI_INTR_RD, &regs->intrstatus);
541c7d43 940 set_bit(HCD_FLAG_POLL_RH, &hcd->flags);
8d1a243b
AS
941 if (ohci->autostop) {
942 spin_lock (&ohci->lock);
943 ohci_rh_resume (ohci);
944 spin_unlock (&ohci->lock);
945 } else
f197b2c5 946 usb_hcd_resume_root_hub(hcd);
1da177e4
LT
947 }
948
c6fcb85e
AS
949 spin_lock(&ohci->lock);
950 if (ints & OHCI_INTR_WDH)
951 update_done_list(ohci);
dd9048af 952
1da177e4
LT
953 /* could track INTR_SO to reduce available PCI/... bandwidth */
954
955 /* handle any pending URB/ED unlinks, leaving INTR_SF enabled
956 * when there's still unlinking to be done (next frame).
957 */
cdb4dd15 958 ohci_work(ohci);
95d9a01d 959 if ((ints & OHCI_INTR_SF) != 0 && !ohci->ed_rm_list
b7463c71 960 && ohci->rh_state == OHCI_RH_RUNNING)
dd9048af 961 ohci_writel (ohci, OHCI_INTR_SF, &regs->intrdisable);
1da177e4 962
b7463c71 963 if (ohci->rh_state == OHCI_RH_RUNNING) {
1da177e4 964 ohci_writel (ohci, ints, &regs->intrstatus);
81e38333
AS
965 if (ints & OHCI_INTR_WDH)
966 ++ohci->wdh_cnt;
967
dd9048af 968 ohci_writel (ohci, OHCI_INTR_MIE, &regs->intrenable);
1da177e4
LT
969 // flush those writes
970 (void) ohci_readl (ohci, &ohci->regs->control);
971 }
c6fcb85e 972 spin_unlock(&ohci->lock);
1da177e4
LT
973
974 return IRQ_HANDLED;
975}
976
977/*-------------------------------------------------------------------------*/
978
979static void ohci_stop (struct usb_hcd *hcd)
dd9048af 980{
1da177e4
LT
981 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
982
256dbcd8 983 ohci_dump(ohci);
1da177e4 984
569ff2de 985 if (quirk_nec(ohci))
43829731 986 flush_work(&ohci->nec_work);
81e38333 987 del_timer_sync(&ohci->io_watchdog);
b2685bda 988 ohci->prev_frame_no = IO_WATCHDOG_OFF;
1da177e4 989
1da177e4 990 ohci_writel (ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
435932f2 991 ohci_usb_reset(ohci);
71795c1d 992 free_irq(hcd->irq, hcd);
cd70469d 993 hcd->irq = 0;
71795c1d 994
ab1666c1 995 if (quirk_amdiso(ohci))
ad93562b 996 usb_amd_dev_put();
89a0fd18 997
1da177e4
LT
998 remove_debug_files (ohci);
999 ohci_mem_cleanup (ohci);
1000 if (ohci->hcca) {
b0310c2f
LT
1001 if (hcd->localmem_pool)
1002 gen_pool_free(hcd->localmem_pool,
1003 (unsigned long)ohci->hcca,
1004 sizeof(*ohci->hcca));
1005 else
1006 dma_free_coherent(hcd->self.controller,
1007 sizeof(*ohci->hcca),
1008 ohci->hcca, ohci->hcca_dma);
1da177e4
LT
1009 ohci->hcca = NULL;
1010 ohci->hcca_dma = 0;
1011 }
1012}
1013
1014/*-------------------------------------------------------------------------*/
1015
2c93e790 1016#if defined(CONFIG_PM) || defined(CONFIG_USB_PCI)
da6fb570 1017
1da177e4 1018/* must not be called from interrupt context */
95e44d44 1019int ohci_restart(struct ohci_hcd *ohci)
1da177e4
LT
1020{
1021 int temp;
1022 int i;
1023 struct urb_priv *priv;
1da177e4 1024
95e44d44 1025 ohci_init(ohci);
1da177e4 1026 spin_lock_irq(&ohci->lock);
b7463c71 1027 ohci->rh_state = OHCI_RH_HALTED;
d576bb9f
MH
1028
1029 /* Recycle any "live" eds/tds (and urbs). */
1da177e4
LT
1030 if (!list_empty (&ohci->pending))
1031 ohci_dbg(ohci, "abort schedule...\n");
1032 list_for_each_entry (priv, &ohci->pending, pending) {
1033 struct urb *urb = priv->td[0]->urb;
1034 struct ed *ed = priv->ed;
1035
1036 switch (ed->state) {
1037 case ED_OPER:
1038 ed->state = ED_UNLINK;
1039 ed->hwINFO |= cpu_to_hc32(ohci, ED_DEQUEUE);
1040 ed_deschedule (ohci, ed);
1041
1042 ed->ed_next = ohci->ed_rm_list;
1043 ed->ed_prev = NULL;
1044 ohci->ed_rm_list = ed;
1045 /* FALLTHROUGH */
1046 case ED_UNLINK:
1047 break;
1048 default:
1049 ohci_dbg(ohci, "bogus ed %p state %d\n",
1050 ed, ed->state);
1051 }
1052
55d84968
AS
1053 if (!urb->unlinked)
1054 urb->unlinked = -ESHUTDOWN;
1da177e4 1055 }
cdb4dd15 1056 ohci_work(ohci);
1da177e4
LT
1057 spin_unlock_irq(&ohci->lock);
1058
1059 /* paranoia, in case that didn't work: */
1060
1061 /* empty the interrupt branches */
1062 for (i = 0; i < NUM_INTS; i++) ohci->load [i] = 0;
1063 for (i = 0; i < NUM_INTS; i++) ohci->hcca->int_table [i] = 0;
dd9048af 1064
1da177e4
LT
1065 /* no EDs to remove */
1066 ohci->ed_rm_list = NULL;
1067
dd9048af 1068 /* empty control and bulk lists */
1da177e4
LT
1069 ohci->ed_controltail = NULL;
1070 ohci->ed_bulktail = NULL;
1071
1072 if ((temp = ohci_run (ohci)) < 0) {
1073 ohci_err (ohci, "can't restart, %d\n", temp);
1074 return temp;
1da177e4 1075 }
383975d7 1076 ohci_dbg(ohci, "restart complete\n");
1da177e4
LT
1077 return 0;
1078}
95e44d44 1079EXPORT_SYMBOL_GPL(ohci_restart);
d576bb9f 1080
da6fb570
DB
1081#endif
1082
cd1965db
FF
1083#ifdef CONFIG_PM
1084
95e44d44 1085int ohci_suspend(struct usb_hcd *hcd, bool do_wakeup)
cd1965db
FF
1086{
1087 struct ohci_hcd *ohci = hcd_to_ohci (hcd);
1088 unsigned long flags;
e1bffbf6 1089 int rc = 0;
cd1965db 1090
d4ae47dc 1091 /* Disable irq emission and mark HW unaccessible. Use
cd1965db
FF
1092 * the spinlock to properly synchronize with possible pending
1093 * RH suspend or resume activity.
1094 */
1095 spin_lock_irqsave (&ohci->lock, flags);
cd1965db
FF
1096 ohci_writel(ohci, OHCI_INTR_MIE, &ohci->regs->intrdisable);
1097 (void)ohci_readl(ohci, &ohci->regs->intrdisable);
1098
1099 clear_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
cd1965db
FF
1100 spin_unlock_irqrestore (&ohci->lock, flags);
1101
e1bffbf6
MG
1102 synchronize_irq(hcd->irq);
1103
1104 if (do_wakeup && HCD_WAKEUP_PENDING(hcd)) {
1105 ohci_resume(hcd, false);
1106 rc = -EBUSY;
1107 }
1108 return rc;
cd1965db 1109}
95e44d44 1110EXPORT_SYMBOL_GPL(ohci_suspend);
cd1965db
FF
1111
1112
95e44d44 1113int ohci_resume(struct usb_hcd *hcd, bool hibernated)
cd1965db 1114{
cfa49b4b
FF
1115 struct ohci_hcd *ohci = hcd_to_ohci(hcd);
1116 int port;
1117 bool need_reinit = false;
1118
cd1965db
FF
1119 set_bit(HCD_FLAG_HW_ACCESSIBLE, &hcd->flags);
1120
1121 /* Make sure resume from hibernation re-enumerates everything */
1122 if (hibernated)
cfa49b4b
FF
1123 ohci_usb_reset(ohci);
1124
1125 /* See if the controller is already running or has been reset */
1126 ohci->hc_control = ohci_readl(ohci, &ohci->regs->control);
1127 if (ohci->hc_control & (OHCI_CTRL_IR | OHCI_SCHED_ENABLES)) {
1128 need_reinit = true;
1129 } else {
1130 switch (ohci->hc_control & OHCI_CTRL_HCFS) {
1131 case OHCI_USB_OPER:
1132 case OHCI_USB_RESET:
1133 need_reinit = true;
1134 }
1135 }
1136
1137 /* If needed, reinitialize and suspend the root hub */
1138 if (need_reinit) {
1139 spin_lock_irq(&ohci->lock);
1140 ohci_rh_resume(ohci);
1141 ohci_rh_suspend(ohci, 0);
1142 spin_unlock_irq(&ohci->lock);
1143 }
1144
1145 /* Normally just turn on port power and enable interrupts */
1146 else {
1147 ohci_dbg(ohci, "powerup ports\n");
1148 for (port = 0; port < ohci->num_ports; port++)
1149 ohci_writel(ohci, RH_PS_PPS,
1150 &ohci->regs->roothub.portstatus[port]);
1151
1152 ohci_writel(ohci, OHCI_INTR_MIE, &ohci->regs->intrenable);
1153 ohci_readl(ohci, &ohci->regs->intrenable);
1154 msleep(20);
1155 }
1156
1157 usb_hcd_resume_root_hub(hcd);
cd1965db 1158
cd1965db
FF
1159 return 0;
1160}
95e44d44
MG
1161EXPORT_SYMBOL_GPL(ohci_resume);
1162
1163#endif
1164
1165/*-------------------------------------------------------------------------*/
1166
1167/*
1168 * Generic structure: This gets copied for platform drivers so that
1169 * individual entries can be overridden as needed.
1170 */
cd1965db 1171
95e44d44
MG
1172static const struct hc_driver ohci_hc_driver = {
1173 .description = hcd_name,
1174 .product_desc = "OHCI Host Controller",
1175 .hcd_priv_size = sizeof(struct ohci_hcd),
1176
1177 /*
1178 * generic hardware linkage
1179 */
1180 .irq = ohci_irq,
1181 .flags = HCD_MEMORY | HCD_USB11,
1182
1183 /*
1184 * basic lifecycle operations
1185 */
1186 .reset = ohci_setup,
1187 .start = ohci_start,
1188 .stop = ohci_stop,
1189 .shutdown = ohci_shutdown,
1190
1191 /*
1192 * managing i/o requests and associated device resources
1193 */
1194 .urb_enqueue = ohci_urb_enqueue,
1195 .urb_dequeue = ohci_urb_dequeue,
1196 .endpoint_disable = ohci_endpoint_disable,
1197
1198 /*
1199 * scheduling support
1200 */
1201 .get_frame_number = ohci_get_frame,
1202
1203 /*
1204 * root hub support
1205 */
1206 .hub_status_data = ohci_hub_status_data,
1207 .hub_control = ohci_hub_control,
1208#ifdef CONFIG_PM
1209 .bus_suspend = ohci_bus_suspend,
1210 .bus_resume = ohci_bus_resume,
cd1965db 1211#endif
95e44d44
MG
1212 .start_port_reset = ohci_start_port_reset,
1213};
1214
1215void ohci_init_driver(struct hc_driver *drv,
1216 const struct ohci_driver_overrides *over)
1217{
1218 /* Copy the generic table to drv and then apply the overrides */
1219 *drv = ohci_hc_driver;
1220
c80ad6d1
KH
1221 if (over) {
1222 drv->product_desc = over->product_desc;
1223 drv->hcd_priv_size += over->extra_priv_size;
1224 if (over->reset)
1225 drv->reset = over->reset;
1226 }
95e44d44
MG
1227}
1228EXPORT_SYMBOL_GPL(ohci_init_driver);
cd1965db 1229
d576bb9f
MH
1230/*-------------------------------------------------------------------------*/
1231
1da177e4 1232MODULE_AUTHOR (DRIVER_AUTHOR);
2b70f073 1233MODULE_DESCRIPTION(DRIVER_DESC);
1da177e4
LT
1234MODULE_LICENSE ("GPL");
1235
6381fad7 1236#if defined(CONFIG_ARCH_SA1100) && defined(CONFIG_SA1111)
1da177e4 1237#include "ohci-sa1111.c"
5e16fabe 1238#define SA1111_DRIVER ohci_hcd_sa1111_driver
1da177e4
LT
1239#endif
1240
495a678f
SM
1241#ifdef CONFIG_USB_OHCI_HCD_PPC_OF
1242#include "ohci-ppc-of.c"
1243#define OF_PLATFORM_DRIVER ohci_hcd_ppc_of_driver
1244#endif
1245
6a6c957e
GL
1246#ifdef CONFIG_PPC_PS3
1247#include "ohci-ps3.c"
7a4eb7fd 1248#define PS3_SYSTEM_BUS_DRIVER ps3_ohci_driver
6a6c957e
GL
1249#endif
1250
f54aab6e
MD
1251#ifdef CONFIG_MFD_SM501
1252#include "ohci-sm501.c"
3ee38d8b 1253#define SM501_OHCI_DRIVER ohci_hcd_sm501_driver
f54aab6e
MD
1254#endif
1255
78c73414
DB
1256#ifdef CONFIG_MFD_TC6393XB
1257#include "ohci-tmio.c"
1258#define TMIO_OHCI_DRIVER ohci_hcd_tmio_driver
1643accd
DD
1259#endif
1260
5e16fabe
SM
1261static int __init ohci_hcd_mod_init(void)
1262{
1263 int retval = 0;
5e16fabe
SM
1264
1265 if (usb_disabled())
1266 return -ENODEV;
1267
2b70f073 1268 printk(KERN_INFO "%s: " DRIVER_DESC "\n", hcd_name);
5b5e0928 1269 pr_debug ("%s: block sizes: ed %zd td %zd\n", hcd_name,
5e16fabe 1270 sizeof (struct ed), sizeof (struct td));
9beeee65 1271 set_bit(USB_OHCI_LOADED, &usb_hcds_loaded);
5e16fabe 1272
485f4f39 1273 ohci_debug_root = debugfs_create_dir("ohci", usb_debug_root);
684c19e0 1274
6a6c957e 1275#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd
GL
1276 retval = ps3_ohci_driver_register(&PS3_SYSTEM_BUS_DRIVER);
1277 if (retval < 0)
1278 goto error_ps3;
6a6c957e
GL
1279#endif
1280
495a678f 1281#ifdef OF_PLATFORM_DRIVER
d35fb641 1282 retval = platform_driver_register(&OF_PLATFORM_DRIVER);
495a678f 1283 if (retval < 0)
de44743b 1284 goto error_of_platform;
495a678f
SM
1285#endif
1286
5e16fabe
SM
1287#ifdef SA1111_DRIVER
1288 retval = sa1111_driver_register(&SA1111_DRIVER);
1289 if (retval < 0)
de44743b 1290 goto error_sa1111;
5e16fabe
SM
1291#endif
1292
3ee38d8b
BD
1293#ifdef SM501_OHCI_DRIVER
1294 retval = platform_driver_register(&SM501_OHCI_DRIVER);
1295 if (retval < 0)
1296 goto error_sm501;
1297#endif
1298
78c73414
DB
1299#ifdef TMIO_OHCI_DRIVER
1300 retval = platform_driver_register(&TMIO_OHCI_DRIVER);
1301 if (retval < 0)
1302 goto error_tmio;
1303#endif
1304
5e16fabe
SM
1305 return retval;
1306
1307 /* Error path */
78c73414
DB
1308#ifdef TMIO_OHCI_DRIVER
1309 platform_driver_unregister(&TMIO_OHCI_DRIVER);
1310 error_tmio:
1311#endif
3ee38d8b 1312#ifdef SM501_OHCI_DRIVER
78c73414 1313 platform_driver_unregister(&SM501_OHCI_DRIVER);
3ee38d8b
BD
1314 error_sm501:
1315#endif
de44743b
BH
1316#ifdef SA1111_DRIVER
1317 sa1111_driver_unregister(&SA1111_DRIVER);
1318 error_sa1111:
5e16fabe 1319#endif
495a678f 1320#ifdef OF_PLATFORM_DRIVER
d35fb641 1321 platform_driver_unregister(&OF_PLATFORM_DRIVER);
de44743b 1322 error_of_platform:
495a678f 1323#endif
6a6c957e 1324#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd 1325 ps3_ohci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
6a6c957e 1326 error_ps3:
5e16fabe 1327#endif
684c19e0
TJ
1328 debugfs_remove(ohci_debug_root);
1329 ohci_debug_root = NULL;
684c19e0 1330
9beeee65 1331 clear_bit(USB_OHCI_LOADED, &usb_hcds_loaded);
5e16fabe
SM
1332 return retval;
1333}
1334module_init(ohci_hcd_mod_init);
1335
1336static void __exit ohci_hcd_mod_exit(void)
1337{
78c73414
DB
1338#ifdef TMIO_OHCI_DRIVER
1339 platform_driver_unregister(&TMIO_OHCI_DRIVER);
1340#endif
3ee38d8b
BD
1341#ifdef SM501_OHCI_DRIVER
1342 platform_driver_unregister(&SM501_OHCI_DRIVER);
1343#endif
5e16fabe
SM
1344#ifdef SA1111_DRIVER
1345 sa1111_driver_unregister(&SA1111_DRIVER);
1346#endif
495a678f 1347#ifdef OF_PLATFORM_DRIVER
d35fb641 1348 platform_driver_unregister(&OF_PLATFORM_DRIVER);
495a678f 1349#endif
6a6c957e 1350#ifdef PS3_SYSTEM_BUS_DRIVER
7a4eb7fd 1351 ps3_ohci_driver_unregister(&PS3_SYSTEM_BUS_DRIVER);
6a6c957e 1352#endif
684c19e0 1353 debugfs_remove(ohci_debug_root);
9beeee65 1354 clear_bit(USB_OHCI_LOADED, &usb_hcds_loaded);
5e16fabe
SM
1355}
1356module_exit(ohci_hcd_mod_exit);
1357