Commit | Line | Data |
---|---|---|
b33f69f5 | 1 | /* SPDX-License-Identifier: GPL-2.0 */ |
bfad65ee | 2 | /* |
72246da4 FB |
3 | * core.h - DesignWare USB3 DRD Core Header |
4 | * | |
10623b87 | 5 | * Copyright (C) 2010-2011 Texas Instruments Incorporated - https://www.ti.com |
72246da4 FB |
6 | * |
7 | * Authors: Felipe Balbi <balbi@ti.com>, | |
8 | * Sebastian Andrzej Siewior <bigeasy@linutronix.de> | |
72246da4 FB |
9 | */ |
10 | ||
11 | #ifndef __DRIVERS_USB_DWC3_CORE_H | |
12 | #define __DRIVERS_USB_DWC3_CORE_H | |
13 | ||
14 | #include <linux/device.h> | |
15 | #include <linux/spinlock.h> | |
f88359e1 | 16 | #include <linux/mutex.h> |
d07e8819 | 17 | #include <linux/ioport.h> |
72246da4 | 18 | #include <linux/list.h> |
ff3f0789 | 19 | #include <linux/bitops.h> |
72246da4 FB |
20 | #include <linux/dma-mapping.h> |
21 | #include <linux/mm.h> | |
22 | #include <linux/debugfs.h> | |
76a638f8 | 23 | #include <linux/wait.h> |
41ce1456 | 24 | #include <linux/workqueue.h> |
72246da4 FB |
25 | |
26 | #include <linux/usb/ch9.h> | |
27 | #include <linux/usb/gadget.h> | |
a45c82b8 | 28 | #include <linux/usb/otg.h> |
8a0a1379 | 29 | #include <linux/usb/role.h> |
88bc9d19 | 30 | #include <linux/ulpi/interface.h> |
72246da4 | 31 | |
57303488 KVA |
32 | #include <linux/phy/phy.h> |
33 | ||
6f0764b5 RC |
34 | #include <linux/power_supply.h> |
35 | ||
30a46746 KK |
36 | /* |
37 | * DWC3 Multiport controllers support up to 15 High-Speed PHYs | |
38 | * and 4 SuperSpeed PHYs. | |
39 | */ | |
40 | #define DWC3_USB2_MAX_PORTS 15 | |
41 | #define DWC3_USB3_MAX_PORTS 4 | |
42 | ||
2c4cbe6e FB |
43 | #define DWC3_MSG_MAX 500 |
44 | ||
72246da4 | 45 | /* Global constants */ |
bb014736 | 46 | #define DWC3_PULL_UP_TIMEOUT 500 /* ms */ |
905dc04e | 47 | #define DWC3_BOUNCE_SIZE 1024 /* size of a superspeed bulk */ |
4199c5f8 | 48 | #define DWC3_EP0_SETUP_SIZE 512 |
72246da4 | 49 | #define DWC3_ENDPOINTS_NUM 32 |
51249dca | 50 | #define DWC3_XHCI_RESOURCES_NUM 2 |
d5370106 | 51 | #define DWC3_ISOC_MAX_RETRIES 5 |
72246da4 | 52 | |
0ffcaf37 | 53 | #define DWC3_SCRATCHBUF_SIZE 4096 /* each buffer is assumed to be 4KiB */ |
e71d363d | 54 | #define DWC3_EVENT_BUFFERS_SIZE 4096 |
72246da4 FB |
55 | #define DWC3_EVENT_TYPE_MASK 0xfe |
56 | ||
57 | #define DWC3_EVENT_TYPE_DEV 0 | |
58 | #define DWC3_EVENT_TYPE_CARKIT 3 | |
59 | #define DWC3_EVENT_TYPE_I2C 4 | |
60 | ||
61 | #define DWC3_DEVICE_EVENT_DISCONNECT 0 | |
62 | #define DWC3_DEVICE_EVENT_RESET 1 | |
63 | #define DWC3_DEVICE_EVENT_CONNECT_DONE 2 | |
64 | #define DWC3_DEVICE_EVENT_LINK_STATUS_CHANGE 3 | |
65 | #define DWC3_DEVICE_EVENT_WAKEUP 4 | |
2c61a8ef | 66 | #define DWC3_DEVICE_EVENT_HIBER_REQ 5 |
6f26ebb7 | 67 | #define DWC3_DEVICE_EVENT_SUSPEND 6 |
72246da4 FB |
68 | #define DWC3_DEVICE_EVENT_SOF 7 |
69 | #define DWC3_DEVICE_EVENT_ERRATIC_ERROR 9 | |
70 | #define DWC3_DEVICE_EVENT_CMD_CMPL 10 | |
71 | #define DWC3_DEVICE_EVENT_OVERFLOW 11 | |
72 | ||
f09cc79b RQ |
73 | /* Controller's role while using the OTG block */ |
74 | #define DWC3_OTG_ROLE_IDLE 0 | |
75 | #define DWC3_OTG_ROLE_HOST 1 | |
76 | #define DWC3_OTG_ROLE_DEVICE 2 | |
77 | ||
72246da4 | 78 | #define DWC3_GEVNTCOUNT_MASK 0xfffc |
ff3f0789 | 79 | #define DWC3_GEVNTCOUNT_EHB BIT(31) |
72246da4 FB |
80 | #define DWC3_GSNPSID_MASK 0xffff0000 |
81 | #define DWC3_GSNPSREV_MASK 0xffff | |
9af21dd6 | 82 | #define DWC3_GSNPS_ID(p) (((p) & DWC3_GSNPSID_MASK) >> 16) |
72246da4 | 83 | |
57d7a6b9 | 84 | /* DWC3 registers memory space boundaries */ |
51249dca IS |
85 | #define DWC3_XHCI_REGS_START 0x0 |
86 | #define DWC3_XHCI_REGS_END 0x7fff | |
87 | #define DWC3_GLOBALS_REGS_START 0xc100 | |
88 | #define DWC3_GLOBALS_REGS_END 0xc6ff | |
89 | #define DWC3_DEVICE_REGS_START 0xc700 | |
90 | #define DWC3_DEVICE_REGS_END 0xcbff | |
91 | #define DWC3_OTG_REGS_START 0xcc00 | |
92 | #define DWC3_OTG_REGS_END 0xccff | |
93 | ||
ec5eb438 SC |
94 | #define DWC3_RTK_RTD_GLOBALS_REGS_START 0x8100 |
95 | ||
72246da4 FB |
96 | /* Global Registers */ |
97 | #define DWC3_GSBUSCFG0 0xc100 | |
98 | #define DWC3_GSBUSCFG1 0xc104 | |
99 | #define DWC3_GTXTHRCFG 0xc108 | |
100 | #define DWC3_GRXTHRCFG 0xc10c | |
101 | #define DWC3_GCTL 0xc110 | |
102 | #define DWC3_GEVTEN 0xc114 | |
103 | #define DWC3_GSTS 0xc118 | |
475c8beb | 104 | #define DWC3_GUCTL1 0xc11c |
72246da4 FB |
105 | #define DWC3_GSNPSID 0xc120 |
106 | #define DWC3_GGPIO 0xc124 | |
107 | #define DWC3_GUID 0xc128 | |
108 | #define DWC3_GUCTL 0xc12c | |
109 | #define DWC3_GBUSERRADDR0 0xc130 | |
110 | #define DWC3_GBUSERRADDR1 0xc134 | |
111 | #define DWC3_GPRTBIMAP0 0xc138 | |
112 | #define DWC3_GPRTBIMAP1 0xc13c | |
113 | #define DWC3_GHWPARAMS0 0xc140 | |
114 | #define DWC3_GHWPARAMS1 0xc144 | |
115 | #define DWC3_GHWPARAMS2 0xc148 | |
116 | #define DWC3_GHWPARAMS3 0xc14c | |
117 | #define DWC3_GHWPARAMS4 0xc150 | |
118 | #define DWC3_GHWPARAMS5 0xc154 | |
119 | #define DWC3_GHWPARAMS6 0xc158 | |
120 | #define DWC3_GHWPARAMS7 0xc15c | |
121 | #define DWC3_GDBGFIFOSPACE 0xc160 | |
122 | #define DWC3_GDBGLTSSM 0xc164 | |
80b77634 TN |
123 | #define DWC3_GDBGBMU 0xc16c |
124 | #define DWC3_GDBGLSPMUX 0xc170 | |
125 | #define DWC3_GDBGLSP 0xc174 | |
126 | #define DWC3_GDBGEPINFO0 0xc178 | |
127 | #define DWC3_GDBGEPINFO1 0xc17c | |
72246da4 FB |
128 | #define DWC3_GPRTBIMAP_HS0 0xc180 |
129 | #define DWC3_GPRTBIMAP_HS1 0xc184 | |
130 | #define DWC3_GPRTBIMAP_FS0 0xc188 | |
131 | #define DWC3_GPRTBIMAP_FS1 0xc18c | |
06281d46 | 132 | #define DWC3_GUCTL2 0xc19c |
72246da4 | 133 | |
690fb371 JY |
134 | #define DWC3_VER_NUMBER 0xc1a0 |
135 | #define DWC3_VER_TYPE 0xc1a4 | |
136 | ||
8261bd4e RQ |
137 | #define DWC3_GUSB2PHYCFG(n) (0xc200 + ((n) * 0x04)) |
138 | #define DWC3_GUSB2I2CCTL(n) (0xc240 + ((n) * 0x04)) | |
72246da4 | 139 | |
8261bd4e | 140 | #define DWC3_GUSB2PHYACC(n) (0xc280 + ((n) * 0x04)) |
72246da4 | 141 | |
8261bd4e | 142 | #define DWC3_GUSB3PIPECTL(n) (0xc2c0 + ((n) * 0x04)) |
72246da4 | 143 | |
8261bd4e RQ |
144 | #define DWC3_GTXFIFOSIZ(n) (0xc300 + ((n) * 0x04)) |
145 | #define DWC3_GRXFIFOSIZ(n) (0xc380 + ((n) * 0x04)) | |
72246da4 | 146 | |
8261bd4e RQ |
147 | #define DWC3_GEVNTADRLO(n) (0xc400 + ((n) * 0x10)) |
148 | #define DWC3_GEVNTADRHI(n) (0xc404 + ((n) * 0x10)) | |
149 | #define DWC3_GEVNTSIZ(n) (0xc408 + ((n) * 0x10)) | |
150 | #define DWC3_GEVNTCOUNT(n) (0xc40c + ((n) * 0x10)) | |
72246da4 FB |
151 | |
152 | #define DWC3_GHWPARAMS8 0xc600 | |
f580170f | 153 | #define DWC3_GUCTL3 0xc60c |
db2be4e9 | 154 | #define DWC3_GFLADJ 0xc630 |
250fdabe | 155 | #define DWC3_GHWPARAMS9 0xc6e0 |
72246da4 FB |
156 | |
157 | /* Device Registers */ | |
158 | #define DWC3_DCFG 0xc700 | |
159 | #define DWC3_DCTL 0xc704 | |
160 | #define DWC3_DEVTEN 0xc708 | |
161 | #define DWC3_DSTS 0xc70c | |
162 | #define DWC3_DGCMDPAR 0xc710 | |
163 | #define DWC3_DGCMD 0xc714 | |
164 | #define DWC3_DALEPENA 0xc720 | |
666f3de7 | 165 | #define DWC3_DCFG1 0xc740 /* DWC_usb32 only */ |
2eb88016 | 166 | |
8261bd4e | 167 | #define DWC3_DEP_BASE(n) (0xc800 + ((n) * 0x10)) |
2eb88016 FB |
168 | #define DWC3_DEPCMDPAR2 0x00 |
169 | #define DWC3_DEPCMDPAR1 0x04 | |
170 | #define DWC3_DEPCMDPAR0 0x08 | |
171 | #define DWC3_DEPCMD 0x0c | |
72246da4 | 172 | |
8261bd4e | 173 | #define DWC3_DEV_IMOD(n) (0xca00 + ((n) * 0x4)) |
cf40b86b | 174 | |
72246da4 FB |
175 | /* OTG Registers */ |
176 | #define DWC3_OCFG 0xcc00 | |
177 | #define DWC3_OCTL 0xcc04 | |
d4436c3a GC |
178 | #define DWC3_OEVT 0xcc08 |
179 | #define DWC3_OEVTEN 0xcc0C | |
180 | #define DWC3_OSTS 0xcc10 | |
72246da4 | 181 | |
ce25e2a8 | 182 | #define DWC3_LLUCTL(n) (0xd024 + ((n) * 0x80)) |
91736d06 | 183 | |
72246da4 FB |
184 | /* Bit fields */ |
185 | ||
d635db55 PM |
186 | /* Global SoC Bus Configuration INCRx Register 0 */ |
187 | #define DWC3_GSBUSCFG0_INCR256BRSTENA (1 << 7) /* INCR256 burst */ | |
188 | #define DWC3_GSBUSCFG0_INCR128BRSTENA (1 << 6) /* INCR128 burst */ | |
189 | #define DWC3_GSBUSCFG0_INCR64BRSTENA (1 << 5) /* INCR64 burst */ | |
190 | #define DWC3_GSBUSCFG0_INCR32BRSTENA (1 << 4) /* INCR32 burst */ | |
191 | #define DWC3_GSBUSCFG0_INCR16BRSTENA (1 << 3) /* INCR16 burst */ | |
192 | #define DWC3_GSBUSCFG0_INCR8BRSTENA (1 << 2) /* INCR8 burst */ | |
193 | #define DWC3_GSBUSCFG0_INCR4BRSTENA (1 << 1) /* INCR4 burst */ | |
194 | #define DWC3_GSBUSCFG0_INCRBRSTENA (1 << 0) /* undefined length enable */ | |
195 | #define DWC3_GSBUSCFG0_INCRBRST_MASK 0xff | |
196 | ||
d504bfa6 RSP |
197 | /* Global SoC Bus Configuration Register: AHB-prot/AXI-cache/OCP-ReqInfo */ |
198 | #define DWC3_GSBUSCFG0_REQINFO(n) (((n) & 0xffff) << 16) | |
199 | #define DWC3_GSBUSCFG0_REQINFO_UNSPECIFIED 0xffffffff | |
200 | ||
62ba09d6 TN |
201 | /* Global Debug LSP MUX Select */ |
202 | #define DWC3_GDBGLSPMUX_ENDBC BIT(15) /* Host only */ | |
203 | #define DWC3_GDBGLSPMUX_HOSTSELECT(n) ((n) & 0x3fff) | |
204 | #define DWC3_GDBGLSPMUX_DEVSELECT(n) (((n) & 0xf) << 4) | |
205 | #define DWC3_GDBGLSPMUX_EPSELECT(n) ((n) & 0xf) | |
206 | ||
cf6d867d FB |
207 | /* Global Debug Queue/FIFO Space Available Register */ |
208 | #define DWC3_GDBGFIFOSPACE_NUM(n) ((n) & 0x1f) | |
209 | #define DWC3_GDBGFIFOSPACE_TYPE(n) (((n) << 5) & 0x1e0) | |
210 | #define DWC3_GDBGFIFOSPACE_SPACE_AVAILABLE(n) (((n) >> 16) & 0xffff) | |
211 | ||
2c85a181 TN |
212 | #define DWC3_TXFIFO 0 |
213 | #define DWC3_RXFIFO 1 | |
b16ea8b9 TN |
214 | #define DWC3_TXREQQ 2 |
215 | #define DWC3_RXREQQ 3 | |
216 | #define DWC3_RXINFOQ 4 | |
217 | #define DWC3_PSTATQ 5 | |
218 | #define DWC3_DESCFETCHQ 6 | |
219 | #define DWC3_EVENTQ 7 | |
220 | #define DWC3_AUXEVENTQ 8 | |
cf6d867d | 221 | |
2a58f9c1 FB |
222 | /* Global RX Threshold Configuration Register */ |
223 | #define DWC3_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 19) | |
224 | #define DWC3_GRXTHRCFG_RXPKTCNT(n) (((n) & 0xf) << 24) | |
ff3f0789 | 225 | #define DWC3_GRXTHRCFG_PKTCNTSEL BIT(29) |
2a58f9c1 | 226 | |
e72fc8d6 SC |
227 | /* Global TX Threshold Configuration Register */ |
228 | #define DWC3_GTXTHRCFG_MAXTXBURSTSIZE(n) (((n) & 0xff) << 16) | |
229 | #define DWC3_GTXTHRCFG_TXPKTCNT(n) (((n) & 0xf) << 24) | |
230 | #define DWC3_GTXTHRCFG_PKTCNTSEL BIT(29) | |
231 | ||
2fbc5bdc TN |
232 | /* Global RX Threshold Configuration Register for DWC_usb31 only */ |
233 | #define DWC31_GRXTHRCFG_MAXRXBURSTSIZE(n) (((n) & 0x1f) << 16) | |
234 | #define DWC31_GRXTHRCFG_RXPKTCNT(n) (((n) & 0x1f) << 21) | |
235 | #define DWC31_GRXTHRCFG_PKTCNTSEL BIT(26) | |
236 | #define DWC31_RXTHRNUMPKTSEL_HS_PRD BIT(15) | |
237 | #define DWC31_RXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13) | |
238 | #define DWC31_RXTHRNUMPKTSEL_PRD BIT(10) | |
239 | #define DWC31_RXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5) | |
240 | #define DWC31_MAXRXBURSTSIZE_PRD(n) ((n) & 0x1f) | |
241 | ||
6743e817 TN |
242 | /* Global TX Threshold Configuration Register for DWC_usb31 only */ |
243 | #define DWC31_GTXTHRCFG_MAXTXBURSTSIZE(n) (((n) & 0x1f) << 16) | |
244 | #define DWC31_GTXTHRCFG_TXPKTCNT(n) (((n) & 0x1f) << 21) | |
245 | #define DWC31_GTXTHRCFG_PKTCNTSEL BIT(26) | |
246 | #define DWC31_TXTHRNUMPKTSEL_HS_PRD BIT(15) | |
247 | #define DWC31_TXTHRNUMPKT_HS_PRD(n) (((n) & 0x3) << 13) | |
248 | #define DWC31_TXTHRNUMPKTSEL_PRD BIT(10) | |
249 | #define DWC31_TXTHRNUMPKT_PRD(n) (((n) & 0x1f) << 5) | |
250 | #define DWC31_MAXTXBURSTSIZE_PRD(n) ((n) & 0x1f) | |
251 | ||
72246da4 | 252 | /* Global Configuration Register */ |
1d046793 | 253 | #define DWC3_GCTL_PWRDNSCALE(n) ((n) << 19) |
3497b9a5 | 254 | #define DWC3_GCTL_PWRDNSCALE_MASK GENMASK(31, 19) |
ff3f0789 | 255 | #define DWC3_GCTL_U2RSTECN BIT(16) |
1d046793 | 256 | #define DWC3_GCTL_RAMCLKSEL(x) (((x) & DWC3_GCTL_CLK_MASK) << 6) |
72246da4 FB |
257 | #define DWC3_GCTL_CLK_BUS (0) |
258 | #define DWC3_GCTL_CLK_PIPE (1) | |
259 | #define DWC3_GCTL_CLK_PIPEHALF (2) | |
260 | #define DWC3_GCTL_CLK_MASK (3) | |
261 | ||
0b9fe32d | 262 | #define DWC3_GCTL_PRTCAP(n) (((n) & (3 << 12)) >> 12) |
1d046793 | 263 | #define DWC3_GCTL_PRTCAPDIR(n) ((n) << 12) |
72246da4 FB |
264 | #define DWC3_GCTL_PRTCAP_HOST 1 |
265 | #define DWC3_GCTL_PRTCAP_DEVICE 2 | |
266 | #define DWC3_GCTL_PRTCAP_OTG 3 | |
267 | ||
ff3f0789 RQ |
268 | #define DWC3_GCTL_CORESOFTRESET BIT(11) |
269 | #define DWC3_GCTL_SOFITPSYNC BIT(10) | |
2c61a8ef PZ |
270 | #define DWC3_GCTL_SCALEDOWN(n) ((n) << 4) |
271 | #define DWC3_GCTL_SCALEDOWN_MASK DWC3_GCTL_SCALEDOWN(3) | |
ff3f0789 RQ |
272 | #define DWC3_GCTL_DISSCRAMBLE BIT(3) |
273 | #define DWC3_GCTL_U2EXIT_LFPS BIT(2) | |
274 | #define DWC3_GCTL_GBLHIBERNATIONEN BIT(1) | |
275 | #define DWC3_GCTL_DSBLCLKGTNG BIT(0) | |
72246da4 | 276 | |
0bb39ca1 | 277 | /* Global User Control 1 Register */ |
843714bb | 278 | #define DWC3_GUCTL1_DEV_DECOUPLE_L1L2_EVT BIT(31) |
65db7a0c | 279 | #define DWC3_GUCTL1_TX_IPGAP_LINECHECK_DIS BIT(28) |
62b20e6e | 280 | #define DWC3_GUCTL1_DEV_FORCE_20_CLK_FOR_30_CLK BIT(26) |
843714bb JP |
281 | #define DWC3_GUCTL1_DEV_L1_EXIT_BY_HW BIT(24) |
282 | #define DWC3_GUCTL1_PARKMODE_DISABLE_SS BIT(17) | |
d21a797a | 283 | #define DWC3_GUCTL1_PARKMODE_DISABLE_HS BIT(16) |
63d7f981 | 284 | #define DWC3_GUCTL1_RESUME_OPMODE_HS_HOST BIT(10) |
0bb39ca1 | 285 | |
4cff75c7 RQ |
286 | /* Global Status Register */ |
287 | #define DWC3_GSTS_OTG_IP BIT(10) | |
288 | #define DWC3_GSTS_BC_IP BIT(9) | |
289 | #define DWC3_GSTS_ADP_IP BIT(8) | |
290 | #define DWC3_GSTS_HOST_IP BIT(7) | |
291 | #define DWC3_GSTS_DEVICE_IP BIT(6) | |
292 | #define DWC3_GSTS_CSR_TIMEOUT BIT(5) | |
293 | #define DWC3_GSTS_BUS_ERR_ADDR_VLD BIT(4) | |
62ba09d6 TN |
294 | #define DWC3_GSTS_CURMOD(n) ((n) & 0x3) |
295 | #define DWC3_GSTS_CURMOD_DEVICE 0 | |
296 | #define DWC3_GSTS_CURMOD_HOST 1 | |
4cff75c7 | 297 | |
72246da4 | 298 | /* Global USB2 PHY Configuration Register */ |
ff3f0789 RQ |
299 | #define DWC3_GUSB2PHYCFG_PHYSOFTRST BIT(31) |
300 | #define DWC3_GUSB2PHYCFG_U2_FREECLK_EXISTS BIT(30) | |
b84ba26c | 301 | #define DWC3_GUSB2PHYCFG_ULPIEXTVBUSDRV BIT(17) |
ff3f0789 RQ |
302 | #define DWC3_GUSB2PHYCFG_SUSPHY BIT(6) |
303 | #define DWC3_GUSB2PHYCFG_ULPI_UTMI BIT(4) | |
304 | #define DWC3_GUSB2PHYCFG_ENBLSLPM BIT(8) | |
32f2ed86 WW |
305 | #define DWC3_GUSB2PHYCFG_PHYIF(n) (n << 3) |
306 | #define DWC3_GUSB2PHYCFG_PHYIF_MASK DWC3_GUSB2PHYCFG_PHYIF(1) | |
307 | #define DWC3_GUSB2PHYCFG_USBTRDTIM(n) (n << 10) | |
308 | #define DWC3_GUSB2PHYCFG_USBTRDTIM_MASK DWC3_GUSB2PHYCFG_USBTRDTIM(0xf) | |
309 | #define USBTRDTIM_UTMI_8_BIT 9 | |
310 | #define USBTRDTIM_UTMI_16_BIT 5 | |
311 | #define UTMI_PHYIF_16_BIT 1 | |
312 | #define UTMI_PHYIF_8_BIT 0 | |
72246da4 | 313 | |
b5699eee | 314 | /* Global USB2 PHY Vendor Control Register */ |
ff3f0789 | 315 | #define DWC3_GUSB2PHYACC_NEWREGREQ BIT(25) |
ce722da6 | 316 | #define DWC3_GUSB2PHYACC_DONE BIT(24) |
ff3f0789 RQ |
317 | #define DWC3_GUSB2PHYACC_BUSY BIT(23) |
318 | #define DWC3_GUSB2PHYACC_WRITE BIT(22) | |
b5699eee HK |
319 | #define DWC3_GUSB2PHYACC_ADDR(n) (n << 16) |
320 | #define DWC3_GUSB2PHYACC_EXTEND_ADDR(n) (n << 8) | |
321 | #define DWC3_GUSB2PHYACC_DATA(n) (n & 0xff) | |
322 | ||
72246da4 | 323 | /* Global USB3 PIPE Control Register */ |
ff3f0789 RQ |
324 | #define DWC3_GUSB3PIPECTL_PHYSOFTRST BIT(31) |
325 | #define DWC3_GUSB3PIPECTL_U2SSINP3OK BIT(29) | |
326 | #define DWC3_GUSB3PIPECTL_DISRXDETINP3 BIT(28) | |
327 | #define DWC3_GUSB3PIPECTL_UX_EXIT_PX BIT(27) | |
328 | #define DWC3_GUSB3PIPECTL_REQP1P2P3 BIT(24) | |
a2a1d0f5 HR |
329 | #define DWC3_GUSB3PIPECTL_DEP1P2P3(n) ((n) << 19) |
330 | #define DWC3_GUSB3PIPECTL_DEP1P2P3_MASK DWC3_GUSB3PIPECTL_DEP1P2P3(7) | |
331 | #define DWC3_GUSB3PIPECTL_DEP1P2P3_EN DWC3_GUSB3PIPECTL_DEP1P2P3(1) | |
ff3f0789 RQ |
332 | #define DWC3_GUSB3PIPECTL_DEPOCHANGE BIT(18) |
333 | #define DWC3_GUSB3PIPECTL_SUSPHY BIT(17) | |
334 | #define DWC3_GUSB3PIPECTL_LFPSFILT BIT(9) | |
335 | #define DWC3_GUSB3PIPECTL_RX_DETOPOLL BIT(8) | |
6b6a0c9a HR |
336 | #define DWC3_GUSB3PIPECTL_TX_DEEPH_MASK DWC3_GUSB3PIPECTL_TX_DEEPH(3) |
337 | #define DWC3_GUSB3PIPECTL_TX_DEEPH(n) ((n) << 1) | |
72246da4 | 338 | |
457e84b6 | 339 | /* Global TX Fifo Size Register */ |
0cab8d26 | 340 | #define DWC31_GTXFIFOSIZ_TXFRAMNUM BIT(15) /* DWC_usb31 only */ |
586f4335 TN |
341 | #define DWC31_GTXFIFOSIZ_TXFDEP(n) ((n) & 0x7fff) /* DWC_usb31 only */ |
342 | #define DWC3_GTXFIFOSIZ_TXFDEP(n) ((n) & 0xffff) | |
2c61a8ef | 343 | #define DWC3_GTXFIFOSIZ_TXFSTADDR(n) ((n) & 0xffff0000) |
457e84b6 | 344 | |
d94ea531 TN |
345 | /* Global RX Fifo Size Register */ |
346 | #define DWC31_GRXFIFOSIZ_RXFDEP(n) ((n) & 0x7fff) /* DWC_usb31 only */ | |
347 | #define DWC3_GRXFIFOSIZ_RXFDEP(n) ((n) & 0xffff) | |
348 | ||
68d6a01b | 349 | /* Global Event Size Registers */ |
ff3f0789 | 350 | #define DWC3_GEVNTSIZ_INTMASK BIT(31) |
68d6a01b FB |
351 | #define DWC3_GEVNTSIZ_SIZE(n) ((n) & 0xffff) |
352 | ||
4e99472b | 353 | /* Global HWPARAMS0 Register */ |
9d6173e1 TN |
354 | #define DWC3_GHWPARAMS0_MODE(n) ((n) & 0x3) |
355 | #define DWC3_GHWPARAMS0_MODE_GADGET 0 | |
356 | #define DWC3_GHWPARAMS0_MODE_HOST 1 | |
357 | #define DWC3_GHWPARAMS0_MODE_DRD 2 | |
4e99472b FB |
358 | #define DWC3_GHWPARAMS0_MBUS_TYPE(n) (((n) >> 3) & 0x7) |
359 | #define DWC3_GHWPARAMS0_SBUS_TYPE(n) (((n) >> 6) & 0x3) | |
360 | #define DWC3_GHWPARAMS0_MDWIDTH(n) (((n) >> 8) & 0xff) | |
361 | #define DWC3_GHWPARAMS0_SDWIDTH(n) (((n) >> 16) & 0xff) | |
362 | #define DWC3_GHWPARAMS0_AWIDTH(n) (((n) >> 24) & 0xff) | |
363 | ||
aabb7075 | 364 | /* Global HWPARAMS1 Register */ |
1d046793 | 365 | #define DWC3_GHWPARAMS1_EN_PWROPT(n) (((n) & (3 << 24)) >> 24) |
aabb7075 FB |
366 | #define DWC3_GHWPARAMS1_EN_PWROPT_NO 0 |
367 | #define DWC3_GHWPARAMS1_EN_PWROPT_CLK 1 | |
2c61a8ef PZ |
368 | #define DWC3_GHWPARAMS1_EN_PWROPT_HIB 2 |
369 | #define DWC3_GHWPARAMS1_PWROPT(n) ((n) << 24) | |
370 | #define DWC3_GHWPARAMS1_PWROPT_MASK DWC3_GHWPARAMS1_PWROPT(3) | |
62ba09d6 | 371 | #define DWC3_GHWPARAMS1_ENDBC BIT(31) |
2c61a8ef | 372 | |
0e1e5c47 PZ |
373 | /* Global HWPARAMS3 Register */ |
374 | #define DWC3_GHWPARAMS3_SSPHY_IFC(n) ((n) & 3) | |
375 | #define DWC3_GHWPARAMS3_SSPHY_IFC_DIS 0 | |
1f38f88a JY |
376 | #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN1 1 |
377 | #define DWC3_GHWPARAMS3_SSPHY_IFC_GEN2 2 /* DWC_usb31 only */ | |
0e1e5c47 PZ |
378 | #define DWC3_GHWPARAMS3_HSPHY_IFC(n) (((n) & (3 << 2)) >> 2) |
379 | #define DWC3_GHWPARAMS3_HSPHY_IFC_DIS 0 | |
380 | #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI 1 | |
381 | #define DWC3_GHWPARAMS3_HSPHY_IFC_ULPI 2 | |
382 | #define DWC3_GHWPARAMS3_HSPHY_IFC_UTMI_ULPI 3 | |
383 | #define DWC3_GHWPARAMS3_FSPHY_IFC(n) (((n) & (3 << 4)) >> 4) | |
384 | #define DWC3_GHWPARAMS3_FSPHY_IFC_DIS 0 | |
385 | #define DWC3_GHWPARAMS3_FSPHY_IFC_ENA 1 | |
386 | ||
2c61a8ef PZ |
387 | /* Global HWPARAMS4 Register */ |
388 | #define DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(n) (((n) & (0x0f << 13)) >> 13) | |
389 | #define DWC3_MAX_HIBER_SCRATCHBUFS 15 | |
aabb7075 | 390 | |
946bd579 | 391 | /* Global HWPARAMS6 Register */ |
4cff75c7 RQ |
392 | #define DWC3_GHWPARAMS6_BCSUPPORT BIT(14) |
393 | #define DWC3_GHWPARAMS6_OTG3SUPPORT BIT(13) | |
394 | #define DWC3_GHWPARAMS6_ADPSUPPORT BIT(12) | |
395 | #define DWC3_GHWPARAMS6_HNPSUPPORT BIT(11) | |
396 | #define DWC3_GHWPARAMS6_SRPSUPPORT BIT(10) | |
ff3f0789 | 397 | #define DWC3_GHWPARAMS6_EN_FPGA BIT(7) |
946bd579 | 398 | |
4244ba02 TN |
399 | /* DWC_usb32 only */ |
400 | #define DWC3_GHWPARAMS6_MDWIDTH(n) ((n) & (0x3 << 8)) | |
401 | ||
4e99472b FB |
402 | /* Global HWPARAMS7 Register */ |
403 | #define DWC3_GHWPARAMS7_RAM1_DEPTH(n) ((n) & 0xffff) | |
404 | #define DWC3_GHWPARAMS7_RAM2_DEPTH(n) (((n) >> 16) & 0xffff) | |
405 | ||
ddae7979 TN |
406 | /* Global HWPARAMS9 Register */ |
407 | #define DWC3_GHWPARAMS9_DEV_TXF_FLUSH_BYPASS BIT(0) | |
666f3de7 | 408 | #define DWC3_GHWPARAMS9_DEV_MST BIT(1) |
ddae7979 | 409 | |
db2be4e9 | 410 | /* Global Frame Length Adjustment Register */ |
ff3f0789 | 411 | #define DWC3_GFLADJ_30MHZ_SDBND_SEL BIT(7) |
db2be4e9 | 412 | #define DWC3_GFLADJ_30MHZ_MASK 0x3f |
596c8785 | 413 | #define DWC3_GFLADJ_REFCLK_FLADJ_MASK GENMASK(21, 8) |
a6fc2f1b | 414 | #define DWC3_GFLADJ_REFCLK_LPM_SEL BIT(23) |
596c8785 SA |
415 | #define DWC3_GFLADJ_240MHZDECR GENMASK(30, 24) |
416 | #define DWC3_GFLADJ_240MHZDECR_PLS1 BIT(31) | |
db2be4e9 | 417 | |
7bee3188 BP |
418 | /* Global User Control Register*/ |
419 | #define DWC3_GUCTL_REFCLKPER_MASK 0xffc00000 | |
420 | #define DWC3_GUCTL_REFCLKPER_SEL 22 | |
421 | ||
06281d46 | 422 | /* Global User Control Register 2 */ |
ff3f0789 | 423 | #define DWC3_GUCTL2_RST_ACTBITLATER BIT(14) |
9149c9b0 | 424 | #define DWC3_GUCTL2_LC_TIMER BIT(19) |
06281d46 | 425 | |
f580170f YC |
426 | /* Global User Control Register 3 */ |
427 | #define DWC3_GUCTL3_SPLITDISABLE BIT(14) | |
04d5b4c2 | 428 | #define DWC3_GUCTL3_USB20_RETRY_DISABLE BIT(16) |
f580170f | 429 | |
72246da4 | 430 | /* Device Configuration Register */ |
072cab8a TN |
431 | #define DWC3_DCFG_NUMLANES(n) (((n) & 0x3) << 30) /* DWC_usb32 only */ |
432 | ||
72246da4 FB |
433 | #define DWC3_DCFG_DEVADDR(addr) ((addr) << 3) |
434 | #define DWC3_DCFG_DEVADDR_MASK DWC3_DCFG_DEVADDR(0x7f) | |
435 | ||
436 | #define DWC3_DCFG_SPEED_MASK (7 << 0) | |
1f38f88a | 437 | #define DWC3_DCFG_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */ |
72246da4 FB |
438 | #define DWC3_DCFG_SUPERSPEED (4 << 0) |
439 | #define DWC3_DCFG_HIGHSPEED (0 << 0) | |
ff3f0789 | 440 | #define DWC3_DCFG_FULLSPEED BIT(0) |
72246da4 | 441 | |
676e3497 | 442 | #define DWC3_DCFG_NUMP_SHIFT 17 |
97398612 | 443 | #define DWC3_DCFG_NUMP(n) (((n) >> DWC3_DCFG_NUMP_SHIFT) & 0x1f) |
676e3497 | 444 | #define DWC3_DCFG_NUMP_MASK (0x1f << DWC3_DCFG_NUMP_SHIFT) |
ff3f0789 | 445 | #define DWC3_DCFG_LPM_CAP BIT(22) |
e66bbfb0 | 446 | #define DWC3_DCFG_IGNSTRMPP BIT(23) |
2c61a8ef | 447 | |
72246da4 | 448 | /* Device Control Register */ |
ff3f0789 RQ |
449 | #define DWC3_DCTL_RUN_STOP BIT(31) |
450 | #define DWC3_DCTL_CSFTRST BIT(30) | |
451 | #define DWC3_DCTL_LSFTRST BIT(29) | |
72246da4 FB |
452 | |
453 | #define DWC3_DCTL_HIRD_THRES_MASK (0x1f << 24) | |
7e39b817 | 454 | #define DWC3_DCTL_HIRD_THRES(n) ((n) << 24) |
72246da4 | 455 | |
ff3f0789 | 456 | #define DWC3_DCTL_APPL1RES BIT(23) |
72246da4 | 457 | |
2c61a8ef PZ |
458 | /* These apply for core versions 1.87a and earlier */ |
459 | #define DWC3_DCTL_TRGTULST_MASK (0x0f << 17) | |
460 | #define DWC3_DCTL_TRGTULST(n) ((n) << 17) | |
461 | #define DWC3_DCTL_TRGTULST_U2 (DWC3_DCTL_TRGTULST(2)) | |
462 | #define DWC3_DCTL_TRGTULST_U3 (DWC3_DCTL_TRGTULST(3)) | |
463 | #define DWC3_DCTL_TRGTULST_SS_DIS (DWC3_DCTL_TRGTULST(4)) | |
464 | #define DWC3_DCTL_TRGTULST_RX_DET (DWC3_DCTL_TRGTULST(5)) | |
465 | #define DWC3_DCTL_TRGTULST_SS_INACT (DWC3_DCTL_TRGTULST(6)) | |
466 | ||
467 | /* These apply for core versions 1.94a and later */ | |
01ea6bf5 | 468 | #define DWC3_DCTL_NYET_THRES_MASK (0xf << 20) |
2e487d28 | 469 | #define DWC3_DCTL_NYET_THRES(n) (((n) & 0xf) << 20) |
8db7ed15 | 470 | |
ff3f0789 RQ |
471 | #define DWC3_DCTL_KEEP_CONNECT BIT(19) |
472 | #define DWC3_DCTL_L1_HIBER_EN BIT(18) | |
473 | #define DWC3_DCTL_CRS BIT(17) | |
474 | #define DWC3_DCTL_CSS BIT(16) | |
80caf7d2 | 475 | |
ff3f0789 RQ |
476 | #define DWC3_DCTL_INITU2ENA BIT(12) |
477 | #define DWC3_DCTL_ACCEPTU2ENA BIT(11) | |
478 | #define DWC3_DCTL_INITU1ENA BIT(10) | |
479 | #define DWC3_DCTL_ACCEPTU1ENA BIT(9) | |
80caf7d2 | 480 | #define DWC3_DCTL_TSTCTRL_MASK (0xf << 1) |
72246da4 FB |
481 | |
482 | #define DWC3_DCTL_ULSTCHNGREQ_MASK (0x0f << 5) | |
483 | #define DWC3_DCTL_ULSTCHNGREQ(n) (((n) << 5) & DWC3_DCTL_ULSTCHNGREQ_MASK) | |
484 | ||
485 | #define DWC3_DCTL_ULSTCHNG_NO_ACTION (DWC3_DCTL_ULSTCHNGREQ(0)) | |
486 | #define DWC3_DCTL_ULSTCHNG_SS_DISABLED (DWC3_DCTL_ULSTCHNGREQ(4)) | |
487 | #define DWC3_DCTL_ULSTCHNG_RX_DETECT (DWC3_DCTL_ULSTCHNGREQ(5)) | |
488 | #define DWC3_DCTL_ULSTCHNG_SS_INACTIVE (DWC3_DCTL_ULSTCHNGREQ(6)) | |
489 | #define DWC3_DCTL_ULSTCHNG_RECOVERY (DWC3_DCTL_ULSTCHNGREQ(8)) | |
490 | #define DWC3_DCTL_ULSTCHNG_COMPLIANCE (DWC3_DCTL_ULSTCHNGREQ(10)) | |
491 | #define DWC3_DCTL_ULSTCHNG_LOOPBACK (DWC3_DCTL_ULSTCHNGREQ(11)) | |
492 | ||
493 | /* Device Event Enable Register */ | |
ff3f0789 RQ |
494 | #define DWC3_DEVTEN_VNDRDEVTSTRCVEDEN BIT(12) |
495 | #define DWC3_DEVTEN_EVNTOVERFLOWEN BIT(11) | |
496 | #define DWC3_DEVTEN_CMDCMPLTEN BIT(10) | |
497 | #define DWC3_DEVTEN_ERRTICERREN BIT(9) | |
498 | #define DWC3_DEVTEN_SOFEN BIT(7) | |
6f26ebb7 | 499 | #define DWC3_DEVTEN_U3L2L1SUSPEN BIT(6) |
ff3f0789 RQ |
500 | #define DWC3_DEVTEN_HIBERNATIONREQEVTEN BIT(5) |
501 | #define DWC3_DEVTEN_WKUPEVTEN BIT(4) | |
502 | #define DWC3_DEVTEN_ULSTCNGEN BIT(3) | |
503 | #define DWC3_DEVTEN_CONNECTDONEEN BIT(2) | |
504 | #define DWC3_DEVTEN_USBRSTEN BIT(1) | |
505 | #define DWC3_DEVTEN_DISCONNEVTEN BIT(0) | |
72246da4 | 506 | |
f551037c TN |
507 | #define DWC3_DSTS_CONNLANES(n) (((n) >> 30) & 0x3) /* DWC_usb32 only */ |
508 | ||
72246da4 | 509 | /* Device Status Register */ |
ff3f0789 | 510 | #define DWC3_DSTS_DCNRD BIT(29) |
2c61a8ef PZ |
511 | |
512 | /* This applies for core versions 1.87a and earlier */ | |
ff3f0789 | 513 | #define DWC3_DSTS_PWRUPREQ BIT(24) |
2c61a8ef PZ |
514 | |
515 | /* These apply for core versions 1.94a and later */ | |
ff3f0789 RQ |
516 | #define DWC3_DSTS_RSS BIT(25) |
517 | #define DWC3_DSTS_SSS BIT(24) | |
2c61a8ef | 518 | |
ff3f0789 RQ |
519 | #define DWC3_DSTS_COREIDLE BIT(23) |
520 | #define DWC3_DSTS_DEVCTRLHLT BIT(22) | |
72246da4 FB |
521 | |
522 | #define DWC3_DSTS_USBLNKST_MASK (0x0f << 18) | |
523 | #define DWC3_DSTS_USBLNKST(n) (((n) & DWC3_DSTS_USBLNKST_MASK) >> 18) | |
524 | ||
ff3f0789 | 525 | #define DWC3_DSTS_RXFIFOEMPTY BIT(17) |
72246da4 | 526 | |
d05b8182 | 527 | #define DWC3_DSTS_SOFFN_MASK (0x3fff << 3) |
72246da4 FB |
528 | #define DWC3_DSTS_SOFFN(n) (((n) & DWC3_DSTS_SOFFN_MASK) >> 3) |
529 | ||
530 | #define DWC3_DSTS_CONNECTSPD (7 << 0) | |
531 | ||
1f38f88a | 532 | #define DWC3_DSTS_SUPERSPEED_PLUS (5 << 0) /* DWC_usb31 only */ |
72246da4 FB |
533 | #define DWC3_DSTS_SUPERSPEED (4 << 0) |
534 | #define DWC3_DSTS_HIGHSPEED (0 << 0) | |
ff3f0789 | 535 | #define DWC3_DSTS_FULLSPEED BIT(0) |
72246da4 FB |
536 | |
537 | /* Device Generic Command Register */ | |
538 | #define DWC3_DGCMD_SET_LMP 0x01 | |
539 | #define DWC3_DGCMD_SET_PERIODIC_PAR 0x02 | |
540 | #define DWC3_DGCMD_XMIT_FUNCTION 0x03 | |
2c61a8ef PZ |
541 | |
542 | /* These apply for core versions 1.94a and later */ | |
543 | #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO 0x04 | |
544 | #define DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI 0x05 | |
545 | ||
72246da4 FB |
546 | #define DWC3_DGCMD_SELECTED_FIFO_FLUSH 0x09 |
547 | #define DWC3_DGCMD_ALL_FIFO_FLUSH 0x0a | |
548 | #define DWC3_DGCMD_SET_ENDPOINT_NRDY 0x0c | |
140ca4cf | 549 | #define DWC3_DGCMD_SET_ENDPOINT_PRIME 0x0d |
72246da4 | 550 | #define DWC3_DGCMD_RUN_SOC_BUS_LOOPBACK 0x10 |
92c08a84 | 551 | #define DWC3_DGCMD_DEV_NOTIFICATION 0x07 |
72246da4 | 552 | |
459e210c | 553 | #define DWC3_DGCMD_STATUS(n) (((n) >> 12) & 0x0F) |
ff3f0789 RQ |
554 | #define DWC3_DGCMD_CMDACT BIT(10) |
555 | #define DWC3_DGCMD_CMDIOC BIT(8) | |
2c61a8ef PZ |
556 | |
557 | /* Device Generic Command Parameter Register */ | |
ff3f0789 | 558 | #define DWC3_DGCMDPAR_FORCE_LINKPM_ACCEPT BIT(0) |
2c61a8ef PZ |
559 | #define DWC3_DGCMDPAR_FIFO_NUM(n) ((n) << 0) |
560 | #define DWC3_DGCMDPAR_RX_FIFO (0 << 5) | |
ff3f0789 | 561 | #define DWC3_DGCMDPAR_TX_FIFO BIT(5) |
2c61a8ef | 562 | #define DWC3_DGCMDPAR_LOOPBACK_DIS (0 << 0) |
ff3f0789 | 563 | #define DWC3_DGCMDPAR_LOOPBACK_ENA BIT(0) |
92c08a84 ERS |
564 | #define DWC3_DGCMDPAR_DN_FUNC_WAKE BIT(0) |
565 | #define DWC3_DGCMDPAR_INTF_SEL(n) ((n) << 4) | |
b09bb642 | 566 | |
72246da4 FB |
567 | /* Device Endpoint Command Register */ |
568 | #define DWC3_DEPCMD_PARAM_SHIFT 16 | |
1d046793 | 569 | #define DWC3_DEPCMD_PARAM(x) ((x) << DWC3_DEPCMD_PARAM_SHIFT) |
835fadb4 | 570 | #define DWC3_DEPCMD_GET_RSC_IDX(x) (((x) >> DWC3_DEPCMD_PARAM_SHIFT) & 0x7f) |
459e210c | 571 | #define DWC3_DEPCMD_STATUS(x) (((x) >> 12) & 0x0F) |
ff3f0789 RQ |
572 | #define DWC3_DEPCMD_HIPRI_FORCERM BIT(11) |
573 | #define DWC3_DEPCMD_CLEARPENDIN BIT(11) | |
574 | #define DWC3_DEPCMD_CMDACT BIT(10) | |
575 | #define DWC3_DEPCMD_CMDIOC BIT(8) | |
72246da4 FB |
576 | |
577 | #define DWC3_DEPCMD_DEPSTARTCFG (0x09 << 0) | |
578 | #define DWC3_DEPCMD_ENDTRANSFER (0x08 << 0) | |
579 | #define DWC3_DEPCMD_UPDATETRANSFER (0x07 << 0) | |
580 | #define DWC3_DEPCMD_STARTTRANSFER (0x06 << 0) | |
581 | #define DWC3_DEPCMD_CLEARSTALL (0x05 << 0) | |
582 | #define DWC3_DEPCMD_SETSTALL (0x04 << 0) | |
2c61a8ef | 583 | /* This applies for core versions 1.90a and earlier */ |
72246da4 | 584 | #define DWC3_DEPCMD_GETSEQNUMBER (0x03 << 0) |
2c61a8ef PZ |
585 | /* This applies for core versions 1.94a and later */ |
586 | #define DWC3_DEPCMD_GETEPSTATE (0x03 << 0) | |
72246da4 FB |
587 | #define DWC3_DEPCMD_SETTRANSFRESOURCE (0x02 << 0) |
588 | #define DWC3_DEPCMD_SETEPCONFIG (0x01 << 0) | |
589 | ||
5999914f FB |
590 | #define DWC3_DEPCMD_CMD(x) ((x) & 0xf) |
591 | ||
72246da4 | 592 | /* The EP number goes 0..31 so ep0 is always out and ep1 is always in */ |
ff3f0789 | 593 | #define DWC3_DALEPENA_EP(n) BIT(n) |
72246da4 | 594 | |
666f3de7 TN |
595 | /* DWC_usb32 DCFG1 config */ |
596 | #define DWC3_DCFG1_DIS_MST_ENH BIT(1) | |
597 | ||
72246da4 FB |
598 | #define DWC3_DEPCMD_TYPE_CONTROL 0 |
599 | #define DWC3_DEPCMD_TYPE_ISOC 1 | |
600 | #define DWC3_DEPCMD_TYPE_BULK 2 | |
601 | #define DWC3_DEPCMD_TYPE_INTR 3 | |
602 | ||
cf40b86b JY |
603 | #define DWC3_DEV_IMOD_COUNT_SHIFT 16 |
604 | #define DWC3_DEV_IMOD_COUNT_MASK (0xffff << 16) | |
605 | #define DWC3_DEV_IMOD_INTERVAL_SHIFT 0 | |
606 | #define DWC3_DEV_IMOD_INTERVAL_MASK (0xffff << 0) | |
607 | ||
4cff75c7 RQ |
608 | /* OTG Configuration Register */ |
609 | #define DWC3_OCFG_DISPWRCUTTOFF BIT(5) | |
610 | #define DWC3_OCFG_HIBDISMASK BIT(4) | |
611 | #define DWC3_OCFG_SFTRSTMASK BIT(3) | |
612 | #define DWC3_OCFG_OTGVERSION BIT(2) | |
613 | #define DWC3_OCFG_HNPCAP BIT(1) | |
614 | #define DWC3_OCFG_SRPCAP BIT(0) | |
615 | ||
616 | /* OTG CTL Register */ | |
617 | #define DWC3_OCTL_OTG3GOERR BIT(7) | |
618 | #define DWC3_OCTL_PERIMODE BIT(6) | |
619 | #define DWC3_OCTL_PRTPWRCTL BIT(5) | |
620 | #define DWC3_OCTL_HNPREQ BIT(4) | |
621 | #define DWC3_OCTL_SESREQ BIT(3) | |
622 | #define DWC3_OCTL_TERMSELIDPULSE BIT(2) | |
623 | #define DWC3_OCTL_DEVSETHNPEN BIT(1) | |
624 | #define DWC3_OCTL_HSTSETHNPEN BIT(0) | |
625 | ||
626 | /* OTG Event Register */ | |
627 | #define DWC3_OEVT_DEVICEMODE BIT(31) | |
628 | #define DWC3_OEVT_XHCIRUNSTPSET BIT(27) | |
629 | #define DWC3_OEVT_DEVRUNSTPSET BIT(26) | |
630 | #define DWC3_OEVT_HIBENTRY BIT(25) | |
631 | #define DWC3_OEVT_CONIDSTSCHNG BIT(24) | |
632 | #define DWC3_OEVT_HRRCONFNOTIF BIT(23) | |
633 | #define DWC3_OEVT_HRRINITNOTIF BIT(22) | |
634 | #define DWC3_OEVT_ADEVIDLE BIT(21) | |
635 | #define DWC3_OEVT_ADEVBHOSTEND BIT(20) | |
636 | #define DWC3_OEVT_ADEVHOST BIT(19) | |
637 | #define DWC3_OEVT_ADEVHNPCHNG BIT(18) | |
638 | #define DWC3_OEVT_ADEVSRPDET BIT(17) | |
639 | #define DWC3_OEVT_ADEVSESSENDDET BIT(16) | |
640 | #define DWC3_OEVT_BDEVBHOSTEND BIT(11) | |
641 | #define DWC3_OEVT_BDEVHNPCHNG BIT(10) | |
642 | #define DWC3_OEVT_BDEVSESSVLDDET BIT(9) | |
643 | #define DWC3_OEVT_BDEVVBUSCHNG BIT(8) | |
644 | #define DWC3_OEVT_BSESSVLD BIT(3) | |
645 | #define DWC3_OEVT_HSTNEGSTS BIT(2) | |
646 | #define DWC3_OEVT_SESREQSTS BIT(1) | |
647 | #define DWC3_OEVT_ERROR BIT(0) | |
648 | ||
649 | /* OTG Event Enable Register */ | |
650 | #define DWC3_OEVTEN_XHCIRUNSTPSETEN BIT(27) | |
651 | #define DWC3_OEVTEN_DEVRUNSTPSETEN BIT(26) | |
652 | #define DWC3_OEVTEN_HIBENTRYEN BIT(25) | |
653 | #define DWC3_OEVTEN_CONIDSTSCHNGEN BIT(24) | |
654 | #define DWC3_OEVTEN_HRRCONFNOTIFEN BIT(23) | |
655 | #define DWC3_OEVTEN_HRRINITNOTIFEN BIT(22) | |
656 | #define DWC3_OEVTEN_ADEVIDLEEN BIT(21) | |
657 | #define DWC3_OEVTEN_ADEVBHOSTENDEN BIT(20) | |
658 | #define DWC3_OEVTEN_ADEVHOSTEN BIT(19) | |
659 | #define DWC3_OEVTEN_ADEVHNPCHNGEN BIT(18) | |
660 | #define DWC3_OEVTEN_ADEVSRPDETEN BIT(17) | |
661 | #define DWC3_OEVTEN_ADEVSESSENDDETEN BIT(16) | |
662 | #define DWC3_OEVTEN_BDEVBHOSTENDEN BIT(11) | |
663 | #define DWC3_OEVTEN_BDEVHNPCHNGEN BIT(10) | |
664 | #define DWC3_OEVTEN_BDEVSESSVLDDETEN BIT(9) | |
665 | #define DWC3_OEVTEN_BDEVVBUSCHNGEN BIT(8) | |
666 | ||
667 | /* OTG Status Register */ | |
668 | #define DWC3_OSTS_DEVRUNSTP BIT(13) | |
669 | #define DWC3_OSTS_XHCIRUNSTP BIT(12) | |
670 | #define DWC3_OSTS_PERIPHERALSTATE BIT(4) | |
671 | #define DWC3_OSTS_XHCIPRTPOWER BIT(3) | |
672 | #define DWC3_OSTS_BSESVLD BIT(2) | |
673 | #define DWC3_OSTS_VBUSVLD BIT(1) | |
674 | #define DWC3_OSTS_CONIDSTS BIT(0) | |
675 | ||
91736d06 KK |
676 | /* Force Gen1 speed on Gen2 link */ |
677 | #define DWC3_LLUCTL_FORCE_GEN1 BIT(10) | |
678 | ||
72246da4 FB |
679 | /* Structures */ |
680 | ||
f6bafc6a | 681 | struct dwc3_trb; |
72246da4 FB |
682 | |
683 | /** | |
684 | * struct dwc3_event_buffer - Software event buffer representation | |
72246da4 | 685 | * @buf: _THE_ buffer |
d9fa4c63 | 686 | * @cache: The buffer cache used in the threaded interrupt |
72246da4 | 687 | * @length: size of this buffer |
abed4118 | 688 | * @lpos: event offset |
60d04bbe | 689 | * @count: cache of last read event count register |
abed4118 | 690 | * @flags: flags related to this event buffer |
72246da4 FB |
691 | * @dma: dma_addr_t |
692 | * @dwc: pointer to DWC controller | |
693 | */ | |
694 | struct dwc3_event_buffer { | |
695 | void *buf; | |
d9fa4c63 | 696 | void *cache; |
87b923a2 | 697 | unsigned int length; |
72246da4 | 698 | unsigned int lpos; |
60d04bbe | 699 | unsigned int count; |
abed4118 FB |
700 | unsigned int flags; |
701 | ||
702 | #define DWC3_EVENT_PENDING BIT(0) | |
72246da4 FB |
703 | |
704 | dma_addr_t dma; | |
705 | ||
706 | struct dwc3 *dwc; | |
707 | }; | |
708 | ||
ff3f0789 RQ |
709 | #define DWC3_EP_FLAG_STALLED BIT(0) |
710 | #define DWC3_EP_FLAG_WEDGED BIT(1) | |
72246da4 FB |
711 | |
712 | #define DWC3_EP_DIRECTION_TX true | |
713 | #define DWC3_EP_DIRECTION_RX false | |
714 | ||
8495036e | 715 | #define DWC3_TRB_NUM 256 |
72246da4 FB |
716 | |
717 | /** | |
718 | * struct dwc3_ep - device side endpoint representation | |
719 | * @endpoint: usb endpoint | |
1ed3af5a | 720 | * @nostream_work: work for handling bulk NoStream |
d5443bbf | 721 | * @cancelled_list: list of cancelled requests for this endpoint |
aa3342c8 FB |
722 | * @pending_list: list of pending requests for this endpoint |
723 | * @started_list: list of started requests on this endpoint | |
2eb88016 | 724 | * @regs: pointer to first endpoint register |
72246da4 FB |
725 | * @trb_pool: array of transaction buffers |
726 | * @trb_pool_dma: dma address of @trb_pool | |
53fd8818 FB |
727 | * @trb_enqueue: enqueue 'pointer' into TRB array |
728 | * @trb_dequeue: dequeue 'pointer' into TRB array | |
72246da4 | 729 | * @dwc: pointer to DWC controller |
4cfcf876 | 730 | * @saved_state: ep state saved during hibernation |
72246da4 | 731 | * @flags: endpoint flags (wedged, stalled, ...) |
72246da4 FB |
732 | * @number: endpoint number (1 - 15) |
733 | * @type: set to bmAttributes & USB_ENDPOINT_XFERTYPE_MASK | |
b4996a86 | 734 | * @resource_index: Resource transfer index |
502a37b9 | 735 | * @frame_number: set to the frame number we want this transfer to start (ISOC) |
c75f52fb | 736 | * @interval: the interval on which the ISOC transfer is started |
72246da4 FB |
737 | * @name: a human readable name e.g. ep1out-bulk |
738 | * @direction: true for TX, false for RX | |
879631aa | 739 | * @stream_capable: true when streams are enabled |
d92021f6 TN |
740 | * @combo_num: the test combination BIT[15:14] of the frame number to test |
741 | * isochronous START TRANSFER command failure workaround | |
742 | * @start_cmd_status: the status of testing START TRANSFER command with | |
743 | * combo_num = 'b00 | |
72246da4 FB |
744 | */ |
745 | struct dwc3_ep { | |
746 | struct usb_ep endpoint; | |
dcfe4374 | 747 | struct delayed_work nostream_work; |
d5443bbf | 748 | struct list_head cancelled_list; |
aa3342c8 FB |
749 | struct list_head pending_list; |
750 | struct list_head started_list; | |
72246da4 | 751 | |
2eb88016 FB |
752 | void __iomem *regs; |
753 | ||
f6bafc6a | 754 | struct dwc3_trb *trb_pool; |
72246da4 | 755 | dma_addr_t trb_pool_dma; |
72246da4 FB |
756 | struct dwc3 *dwc; |
757 | ||
4cfcf876 | 758 | u32 saved_state; |
87b923a2 | 759 | unsigned int flags; |
d1a46837 JP |
760 | #define DWC3_EP_ENABLED BIT(0) |
761 | #define DWC3_EP_STALL BIT(1) | |
762 | #define DWC3_EP_WEDGE BIT(2) | |
763 | #define DWC3_EP_TRANSFER_STARTED BIT(3) | |
764 | #define DWC3_EP_END_TRANSFER_PENDING BIT(4) | |
765 | #define DWC3_EP_PENDING_REQUEST BIT(5) | |
766 | #define DWC3_EP_DELAY_START BIT(6) | |
e0d19563 | 767 | #define DWC3_EP_WAIT_TRANSFER_COMPLETE BIT(7) |
140ca4cf TN |
768 | #define DWC3_EP_IGNORE_NEXT_NOSTREAM BIT(8) |
769 | #define DWC3_EP_FORCE_RESTART_STREAM BIT(9) | |
dcfe4374 | 770 | #define DWC3_EP_STREAM_PRIMED BIT(10) |
d97c78a1 | 771 | #define DWC3_EP_PENDING_CLEAR_STALL BIT(11) |
876a75cb | 772 | #define DWC3_EP_TXFIFO_RESIZED BIT(12) |
e4cf6580 | 773 | #define DWC3_EP_DELAY_STOP BIT(13) |
b311048c | 774 | #define DWC3_EP_RESOURCE_ALLOCATED BIT(14) |
72246da4 | 775 | |
984f66a6 | 776 | /* This last one is specific to EP0 */ |
d1a46837 | 777 | #define DWC3_EP0_DIR_IN BIT(31) |
984f66a6 | 778 | |
c28f8259 FB |
779 | /* |
780 | * IMPORTANT: we *know* we have 256 TRBs in our @trb_pool, so we will | |
781 | * use a u8 type here. If anybody decides to increase number of TRBs to | |
782 | * anything larger than 256 - I can't see why people would want to do | |
783 | * this though - then this type needs to be changed. | |
784 | * | |
785 | * By using u8 types we ensure that our % operator when incrementing | |
786 | * enqueue and dequeue get optimized away by the compiler. | |
787 | */ | |
788 | u8 trb_enqueue; | |
789 | u8 trb_dequeue; | |
790 | ||
72246da4 FB |
791 | u8 number; |
792 | u8 type; | |
b4996a86 | 793 | u8 resource_index; |
502a37b9 | 794 | u32 frame_number; |
72246da4 FB |
795 | u32 interval; |
796 | ||
797 | char name[20]; | |
798 | ||
799 | unsigned direction:1; | |
879631aa | 800 | unsigned stream_capable:1; |
d92021f6 TN |
801 | |
802 | /* For isochronous START TRANSFER workaround only */ | |
803 | u8 combo_num; | |
804 | int start_cmd_status; | |
72246da4 FB |
805 | }; |
806 | ||
807 | enum dwc3_phy { | |
808 | DWC3_PHY_UNKNOWN = 0, | |
809 | DWC3_PHY_USB3, | |
810 | DWC3_PHY_USB2, | |
811 | }; | |
812 | ||
b53c772d FB |
813 | enum dwc3_ep0_next { |
814 | DWC3_EP0_UNKNOWN = 0, | |
815 | DWC3_EP0_COMPLETE, | |
b53c772d FB |
816 | DWC3_EP0_NRDY_DATA, |
817 | DWC3_EP0_NRDY_STATUS, | |
818 | }; | |
819 | ||
72246da4 FB |
820 | enum dwc3_ep0_state { |
821 | EP0_UNCONNECTED = 0, | |
c7fcdeb2 FB |
822 | EP0_SETUP_PHASE, |
823 | EP0_DATA_PHASE, | |
824 | EP0_STATUS_PHASE, | |
72246da4 FB |
825 | }; |
826 | ||
827 | enum dwc3_link_state { | |
828 | /* In SuperSpeed */ | |
829 | DWC3_LINK_STATE_U0 = 0x00, /* in HS, means ON */ | |
830 | DWC3_LINK_STATE_U1 = 0x01, | |
831 | DWC3_LINK_STATE_U2 = 0x02, /* in HS, means SLEEP */ | |
832 | DWC3_LINK_STATE_U3 = 0x03, /* in HS, means SUSPEND */ | |
833 | DWC3_LINK_STATE_SS_DIS = 0x04, | |
834 | DWC3_LINK_STATE_RX_DET = 0x05, /* in HS, means Early Suspend */ | |
835 | DWC3_LINK_STATE_SS_INACT = 0x06, | |
836 | DWC3_LINK_STATE_POLL = 0x07, | |
837 | DWC3_LINK_STATE_RECOV = 0x08, | |
838 | DWC3_LINK_STATE_HRESET = 0x09, | |
839 | DWC3_LINK_STATE_CMPLY = 0x0a, | |
840 | DWC3_LINK_STATE_LPBK = 0x0b, | |
2c61a8ef PZ |
841 | DWC3_LINK_STATE_RESET = 0x0e, |
842 | DWC3_LINK_STATE_RESUME = 0x0f, | |
72246da4 FB |
843 | DWC3_LINK_STATE_MASK = 0x0f, |
844 | }; | |
845 | ||
f6bafc6a FB |
846 | /* TRB Length, PCM and Status */ |
847 | #define DWC3_TRB_SIZE_MASK (0x00ffffff) | |
848 | #define DWC3_TRB_SIZE_LENGTH(n) ((n) & DWC3_TRB_SIZE_MASK) | |
849 | #define DWC3_TRB_SIZE_PCM1(n) (((n) & 0x03) << 24) | |
389f2828 | 850 | #define DWC3_TRB_SIZE_TRBSTS(n) (((n) & (0x0f << 28)) >> 28) |
f6bafc6a FB |
851 | |
852 | #define DWC3_TRBSTS_OK 0 | |
853 | #define DWC3_TRBSTS_MISSED_ISOC 1 | |
854 | #define DWC3_TRBSTS_SETUP_PENDING 2 | |
2c61a8ef | 855 | #define DWC3_TRB_STS_XFER_IN_PROG 4 |
f6bafc6a FB |
856 | |
857 | /* TRB Control */ | |
ff3f0789 RQ |
858 | #define DWC3_TRB_CTRL_HWO BIT(0) |
859 | #define DWC3_TRB_CTRL_LST BIT(1) | |
860 | #define DWC3_TRB_CTRL_CHN BIT(2) | |
861 | #define DWC3_TRB_CTRL_CSP BIT(3) | |
f6bafc6a | 862 | #define DWC3_TRB_CTRL_TRBCTL(n) (((n) & 0x3f) << 4) |
ff3f0789 RQ |
863 | #define DWC3_TRB_CTRL_ISP_IMI BIT(10) |
864 | #define DWC3_TRB_CTRL_IOC BIT(11) | |
f6bafc6a | 865 | #define DWC3_TRB_CTRL_SID_SOFN(n) (((n) & 0xffff) << 14) |
6abfa0f5 | 866 | #define DWC3_TRB_CTRL_GET_SID_SOFN(n) (((n) & (0xffff << 14)) >> 14) |
f6bafc6a | 867 | |
b058f3e8 | 868 | #define DWC3_TRBCTL_TYPE(n) ((n) & (0x3f << 4)) |
f6bafc6a FB |
869 | #define DWC3_TRBCTL_NORMAL DWC3_TRB_CTRL_TRBCTL(1) |
870 | #define DWC3_TRBCTL_CONTROL_SETUP DWC3_TRB_CTRL_TRBCTL(2) | |
871 | #define DWC3_TRBCTL_CONTROL_STATUS2 DWC3_TRB_CTRL_TRBCTL(3) | |
872 | #define DWC3_TRBCTL_CONTROL_STATUS3 DWC3_TRB_CTRL_TRBCTL(4) | |
873 | #define DWC3_TRBCTL_CONTROL_DATA DWC3_TRB_CTRL_TRBCTL(5) | |
874 | #define DWC3_TRBCTL_ISOCHRONOUS_FIRST DWC3_TRB_CTRL_TRBCTL(6) | |
875 | #define DWC3_TRBCTL_ISOCHRONOUS DWC3_TRB_CTRL_TRBCTL(7) | |
876 | #define DWC3_TRBCTL_LINK_TRB DWC3_TRB_CTRL_TRBCTL(8) | |
72246da4 FB |
877 | |
878 | /** | |
f6bafc6a | 879 | * struct dwc3_trb - transfer request block (hw format) |
72246da4 FB |
880 | * @bpl: DW0-3 |
881 | * @bph: DW4-7 | |
882 | * @size: DW8-B | |
bfad65ee | 883 | * @ctrl: DWC-F |
72246da4 | 884 | */ |
f6bafc6a FB |
885 | struct dwc3_trb { |
886 | u32 bpl; | |
887 | u32 bph; | |
888 | u32 size; | |
889 | u32 ctrl; | |
72246da4 FB |
890 | } __packed; |
891 | ||
a3299499 | 892 | /** |
bfad65ee FB |
893 | * struct dwc3_hwparams - copy of HWPARAMS registers |
894 | * @hwparams0: GHWPARAMS0 | |
895 | * @hwparams1: GHWPARAMS1 | |
896 | * @hwparams2: GHWPARAMS2 | |
897 | * @hwparams3: GHWPARAMS3 | |
898 | * @hwparams4: GHWPARAMS4 | |
899 | * @hwparams5: GHWPARAMS5 | |
900 | * @hwparams6: GHWPARAMS6 | |
901 | * @hwparams7: GHWPARAMS7 | |
902 | * @hwparams8: GHWPARAMS8 | |
9cbc7eb1 | 903 | * @hwparams9: GHWPARAMS9 |
a3299499 FB |
904 | */ |
905 | struct dwc3_hwparams { | |
906 | u32 hwparams0; | |
907 | u32 hwparams1; | |
908 | u32 hwparams2; | |
909 | u32 hwparams3; | |
910 | u32 hwparams4; | |
911 | u32 hwparams5; | |
912 | u32 hwparams6; | |
913 | u32 hwparams7; | |
914 | u32 hwparams8; | |
16710380 | 915 | u32 hwparams9; |
a3299499 FB |
916 | }; |
917 | ||
0949e99b FB |
918 | /* HWPARAMS0 */ |
919 | #define DWC3_MODE(n) ((n) & 0x7) | |
920 | ||
0949e99b | 921 | /* HWPARAMS1 */ |
61eb055c | 922 | #define DWC3_SPRAM_TYPE(n) (((n) >> 23) & 1) |
457e84b6 FB |
923 | #define DWC3_NUM_INT(n) (((n) & (0x3f << 15)) >> 15) |
924 | ||
789451f6 FB |
925 | /* HWPARAMS3 */ |
926 | #define DWC3_NUM_IN_EPS_MASK (0x1f << 18) | |
927 | #define DWC3_NUM_EPS_MASK (0x3f << 12) | |
928 | #define DWC3_NUM_EPS(p) (((p)->hwparams3 & \ | |
929 | (DWC3_NUM_EPS_MASK)) >> 12) | |
930 | #define DWC3_NUM_IN_EPS(p) (((p)->hwparams3 & \ | |
931 | (DWC3_NUM_IN_EPS_MASK)) >> 18) | |
932 | ||
61eb055c SG |
933 | /* HWPARAMS6 */ |
934 | #define DWC3_RAM0_DEPTH(n) (((n) & (0xffff0000)) >> 16) | |
935 | ||
457e84b6 FB |
936 | /* HWPARAMS7 */ |
937 | #define DWC3_RAM1_DEPTH(n) ((n) & 0xffff) | |
9f622b2a | 938 | |
666f3de7 TN |
939 | /* HWPARAMS9 */ |
940 | #define DWC3_MST_CAPABLE(p) (!!((p)->hwparams9 & \ | |
941 | DWC3_GHWPARAMS9_DEV_MST)) | |
942 | ||
5ef68c56 FB |
943 | /** |
944 | * struct dwc3_request - representation of a transfer request | |
945 | * @request: struct usb_request to be transferred | |
946 | * @list: a list_head used for request queueing | |
947 | * @dep: struct dwc3_ep owning this request | |
a31e63b6 | 948 | * @start_sg: pointer to the sg which should be queued next |
0b3e4af3 | 949 | * @num_pending_sgs: counter to pending sgs |
e62c5bc5 | 950 | * @remaining: amount of data remaining |
a3af5e3a | 951 | * @status: internal dwc3 request status tracking |
5ef68c56 FB |
952 | * @epnum: endpoint number to which this request refers |
953 | * @trb: pointer to struct dwc3_trb | |
954 | * @trb_dma: DMA address of @trb | |
09fe1f8d | 955 | * @num_trbs: number of TRBs used by this request |
5ef68c56 FB |
956 | * @direction: IN or OUT direction flag |
957 | * @mapped: true when request has been dma-mapped | |
5ef68c56 | 958 | */ |
e0ce0b0a SAS |
959 | struct dwc3_request { |
960 | struct usb_request request; | |
961 | struct list_head list; | |
962 | struct dwc3_ep *dep; | |
a31e63b6 | 963 | struct scatterlist *start_sg; |
e0ce0b0a | 964 | |
87b923a2 | 965 | unsigned int num_pending_sgs; |
87b923a2 | 966 | unsigned int remaining; |
a3af5e3a FB |
967 | |
968 | unsigned int status; | |
04dd6e76 RC |
969 | #define DWC3_REQUEST_STATUS_QUEUED 0 |
970 | #define DWC3_REQUEST_STATUS_STARTED 1 | |
971 | #define DWC3_REQUEST_STATUS_DISCONNECTED 2 | |
972 | #define DWC3_REQUEST_STATUS_DEQUEUED 3 | |
973 | #define DWC3_REQUEST_STATUS_STALLED 4 | |
974 | #define DWC3_REQUEST_STATUS_COMPLETED 5 | |
975 | #define DWC3_REQUEST_STATUS_UNKNOWN -1 | |
a3af5e3a | 976 | |
e0ce0b0a | 977 | u8 epnum; |
f6bafc6a | 978 | struct dwc3_trb *trb; |
e0ce0b0a SAS |
979 | dma_addr_t trb_dma; |
980 | ||
87b923a2 | 981 | unsigned int num_trbs; |
09fe1f8d | 982 | |
87b923a2 FB |
983 | unsigned int direction:1; |
984 | unsigned int mapped:1; | |
e0ce0b0a SAS |
985 | }; |
986 | ||
2c61a8ef PZ |
987 | /* |
988 | * struct dwc3_scratchpad_array - hibernation scratchpad array | |
989 | * (format defined by hw) | |
990 | */ | |
991 | struct dwc3_scratchpad_array { | |
992 | __le64 dma_adr[DWC3_MAX_HIBER_SCRATCHBUFS]; | |
993 | }; | |
994 | ||
72246da4 FB |
995 | /** |
996 | * struct dwc3 - representation of our controller | |
bfad65ee | 997 | * @drd_work: workqueue used for role swapping |
91db07dc | 998 | * @ep0_trb: trb which is used for the ctrl_req |
bfad65ee | 999 | * @bounce: address of bounce buffer |
91db07dc | 1000 | * @setup_buf: used while precessing STD USB requests |
bfad65ee FB |
1001 | * @ep0_trb_addr: dma address of @ep0_trb |
1002 | * @bounce_addr: dma address of @bounce | |
91db07dc | 1003 | * @ep0_usb_req: dummy req used while handling STD USB requests |
bb014736 | 1004 | * @ep0_in_setup: one control transfer is completed and enter setup phase |
72246da4 | 1005 | * @lock: for synchronizing |
f88359e1 | 1006 | * @mutex: for mode switching |
72246da4 | 1007 | * @dev: pointer to our struct device |
bfad65ee | 1008 | * @sysdev: pointer to the DMA-capable device |
d07e8819 | 1009 | * @xhci: pointer to our xHCI child |
bfad65ee FB |
1010 | * @xhci_resources: struct resources for our @xhci child |
1011 | * @ev_buf: struct dwc3_event_buffer pointer | |
1012 | * @eps: endpoint array | |
72246da4 FB |
1013 | * @gadget: device side representation of the peripheral controller |
1014 | * @gadget_driver: pointer to the gadget driver | |
33fb697e SA |
1015 | * @bus_clk: clock for accessing the registers |
1016 | * @ref_clk: reference clock | |
1017 | * @susp_clk: clock used when the SS phy is in low power (S3) state | |
97789b93 SR |
1018 | * @utmi_clk: clock used for USB2 PHY communication |
1019 | * @pipe_clk: clock used for USB3 PHY communication | |
fe8abf33 | 1020 | * @reset: reset control |
72246da4 FB |
1021 | * @regs: base address for our registers |
1022 | * @regs_size: address space size | |
bcdb3272 | 1023 | * @fladj: frame length adjustment |
7bee3188 | 1024 | * @ref_clk_per: reference clock period configuration |
3f308d17 | 1025 | * @irq_gadget: peripheral controller's IRQ number |
f09cc79b RQ |
1026 | * @otg_irq: IRQ number for OTG IRQs |
1027 | * @current_otg_role: current role of operation while using the OTG block | |
1028 | * @desired_otg_role: desired role of operation while using the OTG block | |
1029 | * @otg_restart_host: flag that OTG controller needs to restart host | |
fae2b904 | 1030 | * @u1u2: only used on revisions <1.83a for workaround |
6c167fc9 | 1031 | * @maximum_speed: maximum speed requested (mainly for testing purposes) |
67848146 | 1032 | * @max_ssp_rate: SuperSpeed Plus maximum signaling rate and lane count |
5dc71f1e | 1033 | * @gadget_max_speed: maximum gadget speed requested |
072cab8a TN |
1034 | * @gadget_ssp_rate: Gadget driver's maximum supported SuperSpeed Plus signaling |
1035 | * rate and lane count. | |
9af21dd6 TN |
1036 | * @ip: controller's ID |
1037 | * @revision: controller's version of an IP | |
475d8e01 | 1038 | * @version_type: VERSIONTYPE register contents, a sub release of a revision |
a45c82b8 | 1039 | * @dr_mode: requested mode of operation |
6b3261a2 | 1040 | * @current_dr_role: current role of operation when in dual-role mode |
41ce1456 | 1041 | * @desired_dr_role: desired role of operation when in dual-role mode |
9840354f RQ |
1042 | * @edev: extcon handle |
1043 | * @edev_nb: extcon notifier | |
32f2ed86 WW |
1044 | * @hsphy_mode: UTMI phy mode, one of following: |
1045 | * - USBPHY_INTERFACE_MODE_UTMI | |
1046 | * - USBPHY_INTERFACE_MODE_UTMIW | |
8a0a1379 | 1047 | * @role_sw: usb_role_switch handle |
98ed256a JS |
1048 | * @role_switch_default_mode: default operation mode of controller while |
1049 | * usb role is USB_ROLE_NONE. | |
0f3edf99 | 1050 | * @usb_psy: pointer to power supply interface. |
51e1e7bc FB |
1051 | * @usb2_phy: pointer to USB2 PHY |
1052 | * @usb3_phy: pointer to USB3 PHY | |
30a46746 KK |
1053 | * @usb2_generic_phy: pointer to array of USB2 PHYs |
1054 | * @usb3_generic_phy: pointer to array of USB3 PHYs | |
921e109c KK |
1055 | * @num_usb2_ports: number of USB2 ports |
1056 | * @num_usb3_ports: number of USB3 ports | |
98112041 | 1057 | * @phys_ready: flag to indicate that PHYs are ready |
88bc9d19 | 1058 | * @ulpi: pointer to ulpi interface |
98112041 | 1059 | * @ulpi_ready: flag to indicate that ULPI is initialized |
865e09e7 FB |
1060 | * @u2sel: parameter from Set SEL request. |
1061 | * @u2pel: parameter from Set SEL request. | |
1062 | * @u1sel: parameter from Set SEL request. | |
1063 | * @u1pel: parameter from Set SEL request. | |
47d3946e | 1064 | * @num_eps: number of endpoints |
b53c772d | 1065 | * @ep0_next_event: hold the next expected event |
72246da4 FB |
1066 | * @ep0state: state of endpoint zero |
1067 | * @link_state: link state | |
1068 | * @speed: device speed (super, high, full, low) | |
a3299499 | 1069 | * @hwparams: copy of hwparams registers |
f2b685d5 | 1070 | * @regset: debugfs pointer to regdump file |
62ba09d6 | 1071 | * @dbg_lsp_select: current debug lsp mux register selection |
f2b685d5 FB |
1072 | * @test_mode: true when we're entering a USB test mode |
1073 | * @test_mode_nr: test feature selector | |
80caf7d2 | 1074 | * @lpm_nyet_threshold: LPM NYET response threshold |
460d098c | 1075 | * @hird_threshold: HIRD threshold |
e72fc8d6 SC |
1076 | * @rx_thr_num_pkt: USB receive packet count |
1077 | * @rx_max_burst: max USB receive burst size | |
1078 | * @tx_thr_num_pkt: USB transmit packet count | |
1079 | * @tx_max_burst: max USB transmit burst size | |
938a5ad1 TN |
1080 | * @rx_thr_num_pkt_prd: periodic ESS receive packet count |
1081 | * @rx_max_burst_prd: max periodic ESS receive burst size | |
1082 | * @tx_thr_num_pkt_prd: periodic ESS transmit packet count | |
1083 | * @tx_max_burst_prd: max periodic ESS transmit burst size | |
9f607a30 | 1084 | * @tx_fifo_resize_max_num: max number of fifos allocated during txfifo resize |
2840d6df | 1085 | * @clear_stall_protocol: endpoint number that requires a delayed status phase |
8da76444 | 1086 | * @num_hc_interrupters: number of host controller interrupters |
3e10a2ce | 1087 | * @hsphy_interface: "utmi" or "ulpi" |
fc8bb91b | 1088 | * @connected: true when we're connected to a host, false otherwise |
8217f07a | 1089 | * @softconnect: true when gadget connect is called, false when disconnect runs |
f2b685d5 FB |
1090 | * @delayed_status: true when gadget driver asks for delayed status |
1091 | * @ep0_bounced: true when we used bounce buffer | |
1092 | * @ep0_expect_in: true when we expect a DATA IN transfer | |
d64ff406 | 1093 | * @sysdev_is_parent: true when dwc3 device has a parent driver |
80caf7d2 HR |
1094 | * @has_lpm_erratum: true when core was configured with LPM Erratum. Note that |
1095 | * there's now way for software to detect this in runtime. | |
460d098c | 1096 | * @is_utmi_l1_suspend: the core asserts output signal |
87b923a2 FB |
1097 | * 0 - utmi_sleep_n |
1098 | * 1 - utmi_l1_suspend_n | |
946bd579 | 1099 | * @is_fpga: true when we are using the FPGA board |
fc8bb91b | 1100 | * @pending_events: true when we have pending IRQs to be handled |
9f607a30 | 1101 | * @do_fifo_resize: true when txfifo resizing is enabled for dwc3 endpoints |
f2b685d5 | 1102 | * @pullups_connected: true when Run/Stop bit is set |
f2b685d5 | 1103 | * @setup_packet_pending: true when there's a Setup Packet in FIFO. Workaround |
f2b685d5 | 1104 | * @three_stage_setup: set if we perform a three phase setup |
d92021f6 TN |
1105 | * @dis_start_transfer_quirk: set if start_transfer failure SW workaround is |
1106 | * not needed for DWC_usb31 version 1.70a-ea06 and below | |
eac68e8f | 1107 | * @usb3_lpm_capable: set if hadrware supports Link Power Management |
475e8be5 TN |
1108 | * @usb2_lpm_disable: set to disable usb2 lpm for host |
1109 | * @usb2_gadget_lpm_disable: set to disable usb2 lpm for gadget | |
3b81221a | 1110 | * @disable_scramble_quirk: set if we enable the disable scramble quirk |
9a5b2f31 | 1111 | * @u2exit_lfps_quirk: set if we enable u2exit lfps quirk |
b5a65c40 | 1112 | * @u2ss_inp3_quirk: set if we enable P3 OK for U2/SS Inactive quirk |
df31f5b3 | 1113 | * @req_p1p2p3_quirk: set if we enable request p1p2p3 quirk |
a2a1d0f5 | 1114 | * @del_p1p2p3_quirk: set if we enable delay p1p2p3 quirk |
41c06ffd | 1115 | * @del_phy_power_chg_quirk: set if we enable delay phy power change quirk |
fb67afca | 1116 | * @lfps_filter_quirk: set if we enable LFPS filter quirk |
14f4ac53 | 1117 | * @rx_detect_poll_quirk: set if we enable rx_detect to polling lfps quirk |
59acfa20 | 1118 | * @dis_u3_susphy_quirk: set if we disable usb3 suspend phy |
0effe0a3 | 1119 | * @dis_u2_susphy_quirk: set if we disable usb2 suspend phy |
ec791d14 JY |
1120 | * @dis_enblslpm_quirk: set if we clear enblslpm in GUSB2PHYCFG, |
1121 | * disabling the suspend signal to the PHY. | |
729dcffd AKV |
1122 | * @dis_u1_entry_quirk: set if link entering into U1 state needs to be disabled. |
1123 | * @dis_u2_entry_quirk: set if link entering into U2 state needs to be disabled. | |
bfad65ee | 1124 | * @dis_rxdet_inp3_quirk: set if we disable Rx.Detect in P3 |
ad44cf40 MCC |
1125 | * @async_callbacks: if set, indicate that async callbacks will be used. |
1126 | * | |
16199f33 WW |
1127 | * @dis_u2_freeclk_exists_quirk : set if we clear u2_freeclk_exists |
1128 | * in GUSB2PHYCFG, specify that USB2 PHY doesn't | |
1129 | * provide a free-running PHY clock. | |
00fe081d WW |
1130 | * @dis_del_phy_power_chg_quirk: set if we disable delay phy power |
1131 | * change quirk. | |
65db7a0c WW |
1132 | * @dis_tx_ipgap_linecheck_quirk: set if we disable u2mac linestate |
1133 | * check during HS transmit. | |
02c18203 | 1134 | * @resume_hs_terminations: Set if we enable quirk for fixing improper crc |
63d7f981 | 1135 | * generation after resume from suspend. |
b84ba26c PM |
1136 | * @ulpi_ext_vbus_drv: Set to confiure the upli chip to drives CPEN pin |
1137 | * VBUS with an external supply. | |
7ba6b09f NA |
1138 | * @parkmode_disable_ss_quirk: set if we need to disable all SuperSpeed |
1139 | * instances in park mode. | |
d21a797a SC |
1140 | * @parkmode_disable_hs_quirk: set if we need to disable all HishSpeed |
1141 | * instances in park mode. | |
e24bc293 SLK |
1142 | * @gfladj_refclk_lpm_sel: set if we need to enable SOF/ITP counter |
1143 | * running based on ref_clk | |
6b6a0c9a HR |
1144 | * @tx_de_emphasis_quirk: set if we enable Tx de-emphasis quirk |
1145 | * @tx_de_emphasis: Tx de-emphasis value | |
87b923a2 FB |
1146 | * 0 - -6dB de-emphasis |
1147 | * 1 - -3.5dB de-emphasis | |
1148 | * 2 - No de-emphasis | |
1149 | * 3 - Reserved | |
42bf02ec | 1150 | * @dis_metastability_quirk: set to disable metastability quirk. |
f580170f | 1151 | * @dis_split_quirk: set to disable split boundary. |
f9aa4113 | 1152 | * @sys_wakeup: set if the device may do system wakeup. |
04716168 | 1153 | * @wakeup_configured: set if the device is configured for remote wakeup. |
4e8ef34e | 1154 | * @suspended: set to track suspend event due to U3/L2. |
705e3ce3 RQ |
1155 | * @susphy_state: state of DWC3_GUSB2PHYCFG_SUSPHY + DWC3_GUSB3PIPECTL_SUSPHY |
1156 | * before PM suspend. | |
cf40b86b | 1157 | * @imod_interval: set the interrupt moderation interval in 250ns |
87b923a2 | 1158 | * increments or 0 to disable. |
9f607a30 WC |
1159 | * @max_cfg_eps: current max number of IN eps used across all USB configs. |
1160 | * @last_fifo_depth: last fifo depth used to determine next fifo ram start | |
1161 | * address. | |
1162 | * @num_ep_resized: carries the current number endpoints which have had its tx | |
1163 | * fifo resized. | |
be308d68 | 1164 | * @debug_root: root debugfs directory for this device to put its files in. |
d504bfa6 RSP |
1165 | * @gsbuscfg0_reqinfo: store GSBUSCFG0.DATRDREQINFO, DESRDREQINFO, |
1166 | * DATWRREQINFO, and DESWRREQINFO value passed from | |
1167 | * glue driver. | |
2372f1ca P |
1168 | * @wakeup_pending_funcs: Indicates whether any interface has requested for |
1169 | * function wakeup in bitmap format where bit position | |
1170 | * represents interface_id. | |
72246da4 FB |
1171 | */ |
1172 | struct dwc3 { | |
41ce1456 | 1173 | struct work_struct drd_work; |
f6bafc6a | 1174 | struct dwc3_trb *ep0_trb; |
905dc04e | 1175 | void *bounce; |
72246da4 | 1176 | u8 *setup_buf; |
72246da4 | 1177 | dma_addr_t ep0_trb_addr; |
905dc04e | 1178 | dma_addr_t bounce_addr; |
e0ce0b0a | 1179 | struct dwc3_request ep0_usb_req; |
bb014736 | 1180 | struct completion ep0_in_setup; |
789451f6 | 1181 | |
72246da4 FB |
1182 | /* device lock */ |
1183 | spinlock_t lock; | |
789451f6 | 1184 | |
f88359e1 YC |
1185 | /* mode switching lock */ |
1186 | struct mutex mutex; | |
1187 | ||
72246da4 | 1188 | struct device *dev; |
d64ff406 | 1189 | struct device *sysdev; |
72246da4 | 1190 | |
d07e8819 | 1191 | struct platform_device *xhci; |
51249dca | 1192 | struct resource xhci_resources[DWC3_XHCI_RESOURCES_NUM]; |
d07e8819 | 1193 | |
696c8b12 | 1194 | struct dwc3_event_buffer *ev_buf; |
72246da4 FB |
1195 | struct dwc3_ep *eps[DWC3_ENDPOINTS_NUM]; |
1196 | ||
e81a7018 | 1197 | struct usb_gadget *gadget; |
72246da4 FB |
1198 | struct usb_gadget_driver *gadget_driver; |
1199 | ||
33fb697e SA |
1200 | struct clk *bus_clk; |
1201 | struct clk *ref_clk; | |
1202 | struct clk *susp_clk; | |
97789b93 SR |
1203 | struct clk *utmi_clk; |
1204 | struct clk *pipe_clk; | |
fe8abf33 MY |
1205 | |
1206 | struct reset_control *reset; | |
1207 | ||
51e1e7bc FB |
1208 | struct usb_phy *usb2_phy; |
1209 | struct usb_phy *usb3_phy; | |
1210 | ||
30a46746 KK |
1211 | struct phy *usb2_generic_phy[DWC3_USB2_MAX_PORTS]; |
1212 | struct phy *usb3_generic_phy[DWC3_USB3_MAX_PORTS]; | |
57303488 | 1213 | |
921e109c KK |
1214 | u8 num_usb2_ports; |
1215 | u8 num_usb3_ports; | |
1216 | ||
98112041 RQ |
1217 | bool phys_ready; |
1218 | ||
88bc9d19 | 1219 | struct ulpi *ulpi; |
98112041 | 1220 | bool ulpi_ready; |
88bc9d19 | 1221 | |
72246da4 FB |
1222 | void __iomem *regs; |
1223 | size_t regs_size; | |
1224 | ||
a45c82b8 | 1225 | enum usb_dr_mode dr_mode; |
6b3261a2 | 1226 | u32 current_dr_role; |
41ce1456 | 1227 | u32 desired_dr_role; |
9840354f RQ |
1228 | struct extcon_dev *edev; |
1229 | struct notifier_block edev_nb; | |
32f2ed86 | 1230 | enum usb_phy_interface hsphy_mode; |
8a0a1379 | 1231 | struct usb_role_switch *role_sw; |
98ed256a | 1232 | enum usb_dr_mode role_switch_default_mode; |
a45c82b8 | 1233 | |
6f0764b5 RC |
1234 | struct power_supply *usb_psy; |
1235 | ||
bcdb3272 | 1236 | u32 fladj; |
7bee3188 | 1237 | u32 ref_clk_per; |
3f308d17 | 1238 | u32 irq_gadget; |
f09cc79b RQ |
1239 | u32 otg_irq; |
1240 | u32 current_otg_role; | |
1241 | u32 desired_otg_role; | |
1242 | bool otg_restart_host; | |
fae2b904 | 1243 | u32 u1u2; |
6c167fc9 | 1244 | u32 maximum_speed; |
7c9a2598 | 1245 | u32 gadget_max_speed; |
67848146 | 1246 | enum usb_ssp_rate max_ssp_rate; |
072cab8a | 1247 | enum usb_ssp_rate gadget_ssp_rate; |
690fb371 | 1248 | |
9af21dd6 TN |
1249 | u32 ip; |
1250 | ||
1251 | #define DWC3_IP 0x5533 | |
1252 | #define DWC31_IP 0x3331 | |
1253 | #define DWC32_IP 0x3332 | |
1254 | ||
72246da4 FB |
1255 | u32 revision; |
1256 | ||
9af21dd6 | 1257 | #define DWC3_REVISION_ANY 0x0 |
72246da4 FB |
1258 | #define DWC3_REVISION_173A 0x5533173a |
1259 | #define DWC3_REVISION_175A 0x5533175a | |
1260 | #define DWC3_REVISION_180A 0x5533180a | |
1261 | #define DWC3_REVISION_183A 0x5533183a | |
1262 | #define DWC3_REVISION_185A 0x5533185a | |
2c61a8ef | 1263 | #define DWC3_REVISION_187A 0x5533187a |
72246da4 FB |
1264 | #define DWC3_REVISION_188A 0x5533188a |
1265 | #define DWC3_REVISION_190A 0x5533190a | |
2c61a8ef | 1266 | #define DWC3_REVISION_194A 0x5533194a |
1522d703 FB |
1267 | #define DWC3_REVISION_200A 0x5533200a |
1268 | #define DWC3_REVISION_202A 0x5533202a | |
1269 | #define DWC3_REVISION_210A 0x5533210a | |
1270 | #define DWC3_REVISION_220A 0x5533220a | |
7ac6a593 FB |
1271 | #define DWC3_REVISION_230A 0x5533230a |
1272 | #define DWC3_REVISION_240A 0x5533240a | |
1273 | #define DWC3_REVISION_250A 0x5533250a | |
dbf5aaf7 FB |
1274 | #define DWC3_REVISION_260A 0x5533260a |
1275 | #define DWC3_REVISION_270A 0x5533270a | |
1276 | #define DWC3_REVISION_280A 0x5533280a | |
0bb39ca1 | 1277 | #define DWC3_REVISION_290A 0x5533290a |
512e4757 JY |
1278 | #define DWC3_REVISION_300A 0x5533300a |
1279 | #define DWC3_REVISION_310A 0x5533310a | |
9149c9b0 | 1280 | #define DWC3_REVISION_320A 0x5533320a |
89a9cc47 | 1281 | #define DWC3_REVISION_330A 0x5533330a |
72246da4 | 1282 | |
9af21dd6 TN |
1283 | #define DWC31_REVISION_ANY 0x0 |
1284 | #define DWC31_REVISION_110A 0x3131302a | |
1285 | #define DWC31_REVISION_120A 0x3132302a | |
1286 | #define DWC31_REVISION_160A 0x3136302a | |
1287 | #define DWC31_REVISION_170A 0x3137302a | |
1288 | #define DWC31_REVISION_180A 0x3138302a | |
1289 | #define DWC31_REVISION_190A 0x3139302a | |
1e43c86d | 1290 | #define DWC31_REVISION_200A 0x3230302a |
690fb371 | 1291 | |
b10e1c25 TN |
1292 | #define DWC32_REVISION_ANY 0x0 |
1293 | #define DWC32_REVISION_100A 0x3130302a | |
1294 | ||
475d8e01 TN |
1295 | u32 version_type; |
1296 | ||
9af21dd6 | 1297 | #define DWC31_VERSIONTYPE_ANY 0x0 |
475d8e01 TN |
1298 | #define DWC31_VERSIONTYPE_EA01 0x65613031 |
1299 | #define DWC31_VERSIONTYPE_EA02 0x65613032 | |
1300 | #define DWC31_VERSIONTYPE_EA03 0x65613033 | |
1301 | #define DWC31_VERSIONTYPE_EA04 0x65613034 | |
1302 | #define DWC31_VERSIONTYPE_EA05 0x65613035 | |
1303 | #define DWC31_VERSIONTYPE_EA06 0x65613036 | |
1304 | ||
b53c772d | 1305 | enum dwc3_ep0_next ep0_next_event; |
72246da4 FB |
1306 | enum dwc3_ep0_state ep0state; |
1307 | enum dwc3_link_state link_state; | |
72246da4 | 1308 | |
865e09e7 FB |
1309 | u16 u2sel; |
1310 | u16 u2pel; | |
1311 | u8 u1sel; | |
1312 | u8 u1pel; | |
1313 | ||
72246da4 | 1314 | u8 speed; |
865e09e7 | 1315 | |
47d3946e | 1316 | u8 num_eps; |
789451f6 | 1317 | |
a3299499 | 1318 | struct dwc3_hwparams hwparams; |
d7668024 | 1319 | struct debugfs_regset32 *regset; |
3b637367 | 1320 | |
62ba09d6 TN |
1321 | u32 dbg_lsp_select; |
1322 | ||
3b637367 GC |
1323 | u8 test_mode; |
1324 | u8 test_mode_nr; | |
80caf7d2 | 1325 | u8 lpm_nyet_threshold; |
460d098c | 1326 | u8 hird_threshold; |
e72fc8d6 SC |
1327 | u8 rx_thr_num_pkt; |
1328 | u8 rx_max_burst; | |
1329 | u8 tx_thr_num_pkt; | |
1330 | u8 tx_max_burst; | |
938a5ad1 TN |
1331 | u8 rx_thr_num_pkt_prd; |
1332 | u8 rx_max_burst_prd; | |
1333 | u8 tx_thr_num_pkt_prd; | |
1334 | u8 tx_max_burst_prd; | |
9f607a30 | 1335 | u8 tx_fifo_resize_max_num; |
2840d6df | 1336 | u8 clear_stall_protocol; |
8da76444 | 1337 | u16 num_hc_interrupters; |
f2b685d5 | 1338 | |
3e10a2ce HK |
1339 | const char *hsphy_interface; |
1340 | ||
fc8bb91b | 1341 | unsigned connected:1; |
8217f07a | 1342 | unsigned softconnect:1; |
f2b685d5 FB |
1343 | unsigned delayed_status:1; |
1344 | unsigned ep0_bounced:1; | |
1345 | unsigned ep0_expect_in:1; | |
d64ff406 | 1346 | unsigned sysdev_is_parent:1; |
80caf7d2 | 1347 | unsigned has_lpm_erratum:1; |
460d098c | 1348 | unsigned is_utmi_l1_suspend:1; |
946bd579 | 1349 | unsigned is_fpga:1; |
fc8bb91b | 1350 | unsigned pending_events:1; |
9f607a30 | 1351 | unsigned do_fifo_resize:1; |
f2b685d5 | 1352 | unsigned pullups_connected:1; |
f2b685d5 | 1353 | unsigned setup_packet_pending:1; |
f2b685d5 | 1354 | unsigned three_stage_setup:1; |
d92021f6 | 1355 | unsigned dis_start_transfer_quirk:1; |
eac68e8f | 1356 | unsigned usb3_lpm_capable:1; |
022a0208 | 1357 | unsigned usb2_lpm_disable:1; |
475e8be5 | 1358 | unsigned usb2_gadget_lpm_disable:1; |
3b81221a HR |
1359 | |
1360 | unsigned disable_scramble_quirk:1; | |
9a5b2f31 | 1361 | unsigned u2exit_lfps_quirk:1; |
b5a65c40 | 1362 | unsigned u2ss_inp3_quirk:1; |
df31f5b3 | 1363 | unsigned req_p1p2p3_quirk:1; |
a2a1d0f5 | 1364 | unsigned del_p1p2p3_quirk:1; |
41c06ffd | 1365 | unsigned del_phy_power_chg_quirk:1; |
fb67afca | 1366 | unsigned lfps_filter_quirk:1; |
14f4ac53 | 1367 | unsigned rx_detect_poll_quirk:1; |
59acfa20 | 1368 | unsigned dis_u3_susphy_quirk:1; |
0effe0a3 | 1369 | unsigned dis_u2_susphy_quirk:1; |
ec791d14 | 1370 | unsigned dis_enblslpm_quirk:1; |
729dcffd AKV |
1371 | unsigned dis_u1_entry_quirk:1; |
1372 | unsigned dis_u2_entry_quirk:1; | |
e58dd357 | 1373 | unsigned dis_rxdet_inp3_quirk:1; |
16199f33 | 1374 | unsigned dis_u2_freeclk_exists_quirk:1; |
00fe081d | 1375 | unsigned dis_del_phy_power_chg_quirk:1; |
65db7a0c | 1376 | unsigned dis_tx_ipgap_linecheck_quirk:1; |
63d7f981 | 1377 | unsigned resume_hs_terminations:1; |
b84ba26c | 1378 | unsigned ulpi_ext_vbus_drv:1; |
7ba6b09f | 1379 | unsigned parkmode_disable_ss_quirk:1; |
d21a797a | 1380 | unsigned parkmode_disable_hs_quirk:1; |
a6fc2f1b | 1381 | unsigned gfladj_refclk_lpm_sel:1; |
6b6a0c9a HR |
1382 | |
1383 | unsigned tx_de_emphasis_quirk:1; | |
1384 | unsigned tx_de_emphasis:2; | |
cf40b86b | 1385 | |
42bf02ec RQ |
1386 | unsigned dis_metastability_quirk:1; |
1387 | ||
f580170f | 1388 | unsigned dis_split_quirk:1; |
40edb522 | 1389 | unsigned async_callbacks:1; |
f9aa4113 | 1390 | unsigned sys_wakeup:1; |
04716168 | 1391 | unsigned wakeup_configured:1; |
4e8ef34e | 1392 | unsigned suspended:1; |
705e3ce3 | 1393 | unsigned susphy_state:1; |
f580170f | 1394 | |
cf40b86b | 1395 | u16 imod_interval; |
9f607a30 WC |
1396 | |
1397 | int max_cfg_eps; | |
1398 | int last_fifo_depth; | |
1399 | int num_ep_resized; | |
be308d68 | 1400 | struct dentry *debug_root; |
d504bfa6 | 1401 | u32 gsbuscfg0_reqinfo; |
2372f1ca | 1402 | u32 wakeup_pending_funcs; |
72246da4 FB |
1403 | }; |
1404 | ||
d9612c2f PM |
1405 | #define INCRX_BURST_MODE 0 |
1406 | #define INCRX_UNDEF_LENGTH_BURST_MODE 1 | |
1407 | ||
41ce1456 | 1408 | #define work_to_dwc(w) (container_of((w), struct dwc3, drd_work)) |
72246da4 | 1409 | |
72246da4 FB |
1410 | /* -------------------------------------------------------------------------- */ |
1411 | ||
1412 | struct dwc3_event_type { | |
1413 | u32 is_devspec:1; | |
1974d494 HR |
1414 | u32 type:7; |
1415 | u32 reserved8_31:24; | |
72246da4 FB |
1416 | } __packed; |
1417 | ||
1418 | #define DWC3_DEPEVT_XFERCOMPLETE 0x01 | |
1419 | #define DWC3_DEPEVT_XFERINPROGRESS 0x02 | |
1420 | #define DWC3_DEPEVT_XFERNOTREADY 0x03 | |
1421 | #define DWC3_DEPEVT_RXTXFIFOEVT 0x04 | |
1422 | #define DWC3_DEPEVT_STREAMEVT 0x06 | |
1423 | #define DWC3_DEPEVT_EPCMDCMPLT 0x07 | |
1424 | ||
1425 | /** | |
cbdc0f54 | 1426 | * struct dwc3_event_depevt - Device Endpoint Events |
72246da4 FB |
1427 | * @one_bit: indicates this is an endpoint event (not used) |
1428 | * @endpoint_number: number of the endpoint | |
1429 | * @endpoint_event: The event we have: | |
1430 | * 0x00 - Reserved | |
1431 | * 0x01 - XferComplete | |
1432 | * 0x02 - XferInProgress | |
1433 | * 0x03 - XferNotReady | |
1434 | * 0x04 - RxTxFifoEvt (IN->Underrun, OUT->Overrun) | |
1435 | * 0x05 - Reserved | |
1436 | * 0x06 - StreamEvt | |
1437 | * 0x07 - EPCmdCmplt | |
1438 | * @reserved11_10: Reserved, don't use. | |
1439 | * @status: Indicates the status of the event. Refer to databook for | |
1440 | * more information. | |
1441 | * @parameters: Parameters of the current event. Refer to databook for | |
1442 | * more information. | |
1443 | */ | |
1444 | struct dwc3_event_depevt { | |
1445 | u32 one_bit:1; | |
1446 | u32 endpoint_number:5; | |
1447 | u32 endpoint_event:4; | |
1448 | u32 reserved11_10:2; | |
1449 | u32 status:4; | |
40aa41fb FB |
1450 | |
1451 | /* Within XferNotReady */ | |
ff3f0789 | 1452 | #define DEPEVT_STATUS_TRANSFER_ACTIVE BIT(3) |
40aa41fb | 1453 | |
6d8a0196 | 1454 | /* Within XferComplete or XferInProgress */ |
ff3f0789 RQ |
1455 | #define DEPEVT_STATUS_BUSERR BIT(0) |
1456 | #define DEPEVT_STATUS_SHORT BIT(1) | |
1457 | #define DEPEVT_STATUS_IOC BIT(2) | |
6d8a0196 FB |
1458 | #define DEPEVT_STATUS_LST BIT(3) /* XferComplete */ |
1459 | #define DEPEVT_STATUS_MISSED_ISOC BIT(3) /* XferInProgress */ | |
dc137f01 | 1460 | |
879631aa FB |
1461 | /* Stream event only */ |
1462 | #define DEPEVT_STREAMEVT_FOUND 1 | |
1463 | #define DEPEVT_STREAMEVT_NOTFOUND 2 | |
1464 | ||
140ca4cf TN |
1465 | /* Stream event parameter */ |
1466 | #define DEPEVT_STREAM_PRIME 0xfffe | |
1467 | #define DEPEVT_STREAM_NOSTREAM 0x0 | |
1468 | ||
dc137f01 | 1469 | /* Control-only Status */ |
dc137f01 FB |
1470 | #define DEPEVT_STATUS_CONTROL_DATA 1 |
1471 | #define DEPEVT_STATUS_CONTROL_STATUS 2 | |
45a2af2f | 1472 | #define DEPEVT_STATUS_CONTROL_PHASE(n) ((n) & 3) |
dc137f01 | 1473 | |
7b9cc7a2 KL |
1474 | /* In response to Start Transfer */ |
1475 | #define DEPEVT_TRANSFER_NO_RESOURCE 1 | |
1476 | #define DEPEVT_TRANSFER_BUS_EXPIRY 2 | |
1477 | ||
72246da4 | 1478 | u32 parameters:16; |
76a638f8 BW |
1479 | |
1480 | /* For Command Complete Events */ | |
1481 | #define DEPEVT_PARAMETER_CMD(n) (((n) & (0xf << 8)) >> 8) | |
72246da4 FB |
1482 | } __packed; |
1483 | ||
1484 | /** | |
1485 | * struct dwc3_event_devt - Device Events | |
1486 | * @one_bit: indicates this is a non-endpoint event (not used) | |
1487 | * @device_event: indicates it's a device event. Should read as 0x00 | |
1488 | * @type: indicates the type of device event. | |
1489 | * 0 - DisconnEvt | |
1490 | * 1 - USBRst | |
1491 | * 2 - ConnectDone | |
1492 | * 3 - ULStChng | |
1493 | * 4 - WkUpEvt | |
1494 | * 5 - Reserved | |
6f26ebb7 | 1495 | * 6 - Suspend (EOPF on revisions 2.10a and prior) |
72246da4 FB |
1496 | * 7 - SOF |
1497 | * 8 - Reserved | |
1498 | * 9 - ErrticErr | |
1499 | * 10 - CmdCmplt | |
1500 | * 11 - EvntOverflow | |
1501 | * 12 - VndrDevTstRcved | |
1502 | * @reserved15_12: Reserved, not used | |
1503 | * @event_info: Information about this event | |
06f9b6e5 | 1504 | * @reserved31_25: Reserved, not used |
72246da4 FB |
1505 | */ |
1506 | struct dwc3_event_devt { | |
1507 | u32 one_bit:1; | |
1508 | u32 device_event:7; | |
1509 | u32 type:4; | |
1510 | u32 reserved15_12:4; | |
06f9b6e5 HR |
1511 | u32 event_info:9; |
1512 | u32 reserved31_25:7; | |
72246da4 FB |
1513 | } __packed; |
1514 | ||
1515 | /** | |
1516 | * struct dwc3_event_gevt - Other Core Events | |
1517 | * @one_bit: indicates this is a non-endpoint event (not used) | |
1518 | * @device_event: indicates it's (0x03) Carkit or (0x04) I2C event. | |
1519 | * @phy_port_number: self-explanatory | |
1520 | * @reserved31_12: Reserved, not used. | |
1521 | */ | |
1522 | struct dwc3_event_gevt { | |
1523 | u32 one_bit:1; | |
1524 | u32 device_event:7; | |
1525 | u32 phy_port_number:4; | |
1526 | u32 reserved31_12:20; | |
1527 | } __packed; | |
1528 | ||
1529 | /** | |
1530 | * union dwc3_event - representation of Event Buffer contents | |
1531 | * @raw: raw 32-bit event | |
1532 | * @type: the type of the event | |
1533 | * @depevt: Device Endpoint Event | |
1534 | * @devt: Device Event | |
1535 | * @gevt: Global Event | |
1536 | */ | |
1537 | union dwc3_event { | |
1538 | u32 raw; | |
1539 | struct dwc3_event_type type; | |
1540 | struct dwc3_event_depevt depevt; | |
1541 | struct dwc3_event_devt devt; | |
1542 | struct dwc3_event_gevt gevt; | |
1543 | }; | |
1544 | ||
61018305 FB |
1545 | /** |
1546 | * struct dwc3_gadget_ep_cmd_params - representation of endpoint command | |
1547 | * parameters | |
1548 | * @param2: third parameter | |
1549 | * @param1: second parameter | |
1550 | * @param0: first parameter | |
1551 | */ | |
1552 | struct dwc3_gadget_ep_cmd_params { | |
1553 | u32 param2; | |
1554 | u32 param1; | |
1555 | u32 param0; | |
1556 | }; | |
1557 | ||
72246da4 FB |
1558 | /* |
1559 | * DWC3 Features to be used as Driver Data | |
1560 | */ | |
1561 | ||
1562 | #define DWC3_HAS_PERIPHERAL BIT(0) | |
1563 | #define DWC3_HAS_XHCI BIT(1) | |
1564 | #define DWC3_HAS_OTG BIT(3) | |
1565 | ||
d07e8819 | 1566 | /* prototypes */ |
cc5bfc4e | 1567 | void dwc3_set_prtcap(struct dwc3 *dwc, u32 mode, bool ignore_susphy); |
3140e8cb | 1568 | void dwc3_set_mode(struct dwc3 *dwc, u32 mode); |
cf6d867d | 1569 | u32 dwc3_core_fifo_space(struct dwc3_ep *dep, u8 type); |
3140e8cb | 1570 | |
9af21dd6 TN |
1571 | #define DWC3_IP_IS(_ip) \ |
1572 | (dwc->ip == _ip##_IP) | |
1573 | ||
1574 | #define DWC3_VER_IS(_ip, _ver) \ | |
1575 | (DWC3_IP_IS(_ip) && dwc->revision == _ip##_REVISION_##_ver) | |
1576 | ||
1577 | #define DWC3_VER_IS_PRIOR(_ip, _ver) \ | |
1578 | (DWC3_IP_IS(_ip) && dwc->revision < _ip##_REVISION_##_ver) | |
1579 | ||
1580 | #define DWC3_VER_IS_WITHIN(_ip, _from, _to) \ | |
1581 | (DWC3_IP_IS(_ip) && \ | |
1582 | dwc->revision >= _ip##_REVISION_##_from && \ | |
1583 | (!(_ip##_REVISION_##_to) || \ | |
1584 | dwc->revision <= _ip##_REVISION_##_to)) | |
1585 | ||
1586 | #define DWC3_VER_TYPE_IS_WITHIN(_ip, _ver, _from, _to) \ | |
1587 | (DWC3_VER_IS(_ip, _ver) && \ | |
1588 | dwc->version_type >= _ip##_VERSIONTYPE_##_from && \ | |
1589 | (!(_ip##_VERSIONTYPE_##_to) || \ | |
1590 | dwc->version_type <= _ip##_VERSIONTYPE_##_to)) | |
c4137a9c | 1591 | |
d00be779 TN |
1592 | /** |
1593 | * dwc3_mdwidth - get MDWIDTH value in bits | |
1594 | * @dwc: pointer to our context structure | |
1595 | * | |
1596 | * Return MDWIDTH configuration value in bits. | |
1597 | */ | |
1598 | static inline u32 dwc3_mdwidth(struct dwc3 *dwc) | |
1599 | { | |
1600 | u32 mdwidth; | |
1601 | ||
1602 | mdwidth = DWC3_GHWPARAMS0_MDWIDTH(dwc->hwparams.hwparams0); | |
1603 | if (DWC3_IP_IS(DWC32)) | |
1604 | mdwidth += DWC3_GHWPARAMS6_MDWIDTH(dwc->hwparams.hwparams6); | |
1605 | ||
1606 | return mdwidth; | |
1607 | } | |
1608 | ||
cf40b86b JY |
1609 | bool dwc3_has_imod(struct dwc3 *dwc); |
1610 | ||
f09cc79b RQ |
1611 | int dwc3_event_buffers_setup(struct dwc3 *dwc); |
1612 | void dwc3_event_buffers_cleanup(struct dwc3 *dwc); | |
0066472d WC |
1613 | |
1614 | int dwc3_core_soft_reset(struct dwc3 *dwc); | |
6d735722 | 1615 | void dwc3_enable_susphy(struct dwc3 *dwc, bool enable); |
f09cc79b | 1616 | |
388e5c51 | 1617 | #if IS_ENABLED(CONFIG_USB_DWC3_HOST) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE) |
d07e8819 FB |
1618 | int dwc3_host_init(struct dwc3 *dwc); |
1619 | void dwc3_host_exit(struct dwc3 *dwc); | |
388e5c51 VG |
1620 | #else |
1621 | static inline int dwc3_host_init(struct dwc3 *dwc) | |
1622 | { return 0; } | |
1623 | static inline void dwc3_host_exit(struct dwc3 *dwc) | |
1624 | { } | |
1625 | #endif | |
1626 | ||
1627 | #if IS_ENABLED(CONFIG_USB_DWC3_GADGET) || IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE) | |
f80b45e7 FB |
1628 | int dwc3_gadget_init(struct dwc3 *dwc); |
1629 | void dwc3_gadget_exit(struct dwc3 *dwc); | |
61018305 FB |
1630 | int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode); |
1631 | int dwc3_gadget_get_link_state(struct dwc3 *dwc); | |
1632 | int dwc3_gadget_set_link_state(struct dwc3 *dwc, enum dwc3_link_state state); | |
87b923a2 | 1633 | int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd, |
2cd4718d | 1634 | struct dwc3_gadget_ep_cmd_params *params); |
87b923a2 FB |
1635 | int dwc3_send_gadget_generic_command(struct dwc3 *dwc, unsigned int cmd, |
1636 | u32 param); | |
9f607a30 | 1637 | void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc); |
2b2da657 | 1638 | void dwc3_remove_requests(struct dwc3 *dwc, struct dwc3_ep *dep, int status); |
388e5c51 VG |
1639 | #else |
1640 | static inline int dwc3_gadget_init(struct dwc3 *dwc) | |
1641 | { return 0; } | |
1642 | static inline void dwc3_gadget_exit(struct dwc3 *dwc) | |
1643 | { } | |
61018305 FB |
1644 | static inline int dwc3_gadget_set_test_mode(struct dwc3 *dwc, int mode) |
1645 | { return 0; } | |
1646 | static inline int dwc3_gadget_get_link_state(struct dwc3 *dwc) | |
1647 | { return 0; } | |
1648 | static inline int dwc3_gadget_set_link_state(struct dwc3 *dwc, | |
1649 | enum dwc3_link_state state) | |
1650 | { return 0; } | |
1651 | ||
87b923a2 | 1652 | static inline int dwc3_send_gadget_ep_cmd(struct dwc3_ep *dep, unsigned int cmd, |
2cd4718d | 1653 | struct dwc3_gadget_ep_cmd_params *params) |
61018305 FB |
1654 | { return 0; } |
1655 | static inline int dwc3_send_gadget_generic_command(struct dwc3 *dwc, | |
1656 | int cmd, u32 param) | |
1657 | { return 0; } | |
9f607a30 WC |
1658 | static inline void dwc3_gadget_clear_tx_fifos(struct dwc3 *dwc) |
1659 | { } | |
388e5c51 | 1660 | #endif |
f80b45e7 | 1661 | |
9840354f RQ |
1662 | #if IS_ENABLED(CONFIG_USB_DWC3_DUAL_ROLE) |
1663 | int dwc3_drd_init(struct dwc3 *dwc); | |
1664 | void dwc3_drd_exit(struct dwc3 *dwc); | |
f09cc79b RQ |
1665 | void dwc3_otg_init(struct dwc3 *dwc); |
1666 | void dwc3_otg_exit(struct dwc3 *dwc); | |
1667 | void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus); | |
1668 | void dwc3_otg_host_init(struct dwc3 *dwc); | |
9840354f RQ |
1669 | #else |
1670 | static inline int dwc3_drd_init(struct dwc3 *dwc) | |
1671 | { return 0; } | |
1672 | static inline void dwc3_drd_exit(struct dwc3 *dwc) | |
1673 | { } | |
f09cc79b RQ |
1674 | static inline void dwc3_otg_init(struct dwc3 *dwc) |
1675 | { } | |
1676 | static inline void dwc3_otg_exit(struct dwc3 *dwc) | |
1677 | { } | |
1678 | static inline void dwc3_otg_update(struct dwc3 *dwc, bool ignore_idstatus) | |
1679 | { } | |
1680 | static inline void dwc3_otg_host_init(struct dwc3 *dwc) | |
1681 | { } | |
9840354f RQ |
1682 | #endif |
1683 | ||
7415f17c FB |
1684 | /* power management interface */ |
1685 | #if !IS_ENABLED(CONFIG_USB_DWC3_HOST) | |
7415f17c FB |
1686 | int dwc3_gadget_suspend(struct dwc3 *dwc); |
1687 | int dwc3_gadget_resume(struct dwc3 *dwc); | |
1688 | #else | |
7415f17c FB |
1689 | static inline int dwc3_gadget_suspend(struct dwc3 *dwc) |
1690 | { | |
1691 | return 0; | |
1692 | } | |
1693 | ||
1694 | static inline int dwc3_gadget_resume(struct dwc3 *dwc) | |
1695 | { | |
1696 | return 0; | |
1697 | } | |
fc8bb91b | 1698 | |
7415f17c FB |
1699 | #endif /* !IS_ENABLED(CONFIG_USB_DWC3_HOST) */ |
1700 | ||
88bc9d19 HK |
1701 | #if IS_ENABLED(CONFIG_USB_DWC3_ULPI) |
1702 | int dwc3_ulpi_init(struct dwc3 *dwc); | |
1703 | void dwc3_ulpi_exit(struct dwc3 *dwc); | |
1704 | #else | |
1705 | static inline int dwc3_ulpi_init(struct dwc3 *dwc) | |
1706 | { return 0; } | |
1707 | static inline void dwc3_ulpi_exit(struct dwc3 *dwc) | |
1708 | { } | |
1709 | #endif | |
1710 | ||
72246da4 | 1711 | #endif /* __DRIVERS_USB_DWC3_CORE_H */ |