usb: dwc3: add Tx de-emphasis quirk
[linux-block.git] / drivers / usb / dwc3 / core.c
CommitLineData
72246da4
FB
1/**
2 * core.c - DesignWare USB3 DRD Controller Core file
3 *
4 * Copyright (C) 2010-2011 Texas Instruments Incorporated - http://www.ti.com
72246da4
FB
5 *
6 * Authors: Felipe Balbi <balbi@ti.com>,
7 * Sebastian Andrzej Siewior <bigeasy@linutronix.de>
8 *
5945f789
FB
9 * This program is free software: you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License version 2 of
11 * the License as published by the Free Software Foundation.
72246da4 12 *
5945f789
FB
13 * This program is distributed in the hope that it will be useful,
14 * but WITHOUT ANY WARRANTY; without even the implied warranty of
15 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
16 * GNU General Public License for more details.
72246da4 17 *
5945f789
FB
18 * You should have received a copy of the GNU General Public License
19 * along with this program. If not, see <http://www.gnu.org/licenses/>.
72246da4
FB
20 */
21
fa0ea13e 22#include <linux/version.h>
a72e658b 23#include <linux/module.h>
72246da4
FB
24#include <linux/kernel.h>
25#include <linux/slab.h>
26#include <linux/spinlock.h>
27#include <linux/platform_device.h>
28#include <linux/pm_runtime.h>
29#include <linux/interrupt.h>
30#include <linux/ioport.h>
31#include <linux/io.h>
32#include <linux/list.h>
33#include <linux/delay.h>
34#include <linux/dma-mapping.h>
457e84b6 35#include <linux/of.h>
404905a6 36#include <linux/acpi.h>
72246da4
FB
37
38#include <linux/usb/ch9.h>
39#include <linux/usb/gadget.h>
f7e846f0 40#include <linux/usb/of.h>
a45c82b8 41#include <linux/usb/otg.h>
72246da4 42
6462cbd5 43#include "platform_data.h"
72246da4
FB
44#include "core.h"
45#include "gadget.h"
46#include "io.h"
47
48#include "debug.h"
49
8300dd23
FB
50/* -------------------------------------------------------------------------- */
51
3140e8cb
SAS
52void dwc3_set_mode(struct dwc3 *dwc, u32 mode)
53{
54 u32 reg;
55
56 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
57 reg &= ~(DWC3_GCTL_PRTCAPDIR(DWC3_GCTL_PRTCAP_OTG));
58 reg |= DWC3_GCTL_PRTCAPDIR(mode);
59 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
60}
8300dd23 61
72246da4
FB
62/**
63 * dwc3_core_soft_reset - Issues core soft reset and PHY reset
64 * @dwc: pointer to our context structure
65 */
57303488 66static int dwc3_core_soft_reset(struct dwc3 *dwc)
72246da4
FB
67{
68 u32 reg;
57303488 69 int ret;
72246da4
FB
70
71 /* Before Resetting PHY, put Core in Reset */
72 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
73 reg |= DWC3_GCTL_CORESOFTRESET;
74 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
75
76 /* Assert USB3 PHY reset */
77 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
78 reg |= DWC3_GUSB3PIPECTL_PHYSOFTRST;
79 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
80
81 /* Assert USB2 PHY reset */
82 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
83 reg |= DWC3_GUSB2PHYCFG_PHYSOFTRST;
84 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
85
51e1e7bc
FB
86 usb_phy_init(dwc->usb2_phy);
87 usb_phy_init(dwc->usb3_phy);
57303488
KVA
88 ret = phy_init(dwc->usb2_generic_phy);
89 if (ret < 0)
90 return ret;
91
92 ret = phy_init(dwc->usb3_generic_phy);
93 if (ret < 0) {
94 phy_exit(dwc->usb2_generic_phy);
95 return ret;
96 }
72246da4
FB
97 mdelay(100);
98
99 /* Clear USB3 PHY reset */
100 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
101 reg &= ~DWC3_GUSB3PIPECTL_PHYSOFTRST;
102 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
103
104 /* Clear USB2 PHY reset */
105 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
106 reg &= ~DWC3_GUSB2PHYCFG_PHYSOFTRST;
107 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
108
45627ac6
PA
109 mdelay(100);
110
72246da4
FB
111 /* After PHYs are stable we can take Core out of reset state */
112 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
113 reg &= ~DWC3_GCTL_CORESOFTRESET;
114 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
57303488
KVA
115
116 return 0;
72246da4
FB
117}
118
119/**
120 * dwc3_free_one_event_buffer - Frees one event buffer
121 * @dwc: Pointer to our controller context structure
122 * @evt: Pointer to event buffer to be freed
123 */
124static void dwc3_free_one_event_buffer(struct dwc3 *dwc,
125 struct dwc3_event_buffer *evt)
126{
127 dma_free_coherent(dwc->dev, evt->length, evt->buf, evt->dma);
72246da4
FB
128}
129
130/**
1d046793 131 * dwc3_alloc_one_event_buffer - Allocates one event buffer structure
72246da4
FB
132 * @dwc: Pointer to our controller context structure
133 * @length: size of the event buffer
134 *
1d046793 135 * Returns a pointer to the allocated event buffer structure on success
72246da4
FB
136 * otherwise ERR_PTR(errno).
137 */
67d0b500
FB
138static struct dwc3_event_buffer *dwc3_alloc_one_event_buffer(struct dwc3 *dwc,
139 unsigned length)
72246da4
FB
140{
141 struct dwc3_event_buffer *evt;
142
380f0d28 143 evt = devm_kzalloc(dwc->dev, sizeof(*evt), GFP_KERNEL);
72246da4
FB
144 if (!evt)
145 return ERR_PTR(-ENOMEM);
146
147 evt->dwc = dwc;
148 evt->length = length;
149 evt->buf = dma_alloc_coherent(dwc->dev, length,
150 &evt->dma, GFP_KERNEL);
e32672f0 151 if (!evt->buf)
72246da4 152 return ERR_PTR(-ENOMEM);
72246da4
FB
153
154 return evt;
155}
156
157/**
158 * dwc3_free_event_buffers - frees all allocated event buffers
159 * @dwc: Pointer to our controller context structure
160 */
161static void dwc3_free_event_buffers(struct dwc3 *dwc)
162{
163 struct dwc3_event_buffer *evt;
164 int i;
165
9f622b2a 166 for (i = 0; i < dwc->num_event_buffers; i++) {
72246da4 167 evt = dwc->ev_buffs[i];
64b6c8a7 168 if (evt)
72246da4 169 dwc3_free_one_event_buffer(dwc, evt);
72246da4
FB
170 }
171}
172
173/**
174 * dwc3_alloc_event_buffers - Allocates @num event buffers of size @length
1d046793 175 * @dwc: pointer to our controller context structure
72246da4
FB
176 * @length: size of event buffer
177 *
1d046793 178 * Returns 0 on success otherwise negative errno. In the error case, dwc
72246da4
FB
179 * may contain some buffers allocated but not all which were requested.
180 */
41ac7b3a 181static int dwc3_alloc_event_buffers(struct dwc3 *dwc, unsigned length)
72246da4 182{
9f622b2a 183 int num;
72246da4
FB
184 int i;
185
9f622b2a
FB
186 num = DWC3_NUM_INT(dwc->hwparams.hwparams1);
187 dwc->num_event_buffers = num;
188
380f0d28
FB
189 dwc->ev_buffs = devm_kzalloc(dwc->dev, sizeof(*dwc->ev_buffs) * num,
190 GFP_KERNEL);
734d5a53 191 if (!dwc->ev_buffs)
457d3f21 192 return -ENOMEM;
457d3f21 193
72246da4
FB
194 for (i = 0; i < num; i++) {
195 struct dwc3_event_buffer *evt;
196
197 evt = dwc3_alloc_one_event_buffer(dwc, length);
198 if (IS_ERR(evt)) {
199 dev_err(dwc->dev, "can't allocate event buffer\n");
200 return PTR_ERR(evt);
201 }
202 dwc->ev_buffs[i] = evt;
203 }
204
205 return 0;
206}
207
208/**
209 * dwc3_event_buffers_setup - setup our allocated event buffers
1d046793 210 * @dwc: pointer to our controller context structure
72246da4
FB
211 *
212 * Returns 0 on success otherwise negative errno.
213 */
7acd85e0 214static int dwc3_event_buffers_setup(struct dwc3 *dwc)
72246da4
FB
215{
216 struct dwc3_event_buffer *evt;
217 int n;
218
9f622b2a 219 for (n = 0; n < dwc->num_event_buffers; n++) {
72246da4
FB
220 evt = dwc->ev_buffs[n];
221 dev_dbg(dwc->dev, "Event buf %p dma %08llx length %d\n",
222 evt->buf, (unsigned long long) evt->dma,
223 evt->length);
224
7acd85e0
PZ
225 evt->lpos = 0;
226
72246da4
FB
227 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n),
228 lower_32_bits(evt->dma));
229 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n),
230 upper_32_bits(evt->dma));
231 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n),
68d6a01b 232 DWC3_GEVNTSIZ_SIZE(evt->length));
72246da4
FB
233 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
234 }
235
236 return 0;
237}
238
239static void dwc3_event_buffers_cleanup(struct dwc3 *dwc)
240{
241 struct dwc3_event_buffer *evt;
242 int n;
243
9f622b2a 244 for (n = 0; n < dwc->num_event_buffers; n++) {
72246da4 245 evt = dwc->ev_buffs[n];
7acd85e0
PZ
246
247 evt->lpos = 0;
248
72246da4
FB
249 dwc3_writel(dwc->regs, DWC3_GEVNTADRLO(n), 0);
250 dwc3_writel(dwc->regs, DWC3_GEVNTADRHI(n), 0);
68d6a01b
FB
251 dwc3_writel(dwc->regs, DWC3_GEVNTSIZ(n), DWC3_GEVNTSIZ_INTMASK
252 | DWC3_GEVNTSIZ_SIZE(0));
72246da4
FB
253 dwc3_writel(dwc->regs, DWC3_GEVNTCOUNT(n), 0);
254 }
255}
256
0ffcaf37
FB
257static int dwc3_alloc_scratch_buffers(struct dwc3 *dwc)
258{
259 if (!dwc->has_hibernation)
260 return 0;
261
262 if (!dwc->nr_scratch)
263 return 0;
264
265 dwc->scratchbuf = kmalloc_array(dwc->nr_scratch,
266 DWC3_SCRATCHBUF_SIZE, GFP_KERNEL);
267 if (!dwc->scratchbuf)
268 return -ENOMEM;
269
270 return 0;
271}
272
273static int dwc3_setup_scratch_buffers(struct dwc3 *dwc)
274{
275 dma_addr_t scratch_addr;
276 u32 param;
277 int ret;
278
279 if (!dwc->has_hibernation)
280 return 0;
281
282 if (!dwc->nr_scratch)
283 return 0;
284
285 /* should never fall here */
286 if (!WARN_ON(dwc->scratchbuf))
287 return 0;
288
289 scratch_addr = dma_map_single(dwc->dev, dwc->scratchbuf,
290 dwc->nr_scratch * DWC3_SCRATCHBUF_SIZE,
291 DMA_BIDIRECTIONAL);
292 if (dma_mapping_error(dwc->dev, scratch_addr)) {
293 dev_err(dwc->dev, "failed to map scratch buffer\n");
294 ret = -EFAULT;
295 goto err0;
296 }
297
298 dwc->scratch_addr = scratch_addr;
299
300 param = lower_32_bits(scratch_addr);
301
302 ret = dwc3_send_gadget_generic_command(dwc,
303 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_LO, param);
304 if (ret < 0)
305 goto err1;
306
307 param = upper_32_bits(scratch_addr);
308
309 ret = dwc3_send_gadget_generic_command(dwc,
310 DWC3_DGCMD_SET_SCRATCHPAD_ADDR_HI, param);
311 if (ret < 0)
312 goto err1;
313
314 return 0;
315
316err1:
317 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
318 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
319
320err0:
321 return ret;
322}
323
324static void dwc3_free_scratch_buffers(struct dwc3 *dwc)
325{
326 if (!dwc->has_hibernation)
327 return;
328
329 if (!dwc->nr_scratch)
330 return;
331
332 /* should never fall here */
333 if (!WARN_ON(dwc->scratchbuf))
334 return;
335
336 dma_unmap_single(dwc->dev, dwc->scratch_addr, dwc->nr_scratch *
337 DWC3_SCRATCHBUF_SIZE, DMA_BIDIRECTIONAL);
338 kfree(dwc->scratchbuf);
339}
340
789451f6
FB
341static void dwc3_core_num_eps(struct dwc3 *dwc)
342{
343 struct dwc3_hwparams *parms = &dwc->hwparams;
344
345 dwc->num_in_eps = DWC3_NUM_IN_EPS(parms);
346 dwc->num_out_eps = DWC3_NUM_EPS(parms) - dwc->num_in_eps;
347
348 dev_vdbg(dwc->dev, "found %d IN and %d OUT endpoints\n",
349 dwc->num_in_eps, dwc->num_out_eps);
350}
351
41ac7b3a 352static void dwc3_cache_hwparams(struct dwc3 *dwc)
26ceca97
FB
353{
354 struct dwc3_hwparams *parms = &dwc->hwparams;
355
356 parms->hwparams0 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS0);
357 parms->hwparams1 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS1);
358 parms->hwparams2 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS2);
359 parms->hwparams3 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS3);
360 parms->hwparams4 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS4);
361 parms->hwparams5 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS5);
362 parms->hwparams6 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS6);
363 parms->hwparams7 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS7);
364 parms->hwparams8 = dwc3_readl(dwc->regs, DWC3_GHWPARAMS8);
365}
366
b5a65c40
HR
367/**
368 * dwc3_phy_setup - Configure USB PHY Interface of DWC3 Core
369 * @dwc: Pointer to our controller context structure
370 */
371static void dwc3_phy_setup(struct dwc3 *dwc)
372{
373 u32 reg;
374
375 reg = dwc3_readl(dwc->regs, DWC3_GUSB3PIPECTL(0));
376
2164a476
HR
377 /*
378 * Above 1.94a, it is recommended to set DWC3_GUSB3PIPECTL_SUSPHY
379 * to '0' during coreConsultant configuration. So default value
380 * will be '0' when the core is reset. Application needs to set it
381 * to '1' after the core initialization is completed.
382 */
383 if (dwc->revision > DWC3_REVISION_194A)
384 reg |= DWC3_GUSB3PIPECTL_SUSPHY;
385
b5a65c40
HR
386 if (dwc->u2ss_inp3_quirk)
387 reg |= DWC3_GUSB3PIPECTL_U2SSINP3OK;
388
df31f5b3
HR
389 if (dwc->req_p1p2p3_quirk)
390 reg |= DWC3_GUSB3PIPECTL_REQP1P2P3;
391
a2a1d0f5
HR
392 if (dwc->del_p1p2p3_quirk)
393 reg |= DWC3_GUSB3PIPECTL_DEP1P2P3_EN;
394
41c06ffd
HR
395 if (dwc->del_phy_power_chg_quirk)
396 reg |= DWC3_GUSB3PIPECTL_DEPOCHANGE;
397
fb67afca
HR
398 if (dwc->lfps_filter_quirk)
399 reg |= DWC3_GUSB3PIPECTL_LFPSFILT;
400
14f4ac53
HR
401 if (dwc->rx_detect_poll_quirk)
402 reg |= DWC3_GUSB3PIPECTL_RX_DETOPOLL;
403
6b6a0c9a
HR
404 if (dwc->tx_de_emphasis_quirk)
405 reg |= DWC3_GUSB3PIPECTL_TX_DEEPH(dwc->tx_de_emphasis);
406
b5a65c40
HR
407 dwc3_writel(dwc->regs, DWC3_GUSB3PIPECTL(0), reg);
408
409 mdelay(100);
2164a476
HR
410
411 reg = dwc3_readl(dwc->regs, DWC3_GUSB2PHYCFG(0));
412
413 /*
414 * Above 1.94a, it is recommended to set DWC3_GUSB2PHYCFG_SUSPHY to
415 * '0' during coreConsultant configuration. So default value will
416 * be '0' when the core is reset. Application needs to set it to
417 * '1' after the core initialization is completed.
418 */
419 if (dwc->revision > DWC3_REVISION_194A)
420 reg |= DWC3_GUSB2PHYCFG_SUSPHY;
421
422 dwc3_writel(dwc->regs, DWC3_GUSB2PHYCFG(0), reg);
423
424 mdelay(100);
b5a65c40
HR
425}
426
72246da4
FB
427/**
428 * dwc3_core_init - Low-level initialization of DWC3 Core
429 * @dwc: Pointer to our controller context structure
430 *
431 * Returns 0 on success otherwise negative errno.
432 */
41ac7b3a 433static int dwc3_core_init(struct dwc3 *dwc)
72246da4
FB
434{
435 unsigned long timeout;
0ffcaf37 436 u32 hwparams4 = dwc->hwparams.hwparams4;
72246da4
FB
437 u32 reg;
438 int ret;
439
7650bd74
SAS
440 reg = dwc3_readl(dwc->regs, DWC3_GSNPSID);
441 /* This should read as U3 followed by revision number */
442 if ((reg & DWC3_GSNPSID_MASK) != 0x55330000) {
443 dev_err(dwc->dev, "this is not a DesignWare USB3 DRD Core\n");
444 ret = -ENODEV;
445 goto err0;
446 }
248b122b 447 dwc->revision = reg;
7650bd74 448
fa0ea13e
FB
449 /*
450 * Write Linux Version Code to our GUID register so it's easy to figure
451 * out which kernel version a bug was found.
452 */
453 dwc3_writel(dwc->regs, DWC3_GUID, LINUX_VERSION_CODE);
454
0e1e5c47
PZ
455 /* Handle USB2.0-only core configuration */
456 if (DWC3_GHWPARAMS3_SSPHY_IFC(dwc->hwparams.hwparams3) ==
457 DWC3_GHWPARAMS3_SSPHY_IFC_DIS) {
458 if (dwc->maximum_speed == USB_SPEED_SUPER)
459 dwc->maximum_speed = USB_SPEED_HIGH;
460 }
461
72246da4
FB
462 /* issue device SoftReset too */
463 timeout = jiffies + msecs_to_jiffies(500);
464 dwc3_writel(dwc->regs, DWC3_DCTL, DWC3_DCTL_CSFTRST);
465 do {
466 reg = dwc3_readl(dwc->regs, DWC3_DCTL);
467 if (!(reg & DWC3_DCTL_CSFTRST))
468 break;
469
470 if (time_after(jiffies, timeout)) {
471 dev_err(dwc->dev, "Reset Timed Out\n");
472 ret = -ETIMEDOUT;
473 goto err0;
474 }
475
476 cpu_relax();
477 } while (true);
478
57303488
KVA
479 ret = dwc3_core_soft_reset(dwc);
480 if (ret)
481 goto err0;
58a0f23f 482
4878a028 483 reg = dwc3_readl(dwc->regs, DWC3_GCTL);
3e87c42a 484 reg &= ~DWC3_GCTL_SCALEDOWN_MASK;
4878a028 485
164d7731 486 switch (DWC3_GHWPARAMS1_EN_PWROPT(dwc->hwparams.hwparams1)) {
4878a028 487 case DWC3_GHWPARAMS1_EN_PWROPT_CLK:
32a4a135
FB
488 /**
489 * WORKAROUND: DWC3 revisions between 2.10a and 2.50a have an
490 * issue which would cause xHCI compliance tests to fail.
491 *
492 * Because of that we cannot enable clock gating on such
493 * configurations.
494 *
495 * Refers to:
496 *
497 * STAR#9000588375: Clock Gating, SOF Issues when ref_clk-Based
498 * SOF/ITP Mode Used
499 */
500 if ((dwc->dr_mode == USB_DR_MODE_HOST ||
501 dwc->dr_mode == USB_DR_MODE_OTG) &&
502 (dwc->revision >= DWC3_REVISION_210A &&
503 dwc->revision <= DWC3_REVISION_250A))
504 reg |= DWC3_GCTL_DSBLCLKGTNG | DWC3_GCTL_SOFITPSYNC;
505 else
506 reg &= ~DWC3_GCTL_DSBLCLKGTNG;
4878a028 507 break;
0ffcaf37
FB
508 case DWC3_GHWPARAMS1_EN_PWROPT_HIB:
509 /* enable hibernation here */
510 dwc->nr_scratch = DWC3_GHWPARAMS4_HIBER_SCRATCHBUFS(hwparams4);
2eac3992
HR
511
512 /*
513 * REVISIT Enabling this bit so that host-mode hibernation
514 * will work. Device-mode hibernation is not yet implemented.
515 */
516 reg |= DWC3_GCTL_GBLHIBERNATIONEN;
0ffcaf37 517 break;
4878a028
SAS
518 default:
519 dev_dbg(dwc->dev, "No power optimization available\n");
520 }
521
946bd579
HR
522 /* check if current dwc3 is on simulation board */
523 if (dwc->hwparams.hwparams6 & DWC3_GHWPARAMS6_EN_FPGA) {
524 dev_dbg(dwc->dev, "it is on FPGA board\n");
525 dwc->is_fpga = true;
526 }
527
3b81221a
HR
528 WARN_ONCE(dwc->disable_scramble_quirk && !dwc->is_fpga,
529 "disable_scramble cannot be used on non-FPGA builds\n");
530
531 if (dwc->disable_scramble_quirk && dwc->is_fpga)
532 reg |= DWC3_GCTL_DISSCRAMBLE;
533 else
534 reg &= ~DWC3_GCTL_DISSCRAMBLE;
535
9a5b2f31
HR
536 if (dwc->u2exit_lfps_quirk)
537 reg |= DWC3_GCTL_U2EXIT_LFPS;
538
4878a028
SAS
539 /*
540 * WORKAROUND: DWC3 revisions <1.90a have a bug
1d046793 541 * where the device can fail to connect at SuperSpeed
4878a028 542 * and falls back to high-speed mode which causes
1d046793 543 * the device to enter a Connect/Disconnect loop
4878a028
SAS
544 */
545 if (dwc->revision < DWC3_REVISION_190A)
546 reg |= DWC3_GCTL_U2RSTECN;
547
789451f6
FB
548 dwc3_core_num_eps(dwc);
549
4878a028
SAS
550 dwc3_writel(dwc->regs, DWC3_GCTL, reg);
551
b5a65c40
HR
552 dwc3_phy_setup(dwc);
553
0ffcaf37
FB
554 ret = dwc3_alloc_scratch_buffers(dwc);
555 if (ret)
556 goto err1;
557
558 ret = dwc3_setup_scratch_buffers(dwc);
559 if (ret)
560 goto err2;
561
72246da4
FB
562 return 0;
563
0ffcaf37
FB
564err2:
565 dwc3_free_scratch_buffers(dwc);
566
567err1:
568 usb_phy_shutdown(dwc->usb2_phy);
569 usb_phy_shutdown(dwc->usb3_phy);
57303488
KVA
570 phy_exit(dwc->usb2_generic_phy);
571 phy_exit(dwc->usb3_generic_phy);
0ffcaf37 572
72246da4
FB
573err0:
574 return ret;
575}
576
577static void dwc3_core_exit(struct dwc3 *dwc)
578{
0ffcaf37 579 dwc3_free_scratch_buffers(dwc);
01b8daf7
VG
580 usb_phy_shutdown(dwc->usb2_phy);
581 usb_phy_shutdown(dwc->usb3_phy);
57303488
KVA
582 phy_exit(dwc->usb2_generic_phy);
583 phy_exit(dwc->usb3_generic_phy);
72246da4
FB
584}
585
3c9f94ac 586static int dwc3_core_get_phy(struct dwc3 *dwc)
72246da4 587{
3c9f94ac 588 struct device *dev = dwc->dev;
941ea361 589 struct device_node *node = dev->of_node;
3c9f94ac 590 int ret;
72246da4 591
5088b6f5
KVA
592 if (node) {
593 dwc->usb2_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 0);
594 dwc->usb3_phy = devm_usb_get_phy_by_phandle(dev, "usb-phy", 1);
bb674907
FB
595 } else {
596 dwc->usb2_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB2);
597 dwc->usb3_phy = devm_usb_get_phy(dev, USB_PHY_TYPE_USB3);
5088b6f5
KVA
598 }
599
d105e7f8
FB
600 if (IS_ERR(dwc->usb2_phy)) {
601 ret = PTR_ERR(dwc->usb2_phy);
122f06e6
KVA
602 if (ret == -ENXIO || ret == -ENODEV) {
603 dwc->usb2_phy = NULL;
604 } else if (ret == -EPROBE_DEFER) {
d105e7f8 605 return ret;
122f06e6
KVA
606 } else {
607 dev_err(dev, "no usb2 phy configured\n");
608 return ret;
609 }
51e1e7bc
FB
610 }
611
d105e7f8 612 if (IS_ERR(dwc->usb3_phy)) {
315955d7 613 ret = PTR_ERR(dwc->usb3_phy);
122f06e6
KVA
614 if (ret == -ENXIO || ret == -ENODEV) {
615 dwc->usb3_phy = NULL;
616 } else if (ret == -EPROBE_DEFER) {
d105e7f8 617 return ret;
122f06e6
KVA
618 } else {
619 dev_err(dev, "no usb3 phy configured\n");
620 return ret;
621 }
51e1e7bc
FB
622 }
623
57303488
KVA
624 dwc->usb2_generic_phy = devm_phy_get(dev, "usb2-phy");
625 if (IS_ERR(dwc->usb2_generic_phy)) {
626 ret = PTR_ERR(dwc->usb2_generic_phy);
627 if (ret == -ENOSYS || ret == -ENODEV) {
628 dwc->usb2_generic_phy = NULL;
629 } else if (ret == -EPROBE_DEFER) {
630 return ret;
631 } else {
632 dev_err(dev, "no usb2 phy configured\n");
633 return ret;
634 }
635 }
636
637 dwc->usb3_generic_phy = devm_phy_get(dev, "usb3-phy");
638 if (IS_ERR(dwc->usb3_generic_phy)) {
639 ret = PTR_ERR(dwc->usb3_generic_phy);
640 if (ret == -ENOSYS || ret == -ENODEV) {
641 dwc->usb3_generic_phy = NULL;
642 } else if (ret == -EPROBE_DEFER) {
643 return ret;
644 } else {
645 dev_err(dev, "no usb3 phy configured\n");
646 return ret;
647 }
648 }
649
3c9f94ac
FB
650 return 0;
651}
652
5f94adfe
FB
653static int dwc3_core_init_mode(struct dwc3 *dwc)
654{
655 struct device *dev = dwc->dev;
656 int ret;
657
658 switch (dwc->dr_mode) {
659 case USB_DR_MODE_PERIPHERAL:
660 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_DEVICE);
661 ret = dwc3_gadget_init(dwc);
662 if (ret) {
663 dev_err(dev, "failed to initialize gadget\n");
664 return ret;
665 }
666 break;
667 case USB_DR_MODE_HOST:
668 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_HOST);
669 ret = dwc3_host_init(dwc);
670 if (ret) {
671 dev_err(dev, "failed to initialize host\n");
672 return ret;
673 }
674 break;
675 case USB_DR_MODE_OTG:
676 dwc3_set_mode(dwc, DWC3_GCTL_PRTCAP_OTG);
677 ret = dwc3_host_init(dwc);
678 if (ret) {
679 dev_err(dev, "failed to initialize host\n");
680 return ret;
681 }
682
683 ret = dwc3_gadget_init(dwc);
684 if (ret) {
685 dev_err(dev, "failed to initialize gadget\n");
686 return ret;
687 }
688 break;
689 default:
690 dev_err(dev, "Unsupported mode of operation %d\n", dwc->dr_mode);
691 return -EINVAL;
692 }
693
694 return 0;
695}
696
697static void dwc3_core_exit_mode(struct dwc3 *dwc)
698{
699 switch (dwc->dr_mode) {
700 case USB_DR_MODE_PERIPHERAL:
701 dwc3_gadget_exit(dwc);
702 break;
703 case USB_DR_MODE_HOST:
704 dwc3_host_exit(dwc);
705 break;
706 case USB_DR_MODE_OTG:
707 dwc3_host_exit(dwc);
708 dwc3_gadget_exit(dwc);
709 break;
710 default:
711 /* do nothing */
712 break;
713 }
714}
715
3c9f94ac
FB
716#define DWC3_ALIGN_MASK (16 - 1)
717
718static int dwc3_probe(struct platform_device *pdev)
719{
720 struct device *dev = &pdev->dev;
721 struct dwc3_platform_data *pdata = dev_get_platdata(dev);
722 struct device_node *node = dev->of_node;
723 struct resource *res;
724 struct dwc3 *dwc;
80caf7d2 725 u8 lpm_nyet_threshold;
6b6a0c9a 726 u8 tx_de_emphasis;
3c9f94ac 727
b09e99ee 728 int ret;
3c9f94ac
FB
729
730 void __iomem *regs;
731 void *mem;
732
733 mem = devm_kzalloc(dev, sizeof(*dwc) + DWC3_ALIGN_MASK, GFP_KERNEL);
734d5a53 734 if (!mem)
3c9f94ac 735 return -ENOMEM;
734d5a53 736
3c9f94ac
FB
737 dwc = PTR_ALIGN(mem, DWC3_ALIGN_MASK + 1);
738 dwc->mem = mem;
739 dwc->dev = dev;
740
741 res = platform_get_resource(pdev, IORESOURCE_IRQ, 0);
742 if (!res) {
743 dev_err(dev, "missing IRQ\n");
744 return -ENODEV;
745 }
746 dwc->xhci_resources[1].start = res->start;
747 dwc->xhci_resources[1].end = res->end;
748 dwc->xhci_resources[1].flags = res->flags;
749 dwc->xhci_resources[1].name = res->name;
750
751 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
752 if (!res) {
753 dev_err(dev, "missing memory resource\n");
754 return -ENODEV;
755 }
756
f32a5e23
VG
757 dwc->xhci_resources[0].start = res->start;
758 dwc->xhci_resources[0].end = dwc->xhci_resources[0].start +
759 DWC3_XHCI_REGS_END;
760 dwc->xhci_resources[0].flags = res->flags;
761 dwc->xhci_resources[0].name = res->name;
762
763 res->start += DWC3_GLOBALS_REGS_START;
764
765 /*
766 * Request memory region but exclude xHCI regs,
767 * since it will be requested by the xhci-plat driver.
768 */
769 regs = devm_ioremap_resource(dev, res);
770 if (IS_ERR(regs))
771 return PTR_ERR(regs);
772
773 dwc->regs = regs;
774 dwc->regs_size = resource_size(res);
775 /*
776 * restore res->start back to its original value so that,
777 * in case the probe is deferred, we don't end up getting error in
778 * request the memory region the next time probe is called.
779 */
780 res->start -= DWC3_GLOBALS_REGS_START;
781
80caf7d2
HR
782 /* default to highest possible threshold */
783 lpm_nyet_threshold = 0xff;
784
6b6a0c9a
HR
785 /* default to -3.5dB de-emphasis */
786 tx_de_emphasis = 1;
787
3c9f94ac
FB
788 if (node) {
789 dwc->maximum_speed = of_usb_get_maximum_speed(node);
80caf7d2
HR
790 dwc->has_lpm_erratum = of_property_read_bool(node,
791 "snps,has-lpm-erratum");
792 of_property_read_u8(node, "snps,lpm-nyet-threshold",
793 &lpm_nyet_threshold);
3c9f94ac 794
80caf7d2
HR
795 dwc->needs_fifo_resize = of_property_read_bool(node,
796 "tx-fifo-resize");
3c9f94ac 797 dwc->dr_mode = of_usb_get_dr_mode(node);
3b81221a
HR
798
799 dwc->disable_scramble_quirk = of_property_read_bool(node,
800 "snps,disable_scramble_quirk");
9a5b2f31
HR
801 dwc->u2exit_lfps_quirk = of_property_read_bool(node,
802 "snps,u2exit_lfps_quirk");
b5a65c40
HR
803 dwc->u2ss_inp3_quirk = of_property_read_bool(node,
804 "snps,u2ss_inp3_quirk");
df31f5b3
HR
805 dwc->req_p1p2p3_quirk = of_property_read_bool(node,
806 "snps,req_p1p2p3_quirk");
a2a1d0f5
HR
807 dwc->del_p1p2p3_quirk = of_property_read_bool(node,
808 "snps,del_p1p2p3_quirk");
41c06ffd
HR
809 dwc->del_phy_power_chg_quirk = of_property_read_bool(node,
810 "snps,del_phy_power_chg_quirk");
fb67afca
HR
811 dwc->lfps_filter_quirk = of_property_read_bool(node,
812 "snps,lfps_filter_quirk");
14f4ac53
HR
813 dwc->rx_detect_poll_quirk = of_property_read_bool(node,
814 "snps,rx_detect_poll_quirk");
6b6a0c9a
HR
815
816 dwc->tx_de_emphasis_quirk = of_property_read_bool(node,
817 "snps,tx_de_emphasis_quirk");
818 of_property_read_u8(node, "snps,tx_de_emphasis",
819 &tx_de_emphasis);
3c9f94ac
FB
820 } else if (pdata) {
821 dwc->maximum_speed = pdata->maximum_speed;
80caf7d2
HR
822 dwc->has_lpm_erratum = pdata->has_lpm_erratum;
823 if (pdata->lpm_nyet_threshold)
824 lpm_nyet_threshold = pdata->lpm_nyet_threshold;
3c9f94ac
FB
825
826 dwc->needs_fifo_resize = pdata->tx_fifo_resize;
827 dwc->dr_mode = pdata->dr_mode;
3b81221a
HR
828
829 dwc->disable_scramble_quirk = pdata->disable_scramble_quirk;
9a5b2f31 830 dwc->u2exit_lfps_quirk = pdata->u2exit_lfps_quirk;
b5a65c40 831 dwc->u2ss_inp3_quirk = pdata->u2ss_inp3_quirk;
df31f5b3 832 dwc->req_p1p2p3_quirk = pdata->req_p1p2p3_quirk;
a2a1d0f5 833 dwc->del_p1p2p3_quirk = pdata->del_p1p2p3_quirk;
41c06ffd 834 dwc->del_phy_power_chg_quirk = pdata->del_phy_power_chg_quirk;
fb67afca 835 dwc->lfps_filter_quirk = pdata->lfps_filter_quirk;
14f4ac53 836 dwc->rx_detect_poll_quirk = pdata->rx_detect_poll_quirk;
6b6a0c9a
HR
837
838 dwc->tx_de_emphasis_quirk = pdata->tx_de_emphasis_quirk;
839 if (pdata->tx_de_emphasis)
840 tx_de_emphasis = pdata->tx_de_emphasis;
3c9f94ac
FB
841 }
842
843 /* default to superspeed if no maximum_speed passed */
844 if (dwc->maximum_speed == USB_SPEED_UNKNOWN)
845 dwc->maximum_speed = USB_SPEED_SUPER;
846
80caf7d2 847 dwc->lpm_nyet_threshold = lpm_nyet_threshold;
6b6a0c9a 848 dwc->tx_de_emphasis = tx_de_emphasis;
80caf7d2 849
3c9f94ac
FB
850 ret = dwc3_core_get_phy(dwc);
851 if (ret)
852 return ret;
853
72246da4
FB
854 spin_lock_init(&dwc->lock);
855 platform_set_drvdata(pdev, dwc);
856
19bacdc9
HK
857 if (!dev->dma_mask) {
858 dev->dma_mask = dev->parent->dma_mask;
859 dev->dma_parms = dev->parent->dma_parms;
860 dma_set_coherent_mask(dev, dev->parent->coherent_dma_mask);
861 }
ddff14f1 862
802ca850
CP
863 pm_runtime_enable(dev);
864 pm_runtime_get_sync(dev);
865 pm_runtime_forbid(dev);
72246da4 866
4fd24483
KVA
867 dwc3_cache_hwparams(dwc);
868
3921426b
FB
869 ret = dwc3_alloc_event_buffers(dwc, DWC3_EVENT_BUFFERS_SIZE);
870 if (ret) {
871 dev_err(dwc->dev, "failed to allocate event buffers\n");
872 ret = -ENOMEM;
873 goto err0;
874 }
875
32a4a135
FB
876 if (IS_ENABLED(CONFIG_USB_DWC3_HOST))
877 dwc->dr_mode = USB_DR_MODE_HOST;
878 else if (IS_ENABLED(CONFIG_USB_DWC3_GADGET))
879 dwc->dr_mode = USB_DR_MODE_PERIPHERAL;
880
881 if (dwc->dr_mode == USB_DR_MODE_UNKNOWN)
882 dwc->dr_mode = USB_DR_MODE_OTG;
883
72246da4
FB
884 ret = dwc3_core_init(dwc);
885 if (ret) {
802ca850 886 dev_err(dev, "failed to initialize core\n");
3921426b 887 goto err0;
72246da4
FB
888 }
889
3088f108
KVA
890 usb_phy_set_suspend(dwc->usb2_phy, 0);
891 usb_phy_set_suspend(dwc->usb3_phy, 0);
57303488
KVA
892 ret = phy_power_on(dwc->usb2_generic_phy);
893 if (ret < 0)
894 goto err1;
895
896 ret = phy_power_on(dwc->usb3_generic_phy);
897 if (ret < 0)
898 goto err_usb2phy_power;
3088f108 899
f122d33e
FB
900 ret = dwc3_event_buffers_setup(dwc);
901 if (ret) {
902 dev_err(dwc->dev, "failed to setup event buffers\n");
57303488 903 goto err_usb3phy_power;
f122d33e
FB
904 }
905
5f94adfe
FB
906 ret = dwc3_core_init_mode(dwc);
907 if (ret)
f122d33e 908 goto err2;
72246da4
FB
909
910 ret = dwc3_debugfs_init(dwc);
911 if (ret) {
802ca850 912 dev_err(dev, "failed to initialize debugfs\n");
f122d33e 913 goto err3;
72246da4
FB
914 }
915
802ca850 916 pm_runtime_allow(dev);
72246da4
FB
917
918 return 0;
919
f122d33e 920err3:
5f94adfe 921 dwc3_core_exit_mode(dwc);
72246da4 922
f122d33e
FB
923err2:
924 dwc3_event_buffers_cleanup(dwc);
925
57303488
KVA
926err_usb3phy_power:
927 phy_power_off(dwc->usb3_generic_phy);
928
929err_usb2phy_power:
930 phy_power_off(dwc->usb2_generic_phy);
931
72246da4 932err1:
501fae51
KVA
933 usb_phy_set_suspend(dwc->usb2_phy, 1);
934 usb_phy_set_suspend(dwc->usb3_phy, 1);
802ca850 935 dwc3_core_exit(dwc);
72246da4 936
3921426b
FB
937err0:
938 dwc3_free_event_buffers(dwc);
939
72246da4
FB
940 return ret;
941}
942
fb4e98ab 943static int dwc3_remove(struct platform_device *pdev)
72246da4 944{
72246da4 945 struct dwc3 *dwc = platform_get_drvdata(pdev);
72246da4 946
dc99f16f
FB
947 dwc3_debugfs_exit(dwc);
948 dwc3_core_exit_mode(dwc);
949 dwc3_event_buffers_cleanup(dwc);
950 dwc3_free_event_buffers(dwc);
951
8ba007a9
KVA
952 usb_phy_set_suspend(dwc->usb2_phy, 1);
953 usb_phy_set_suspend(dwc->usb3_phy, 1);
57303488
KVA
954 phy_power_off(dwc->usb2_generic_phy);
955 phy_power_off(dwc->usb3_generic_phy);
8ba007a9 956
72246da4 957 dwc3_core_exit(dwc);
72246da4 958
16b972a5 959 pm_runtime_put_sync(&pdev->dev);
72246da4
FB
960 pm_runtime_disable(&pdev->dev);
961
72246da4
FB
962 return 0;
963}
964
19fda7cd 965#ifdef CONFIG_PM_SLEEP
7415f17c
FB
966static int dwc3_suspend(struct device *dev)
967{
968 struct dwc3 *dwc = dev_get_drvdata(dev);
969 unsigned long flags;
970
971 spin_lock_irqsave(&dwc->lock, flags);
972
a45c82b8
RK
973 switch (dwc->dr_mode) {
974 case USB_DR_MODE_PERIPHERAL:
975 case USB_DR_MODE_OTG:
7415f17c
FB
976 dwc3_gadget_suspend(dwc);
977 /* FALLTHROUGH */
a45c82b8 978 case USB_DR_MODE_HOST:
7415f17c 979 default:
0b0231aa 980 dwc3_event_buffers_cleanup(dwc);
7415f17c
FB
981 break;
982 }
983
984 dwc->gctl = dwc3_readl(dwc->regs, DWC3_GCTL);
985 spin_unlock_irqrestore(&dwc->lock, flags);
986
987 usb_phy_shutdown(dwc->usb3_phy);
988 usb_phy_shutdown(dwc->usb2_phy);
57303488
KVA
989 phy_exit(dwc->usb2_generic_phy);
990 phy_exit(dwc->usb3_generic_phy);
7415f17c
FB
991
992 return 0;
993}
994
995static int dwc3_resume(struct device *dev)
996{
997 struct dwc3 *dwc = dev_get_drvdata(dev);
998 unsigned long flags;
57303488 999 int ret;
7415f17c
FB
1000
1001 usb_phy_init(dwc->usb3_phy);
1002 usb_phy_init(dwc->usb2_phy);
57303488
KVA
1003 ret = phy_init(dwc->usb2_generic_phy);
1004 if (ret < 0)
1005 return ret;
1006
1007 ret = phy_init(dwc->usb3_generic_phy);
1008 if (ret < 0)
1009 goto err_usb2phy_init;
7415f17c
FB
1010
1011 spin_lock_irqsave(&dwc->lock, flags);
1012
0b0231aa 1013 dwc3_event_buffers_setup(dwc);
7415f17c
FB
1014 dwc3_writel(dwc->regs, DWC3_GCTL, dwc->gctl);
1015
a45c82b8
RK
1016 switch (dwc->dr_mode) {
1017 case USB_DR_MODE_PERIPHERAL:
1018 case USB_DR_MODE_OTG:
7415f17c
FB
1019 dwc3_gadget_resume(dwc);
1020 /* FALLTHROUGH */
a45c82b8 1021 case USB_DR_MODE_HOST:
7415f17c
FB
1022 default:
1023 /* do nothing */
1024 break;
1025 }
1026
1027 spin_unlock_irqrestore(&dwc->lock, flags);
1028
1029 pm_runtime_disable(dev);
1030 pm_runtime_set_active(dev);
1031 pm_runtime_enable(dev);
1032
1033 return 0;
57303488
KVA
1034
1035err_usb2phy_init:
1036 phy_exit(dwc->usb2_generic_phy);
1037
1038 return ret;
7415f17c
FB
1039}
1040
1041static const struct dev_pm_ops dwc3_dev_pm_ops = {
7415f17c
FB
1042 SET_SYSTEM_SLEEP_PM_OPS(dwc3_suspend, dwc3_resume)
1043};
1044
1045#define DWC3_PM_OPS &(dwc3_dev_pm_ops)
1046#else
1047#define DWC3_PM_OPS NULL
1048#endif
1049
5088b6f5
KVA
1050#ifdef CONFIG_OF
1051static const struct of_device_id of_dwc3_match[] = {
22a5aa17
FB
1052 {
1053 .compatible = "snps,dwc3"
1054 },
5088b6f5
KVA
1055 {
1056 .compatible = "synopsys,dwc3"
1057 },
1058 { },
1059};
1060MODULE_DEVICE_TABLE(of, of_dwc3_match);
1061#endif
1062
404905a6
HK
1063#ifdef CONFIG_ACPI
1064
1065#define ACPI_ID_INTEL_BSW "808622B7"
1066
1067static const struct acpi_device_id dwc3_acpi_match[] = {
1068 { ACPI_ID_INTEL_BSW, 0 },
1069 { },
1070};
1071MODULE_DEVICE_TABLE(acpi, dwc3_acpi_match);
1072#endif
1073
72246da4
FB
1074static struct platform_driver dwc3_driver = {
1075 .probe = dwc3_probe,
7690417d 1076 .remove = dwc3_remove,
72246da4
FB
1077 .driver = {
1078 .name = "dwc3",
5088b6f5 1079 .of_match_table = of_match_ptr(of_dwc3_match),
404905a6 1080 .acpi_match_table = ACPI_PTR(dwc3_acpi_match),
7415f17c 1081 .pm = DWC3_PM_OPS,
72246da4 1082 },
72246da4
FB
1083};
1084
b1116dcc
TK
1085module_platform_driver(dwc3_driver);
1086
7ae4fc4d 1087MODULE_ALIAS("platform:dwc3");
72246da4 1088MODULE_AUTHOR("Felipe Balbi <balbi@ti.com>");
5945f789 1089MODULE_LICENSE("GPL v2");
72246da4 1090MODULE_DESCRIPTION("DesignWare USB3 DRD Controller Driver");