Commit | Line | Data |
---|---|---|
5fd54ace | 1 | // SPDX-License-Identifier: GPL-2.0 |
6fb914d7 | 2 | /* |
dfbc6fa3 AT |
3 | * Copyright (c) 2011 Samsung Electronics Co., Ltd. |
4 | * http://www.samsung.com | |
5b7d70c6 BD |
5 | * |
6 | * Copyright 2008 Openmoko, Inc. | |
7 | * Copyright 2008 Simtec Electronics | |
8 | * Ben Dooks <ben@simtec.co.uk> | |
9 | * http://armlinux.simtec.co.uk/ | |
10 | * | |
11 | * S3C USB2.0 High-speed / OtG driver | |
8b9bc460 | 12 | */ |
5b7d70c6 BD |
13 | |
14 | #include <linux/kernel.h> | |
15 | #include <linux/module.h> | |
16 | #include <linux/spinlock.h> | |
17 | #include <linux/interrupt.h> | |
18 | #include <linux/platform_device.h> | |
19 | #include <linux/dma-mapping.h> | |
7ad8096e | 20 | #include <linux/mutex.h> |
5b7d70c6 BD |
21 | #include <linux/seq_file.h> |
22 | #include <linux/delay.h> | |
23 | #include <linux/io.h> | |
5a0e3ad6 | 24 | #include <linux/slab.h> |
5b7d70c6 BD |
25 | |
26 | #include <linux/usb/ch9.h> | |
27 | #include <linux/usb/gadget.h> | |
b2e587db | 28 | #include <linux/usb/phy.h> |
b4c53b4a MH |
29 | #include <linux/usb/composite.h> |
30 | ||
5b7d70c6 | 31 | |
f7c0b143 | 32 | #include "core.h" |
941fcce4 | 33 | #include "hw.h" |
5b7d70c6 BD |
34 | |
35 | /* conversion functions */ | |
1f91b4cc | 36 | static inline struct dwc2_hsotg_req *our_req(struct usb_request *req) |
5b7d70c6 | 37 | { |
1f91b4cc | 38 | return container_of(req, struct dwc2_hsotg_req, req); |
5b7d70c6 BD |
39 | } |
40 | ||
1f91b4cc | 41 | static inline struct dwc2_hsotg_ep *our_ep(struct usb_ep *ep) |
5b7d70c6 | 42 | { |
1f91b4cc | 43 | return container_of(ep, struct dwc2_hsotg_ep, ep); |
5b7d70c6 BD |
44 | } |
45 | ||
941fcce4 | 46 | static inline struct dwc2_hsotg *to_hsotg(struct usb_gadget *gadget) |
5b7d70c6 | 47 | { |
941fcce4 | 48 | return container_of(gadget, struct dwc2_hsotg, gadget); |
5b7d70c6 BD |
49 | } |
50 | ||
f25c42b8 | 51 | static inline void dwc2_set_bit(struct dwc2_hsotg *hsotg, u32 offset, u32 val) |
5b7d70c6 | 52 | { |
f25c42b8 | 53 | dwc2_writel(hsotg, dwc2_readl(hsotg, offset) | val, offset); |
5b7d70c6 BD |
54 | } |
55 | ||
f25c42b8 | 56 | static inline void dwc2_clear_bit(struct dwc2_hsotg *hsotg, u32 offset, u32 val) |
5b7d70c6 | 57 | { |
f25c42b8 | 58 | dwc2_writel(hsotg, dwc2_readl(hsotg, offset) & ~val, offset); |
5b7d70c6 BD |
59 | } |
60 | ||
1f91b4cc | 61 | static inline struct dwc2_hsotg_ep *index_to_ep(struct dwc2_hsotg *hsotg, |
c6f5c050 MYK |
62 | u32 ep_index, u32 dir_in) |
63 | { | |
64 | if (dir_in) | |
65 | return hsotg->eps_in[ep_index]; | |
66 | else | |
67 | return hsotg->eps_out[ep_index]; | |
68 | } | |
69 | ||
997f4f81 | 70 | /* forward declaration of functions */ |
1f91b4cc | 71 | static void dwc2_hsotg_dump(struct dwc2_hsotg *hsotg); |
5b7d70c6 BD |
72 | |
73 | /** | |
74 | * using_dma - return the DMA status of the driver. | |
75 | * @hsotg: The driver state. | |
76 | * | |
77 | * Return true if we're using DMA. | |
78 | * | |
79 | * Currently, we have the DMA support code worked into everywhere | |
80 | * that needs it, but the AMBA DMA implementation in the hardware can | |
81 | * only DMA from 32bit aligned addresses. This means that gadgets such | |
82 | * as the CDC Ethernet cannot work as they often pass packets which are | |
83 | * not 32bit aligned. | |
84 | * | |
85 | * Unfortunately the choice to use DMA or not is global to the controller | |
86 | * and seems to be only settable when the controller is being put through | |
87 | * a core reset. This means we either need to fix the gadgets to take | |
88 | * account of DMA alignment, or add bounce buffers (yuerk). | |
89 | * | |
edd74be8 | 90 | * g_using_dma is set depending on dts flag. |
5b7d70c6 | 91 | */ |
941fcce4 | 92 | static inline bool using_dma(struct dwc2_hsotg *hsotg) |
5b7d70c6 | 93 | { |
05ee799f | 94 | return hsotg->params.g_dma; |
5b7d70c6 BD |
95 | } |
96 | ||
dec4b556 VA |
97 | /* |
98 | * using_desc_dma - return the descriptor DMA status of the driver. | |
99 | * @hsotg: The driver state. | |
100 | * | |
101 | * Return true if we're using descriptor DMA. | |
102 | */ | |
103 | static inline bool using_desc_dma(struct dwc2_hsotg *hsotg) | |
104 | { | |
105 | return hsotg->params.g_dma_desc; | |
106 | } | |
107 | ||
92d1635d VM |
108 | /** |
109 | * dwc2_gadget_incr_frame_num - Increments the targeted frame number. | |
110 | * @hs_ep: The endpoint | |
92d1635d VM |
111 | * |
112 | * This function will also check if the frame number overruns DSTS_SOFFN_LIMIT. | |
113 | * If an overrun occurs it will wrap the value and set the frame_overrun flag. | |
114 | */ | |
115 | static inline void dwc2_gadget_incr_frame_num(struct dwc2_hsotg_ep *hs_ep) | |
116 | { | |
91bb163e MH |
117 | struct dwc2_hsotg *hsotg = hs_ep->parent; |
118 | u16 limit = DSTS_SOFFN_LIMIT; | |
119 | ||
120 | if (hsotg->gadget.speed != USB_SPEED_HIGH) | |
121 | limit >>= 3; | |
122 | ||
92d1635d | 123 | hs_ep->target_frame += hs_ep->interval; |
91bb163e | 124 | if (hs_ep->target_frame > limit) { |
c1d5df69 | 125 | hs_ep->frame_overrun = true; |
91bb163e | 126 | hs_ep->target_frame &= limit; |
92d1635d | 127 | } else { |
c1d5df69 | 128 | hs_ep->frame_overrun = false; |
92d1635d VM |
129 | } |
130 | } | |
131 | ||
9d630b9c GT |
132 | /** |
133 | * dwc2_gadget_dec_frame_num_by_one - Decrements the targeted frame number | |
134 | * by one. | |
135 | * @hs_ep: The endpoint. | |
136 | * | |
137 | * This function used in service interval based scheduling flow to calculate | |
138 | * descriptor frame number filed value. For service interval mode frame | |
139 | * number in descriptor should point to last (u)frame in the interval. | |
140 | * | |
141 | */ | |
142 | static inline void dwc2_gadget_dec_frame_num_by_one(struct dwc2_hsotg_ep *hs_ep) | |
143 | { | |
91bb163e MH |
144 | struct dwc2_hsotg *hsotg = hs_ep->parent; |
145 | u16 limit = DSTS_SOFFN_LIMIT; | |
146 | ||
147 | if (hsotg->gadget.speed != USB_SPEED_HIGH) | |
148 | limit >>= 3; | |
149 | ||
9d630b9c GT |
150 | if (hs_ep->target_frame) |
151 | hs_ep->target_frame -= 1; | |
152 | else | |
91bb163e | 153 | hs_ep->target_frame = limit; |
9d630b9c GT |
154 | } |
155 | ||
5b7d70c6 | 156 | /** |
1f91b4cc | 157 | * dwc2_hsotg_en_gsint - enable one or more of the general interrupt |
5b7d70c6 BD |
158 | * @hsotg: The device state |
159 | * @ints: A bitmask of the interrupts to enable | |
160 | */ | |
1f91b4cc | 161 | static void dwc2_hsotg_en_gsint(struct dwc2_hsotg *hsotg, u32 ints) |
5b7d70c6 | 162 | { |
f25c42b8 | 163 | u32 gsintmsk = dwc2_readl(hsotg, GINTMSK); |
5b7d70c6 BD |
164 | u32 new_gsintmsk; |
165 | ||
166 | new_gsintmsk = gsintmsk | ints; | |
167 | ||
168 | if (new_gsintmsk != gsintmsk) { | |
169 | dev_dbg(hsotg->dev, "gsintmsk now 0x%08x\n", new_gsintmsk); | |
f25c42b8 | 170 | dwc2_writel(hsotg, new_gsintmsk, GINTMSK); |
5b7d70c6 BD |
171 | } |
172 | } | |
173 | ||
174 | /** | |
1f91b4cc | 175 | * dwc2_hsotg_disable_gsint - disable one or more of the general interrupt |
5b7d70c6 BD |
176 | * @hsotg: The device state |
177 | * @ints: A bitmask of the interrupts to enable | |
178 | */ | |
1f91b4cc | 179 | static void dwc2_hsotg_disable_gsint(struct dwc2_hsotg *hsotg, u32 ints) |
5b7d70c6 | 180 | { |
f25c42b8 | 181 | u32 gsintmsk = dwc2_readl(hsotg, GINTMSK); |
5b7d70c6 BD |
182 | u32 new_gsintmsk; |
183 | ||
184 | new_gsintmsk = gsintmsk & ~ints; | |
185 | ||
186 | if (new_gsintmsk != gsintmsk) | |
f25c42b8 | 187 | dwc2_writel(hsotg, new_gsintmsk, GINTMSK); |
5b7d70c6 BD |
188 | } |
189 | ||
190 | /** | |
1f91b4cc | 191 | * dwc2_hsotg_ctrl_epint - enable/disable an endpoint irq |
5b7d70c6 BD |
192 | * @hsotg: The device state |
193 | * @ep: The endpoint index | |
194 | * @dir_in: True if direction is in. | |
195 | * @en: The enable value, true to enable | |
196 | * | |
197 | * Set or clear the mask for an individual endpoint's interrupt | |
198 | * request. | |
199 | */ | |
1f91b4cc | 200 | static void dwc2_hsotg_ctrl_epint(struct dwc2_hsotg *hsotg, |
9da51974 | 201 | unsigned int ep, unsigned int dir_in, |
5b7d70c6 BD |
202 | unsigned int en) |
203 | { | |
204 | unsigned long flags; | |
205 | u32 bit = 1 << ep; | |
206 | u32 daint; | |
207 | ||
208 | if (!dir_in) | |
209 | bit <<= 16; | |
210 | ||
211 | local_irq_save(flags); | |
f25c42b8 | 212 | daint = dwc2_readl(hsotg, DAINTMSK); |
5b7d70c6 BD |
213 | if (en) |
214 | daint |= bit; | |
215 | else | |
216 | daint &= ~bit; | |
f25c42b8 | 217 | dwc2_writel(hsotg, daint, DAINTMSK); |
5b7d70c6 BD |
218 | local_irq_restore(flags); |
219 | } | |
220 | ||
c138ecfa SA |
221 | /** |
222 | * dwc2_hsotg_tx_fifo_count - return count of TX FIFOs in device mode | |
6fb914d7 GT |
223 | * |
224 | * @hsotg: Programming view of the DWC_otg controller | |
c138ecfa SA |
225 | */ |
226 | int dwc2_hsotg_tx_fifo_count(struct dwc2_hsotg *hsotg) | |
227 | { | |
228 | if (hsotg->hw_params.en_multiple_tx_fifo) | |
229 | /* In dedicated FIFO mode we need count of IN EPs */ | |
9273083a | 230 | return hsotg->hw_params.num_dev_in_eps; |
c138ecfa SA |
231 | else |
232 | /* In shared FIFO mode we need count of Periodic IN EPs */ | |
233 | return hsotg->hw_params.num_dev_perio_in_ep; | |
234 | } | |
235 | ||
c138ecfa SA |
236 | /** |
237 | * dwc2_hsotg_tx_fifo_total_depth - return total FIFO depth available for | |
238 | * device mode TX FIFOs | |
6fb914d7 GT |
239 | * |
240 | * @hsotg: Programming view of the DWC_otg controller | |
c138ecfa SA |
241 | */ |
242 | int dwc2_hsotg_tx_fifo_total_depth(struct dwc2_hsotg *hsotg) | |
243 | { | |
c138ecfa SA |
244 | int addr; |
245 | int tx_addr_max; | |
246 | u32 np_tx_fifo_size; | |
247 | ||
248 | np_tx_fifo_size = min_t(u32, hsotg->hw_params.dev_nperio_tx_fifo_size, | |
249 | hsotg->params.g_np_tx_fifo_size); | |
250 | ||
251 | /* Get Endpoint Info Control block size in DWORDs. */ | |
9273083a | 252 | tx_addr_max = hsotg->hw_params.total_fifo_size; |
c138ecfa SA |
253 | |
254 | addr = hsotg->params.g_rx_fifo_size + np_tx_fifo_size; | |
255 | if (tx_addr_max <= addr) | |
256 | return 0; | |
257 | ||
258 | return tx_addr_max - addr; | |
259 | } | |
260 | ||
187c5298 GT |
261 | /** |
262 | * dwc2_gadget_wkup_alert_handler - Handler for WKUP_ALERT interrupt | |
263 | * | |
264 | * @hsotg: Programming view of the DWC_otg controller | |
265 | * | |
266 | */ | |
267 | static void dwc2_gadget_wkup_alert_handler(struct dwc2_hsotg *hsotg) | |
268 | { | |
269 | u32 gintsts2; | |
270 | u32 gintmsk2; | |
271 | ||
272 | gintsts2 = dwc2_readl(hsotg, GINTSTS2); | |
273 | gintmsk2 = dwc2_readl(hsotg, GINTMSK2); | |
9607f3cd | 274 | gintsts2 &= gintmsk2; |
187c5298 GT |
275 | |
276 | if (gintsts2 & GINTSTS2_WKUP_ALERT_INT) { | |
277 | dev_dbg(hsotg->dev, "%s: Wkup_Alert_Int\n", __func__); | |
87b6d2c5 | 278 | dwc2_set_bit(hsotg, GINTSTS2, GINTSTS2_WKUP_ALERT_INT); |
d64bc8ee | 279 | dwc2_set_bit(hsotg, DCTL, DCTL_RMTWKUPSIG); |
187c5298 GT |
280 | } |
281 | } | |
282 | ||
c138ecfa SA |
283 | /** |
284 | * dwc2_hsotg_tx_fifo_average_depth - returns average depth of device mode | |
285 | * TX FIFOs | |
6fb914d7 GT |
286 | * |
287 | * @hsotg: Programming view of the DWC_otg controller | |
c138ecfa SA |
288 | */ |
289 | int dwc2_hsotg_tx_fifo_average_depth(struct dwc2_hsotg *hsotg) | |
290 | { | |
291 | int tx_fifo_count; | |
292 | int tx_fifo_depth; | |
293 | ||
294 | tx_fifo_depth = dwc2_hsotg_tx_fifo_total_depth(hsotg); | |
295 | ||
296 | tx_fifo_count = dwc2_hsotg_tx_fifo_count(hsotg); | |
297 | ||
298 | if (!tx_fifo_count) | |
299 | return tx_fifo_depth; | |
300 | else | |
301 | return tx_fifo_depth / tx_fifo_count; | |
302 | } | |
303 | ||
5b7d70c6 | 304 | /** |
1f91b4cc | 305 | * dwc2_hsotg_init_fifo - initialise non-periodic FIFOs |
5b7d70c6 BD |
306 | * @hsotg: The device instance. |
307 | */ | |
1f91b4cc | 308 | static void dwc2_hsotg_init_fifo(struct dwc2_hsotg *hsotg) |
5b7d70c6 | 309 | { |
2317eacd | 310 | unsigned int ep; |
0f002d20 | 311 | unsigned int addr; |
1703a6d3 | 312 | int timeout; |
79d6b8c5 | 313 | |
0f002d20 | 314 | u32 val; |
05ee799f | 315 | u32 *txfsz = hsotg->params.g_tx_fifo_size; |
0f002d20 | 316 | |
7fcbc95c GH |
317 | /* Reset fifo map if not correctly cleared during previous session */ |
318 | WARN_ON(hsotg->fifo_map); | |
319 | hsotg->fifo_map = 0; | |
320 | ||
0a176279 | 321 | /* set RX/NPTX FIFO sizes */ |
f25c42b8 GS |
322 | dwc2_writel(hsotg, hsotg->params.g_rx_fifo_size, GRXFSIZ); |
323 | dwc2_writel(hsotg, (hsotg->params.g_rx_fifo_size << | |
324 | FIFOSIZE_STARTADDR_SHIFT) | | |
05ee799f | 325 | (hsotg->params.g_np_tx_fifo_size << FIFOSIZE_DEPTH_SHIFT), |
f25c42b8 | 326 | GNPTXFSIZ); |
0f002d20 | 327 | |
8b9bc460 LM |
328 | /* |
329 | * arange all the rest of the TX FIFOs, as some versions of this | |
0f002d20 BD |
330 | * block have overlapping default addresses. This also ensures |
331 | * that if the settings have been changed, then they are set to | |
8b9bc460 LM |
332 | * known values. |
333 | */ | |
0f002d20 BD |
334 | |
335 | /* start at the end of the GNPTXFSIZ, rounded up */ | |
05ee799f | 336 | addr = hsotg->params.g_rx_fifo_size + hsotg->params.g_np_tx_fifo_size; |
0f002d20 | 337 | |
8b9bc460 | 338 | /* |
0a176279 | 339 | * Configure fifos sizes from provided configuration and assign |
b203d0a2 RB |
340 | * them to endpoints dynamically according to maxpacket size value of |
341 | * given endpoint. | |
8b9bc460 | 342 | */ |
2317eacd | 343 | for (ep = 1; ep < MAX_EPS_CHANNELS; ep++) { |
05ee799f | 344 | if (!txfsz[ep]) |
3fa95385 JY |
345 | continue; |
346 | val = addr; | |
05ee799f JY |
347 | val |= txfsz[ep] << FIFOSIZE_DEPTH_SHIFT; |
348 | WARN_ONCE(addr + txfsz[ep] > hsotg->fifo_mem, | |
3fa95385 | 349 | "insufficient fifo memory"); |
05ee799f | 350 | addr += txfsz[ep]; |
0f002d20 | 351 | |
f25c42b8 GS |
352 | dwc2_writel(hsotg, val, DPTXFSIZN(ep)); |
353 | val = dwc2_readl(hsotg, DPTXFSIZN(ep)); | |
0f002d20 | 354 | } |
1703a6d3 | 355 | |
f25c42b8 | 356 | dwc2_writel(hsotg, hsotg->hw_params.total_fifo_size | |
f87c842f | 357 | addr << GDFIFOCFG_EPINFOBASE_SHIFT, |
f25c42b8 | 358 | GDFIFOCFG); |
8b9bc460 LM |
359 | /* |
360 | * according to p428 of the design guide, we need to ensure that | |
361 | * all fifos are flushed before continuing | |
362 | */ | |
1703a6d3 | 363 | |
f25c42b8 GS |
364 | dwc2_writel(hsotg, GRSTCTL_TXFNUM(0x10) | GRSTCTL_TXFFLSH | |
365 | GRSTCTL_RXFFLSH, GRSTCTL); | |
1703a6d3 BD |
366 | |
367 | /* wait until the fifos are both flushed */ | |
368 | timeout = 100; | |
369 | while (1) { | |
f25c42b8 | 370 | val = dwc2_readl(hsotg, GRSTCTL); |
1703a6d3 | 371 | |
47a1685f | 372 | if ((val & (GRSTCTL_TXFFLSH | GRSTCTL_RXFFLSH)) == 0) |
1703a6d3 BD |
373 | break; |
374 | ||
375 | if (--timeout == 0) { | |
376 | dev_err(hsotg->dev, | |
377 | "%s: timeout flushing fifos (GRSTCTL=%08x)\n", | |
378 | __func__, val); | |
48b20bcb | 379 | break; |
1703a6d3 BD |
380 | } |
381 | ||
382 | udelay(1); | |
383 | } | |
384 | ||
385 | dev_dbg(hsotg->dev, "FIFOs reset, timeout at %d\n", timeout); | |
5b7d70c6 BD |
386 | } |
387 | ||
388 | /** | |
6fb914d7 | 389 | * dwc2_hsotg_ep_alloc_request - allocate USB rerequest structure |
5b7d70c6 BD |
390 | * @ep: USB endpoint to allocate request for. |
391 | * @flags: Allocation flags | |
392 | * | |
393 | * Allocate a new USB request structure appropriate for the specified endpoint | |
394 | */ | |
1f91b4cc | 395 | static struct usb_request *dwc2_hsotg_ep_alloc_request(struct usb_ep *ep, |
9da51974 | 396 | gfp_t flags) |
5b7d70c6 | 397 | { |
1f91b4cc | 398 | struct dwc2_hsotg_req *req; |
5b7d70c6 | 399 | |
ec33efe2 | 400 | req = kzalloc(sizeof(*req), flags); |
5b7d70c6 BD |
401 | if (!req) |
402 | return NULL; | |
403 | ||
404 | INIT_LIST_HEAD(&req->queue); | |
405 | ||
5b7d70c6 BD |
406 | return &req->req; |
407 | } | |
408 | ||
409 | /** | |
410 | * is_ep_periodic - return true if the endpoint is in periodic mode. | |
411 | * @hs_ep: The endpoint to query. | |
412 | * | |
413 | * Returns true if the endpoint is in periodic mode, meaning it is being | |
414 | * used for an Interrupt or ISO transfer. | |
415 | */ | |
1f91b4cc | 416 | static inline int is_ep_periodic(struct dwc2_hsotg_ep *hs_ep) |
5b7d70c6 BD |
417 | { |
418 | return hs_ep->periodic; | |
419 | } | |
420 | ||
421 | /** | |
1f91b4cc | 422 | * dwc2_hsotg_unmap_dma - unmap the DMA memory being used for the request |
5b7d70c6 BD |
423 | * @hsotg: The device state. |
424 | * @hs_ep: The endpoint for the request | |
425 | * @hs_req: The request being processed. | |
426 | * | |
1f91b4cc | 427 | * This is the reverse of dwc2_hsotg_map_dma(), called for the completion |
5b7d70c6 | 428 | * of a request to ensure the buffer is ready for access by the caller. |
8b9bc460 | 429 | */ |
1f91b4cc | 430 | static void dwc2_hsotg_unmap_dma(struct dwc2_hsotg *hsotg, |
9da51974 | 431 | struct dwc2_hsotg_ep *hs_ep, |
1f91b4cc | 432 | struct dwc2_hsotg_req *hs_req) |
5b7d70c6 BD |
433 | { |
434 | struct usb_request *req = &hs_req->req; | |
9da51974 | 435 | |
75a41ce4 | 436 | usb_gadget_unmap_request(&hsotg->gadget, req, hs_ep->map_dir); |
5b7d70c6 BD |
437 | } |
438 | ||
0f6b80c0 VA |
439 | /* |
440 | * dwc2_gadget_alloc_ctrl_desc_chains - allocate DMA descriptor chains | |
441 | * for Control endpoint | |
442 | * @hsotg: The device state. | |
443 | * | |
444 | * This function will allocate 4 descriptor chains for EP 0: 2 for | |
445 | * Setup stage, per one for IN and OUT data/status transactions. | |
446 | */ | |
447 | static int dwc2_gadget_alloc_ctrl_desc_chains(struct dwc2_hsotg *hsotg) | |
448 | { | |
449 | hsotg->setup_desc[0] = | |
450 | dmam_alloc_coherent(hsotg->dev, | |
451 | sizeof(struct dwc2_dma_desc), | |
452 | &hsotg->setup_desc_dma[0], | |
453 | GFP_KERNEL); | |
454 | if (!hsotg->setup_desc[0]) | |
455 | goto fail; | |
456 | ||
457 | hsotg->setup_desc[1] = | |
458 | dmam_alloc_coherent(hsotg->dev, | |
459 | sizeof(struct dwc2_dma_desc), | |
460 | &hsotg->setup_desc_dma[1], | |
461 | GFP_KERNEL); | |
462 | if (!hsotg->setup_desc[1]) | |
463 | goto fail; | |
464 | ||
465 | hsotg->ctrl_in_desc = | |
466 | dmam_alloc_coherent(hsotg->dev, | |
467 | sizeof(struct dwc2_dma_desc), | |
468 | &hsotg->ctrl_in_desc_dma, | |
469 | GFP_KERNEL); | |
470 | if (!hsotg->ctrl_in_desc) | |
471 | goto fail; | |
472 | ||
473 | hsotg->ctrl_out_desc = | |
474 | dmam_alloc_coherent(hsotg->dev, | |
475 | sizeof(struct dwc2_dma_desc), | |
476 | &hsotg->ctrl_out_desc_dma, | |
477 | GFP_KERNEL); | |
478 | if (!hsotg->ctrl_out_desc) | |
479 | goto fail; | |
480 | ||
481 | return 0; | |
482 | ||
483 | fail: | |
484 | return -ENOMEM; | |
485 | } | |
486 | ||
5b7d70c6 | 487 | /** |
1f91b4cc | 488 | * dwc2_hsotg_write_fifo - write packet Data to the TxFIFO |
5b7d70c6 BD |
489 | * @hsotg: The controller state. |
490 | * @hs_ep: The endpoint we're going to write for. | |
491 | * @hs_req: The request to write data for. | |
492 | * | |
493 | * This is called when the TxFIFO has some space in it to hold a new | |
494 | * transmission and we have something to give it. The actual setup of | |
495 | * the data size is done elsewhere, so all we have to do is to actually | |
496 | * write the data. | |
497 | * | |
498 | * The return value is zero if there is more space (or nothing was done) | |
499 | * otherwise -ENOSPC is returned if the FIFO space was used up. | |
500 | * | |
501 | * This routine is only needed for PIO | |
8b9bc460 | 502 | */ |
1f91b4cc | 503 | static int dwc2_hsotg_write_fifo(struct dwc2_hsotg *hsotg, |
9da51974 | 504 | struct dwc2_hsotg_ep *hs_ep, |
1f91b4cc | 505 | struct dwc2_hsotg_req *hs_req) |
5b7d70c6 BD |
506 | { |
507 | bool periodic = is_ep_periodic(hs_ep); | |
f25c42b8 | 508 | u32 gnptxsts = dwc2_readl(hsotg, GNPTXSTS); |
5b7d70c6 BD |
509 | int buf_pos = hs_req->req.actual; |
510 | int to_write = hs_ep->size_loaded; | |
511 | void *data; | |
512 | int can_write; | |
513 | int pkt_round; | |
4fca54aa | 514 | int max_transfer; |
5b7d70c6 BD |
515 | |
516 | to_write -= (buf_pos - hs_ep->last_load); | |
517 | ||
518 | /* if there's nothing to write, get out early */ | |
519 | if (to_write == 0) | |
520 | return 0; | |
521 | ||
10aebc77 | 522 | if (periodic && !hsotg->dedicated_fifos) { |
f25c42b8 | 523 | u32 epsize = dwc2_readl(hsotg, DIEPTSIZ(hs_ep->index)); |
5b7d70c6 BD |
524 | int size_left; |
525 | int size_done; | |
526 | ||
8b9bc460 LM |
527 | /* |
528 | * work out how much data was loaded so we can calculate | |
529 | * how much data is left in the fifo. | |
530 | */ | |
5b7d70c6 | 531 | |
47a1685f | 532 | size_left = DXEPTSIZ_XFERSIZE_GET(epsize); |
5b7d70c6 | 533 | |
8b9bc460 LM |
534 | /* |
535 | * if shared fifo, we cannot write anything until the | |
e7a9ff54 BD |
536 | * previous data has been completely sent. |
537 | */ | |
538 | if (hs_ep->fifo_load != 0) { | |
1f91b4cc | 539 | dwc2_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP); |
e7a9ff54 BD |
540 | return -ENOSPC; |
541 | } | |
542 | ||
5b7d70c6 BD |
543 | dev_dbg(hsotg->dev, "%s: left=%d, load=%d, fifo=%d, size %d\n", |
544 | __func__, size_left, | |
545 | hs_ep->size_loaded, hs_ep->fifo_load, hs_ep->fifo_size); | |
546 | ||
547 | /* how much of the data has moved */ | |
548 | size_done = hs_ep->size_loaded - size_left; | |
549 | ||
550 | /* how much data is left in the fifo */ | |
551 | can_write = hs_ep->fifo_load - size_done; | |
552 | dev_dbg(hsotg->dev, "%s: => can_write1=%d\n", | |
553 | __func__, can_write); | |
554 | ||
555 | can_write = hs_ep->fifo_size - can_write; | |
556 | dev_dbg(hsotg->dev, "%s: => can_write2=%d\n", | |
557 | __func__, can_write); | |
558 | ||
559 | if (can_write <= 0) { | |
1f91b4cc | 560 | dwc2_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP); |
5b7d70c6 BD |
561 | return -ENOSPC; |
562 | } | |
10aebc77 | 563 | } else if (hsotg->dedicated_fifos && hs_ep->index != 0) { |
f25c42b8 GS |
564 | can_write = dwc2_readl(hsotg, |
565 | DTXFSTS(hs_ep->fifo_index)); | |
10aebc77 BD |
566 | |
567 | can_write &= 0xffff; | |
568 | can_write *= 4; | |
5b7d70c6 | 569 | } else { |
47a1685f | 570 | if (GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(gnptxsts) == 0) { |
5b7d70c6 BD |
571 | dev_dbg(hsotg->dev, |
572 | "%s: no queue slots available (0x%08x)\n", | |
573 | __func__, gnptxsts); | |
574 | ||
1f91b4cc | 575 | dwc2_hsotg_en_gsint(hsotg, GINTSTS_NPTXFEMP); |
5b7d70c6 BD |
576 | return -ENOSPC; |
577 | } | |
578 | ||
47a1685f | 579 | can_write = GNPTXSTS_NP_TXF_SPC_AVAIL_GET(gnptxsts); |
679f9b7c | 580 | can_write *= 4; /* fifo size is in 32bit quantities. */ |
5b7d70c6 BD |
581 | } |
582 | ||
4fca54aa RB |
583 | max_transfer = hs_ep->ep.maxpacket * hs_ep->mc; |
584 | ||
585 | dev_dbg(hsotg->dev, "%s: GNPTXSTS=%08x, can=%d, to=%d, max_transfer %d\n", | |
9da51974 | 586 | __func__, gnptxsts, can_write, to_write, max_transfer); |
5b7d70c6 | 587 | |
8b9bc460 LM |
588 | /* |
589 | * limit to 512 bytes of data, it seems at least on the non-periodic | |
5b7d70c6 BD |
590 | * FIFO, requests of >512 cause the endpoint to get stuck with a |
591 | * fragment of the end of the transfer in it. | |
592 | */ | |
811f3303 | 593 | if (can_write > 512 && !periodic) |
5b7d70c6 BD |
594 | can_write = 512; |
595 | ||
8b9bc460 LM |
596 | /* |
597 | * limit the write to one max-packet size worth of data, but allow | |
03e10e5a | 598 | * the transfer to return that it did not run out of fifo space |
8b9bc460 LM |
599 | * doing it. |
600 | */ | |
4fca54aa RB |
601 | if (to_write > max_transfer) { |
602 | to_write = max_transfer; | |
03e10e5a | 603 | |
5cb2ff0c RB |
604 | /* it's needed only when we do not use dedicated fifos */ |
605 | if (!hsotg->dedicated_fifos) | |
1f91b4cc | 606 | dwc2_hsotg_en_gsint(hsotg, |
9da51974 | 607 | periodic ? GINTSTS_PTXFEMP : |
47a1685f | 608 | GINTSTS_NPTXFEMP); |
03e10e5a BD |
609 | } |
610 | ||
5b7d70c6 BD |
611 | /* see if we can write data */ |
612 | ||
613 | if (to_write > can_write) { | |
614 | to_write = can_write; | |
4fca54aa | 615 | pkt_round = to_write % max_transfer; |
5b7d70c6 | 616 | |
8b9bc460 LM |
617 | /* |
618 | * Round the write down to an | |
5b7d70c6 BD |
619 | * exact number of packets. |
620 | * | |
621 | * Note, we do not currently check to see if we can ever | |
622 | * write a full packet or not to the FIFO. | |
623 | */ | |
624 | ||
625 | if (pkt_round) | |
626 | to_write -= pkt_round; | |
627 | ||
8b9bc460 LM |
628 | /* |
629 | * enable correct FIFO interrupt to alert us when there | |
630 | * is more room left. | |
631 | */ | |
5b7d70c6 | 632 | |
5cb2ff0c RB |
633 | /* it's needed only when we do not use dedicated fifos */ |
634 | if (!hsotg->dedicated_fifos) | |
1f91b4cc | 635 | dwc2_hsotg_en_gsint(hsotg, |
9da51974 | 636 | periodic ? GINTSTS_PTXFEMP : |
47a1685f | 637 | GINTSTS_NPTXFEMP); |
5b7d70c6 BD |
638 | } |
639 | ||
640 | dev_dbg(hsotg->dev, "write %d/%d, can_write %d, done %d\n", | |
9da51974 | 641 | to_write, hs_req->req.length, can_write, buf_pos); |
5b7d70c6 BD |
642 | |
643 | if (to_write <= 0) | |
644 | return -ENOSPC; | |
645 | ||
646 | hs_req->req.actual = buf_pos + to_write; | |
647 | hs_ep->total_data += to_write; | |
648 | ||
649 | if (periodic) | |
650 | hs_ep->fifo_load += to_write; | |
651 | ||
652 | to_write = DIV_ROUND_UP(to_write, 4); | |
653 | data = hs_req->req.buf + buf_pos; | |
654 | ||
342ccce1 | 655 | dwc2_writel_rep(hsotg, EPFIFO(hs_ep->index), data, to_write); |
5b7d70c6 BD |
656 | |
657 | return (to_write >= can_write) ? -ENOSPC : 0; | |
658 | } | |
659 | ||
660 | /** | |
661 | * get_ep_limit - get the maximum data legnth for this endpoint | |
662 | * @hs_ep: The endpoint | |
663 | * | |
664 | * Return the maximum data that can be queued in one go on a given endpoint | |
665 | * so that transfers that are too long can be split. | |
666 | */ | |
9da51974 | 667 | static unsigned int get_ep_limit(struct dwc2_hsotg_ep *hs_ep) |
5b7d70c6 BD |
668 | { |
669 | int index = hs_ep->index; | |
9da51974 JY |
670 | unsigned int maxsize; |
671 | unsigned int maxpkt; | |
5b7d70c6 BD |
672 | |
673 | if (index != 0) { | |
47a1685f DN |
674 | maxsize = DXEPTSIZ_XFERSIZE_LIMIT + 1; |
675 | maxpkt = DXEPTSIZ_PKTCNT_LIMIT + 1; | |
5b7d70c6 | 676 | } else { |
9da51974 | 677 | maxsize = 64 + 64; |
66e5c643 | 678 | if (hs_ep->dir_in) |
47a1685f | 679 | maxpkt = DIEPTSIZ0_PKTCNT_LIMIT + 1; |
66e5c643 | 680 | else |
5b7d70c6 | 681 | maxpkt = 2; |
5b7d70c6 BD |
682 | } |
683 | ||
684 | /* we made the constant loading easier above by using +1 */ | |
685 | maxpkt--; | |
686 | maxsize--; | |
687 | ||
8b9bc460 LM |
688 | /* |
689 | * constrain by packet count if maxpkts*pktsize is greater | |
690 | * than the length register size. | |
691 | */ | |
5b7d70c6 BD |
692 | |
693 | if ((maxpkt * hs_ep->ep.maxpacket) < maxsize) | |
694 | maxsize = maxpkt * hs_ep->ep.maxpacket; | |
695 | ||
696 | return maxsize; | |
697 | } | |
698 | ||
381fc8f8 | 699 | /** |
38beaec6 JY |
700 | * dwc2_hsotg_read_frameno - read current frame number |
701 | * @hsotg: The device instance | |
702 | * | |
703 | * Return the current frame number | |
704 | */ | |
381fc8f8 VM |
705 | static u32 dwc2_hsotg_read_frameno(struct dwc2_hsotg *hsotg) |
706 | { | |
707 | u32 dsts; | |
708 | ||
f25c42b8 | 709 | dsts = dwc2_readl(hsotg, DSTS); |
381fc8f8 VM |
710 | dsts &= DSTS_SOFFN_MASK; |
711 | dsts >>= DSTS_SOFFN_SHIFT; | |
712 | ||
713 | return dsts; | |
714 | } | |
715 | ||
cf77b5fb VA |
716 | /** |
717 | * dwc2_gadget_get_chain_limit - get the maximum data payload value of the | |
718 | * DMA descriptor chain prepared for specific endpoint | |
719 | * @hs_ep: The endpoint | |
720 | * | |
721 | * Return the maximum data that can be queued in one go on a given endpoint | |
722 | * depending on its descriptor chain capacity so that transfers that | |
723 | * are too long can be split. | |
724 | */ | |
725 | static unsigned int dwc2_gadget_get_chain_limit(struct dwc2_hsotg_ep *hs_ep) | |
726 | { | |
b2c586eb | 727 | const struct usb_endpoint_descriptor *ep_desc = hs_ep->ep.desc; |
cf77b5fb VA |
728 | int is_isoc = hs_ep->isochronous; |
729 | unsigned int maxsize; | |
b2c586eb MH |
730 | u32 mps = hs_ep->ep.maxpacket; |
731 | int dir_in = hs_ep->dir_in; | |
cf77b5fb VA |
732 | |
733 | if (is_isoc) | |
54f37f56 MH |
734 | maxsize = (hs_ep->dir_in ? DEV_DMA_ISOC_TX_NBYTES_LIMIT : |
735 | DEV_DMA_ISOC_RX_NBYTES_LIMIT) * | |
736 | MAX_DMA_DESC_NUM_HS_ISOC; | |
cf77b5fb | 737 | else |
54f37f56 | 738 | maxsize = DEV_DMA_NBYTES_LIMIT * MAX_DMA_DESC_NUM_GENERIC; |
cf77b5fb | 739 | |
b2c586eb MH |
740 | /* Interrupt OUT EP with mps not multiple of 4 */ |
741 | if (hs_ep->index) | |
742 | if (usb_endpoint_xfer_int(ep_desc) && !dir_in && (mps % 4)) | |
743 | maxsize = mps * MAX_DMA_DESC_NUM_GENERIC; | |
744 | ||
cf77b5fb VA |
745 | return maxsize; |
746 | } | |
747 | ||
e02f9aa6 VA |
748 | /* |
749 | * dwc2_gadget_get_desc_params - get DMA descriptor parameters. | |
750 | * @hs_ep: The endpoint | |
751 | * @mask: RX/TX bytes mask to be defined | |
752 | * | |
753 | * Returns maximum data payload for one descriptor after analyzing endpoint | |
754 | * characteristics. | |
755 | * DMA descriptor transfer bytes limit depends on EP type: | |
756 | * Control out - MPS, | |
757 | * Isochronous - descriptor rx/tx bytes bitfield limit, | |
758 | * Control In/Bulk/Interrupt - multiple of mps. This will allow to not | |
759 | * have concatenations from various descriptors within one packet. | |
b2c586eb MH |
760 | * Interrupt OUT - if mps not multiple of 4 then a single packet corresponds |
761 | * to a single descriptor. | |
e02f9aa6 VA |
762 | * |
763 | * Selects corresponding mask for RX/TX bytes as well. | |
764 | */ | |
765 | static u32 dwc2_gadget_get_desc_params(struct dwc2_hsotg_ep *hs_ep, u32 *mask) | |
766 | { | |
b2c586eb | 767 | const struct usb_endpoint_descriptor *ep_desc = hs_ep->ep.desc; |
e02f9aa6 VA |
768 | u32 mps = hs_ep->ep.maxpacket; |
769 | int dir_in = hs_ep->dir_in; | |
770 | u32 desc_size = 0; | |
771 | ||
772 | if (!hs_ep->index && !dir_in) { | |
773 | desc_size = mps; | |
774 | *mask = DEV_DMA_NBYTES_MASK; | |
775 | } else if (hs_ep->isochronous) { | |
776 | if (dir_in) { | |
777 | desc_size = DEV_DMA_ISOC_TX_NBYTES_LIMIT; | |
778 | *mask = DEV_DMA_ISOC_TX_NBYTES_MASK; | |
779 | } else { | |
780 | desc_size = DEV_DMA_ISOC_RX_NBYTES_LIMIT; | |
781 | *mask = DEV_DMA_ISOC_RX_NBYTES_MASK; | |
782 | } | |
783 | } else { | |
784 | desc_size = DEV_DMA_NBYTES_LIMIT; | |
785 | *mask = DEV_DMA_NBYTES_MASK; | |
786 | ||
787 | /* Round down desc_size to be mps multiple */ | |
788 | desc_size -= desc_size % mps; | |
789 | } | |
790 | ||
b2c586eb MH |
791 | /* Interrupt OUT EP with mps not multiple of 4 */ |
792 | if (hs_ep->index) | |
793 | if (usb_endpoint_xfer_int(ep_desc) && !dir_in && (mps % 4)) { | |
794 | desc_size = mps; | |
795 | *mask = DEV_DMA_NBYTES_MASK; | |
796 | } | |
797 | ||
e02f9aa6 VA |
798 | return desc_size; |
799 | } | |
800 | ||
10209abe AP |
801 | static void dwc2_gadget_fill_nonisoc_xfer_ddma_one(struct dwc2_hsotg_ep *hs_ep, |
802 | struct dwc2_dma_desc **desc, | |
e02f9aa6 | 803 | dma_addr_t dma_buff, |
10209abe AP |
804 | unsigned int len, |
805 | bool true_last) | |
e02f9aa6 | 806 | { |
e02f9aa6 | 807 | int dir_in = hs_ep->dir_in; |
e02f9aa6 VA |
808 | u32 mps = hs_ep->ep.maxpacket; |
809 | u32 maxsize = 0; | |
810 | u32 offset = 0; | |
811 | u32 mask = 0; | |
812 | int i; | |
813 | ||
814 | maxsize = dwc2_gadget_get_desc_params(hs_ep, &mask); | |
815 | ||
816 | hs_ep->desc_count = (len / maxsize) + | |
817 | ((len % maxsize) ? 1 : 0); | |
818 | if (len == 0) | |
819 | hs_ep->desc_count = 1; | |
820 | ||
821 | for (i = 0; i < hs_ep->desc_count; ++i) { | |
10209abe AP |
822 | (*desc)->status = 0; |
823 | (*desc)->status |= (DEV_DMA_BUFF_STS_HBUSY | |
e02f9aa6 VA |
824 | << DEV_DMA_BUFF_STS_SHIFT); |
825 | ||
826 | if (len > maxsize) { | |
827 | if (!hs_ep->index && !dir_in) | |
10209abe | 828 | (*desc)->status |= (DEV_DMA_L | DEV_DMA_IOC); |
e02f9aa6 | 829 | |
10209abe AP |
830 | (*desc)->status |= |
831 | maxsize << DEV_DMA_NBYTES_SHIFT & mask; | |
832 | (*desc)->buf = dma_buff + offset; | |
e02f9aa6 VA |
833 | |
834 | len -= maxsize; | |
835 | offset += maxsize; | |
836 | } else { | |
10209abe AP |
837 | if (true_last) |
838 | (*desc)->status |= (DEV_DMA_L | DEV_DMA_IOC); | |
e02f9aa6 VA |
839 | |
840 | if (dir_in) | |
10209abe AP |
841 | (*desc)->status |= (len % mps) ? DEV_DMA_SHORT : |
842 | ((hs_ep->send_zlp && true_last) ? | |
843 | DEV_DMA_SHORT : 0); | |
e02f9aa6 | 844 | |
10209abe | 845 | (*desc)->status |= |
e02f9aa6 | 846 | len << DEV_DMA_NBYTES_SHIFT & mask; |
10209abe | 847 | (*desc)->buf = dma_buff + offset; |
e02f9aa6 VA |
848 | } |
849 | ||
10209abe AP |
850 | (*desc)->status &= ~DEV_DMA_BUFF_STS_MASK; |
851 | (*desc)->status |= (DEV_DMA_BUFF_STS_HREADY | |
e02f9aa6 | 852 | << DEV_DMA_BUFF_STS_SHIFT); |
10209abe AP |
853 | (*desc)++; |
854 | } | |
855 | } | |
856 | ||
857 | /* | |
858 | * dwc2_gadget_config_nonisoc_xfer_ddma - prepare non ISOC DMA desc chain. | |
859 | * @hs_ep: The endpoint | |
860 | * @ureq: Request to transfer | |
861 | * @offset: offset in bytes | |
862 | * @len: Length of the transfer | |
863 | * | |
864 | * This function will iterate over descriptor chain and fill its entries | |
865 | * with corresponding information based on transfer data. | |
866 | */ | |
867 | static void dwc2_gadget_config_nonisoc_xfer_ddma(struct dwc2_hsotg_ep *hs_ep, | |
066cfd07 | 868 | dma_addr_t dma_buff, |
10209abe AP |
869 | unsigned int len) |
870 | { | |
066cfd07 | 871 | struct usb_request *ureq = NULL; |
10209abe AP |
872 | struct dwc2_dma_desc *desc = hs_ep->desc_list; |
873 | struct scatterlist *sg; | |
874 | int i; | |
875 | u8 desc_count = 0; | |
876 | ||
066cfd07 AP |
877 | if (hs_ep->req) |
878 | ureq = &hs_ep->req->req; | |
879 | ||
10209abe | 880 | /* non-DMA sg buffer */ |
066cfd07 | 881 | if (!ureq || !ureq->num_sgs) { |
10209abe | 882 | dwc2_gadget_fill_nonisoc_xfer_ddma_one(hs_ep, &desc, |
066cfd07 | 883 | dma_buff, len, true); |
10209abe | 884 | return; |
e02f9aa6 | 885 | } |
10209abe AP |
886 | |
887 | /* DMA sg buffer */ | |
1134289b | 888 | for_each_sg(ureq->sg, sg, ureq->num_mapped_sgs, i) { |
10209abe AP |
889 | dwc2_gadget_fill_nonisoc_xfer_ddma_one(hs_ep, &desc, |
890 | sg_dma_address(sg) + sg->offset, sg_dma_len(sg), | |
1134289b | 891 | (i == (ureq->num_mapped_sgs - 1))); |
10209abe AP |
892 | desc_count += hs_ep->desc_count; |
893 | } | |
894 | ||
895 | hs_ep->desc_count = desc_count; | |
e02f9aa6 VA |
896 | } |
897 | ||
540ccba0 VA |
898 | /* |
899 | * dwc2_gadget_fill_isoc_desc - fills next isochronous descriptor in chain. | |
900 | * @hs_ep: The isochronous endpoint. | |
901 | * @dma_buff: usb requests dma buffer. | |
902 | * @len: usb request transfer length. | |
903 | * | |
729cac69 | 904 | * Fills next free descriptor with the data of the arrived usb request, |
540ccba0 VA |
905 | * frame info, sets Last and IOC bits increments next_desc. If filled |
906 | * descriptor is not the first one, removes L bit from the previous descriptor | |
907 | * status. | |
908 | */ | |
909 | static int dwc2_gadget_fill_isoc_desc(struct dwc2_hsotg_ep *hs_ep, | |
910 | dma_addr_t dma_buff, unsigned int len) | |
911 | { | |
912 | struct dwc2_dma_desc *desc; | |
913 | struct dwc2_hsotg *hsotg = hs_ep->parent; | |
914 | u32 index; | |
540ccba0 | 915 | u32 mask = 0; |
1d8e5c00 | 916 | u8 pid = 0; |
540ccba0 | 917 | |
768a0741 | 918 | dwc2_gadget_get_desc_params(hs_ep, &mask); |
540ccba0 | 919 | |
729cac69 MH |
920 | index = hs_ep->next_desc; |
921 | desc = &hs_ep->desc_list[index]; | |
540ccba0 | 922 | |
729cac69 MH |
923 | /* Check if descriptor chain full */ |
924 | if ((desc->status >> DEV_DMA_BUFF_STS_SHIFT) == | |
925 | DEV_DMA_BUFF_STS_HREADY) { | |
926 | dev_dbg(hsotg->dev, "%s: desc chain full\n", __func__); | |
927 | return 1; | |
540ccba0 VA |
928 | } |
929 | ||
540ccba0 VA |
930 | /* Clear L bit of previous desc if more than one entries in the chain */ |
931 | if (hs_ep->next_desc) | |
932 | hs_ep->desc_list[index - 1].status &= ~DEV_DMA_L; | |
933 | ||
934 | dev_dbg(hsotg->dev, "%s: Filling ep %d, dir %s isoc desc # %d\n", | |
935 | __func__, hs_ep->index, hs_ep->dir_in ? "in" : "out", index); | |
936 | ||
937 | desc->status = 0; | |
938 | desc->status |= (DEV_DMA_BUFF_STS_HBUSY << DEV_DMA_BUFF_STS_SHIFT); | |
939 | ||
940 | desc->buf = dma_buff; | |
941 | desc->status |= (DEV_DMA_L | DEV_DMA_IOC | | |
942 | ((len << DEV_DMA_NBYTES_SHIFT) & mask)); | |
943 | ||
944 | if (hs_ep->dir_in) { | |
1d8e5c00 MH |
945 | if (len) |
946 | pid = DIV_ROUND_UP(len, hs_ep->ep.maxpacket); | |
947 | else | |
948 | pid = 1; | |
949 | desc->status |= ((pid << DEV_DMA_ISOC_PID_SHIFT) & | |
540ccba0 VA |
950 | DEV_DMA_ISOC_PID_MASK) | |
951 | ((len % hs_ep->ep.maxpacket) ? | |
952 | DEV_DMA_SHORT : 0) | | |
953 | ((hs_ep->target_frame << | |
954 | DEV_DMA_ISOC_FRNUM_SHIFT) & | |
955 | DEV_DMA_ISOC_FRNUM_MASK); | |
956 | } | |
957 | ||
958 | desc->status &= ~DEV_DMA_BUFF_STS_MASK; | |
959 | desc->status |= (DEV_DMA_BUFF_STS_HREADY << DEV_DMA_BUFF_STS_SHIFT); | |
960 | ||
729cac69 MH |
961 | /* Increment frame number by interval for IN */ |
962 | if (hs_ep->dir_in) | |
963 | dwc2_gadget_incr_frame_num(hs_ep); | |
964 | ||
540ccba0 VA |
965 | /* Update index of last configured entry in the chain */ |
966 | hs_ep->next_desc++; | |
54f37f56 | 967 | if (hs_ep->next_desc >= MAX_DMA_DESC_NUM_HS_ISOC) |
729cac69 | 968 | hs_ep->next_desc = 0; |
540ccba0 VA |
969 | |
970 | return 0; | |
971 | } | |
972 | ||
973 | /* | |
974 | * dwc2_gadget_start_isoc_ddma - start isochronous transfer in DDMA | |
975 | * @hs_ep: The isochronous endpoint. | |
976 | * | |
729cac69 | 977 | * Prepare descriptor chain for isochronous endpoints. Afterwards |
540ccba0 | 978 | * write DMA address to HW and enable the endpoint. |
540ccba0 VA |
979 | */ |
980 | static void dwc2_gadget_start_isoc_ddma(struct dwc2_hsotg_ep *hs_ep) | |
981 | { | |
982 | struct dwc2_hsotg *hsotg = hs_ep->parent; | |
983 | struct dwc2_hsotg_req *hs_req, *treq; | |
984 | int index = hs_ep->index; | |
985 | int ret; | |
729cac69 | 986 | int i; |
540ccba0 VA |
987 | u32 dma_reg; |
988 | u32 depctl; | |
989 | u32 ctrl; | |
729cac69 | 990 | struct dwc2_dma_desc *desc; |
540ccba0 VA |
991 | |
992 | if (list_empty(&hs_ep->queue)) { | |
1ffba905 | 993 | hs_ep->target_frame = TARGET_FRAME_INITIAL; |
540ccba0 VA |
994 | dev_dbg(hsotg->dev, "%s: No requests in queue\n", __func__); |
995 | return; | |
996 | } | |
997 | ||
729cac69 | 998 | /* Initialize descriptor chain by Host Busy status */ |
54f37f56 | 999 | for (i = 0; i < MAX_DMA_DESC_NUM_HS_ISOC; i++) { |
729cac69 MH |
1000 | desc = &hs_ep->desc_list[i]; |
1001 | desc->status = 0; | |
1002 | desc->status |= (DEV_DMA_BUFF_STS_HBUSY | |
1003 | << DEV_DMA_BUFF_STS_SHIFT); | |
1004 | } | |
1005 | ||
1006 | hs_ep->next_desc = 0; | |
540ccba0 | 1007 | list_for_each_entry_safe(hs_req, treq, &hs_ep->queue, queue) { |
10209abe AP |
1008 | dma_addr_t dma_addr = hs_req->req.dma; |
1009 | ||
1010 | if (hs_req->req.num_sgs) { | |
1011 | WARN_ON(hs_req->req.num_sgs > 1); | |
1012 | dma_addr = sg_dma_address(hs_req->req.sg); | |
1013 | } | |
1014 | ret = dwc2_gadget_fill_isoc_desc(hs_ep, dma_addr, | |
540ccba0 | 1015 | hs_req->req.length); |
729cac69 | 1016 | if (ret) |
540ccba0 | 1017 | break; |
540ccba0 VA |
1018 | } |
1019 | ||
729cac69 | 1020 | hs_ep->compl_desc = 0; |
540ccba0 VA |
1021 | depctl = hs_ep->dir_in ? DIEPCTL(index) : DOEPCTL(index); |
1022 | dma_reg = hs_ep->dir_in ? DIEPDMA(index) : DOEPDMA(index); | |
1023 | ||
1024 | /* write descriptor chain address to control register */ | |
f25c42b8 | 1025 | dwc2_writel(hsotg, hs_ep->desc_list_dma, dma_reg); |
540ccba0 | 1026 | |
f25c42b8 | 1027 | ctrl = dwc2_readl(hsotg, depctl); |
540ccba0 | 1028 | ctrl |= DXEPCTL_EPENA | DXEPCTL_CNAK; |
f25c42b8 | 1029 | dwc2_writel(hsotg, ctrl, depctl); |
540ccba0 VA |
1030 | } |
1031 | ||
91bb163e MH |
1032 | static bool dwc2_gadget_target_frame_elapsed(struct dwc2_hsotg_ep *hs_ep); |
1033 | static void dwc2_hsotg_complete_request(struct dwc2_hsotg *hsotg, | |
1034 | struct dwc2_hsotg_ep *hs_ep, | |
1035 | struct dwc2_hsotg_req *hs_req, | |
1036 | int result); | |
1037 | ||
5b7d70c6 | 1038 | /** |
1f91b4cc | 1039 | * dwc2_hsotg_start_req - start a USB request from an endpoint's queue |
5b7d70c6 BD |
1040 | * @hsotg: The controller state. |
1041 | * @hs_ep: The endpoint to process a request for | |
1042 | * @hs_req: The request to start. | |
1043 | * @continuing: True if we are doing more for the current request. | |
1044 | * | |
1045 | * Start the given request running by setting the endpoint registers | |
1046 | * appropriately, and writing any data to the FIFOs. | |
1047 | */ | |
1f91b4cc | 1048 | static void dwc2_hsotg_start_req(struct dwc2_hsotg *hsotg, |
9da51974 | 1049 | struct dwc2_hsotg_ep *hs_ep, |
1f91b4cc | 1050 | struct dwc2_hsotg_req *hs_req, |
5b7d70c6 BD |
1051 | bool continuing) |
1052 | { | |
1053 | struct usb_request *ureq = &hs_req->req; | |
1054 | int index = hs_ep->index; | |
1055 | int dir_in = hs_ep->dir_in; | |
1056 | u32 epctrl_reg; | |
1057 | u32 epsize_reg; | |
1058 | u32 epsize; | |
1059 | u32 ctrl; | |
9da51974 JY |
1060 | unsigned int length; |
1061 | unsigned int packets; | |
1062 | unsigned int maxreq; | |
aa3e8bc8 | 1063 | unsigned int dma_reg; |
5b7d70c6 BD |
1064 | |
1065 | if (index != 0) { | |
1066 | if (hs_ep->req && !continuing) { | |
1067 | dev_err(hsotg->dev, "%s: active request\n", __func__); | |
1068 | WARN_ON(1); | |
1069 | return; | |
1070 | } else if (hs_ep->req != hs_req && continuing) { | |
1071 | dev_err(hsotg->dev, | |
1072 | "%s: continue different req\n", __func__); | |
1073 | WARN_ON(1); | |
1074 | return; | |
1075 | } | |
1076 | } | |
1077 | ||
aa3e8bc8 | 1078 | dma_reg = dir_in ? DIEPDMA(index) : DOEPDMA(index); |
94cb8fd6 LM |
1079 | epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index); |
1080 | epsize_reg = dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index); | |
5b7d70c6 BD |
1081 | |
1082 | dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x, ep %d, dir %s\n", | |
f25c42b8 | 1083 | __func__, dwc2_readl(hsotg, epctrl_reg), index, |
5b7d70c6 BD |
1084 | hs_ep->dir_in ? "in" : "out"); |
1085 | ||
9c39ddc6 | 1086 | /* If endpoint is stalled, we will restart request later */ |
f25c42b8 | 1087 | ctrl = dwc2_readl(hsotg, epctrl_reg); |
9c39ddc6 | 1088 | |
b2d4c54e | 1089 | if (index && ctrl & DXEPCTL_STALL) { |
9c39ddc6 AT |
1090 | dev_warn(hsotg->dev, "%s: ep%d is stalled\n", __func__, index); |
1091 | return; | |
1092 | } | |
1093 | ||
5b7d70c6 | 1094 | length = ureq->length - ureq->actual; |
71225bee LM |
1095 | dev_dbg(hsotg->dev, "ureq->length:%d ureq->actual:%d\n", |
1096 | ureq->length, ureq->actual); | |
5b7d70c6 | 1097 | |
cf77b5fb VA |
1098 | if (!using_desc_dma(hsotg)) |
1099 | maxreq = get_ep_limit(hs_ep); | |
1100 | else | |
1101 | maxreq = dwc2_gadget_get_chain_limit(hs_ep); | |
1102 | ||
5b7d70c6 BD |
1103 | if (length > maxreq) { |
1104 | int round = maxreq % hs_ep->ep.maxpacket; | |
1105 | ||
1106 | dev_dbg(hsotg->dev, "%s: length %d, max-req %d, r %d\n", | |
1107 | __func__, length, maxreq, round); | |
1108 | ||
1109 | /* round down to multiple of packets */ | |
1110 | if (round) | |
1111 | maxreq -= round; | |
1112 | ||
1113 | length = maxreq; | |
1114 | } | |
1115 | ||
1116 | if (length) | |
1117 | packets = DIV_ROUND_UP(length, hs_ep->ep.maxpacket); | |
1118 | else | |
1119 | packets = 1; /* send one packet if length is zero. */ | |
1120 | ||
1121 | if (dir_in && index != 0) | |
4fca54aa | 1122 | if (hs_ep->isochronous) |
47a1685f | 1123 | epsize = DXEPTSIZ_MC(packets); |
4fca54aa | 1124 | else |
47a1685f | 1125 | epsize = DXEPTSIZ_MC(1); |
5b7d70c6 BD |
1126 | else |
1127 | epsize = 0; | |
1128 | ||
f71b5e25 MYK |
1129 | /* |
1130 | * zero length packet should be programmed on its own and should not | |
1131 | * be counted in DIEPTSIZ.PktCnt with other packets. | |
1132 | */ | |
1133 | if (dir_in && ureq->zero && !continuing) { | |
1134 | /* Test if zlp is actually required. */ | |
1135 | if ((ureq->length >= hs_ep->ep.maxpacket) && | |
9da51974 | 1136 | !(ureq->length % hs_ep->ep.maxpacket)) |
8a20fa45 | 1137 | hs_ep->send_zlp = 1; |
5b7d70c6 BD |
1138 | } |
1139 | ||
47a1685f DN |
1140 | epsize |= DXEPTSIZ_PKTCNT(packets); |
1141 | epsize |= DXEPTSIZ_XFERSIZE(length); | |
5b7d70c6 BD |
1142 | |
1143 | dev_dbg(hsotg->dev, "%s: %d@%d/%d, 0x%08x => 0x%08x\n", | |
1144 | __func__, packets, length, ureq->length, epsize, epsize_reg); | |
1145 | ||
1146 | /* store the request as the current one we're doing */ | |
1147 | hs_ep->req = hs_req; | |
1148 | ||
aa3e8bc8 VA |
1149 | if (using_desc_dma(hsotg)) { |
1150 | u32 offset = 0; | |
1151 | u32 mps = hs_ep->ep.maxpacket; | |
1152 | ||
1153 | /* Adjust length: EP0 - MPS, other OUT EPs - multiple of MPS */ | |
1154 | if (!dir_in) { | |
1155 | if (!index) | |
1156 | length = mps; | |
1157 | else if (length % mps) | |
1158 | length += (mps - (length % mps)); | |
1159 | } | |
5b7d70c6 | 1160 | |
b2c586eb | 1161 | if (continuing) |
aa3e8bc8 VA |
1162 | offset = ureq->actual; |
1163 | ||
1164 | /* Fill DDMA chain entries */ | |
066cfd07 | 1165 | dwc2_gadget_config_nonisoc_xfer_ddma(hs_ep, ureq->dma + offset, |
aa3e8bc8 VA |
1166 | length); |
1167 | ||
1168 | /* write descriptor chain address to control register */ | |
f25c42b8 | 1169 | dwc2_writel(hsotg, hs_ep->desc_list_dma, dma_reg); |
5b7d70c6 | 1170 | |
aa3e8bc8 VA |
1171 | dev_dbg(hsotg->dev, "%s: %08x pad => 0x%08x\n", |
1172 | __func__, (u32)hs_ep->desc_list_dma, dma_reg); | |
1173 | } else { | |
1174 | /* write size / packets */ | |
f25c42b8 | 1175 | dwc2_writel(hsotg, epsize, epsize_reg); |
aa3e8bc8 | 1176 | |
729e6574 | 1177 | if (using_dma(hsotg) && !continuing && (length != 0)) { |
aa3e8bc8 VA |
1178 | /* |
1179 | * write DMA address to control register, buffer | |
1180 | * already synced by dwc2_hsotg_ep_queue(). | |
1181 | */ | |
5b7d70c6 | 1182 | |
f25c42b8 | 1183 | dwc2_writel(hsotg, ureq->dma, dma_reg); |
aa3e8bc8 VA |
1184 | |
1185 | dev_dbg(hsotg->dev, "%s: %pad => 0x%08x\n", | |
1186 | __func__, &ureq->dma, dma_reg); | |
1187 | } | |
5b7d70c6 BD |
1188 | } |
1189 | ||
91bb163e MH |
1190 | if (hs_ep->isochronous) { |
1191 | if (!dwc2_gadget_target_frame_elapsed(hs_ep)) { | |
1192 | if (hs_ep->interval == 1) { | |
1193 | if (hs_ep->target_frame & 0x1) | |
1194 | ctrl |= DXEPCTL_SETODDFR; | |
1195 | else | |
1196 | ctrl |= DXEPCTL_SETEVENFR; | |
1197 | } | |
1198 | ctrl |= DXEPCTL_CNAK; | |
1199 | } else { | |
7ad4a0b1 MH |
1200 | hs_req->req.frame_number = hs_ep->target_frame; |
1201 | hs_req->req.actual = 0; | |
91bb163e MH |
1202 | dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, -ENODATA); |
1203 | return; | |
1204 | } | |
837e9f00 VM |
1205 | } |
1206 | ||
47a1685f | 1207 | ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */ |
71225bee | 1208 | |
fe0b94ab | 1209 | dev_dbg(hsotg->dev, "ep0 state:%d\n", hsotg->ep0_state); |
71225bee LM |
1210 | |
1211 | /* For Setup request do not clear NAK */ | |
fe0b94ab | 1212 | if (!(index == 0 && hsotg->ep0_state == DWC2_EP0_SETUP)) |
47a1685f | 1213 | ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */ |
71225bee | 1214 | |
5b7d70c6 | 1215 | dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl); |
f25c42b8 | 1216 | dwc2_writel(hsotg, ctrl, epctrl_reg); |
5b7d70c6 | 1217 | |
8b9bc460 LM |
1218 | /* |
1219 | * set these, it seems that DMA support increments past the end | |
5b7d70c6 | 1220 | * of the packet buffer so we need to calculate the length from |
8b9bc460 LM |
1221 | * this information. |
1222 | */ | |
5b7d70c6 BD |
1223 | hs_ep->size_loaded = length; |
1224 | hs_ep->last_load = ureq->actual; | |
1225 | ||
1226 | if (dir_in && !using_dma(hsotg)) { | |
1227 | /* set these anyway, we may need them for non-periodic in */ | |
1228 | hs_ep->fifo_load = 0; | |
1229 | ||
1f91b4cc | 1230 | dwc2_hsotg_write_fifo(hsotg, hs_ep, hs_req); |
5b7d70c6 BD |
1231 | } |
1232 | ||
8b9bc460 LM |
1233 | /* |
1234 | * Note, trying to clear the NAK here causes problems with transmit | |
1235 | * on the S3C6400 ending up with the TXFIFO becoming full. | |
1236 | */ | |
5b7d70c6 BD |
1237 | |
1238 | /* check ep is enabled */ | |
f25c42b8 | 1239 | if (!(dwc2_readl(hsotg, epctrl_reg) & DXEPCTL_EPENA)) |
1a0ed863 | 1240 | dev_dbg(hsotg->dev, |
9da51974 | 1241 | "ep%d: failed to become enabled (DXEPCTL=0x%08x)?\n", |
f25c42b8 | 1242 | index, dwc2_readl(hsotg, epctrl_reg)); |
5b7d70c6 | 1243 | |
47a1685f | 1244 | dev_dbg(hsotg->dev, "%s: DXEPCTL=0x%08x\n", |
f25c42b8 | 1245 | __func__, dwc2_readl(hsotg, epctrl_reg)); |
afcf4169 RB |
1246 | |
1247 | /* enable ep interrupts */ | |
1f91b4cc | 1248 | dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 1); |
5b7d70c6 BD |
1249 | } |
1250 | ||
1251 | /** | |
1f91b4cc | 1252 | * dwc2_hsotg_map_dma - map the DMA memory being used for the request |
5b7d70c6 BD |
1253 | * @hsotg: The device state. |
1254 | * @hs_ep: The endpoint the request is on. | |
1255 | * @req: The request being processed. | |
1256 | * | |
1257 | * We've been asked to queue a request, so ensure that the memory buffer | |
1258 | * is correctly setup for DMA. If we've been passed an extant DMA address | |
1259 | * then ensure the buffer has been synced to memory. If our buffer has no | |
1260 | * DMA memory, then we map the memory and mark our request to allow us to | |
1261 | * cleanup on completion. | |
8b9bc460 | 1262 | */ |
1f91b4cc | 1263 | static int dwc2_hsotg_map_dma(struct dwc2_hsotg *hsotg, |
9da51974 | 1264 | struct dwc2_hsotg_ep *hs_ep, |
5b7d70c6 BD |
1265 | struct usb_request *req) |
1266 | { | |
e58ebcd1 | 1267 | int ret; |
5b7d70c6 | 1268 | |
75a41ce4 | 1269 | hs_ep->map_dir = hs_ep->dir_in; |
e58ebcd1 FB |
1270 | ret = usb_gadget_map_request(&hsotg->gadget, req, hs_ep->dir_in); |
1271 | if (ret) | |
1272 | goto dma_error; | |
5b7d70c6 BD |
1273 | |
1274 | return 0; | |
1275 | ||
1276 | dma_error: | |
1277 | dev_err(hsotg->dev, "%s: failed to map buffer %p, %d bytes\n", | |
1278 | __func__, req->buf, req->length); | |
1279 | ||
1280 | return -EIO; | |
1281 | } | |
1282 | ||
1f91b4cc | 1283 | static int dwc2_hsotg_handle_unaligned_buf_start(struct dwc2_hsotg *hsotg, |
b98866c2 JY |
1284 | struct dwc2_hsotg_ep *hs_ep, |
1285 | struct dwc2_hsotg_req *hs_req) | |
7d24c1b5 MYK |
1286 | { |
1287 | void *req_buf = hs_req->req.buf; | |
1288 | ||
1289 | /* If dma is not being used or buffer is aligned */ | |
1290 | if (!using_dma(hsotg) || !((long)req_buf & 3)) | |
1291 | return 0; | |
1292 | ||
1293 | WARN_ON(hs_req->saved_req_buf); | |
1294 | ||
1295 | dev_dbg(hsotg->dev, "%s: %s: buf=%p length=%d\n", __func__, | |
9da51974 | 1296 | hs_ep->ep.name, req_buf, hs_req->req.length); |
7d24c1b5 MYK |
1297 | |
1298 | hs_req->req.buf = kmalloc(hs_req->req.length, GFP_ATOMIC); | |
1299 | if (!hs_req->req.buf) { | |
1300 | hs_req->req.buf = req_buf; | |
1301 | dev_err(hsotg->dev, | |
1302 | "%s: unable to allocate memory for bounce buffer\n", | |
1303 | __func__); | |
1304 | return -ENOMEM; | |
1305 | } | |
1306 | ||
1307 | /* Save actual buffer */ | |
1308 | hs_req->saved_req_buf = req_buf; | |
1309 | ||
1310 | if (hs_ep->dir_in) | |
1311 | memcpy(hs_req->req.buf, req_buf, hs_req->req.length); | |
1312 | return 0; | |
1313 | } | |
1314 | ||
b98866c2 JY |
1315 | static void |
1316 | dwc2_hsotg_handle_unaligned_buf_complete(struct dwc2_hsotg *hsotg, | |
1317 | struct dwc2_hsotg_ep *hs_ep, | |
1318 | struct dwc2_hsotg_req *hs_req) | |
7d24c1b5 MYK |
1319 | { |
1320 | /* If dma is not being used or buffer was aligned */ | |
1321 | if (!using_dma(hsotg) || !hs_req->saved_req_buf) | |
1322 | return; | |
1323 | ||
1324 | dev_dbg(hsotg->dev, "%s: %s: status=%d actual-length=%d\n", __func__, | |
1325 | hs_ep->ep.name, hs_req->req.status, hs_req->req.actual); | |
1326 | ||
1327 | /* Copy data from bounce buffer on successful out transfer */ | |
1328 | if (!hs_ep->dir_in && !hs_req->req.status) | |
1329 | memcpy(hs_req->saved_req_buf, hs_req->req.buf, | |
9da51974 | 1330 | hs_req->req.actual); |
7d24c1b5 MYK |
1331 | |
1332 | /* Free bounce buffer */ | |
1333 | kfree(hs_req->req.buf); | |
1334 | ||
1335 | hs_req->req.buf = hs_req->saved_req_buf; | |
1336 | hs_req->saved_req_buf = NULL; | |
1337 | } | |
1338 | ||
381fc8f8 VM |
1339 | /** |
1340 | * dwc2_gadget_target_frame_elapsed - Checks target frame | |
1341 | * @hs_ep: The driver endpoint to check | |
1342 | * | |
1343 | * Returns 1 if targeted frame elapsed. If returned 1 then we need to drop | |
1344 | * corresponding transfer. | |
1345 | */ | |
1346 | static bool dwc2_gadget_target_frame_elapsed(struct dwc2_hsotg_ep *hs_ep) | |
1347 | { | |
1348 | struct dwc2_hsotg *hsotg = hs_ep->parent; | |
1349 | u32 target_frame = hs_ep->target_frame; | |
c7c24e7a | 1350 | u32 current_frame = hsotg->frame_number; |
381fc8f8 | 1351 | bool frame_overrun = hs_ep->frame_overrun; |
91bb163e MH |
1352 | u16 limit = DSTS_SOFFN_LIMIT; |
1353 | ||
1354 | if (hsotg->gadget.speed != USB_SPEED_HIGH) | |
1355 | limit >>= 3; | |
381fc8f8 VM |
1356 | |
1357 | if (!frame_overrun && current_frame >= target_frame) | |
1358 | return true; | |
1359 | ||
1360 | if (frame_overrun && current_frame >= target_frame && | |
91bb163e | 1361 | ((current_frame - target_frame) < limit / 2)) |
381fc8f8 VM |
1362 | return true; |
1363 | ||
1364 | return false; | |
1365 | } | |
1366 | ||
e02f9aa6 VA |
1367 | /* |
1368 | * dwc2_gadget_set_ep0_desc_chain - Set EP's desc chain pointers | |
1369 | * @hsotg: The driver state | |
1370 | * @hs_ep: the ep descriptor chain is for | |
1371 | * | |
1372 | * Called to update EP0 structure's pointers depend on stage of | |
1373 | * control transfer. | |
1374 | */ | |
1375 | static int dwc2_gadget_set_ep0_desc_chain(struct dwc2_hsotg *hsotg, | |
1376 | struct dwc2_hsotg_ep *hs_ep) | |
1377 | { | |
1378 | switch (hsotg->ep0_state) { | |
1379 | case DWC2_EP0_SETUP: | |
1380 | case DWC2_EP0_STATUS_OUT: | |
1381 | hs_ep->desc_list = hsotg->setup_desc[0]; | |
1382 | hs_ep->desc_list_dma = hsotg->setup_desc_dma[0]; | |
1383 | break; | |
1384 | case DWC2_EP0_DATA_IN: | |
1385 | case DWC2_EP0_STATUS_IN: | |
1386 | hs_ep->desc_list = hsotg->ctrl_in_desc; | |
1387 | hs_ep->desc_list_dma = hsotg->ctrl_in_desc_dma; | |
1388 | break; | |
1389 | case DWC2_EP0_DATA_OUT: | |
1390 | hs_ep->desc_list = hsotg->ctrl_out_desc; | |
1391 | hs_ep->desc_list_dma = hsotg->ctrl_out_desc_dma; | |
1392 | break; | |
1393 | default: | |
1394 | dev_err(hsotg->dev, "invalid EP 0 state in queue %d\n", | |
1395 | hsotg->ep0_state); | |
1396 | return -EINVAL; | |
1397 | } | |
1398 | ||
1399 | return 0; | |
1400 | } | |
1401 | ||
1f91b4cc | 1402 | static int dwc2_hsotg_ep_queue(struct usb_ep *ep, struct usb_request *req, |
9da51974 | 1403 | gfp_t gfp_flags) |
5b7d70c6 | 1404 | { |
1f91b4cc FB |
1405 | struct dwc2_hsotg_req *hs_req = our_req(req); |
1406 | struct dwc2_hsotg_ep *hs_ep = our_ep(ep); | |
941fcce4 | 1407 | struct dwc2_hsotg *hs = hs_ep->parent; |
5b7d70c6 | 1408 | bool first; |
7d24c1b5 | 1409 | int ret; |
729cac69 MH |
1410 | u32 maxsize = 0; |
1411 | u32 mask = 0; | |
1412 | ||
5b7d70c6 BD |
1413 | |
1414 | dev_dbg(hs->dev, "%s: req %p: %d@%p, noi=%d, zero=%d, snok=%d\n", | |
1415 | ep->name, req, req->length, req->buf, req->no_interrupt, | |
1416 | req->zero, req->short_not_ok); | |
1417 | ||
5d69a3b5 MH |
1418 | if (hs->lx_state == DWC2_L1) { |
1419 | dwc2_wakeup_from_lpm_l1(hs, true); | |
1420 | } | |
1421 | ||
7ababa92 | 1422 | /* Prevent new request submission when controller is suspended */ |
88b02f2c GT |
1423 | if (hs->lx_state != DWC2_L0) { |
1424 | dev_dbg(hs->dev, "%s: submit request only in active state\n", | |
9da51974 | 1425 | __func__); |
7ababa92 GH |
1426 | return -EAGAIN; |
1427 | } | |
1428 | ||
5b7d70c6 BD |
1429 | /* initialise status of the request */ |
1430 | INIT_LIST_HEAD(&hs_req->queue); | |
1431 | req->actual = 0; | |
1432 | req->status = -EINPROGRESS; | |
1433 | ||
860ef6cd MH |
1434 | /* Don't queue ISOC request if length greater than mps*mc */ |
1435 | if (hs_ep->isochronous && | |
1436 | req->length > (hs_ep->mc * hs_ep->ep.maxpacket)) { | |
1437 | dev_err(hs->dev, "req length > maxpacket*mc\n"); | |
1438 | return -EINVAL; | |
1439 | } | |
1440 | ||
729cac69 MH |
1441 | /* In DDMA mode for ISOC's don't queue request if length greater |
1442 | * than descriptor limits. | |
1443 | */ | |
1444 | if (using_desc_dma(hs) && hs_ep->isochronous) { | |
1445 | maxsize = dwc2_gadget_get_desc_params(hs_ep, &mask); | |
1446 | if (hs_ep->dir_in && req->length > maxsize) { | |
1447 | dev_err(hs->dev, "wrong length %d (maxsize=%d)\n", | |
1448 | req->length, maxsize); | |
1449 | return -EINVAL; | |
1450 | } | |
1451 | ||
1452 | if (!hs_ep->dir_in && req->length > hs_ep->ep.maxpacket) { | |
1453 | dev_err(hs->dev, "ISOC OUT: wrong length %d (mps=%d)\n", | |
1454 | req->length, hs_ep->ep.maxpacket); | |
1455 | return -EINVAL; | |
1456 | } | |
1457 | } | |
1458 | ||
1f91b4cc | 1459 | ret = dwc2_hsotg_handle_unaligned_buf_start(hs, hs_ep, hs_req); |
7d24c1b5 MYK |
1460 | if (ret) |
1461 | return ret; | |
1462 | ||
5b7d70c6 BD |
1463 | /* if we're using DMA, sync the buffers as necessary */ |
1464 | if (using_dma(hs)) { | |
1f91b4cc | 1465 | ret = dwc2_hsotg_map_dma(hs, hs_ep, req); |
5b7d70c6 BD |
1466 | if (ret) |
1467 | return ret; | |
1468 | } | |
e02f9aa6 VA |
1469 | /* If using descriptor DMA configure EP0 descriptor chain pointers */ |
1470 | if (using_desc_dma(hs) && !hs_ep->index) { | |
1471 | ret = dwc2_gadget_set_ep0_desc_chain(hs, hs_ep); | |
1472 | if (ret) | |
1473 | return ret; | |
1474 | } | |
5b7d70c6 | 1475 | |
5b7d70c6 BD |
1476 | first = list_empty(&hs_ep->queue); |
1477 | list_add_tail(&hs_req->queue, &hs_ep->queue); | |
1478 | ||
540ccba0 VA |
1479 | /* |
1480 | * Handle DDMA isochronous transfers separately - just add new entry | |
729cac69 | 1481 | * to the descriptor chain. |
540ccba0 VA |
1482 | * Transfer will be started once SW gets either one of NAK or |
1483 | * OutTknEpDis interrupts. | |
1484 | */ | |
729cac69 MH |
1485 | if (using_desc_dma(hs) && hs_ep->isochronous) { |
1486 | if (hs_ep->target_frame != TARGET_FRAME_INITIAL) { | |
10209abe AP |
1487 | dma_addr_t dma_addr = hs_req->req.dma; |
1488 | ||
1489 | if (hs_req->req.num_sgs) { | |
1490 | WARN_ON(hs_req->req.num_sgs > 1); | |
1491 | dma_addr = sg_dma_address(hs_req->req.sg); | |
1492 | } | |
1493 | dwc2_gadget_fill_isoc_desc(hs_ep, dma_addr, | |
729cac69 MH |
1494 | hs_req->req.length); |
1495 | } | |
540ccba0 VA |
1496 | return 0; |
1497 | } | |
1498 | ||
b4c53b4a MH |
1499 | /* Change EP direction if status phase request is after data out */ |
1500 | if (!hs_ep->index && !req->length && !hs_ep->dir_in && | |
1501 | hs->ep0_state == DWC2_EP0_DATA_OUT) | |
1502 | hs_ep->dir_in = 1; | |
1503 | ||
837e9f00 VM |
1504 | if (first) { |
1505 | if (!hs_ep->isochronous) { | |
1506 | dwc2_hsotg_start_req(hs, hs_ep, hs_req, false); | |
1507 | return 0; | |
1508 | } | |
1509 | ||
c7c24e7a AP |
1510 | /* Update current frame number value. */ |
1511 | hs->frame_number = dwc2_hsotg_read_frameno(hs); | |
1512 | while (dwc2_gadget_target_frame_elapsed(hs_ep)) { | |
837e9f00 | 1513 | dwc2_gadget_incr_frame_num(hs_ep); |
c7c24e7a AP |
1514 | /* Update current frame number value once more as it |
1515 | * changes here. | |
1516 | */ | |
1517 | hs->frame_number = dwc2_hsotg_read_frameno(hs); | |
1518 | } | |
5b7d70c6 | 1519 | |
837e9f00 VM |
1520 | if (hs_ep->target_frame != TARGET_FRAME_INITIAL) |
1521 | dwc2_hsotg_start_req(hs, hs_ep, hs_req, false); | |
1522 | } | |
5b7d70c6 BD |
1523 | return 0; |
1524 | } | |
1525 | ||
1f91b4cc | 1526 | static int dwc2_hsotg_ep_queue_lock(struct usb_ep *ep, struct usb_request *req, |
9da51974 | 1527 | gfp_t gfp_flags) |
5ad1d316 | 1528 | { |
1f91b4cc | 1529 | struct dwc2_hsotg_ep *hs_ep = our_ep(ep); |
941fcce4 | 1530 | struct dwc2_hsotg *hs = hs_ep->parent; |
8879904b JH |
1531 | unsigned long flags; |
1532 | int ret; | |
5ad1d316 LM |
1533 | |
1534 | spin_lock_irqsave(&hs->lock, flags); | |
1f91b4cc | 1535 | ret = dwc2_hsotg_ep_queue(ep, req, gfp_flags); |
5ad1d316 LM |
1536 | spin_unlock_irqrestore(&hs->lock, flags); |
1537 | ||
1538 | return ret; | |
1539 | } | |
1540 | ||
1f91b4cc | 1541 | static void dwc2_hsotg_ep_free_request(struct usb_ep *ep, |
9da51974 | 1542 | struct usb_request *req) |
5b7d70c6 | 1543 | { |
1f91b4cc | 1544 | struct dwc2_hsotg_req *hs_req = our_req(req); |
5b7d70c6 BD |
1545 | |
1546 | kfree(hs_req); | |
1547 | } | |
1548 | ||
1549 | /** | |
1f91b4cc | 1550 | * dwc2_hsotg_complete_oursetup - setup completion callback |
5b7d70c6 BD |
1551 | * @ep: The endpoint the request was on. |
1552 | * @req: The request completed. | |
1553 | * | |
1554 | * Called on completion of any requests the driver itself | |
1555 | * submitted that need cleaning up. | |
1556 | */ | |
1f91b4cc | 1557 | static void dwc2_hsotg_complete_oursetup(struct usb_ep *ep, |
9da51974 | 1558 | struct usb_request *req) |
5b7d70c6 | 1559 | { |
1f91b4cc | 1560 | struct dwc2_hsotg_ep *hs_ep = our_ep(ep); |
941fcce4 | 1561 | struct dwc2_hsotg *hsotg = hs_ep->parent; |
5b7d70c6 BD |
1562 | |
1563 | dev_dbg(hsotg->dev, "%s: ep %p, req %p\n", __func__, ep, req); | |
1564 | ||
1f91b4cc | 1565 | dwc2_hsotg_ep_free_request(ep, req); |
5b7d70c6 BD |
1566 | } |
1567 | ||
1568 | /** | |
1569 | * ep_from_windex - convert control wIndex value to endpoint | |
1570 | * @hsotg: The driver state. | |
1571 | * @windex: The control request wIndex field (in host order). | |
1572 | * | |
1573 | * Convert the given wIndex into a pointer to an driver endpoint | |
1574 | * structure, or return NULL if it is not a valid endpoint. | |
8b9bc460 | 1575 | */ |
1f91b4cc | 1576 | static struct dwc2_hsotg_ep *ep_from_windex(struct dwc2_hsotg *hsotg, |
9da51974 | 1577 | u32 windex) |
5b7d70c6 | 1578 | { |
5b7d70c6 BD |
1579 | int dir = (windex & USB_DIR_IN) ? 1 : 0; |
1580 | int idx = windex & 0x7F; | |
1581 | ||
1582 | if (windex >= 0x100) | |
1583 | return NULL; | |
1584 | ||
b3f489b2 | 1585 | if (idx > hsotg->num_of_eps) |
5b7d70c6 BD |
1586 | return NULL; |
1587 | ||
f670e9f9 | 1588 | return index_to_ep(hsotg, idx, dir); |
5b7d70c6 BD |
1589 | } |
1590 | ||
9e14d0a5 | 1591 | /** |
1f91b4cc | 1592 | * dwc2_hsotg_set_test_mode - Enable usb Test Modes |
9e14d0a5 GH |
1593 | * @hsotg: The driver state. |
1594 | * @testmode: requested usb test mode | |
1595 | * Enable usb Test Mode requested by the Host. | |
1596 | */ | |
1f91b4cc | 1597 | int dwc2_hsotg_set_test_mode(struct dwc2_hsotg *hsotg, int testmode) |
9e14d0a5 | 1598 | { |
f25c42b8 | 1599 | int dctl = dwc2_readl(hsotg, DCTL); |
9e14d0a5 GH |
1600 | |
1601 | dctl &= ~DCTL_TSTCTL_MASK; | |
1602 | switch (testmode) { | |
62fb45d3 GKH |
1603 | case USB_TEST_J: |
1604 | case USB_TEST_K: | |
1605 | case USB_TEST_SE0_NAK: | |
1606 | case USB_TEST_PACKET: | |
1607 | case USB_TEST_FORCE_ENABLE: | |
9e14d0a5 GH |
1608 | dctl |= testmode << DCTL_TSTCTL_SHIFT; |
1609 | break; | |
1610 | default: | |
1611 | return -EINVAL; | |
1612 | } | |
f25c42b8 | 1613 | dwc2_writel(hsotg, dctl, DCTL); |
9e14d0a5 GH |
1614 | return 0; |
1615 | } | |
1616 | ||
5b7d70c6 | 1617 | /** |
1f91b4cc | 1618 | * dwc2_hsotg_send_reply - send reply to control request |
5b7d70c6 BD |
1619 | * @hsotg: The device state |
1620 | * @ep: Endpoint 0 | |
1621 | * @buff: Buffer for request | |
1622 | * @length: Length of reply. | |
1623 | * | |
1624 | * Create a request and queue it on the given endpoint. This is useful as | |
1625 | * an internal method of sending replies to certain control requests, etc. | |
1626 | */ | |
1f91b4cc | 1627 | static int dwc2_hsotg_send_reply(struct dwc2_hsotg *hsotg, |
9da51974 | 1628 | struct dwc2_hsotg_ep *ep, |
5b7d70c6 BD |
1629 | void *buff, |
1630 | int length) | |
1631 | { | |
1632 | struct usb_request *req; | |
1633 | int ret; | |
1634 | ||
1635 | dev_dbg(hsotg->dev, "%s: buff %p, len %d\n", __func__, buff, length); | |
1636 | ||
1f91b4cc | 1637 | req = dwc2_hsotg_ep_alloc_request(&ep->ep, GFP_ATOMIC); |
5b7d70c6 BD |
1638 | hsotg->ep0_reply = req; |
1639 | if (!req) { | |
1640 | dev_warn(hsotg->dev, "%s: cannot alloc req\n", __func__); | |
1641 | return -ENOMEM; | |
1642 | } | |
1643 | ||
1644 | req->buf = hsotg->ep0_buff; | |
1645 | req->length = length; | |
f71b5e25 MYK |
1646 | /* |
1647 | * zero flag is for sending zlp in DATA IN stage. It has no impact on | |
1648 | * STATUS stage. | |
1649 | */ | |
1650 | req->zero = 0; | |
1f91b4cc | 1651 | req->complete = dwc2_hsotg_complete_oursetup; |
5b7d70c6 BD |
1652 | |
1653 | if (length) | |
1654 | memcpy(req->buf, buff, length); | |
5b7d70c6 | 1655 | |
1f91b4cc | 1656 | ret = dwc2_hsotg_ep_queue(&ep->ep, req, GFP_ATOMIC); |
5b7d70c6 BD |
1657 | if (ret) { |
1658 | dev_warn(hsotg->dev, "%s: cannot queue req\n", __func__); | |
1659 | return ret; | |
1660 | } | |
1661 | ||
1662 | return 0; | |
1663 | } | |
1664 | ||
1665 | /** | |
1f91b4cc | 1666 | * dwc2_hsotg_process_req_status - process request GET_STATUS |
5b7d70c6 BD |
1667 | * @hsotg: The device state |
1668 | * @ctrl: USB control request | |
1669 | */ | |
1f91b4cc | 1670 | static int dwc2_hsotg_process_req_status(struct dwc2_hsotg *hsotg, |
9da51974 | 1671 | struct usb_ctrlrequest *ctrl) |
5b7d70c6 | 1672 | { |
1f91b4cc FB |
1673 | struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0]; |
1674 | struct dwc2_hsotg_ep *ep; | |
5b7d70c6 | 1675 | __le16 reply; |
9a0d6f7c | 1676 | u16 status; |
5b7d70c6 BD |
1677 | int ret; |
1678 | ||
1679 | dev_dbg(hsotg->dev, "%s: USB_REQ_GET_STATUS\n", __func__); | |
1680 | ||
1681 | if (!ep0->dir_in) { | |
1682 | dev_warn(hsotg->dev, "%s: direction out?\n", __func__); | |
1683 | return -EINVAL; | |
1684 | } | |
1685 | ||
1686 | switch (ctrl->bRequestType & USB_RECIP_MASK) { | |
1687 | case USB_RECIP_DEVICE: | |
1a0808cb JK |
1688 | status = hsotg->gadget.is_selfpowered << |
1689 | USB_DEVICE_SELF_POWERED; | |
9a0d6f7c MH |
1690 | status |= hsotg->remote_wakeup_allowed << |
1691 | USB_DEVICE_REMOTE_WAKEUP; | |
1692 | reply = cpu_to_le16(status); | |
5b7d70c6 BD |
1693 | break; |
1694 | ||
1695 | case USB_RECIP_INTERFACE: | |
1696 | /* currently, the data result should be zero */ | |
1697 | reply = cpu_to_le16(0); | |
1698 | break; | |
1699 | ||
1700 | case USB_RECIP_ENDPOINT: | |
1701 | ep = ep_from_windex(hsotg, le16_to_cpu(ctrl->wIndex)); | |
1702 | if (!ep) | |
1703 | return -ENOENT; | |
1704 | ||
1705 | reply = cpu_to_le16(ep->halted ? 1 : 0); | |
1706 | break; | |
1707 | ||
1708 | default: | |
1709 | return 0; | |
1710 | } | |
1711 | ||
1712 | if (le16_to_cpu(ctrl->wLength) != 2) | |
1713 | return -EINVAL; | |
1714 | ||
1f91b4cc | 1715 | ret = dwc2_hsotg_send_reply(hsotg, ep0, &reply, 2); |
5b7d70c6 BD |
1716 | if (ret) { |
1717 | dev_err(hsotg->dev, "%s: failed to send reply\n", __func__); | |
1718 | return ret; | |
1719 | } | |
1720 | ||
1721 | return 1; | |
1722 | } | |
1723 | ||
51da43b5 | 1724 | static int dwc2_hsotg_ep_sethalt(struct usb_ep *ep, int value, bool now); |
5b7d70c6 | 1725 | |
9c39ddc6 AT |
1726 | /** |
1727 | * get_ep_head - return the first request on the endpoint | |
1728 | * @hs_ep: The controller endpoint to get | |
1729 | * | |
1730 | * Get the first request on the endpoint. | |
1731 | */ | |
1f91b4cc | 1732 | static struct dwc2_hsotg_req *get_ep_head(struct dwc2_hsotg_ep *hs_ep) |
9c39ddc6 | 1733 | { |
ffc4b406 MY |
1734 | return list_first_entry_or_null(&hs_ep->queue, struct dwc2_hsotg_req, |
1735 | queue); | |
9c39ddc6 AT |
1736 | } |
1737 | ||
41cc4cd2 VM |
1738 | /** |
1739 | * dwc2_gadget_start_next_request - Starts next request from ep queue | |
1740 | * @hs_ep: Endpoint structure | |
1741 | * | |
1742 | * If queue is empty and EP is ISOC-OUT - unmasks OUTTKNEPDIS which is masked | |
1743 | * in its handler. Hence we need to unmask it here to be able to do | |
1744 | * resynchronization. | |
1745 | */ | |
1746 | static void dwc2_gadget_start_next_request(struct dwc2_hsotg_ep *hs_ep) | |
1747 | { | |
41cc4cd2 VM |
1748 | struct dwc2_hsotg *hsotg = hs_ep->parent; |
1749 | int dir_in = hs_ep->dir_in; | |
1750 | struct dwc2_hsotg_req *hs_req; | |
41cc4cd2 VM |
1751 | |
1752 | if (!list_empty(&hs_ep->queue)) { | |
1753 | hs_req = get_ep_head(hs_ep); | |
1754 | dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, false); | |
1755 | return; | |
1756 | } | |
1757 | if (!hs_ep->isochronous) | |
1758 | return; | |
1759 | ||
1760 | if (dir_in) { | |
1761 | dev_dbg(hsotg->dev, "%s: No more ISOC-IN requests\n", | |
1762 | __func__); | |
1763 | } else { | |
1764 | dev_dbg(hsotg->dev, "%s: No more ISOC-OUT requests\n", | |
1765 | __func__); | |
41cc4cd2 VM |
1766 | } |
1767 | } | |
1768 | ||
5b7d70c6 | 1769 | /** |
1f91b4cc | 1770 | * dwc2_hsotg_process_req_feature - process request {SET,CLEAR}_FEATURE |
5b7d70c6 BD |
1771 | * @hsotg: The device state |
1772 | * @ctrl: USB control request | |
1773 | */ | |
1f91b4cc | 1774 | static int dwc2_hsotg_process_req_feature(struct dwc2_hsotg *hsotg, |
9da51974 | 1775 | struct usb_ctrlrequest *ctrl) |
5b7d70c6 | 1776 | { |
1f91b4cc FB |
1777 | struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0]; |
1778 | struct dwc2_hsotg_req *hs_req; | |
5b7d70c6 | 1779 | bool set = (ctrl->bRequest == USB_REQ_SET_FEATURE); |
1f91b4cc | 1780 | struct dwc2_hsotg_ep *ep; |
26ab3d0c | 1781 | int ret; |
bd9ef7bf | 1782 | bool halted; |
9e14d0a5 GH |
1783 | u32 recip; |
1784 | u32 wValue; | |
1785 | u32 wIndex; | |
5b7d70c6 BD |
1786 | |
1787 | dev_dbg(hsotg->dev, "%s: %s_FEATURE\n", | |
1788 | __func__, set ? "SET" : "CLEAR"); | |
1789 | ||
9e14d0a5 GH |
1790 | wValue = le16_to_cpu(ctrl->wValue); |
1791 | wIndex = le16_to_cpu(ctrl->wIndex); | |
1792 | recip = ctrl->bRequestType & USB_RECIP_MASK; | |
1793 | ||
1794 | switch (recip) { | |
1795 | case USB_RECIP_DEVICE: | |
1796 | switch (wValue) { | |
fa389a6d | 1797 | case USB_DEVICE_REMOTE_WAKEUP: |
9a0d6f7c MH |
1798 | if (set) |
1799 | hsotg->remote_wakeup_allowed = 1; | |
1800 | else | |
1801 | hsotg->remote_wakeup_allowed = 0; | |
fa389a6d VM |
1802 | break; |
1803 | ||
9e14d0a5 GH |
1804 | case USB_DEVICE_TEST_MODE: |
1805 | if ((wIndex & 0xff) != 0) | |
1806 | return -EINVAL; | |
1807 | if (!set) | |
1808 | return -EINVAL; | |
1809 | ||
1810 | hsotg->test_mode = wIndex >> 8; | |
9e14d0a5 GH |
1811 | break; |
1812 | default: | |
1813 | return -ENOENT; | |
1814 | } | |
9a0d6f7c MH |
1815 | |
1816 | ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0); | |
1817 | if (ret) { | |
1818 | dev_err(hsotg->dev, | |
1819 | "%s: failed to send reply\n", __func__); | |
1820 | return ret; | |
1821 | } | |
9e14d0a5 GH |
1822 | break; |
1823 | ||
1824 | case USB_RECIP_ENDPOINT: | |
1825 | ep = ep_from_windex(hsotg, wIndex); | |
5b7d70c6 BD |
1826 | if (!ep) { |
1827 | dev_dbg(hsotg->dev, "%s: no endpoint for 0x%04x\n", | |
9e14d0a5 | 1828 | __func__, wIndex); |
5b7d70c6 BD |
1829 | return -ENOENT; |
1830 | } | |
1831 | ||
9e14d0a5 | 1832 | switch (wValue) { |
5b7d70c6 | 1833 | case USB_ENDPOINT_HALT: |
bd9ef7bf RB |
1834 | halted = ep->halted; |
1835 | ||
b833ce15 MH |
1836 | if (!ep->wedged) |
1837 | dwc2_hsotg_ep_sethalt(&ep->ep, set, true); | |
26ab3d0c | 1838 | |
1f91b4cc | 1839 | ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0); |
26ab3d0c AT |
1840 | if (ret) { |
1841 | dev_err(hsotg->dev, | |
1842 | "%s: failed to send reply\n", __func__); | |
1843 | return ret; | |
1844 | } | |
9c39ddc6 | 1845 | |
bd9ef7bf RB |
1846 | /* |
1847 | * we have to complete all requests for ep if it was | |
1848 | * halted, and the halt was cleared by CLEAR_FEATURE | |
1849 | */ | |
1850 | ||
1851 | if (!set && halted) { | |
9c39ddc6 AT |
1852 | /* |
1853 | * If we have request in progress, | |
1854 | * then complete it | |
1855 | */ | |
1856 | if (ep->req) { | |
1857 | hs_req = ep->req; | |
1858 | ep->req = NULL; | |
1859 | list_del_init(&hs_req->queue); | |
c00dd4a6 GH |
1860 | if (hs_req->req.complete) { |
1861 | spin_unlock(&hsotg->lock); | |
1862 | usb_gadget_giveback_request( | |
1863 | &ep->ep, &hs_req->req); | |
1864 | spin_lock(&hsotg->lock); | |
1865 | } | |
9c39ddc6 AT |
1866 | } |
1867 | ||
1868 | /* If we have pending request, then start it */ | |
34c0887f | 1869 | if (!ep->req) |
41cc4cd2 | 1870 | dwc2_gadget_start_next_request(ep); |
9c39ddc6 AT |
1871 | } |
1872 | ||
5b7d70c6 BD |
1873 | break; |
1874 | ||
1875 | default: | |
1876 | return -ENOENT; | |
1877 | } | |
9e14d0a5 GH |
1878 | break; |
1879 | default: | |
1880 | return -ENOENT; | |
1881 | } | |
5b7d70c6 BD |
1882 | return 1; |
1883 | } | |
1884 | ||
1f91b4cc | 1885 | static void dwc2_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg); |
ab93e014 | 1886 | |
c9f721b2 | 1887 | /** |
1f91b4cc | 1888 | * dwc2_hsotg_stall_ep0 - stall ep0 |
c9f721b2 RB |
1889 | * @hsotg: The device state |
1890 | * | |
1891 | * Set stall for ep0 as response for setup request. | |
1892 | */ | |
1f91b4cc | 1893 | static void dwc2_hsotg_stall_ep0(struct dwc2_hsotg *hsotg) |
e9ebe7c3 | 1894 | { |
1f91b4cc | 1895 | struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0]; |
c9f721b2 RB |
1896 | u32 reg; |
1897 | u32 ctrl; | |
1898 | ||
1899 | dev_dbg(hsotg->dev, "ep0 stall (dir=%d)\n", ep0->dir_in); | |
1900 | reg = (ep0->dir_in) ? DIEPCTL0 : DOEPCTL0; | |
1901 | ||
1902 | /* | |
1903 | * DxEPCTL_Stall will be cleared by EP once it has | |
1904 | * taken effect, so no need to clear later. | |
1905 | */ | |
1906 | ||
f25c42b8 | 1907 | ctrl = dwc2_readl(hsotg, reg); |
47a1685f DN |
1908 | ctrl |= DXEPCTL_STALL; |
1909 | ctrl |= DXEPCTL_CNAK; | |
f25c42b8 | 1910 | dwc2_writel(hsotg, ctrl, reg); |
c9f721b2 RB |
1911 | |
1912 | dev_dbg(hsotg->dev, | |
47a1685f | 1913 | "written DXEPCTL=0x%08x to %08x (DXEPCTL=0x%08x)\n", |
f25c42b8 | 1914 | ctrl, reg, dwc2_readl(hsotg, reg)); |
c9f721b2 RB |
1915 | |
1916 | /* | |
1917 | * complete won't be called, so we enqueue | |
1918 | * setup request here | |
1919 | */ | |
1f91b4cc | 1920 | dwc2_hsotg_enqueue_setup(hsotg); |
c9f721b2 RB |
1921 | } |
1922 | ||
5b7d70c6 | 1923 | /** |
1f91b4cc | 1924 | * dwc2_hsotg_process_control - process a control request |
5b7d70c6 BD |
1925 | * @hsotg: The device state |
1926 | * @ctrl: The control request received | |
1927 | * | |
1928 | * The controller has received the SETUP phase of a control request, and | |
1929 | * needs to work out what to do next (and whether to pass it on to the | |
1930 | * gadget driver). | |
1931 | */ | |
1f91b4cc | 1932 | static void dwc2_hsotg_process_control(struct dwc2_hsotg *hsotg, |
9da51974 | 1933 | struct usb_ctrlrequest *ctrl) |
5b7d70c6 | 1934 | { |
1f91b4cc | 1935 | struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0]; |
5b7d70c6 BD |
1936 | int ret = 0; |
1937 | u32 dcfg; | |
1938 | ||
e525e743 MYK |
1939 | dev_dbg(hsotg->dev, |
1940 | "ctrl Type=%02x, Req=%02x, V=%04x, I=%04x, L=%04x\n", | |
1941 | ctrl->bRequestType, ctrl->bRequest, ctrl->wValue, | |
1942 | ctrl->wIndex, ctrl->wLength); | |
5b7d70c6 | 1943 | |
fe0b94ab MYK |
1944 | if (ctrl->wLength == 0) { |
1945 | ep0->dir_in = 1; | |
1946 | hsotg->ep0_state = DWC2_EP0_STATUS_IN; | |
1947 | } else if (ctrl->bRequestType & USB_DIR_IN) { | |
5b7d70c6 | 1948 | ep0->dir_in = 1; |
fe0b94ab MYK |
1949 | hsotg->ep0_state = DWC2_EP0_DATA_IN; |
1950 | } else { | |
1951 | ep0->dir_in = 0; | |
1952 | hsotg->ep0_state = DWC2_EP0_DATA_OUT; | |
1953 | } | |
5b7d70c6 BD |
1954 | |
1955 | if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) { | |
1956 | switch (ctrl->bRequest) { | |
1957 | case USB_REQ_SET_ADDRESS: | |
6d713c15 | 1958 | hsotg->connected = 1; |
f25c42b8 | 1959 | dcfg = dwc2_readl(hsotg, DCFG); |
47a1685f | 1960 | dcfg &= ~DCFG_DEVADDR_MASK; |
d5dbd3f7 PZ |
1961 | dcfg |= (le16_to_cpu(ctrl->wValue) << |
1962 | DCFG_DEVADDR_SHIFT) & DCFG_DEVADDR_MASK; | |
f25c42b8 | 1963 | dwc2_writel(hsotg, dcfg, DCFG); |
5b7d70c6 BD |
1964 | |
1965 | dev_info(hsotg->dev, "new address %d\n", ctrl->wValue); | |
1966 | ||
1f91b4cc | 1967 | ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0); |
5b7d70c6 BD |
1968 | return; |
1969 | ||
1970 | case USB_REQ_GET_STATUS: | |
1f91b4cc | 1971 | ret = dwc2_hsotg_process_req_status(hsotg, ctrl); |
5b7d70c6 BD |
1972 | break; |
1973 | ||
1974 | case USB_REQ_CLEAR_FEATURE: | |
1975 | case USB_REQ_SET_FEATURE: | |
1f91b4cc | 1976 | ret = dwc2_hsotg_process_req_feature(hsotg, ctrl); |
5b7d70c6 BD |
1977 | break; |
1978 | } | |
1979 | } | |
1980 | ||
1981 | /* as a fallback, try delivering it to the driver to deal with */ | |
1982 | ||
1983 | if (ret == 0 && hsotg->driver) { | |
93f599f2 | 1984 | spin_unlock(&hsotg->lock); |
5b7d70c6 | 1985 | ret = hsotg->driver->setup(&hsotg->gadget, ctrl); |
93f599f2 | 1986 | spin_lock(&hsotg->lock); |
5b7d70c6 BD |
1987 | if (ret < 0) |
1988 | dev_dbg(hsotg->dev, "driver->setup() ret %d\n", ret); | |
1989 | } | |
1990 | ||
b4c53b4a MH |
1991 | hsotg->delayed_status = false; |
1992 | if (ret == USB_GADGET_DELAYED_STATUS) | |
1993 | hsotg->delayed_status = true; | |
1994 | ||
8b9bc460 LM |
1995 | /* |
1996 | * the request is either unhandlable, or is not formatted correctly | |
5b7d70c6 BD |
1997 | * so respond with a STALL for the status stage to indicate failure. |
1998 | */ | |
1999 | ||
c9f721b2 | 2000 | if (ret < 0) |
1f91b4cc | 2001 | dwc2_hsotg_stall_ep0(hsotg); |
5b7d70c6 BD |
2002 | } |
2003 | ||
5b7d70c6 | 2004 | /** |
1f91b4cc | 2005 | * dwc2_hsotg_complete_setup - completion of a setup transfer |
5b7d70c6 BD |
2006 | * @ep: The endpoint the request was on. |
2007 | * @req: The request completed. | |
2008 | * | |
2009 | * Called on completion of any requests the driver itself submitted for | |
2010 | * EP0 setup packets | |
2011 | */ | |
1f91b4cc | 2012 | static void dwc2_hsotg_complete_setup(struct usb_ep *ep, |
9da51974 | 2013 | struct usb_request *req) |
5b7d70c6 | 2014 | { |
1f91b4cc | 2015 | struct dwc2_hsotg_ep *hs_ep = our_ep(ep); |
941fcce4 | 2016 | struct dwc2_hsotg *hsotg = hs_ep->parent; |
5b7d70c6 BD |
2017 | |
2018 | if (req->status < 0) { | |
2019 | dev_dbg(hsotg->dev, "%s: failed %d\n", __func__, req->status); | |
2020 | return; | |
2021 | } | |
2022 | ||
93f599f2 | 2023 | spin_lock(&hsotg->lock); |
5b7d70c6 | 2024 | if (req->actual == 0) |
1f91b4cc | 2025 | dwc2_hsotg_enqueue_setup(hsotg); |
5b7d70c6 | 2026 | else |
1f91b4cc | 2027 | dwc2_hsotg_process_control(hsotg, req->buf); |
93f599f2 | 2028 | spin_unlock(&hsotg->lock); |
5b7d70c6 BD |
2029 | } |
2030 | ||
2031 | /** | |
1f91b4cc | 2032 | * dwc2_hsotg_enqueue_setup - start a request for EP0 packets |
5b7d70c6 BD |
2033 | * @hsotg: The device state. |
2034 | * | |
2035 | * Enqueue a request on EP0 if necessary to received any SETUP packets | |
2036 | * received from the host. | |
2037 | */ | |
1f91b4cc | 2038 | static void dwc2_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg) |
5b7d70c6 BD |
2039 | { |
2040 | struct usb_request *req = hsotg->ctrl_req; | |
1f91b4cc | 2041 | struct dwc2_hsotg_req *hs_req = our_req(req); |
5b7d70c6 BD |
2042 | int ret; |
2043 | ||
2044 | dev_dbg(hsotg->dev, "%s: queueing setup request\n", __func__); | |
2045 | ||
2046 | req->zero = 0; | |
2047 | req->length = 8; | |
2048 | req->buf = hsotg->ctrl_buff; | |
1f91b4cc | 2049 | req->complete = dwc2_hsotg_complete_setup; |
5b7d70c6 BD |
2050 | |
2051 | if (!list_empty(&hs_req->queue)) { | |
2052 | dev_dbg(hsotg->dev, "%s already queued???\n", __func__); | |
2053 | return; | |
2054 | } | |
2055 | ||
c6f5c050 | 2056 | hsotg->eps_out[0]->dir_in = 0; |
8a20fa45 | 2057 | hsotg->eps_out[0]->send_zlp = 0; |
fe0b94ab | 2058 | hsotg->ep0_state = DWC2_EP0_SETUP; |
5b7d70c6 | 2059 | |
1f91b4cc | 2060 | ret = dwc2_hsotg_ep_queue(&hsotg->eps_out[0]->ep, req, GFP_ATOMIC); |
5b7d70c6 BD |
2061 | if (ret < 0) { |
2062 | dev_err(hsotg->dev, "%s: failed queue (%d)\n", __func__, ret); | |
8b9bc460 LM |
2063 | /* |
2064 | * Don't think there's much we can do other than watch the | |
2065 | * driver fail. | |
2066 | */ | |
5b7d70c6 BD |
2067 | } |
2068 | } | |
2069 | ||
1f91b4cc | 2070 | static void dwc2_hsotg_program_zlp(struct dwc2_hsotg *hsotg, |
9da51974 | 2071 | struct dwc2_hsotg_ep *hs_ep) |
fe0b94ab MYK |
2072 | { |
2073 | u32 ctrl; | |
2074 | u8 index = hs_ep->index; | |
2075 | u32 epctl_reg = hs_ep->dir_in ? DIEPCTL(index) : DOEPCTL(index); | |
2076 | u32 epsiz_reg = hs_ep->dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index); | |
2077 | ||
ccb34a91 MYK |
2078 | if (hs_ep->dir_in) |
2079 | dev_dbg(hsotg->dev, "Sending zero-length packet on ep%d\n", | |
e02f9aa6 | 2080 | index); |
ccb34a91 MYK |
2081 | else |
2082 | dev_dbg(hsotg->dev, "Receiving zero-length packet on ep%d\n", | |
e02f9aa6 VA |
2083 | index); |
2084 | if (using_desc_dma(hsotg)) { | |
066cfd07 AP |
2085 | /* Not specific buffer needed for ep0 ZLP */ |
2086 | dma_addr_t dma = hs_ep->desc_list_dma; | |
2087 | ||
201ec568 MH |
2088 | if (!index) |
2089 | dwc2_gadget_set_ep0_desc_chain(hsotg, hs_ep); | |
2090 | ||
066cfd07 | 2091 | dwc2_gadget_config_nonisoc_xfer_ddma(hs_ep, dma, 0); |
e02f9aa6 | 2092 | } else { |
f25c42b8 GS |
2093 | dwc2_writel(hsotg, DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) | |
2094 | DXEPTSIZ_XFERSIZE(0), | |
e02f9aa6 VA |
2095 | epsiz_reg); |
2096 | } | |
fe0b94ab | 2097 | |
f25c42b8 | 2098 | ctrl = dwc2_readl(hsotg, epctl_reg); |
fe0b94ab MYK |
2099 | ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */ |
2100 | ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */ | |
2101 | ctrl |= DXEPCTL_USBACTEP; | |
f25c42b8 | 2102 | dwc2_writel(hsotg, ctrl, epctl_reg); |
fe0b94ab MYK |
2103 | } |
2104 | ||
5b7d70c6 | 2105 | /** |
1f91b4cc | 2106 | * dwc2_hsotg_complete_request - complete a request given to us |
5b7d70c6 BD |
2107 | * @hsotg: The device state. |
2108 | * @hs_ep: The endpoint the request was on. | |
2109 | * @hs_req: The request to complete. | |
2110 | * @result: The result code (0 => Ok, otherwise errno) | |
2111 | * | |
2112 | * The given request has finished, so call the necessary completion | |
2113 | * if it has one and then look to see if we can start a new request | |
2114 | * on the endpoint. | |
2115 | * | |
2116 | * Note, expects the ep to already be locked as appropriate. | |
8b9bc460 | 2117 | */ |
1f91b4cc | 2118 | static void dwc2_hsotg_complete_request(struct dwc2_hsotg *hsotg, |
9da51974 | 2119 | struct dwc2_hsotg_ep *hs_ep, |
1f91b4cc | 2120 | struct dwc2_hsotg_req *hs_req, |
5b7d70c6 BD |
2121 | int result) |
2122 | { | |
5b7d70c6 BD |
2123 | if (!hs_req) { |
2124 | dev_dbg(hsotg->dev, "%s: nothing to complete?\n", __func__); | |
2125 | return; | |
2126 | } | |
2127 | ||
2128 | dev_dbg(hsotg->dev, "complete: ep %p %s, req %p, %d => %p\n", | |
2129 | hs_ep, hs_ep->ep.name, hs_req, result, hs_req->req.complete); | |
2130 | ||
8b9bc460 LM |
2131 | /* |
2132 | * only replace the status if we've not already set an error | |
2133 | * from a previous transaction | |
2134 | */ | |
5b7d70c6 BD |
2135 | |
2136 | if (hs_req->req.status == -EINPROGRESS) | |
2137 | hs_req->req.status = result; | |
2138 | ||
44583fec YL |
2139 | if (using_dma(hsotg)) |
2140 | dwc2_hsotg_unmap_dma(hsotg, hs_ep, hs_req); | |
2141 | ||
1f91b4cc | 2142 | dwc2_hsotg_handle_unaligned_buf_complete(hsotg, hs_ep, hs_req); |
7d24c1b5 | 2143 | |
5b7d70c6 BD |
2144 | hs_ep->req = NULL; |
2145 | list_del_init(&hs_req->queue); | |
2146 | ||
8b9bc460 LM |
2147 | /* |
2148 | * call the complete request with the locks off, just in case the | |
2149 | * request tries to queue more work for this endpoint. | |
2150 | */ | |
5b7d70c6 BD |
2151 | |
2152 | if (hs_req->req.complete) { | |
22258f49 | 2153 | spin_unlock(&hsotg->lock); |
304f7e5e | 2154 | usb_gadget_giveback_request(&hs_ep->ep, &hs_req->req); |
22258f49 | 2155 | spin_lock(&hsotg->lock); |
5b7d70c6 BD |
2156 | } |
2157 | ||
540ccba0 VA |
2158 | /* In DDMA don't need to proceed to starting of next ISOC request */ |
2159 | if (using_desc_dma(hsotg) && hs_ep->isochronous) | |
2160 | return; | |
2161 | ||
8b9bc460 LM |
2162 | /* |
2163 | * Look to see if there is anything else to do. Note, the completion | |
5b7d70c6 | 2164 | * of the previous request may have caused a new request to be started |
8b9bc460 LM |
2165 | * so be careful when doing this. |
2166 | */ | |
5b7d70c6 | 2167 | |
34c0887f | 2168 | if (!hs_ep->req && result >= 0) |
41cc4cd2 | 2169 | dwc2_gadget_start_next_request(hs_ep); |
5b7d70c6 BD |
2170 | } |
2171 | ||
540ccba0 VA |
2172 | /* |
2173 | * dwc2_gadget_complete_isoc_request_ddma - complete an isoc request in DDMA | |
2174 | * @hs_ep: The endpoint the request was on. | |
2175 | * | |
2176 | * Get first request from the ep queue, determine descriptor on which complete | |
729cac69 MH |
2177 | * happened. SW discovers which descriptor currently in use by HW, adjusts |
2178 | * dma_address and calculates index of completed descriptor based on the value | |
2179 | * of DEPDMA register. Update actual length of request, giveback to gadget. | |
540ccba0 VA |
2180 | */ |
2181 | static void dwc2_gadget_complete_isoc_request_ddma(struct dwc2_hsotg_ep *hs_ep) | |
2182 | { | |
2183 | struct dwc2_hsotg *hsotg = hs_ep->parent; | |
2184 | struct dwc2_hsotg_req *hs_req; | |
2185 | struct usb_request *ureq; | |
540ccba0 VA |
2186 | u32 desc_sts; |
2187 | u32 mask; | |
2188 | ||
729cac69 | 2189 | desc_sts = hs_ep->desc_list[hs_ep->compl_desc].status; |
540ccba0 | 2190 | |
729cac69 MH |
2191 | /* Process only descriptors with buffer status set to DMA done */ |
2192 | while ((desc_sts & DEV_DMA_BUFF_STS_MASK) >> | |
2193 | DEV_DMA_BUFF_STS_SHIFT == DEV_DMA_BUFF_STS_DMADONE) { | |
540ccba0 | 2194 | |
729cac69 MH |
2195 | hs_req = get_ep_head(hs_ep); |
2196 | if (!hs_req) { | |
2197 | dev_warn(hsotg->dev, "%s: ISOC EP queue empty\n", __func__); | |
2198 | return; | |
2199 | } | |
2200 | ureq = &hs_req->req; | |
2201 | ||
2202 | /* Check completion status */ | |
2203 | if ((desc_sts & DEV_DMA_STS_MASK) >> DEV_DMA_STS_SHIFT == | |
2204 | DEV_DMA_STS_SUCC) { | |
2205 | mask = hs_ep->dir_in ? DEV_DMA_ISOC_TX_NBYTES_MASK : | |
2206 | DEV_DMA_ISOC_RX_NBYTES_MASK; | |
2207 | ureq->actual = ureq->length - ((desc_sts & mask) >> | |
2208 | DEV_DMA_ISOC_NBYTES_SHIFT); | |
2209 | ||
2210 | /* Adjust actual len for ISOC Out if len is | |
2211 | * not align of 4 | |
2212 | */ | |
2213 | if (!hs_ep->dir_in && ureq->length & 0x3) | |
2214 | ureq->actual += 4 - (ureq->length & 0x3); | |
c8006f67 MH |
2215 | |
2216 | /* Set actual frame number for completed transfers */ | |
2217 | ureq->frame_number = | |
2218 | (desc_sts & DEV_DMA_ISOC_FRNUM_MASK) >> | |
2219 | DEV_DMA_ISOC_FRNUM_SHIFT; | |
729cac69 | 2220 | } |
540ccba0 | 2221 | |
729cac69 | 2222 | dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0); |
95d2b037 | 2223 | |
729cac69 | 2224 | hs_ep->compl_desc++; |
54f37f56 | 2225 | if (hs_ep->compl_desc > (MAX_DMA_DESC_NUM_HS_ISOC - 1)) |
729cac69 MH |
2226 | hs_ep->compl_desc = 0; |
2227 | desc_sts = hs_ep->desc_list[hs_ep->compl_desc].status; | |
2228 | } | |
540ccba0 VA |
2229 | } |
2230 | ||
2231 | /* | |
729cac69 MH |
2232 | * dwc2_gadget_handle_isoc_bna - handle BNA interrupt for ISOC. |
2233 | * @hs_ep: The isochronous endpoint. | |
540ccba0 | 2234 | * |
729cac69 MH |
2235 | * If EP ISOC OUT then need to flush RX FIFO to remove source of BNA |
2236 | * interrupt. Reset target frame and next_desc to allow to start | |
2237 | * ISOC's on NAK interrupt for IN direction or on OUTTKNEPDIS | |
2238 | * interrupt for OUT direction. | |
540ccba0 | 2239 | */ |
729cac69 | 2240 | static void dwc2_gadget_handle_isoc_bna(struct dwc2_hsotg_ep *hs_ep) |
540ccba0 VA |
2241 | { |
2242 | struct dwc2_hsotg *hsotg = hs_ep->parent; | |
540ccba0 | 2243 | |
729cac69 MH |
2244 | if (!hs_ep->dir_in) |
2245 | dwc2_flush_rx_fifo(hsotg); | |
2246 | dwc2_hsotg_complete_request(hsotg, hs_ep, get_ep_head(hs_ep), 0); | |
540ccba0 | 2247 | |
729cac69 MH |
2248 | hs_ep->target_frame = TARGET_FRAME_INITIAL; |
2249 | hs_ep->next_desc = 0; | |
2250 | hs_ep->compl_desc = 0; | |
540ccba0 VA |
2251 | } |
2252 | ||
5b7d70c6 | 2253 | /** |
1f91b4cc | 2254 | * dwc2_hsotg_rx_data - receive data from the FIFO for an endpoint |
5b7d70c6 BD |
2255 | * @hsotg: The device state. |
2256 | * @ep_idx: The endpoint index for the data | |
2257 | * @size: The size of data in the fifo, in bytes | |
2258 | * | |
2259 | * The FIFO status shows there is data to read from the FIFO for a given | |
2260 | * endpoint, so sort out whether we need to read the data into a request | |
2261 | * that has been made for that endpoint. | |
2262 | */ | |
1f91b4cc | 2263 | static void dwc2_hsotg_rx_data(struct dwc2_hsotg *hsotg, int ep_idx, int size) |
5b7d70c6 | 2264 | { |
1f91b4cc FB |
2265 | struct dwc2_hsotg_ep *hs_ep = hsotg->eps_out[ep_idx]; |
2266 | struct dwc2_hsotg_req *hs_req = hs_ep->req; | |
5b7d70c6 BD |
2267 | int to_read; |
2268 | int max_req; | |
2269 | int read_ptr; | |
2270 | ||
2271 | if (!hs_req) { | |
f25c42b8 | 2272 | u32 epctl = dwc2_readl(hsotg, DOEPCTL(ep_idx)); |
5b7d70c6 BD |
2273 | int ptr; |
2274 | ||
6b448af4 | 2275 | dev_dbg(hsotg->dev, |
9da51974 | 2276 | "%s: FIFO %d bytes on ep%d but no req (DXEPCTl=0x%08x)\n", |
5b7d70c6 BD |
2277 | __func__, size, ep_idx, epctl); |
2278 | ||
2279 | /* dump the data from the FIFO, we've nothing we can do */ | |
2280 | for (ptr = 0; ptr < size; ptr += 4) | |
f25c42b8 | 2281 | (void)dwc2_readl(hsotg, EPFIFO(ep_idx)); |
5b7d70c6 BD |
2282 | |
2283 | return; | |
2284 | } | |
2285 | ||
5b7d70c6 BD |
2286 | to_read = size; |
2287 | read_ptr = hs_req->req.actual; | |
2288 | max_req = hs_req->req.length - read_ptr; | |
2289 | ||
a33e7136 BD |
2290 | dev_dbg(hsotg->dev, "%s: read %d/%d, done %d/%d\n", |
2291 | __func__, to_read, max_req, read_ptr, hs_req->req.length); | |
2292 | ||
5b7d70c6 | 2293 | if (to_read > max_req) { |
8b9bc460 LM |
2294 | /* |
2295 | * more data appeared than we where willing | |
5b7d70c6 BD |
2296 | * to deal with in this request. |
2297 | */ | |
2298 | ||
2299 | /* currently we don't deal this */ | |
2300 | WARN_ON_ONCE(1); | |
2301 | } | |
2302 | ||
5b7d70c6 BD |
2303 | hs_ep->total_data += to_read; |
2304 | hs_req->req.actual += to_read; | |
2305 | to_read = DIV_ROUND_UP(to_read, 4); | |
2306 | ||
8b9bc460 LM |
2307 | /* |
2308 | * note, we might over-write the buffer end by 3 bytes depending on | |
2309 | * alignment of the data. | |
2310 | */ | |
342ccce1 GS |
2311 | dwc2_readl_rep(hsotg, EPFIFO(ep_idx), |
2312 | hs_req->req.buf + read_ptr, to_read); | |
5b7d70c6 BD |
2313 | } |
2314 | ||
2315 | /** | |
1f91b4cc | 2316 | * dwc2_hsotg_ep0_zlp - send/receive zero-length packet on control endpoint |
5b7d70c6 | 2317 | * @hsotg: The device instance |
fe0b94ab | 2318 | * @dir_in: If IN zlp |
5b7d70c6 BD |
2319 | * |
2320 | * Generate a zero-length IN packet request for terminating a SETUP | |
2321 | * transaction. | |
2322 | * | |
2323 | * Note, since we don't write any data to the TxFIFO, then it is | |
25985edc | 2324 | * currently believed that we do not need to wait for any space in |
5b7d70c6 BD |
2325 | * the TxFIFO. |
2326 | */ | |
1f91b4cc | 2327 | static void dwc2_hsotg_ep0_zlp(struct dwc2_hsotg *hsotg, bool dir_in) |
5b7d70c6 | 2328 | { |
c6f5c050 | 2329 | /* eps_out[0] is used in both directions */ |
fe0b94ab MYK |
2330 | hsotg->eps_out[0]->dir_in = dir_in; |
2331 | hsotg->ep0_state = dir_in ? DWC2_EP0_STATUS_IN : DWC2_EP0_STATUS_OUT; | |
5b7d70c6 | 2332 | |
1f91b4cc | 2333 | dwc2_hsotg_program_zlp(hsotg, hsotg->eps_out[0]); |
5b7d70c6 BD |
2334 | } |
2335 | ||
aa3e8bc8 VA |
2336 | /* |
2337 | * dwc2_gadget_get_xfersize_ddma - get transferred bytes amount from desc | |
2338 | * @hs_ep - The endpoint on which transfer went | |
2339 | * | |
2340 | * Iterate over endpoints descriptor chain and get info on bytes remained | |
2341 | * in DMA descriptors after transfer has completed. Used for non isoc EPs. | |
2342 | */ | |
2343 | static unsigned int dwc2_gadget_get_xfersize_ddma(struct dwc2_hsotg_ep *hs_ep) | |
2344 | { | |
b2c586eb | 2345 | const struct usb_endpoint_descriptor *ep_desc = hs_ep->ep.desc; |
aa3e8bc8 VA |
2346 | struct dwc2_hsotg *hsotg = hs_ep->parent; |
2347 | unsigned int bytes_rem = 0; | |
b2c586eb | 2348 | unsigned int bytes_rem_correction = 0; |
aa3e8bc8 VA |
2349 | struct dwc2_dma_desc *desc = hs_ep->desc_list; |
2350 | int i; | |
2351 | u32 status; | |
b2c586eb MH |
2352 | u32 mps = hs_ep->ep.maxpacket; |
2353 | int dir_in = hs_ep->dir_in; | |
aa3e8bc8 VA |
2354 | |
2355 | if (!desc) | |
2356 | return -EINVAL; | |
2357 | ||
b2c586eb MH |
2358 | /* Interrupt OUT EP with mps not multiple of 4 */ |
2359 | if (hs_ep->index) | |
2360 | if (usb_endpoint_xfer_int(ep_desc) && !dir_in && (mps % 4)) | |
2361 | bytes_rem_correction = 4 - (mps % 4); | |
2362 | ||
aa3e8bc8 VA |
2363 | for (i = 0; i < hs_ep->desc_count; ++i) { |
2364 | status = desc->status; | |
2365 | bytes_rem += status & DEV_DMA_NBYTES_MASK; | |
b2c586eb | 2366 | bytes_rem -= bytes_rem_correction; |
aa3e8bc8 VA |
2367 | |
2368 | if (status & DEV_DMA_STS_MASK) | |
2369 | dev_err(hsotg->dev, "descriptor %d closed with %x\n", | |
2370 | i, status & DEV_DMA_STS_MASK); | |
b2c586eb MH |
2371 | |
2372 | if (status & DEV_DMA_L) | |
2373 | break; | |
2374 | ||
5acb4b97 | 2375 | desc++; |
aa3e8bc8 VA |
2376 | } |
2377 | ||
2378 | return bytes_rem; | |
2379 | } | |
2380 | ||
5b7d70c6 | 2381 | /** |
1f91b4cc | 2382 | * dwc2_hsotg_handle_outdone - handle receiving OutDone/SetupDone from RXFIFO |
5b7d70c6 BD |
2383 | * @hsotg: The device instance |
2384 | * @epnum: The endpoint received from | |
5b7d70c6 BD |
2385 | * |
2386 | * The RXFIFO has delivered an OutDone event, which means that the data | |
2387 | * transfer for an OUT endpoint has been completed, either by a short | |
2388 | * packet or by the finish of a transfer. | |
8b9bc460 | 2389 | */ |
1f91b4cc | 2390 | static void dwc2_hsotg_handle_outdone(struct dwc2_hsotg *hsotg, int epnum) |
5b7d70c6 | 2391 | { |
f25c42b8 | 2392 | u32 epsize = dwc2_readl(hsotg, DOEPTSIZ(epnum)); |
1f91b4cc FB |
2393 | struct dwc2_hsotg_ep *hs_ep = hsotg->eps_out[epnum]; |
2394 | struct dwc2_hsotg_req *hs_req = hs_ep->req; | |
5b7d70c6 | 2395 | struct usb_request *req = &hs_req->req; |
9da51974 | 2396 | unsigned int size_left = DXEPTSIZ_XFERSIZE_GET(epsize); |
5b7d70c6 BD |
2397 | int result = 0; |
2398 | ||
2399 | if (!hs_req) { | |
2400 | dev_dbg(hsotg->dev, "%s: no request active\n", __func__); | |
2401 | return; | |
2402 | } | |
2403 | ||
fe0b94ab MYK |
2404 | if (epnum == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_OUT) { |
2405 | dev_dbg(hsotg->dev, "zlp packet received\n"); | |
1f91b4cc FB |
2406 | dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0); |
2407 | dwc2_hsotg_enqueue_setup(hsotg); | |
fe0b94ab MYK |
2408 | return; |
2409 | } | |
2410 | ||
aa3e8bc8 VA |
2411 | if (using_desc_dma(hsotg)) |
2412 | size_left = dwc2_gadget_get_xfersize_ddma(hs_ep); | |
2413 | ||
5b7d70c6 | 2414 | if (using_dma(hsotg)) { |
9da51974 | 2415 | unsigned int size_done; |
5b7d70c6 | 2416 | |
8b9bc460 LM |
2417 | /* |
2418 | * Calculate the size of the transfer by checking how much | |
5b7d70c6 BD |
2419 | * is left in the endpoint size register and then working it |
2420 | * out from the amount we loaded for the transfer. | |
2421 | * | |
2422 | * We need to do this as DMA pointers are always 32bit aligned | |
2423 | * so may overshoot/undershoot the transfer. | |
2424 | */ | |
2425 | ||
5b7d70c6 BD |
2426 | size_done = hs_ep->size_loaded - size_left; |
2427 | size_done += hs_ep->last_load; | |
2428 | ||
2429 | req->actual = size_done; | |
2430 | } | |
2431 | ||
a33e7136 BD |
2432 | /* if there is more request to do, schedule new transfer */ |
2433 | if (req->actual < req->length && size_left == 0) { | |
1f91b4cc | 2434 | dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, true); |
a33e7136 BD |
2435 | return; |
2436 | } | |
2437 | ||
5b7d70c6 BD |
2438 | if (req->actual < req->length && req->short_not_ok) { |
2439 | dev_dbg(hsotg->dev, "%s: got %d/%d (short not ok) => error\n", | |
2440 | __func__, req->actual, req->length); | |
2441 | ||
8b9bc460 LM |
2442 | /* |
2443 | * todo - what should we return here? there's no one else | |
2444 | * even bothering to check the status. | |
2445 | */ | |
5b7d70c6 BD |
2446 | } |
2447 | ||
ef750c71 VA |
2448 | /* DDMA IN status phase will start from StsPhseRcvd interrupt */ |
2449 | if (!using_desc_dma(hsotg) && epnum == 0 && | |
2450 | hsotg->ep0_state == DWC2_EP0_DATA_OUT) { | |
fe0b94ab | 2451 | /* Move to STATUS IN */ |
b4c53b4a MH |
2452 | if (!hsotg->delayed_status) |
2453 | dwc2_hsotg_ep0_zlp(hsotg, true); | |
5b7d70c6 BD |
2454 | } |
2455 | ||
4faf3b36 | 2456 | /* Set actual frame number for completed transfers */ |
91bb163e MH |
2457 | if (!using_desc_dma(hsotg) && hs_ep->isochronous) { |
2458 | req->frame_number = hs_ep->target_frame; | |
2459 | dwc2_gadget_incr_frame_num(hs_ep); | |
2460 | } | |
4faf3b36 | 2461 | |
1f91b4cc | 2462 | dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, result); |
5b7d70c6 BD |
2463 | } |
2464 | ||
5b7d70c6 | 2465 | /** |
1f91b4cc | 2466 | * dwc2_hsotg_handle_rx - RX FIFO has data |
5b7d70c6 BD |
2467 | * @hsotg: The device instance |
2468 | * | |
2469 | * The IRQ handler has detected that the RX FIFO has some data in it | |
2470 | * that requires processing, so find out what is in there and do the | |
2471 | * appropriate read. | |
2472 | * | |
25985edc | 2473 | * The RXFIFO is a true FIFO, the packets coming out are still in packet |
5b7d70c6 BD |
2474 | * chunks, so if you have x packets received on an endpoint you'll get x |
2475 | * FIFO events delivered, each with a packet's worth of data in it. | |
2476 | * | |
2477 | * When using DMA, we should not be processing events from the RXFIFO | |
2478 | * as the actual data should be sent to the memory directly and we turn | |
2479 | * on the completion interrupts to get notifications of transfer completion. | |
2480 | */ | |
1f91b4cc | 2481 | static void dwc2_hsotg_handle_rx(struct dwc2_hsotg *hsotg) |
5b7d70c6 | 2482 | { |
f25c42b8 | 2483 | u32 grxstsr = dwc2_readl(hsotg, GRXSTSP); |
5b7d70c6 BD |
2484 | u32 epnum, status, size; |
2485 | ||
2486 | WARN_ON(using_dma(hsotg)); | |
2487 | ||
47a1685f DN |
2488 | epnum = grxstsr & GRXSTS_EPNUM_MASK; |
2489 | status = grxstsr & GRXSTS_PKTSTS_MASK; | |
5b7d70c6 | 2490 | |
47a1685f DN |
2491 | size = grxstsr & GRXSTS_BYTECNT_MASK; |
2492 | size >>= GRXSTS_BYTECNT_SHIFT; | |
5b7d70c6 | 2493 | |
d7c747c5 | 2494 | dev_dbg(hsotg->dev, "%s: GRXSTSP=0x%08x (%d@%d)\n", |
9da51974 | 2495 | __func__, grxstsr, size, epnum); |
5b7d70c6 | 2496 | |
47a1685f DN |
2497 | switch ((status & GRXSTS_PKTSTS_MASK) >> GRXSTS_PKTSTS_SHIFT) { |
2498 | case GRXSTS_PKTSTS_GLOBALOUTNAK: | |
2499 | dev_dbg(hsotg->dev, "GLOBALOUTNAK\n"); | |
5b7d70c6 BD |
2500 | break; |
2501 | ||
47a1685f | 2502 | case GRXSTS_PKTSTS_OUTDONE: |
5b7d70c6 | 2503 | dev_dbg(hsotg->dev, "OutDone (Frame=0x%08x)\n", |
1f91b4cc | 2504 | dwc2_hsotg_read_frameno(hsotg)); |
5b7d70c6 BD |
2505 | |
2506 | if (!using_dma(hsotg)) | |
1f91b4cc | 2507 | dwc2_hsotg_handle_outdone(hsotg, epnum); |
5b7d70c6 BD |
2508 | break; |
2509 | ||
47a1685f | 2510 | case GRXSTS_PKTSTS_SETUPDONE: |
5b7d70c6 BD |
2511 | dev_dbg(hsotg->dev, |
2512 | "SetupDone (Frame=0x%08x, DOPEPCTL=0x%08x)\n", | |
1f91b4cc | 2513 | dwc2_hsotg_read_frameno(hsotg), |
f25c42b8 | 2514 | dwc2_readl(hsotg, DOEPCTL(0))); |
fe0b94ab | 2515 | /* |
1f91b4cc | 2516 | * Call dwc2_hsotg_handle_outdone here if it was not called from |
fe0b94ab MYK |
2517 | * GRXSTS_PKTSTS_OUTDONE. That is, if the core didn't |
2518 | * generate GRXSTS_PKTSTS_OUTDONE for setup packet. | |
2519 | */ | |
2520 | if (hsotg->ep0_state == DWC2_EP0_SETUP) | |
1f91b4cc | 2521 | dwc2_hsotg_handle_outdone(hsotg, epnum); |
5b7d70c6 BD |
2522 | break; |
2523 | ||
47a1685f | 2524 | case GRXSTS_PKTSTS_OUTRX: |
1f91b4cc | 2525 | dwc2_hsotg_rx_data(hsotg, epnum, size); |
5b7d70c6 BD |
2526 | break; |
2527 | ||
47a1685f | 2528 | case GRXSTS_PKTSTS_SETUPRX: |
5b7d70c6 BD |
2529 | dev_dbg(hsotg->dev, |
2530 | "SetupRX (Frame=0x%08x, DOPEPCTL=0x%08x)\n", | |
1f91b4cc | 2531 | dwc2_hsotg_read_frameno(hsotg), |
f25c42b8 | 2532 | dwc2_readl(hsotg, DOEPCTL(0))); |
5b7d70c6 | 2533 | |
fe0b94ab MYK |
2534 | WARN_ON(hsotg->ep0_state != DWC2_EP0_SETUP); |
2535 | ||
1f91b4cc | 2536 | dwc2_hsotg_rx_data(hsotg, epnum, size); |
5b7d70c6 BD |
2537 | break; |
2538 | ||
2539 | default: | |
2540 | dev_warn(hsotg->dev, "%s: unknown status %08x\n", | |
2541 | __func__, grxstsr); | |
2542 | ||
1f91b4cc | 2543 | dwc2_hsotg_dump(hsotg); |
5b7d70c6 BD |
2544 | break; |
2545 | } | |
2546 | } | |
2547 | ||
2548 | /** | |
1f91b4cc | 2549 | * dwc2_hsotg_ep0_mps - turn max packet size into register setting |
5b7d70c6 | 2550 | * @mps: The maximum packet size in bytes. |
8b9bc460 | 2551 | */ |
1f91b4cc | 2552 | static u32 dwc2_hsotg_ep0_mps(unsigned int mps) |
5b7d70c6 BD |
2553 | { |
2554 | switch (mps) { | |
2555 | case 64: | |
94cb8fd6 | 2556 | return D0EPCTL_MPS_64; |
5b7d70c6 | 2557 | case 32: |
94cb8fd6 | 2558 | return D0EPCTL_MPS_32; |
5b7d70c6 | 2559 | case 16: |
94cb8fd6 | 2560 | return D0EPCTL_MPS_16; |
5b7d70c6 | 2561 | case 8: |
94cb8fd6 | 2562 | return D0EPCTL_MPS_8; |
5b7d70c6 BD |
2563 | } |
2564 | ||
2565 | /* bad max packet size, warn and return invalid result */ | |
2566 | WARN_ON(1); | |
2567 | return (u32)-1; | |
2568 | } | |
2569 | ||
2570 | /** | |
1f91b4cc | 2571 | * dwc2_hsotg_set_ep_maxpacket - set endpoint's max-packet field |
5b7d70c6 BD |
2572 | * @hsotg: The driver state. |
2573 | * @ep: The index number of the endpoint | |
2574 | * @mps: The maximum packet size in bytes | |
ee2c40de | 2575 | * @mc: The multicount value |
6fb914d7 | 2576 | * @dir_in: True if direction is in. |
5b7d70c6 BD |
2577 | * |
2578 | * Configure the maximum packet size for the given endpoint, updating | |
2579 | * the hardware control registers to reflect this. | |
2580 | */ | |
1f91b4cc | 2581 | static void dwc2_hsotg_set_ep_maxpacket(struct dwc2_hsotg *hsotg, |
ee2c40de VM |
2582 | unsigned int ep, unsigned int mps, |
2583 | unsigned int mc, unsigned int dir_in) | |
5b7d70c6 | 2584 | { |
1f91b4cc | 2585 | struct dwc2_hsotg_ep *hs_ep; |
5b7d70c6 BD |
2586 | u32 reg; |
2587 | ||
c6f5c050 MYK |
2588 | hs_ep = index_to_ep(hsotg, ep, dir_in); |
2589 | if (!hs_ep) | |
2590 | return; | |
2591 | ||
5b7d70c6 | 2592 | if (ep == 0) { |
ee2c40de VM |
2593 | u32 mps_bytes = mps; |
2594 | ||
5b7d70c6 | 2595 | /* EP0 is a special case */ |
ee2c40de VM |
2596 | mps = dwc2_hsotg_ep0_mps(mps_bytes); |
2597 | if (mps > 3) | |
5b7d70c6 | 2598 | goto bad_mps; |
ee2c40de | 2599 | hs_ep->ep.maxpacket = mps_bytes; |
4fca54aa | 2600 | hs_ep->mc = 1; |
5b7d70c6 | 2601 | } else { |
ee2c40de | 2602 | if (mps > 1024) |
5b7d70c6 | 2603 | goto bad_mps; |
ee2c40de VM |
2604 | hs_ep->mc = mc; |
2605 | if (mc > 3) | |
4fca54aa | 2606 | goto bad_mps; |
ee2c40de | 2607 | hs_ep->ep.maxpacket = mps; |
5b7d70c6 BD |
2608 | } |
2609 | ||
c6f5c050 | 2610 | if (dir_in) { |
f25c42b8 | 2611 | reg = dwc2_readl(hsotg, DIEPCTL(ep)); |
c6f5c050 | 2612 | reg &= ~DXEPCTL_MPS_MASK; |
ee2c40de | 2613 | reg |= mps; |
f25c42b8 | 2614 | dwc2_writel(hsotg, reg, DIEPCTL(ep)); |
c6f5c050 | 2615 | } else { |
f25c42b8 | 2616 | reg = dwc2_readl(hsotg, DOEPCTL(ep)); |
47a1685f | 2617 | reg &= ~DXEPCTL_MPS_MASK; |
ee2c40de | 2618 | reg |= mps; |
f25c42b8 | 2619 | dwc2_writel(hsotg, reg, DOEPCTL(ep)); |
659ad60c | 2620 | } |
5b7d70c6 BD |
2621 | |
2622 | return; | |
2623 | ||
2624 | bad_mps: | |
2625 | dev_err(hsotg->dev, "ep%d: bad mps of %d\n", ep, mps); | |
2626 | } | |
2627 | ||
9c39ddc6 | 2628 | /** |
1f91b4cc | 2629 | * dwc2_hsotg_txfifo_flush - flush Tx FIFO |
9c39ddc6 AT |
2630 | * @hsotg: The driver state |
2631 | * @idx: The index for the endpoint (0..15) | |
2632 | */ | |
1f91b4cc | 2633 | static void dwc2_hsotg_txfifo_flush(struct dwc2_hsotg *hsotg, unsigned int idx) |
9c39ddc6 | 2634 | { |
f25c42b8 GS |
2635 | dwc2_writel(hsotg, GRSTCTL_TXFNUM(idx) | GRSTCTL_TXFFLSH, |
2636 | GRSTCTL); | |
9c39ddc6 AT |
2637 | |
2638 | /* wait until the fifo is flushed */ | |
79d6b8c5 SA |
2639 | if (dwc2_hsotg_wait_bit_clear(hsotg, GRSTCTL, GRSTCTL_TXFFLSH, 100)) |
2640 | dev_warn(hsotg->dev, "%s: timeout flushing fifo GRSTCTL_TXFFLSH\n", | |
2641 | __func__); | |
9c39ddc6 | 2642 | } |
5b7d70c6 BD |
2643 | |
2644 | /** | |
1f91b4cc | 2645 | * dwc2_hsotg_trytx - check to see if anything needs transmitting |
5b7d70c6 BD |
2646 | * @hsotg: The driver state |
2647 | * @hs_ep: The driver endpoint to check. | |
2648 | * | |
2649 | * Check to see if there is a request that has data to send, and if so | |
2650 | * make an attempt to write data into the FIFO. | |
2651 | */ | |
1f91b4cc | 2652 | static int dwc2_hsotg_trytx(struct dwc2_hsotg *hsotg, |
9da51974 | 2653 | struct dwc2_hsotg_ep *hs_ep) |
5b7d70c6 | 2654 | { |
1f91b4cc | 2655 | struct dwc2_hsotg_req *hs_req = hs_ep->req; |
5b7d70c6 | 2656 | |
afcf4169 RB |
2657 | if (!hs_ep->dir_in || !hs_req) { |
2658 | /** | |
2659 | * if request is not enqueued, we disable interrupts | |
2660 | * for endpoints, excepting ep0 | |
2661 | */ | |
2662 | if (hs_ep->index != 0) | |
1f91b4cc | 2663 | dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, |
9da51974 | 2664 | hs_ep->dir_in, 0); |
5b7d70c6 | 2665 | return 0; |
afcf4169 | 2666 | } |
5b7d70c6 BD |
2667 | |
2668 | if (hs_req->req.actual < hs_req->req.length) { | |
2669 | dev_dbg(hsotg->dev, "trying to write more for ep%d\n", | |
2670 | hs_ep->index); | |
1f91b4cc | 2671 | return dwc2_hsotg_write_fifo(hsotg, hs_ep, hs_req); |
5b7d70c6 BD |
2672 | } |
2673 | ||
2674 | return 0; | |
2675 | } | |
2676 | ||
2677 | /** | |
1f91b4cc | 2678 | * dwc2_hsotg_complete_in - complete IN transfer |
5b7d70c6 BD |
2679 | * @hsotg: The device state. |
2680 | * @hs_ep: The endpoint that has just completed. | |
2681 | * | |
2682 | * An IN transfer has been completed, update the transfer's state and then | |
2683 | * call the relevant completion routines. | |
2684 | */ | |
1f91b4cc | 2685 | static void dwc2_hsotg_complete_in(struct dwc2_hsotg *hsotg, |
9da51974 | 2686 | struct dwc2_hsotg_ep *hs_ep) |
5b7d70c6 | 2687 | { |
1f91b4cc | 2688 | struct dwc2_hsotg_req *hs_req = hs_ep->req; |
f25c42b8 | 2689 | u32 epsize = dwc2_readl(hsotg, DIEPTSIZ(hs_ep->index)); |
5b7d70c6 BD |
2690 | int size_left, size_done; |
2691 | ||
2692 | if (!hs_req) { | |
2693 | dev_dbg(hsotg->dev, "XferCompl but no req\n"); | |
2694 | return; | |
2695 | } | |
2696 | ||
d3ca0259 | 2697 | /* Finish ZLP handling for IN EP0 transactions */ |
fe0b94ab MYK |
2698 | if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_IN) { |
2699 | dev_dbg(hsotg->dev, "zlp packet sent\n"); | |
c3b22fe2 RK |
2700 | |
2701 | /* | |
2702 | * While send zlp for DWC2_EP0_STATUS_IN EP direction was | |
2703 | * changed to IN. Change back to complete OUT transfer request | |
2704 | */ | |
2705 | hs_ep->dir_in = 0; | |
2706 | ||
1f91b4cc | 2707 | dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0); |
9e14d0a5 GH |
2708 | if (hsotg->test_mode) { |
2709 | int ret; | |
2710 | ||
1f91b4cc | 2711 | ret = dwc2_hsotg_set_test_mode(hsotg, hsotg->test_mode); |
9e14d0a5 GH |
2712 | if (ret < 0) { |
2713 | dev_dbg(hsotg->dev, "Invalid Test #%d\n", | |
9da51974 | 2714 | hsotg->test_mode); |
1f91b4cc | 2715 | dwc2_hsotg_stall_ep0(hsotg); |
9e14d0a5 GH |
2716 | return; |
2717 | } | |
2718 | } | |
1f91b4cc | 2719 | dwc2_hsotg_enqueue_setup(hsotg); |
d3ca0259 LM |
2720 | return; |
2721 | } | |
2722 | ||
8b9bc460 LM |
2723 | /* |
2724 | * Calculate the size of the transfer by checking how much is left | |
5b7d70c6 BD |
2725 | * in the endpoint size register and then working it out from |
2726 | * the amount we loaded for the transfer. | |
2727 | * | |
2728 | * We do this even for DMA, as the transfer may have incremented | |
2729 | * past the end of the buffer (DMA transfers are always 32bit | |
2730 | * aligned). | |
2731 | */ | |
aa3e8bc8 VA |
2732 | if (using_desc_dma(hsotg)) { |
2733 | size_left = dwc2_gadget_get_xfersize_ddma(hs_ep); | |
2734 | if (size_left < 0) | |
2735 | dev_err(hsotg->dev, "error parsing DDMA results %d\n", | |
2736 | size_left); | |
2737 | } else { | |
2738 | size_left = DXEPTSIZ_XFERSIZE_GET(epsize); | |
2739 | } | |
5b7d70c6 BD |
2740 | |
2741 | size_done = hs_ep->size_loaded - size_left; | |
2742 | size_done += hs_ep->last_load; | |
2743 | ||
2744 | if (hs_req->req.actual != size_done) | |
2745 | dev_dbg(hsotg->dev, "%s: adjusting size done %d => %d\n", | |
2746 | __func__, hs_req->req.actual, size_done); | |
2747 | ||
2748 | hs_req->req.actual = size_done; | |
d3ca0259 LM |
2749 | dev_dbg(hsotg->dev, "req->length:%d req->actual:%d req->zero:%d\n", |
2750 | hs_req->req.length, hs_req->req.actual, hs_req->req.zero); | |
2751 | ||
5b7d70c6 BD |
2752 | if (!size_left && hs_req->req.actual < hs_req->req.length) { |
2753 | dev_dbg(hsotg->dev, "%s trying more for req...\n", __func__); | |
1f91b4cc | 2754 | dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, true); |
fe0b94ab MYK |
2755 | return; |
2756 | } | |
2757 | ||
d53dc388 | 2758 | /* Zlp for all endpoints in non DDMA, for ep0 only in DATA IN stage */ |
8a20fa45 | 2759 | if (hs_ep->send_zlp) { |
8a20fa45 | 2760 | hs_ep->send_zlp = 0; |
d53dc388 MH |
2761 | if (!using_desc_dma(hsotg)) { |
2762 | dwc2_hsotg_program_zlp(hsotg, hs_ep); | |
2763 | /* transfer will be completed on next complete interrupt */ | |
2764 | return; | |
2765 | } | |
f71b5e25 MYK |
2766 | } |
2767 | ||
fe0b94ab MYK |
2768 | if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_DATA_IN) { |
2769 | /* Move to STATUS OUT */ | |
1f91b4cc | 2770 | dwc2_hsotg_ep0_zlp(hsotg, false); |
fe0b94ab MYK |
2771 | return; |
2772 | } | |
2773 | ||
91bb163e MH |
2774 | /* Set actual frame number for completed transfers */ |
2775 | if (!using_desc_dma(hsotg) && hs_ep->isochronous) { | |
2776 | hs_req->req.frame_number = hs_ep->target_frame; | |
2777 | dwc2_gadget_incr_frame_num(hs_ep); | |
2778 | } | |
2779 | ||
1f91b4cc | 2780 | dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0); |
5b7d70c6 BD |
2781 | } |
2782 | ||
32601588 VM |
2783 | /** |
2784 | * dwc2_gadget_read_ep_interrupts - reads interrupts for given ep | |
2785 | * @hsotg: The device state. | |
2786 | * @idx: Index of ep. | |
2787 | * @dir_in: Endpoint direction 1-in 0-out. | |
2788 | * | |
2789 | * Reads for endpoint with given index and direction, by masking | |
2790 | * epint_reg with coresponding mask. | |
2791 | */ | |
2792 | static u32 dwc2_gadget_read_ep_interrupts(struct dwc2_hsotg *hsotg, | |
2793 | unsigned int idx, int dir_in) | |
2794 | { | |
2795 | u32 epmsk_reg = dir_in ? DIEPMSK : DOEPMSK; | |
2796 | u32 epint_reg = dir_in ? DIEPINT(idx) : DOEPINT(idx); | |
2797 | u32 ints; | |
2798 | u32 mask; | |
2799 | u32 diepempmsk; | |
2800 | ||
f25c42b8 GS |
2801 | mask = dwc2_readl(hsotg, epmsk_reg); |
2802 | diepempmsk = dwc2_readl(hsotg, DIEPEMPMSK); | |
32601588 VM |
2803 | mask |= ((diepempmsk >> idx) & 0x1) ? DIEPMSK_TXFIFOEMPTY : 0; |
2804 | mask |= DXEPINT_SETUP_RCVD; | |
2805 | ||
f25c42b8 | 2806 | ints = dwc2_readl(hsotg, epint_reg); |
32601588 VM |
2807 | ints &= mask; |
2808 | return ints; | |
2809 | } | |
2810 | ||
bd9971f0 VM |
2811 | /** |
2812 | * dwc2_gadget_handle_ep_disabled - handle DXEPINT_EPDISBLD | |
2813 | * @hs_ep: The endpoint on which interrupt is asserted. | |
2814 | * | |
2815 | * This interrupt indicates that the endpoint has been disabled per the | |
2816 | * application's request. | |
2817 | * | |
2818 | * For IN endpoints flushes txfifo, in case of BULK clears DCTL_CGNPINNAK, | |
2819 | * in case of ISOC completes current request. | |
2820 | * | |
2821 | * For ISOC-OUT endpoints completes expired requests. If there is remaining | |
2822 | * request starts it. | |
2823 | */ | |
2824 | static void dwc2_gadget_handle_ep_disabled(struct dwc2_hsotg_ep *hs_ep) | |
2825 | { | |
2826 | struct dwc2_hsotg *hsotg = hs_ep->parent; | |
2827 | struct dwc2_hsotg_req *hs_req; | |
2828 | unsigned char idx = hs_ep->index; | |
2829 | int dir_in = hs_ep->dir_in; | |
2830 | u32 epctl_reg = dir_in ? DIEPCTL(idx) : DOEPCTL(idx); | |
f25c42b8 | 2831 | int dctl = dwc2_readl(hsotg, DCTL); |
bd9971f0 VM |
2832 | |
2833 | dev_dbg(hsotg->dev, "%s: EPDisbld\n", __func__); | |
2834 | ||
2835 | if (dir_in) { | |
f25c42b8 | 2836 | int epctl = dwc2_readl(hsotg, epctl_reg); |
bd9971f0 VM |
2837 | |
2838 | dwc2_hsotg_txfifo_flush(hsotg, hs_ep->fifo_index); | |
2839 | ||
bd9971f0 | 2840 | if ((epctl & DXEPCTL_STALL) && (epctl & DXEPCTL_EPTYPE_BULK)) { |
f25c42b8 | 2841 | int dctl = dwc2_readl(hsotg, DCTL); |
bd9971f0 VM |
2842 | |
2843 | dctl |= DCTL_CGNPINNAK; | |
f25c42b8 | 2844 | dwc2_writel(hsotg, dctl, DCTL); |
bd9971f0 | 2845 | } |
91bb163e | 2846 | } else { |
bd9971f0 | 2847 | |
91bb163e MH |
2848 | if (dctl & DCTL_GOUTNAKSTS) { |
2849 | dctl |= DCTL_CGOUTNAK; | |
2850 | dwc2_writel(hsotg, dctl, DCTL); | |
2851 | } | |
bd9971f0 VM |
2852 | } |
2853 | ||
2854 | if (!hs_ep->isochronous) | |
2855 | return; | |
2856 | ||
2857 | if (list_empty(&hs_ep->queue)) { | |
2858 | dev_dbg(hsotg->dev, "%s: complete_ep 0x%p, ep->queue empty!\n", | |
2859 | __func__, hs_ep); | |
2860 | return; | |
2861 | } | |
2862 | ||
2863 | do { | |
2864 | hs_req = get_ep_head(hs_ep); | |
7ad4a0b1 MH |
2865 | if (hs_req) { |
2866 | hs_req->req.frame_number = hs_ep->target_frame; | |
2867 | hs_req->req.actual = 0; | |
bd9971f0 VM |
2868 | dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, |
2869 | -ENODATA); | |
7ad4a0b1 | 2870 | } |
bd9971f0 | 2871 | dwc2_gadget_incr_frame_num(hs_ep); |
c7c24e7a AP |
2872 | /* Update current frame number value. */ |
2873 | hsotg->frame_number = dwc2_hsotg_read_frameno(hsotg); | |
bd9971f0 | 2874 | } while (dwc2_gadget_target_frame_elapsed(hs_ep)); |
bd9971f0 VM |
2875 | } |
2876 | ||
5321922c VM |
2877 | /** |
2878 | * dwc2_gadget_handle_out_token_ep_disabled - handle DXEPINT_OUTTKNEPDIS | |
6fb914d7 | 2879 | * @ep: The endpoint on which interrupt is asserted. |
5321922c VM |
2880 | * |
2881 | * This is starting point for ISOC-OUT transfer, synchronization done with | |
2882 | * first out token received from host while corresponding EP is disabled. | |
2883 | * | |
2884 | * Device does not know initial frame in which out token will come. For this | |
2885 | * HW generates OUTTKNEPDIS - out token is received while EP is disabled. Upon | |
2886 | * getting this interrupt SW starts calculation for next transfer frame. | |
2887 | */ | |
2888 | static void dwc2_gadget_handle_out_token_ep_disabled(struct dwc2_hsotg_ep *ep) | |
2889 | { | |
2890 | struct dwc2_hsotg *hsotg = ep->parent; | |
91bb163e | 2891 | struct dwc2_hsotg_req *hs_req; |
5321922c | 2892 | int dir_in = ep->dir_in; |
5321922c VM |
2893 | |
2894 | if (dir_in || !ep->isochronous) | |
2895 | return; | |
2896 | ||
540ccba0 VA |
2897 | if (using_desc_dma(hsotg)) { |
2898 | if (ep->target_frame == TARGET_FRAME_INITIAL) { | |
2899 | /* Start first ISO Out */ | |
4d4f1e79 | 2900 | ep->target_frame = hsotg->frame_number; |
540ccba0 VA |
2901 | dwc2_gadget_start_isoc_ddma(ep); |
2902 | } | |
2903 | return; | |
2904 | } | |
2905 | ||
91bb163e | 2906 | if (ep->target_frame == TARGET_FRAME_INITIAL) { |
5321922c VM |
2907 | u32 ctrl; |
2908 | ||
4d4f1e79 | 2909 | ep->target_frame = hsotg->frame_number; |
91bb163e MH |
2910 | if (ep->interval > 1) { |
2911 | ctrl = dwc2_readl(hsotg, DOEPCTL(ep->index)); | |
2912 | if (ep->target_frame & 0x1) | |
2913 | ctrl |= DXEPCTL_SETODDFR; | |
2914 | else | |
2915 | ctrl |= DXEPCTL_SETEVENFR; | |
5321922c | 2916 | |
91bb163e MH |
2917 | dwc2_writel(hsotg, ctrl, DOEPCTL(ep->index)); |
2918 | } | |
2919 | } | |
2920 | ||
2921 | while (dwc2_gadget_target_frame_elapsed(ep)) { | |
2922 | hs_req = get_ep_head(ep); | |
7ad4a0b1 MH |
2923 | if (hs_req) { |
2924 | hs_req->req.frame_number = ep->target_frame; | |
2925 | hs_req->req.actual = 0; | |
91bb163e | 2926 | dwc2_hsotg_complete_request(hsotg, ep, hs_req, -ENODATA); |
7ad4a0b1 | 2927 | } |
5321922c | 2928 | |
91bb163e MH |
2929 | dwc2_gadget_incr_frame_num(ep); |
2930 | /* Update current frame number value. */ | |
2931 | hsotg->frame_number = dwc2_hsotg_read_frameno(hsotg); | |
5321922c VM |
2932 | } |
2933 | ||
91bb163e MH |
2934 | if (!ep->req) |
2935 | dwc2_gadget_start_next_request(ep); | |
2936 | ||
5321922c VM |
2937 | } |
2938 | ||
91bb163e MH |
2939 | static void dwc2_hsotg_ep_stop_xfr(struct dwc2_hsotg *hsotg, |
2940 | struct dwc2_hsotg_ep *hs_ep); | |
2941 | ||
5321922c | 2942 | /** |
38beaec6 JY |
2943 | * dwc2_gadget_handle_nak - handle NAK interrupt |
2944 | * @hs_ep: The endpoint on which interrupt is asserted. | |
2945 | * | |
2946 | * This is starting point for ISOC-IN transfer, synchronization done with | |
2947 | * first IN token received from host while corresponding EP is disabled. | |
2948 | * | |
2949 | * Device does not know when first one token will arrive from host. On first | |
2950 | * token arrival HW generates 2 interrupts: 'in token received while FIFO empty' | |
2951 | * and 'NAK'. NAK interrupt for ISOC-IN means that token has arrived and ZLP was | |
2952 | * sent in response to that as there was no data in FIFO. SW is basing on this | |
2953 | * interrupt to obtain frame in which token has come and then based on the | |
2954 | * interval calculates next frame for transfer. | |
2955 | */ | |
5321922c VM |
2956 | static void dwc2_gadget_handle_nak(struct dwc2_hsotg_ep *hs_ep) |
2957 | { | |
2958 | struct dwc2_hsotg *hsotg = hs_ep->parent; | |
91bb163e | 2959 | struct dwc2_hsotg_req *hs_req; |
5321922c | 2960 | int dir_in = hs_ep->dir_in; |
91bb163e | 2961 | u32 ctrl; |
5321922c VM |
2962 | |
2963 | if (!dir_in || !hs_ep->isochronous) | |
2964 | return; | |
2965 | ||
2966 | if (hs_ep->target_frame == TARGET_FRAME_INITIAL) { | |
540ccba0 VA |
2967 | |
2968 | if (using_desc_dma(hsotg)) { | |
4d4f1e79 | 2969 | hs_ep->target_frame = hsotg->frame_number; |
729cac69 | 2970 | dwc2_gadget_incr_frame_num(hs_ep); |
48dac4e4 GT |
2971 | |
2972 | /* In service interval mode target_frame must | |
2973 | * be set to last (u)frame of the service interval. | |
2974 | */ | |
2975 | if (hsotg->params.service_interval) { | |
2976 | /* Set target_frame to the first (u)frame of | |
2977 | * the service interval | |
2978 | */ | |
2979 | hs_ep->target_frame &= ~hs_ep->interval + 1; | |
2980 | ||
2981 | /* Set target_frame to the last (u)frame of | |
2982 | * the service interval | |
2983 | */ | |
2984 | dwc2_gadget_incr_frame_num(hs_ep); | |
2985 | dwc2_gadget_dec_frame_num_by_one(hs_ep); | |
2986 | } | |
2987 | ||
540ccba0 VA |
2988 | dwc2_gadget_start_isoc_ddma(hs_ep); |
2989 | return; | |
2990 | } | |
2991 | ||
4d4f1e79 | 2992 | hs_ep->target_frame = hsotg->frame_number; |
5321922c | 2993 | if (hs_ep->interval > 1) { |
f25c42b8 | 2994 | u32 ctrl = dwc2_readl(hsotg, |
5321922c VM |
2995 | DIEPCTL(hs_ep->index)); |
2996 | if (hs_ep->target_frame & 0x1) | |
2997 | ctrl |= DXEPCTL_SETODDFR; | |
2998 | else | |
2999 | ctrl |= DXEPCTL_SETEVENFR; | |
3000 | ||
f25c42b8 | 3001 | dwc2_writel(hsotg, ctrl, DIEPCTL(hs_ep->index)); |
5321922c | 3002 | } |
5321922c VM |
3003 | } |
3004 | ||
91bb163e MH |
3005 | if (using_desc_dma(hsotg)) |
3006 | return; | |
3007 | ||
3008 | ctrl = dwc2_readl(hsotg, DIEPCTL(hs_ep->index)); | |
3009 | if (ctrl & DXEPCTL_EPENA) | |
3010 | dwc2_hsotg_ep_stop_xfr(hsotg, hs_ep); | |
3011 | else | |
3012 | dwc2_hsotg_txfifo_flush(hsotg, hs_ep->fifo_index); | |
3013 | ||
3014 | while (dwc2_gadget_target_frame_elapsed(hs_ep)) { | |
3015 | hs_req = get_ep_head(hs_ep); | |
7ad4a0b1 MH |
3016 | if (hs_req) { |
3017 | hs_req->req.frame_number = hs_ep->target_frame; | |
3018 | hs_req->req.actual = 0; | |
91bb163e | 3019 | dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, -ENODATA); |
7ad4a0b1 | 3020 | } |
91bb163e | 3021 | |
729cac69 | 3022 | dwc2_gadget_incr_frame_num(hs_ep); |
91bb163e MH |
3023 | /* Update current frame number value. */ |
3024 | hsotg->frame_number = dwc2_hsotg_read_frameno(hsotg); | |
3025 | } | |
3026 | ||
3027 | if (!hs_ep->req) | |
3028 | dwc2_gadget_start_next_request(hs_ep); | |
5321922c VM |
3029 | } |
3030 | ||
5b7d70c6 | 3031 | /** |
1f91b4cc | 3032 | * dwc2_hsotg_epint - handle an in/out endpoint interrupt |
5b7d70c6 BD |
3033 | * @hsotg: The driver state |
3034 | * @idx: The index for the endpoint (0..15) | |
3035 | * @dir_in: Set if this is an IN endpoint | |
3036 | * | |
3037 | * Process and clear any interrupt pending for an individual endpoint | |
8b9bc460 | 3038 | */ |
1f91b4cc | 3039 | static void dwc2_hsotg_epint(struct dwc2_hsotg *hsotg, unsigned int idx, |
9da51974 | 3040 | int dir_in) |
5b7d70c6 | 3041 | { |
1f91b4cc | 3042 | struct dwc2_hsotg_ep *hs_ep = index_to_ep(hsotg, idx, dir_in); |
94cb8fd6 LM |
3043 | u32 epint_reg = dir_in ? DIEPINT(idx) : DOEPINT(idx); |
3044 | u32 epctl_reg = dir_in ? DIEPCTL(idx) : DOEPCTL(idx); | |
3045 | u32 epsiz_reg = dir_in ? DIEPTSIZ(idx) : DOEPTSIZ(idx); | |
5b7d70c6 | 3046 | u32 ints; |
5b7d70c6 | 3047 | |
32601588 | 3048 | ints = dwc2_gadget_read_ep_interrupts(hsotg, idx, dir_in); |
5b7d70c6 | 3049 | |
a3395f0d | 3050 | /* Clear endpoint interrupts */ |
f25c42b8 | 3051 | dwc2_writel(hsotg, ints, epint_reg); |
a3395f0d | 3052 | |
c6f5c050 MYK |
3053 | if (!hs_ep) { |
3054 | dev_err(hsotg->dev, "%s:Interrupt for unconfigured ep%d(%s)\n", | |
9da51974 | 3055 | __func__, idx, dir_in ? "in" : "out"); |
c6f5c050 MYK |
3056 | return; |
3057 | } | |
3058 | ||
5b7d70c6 BD |
3059 | dev_dbg(hsotg->dev, "%s: ep%d(%s) DxEPINT=0x%08x\n", |
3060 | __func__, idx, dir_in ? "in" : "out", ints); | |
3061 | ||
b787d755 MYK |
3062 | /* Don't process XferCompl interrupt if it is a setup packet */ |
3063 | if (idx == 0 && (ints & (DXEPINT_SETUP | DXEPINT_SETUP_RCVD))) | |
3064 | ints &= ~DXEPINT_XFERCOMPL; | |
3065 | ||
f0afdb42 VA |
3066 | /* |
3067 | * Don't process XferCompl interrupt in DDMA if EP0 is still in SETUP | |
3068 | * stage and xfercomplete was generated without SETUP phase done | |
3069 | * interrupt. SW should parse received setup packet only after host's | |
3070 | * exit from setup phase of control transfer. | |
3071 | */ | |
3072 | if (using_desc_dma(hsotg) && idx == 0 && !hs_ep->dir_in && | |
3073 | hsotg->ep0_state == DWC2_EP0_SETUP && !(ints & DXEPINT_SETUP)) | |
3074 | ints &= ~DXEPINT_XFERCOMPL; | |
3075 | ||
837e9f00 | 3076 | if (ints & DXEPINT_XFERCOMPL) { |
5b7d70c6 | 3077 | dev_dbg(hsotg->dev, |
47a1685f | 3078 | "%s: XferCompl: DxEPCTL=0x%08x, DXEPTSIZ=%08x\n", |
f25c42b8 GS |
3079 | __func__, dwc2_readl(hsotg, epctl_reg), |
3080 | dwc2_readl(hsotg, epsiz_reg)); | |
5b7d70c6 | 3081 | |
540ccba0 VA |
3082 | /* In DDMA handle isochronous requests separately */ |
3083 | if (using_desc_dma(hsotg) && hs_ep->isochronous) { | |
dbe2518b | 3084 | dwc2_gadget_complete_isoc_request_ddma(hs_ep); |
540ccba0 VA |
3085 | } else if (dir_in) { |
3086 | /* | |
3087 | * We get OutDone from the FIFO, so we only | |
3088 | * need to look at completing IN requests here | |
3089 | * if operating slave mode | |
3090 | */ | |
91bb163e MH |
3091 | if (!hs_ep->isochronous || !(ints & DXEPINT_NAKINTRPT)) |
3092 | dwc2_hsotg_complete_in(hsotg, hs_ep); | |
5b7d70c6 | 3093 | |
c9a64ea8 | 3094 | if (idx == 0 && !hs_ep->req) |
1f91b4cc | 3095 | dwc2_hsotg_enqueue_setup(hsotg); |
5b7d70c6 | 3096 | } else if (using_dma(hsotg)) { |
8b9bc460 LM |
3097 | /* |
3098 | * We're using DMA, we need to fire an OutDone here | |
3099 | * as we ignore the RXFIFO. | |
3100 | */ | |
91bb163e MH |
3101 | if (!hs_ep->isochronous || !(ints & DXEPINT_OUTTKNEPDIS)) |
3102 | dwc2_hsotg_handle_outdone(hsotg, idx); | |
5b7d70c6 | 3103 | } |
5b7d70c6 BD |
3104 | } |
3105 | ||
bd9971f0 VM |
3106 | if (ints & DXEPINT_EPDISBLD) |
3107 | dwc2_gadget_handle_ep_disabled(hs_ep); | |
9c39ddc6 | 3108 | |
5321922c VM |
3109 | if (ints & DXEPINT_OUTTKNEPDIS) |
3110 | dwc2_gadget_handle_out_token_ep_disabled(hs_ep); | |
3111 | ||
3112 | if (ints & DXEPINT_NAKINTRPT) | |
3113 | dwc2_gadget_handle_nak(hs_ep); | |
3114 | ||
47a1685f | 3115 | if (ints & DXEPINT_AHBERR) |
5b7d70c6 | 3116 | dev_dbg(hsotg->dev, "%s: AHBErr\n", __func__); |
5b7d70c6 | 3117 | |
47a1685f | 3118 | if (ints & DXEPINT_SETUP) { /* Setup or Timeout */ |
5b7d70c6 BD |
3119 | dev_dbg(hsotg->dev, "%s: Setup/Timeout\n", __func__); |
3120 | ||
3121 | if (using_dma(hsotg) && idx == 0) { | |
8b9bc460 LM |
3122 | /* |
3123 | * this is the notification we've received a | |
5b7d70c6 BD |
3124 | * setup packet. In non-DMA mode we'd get this |
3125 | * from the RXFIFO, instead we need to process | |
8b9bc460 LM |
3126 | * the setup here. |
3127 | */ | |
5b7d70c6 BD |
3128 | |
3129 | if (dir_in) | |
3130 | WARN_ON_ONCE(1); | |
3131 | else | |
1f91b4cc | 3132 | dwc2_hsotg_handle_outdone(hsotg, 0); |
5b7d70c6 | 3133 | } |
5b7d70c6 BD |
3134 | } |
3135 | ||
ef750c71 | 3136 | if (ints & DXEPINT_STSPHSERCVD) { |
9d9a6b07 VA |
3137 | dev_dbg(hsotg->dev, "%s: StsPhseRcvd\n", __func__); |
3138 | ||
9e95a66c MH |
3139 | /* Safety check EP0 state when STSPHSERCVD asserted */ |
3140 | if (hsotg->ep0_state == DWC2_EP0_DATA_OUT) { | |
3141 | /* Move to STATUS IN for DDMA */ | |
b4c53b4a MH |
3142 | if (using_desc_dma(hsotg)) { |
3143 | if (!hsotg->delayed_status) | |
3144 | dwc2_hsotg_ep0_zlp(hsotg, true); | |
3145 | else | |
3146 | /* In case of 3 stage Control Write with delayed | |
3147 | * status, when Status IN transfer started | |
3148 | * before STSPHSERCVD asserted, NAKSTS bit not | |
3149 | * cleared by CNAK in dwc2_hsotg_start_req() | |
3150 | * function. Clear now NAKSTS to allow complete | |
3151 | * transfer. | |
3152 | */ | |
3153 | dwc2_set_bit(hsotg, DIEPCTL(0), | |
3154 | DXEPCTL_CNAK); | |
3155 | } | |
9e95a66c MH |
3156 | } |
3157 | ||
ef750c71 VA |
3158 | } |
3159 | ||
47a1685f | 3160 | if (ints & DXEPINT_BACK2BACKSETUP) |
5b7d70c6 | 3161 | dev_dbg(hsotg->dev, "%s: B2BSetup/INEPNakEff\n", __func__); |
5b7d70c6 | 3162 | |
540ccba0 VA |
3163 | if (ints & DXEPINT_BNAINTR) { |
3164 | dev_dbg(hsotg->dev, "%s: BNA interrupt\n", __func__); | |
540ccba0 | 3165 | if (hs_ep->isochronous) |
729cac69 | 3166 | dwc2_gadget_handle_isoc_bna(hs_ep); |
540ccba0 VA |
3167 | } |
3168 | ||
1479e841 | 3169 | if (dir_in && !hs_ep->isochronous) { |
8b9bc460 | 3170 | /* not sure if this is important, but we'll clear it anyway */ |
26ddef5d | 3171 | if (ints & DXEPINT_INTKNTXFEMP) { |
5b7d70c6 BD |
3172 | dev_dbg(hsotg->dev, "%s: ep%d: INTknTXFEmpMsk\n", |
3173 | __func__, idx); | |
5b7d70c6 BD |
3174 | } |
3175 | ||
3176 | /* this probably means something bad is happening */ | |
26ddef5d | 3177 | if (ints & DXEPINT_INTKNEPMIS) { |
5b7d70c6 BD |
3178 | dev_warn(hsotg->dev, "%s: ep%d: INTknEP\n", |
3179 | __func__, idx); | |
5b7d70c6 | 3180 | } |
10aebc77 BD |
3181 | |
3182 | /* FIFO has space or is empty (see GAHBCFG) */ | |
3183 | if (hsotg->dedicated_fifos && | |
26ddef5d | 3184 | ints & DXEPINT_TXFEMP) { |
10aebc77 BD |
3185 | dev_dbg(hsotg->dev, "%s: ep%d: TxFIFOEmpty\n", |
3186 | __func__, idx); | |
70fa030f | 3187 | if (!using_dma(hsotg)) |
1f91b4cc | 3188 | dwc2_hsotg_trytx(hsotg, hs_ep); |
10aebc77 | 3189 | } |
5b7d70c6 | 3190 | } |
5b7d70c6 BD |
3191 | } |
3192 | ||
3193 | /** | |
1f91b4cc | 3194 | * dwc2_hsotg_irq_enumdone - Handle EnumDone interrupt (enumeration done) |
5b7d70c6 BD |
3195 | * @hsotg: The device state. |
3196 | * | |
3197 | * Handle updating the device settings after the enumeration phase has | |
3198 | * been completed. | |
8b9bc460 | 3199 | */ |
1f91b4cc | 3200 | static void dwc2_hsotg_irq_enumdone(struct dwc2_hsotg *hsotg) |
5b7d70c6 | 3201 | { |
f25c42b8 | 3202 | u32 dsts = dwc2_readl(hsotg, DSTS); |
9b2667f1 | 3203 | int ep0_mps = 0, ep_mps = 8; |
5b7d70c6 | 3204 | |
8b9bc460 LM |
3205 | /* |
3206 | * This should signal the finish of the enumeration phase | |
5b7d70c6 | 3207 | * of the USB handshaking, so we should now know what rate |
8b9bc460 LM |
3208 | * we connected at. |
3209 | */ | |
5b7d70c6 BD |
3210 | |
3211 | dev_dbg(hsotg->dev, "EnumDone (DSTS=0x%08x)\n", dsts); | |
3212 | ||
8b9bc460 LM |
3213 | /* |
3214 | * note, since we're limited by the size of transfer on EP0, and | |
5b7d70c6 | 3215 | * it seems IN transfers must be a even number of packets we do |
8b9bc460 LM |
3216 | * not advertise a 64byte MPS on EP0. |
3217 | */ | |
5b7d70c6 BD |
3218 | |
3219 | /* catch both EnumSpd_FS and EnumSpd_FS48 */ | |
6d76c92c | 3220 | switch ((dsts & DSTS_ENUMSPD_MASK) >> DSTS_ENUMSPD_SHIFT) { |
47a1685f DN |
3221 | case DSTS_ENUMSPD_FS: |
3222 | case DSTS_ENUMSPD_FS48: | |
5b7d70c6 | 3223 | hsotg->gadget.speed = USB_SPEED_FULL; |
5b7d70c6 | 3224 | ep0_mps = EP0_MPS_LIMIT; |
295538ff | 3225 | ep_mps = 1023; |
5b7d70c6 BD |
3226 | break; |
3227 | ||
47a1685f | 3228 | case DSTS_ENUMSPD_HS: |
5b7d70c6 | 3229 | hsotg->gadget.speed = USB_SPEED_HIGH; |
5b7d70c6 | 3230 | ep0_mps = EP0_MPS_LIMIT; |
295538ff | 3231 | ep_mps = 1024; |
5b7d70c6 BD |
3232 | break; |
3233 | ||
47a1685f | 3234 | case DSTS_ENUMSPD_LS: |
5b7d70c6 | 3235 | hsotg->gadget.speed = USB_SPEED_LOW; |
552d940f VM |
3236 | ep0_mps = 8; |
3237 | ep_mps = 8; | |
8b9bc460 LM |
3238 | /* |
3239 | * note, we don't actually support LS in this driver at the | |
5b7d70c6 BD |
3240 | * moment, and the documentation seems to imply that it isn't |
3241 | * supported by the PHYs on some of the devices. | |
3242 | */ | |
3243 | break; | |
3244 | } | |
e538dfda MN |
3245 | dev_info(hsotg->dev, "new device is %s\n", |
3246 | usb_speed_string(hsotg->gadget.speed)); | |
5b7d70c6 | 3247 | |
8b9bc460 LM |
3248 | /* |
3249 | * we should now know the maximum packet size for an | |
3250 | * endpoint, so set the endpoints to a default value. | |
3251 | */ | |
5b7d70c6 BD |
3252 | |
3253 | if (ep0_mps) { | |
3254 | int i; | |
c6f5c050 | 3255 | /* Initialize ep0 for both in and out directions */ |
ee2c40de VM |
3256 | dwc2_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 0, 1); |
3257 | dwc2_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 0, 0); | |
c6f5c050 MYK |
3258 | for (i = 1; i < hsotg->num_of_eps; i++) { |
3259 | if (hsotg->eps_in[i]) | |
ee2c40de VM |
3260 | dwc2_hsotg_set_ep_maxpacket(hsotg, i, ep_mps, |
3261 | 0, 1); | |
c6f5c050 | 3262 | if (hsotg->eps_out[i]) |
ee2c40de VM |
3263 | dwc2_hsotg_set_ep_maxpacket(hsotg, i, ep_mps, |
3264 | 0, 0); | |
c6f5c050 | 3265 | } |
5b7d70c6 BD |
3266 | } |
3267 | ||
3268 | /* ensure after enumeration our EP0 is active */ | |
3269 | ||
1f91b4cc | 3270 | dwc2_hsotg_enqueue_setup(hsotg); |
5b7d70c6 BD |
3271 | |
3272 | dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n", | |
f25c42b8 GS |
3273 | dwc2_readl(hsotg, DIEPCTL0), |
3274 | dwc2_readl(hsotg, DOEPCTL0)); | |
5b7d70c6 BD |
3275 | } |
3276 | ||
3277 | /** | |
3278 | * kill_all_requests - remove all requests from the endpoint's queue | |
3279 | * @hsotg: The device state. | |
3280 | * @ep: The endpoint the requests may be on. | |
3281 | * @result: The result code to use. | |
5b7d70c6 BD |
3282 | * |
3283 | * Go through the requests on the given endpoint and mark them | |
3284 | * completed with the given result code. | |
3285 | */ | |
941fcce4 | 3286 | static void kill_all_requests(struct dwc2_hsotg *hsotg, |
1f91b4cc | 3287 | struct dwc2_hsotg_ep *ep, |
6b448af4 | 3288 | int result) |
5b7d70c6 | 3289 | { |
9da51974 | 3290 | unsigned int size; |
5b7d70c6 | 3291 | |
6b448af4 | 3292 | ep->req = NULL; |
5b7d70c6 | 3293 | |
37bea42f JK |
3294 | while (!list_empty(&ep->queue)) { |
3295 | struct dwc2_hsotg_req *req = get_ep_head(ep); | |
3296 | ||
3297 | dwc2_hsotg_complete_request(hsotg, ep, req, result); | |
3298 | } | |
6b448af4 | 3299 | |
b203d0a2 RB |
3300 | if (!hsotg->dedicated_fifos) |
3301 | return; | |
f25c42b8 | 3302 | size = (dwc2_readl(hsotg, DTXFSTS(ep->fifo_index)) & 0xffff) * 4; |
b203d0a2 | 3303 | if (size < ep->fifo_size) |
1f91b4cc | 3304 | dwc2_hsotg_txfifo_flush(hsotg, ep->fifo_index); |
5b7d70c6 BD |
3305 | } |
3306 | ||
5b7d70c6 | 3307 | /** |
1f91b4cc | 3308 | * dwc2_hsotg_disconnect - disconnect service |
5b7d70c6 BD |
3309 | * @hsotg: The device state. |
3310 | * | |
5e891342 LM |
3311 | * The device has been disconnected. Remove all current |
3312 | * transactions and signal the gadget driver that this | |
3313 | * has happened. | |
8b9bc460 | 3314 | */ |
1f91b4cc | 3315 | void dwc2_hsotg_disconnect(struct dwc2_hsotg *hsotg) |
5b7d70c6 | 3316 | { |
9da51974 | 3317 | unsigned int ep; |
5b7d70c6 | 3318 | |
4ace06e8 MS |
3319 | if (!hsotg->connected) |
3320 | return; | |
3321 | ||
3322 | hsotg->connected = 0; | |
9e14d0a5 | 3323 | hsotg->test_mode = 0; |
c6f5c050 | 3324 | |
dccf1bad | 3325 | /* all endpoints should be shutdown */ |
c6f5c050 MYK |
3326 | for (ep = 0; ep < hsotg->num_of_eps; ep++) { |
3327 | if (hsotg->eps_in[ep]) | |
4fe4f9fe MH |
3328 | kill_all_requests(hsotg, hsotg->eps_in[ep], |
3329 | -ESHUTDOWN); | |
c6f5c050 | 3330 | if (hsotg->eps_out[ep]) |
4fe4f9fe MH |
3331 | kill_all_requests(hsotg, hsotg->eps_out[ep], |
3332 | -ESHUTDOWN); | |
c6f5c050 | 3333 | } |
5b7d70c6 BD |
3334 | |
3335 | call_gadget(hsotg, disconnect); | |
065d3931 | 3336 | hsotg->lx_state = DWC2_L3; |
ce2b21a4 JS |
3337 | |
3338 | usb_gadget_set_state(&hsotg->gadget, USB_STATE_NOTATTACHED); | |
5b7d70c6 BD |
3339 | } |
3340 | ||
3341 | /** | |
1f91b4cc | 3342 | * dwc2_hsotg_irq_fifoempty - TX FIFO empty interrupt handler |
5b7d70c6 BD |
3343 | * @hsotg: The device state: |
3344 | * @periodic: True if this is a periodic FIFO interrupt | |
3345 | */ | |
1f91b4cc | 3346 | static void dwc2_hsotg_irq_fifoempty(struct dwc2_hsotg *hsotg, bool periodic) |
5b7d70c6 | 3347 | { |
1f91b4cc | 3348 | struct dwc2_hsotg_ep *ep; |
5b7d70c6 BD |
3349 | int epno, ret; |
3350 | ||
3351 | /* look through for any more data to transmit */ | |
b3f489b2 | 3352 | for (epno = 0; epno < hsotg->num_of_eps; epno++) { |
c6f5c050 MYK |
3353 | ep = index_to_ep(hsotg, epno, 1); |
3354 | ||
3355 | if (!ep) | |
3356 | continue; | |
5b7d70c6 BD |
3357 | |
3358 | if (!ep->dir_in) | |
3359 | continue; | |
3360 | ||
3361 | if ((periodic && !ep->periodic) || | |
3362 | (!periodic && ep->periodic)) | |
3363 | continue; | |
3364 | ||
1f91b4cc | 3365 | ret = dwc2_hsotg_trytx(hsotg, ep); |
5b7d70c6 BD |
3366 | if (ret < 0) |
3367 | break; | |
3368 | } | |
3369 | } | |
3370 | ||
5b7d70c6 | 3371 | /* IRQ flags which will trigger a retry around the IRQ loop */ |
47a1685f DN |
3372 | #define IRQ_RETRY_MASK (GINTSTS_NPTXFEMP | \ |
3373 | GINTSTS_PTXFEMP | \ | |
3374 | GINTSTS_RXFLVL) | |
5b7d70c6 | 3375 | |
4fe4f9fe | 3376 | static int dwc2_hsotg_ep_disable(struct usb_ep *ep); |
8b9bc460 | 3377 | /** |
58aff959 | 3378 | * dwc2_hsotg_core_init_disconnected - issue softreset to the core |
8b9bc460 | 3379 | * @hsotg: The device state |
6fb914d7 | 3380 | * @is_usb_reset: Usb resetting flag |
8b9bc460 LM |
3381 | * |
3382 | * Issue a soft reset to the core, and await the core finishing it. | |
3383 | */ | |
1f91b4cc | 3384 | void dwc2_hsotg_core_init_disconnected(struct dwc2_hsotg *hsotg, |
9da51974 | 3385 | bool is_usb_reset) |
308d734e | 3386 | { |
1ee6903b | 3387 | u32 intmsk; |
643cc4de | 3388 | u32 val; |
ecd9a7ad | 3389 | u32 usbcfg; |
79c3b5bb | 3390 | u32 dcfg = 0; |
dccf1bad | 3391 | int ep; |
643cc4de | 3392 | |
5390d438 MYK |
3393 | /* Kill any ep0 requests as controller will be reinitialized */ |
3394 | kill_all_requests(hsotg, hsotg->eps_out[0], -ECONNRESET); | |
3395 | ||
dccf1bad | 3396 | if (!is_usb_reset) { |
6e6360b6 | 3397 | if (dwc2_core_reset(hsotg, true)) |
86de4895 | 3398 | return; |
dccf1bad MH |
3399 | } else { |
3400 | /* all endpoints should be shutdown */ | |
3401 | for (ep = 1; ep < hsotg->num_of_eps; ep++) { | |
3402 | if (hsotg->eps_in[ep]) | |
3403 | dwc2_hsotg_ep_disable(&hsotg->eps_in[ep]->ep); | |
3404 | if (hsotg->eps_out[ep]) | |
3405 | dwc2_hsotg_ep_disable(&hsotg->eps_out[ep]->ep); | |
3406 | } | |
3407 | } | |
308d734e LM |
3408 | |
3409 | /* | |
3410 | * we must now enable ep0 ready for host detection and then | |
3411 | * set configuration. | |
3412 | */ | |
3413 | ||
ecd9a7ad | 3414 | /* keep other bits untouched (so e.g. forced modes are not lost) */ |
f25c42b8 | 3415 | usbcfg = dwc2_readl(hsotg, GUSBCFG); |
1e868545 | 3416 | usbcfg &= ~GUSBCFG_TOUTCAL_MASK; |
707d80f0 | 3417 | usbcfg |= GUSBCFG_TOUTCAL(7); |
ecd9a7ad | 3418 | |
1e868545 JM |
3419 | /* remove the HNP/SRP and set the PHY */ |
3420 | usbcfg &= ~(GUSBCFG_SRPCAP | GUSBCFG_HNPCAP); | |
3421 | dwc2_writel(hsotg, usbcfg, GUSBCFG); | |
707d80f0 | 3422 | |
1e868545 | 3423 | dwc2_phy_init(hsotg, true); |
308d734e | 3424 | |
1f91b4cc | 3425 | dwc2_hsotg_init_fifo(hsotg); |
308d734e | 3426 | |
7fd22e5b | 3427 | if (!is_usb_reset) { |
f25c42b8 | 3428 | dwc2_set_bit(hsotg, DCTL, DCTL_SFTDISCON); |
7fd22e5b MH |
3429 | if (hsotg->params.eusb2_disc) |
3430 | dwc2_set_bit(hsotg, GOTGCTL, GOTGCTL_EUSB2_DISC_SUPP); | |
3431 | } | |
308d734e | 3432 | |
79c3b5bb | 3433 | dcfg |= DCFG_EPMISCNT(1); |
38e9002b VM |
3434 | |
3435 | switch (hsotg->params.speed) { | |
3436 | case DWC2_SPEED_PARAM_LOW: | |
3437 | dcfg |= DCFG_DEVSPD_LS; | |
3438 | break; | |
3439 | case DWC2_SPEED_PARAM_FULL: | |
79c3b5bb VA |
3440 | if (hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS) |
3441 | dcfg |= DCFG_DEVSPD_FS48; | |
3442 | else | |
3443 | dcfg |= DCFG_DEVSPD_FS; | |
38e9002b VM |
3444 | break; |
3445 | default: | |
79c3b5bb VA |
3446 | dcfg |= DCFG_DEVSPD_HS; |
3447 | } | |
38e9002b | 3448 | |
b43ebc96 GT |
3449 | if (hsotg->params.ipg_isoc_en) |
3450 | dcfg |= DCFG_IPG_ISOC_SUPPORDED; | |
3451 | ||
f25c42b8 | 3452 | dwc2_writel(hsotg, dcfg, DCFG); |
308d734e LM |
3453 | |
3454 | /* Clear any pending OTG interrupts */ | |
f25c42b8 | 3455 | dwc2_writel(hsotg, 0xffffffff, GOTGINT); |
308d734e LM |
3456 | |
3457 | /* Clear any pending interrupts */ | |
f25c42b8 | 3458 | dwc2_writel(hsotg, 0xffffffff, GINTSTS); |
1ee6903b | 3459 | intmsk = GINTSTS_ERLYSUSP | GINTSTS_SESSREQINT | |
47a1685f | 3460 | GINTSTS_GOUTNAKEFF | GINTSTS_GINNAKEFF | |
1ee6903b GH |
3461 | GINTSTS_USBRST | GINTSTS_RESETDET | |
3462 | GINTSTS_ENUMDONE | GINTSTS_OTGINT | | |
376f0401 SA |
3463 | GINTSTS_USBSUSP | GINTSTS_WKUPINT | |
3464 | GINTSTS_LPMTRANRCVD; | |
f4736701 VA |
3465 | |
3466 | if (!using_desc_dma(hsotg)) | |
3467 | intmsk |= GINTSTS_INCOMPL_SOIN | GINTSTS_INCOMPL_SOOUT; | |
1ee6903b | 3468 | |
95832c00 | 3469 | if (!hsotg->params.external_id_pin_ctl) |
1ee6903b GH |
3470 | intmsk |= GINTSTS_CONIDSTSCHNG; |
3471 | ||
f25c42b8 | 3472 | dwc2_writel(hsotg, intmsk, GINTMSK); |
308d734e | 3473 | |
a5c18f11 | 3474 | if (using_dma(hsotg)) { |
f25c42b8 | 3475 | dwc2_writel(hsotg, GAHBCFG_GLBL_INTR_EN | GAHBCFG_DMA_EN | |
d1ac8c80 | 3476 | hsotg->params.ahbcfg, |
f25c42b8 | 3477 | GAHBCFG); |
a5c18f11 VA |
3478 | |
3479 | /* Set DDMA mode support in the core if needed */ | |
3480 | if (using_desc_dma(hsotg)) | |
f25c42b8 | 3481 | dwc2_set_bit(hsotg, DCFG, DCFG_DESCDMA_EN); |
a5c18f11 VA |
3482 | |
3483 | } else { | |
f25c42b8 | 3484 | dwc2_writel(hsotg, ((hsotg->dedicated_fifos) ? |
95c8bc36 AS |
3485 | (GAHBCFG_NP_TXF_EMP_LVL | |
3486 | GAHBCFG_P_TXF_EMP_LVL) : 0) | | |
f25c42b8 | 3487 | GAHBCFG_GLBL_INTR_EN, GAHBCFG); |
a5c18f11 | 3488 | } |
308d734e LM |
3489 | |
3490 | /* | |
8acc8296 RB |
3491 | * If INTknTXFEmpMsk is enabled, it's important to disable ep interrupts |
3492 | * when we have no data to transfer. Otherwise we get being flooded by | |
3493 | * interrupts. | |
308d734e LM |
3494 | */ |
3495 | ||
f25c42b8 | 3496 | dwc2_writel(hsotg, ((hsotg->dedicated_fifos && !using_dma(hsotg)) ? |
6ff2e832 | 3497 | DIEPMSK_TXFIFOEMPTY | DIEPMSK_INTKNTXFEMPMSK : 0) | |
47a1685f | 3498 | DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK | |
837e9f00 | 3499 | DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK, |
f25c42b8 | 3500 | DIEPMSK); |
308d734e LM |
3501 | |
3502 | /* | |
3503 | * don't need XferCompl, we get that from RXFIFO in slave mode. In | |
9d9a6b07 | 3504 | * DMA mode we may need this and StsPhseRcvd. |
308d734e | 3505 | */ |
f25c42b8 | 3506 | dwc2_writel(hsotg, (using_dma(hsotg) ? (DIEPMSK_XFERCOMPLMSK | |
9d9a6b07 | 3507 | DOEPMSK_STSPHSERCVDMSK) : 0) | |
47a1685f | 3508 | DOEPMSK_EPDISBLDMSK | DOEPMSK_AHBERRMSK | |
9d9a6b07 | 3509 | DOEPMSK_SETUPMSK, |
f25c42b8 | 3510 | DOEPMSK); |
308d734e | 3511 | |
ec01f0b2 | 3512 | /* Enable BNA interrupt for DDMA */ |
37981e00 | 3513 | if (using_desc_dma(hsotg)) { |
f25c42b8 GS |
3514 | dwc2_set_bit(hsotg, DOEPMSK, DOEPMSK_BNAMSK); |
3515 | dwc2_set_bit(hsotg, DIEPMSK, DIEPMSK_BNAININTRMSK); | |
37981e00 | 3516 | } |
ec01f0b2 | 3517 | |
ca531bc2 GT |
3518 | /* Enable Service Interval mode if supported */ |
3519 | if (using_desc_dma(hsotg) && hsotg->params.service_interval) | |
3520 | dwc2_set_bit(hsotg, DCTL, DCTL_SERVICE_INTERVAL_SUPPORTED); | |
3521 | ||
f25c42b8 | 3522 | dwc2_writel(hsotg, 0, DAINTMSK); |
308d734e LM |
3523 | |
3524 | dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n", | |
f25c42b8 GS |
3525 | dwc2_readl(hsotg, DIEPCTL0), |
3526 | dwc2_readl(hsotg, DOEPCTL0)); | |
308d734e LM |
3527 | |
3528 | /* enable in and out endpoint interrupts */ | |
1f91b4cc | 3529 | dwc2_hsotg_en_gsint(hsotg, GINTSTS_OEPINT | GINTSTS_IEPINT); |
308d734e LM |
3530 | |
3531 | /* | |
3532 | * Enable the RXFIFO when in slave mode, as this is how we collect | |
3533 | * the data. In DMA mode, we get events from the FIFO but also | |
3534 | * things we cannot process, so do not use it. | |
3535 | */ | |
3536 | if (!using_dma(hsotg)) | |
1f91b4cc | 3537 | dwc2_hsotg_en_gsint(hsotg, GINTSTS_RXFLVL); |
308d734e LM |
3538 | |
3539 | /* Enable interrupts for EP0 in and out */ | |
1f91b4cc FB |
3540 | dwc2_hsotg_ctrl_epint(hsotg, 0, 0, 1); |
3541 | dwc2_hsotg_ctrl_epint(hsotg, 0, 1, 1); | |
308d734e | 3542 | |
643cc4de | 3543 | if (!is_usb_reset) { |
f25c42b8 | 3544 | dwc2_set_bit(hsotg, DCTL, DCTL_PWRONPRGDONE); |
643cc4de | 3545 | udelay(10); /* see openiboot */ |
f25c42b8 | 3546 | dwc2_clear_bit(hsotg, DCTL, DCTL_PWRONPRGDONE); |
643cc4de | 3547 | } |
308d734e | 3548 | |
f25c42b8 | 3549 | dev_dbg(hsotg->dev, "DCTL=0x%08x\n", dwc2_readl(hsotg, DCTL)); |
308d734e LM |
3550 | |
3551 | /* | |
94cb8fd6 | 3552 | * DxEPCTL_USBActEp says RO in manual, but seems to be set by |
308d734e LM |
3553 | * writing to the EPCTL register.. |
3554 | */ | |
3555 | ||
3556 | /* set to read 1 8byte packet */ | |
f25c42b8 GS |
3557 | dwc2_writel(hsotg, DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) | |
3558 | DXEPTSIZ_XFERSIZE(8), DOEPTSIZ0); | |
308d734e | 3559 | |
f25c42b8 | 3560 | dwc2_writel(hsotg, dwc2_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) | |
47a1685f DN |
3561 | DXEPCTL_CNAK | DXEPCTL_EPENA | |
3562 | DXEPCTL_USBACTEP, | |
f25c42b8 | 3563 | DOEPCTL0); |
308d734e LM |
3564 | |
3565 | /* enable, but don't activate EP0in */ | |
f25c42b8 GS |
3566 | dwc2_writel(hsotg, dwc2_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) | |
3567 | DXEPCTL_USBACTEP, DIEPCTL0); | |
308d734e | 3568 | |
308d734e | 3569 | /* clear global NAKs */ |
643cc4de GH |
3570 | val = DCTL_CGOUTNAK | DCTL_CGNPINNAK; |
3571 | if (!is_usb_reset) | |
3572 | val |= DCTL_SFTDISCON; | |
f25c42b8 | 3573 | dwc2_set_bit(hsotg, DCTL, val); |
308d734e | 3574 | |
21b03405 SA |
3575 | /* configure the core to support LPM */ |
3576 | dwc2_gadget_init_lpm(hsotg); | |
3577 | ||
15d9dbf8 GT |
3578 | /* program GREFCLK register if needed */ |
3579 | if (using_desc_dma(hsotg) && hsotg->params.service_interval) | |
3580 | dwc2_gadget_program_ref_clk(hsotg); | |
3581 | ||
308d734e LM |
3582 | /* must be at-least 3ms to allow bus to see disconnect */ |
3583 | mdelay(3); | |
3584 | ||
065d3931 | 3585 | hsotg->lx_state = DWC2_L0; |
755d7395 VM |
3586 | |
3587 | dwc2_hsotg_enqueue_setup(hsotg); | |
3588 | ||
3589 | dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n", | |
f25c42b8 GS |
3590 | dwc2_readl(hsotg, DIEPCTL0), |
3591 | dwc2_readl(hsotg, DOEPCTL0)); | |
ad38dc5d MS |
3592 | } |
3593 | ||
17f93402 | 3594 | void dwc2_hsotg_core_disconnect(struct dwc2_hsotg *hsotg) |
ad38dc5d MS |
3595 | { |
3596 | /* set the soft-disconnect bit */ | |
f25c42b8 | 3597 | dwc2_set_bit(hsotg, DCTL, DCTL_SFTDISCON); |
ad38dc5d | 3598 | } |
ac3c81f3 | 3599 | |
1f91b4cc | 3600 | void dwc2_hsotg_core_connect(struct dwc2_hsotg *hsotg) |
ad38dc5d | 3601 | { |
308d734e | 3602 | /* remove the soft-disconnect and let's go */ |
db638c65 AD |
3603 | if (!hsotg->role_sw || (dwc2_readl(hsotg, GOTGCTL) & GOTGCTL_BSESVLD)) |
3604 | dwc2_clear_bit(hsotg, DCTL, DCTL_SFTDISCON); | |
308d734e LM |
3605 | } |
3606 | ||
381fc8f8 VM |
3607 | /** |
3608 | * dwc2_gadget_handle_incomplete_isoc_in - handle incomplete ISO IN Interrupt. | |
3609 | * @hsotg: The device state: | |
3610 | * | |
3611 | * This interrupt indicates one of the following conditions occurred while | |
3612 | * transmitting an ISOC transaction. | |
3613 | * - Corrupted IN Token for ISOC EP. | |
3614 | * - Packet not complete in FIFO. | |
3615 | * | |
3616 | * The following actions will be taken: | |
3617 | * - Determine the EP | |
3618 | * - Disable EP; when 'Endpoint Disabled' interrupt is received Flush FIFO | |
3619 | */ | |
3620 | static void dwc2_gadget_handle_incomplete_isoc_in(struct dwc2_hsotg *hsotg) | |
3621 | { | |
3622 | struct dwc2_hsotg_ep *hs_ep; | |
3623 | u32 epctrl; | |
1b4977c7 | 3624 | u32 daintmsk; |
381fc8f8 VM |
3625 | u32 idx; |
3626 | ||
3627 | dev_dbg(hsotg->dev, "Incomplete isoc in interrupt received:\n"); | |
3628 | ||
f25c42b8 | 3629 | daintmsk = dwc2_readl(hsotg, DAINTMSK); |
1b4977c7 | 3630 | |
d5d5f079 | 3631 | for (idx = 1; idx < hsotg->num_of_eps; idx++) { |
381fc8f8 | 3632 | hs_ep = hsotg->eps_in[idx]; |
1b4977c7 | 3633 | /* Proceed only unmasked ISOC EPs */ |
89066b36 | 3634 | if ((BIT(idx) & ~daintmsk) || !hs_ep->isochronous) |
1b4977c7 RK |
3635 | continue; |
3636 | ||
f25c42b8 | 3637 | epctrl = dwc2_readl(hsotg, DIEPCTL(idx)); |
1b4977c7 | 3638 | if ((epctrl & DXEPCTL_EPENA) && |
381fc8f8 VM |
3639 | dwc2_gadget_target_frame_elapsed(hs_ep)) { |
3640 | epctrl |= DXEPCTL_SNAK; | |
3641 | epctrl |= DXEPCTL_EPDIS; | |
f25c42b8 | 3642 | dwc2_writel(hsotg, epctrl, DIEPCTL(idx)); |
381fc8f8 VM |
3643 | } |
3644 | } | |
3645 | ||
3646 | /* Clear interrupt */ | |
f25c42b8 | 3647 | dwc2_writel(hsotg, GINTSTS_INCOMPL_SOIN, GINTSTS); |
381fc8f8 VM |
3648 | } |
3649 | ||
3650 | /** | |
3651 | * dwc2_gadget_handle_incomplete_isoc_out - handle incomplete ISO OUT Interrupt | |
3652 | * @hsotg: The device state: | |
3653 | * | |
3654 | * This interrupt indicates one of the following conditions occurred while | |
3655 | * transmitting an ISOC transaction. | |
3656 | * - Corrupted OUT Token for ISOC EP. | |
3657 | * - Packet not complete in FIFO. | |
3658 | * | |
3659 | * The following actions will be taken: | |
3660 | * - Determine the EP | |
3661 | * - Set DCTL_SGOUTNAK and unmask GOUTNAKEFF if target frame elapsed. | |
3662 | */ | |
3663 | static void dwc2_gadget_handle_incomplete_isoc_out(struct dwc2_hsotg *hsotg) | |
3664 | { | |
3665 | u32 gintsts; | |
3666 | u32 gintmsk; | |
689efb26 | 3667 | u32 daintmsk; |
381fc8f8 VM |
3668 | u32 epctrl; |
3669 | struct dwc2_hsotg_ep *hs_ep; | |
3670 | int idx; | |
3671 | ||
3672 | dev_dbg(hsotg->dev, "%s: GINTSTS_INCOMPL_SOOUT\n", __func__); | |
3673 | ||
f25c42b8 | 3674 | daintmsk = dwc2_readl(hsotg, DAINTMSK); |
689efb26 RK |
3675 | daintmsk >>= DAINT_OUTEP_SHIFT; |
3676 | ||
d5d5f079 | 3677 | for (idx = 1; idx < hsotg->num_of_eps; idx++) { |
381fc8f8 | 3678 | hs_ep = hsotg->eps_out[idx]; |
689efb26 | 3679 | /* Proceed only unmasked ISOC EPs */ |
89066b36 | 3680 | if ((BIT(idx) & ~daintmsk) || !hs_ep->isochronous) |
689efb26 RK |
3681 | continue; |
3682 | ||
f25c42b8 | 3683 | epctrl = dwc2_readl(hsotg, DOEPCTL(idx)); |
689efb26 | 3684 | if ((epctrl & DXEPCTL_EPENA) && |
381fc8f8 VM |
3685 | dwc2_gadget_target_frame_elapsed(hs_ep)) { |
3686 | /* Unmask GOUTNAKEFF interrupt */ | |
f25c42b8 | 3687 | gintmsk = dwc2_readl(hsotg, GINTMSK); |
381fc8f8 | 3688 | gintmsk |= GINTSTS_GOUTNAKEFF; |
f25c42b8 | 3689 | dwc2_writel(hsotg, gintmsk, GINTMSK); |
381fc8f8 | 3690 | |
f25c42b8 | 3691 | gintsts = dwc2_readl(hsotg, GINTSTS); |
689efb26 | 3692 | if (!(gintsts & GINTSTS_GOUTNAKEFF)) { |
f25c42b8 | 3693 | dwc2_set_bit(hsotg, DCTL, DCTL_SGOUTNAK); |
689efb26 RK |
3694 | break; |
3695 | } | |
381fc8f8 VM |
3696 | } |
3697 | } | |
3698 | ||
3699 | /* Clear interrupt */ | |
f25c42b8 | 3700 | dwc2_writel(hsotg, GINTSTS_INCOMPL_SOOUT, GINTSTS); |
381fc8f8 VM |
3701 | } |
3702 | ||
5b7d70c6 | 3703 | /** |
1f91b4cc | 3704 | * dwc2_hsotg_irq - handle device interrupt |
5b7d70c6 BD |
3705 | * @irq: The IRQ number triggered |
3706 | * @pw: The pw value when registered the handler. | |
3707 | */ | |
1f91b4cc | 3708 | static irqreturn_t dwc2_hsotg_irq(int irq, void *pw) |
5b7d70c6 | 3709 | { |
941fcce4 | 3710 | struct dwc2_hsotg *hsotg = pw; |
5b7d70c6 BD |
3711 | int retry_count = 8; |
3712 | u32 gintsts; | |
3713 | u32 gintmsk; | |
3714 | ||
ee3de8d7 VM |
3715 | if (!dwc2_is_device_mode(hsotg)) |
3716 | return IRQ_NONE; | |
3717 | ||
5ad1d316 | 3718 | spin_lock(&hsotg->lock); |
5b7d70c6 | 3719 | irq_retry: |
f25c42b8 GS |
3720 | gintsts = dwc2_readl(hsotg, GINTSTS); |
3721 | gintmsk = dwc2_readl(hsotg, GINTMSK); | |
5b7d70c6 BD |
3722 | |
3723 | dev_dbg(hsotg->dev, "%s: %08x %08x (%08x) retry %d\n", | |
3724 | __func__, gintsts, gintsts & gintmsk, gintmsk, retry_count); | |
3725 | ||
3726 | gintsts &= gintmsk; | |
3727 | ||
8fc37b82 MYK |
3728 | if (gintsts & GINTSTS_RESETDET) { |
3729 | dev_dbg(hsotg->dev, "%s: USBRstDet\n", __func__); | |
3730 | ||
f25c42b8 | 3731 | dwc2_writel(hsotg, GINTSTS_RESETDET, GINTSTS); |
8fc37b82 MYK |
3732 | |
3733 | /* This event must be used only if controller is suspended */ | |
c9c394ab AP |
3734 | if (hsotg->in_ppd && hsotg->lx_state == DWC2_L2) |
3735 | dwc2_exit_partial_power_down(hsotg, 0, true); | |
3736 | ||
31f42da3 MH |
3737 | /* Exit gadget mode clock gating. */ |
3738 | if (hsotg->params.power_down == | |
3739 | DWC2_POWER_DOWN_PARAM_NONE && hsotg->bus_suspended && | |
3740 | !hsotg->params.no_clock_gating) | |
3741 | dwc2_gadget_exit_clock_gating(hsotg, 0); | |
3742 | ||
c9c394ab | 3743 | hsotg->lx_state = DWC2_L0; |
8fc37b82 MYK |
3744 | } |
3745 | ||
3746 | if (gintsts & (GINTSTS_USBRST | GINTSTS_RESETDET)) { | |
f25c42b8 | 3747 | u32 usb_status = dwc2_readl(hsotg, GOTGCTL); |
8fc37b82 MYK |
3748 | u32 connected = hsotg->connected; |
3749 | ||
3750 | dev_dbg(hsotg->dev, "%s: USBRst\n", __func__); | |
3751 | dev_dbg(hsotg->dev, "GNPTXSTS=%08x\n", | |
f25c42b8 | 3752 | dwc2_readl(hsotg, GNPTXSTS)); |
8fc37b82 | 3753 | |
f25c42b8 | 3754 | dwc2_writel(hsotg, GINTSTS_USBRST, GINTSTS); |
8fc37b82 MYK |
3755 | |
3756 | /* Report disconnection if it is not already done. */ | |
3757 | dwc2_hsotg_disconnect(hsotg); | |
3758 | ||
307bc11f | 3759 | /* Reset device address to zero */ |
f25c42b8 | 3760 | dwc2_clear_bit(hsotg, DCFG, DCFG_DEVADDR_MASK); |
307bc11f | 3761 | |
8fc37b82 MYK |
3762 | if (usb_status & GOTGCTL_BSESVLD && connected) |
3763 | dwc2_hsotg_core_init_disconnected(hsotg, true); | |
3764 | } | |
3765 | ||
47a1685f | 3766 | if (gintsts & GINTSTS_ENUMDONE) { |
f25c42b8 | 3767 | dwc2_writel(hsotg, GINTSTS_ENUMDONE, GINTSTS); |
a3395f0d | 3768 | |
1f91b4cc | 3769 | dwc2_hsotg_irq_enumdone(hsotg); |
5b7d70c6 BD |
3770 | } |
3771 | ||
47a1685f | 3772 | if (gintsts & (GINTSTS_OEPINT | GINTSTS_IEPINT)) { |
f25c42b8 GS |
3773 | u32 daint = dwc2_readl(hsotg, DAINT); |
3774 | u32 daintmsk = dwc2_readl(hsotg, DAINTMSK); | |
7e804650 | 3775 | u32 daint_out, daint_in; |
5b7d70c6 BD |
3776 | int ep; |
3777 | ||
7e804650 | 3778 | daint &= daintmsk; |
47a1685f DN |
3779 | daint_out = daint >> DAINT_OUTEP_SHIFT; |
3780 | daint_in = daint & ~(daint_out << DAINT_OUTEP_SHIFT); | |
7e804650 | 3781 | |
5b7d70c6 BD |
3782 | dev_dbg(hsotg->dev, "%s: daint=%08x\n", __func__, daint); |
3783 | ||
cec87f1d MYK |
3784 | for (ep = 0; ep < hsotg->num_of_eps && daint_out; |
3785 | ep++, daint_out >>= 1) { | |
5b7d70c6 | 3786 | if (daint_out & 1) |
1f91b4cc | 3787 | dwc2_hsotg_epint(hsotg, ep, 0); |
5b7d70c6 BD |
3788 | } |
3789 | ||
cec87f1d MYK |
3790 | for (ep = 0; ep < hsotg->num_of_eps && daint_in; |
3791 | ep++, daint_in >>= 1) { | |
5b7d70c6 | 3792 | if (daint_in & 1) |
1f91b4cc | 3793 | dwc2_hsotg_epint(hsotg, ep, 1); |
5b7d70c6 | 3794 | } |
5b7d70c6 BD |
3795 | } |
3796 | ||
5b7d70c6 BD |
3797 | /* check both FIFOs */ |
3798 | ||
47a1685f | 3799 | if (gintsts & GINTSTS_NPTXFEMP) { |
5b7d70c6 BD |
3800 | dev_dbg(hsotg->dev, "NPTxFEmp\n"); |
3801 | ||
8b9bc460 LM |
3802 | /* |
3803 | * Disable the interrupt to stop it happening again | |
5b7d70c6 | 3804 | * unless one of these endpoint routines decides that |
8b9bc460 LM |
3805 | * it needs re-enabling |
3806 | */ | |
5b7d70c6 | 3807 | |
1f91b4cc FB |
3808 | dwc2_hsotg_disable_gsint(hsotg, GINTSTS_NPTXFEMP); |
3809 | dwc2_hsotg_irq_fifoempty(hsotg, false); | |
5b7d70c6 BD |
3810 | } |
3811 | ||
47a1685f | 3812 | if (gintsts & GINTSTS_PTXFEMP) { |
5b7d70c6 BD |
3813 | dev_dbg(hsotg->dev, "PTxFEmp\n"); |
3814 | ||
94cb8fd6 | 3815 | /* See note in GINTSTS_NPTxFEmp */ |
5b7d70c6 | 3816 | |
1f91b4cc FB |
3817 | dwc2_hsotg_disable_gsint(hsotg, GINTSTS_PTXFEMP); |
3818 | dwc2_hsotg_irq_fifoempty(hsotg, true); | |
5b7d70c6 BD |
3819 | } |
3820 | ||
47a1685f | 3821 | if (gintsts & GINTSTS_RXFLVL) { |
8b9bc460 LM |
3822 | /* |
3823 | * note, since GINTSTS_RxFLvl doubles as FIFO-not-empty, | |
1f91b4cc | 3824 | * we need to retry dwc2_hsotg_handle_rx if this is still |
8b9bc460 LM |
3825 | * set. |
3826 | */ | |
5b7d70c6 | 3827 | |
1f91b4cc | 3828 | dwc2_hsotg_handle_rx(hsotg); |
5b7d70c6 BD |
3829 | } |
3830 | ||
47a1685f | 3831 | if (gintsts & GINTSTS_ERLYSUSP) { |
94cb8fd6 | 3832 | dev_dbg(hsotg->dev, "GINTSTS_ErlySusp\n"); |
f25c42b8 | 3833 | dwc2_writel(hsotg, GINTSTS_ERLYSUSP, GINTSTS); |
5b7d70c6 BD |
3834 | } |
3835 | ||
8b9bc460 LM |
3836 | /* |
3837 | * these next two seem to crop-up occasionally causing the core | |
5b7d70c6 | 3838 | * to shutdown the USB transfer, so try clearing them and logging |
8b9bc460 LM |
3839 | * the occurrence. |
3840 | */ | |
5b7d70c6 | 3841 | |
47a1685f | 3842 | if (gintsts & GINTSTS_GOUTNAKEFF) { |
837e9f00 VM |
3843 | u8 idx; |
3844 | u32 epctrl; | |
3845 | u32 gintmsk; | |
d8484552 | 3846 | u32 daintmsk; |
837e9f00 VM |
3847 | struct dwc2_hsotg_ep *hs_ep; |
3848 | ||
f25c42b8 | 3849 | daintmsk = dwc2_readl(hsotg, DAINTMSK); |
d8484552 | 3850 | daintmsk >>= DAINT_OUTEP_SHIFT; |
837e9f00 | 3851 | /* Mask this interrupt */ |
f25c42b8 | 3852 | gintmsk = dwc2_readl(hsotg, GINTMSK); |
837e9f00 | 3853 | gintmsk &= ~GINTSTS_GOUTNAKEFF; |
f25c42b8 | 3854 | dwc2_writel(hsotg, gintmsk, GINTMSK); |
837e9f00 VM |
3855 | |
3856 | dev_dbg(hsotg->dev, "GOUTNakEff triggered\n"); | |
d5d5f079 | 3857 | for (idx = 1; idx < hsotg->num_of_eps; idx++) { |
837e9f00 | 3858 | hs_ep = hsotg->eps_out[idx]; |
d8484552 | 3859 | /* Proceed only unmasked ISOC EPs */ |
6070636c | 3860 | if (BIT(idx) & ~daintmsk) |
d8484552 RK |
3861 | continue; |
3862 | ||
f25c42b8 | 3863 | epctrl = dwc2_readl(hsotg, DOEPCTL(idx)); |
837e9f00 | 3864 | |
6070636c MH |
3865 | //ISOC Ep's only |
3866 | if ((epctrl & DXEPCTL_EPENA) && hs_ep->isochronous) { | |
837e9f00 VM |
3867 | epctrl |= DXEPCTL_SNAK; |
3868 | epctrl |= DXEPCTL_EPDIS; | |
f25c42b8 | 3869 | dwc2_writel(hsotg, epctrl, DOEPCTL(idx)); |
6070636c MH |
3870 | continue; |
3871 | } | |
3872 | ||
3873 | //Non-ISOC EP's | |
3874 | if (hs_ep->halted) { | |
3875 | if (!(epctrl & DXEPCTL_EPENA)) | |
3876 | epctrl |= DXEPCTL_EPENA; | |
3877 | epctrl |= DXEPCTL_EPDIS; | |
3878 | epctrl |= DXEPCTL_STALL; | |
3879 | dwc2_writel(hsotg, epctrl, DOEPCTL(idx)); | |
837e9f00 VM |
3880 | } |
3881 | } | |
a3395f0d | 3882 | |
837e9f00 | 3883 | /* This interrupt bit is cleared in DXEPINT_EPDISBLD handler */ |
5b7d70c6 BD |
3884 | } |
3885 | ||
47a1685f | 3886 | if (gintsts & GINTSTS_GINNAKEFF) { |
5b7d70c6 BD |
3887 | dev_info(hsotg->dev, "GINNakEff triggered\n"); |
3888 | ||
f25c42b8 | 3889 | dwc2_set_bit(hsotg, DCTL, DCTL_CGNPINNAK); |
a3395f0d | 3890 | |
1f91b4cc | 3891 | dwc2_hsotg_dump(hsotg); |
5b7d70c6 BD |
3892 | } |
3893 | ||
381fc8f8 VM |
3894 | if (gintsts & GINTSTS_INCOMPL_SOIN) |
3895 | dwc2_gadget_handle_incomplete_isoc_in(hsotg); | |
ec1f9d9f | 3896 | |
381fc8f8 VM |
3897 | if (gintsts & GINTSTS_INCOMPL_SOOUT) |
3898 | dwc2_gadget_handle_incomplete_isoc_out(hsotg); | |
ec1f9d9f | 3899 | |
8b9bc460 LM |
3900 | /* |
3901 | * if we've had fifo events, we should try and go around the | |
3902 | * loop again to see if there's any point in returning yet. | |
3903 | */ | |
5b7d70c6 BD |
3904 | |
3905 | if (gintsts & IRQ_RETRY_MASK && --retry_count > 0) | |
77b6200e | 3906 | goto irq_retry; |
5b7d70c6 | 3907 | |
187c5298 GT |
3908 | /* Check WKUP_ALERT interrupt*/ |
3909 | if (hsotg->params.service_interval) | |
3910 | dwc2_gadget_wkup_alert_handler(hsotg); | |
3911 | ||
5ad1d316 LM |
3912 | spin_unlock(&hsotg->lock); |
3913 | ||
5b7d70c6 BD |
3914 | return IRQ_HANDLED; |
3915 | } | |
3916 | ||
a4f82771 VA |
3917 | static void dwc2_hsotg_ep_stop_xfr(struct dwc2_hsotg *hsotg, |
3918 | struct dwc2_hsotg_ep *hs_ep) | |
3919 | { | |
3920 | u32 epctrl_reg; | |
3921 | u32 epint_reg; | |
3922 | ||
3923 | epctrl_reg = hs_ep->dir_in ? DIEPCTL(hs_ep->index) : | |
3924 | DOEPCTL(hs_ep->index); | |
3925 | epint_reg = hs_ep->dir_in ? DIEPINT(hs_ep->index) : | |
3926 | DOEPINT(hs_ep->index); | |
3927 | ||
3928 | dev_dbg(hsotg->dev, "%s: stopping transfer on %s\n", __func__, | |
3929 | hs_ep->name); | |
3930 | ||
3931 | if (hs_ep->dir_in) { | |
3932 | if (hsotg->dedicated_fifos || hs_ep->periodic) { | |
f25c42b8 | 3933 | dwc2_set_bit(hsotg, epctrl_reg, DXEPCTL_SNAK); |
a4f82771 VA |
3934 | /* Wait for Nak effect */ |
3935 | if (dwc2_hsotg_wait_bit_set(hsotg, epint_reg, | |
3936 | DXEPINT_INEPNAKEFF, 100)) | |
3937 | dev_warn(hsotg->dev, | |
3938 | "%s: timeout DIEPINT.NAKEFF\n", | |
3939 | __func__); | |
3940 | } else { | |
f25c42b8 | 3941 | dwc2_set_bit(hsotg, DCTL, DCTL_SGNPINNAK); |
a4f82771 VA |
3942 | /* Wait for Nak effect */ |
3943 | if (dwc2_hsotg_wait_bit_set(hsotg, GINTSTS, | |
3944 | GINTSTS_GINNAKEFF, 100)) | |
3945 | dev_warn(hsotg->dev, | |
3946 | "%s: timeout GINTSTS.GINNAKEFF\n", | |
3947 | __func__); | |
3948 | } | |
3949 | } else { | |
fecb3a17 MH |
3950 | /* Mask GINTSTS_GOUTNAKEFF interrupt */ |
3951 | dwc2_hsotg_disable_gsint(hsotg, GINTSTS_GOUTNAKEFF); | |
3952 | ||
f25c42b8 GS |
3953 | if (!(dwc2_readl(hsotg, GINTSTS) & GINTSTS_GOUTNAKEFF)) |
3954 | dwc2_set_bit(hsotg, DCTL, DCTL_SGOUTNAK); | |
a4f82771 | 3955 | |
fecb3a17 MH |
3956 | if (!using_dma(hsotg)) { |
3957 | /* Wait for GINTSTS_RXFLVL interrupt */ | |
3958 | if (dwc2_hsotg_wait_bit_set(hsotg, GINTSTS, | |
3959 | GINTSTS_RXFLVL, 100)) { | |
3960 | dev_warn(hsotg->dev, "%s: timeout GINTSTS.RXFLVL\n", | |
3961 | __func__); | |
3962 | } else { | |
3963 | /* | |
3964 | * Pop GLOBAL OUT NAK status packet from RxFIFO | |
3965 | * to assert GOUTNAKEFF interrupt | |
3966 | */ | |
3967 | dwc2_readl(hsotg, GRXSTSP); | |
3968 | } | |
3969 | } | |
3970 | ||
a4f82771 VA |
3971 | /* Wait for global nak to take effect */ |
3972 | if (dwc2_hsotg_wait_bit_set(hsotg, GINTSTS, | |
3973 | GINTSTS_GOUTNAKEFF, 100)) | |
3974 | dev_warn(hsotg->dev, "%s: timeout GINTSTS.GOUTNAKEFF\n", | |
3975 | __func__); | |
3976 | } | |
3977 | ||
3978 | /* Disable ep */ | |
f25c42b8 | 3979 | dwc2_set_bit(hsotg, epctrl_reg, DXEPCTL_EPDIS | DXEPCTL_SNAK); |
a4f82771 VA |
3980 | |
3981 | /* Wait for ep to be disabled */ | |
3982 | if (dwc2_hsotg_wait_bit_set(hsotg, epint_reg, DXEPINT_EPDISBLD, 100)) | |
3983 | dev_warn(hsotg->dev, | |
3984 | "%s: timeout DOEPCTL.EPDisable\n", __func__); | |
3985 | ||
3986 | /* Clear EPDISBLD interrupt */ | |
f25c42b8 | 3987 | dwc2_set_bit(hsotg, epint_reg, DXEPINT_EPDISBLD); |
a4f82771 VA |
3988 | |
3989 | if (hs_ep->dir_in) { | |
3990 | unsigned short fifo_index; | |
3991 | ||
3992 | if (hsotg->dedicated_fifos || hs_ep->periodic) | |
3993 | fifo_index = hs_ep->fifo_index; | |
3994 | else | |
3995 | fifo_index = 0; | |
3996 | ||
3997 | /* Flush TX FIFO */ | |
3998 | dwc2_flush_tx_fifo(hsotg, fifo_index); | |
3999 | ||
4000 | /* Clear Global In NP NAK in Shared FIFO for non periodic ep */ | |
4001 | if (!hsotg->dedicated_fifos && !hs_ep->periodic) | |
f25c42b8 | 4002 | dwc2_set_bit(hsotg, DCTL, DCTL_CGNPINNAK); |
a4f82771 VA |
4003 | |
4004 | } else { | |
4005 | /* Remove global NAKs */ | |
f25c42b8 | 4006 | dwc2_set_bit(hsotg, DCTL, DCTL_CGOUTNAK); |
a4f82771 VA |
4007 | } |
4008 | } | |
4009 | ||
5b7d70c6 | 4010 | /** |
1f91b4cc | 4011 | * dwc2_hsotg_ep_enable - enable the given endpoint |
5b7d70c6 BD |
4012 | * @ep: The USB endpint to configure |
4013 | * @desc: The USB endpoint descriptor to configure with. | |
4014 | * | |
4015 | * This is called from the USB gadget code's usb_ep_enable(). | |
8b9bc460 | 4016 | */ |
1f91b4cc | 4017 | static int dwc2_hsotg_ep_enable(struct usb_ep *ep, |
9da51974 | 4018 | const struct usb_endpoint_descriptor *desc) |
5b7d70c6 | 4019 | { |
1f91b4cc | 4020 | struct dwc2_hsotg_ep *hs_ep = our_ep(ep); |
941fcce4 | 4021 | struct dwc2_hsotg *hsotg = hs_ep->parent; |
5b7d70c6 | 4022 | unsigned long flags; |
ca4c55ad | 4023 | unsigned int index = hs_ep->index; |
5b7d70c6 BD |
4024 | u32 epctrl_reg; |
4025 | u32 epctrl; | |
4026 | u32 mps; | |
ee2c40de | 4027 | u32 mc; |
837e9f00 | 4028 | u32 mask; |
ca4c55ad MYK |
4029 | unsigned int dir_in; |
4030 | unsigned int i, val, size; | |
19c190f9 | 4031 | int ret = 0; |
729cac69 | 4032 | unsigned char ep_type; |
54f37f56 | 4033 | int desc_num; |
5b7d70c6 BD |
4034 | |
4035 | dev_dbg(hsotg->dev, | |
4036 | "%s: ep %s: a 0x%02x, attr 0x%02x, mps 0x%04x, intr %d\n", | |
4037 | __func__, ep->name, desc->bEndpointAddress, desc->bmAttributes, | |
4038 | desc->wMaxPacketSize, desc->bInterval); | |
4039 | ||
4040 | /* not to be called for EP0 */ | |
8c3d6092 VA |
4041 | if (index == 0) { |
4042 | dev_err(hsotg->dev, "%s: called for EP 0\n", __func__); | |
4043 | return -EINVAL; | |
4044 | } | |
5b7d70c6 BD |
4045 | |
4046 | dir_in = (desc->bEndpointAddress & USB_ENDPOINT_DIR_MASK) ? 1 : 0; | |
4047 | if (dir_in != hs_ep->dir_in) { | |
4048 | dev_err(hsotg->dev, "%s: direction mismatch!\n", __func__); | |
4049 | return -EINVAL; | |
4050 | } | |
4051 | ||
48175e2e | 4052 | ep_type = usb_endpoint_type(desc); |
29cc8897 | 4053 | mps = usb_endpoint_maxp(desc); |
ee2c40de | 4054 | mc = usb_endpoint_maxp_mult(desc); |
5b7d70c6 | 4055 | |
729cac69 MH |
4056 | /* ISOC IN in DDMA supported bInterval up to 10 */ |
4057 | if (using_desc_dma(hsotg) && ep_type == USB_ENDPOINT_XFER_ISOC && | |
4058 | dir_in && desc->bInterval > 10) { | |
4059 | dev_err(hsotg->dev, | |
4060 | "%s: ISOC IN, DDMA: bInterval>10 not supported!\n", __func__); | |
4061 | return -EINVAL; | |
4062 | } | |
4063 | ||
4064 | /* High bandwidth ISOC OUT in DDMA not supported */ | |
4065 | if (using_desc_dma(hsotg) && ep_type == USB_ENDPOINT_XFER_ISOC && | |
4066 | !dir_in && mc > 1) { | |
4067 | dev_err(hsotg->dev, | |
4068 | "%s: ISOC OUT, DDMA: HB not supported!\n", __func__); | |
4069 | return -EINVAL; | |
4070 | } | |
4071 | ||
1f91b4cc | 4072 | /* note, we handle this here instead of dwc2_hsotg_set_ep_maxpacket */ |
5b7d70c6 | 4073 | |
94cb8fd6 | 4074 | epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index); |
f25c42b8 | 4075 | epctrl = dwc2_readl(hsotg, epctrl_reg); |
5b7d70c6 BD |
4076 | |
4077 | dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x from 0x%08x\n", | |
4078 | __func__, epctrl, epctrl_reg); | |
4079 | ||
54f37f56 MH |
4080 | if (using_desc_dma(hsotg) && ep_type == USB_ENDPOINT_XFER_ISOC) |
4081 | desc_num = MAX_DMA_DESC_NUM_HS_ISOC; | |
4082 | else | |
4083 | desc_num = MAX_DMA_DESC_NUM_GENERIC; | |
4084 | ||
5f54c54b | 4085 | /* Allocate DMA descriptor chain for non-ctrl endpoints */ |
9383e084 VM |
4086 | if (using_desc_dma(hsotg) && !hs_ep->desc_list) { |
4087 | hs_ep->desc_list = dmam_alloc_coherent(hsotg->dev, | |
54f37f56 | 4088 | desc_num * sizeof(struct dwc2_dma_desc), |
86e881e7 | 4089 | &hs_ep->desc_list_dma, GFP_ATOMIC); |
5f54c54b VA |
4090 | if (!hs_ep->desc_list) { |
4091 | ret = -ENOMEM; | |
4092 | goto error2; | |
4093 | } | |
4094 | } | |
4095 | ||
22258f49 | 4096 | spin_lock_irqsave(&hsotg->lock, flags); |
5b7d70c6 | 4097 | |
47a1685f DN |
4098 | epctrl &= ~(DXEPCTL_EPTYPE_MASK | DXEPCTL_MPS_MASK); |
4099 | epctrl |= DXEPCTL_MPS(mps); | |
5b7d70c6 | 4100 | |
8b9bc460 LM |
4101 | /* |
4102 | * mark the endpoint as active, otherwise the core may ignore | |
4103 | * transactions entirely for this endpoint | |
4104 | */ | |
47a1685f | 4105 | epctrl |= DXEPCTL_USBACTEP; |
5b7d70c6 | 4106 | |
5b7d70c6 | 4107 | /* update the endpoint state */ |
ee2c40de | 4108 | dwc2_hsotg_set_ep_maxpacket(hsotg, hs_ep->index, mps, mc, dir_in); |
5b7d70c6 BD |
4109 | |
4110 | /* default, set to non-periodic */ | |
1479e841 | 4111 | hs_ep->isochronous = 0; |
5b7d70c6 | 4112 | hs_ep->periodic = 0; |
a18ed7b0 | 4113 | hs_ep->halted = 0; |
b833ce15 | 4114 | hs_ep->wedged = 0; |
1479e841 | 4115 | hs_ep->interval = desc->bInterval; |
4fca54aa | 4116 | |
729cac69 | 4117 | switch (ep_type) { |
5b7d70c6 | 4118 | case USB_ENDPOINT_XFER_ISOC: |
47a1685f DN |
4119 | epctrl |= DXEPCTL_EPTYPE_ISO; |
4120 | epctrl |= DXEPCTL_SETEVENFR; | |
1479e841 | 4121 | hs_ep->isochronous = 1; |
142bd33f | 4122 | hs_ep->interval = 1 << (desc->bInterval - 1); |
837e9f00 | 4123 | hs_ep->target_frame = TARGET_FRAME_INITIAL; |
ab7d2192 | 4124 | hs_ep->next_desc = 0; |
729cac69 | 4125 | hs_ep->compl_desc = 0; |
837e9f00 | 4126 | if (dir_in) { |
1479e841 | 4127 | hs_ep->periodic = 1; |
f25c42b8 | 4128 | mask = dwc2_readl(hsotg, DIEPMSK); |
837e9f00 | 4129 | mask |= DIEPMSK_NAKMSK; |
f25c42b8 | 4130 | dwc2_writel(hsotg, mask, DIEPMSK); |
837e9f00 | 4131 | } else { |
91bb163e | 4132 | epctrl |= DXEPCTL_SNAK; |
f25c42b8 | 4133 | mask = dwc2_readl(hsotg, DOEPMSK); |
837e9f00 | 4134 | mask |= DOEPMSK_OUTTKNEPDISMSK; |
f25c42b8 | 4135 | dwc2_writel(hsotg, mask, DOEPMSK); |
837e9f00 | 4136 | } |
1479e841 | 4137 | break; |
5b7d70c6 BD |
4138 | |
4139 | case USB_ENDPOINT_XFER_BULK: | |
47a1685f | 4140 | epctrl |= DXEPCTL_EPTYPE_BULK; |
5b7d70c6 BD |
4141 | break; |
4142 | ||
4143 | case USB_ENDPOINT_XFER_INT: | |
b203d0a2 | 4144 | if (dir_in) |
5b7d70c6 | 4145 | hs_ep->periodic = 1; |
5b7d70c6 | 4146 | |
142bd33f VM |
4147 | if (hsotg->gadget.speed == USB_SPEED_HIGH) |
4148 | hs_ep->interval = 1 << (desc->bInterval - 1); | |
4149 | ||
47a1685f | 4150 | epctrl |= DXEPCTL_EPTYPE_INTERRUPT; |
5b7d70c6 BD |
4151 | break; |
4152 | ||
4153 | case USB_ENDPOINT_XFER_CONTROL: | |
47a1685f | 4154 | epctrl |= DXEPCTL_EPTYPE_CONTROL; |
5b7d70c6 BD |
4155 | break; |
4156 | } | |
4157 | ||
8b9bc460 LM |
4158 | /* |
4159 | * if the hardware has dedicated fifos, we must give each IN EP | |
10aebc77 BD |
4160 | * a unique tx-fifo even if it is non-periodic. |
4161 | */ | |
21f3bb52 | 4162 | if (dir_in && hsotg->dedicated_fifos) { |
644139f8 | 4163 | unsigned fifo_count = dwc2_hsotg_tx_fifo_count(hsotg); |
ca4c55ad MYK |
4164 | u32 fifo_index = 0; |
4165 | u32 fifo_size = UINT_MAX; | |
9da51974 JY |
4166 | |
4167 | size = hs_ep->ep.maxpacket * hs_ep->mc; | |
644139f8 | 4168 | for (i = 1; i <= fifo_count; ++i) { |
9da51974 | 4169 | if (hsotg->fifo_map & (1 << i)) |
b203d0a2 | 4170 | continue; |
f25c42b8 | 4171 | val = dwc2_readl(hsotg, DPTXFSIZN(i)); |
9da51974 | 4172 | val = (val >> FIFOSIZE_DEPTH_SHIFT) * 4; |
b203d0a2 RB |
4173 | if (val < size) |
4174 | continue; | |
ca4c55ad MYK |
4175 | /* Search for smallest acceptable fifo */ |
4176 | if (val < fifo_size) { | |
4177 | fifo_size = val; | |
4178 | fifo_index = i; | |
4179 | } | |
b203d0a2 | 4180 | } |
ca4c55ad | 4181 | if (!fifo_index) { |
5f2196bd MYK |
4182 | dev_err(hsotg->dev, |
4183 | "%s: No suitable fifo found\n", __func__); | |
b585a48b | 4184 | ret = -ENOMEM; |
5f54c54b | 4185 | goto error1; |
b585a48b | 4186 | } |
97311c8f | 4187 | epctrl &= ~(DXEPCTL_TXFNUM_LIMIT << DXEPCTL_TXFNUM_SHIFT); |
ca4c55ad MYK |
4188 | hsotg->fifo_map |= 1 << fifo_index; |
4189 | epctrl |= DXEPCTL_TXFNUM(fifo_index); | |
4190 | hs_ep->fifo_index = fifo_index; | |
4191 | hs_ep->fifo_size = fifo_size; | |
b203d0a2 | 4192 | } |
10aebc77 | 4193 | |
5b7d70c6 | 4194 | /* for non control endpoints, set PID to D0 */ |
837e9f00 | 4195 | if (index && !hs_ep->isochronous) |
47a1685f | 4196 | epctrl |= DXEPCTL_SETD0PID; |
5b7d70c6 | 4197 | |
5295322a AP |
4198 | /* WA for Full speed ISOC IN in DDMA mode. |
4199 | * By Clear NAK status of EP, core will send ZLP | |
4200 | * to IN token and assert NAK interrupt relying | |
4201 | * on TxFIFO status only | |
4202 | */ | |
4203 | ||
4204 | if (hsotg->gadget.speed == USB_SPEED_FULL && | |
4205 | hs_ep->isochronous && dir_in) { | |
4206 | /* The WA applies only to core versions from 2.72a | |
4207 | * to 4.00a (including both). Also for FS_IOT_1.00a | |
4208 | * and HS_IOT_1.00a. | |
4209 | */ | |
f25c42b8 | 4210 | u32 gsnpsid = dwc2_readl(hsotg, GSNPSID); |
5295322a AP |
4211 | |
4212 | if ((gsnpsid >= DWC2_CORE_REV_2_72a && | |
4213 | gsnpsid <= DWC2_CORE_REV_4_00a) || | |
4214 | gsnpsid == DWC2_FS_IOT_REV_1_00a || | |
4215 | gsnpsid == DWC2_HS_IOT_REV_1_00a) | |
4216 | epctrl |= DXEPCTL_CNAK; | |
4217 | } | |
4218 | ||
5b7d70c6 BD |
4219 | dev_dbg(hsotg->dev, "%s: write DxEPCTL=0x%08x\n", |
4220 | __func__, epctrl); | |
4221 | ||
f25c42b8 | 4222 | dwc2_writel(hsotg, epctrl, epctrl_reg); |
5b7d70c6 | 4223 | dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x\n", |
f25c42b8 | 4224 | __func__, dwc2_readl(hsotg, epctrl_reg)); |
5b7d70c6 BD |
4225 | |
4226 | /* enable the endpoint interrupt */ | |
1f91b4cc | 4227 | dwc2_hsotg_ctrl_epint(hsotg, index, dir_in, 1); |
5b7d70c6 | 4228 | |
5f54c54b | 4229 | error1: |
22258f49 | 4230 | spin_unlock_irqrestore(&hsotg->lock, flags); |
5f54c54b VA |
4231 | |
4232 | error2: | |
4233 | if (ret && using_desc_dma(hsotg) && hs_ep->desc_list) { | |
54f37f56 | 4234 | dmam_free_coherent(hsotg->dev, desc_num * |
5f54c54b VA |
4235 | sizeof(struct dwc2_dma_desc), |
4236 | hs_ep->desc_list, hs_ep->desc_list_dma); | |
4237 | hs_ep->desc_list = NULL; | |
4238 | } | |
4239 | ||
19c190f9 | 4240 | return ret; |
5b7d70c6 BD |
4241 | } |
4242 | ||
8b9bc460 | 4243 | /** |
1f91b4cc | 4244 | * dwc2_hsotg_ep_disable - disable given endpoint |
8b9bc460 LM |
4245 | * @ep: The endpoint to disable. |
4246 | */ | |
1f91b4cc | 4247 | static int dwc2_hsotg_ep_disable(struct usb_ep *ep) |
5b7d70c6 | 4248 | { |
1f91b4cc | 4249 | struct dwc2_hsotg_ep *hs_ep = our_ep(ep); |
941fcce4 | 4250 | struct dwc2_hsotg *hsotg = hs_ep->parent; |
5b7d70c6 BD |
4251 | int dir_in = hs_ep->dir_in; |
4252 | int index = hs_ep->index; | |
5b7d70c6 BD |
4253 | u32 epctrl_reg; |
4254 | u32 ctrl; | |
4255 | ||
1e011293 | 4256 | dev_dbg(hsotg->dev, "%s(ep %p)\n", __func__, ep); |
5b7d70c6 | 4257 | |
c6f5c050 | 4258 | if (ep == &hsotg->eps_out[0]->ep) { |
5b7d70c6 BD |
4259 | dev_err(hsotg->dev, "%s: called for ep0\n", __func__); |
4260 | return -EINVAL; | |
9b481092 JS |
4261 | } |
4262 | ||
4263 | if (hsotg->op_state != OTG_STATE_B_PERIPHERAL) { | |
4264 | dev_err(hsotg->dev, "%s: called in host mode?\n", __func__); | |
4265 | return -EINVAL; | |
5b7d70c6 BD |
4266 | } |
4267 | ||
94cb8fd6 | 4268 | epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index); |
5b7d70c6 | 4269 | |
f25c42b8 | 4270 | ctrl = dwc2_readl(hsotg, epctrl_reg); |
a4f82771 VA |
4271 | |
4272 | if (ctrl & DXEPCTL_EPENA) | |
4273 | dwc2_hsotg_ep_stop_xfr(hsotg, hs_ep); | |
4274 | ||
47a1685f DN |
4275 | ctrl &= ~DXEPCTL_EPENA; |
4276 | ctrl &= ~DXEPCTL_USBACTEP; | |
4277 | ctrl |= DXEPCTL_SNAK; | |
5b7d70c6 BD |
4278 | |
4279 | dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl); | |
f25c42b8 | 4280 | dwc2_writel(hsotg, ctrl, epctrl_reg); |
5b7d70c6 BD |
4281 | |
4282 | /* disable endpoint interrupts */ | |
1f91b4cc | 4283 | dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 0); |
5b7d70c6 | 4284 | |
1141ea01 MYK |
4285 | /* terminate all requests with shutdown */ |
4286 | kill_all_requests(hsotg, hs_ep, -ESHUTDOWN); | |
4287 | ||
1c07b20e RB |
4288 | hsotg->fifo_map &= ~(1 << hs_ep->fifo_index); |
4289 | hs_ep->fifo_index = 0; | |
4290 | hs_ep->fifo_size = 0; | |
4291 | ||
5b7d70c6 BD |
4292 | return 0; |
4293 | } | |
4294 | ||
4fe4f9fe MH |
4295 | static int dwc2_hsotg_ep_disable_lock(struct usb_ep *ep) |
4296 | { | |
4297 | struct dwc2_hsotg_ep *hs_ep = our_ep(ep); | |
4298 | struct dwc2_hsotg *hsotg = hs_ep->parent; | |
4299 | unsigned long flags; | |
4300 | int ret; | |
4301 | ||
4302 | spin_lock_irqsave(&hsotg->lock, flags); | |
4303 | ret = dwc2_hsotg_ep_disable(ep); | |
4304 | spin_unlock_irqrestore(&hsotg->lock, flags); | |
4305 | return ret; | |
4306 | } | |
4307 | ||
5b7d70c6 BD |
4308 | /** |
4309 | * on_list - check request is on the given endpoint | |
4310 | * @ep: The endpoint to check. | |
4311 | * @test: The request to test if it is on the endpoint. | |
8b9bc460 | 4312 | */ |
1f91b4cc | 4313 | static bool on_list(struct dwc2_hsotg_ep *ep, struct dwc2_hsotg_req *test) |
5b7d70c6 | 4314 | { |
1f91b4cc | 4315 | struct dwc2_hsotg_req *req, *treq; |
5b7d70c6 BD |
4316 | |
4317 | list_for_each_entry_safe(req, treq, &ep->queue, queue) { | |
4318 | if (req == test) | |
4319 | return true; | |
4320 | } | |
4321 | ||
4322 | return false; | |
4323 | } | |
4324 | ||
8b9bc460 | 4325 | /** |
1f91b4cc | 4326 | * dwc2_hsotg_ep_dequeue - dequeue given endpoint |
8b9bc460 LM |
4327 | * @ep: The endpoint to dequeue. |
4328 | * @req: The request to be removed from a queue. | |
4329 | */ | |
1f91b4cc | 4330 | static int dwc2_hsotg_ep_dequeue(struct usb_ep *ep, struct usb_request *req) |
5b7d70c6 | 4331 | { |
1f91b4cc FB |
4332 | struct dwc2_hsotg_req *hs_req = our_req(req); |
4333 | struct dwc2_hsotg_ep *hs_ep = our_ep(ep); | |
941fcce4 | 4334 | struct dwc2_hsotg *hs = hs_ep->parent; |
5b7d70c6 BD |
4335 | unsigned long flags; |
4336 | ||
1e011293 | 4337 | dev_dbg(hs->dev, "ep_dequeue(%p,%p)\n", ep, req); |
5b7d70c6 | 4338 | |
22258f49 | 4339 | spin_lock_irqsave(&hs->lock, flags); |
5b7d70c6 BD |
4340 | |
4341 | if (!on_list(hs_ep, hs_req)) { | |
22258f49 | 4342 | spin_unlock_irqrestore(&hs->lock, flags); |
5b7d70c6 BD |
4343 | return -EINVAL; |
4344 | } | |
4345 | ||
c524dd5f MYK |
4346 | /* Dequeue already started request */ |
4347 | if (req == &hs_ep->req->req) | |
4348 | dwc2_hsotg_ep_stop_xfr(hs, hs_ep); | |
4349 | ||
1f91b4cc | 4350 | dwc2_hsotg_complete_request(hs, hs_ep, hs_req, -ECONNRESET); |
22258f49 | 4351 | spin_unlock_irqrestore(&hs->lock, flags); |
5b7d70c6 BD |
4352 | |
4353 | return 0; | |
4354 | } | |
4355 | ||
b833ce15 MH |
4356 | /** |
4357 | * dwc2_gadget_ep_set_wedge - set wedge on a given endpoint | |
4358 | * @ep: The endpoint to be wedged. | |
4359 | * | |
4360 | */ | |
4361 | static int dwc2_gadget_ep_set_wedge(struct usb_ep *ep) | |
4362 | { | |
4363 | struct dwc2_hsotg_ep *hs_ep = our_ep(ep); | |
4364 | struct dwc2_hsotg *hs = hs_ep->parent; | |
4365 | ||
4366 | unsigned long flags; | |
4367 | int ret; | |
4368 | ||
4369 | spin_lock_irqsave(&hs->lock, flags); | |
4370 | hs_ep->wedged = 1; | |
4371 | ret = dwc2_hsotg_ep_sethalt(ep, 1, false); | |
4372 | spin_unlock_irqrestore(&hs->lock, flags); | |
4373 | ||
4374 | return ret; | |
4375 | } | |
4376 | ||
8b9bc460 | 4377 | /** |
1f91b4cc | 4378 | * dwc2_hsotg_ep_sethalt - set halt on a given endpoint |
8b9bc460 LM |
4379 | * @ep: The endpoint to set halt. |
4380 | * @value: Set or unset the halt. | |
51da43b5 VA |
4381 | * @now: If true, stall the endpoint now. Otherwise return -EAGAIN if |
4382 | * the endpoint is busy processing requests. | |
4383 | * | |
4384 | * We need to stall the endpoint immediately if request comes from set_feature | |
4385 | * protocol command handler. | |
8b9bc460 | 4386 | */ |
51da43b5 | 4387 | static int dwc2_hsotg_ep_sethalt(struct usb_ep *ep, int value, bool now) |
5b7d70c6 | 4388 | { |
1f91b4cc | 4389 | struct dwc2_hsotg_ep *hs_ep = our_ep(ep); |
941fcce4 | 4390 | struct dwc2_hsotg *hs = hs_ep->parent; |
5b7d70c6 | 4391 | int index = hs_ep->index; |
5b7d70c6 BD |
4392 | u32 epreg; |
4393 | u32 epctl; | |
9c39ddc6 | 4394 | u32 xfertype; |
5b7d70c6 BD |
4395 | |
4396 | dev_info(hs->dev, "%s(ep %p %s, %d)\n", __func__, ep, ep->name, value); | |
4397 | ||
c9f721b2 RB |
4398 | if (index == 0) { |
4399 | if (value) | |
1f91b4cc | 4400 | dwc2_hsotg_stall_ep0(hs); |
c9f721b2 RB |
4401 | else |
4402 | dev_warn(hs->dev, | |
4403 | "%s: can't clear halt on ep0\n", __func__); | |
4404 | return 0; | |
4405 | } | |
4406 | ||
15186f10 VA |
4407 | if (hs_ep->isochronous) { |
4408 | dev_err(hs->dev, "%s is Isochronous Endpoint\n", ep->name); | |
4409 | return -EINVAL; | |
4410 | } | |
4411 | ||
51da43b5 VA |
4412 | if (!now && value && !list_empty(&hs_ep->queue)) { |
4413 | dev_dbg(hs->dev, "%s request is pending, cannot halt\n", | |
4414 | ep->name); | |
4415 | return -EAGAIN; | |
4416 | } | |
4417 | ||
c6f5c050 MYK |
4418 | if (hs_ep->dir_in) { |
4419 | epreg = DIEPCTL(index); | |
f25c42b8 | 4420 | epctl = dwc2_readl(hs, epreg); |
c6f5c050 MYK |
4421 | |
4422 | if (value) { | |
5a350d53 | 4423 | epctl |= DXEPCTL_STALL | DXEPCTL_SNAK; |
c6f5c050 MYK |
4424 | if (epctl & DXEPCTL_EPENA) |
4425 | epctl |= DXEPCTL_EPDIS; | |
4426 | } else { | |
4427 | epctl &= ~DXEPCTL_STALL; | |
b833ce15 | 4428 | hs_ep->wedged = 0; |
c6f5c050 MYK |
4429 | xfertype = epctl & DXEPCTL_EPTYPE_MASK; |
4430 | if (xfertype == DXEPCTL_EPTYPE_BULK || | |
9da51974 | 4431 | xfertype == DXEPCTL_EPTYPE_INTERRUPT) |
77b6200e | 4432 | epctl |= DXEPCTL_SETD0PID; |
c6f5c050 | 4433 | } |
f25c42b8 | 4434 | dwc2_writel(hs, epctl, epreg); |
9c39ddc6 | 4435 | } else { |
c6f5c050 | 4436 | epreg = DOEPCTL(index); |
f25c42b8 | 4437 | epctl = dwc2_readl(hs, epreg); |
5b7d70c6 | 4438 | |
34c0887f | 4439 | if (value) { |
fecb3a17 MH |
4440 | /* Unmask GOUTNAKEFF interrupt */ |
4441 | dwc2_hsotg_en_gsint(hs, GINTSTS_GOUTNAKEFF); | |
4442 | ||
6070636c MH |
4443 | if (!(dwc2_readl(hs, GINTSTS) & GINTSTS_GOUTNAKEFF)) |
4444 | dwc2_set_bit(hs, DCTL, DCTL_SGOUTNAK); | |
4445 | // STALL bit will be set in GOUTNAKEFF interrupt handler | |
34c0887f | 4446 | } else { |
c6f5c050 | 4447 | epctl &= ~DXEPCTL_STALL; |
b833ce15 | 4448 | hs_ep->wedged = 0; |
c6f5c050 MYK |
4449 | xfertype = epctl & DXEPCTL_EPTYPE_MASK; |
4450 | if (xfertype == DXEPCTL_EPTYPE_BULK || | |
9da51974 | 4451 | xfertype == DXEPCTL_EPTYPE_INTERRUPT) |
77b6200e | 4452 | epctl |= DXEPCTL_SETD0PID; |
6070636c | 4453 | dwc2_writel(hs, epctl, epreg); |
c6f5c050 | 4454 | } |
9c39ddc6 | 4455 | } |
5b7d70c6 | 4456 | |
a18ed7b0 | 4457 | hs_ep->halted = value; |
5b7d70c6 BD |
4458 | return 0; |
4459 | } | |
4460 | ||
5ad1d316 | 4461 | /** |
1f91b4cc | 4462 | * dwc2_hsotg_ep_sethalt_lock - set halt on a given endpoint with lock held |
5ad1d316 LM |
4463 | * @ep: The endpoint to set halt. |
4464 | * @value: Set or unset the halt. | |
4465 | */ | |
1f91b4cc | 4466 | static int dwc2_hsotg_ep_sethalt_lock(struct usb_ep *ep, int value) |
5ad1d316 | 4467 | { |
1f91b4cc | 4468 | struct dwc2_hsotg_ep *hs_ep = our_ep(ep); |
941fcce4 | 4469 | struct dwc2_hsotg *hs = hs_ep->parent; |
8879904b JH |
4470 | unsigned long flags; |
4471 | int ret; | |
5ad1d316 LM |
4472 | |
4473 | spin_lock_irqsave(&hs->lock, flags); | |
51da43b5 | 4474 | ret = dwc2_hsotg_ep_sethalt(ep, value, false); |
5ad1d316 LM |
4475 | spin_unlock_irqrestore(&hs->lock, flags); |
4476 | ||
4477 | return ret; | |
4478 | } | |
4479 | ||
ebce561a | 4480 | static const struct usb_ep_ops dwc2_hsotg_ep_ops = { |
1f91b4cc | 4481 | .enable = dwc2_hsotg_ep_enable, |
4fe4f9fe | 4482 | .disable = dwc2_hsotg_ep_disable_lock, |
1f91b4cc FB |
4483 | .alloc_request = dwc2_hsotg_ep_alloc_request, |
4484 | .free_request = dwc2_hsotg_ep_free_request, | |
4485 | .queue = dwc2_hsotg_ep_queue_lock, | |
4486 | .dequeue = dwc2_hsotg_ep_dequeue, | |
4487 | .set_halt = dwc2_hsotg_ep_sethalt_lock, | |
b833ce15 | 4488 | .set_wedge = dwc2_gadget_ep_set_wedge, |
25985edc | 4489 | /* note, don't believe we have any call for the fifo routines */ |
5b7d70c6 BD |
4490 | }; |
4491 | ||
8b9bc460 | 4492 | /** |
9da51974 | 4493 | * dwc2_hsotg_init - initialize the usb core |
8b9bc460 LM |
4494 | * @hsotg: The driver state |
4495 | */ | |
1f91b4cc | 4496 | static void dwc2_hsotg_init(struct dwc2_hsotg *hsotg) |
b3f489b2 LM |
4497 | { |
4498 | /* unmask subset of endpoint interrupts */ | |
4499 | ||
f25c42b8 | 4500 | dwc2_writel(hsotg, DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK | |
95c8bc36 | 4501 | DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK, |
f25c42b8 | 4502 | DIEPMSK); |
b3f489b2 | 4503 | |
f25c42b8 | 4504 | dwc2_writel(hsotg, DOEPMSK_SETUPMSK | DOEPMSK_AHBERRMSK | |
95c8bc36 | 4505 | DOEPMSK_EPDISBLDMSK | DOEPMSK_XFERCOMPLMSK, |
f25c42b8 | 4506 | DOEPMSK); |
b3f489b2 | 4507 | |
f25c42b8 | 4508 | dwc2_writel(hsotg, 0, DAINTMSK); |
b3f489b2 LM |
4509 | |
4510 | /* Be in disconnected state until gadget is registered */ | |
f25c42b8 | 4511 | dwc2_set_bit(hsotg, DCTL, DCTL_SFTDISCON); |
b3f489b2 | 4512 | |
b3f489b2 LM |
4513 | /* setup fifos */ |
4514 | ||
4515 | dev_dbg(hsotg->dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n", | |
f25c42b8 GS |
4516 | dwc2_readl(hsotg, GRXFSIZ), |
4517 | dwc2_readl(hsotg, GNPTXFSIZ)); | |
b3f489b2 | 4518 | |
1f91b4cc | 4519 | dwc2_hsotg_init_fifo(hsotg); |
b3f489b2 | 4520 | |
f5090044 | 4521 | if (using_dma(hsotg)) |
f25c42b8 | 4522 | dwc2_set_bit(hsotg, GAHBCFG, GAHBCFG_DMA_EN); |
b3f489b2 LM |
4523 | } |
4524 | ||
8b9bc460 | 4525 | /** |
1f91b4cc | 4526 | * dwc2_hsotg_udc_start - prepare the udc for work |
8b9bc460 LM |
4527 | * @gadget: The usb gadget state |
4528 | * @driver: The usb gadget driver | |
4529 | * | |
4530 | * Perform initialization to prepare udc device and driver | |
4531 | * to work. | |
4532 | */ | |
1f91b4cc | 4533 | static int dwc2_hsotg_udc_start(struct usb_gadget *gadget, |
9da51974 | 4534 | struct usb_gadget_driver *driver) |
5b7d70c6 | 4535 | { |
941fcce4 | 4536 | struct dwc2_hsotg *hsotg = to_hsotg(gadget); |
5b9451f8 | 4537 | unsigned long flags; |
5b7d70c6 BD |
4538 | int ret; |
4539 | ||
4540 | if (!hsotg) { | |
a023da33 | 4541 | pr_err("%s: called with no device\n", __func__); |
5b7d70c6 BD |
4542 | return -ENODEV; |
4543 | } | |
4544 | ||
4545 | if (!driver) { | |
4546 | dev_err(hsotg->dev, "%s: no driver\n", __func__); | |
4547 | return -EINVAL; | |
4548 | } | |
4549 | ||
7177aed4 | 4550 | if (driver->max_speed < USB_SPEED_FULL) |
5b7d70c6 | 4551 | dev_err(hsotg->dev, "%s: bad speed\n", __func__); |
5b7d70c6 | 4552 | |
f65f0f10 | 4553 | if (!driver->setup) { |
5b7d70c6 BD |
4554 | dev_err(hsotg->dev, "%s: missing entry points\n", __func__); |
4555 | return -EINVAL; | |
4556 | } | |
4557 | ||
4558 | WARN_ON(hsotg->driver); | |
4559 | ||
5b7d70c6 | 4560 | hsotg->driver = driver; |
7d7b2292 | 4561 | hsotg->gadget.dev.of_node = hsotg->dev->of_node; |
5b7d70c6 BD |
4562 | hsotg->gadget.speed = USB_SPEED_UNKNOWN; |
4563 | ||
50213832 | 4564 | if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) { |
09a75e85 MS |
4565 | ret = dwc2_lowlevel_hw_enable(hsotg); |
4566 | if (ret) | |
4567 | goto err; | |
5b7d70c6 BD |
4568 | } |
4569 | ||
f6c01592 GH |
4570 | if (!IS_ERR_OR_NULL(hsotg->uphy)) |
4571 | otg_set_peripheral(hsotg->uphy->otg, &hsotg->gadget); | |
c816c47f | 4572 | |
5b9451f8 | 4573 | spin_lock_irqsave(&hsotg->lock, flags); |
d0f0ac56 JY |
4574 | if (dwc2_hw_is_device(hsotg)) { |
4575 | dwc2_hsotg_init(hsotg); | |
4576 | dwc2_hsotg_core_init_disconnected(hsotg, false); | |
4577 | } | |
4578 | ||
dc6e69e6 | 4579 | hsotg->enabled = 0; |
5b9451f8 MS |
4580 | spin_unlock_irqrestore(&hsotg->lock, flags); |
4581 | ||
10209abe | 4582 | gadget->sg_supported = using_desc_dma(hsotg); |
5b7d70c6 | 4583 | dev_info(hsotg->dev, "bound driver %s\n", driver->driver.name); |
5b9451f8 | 4584 | |
5b7d70c6 BD |
4585 | return 0; |
4586 | ||
4587 | err: | |
4588 | hsotg->driver = NULL; | |
5b7d70c6 BD |
4589 | return ret; |
4590 | } | |
4591 | ||
8b9bc460 | 4592 | /** |
1f91b4cc | 4593 | * dwc2_hsotg_udc_stop - stop the udc |
8b9bc460 | 4594 | * @gadget: The usb gadget state |
8b9bc460 LM |
4595 | * |
4596 | * Stop udc hw block and stay tunned for future transmissions | |
4597 | */ | |
1f91b4cc | 4598 | static int dwc2_hsotg_udc_stop(struct usb_gadget *gadget) |
5b7d70c6 | 4599 | { |
941fcce4 | 4600 | struct dwc2_hsotg *hsotg = to_hsotg(gadget); |
8879904b | 4601 | unsigned long flags; |
5b7d70c6 BD |
4602 | int ep; |
4603 | ||
4604 | if (!hsotg) | |
4605 | return -ENODEV; | |
4606 | ||
af076a41 MG |
4607 | /* Exit clock gating when driver is stopped. */ |
4608 | if (hsotg->params.power_down == DWC2_POWER_DOWN_PARAM_NONE && | |
4609 | hsotg->bus_suspended && !hsotg->params.no_clock_gating) { | |
4610 | dwc2_gadget_exit_clock_gating(hsotg, 0); | |
4611 | } | |
4612 | ||
5b7d70c6 | 4613 | /* all endpoints should be shutdown */ |
c6f5c050 MYK |
4614 | for (ep = 1; ep < hsotg->num_of_eps; ep++) { |
4615 | if (hsotg->eps_in[ep]) | |
4fe4f9fe | 4616 | dwc2_hsotg_ep_disable_lock(&hsotg->eps_in[ep]->ep); |
c6f5c050 | 4617 | if (hsotg->eps_out[ep]) |
4fe4f9fe | 4618 | dwc2_hsotg_ep_disable_lock(&hsotg->eps_out[ep]->ep); |
c6f5c050 | 4619 | } |
5b7d70c6 | 4620 | |
2b19a52c LM |
4621 | spin_lock_irqsave(&hsotg->lock, flags); |
4622 | ||
32805c35 | 4623 | hsotg->driver = NULL; |
58cd4238 | 4624 | hsotg->gadget.dev.of_node = NULL; |
5b7d70c6 | 4625 | hsotg->gadget.speed = USB_SPEED_UNKNOWN; |
dc6e69e6 | 4626 | hsotg->enabled = 0; |
5b7d70c6 | 4627 | |
2b19a52c LM |
4628 | spin_unlock_irqrestore(&hsotg->lock, flags); |
4629 | ||
f6c01592 GH |
4630 | if (!IS_ERR_OR_NULL(hsotg->uphy)) |
4631 | otg_set_peripheral(hsotg->uphy->otg, NULL); | |
c816c47f | 4632 | |
50213832 | 4633 | if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) |
09a75e85 | 4634 | dwc2_lowlevel_hw_disable(hsotg); |
5b7d70c6 BD |
4635 | |
4636 | return 0; | |
4637 | } | |
5b7d70c6 | 4638 | |
8b9bc460 | 4639 | /** |
1f91b4cc | 4640 | * dwc2_hsotg_gadget_getframe - read the frame number |
8b9bc460 LM |
4641 | * @gadget: The usb gadget state |
4642 | * | |
4643 | * Read the {micro} frame number | |
4644 | */ | |
1f91b4cc | 4645 | static int dwc2_hsotg_gadget_getframe(struct usb_gadget *gadget) |
5b7d70c6 | 4646 | { |
1f91b4cc | 4647 | return dwc2_hsotg_read_frameno(to_hsotg(gadget)); |
5b7d70c6 BD |
4648 | } |
4649 | ||
1a0808cb JK |
4650 | /** |
4651 | * dwc2_hsotg_set_selfpowered - set if device is self/bus powered | |
4652 | * @gadget: The usb gadget state | |
4653 | * @is_selfpowered: Whether the device is self-powered | |
4654 | * | |
4655 | * Set if the device is self or bus powered. | |
4656 | */ | |
4657 | static int dwc2_hsotg_set_selfpowered(struct usb_gadget *gadget, | |
4658 | int is_selfpowered) | |
4659 | { | |
4660 | struct dwc2_hsotg *hsotg = to_hsotg(gadget); | |
4661 | unsigned long flags; | |
4662 | ||
4663 | spin_lock_irqsave(&hsotg->lock, flags); | |
4664 | gadget->is_selfpowered = !!is_selfpowered; | |
4665 | spin_unlock_irqrestore(&hsotg->lock, flags); | |
4666 | ||
4667 | return 0; | |
4668 | } | |
4669 | ||
a188b689 | 4670 | /** |
1f91b4cc | 4671 | * dwc2_hsotg_pullup - connect/disconnect the USB PHY |
a188b689 LM |
4672 | * @gadget: The usb gadget state |
4673 | * @is_on: Current state of the USB PHY | |
4674 | * | |
4675 | * Connect/Disconnect the USB PHY pullup | |
4676 | */ | |
1f91b4cc | 4677 | static int dwc2_hsotg_pullup(struct usb_gadget *gadget, int is_on) |
a188b689 | 4678 | { |
941fcce4 | 4679 | struct dwc2_hsotg *hsotg = to_hsotg(gadget); |
8879904b | 4680 | unsigned long flags; |
a188b689 | 4681 | |
77ba9119 | 4682 | dev_dbg(hsotg->dev, "%s: is_on: %d op_state: %d\n", __func__, is_on, |
9da51974 | 4683 | hsotg->op_state); |
77ba9119 GH |
4684 | |
4685 | /* Don't modify pullup state while in host mode */ | |
4686 | if (hsotg->op_state != OTG_STATE_B_PERIPHERAL) { | |
4687 | hsotg->enabled = is_on; | |
4688 | return 0; | |
4689 | } | |
a188b689 LM |
4690 | |
4691 | spin_lock_irqsave(&hsotg->lock, flags); | |
4692 | if (is_on) { | |
dc6e69e6 | 4693 | hsotg->enabled = 1; |
1f91b4cc | 4694 | dwc2_hsotg_core_init_disconnected(hsotg, false); |
66e77a24 RK |
4695 | /* Enable ACG feature in device mode,if supported */ |
4696 | dwc2_enable_acg(hsotg); | |
1f91b4cc | 4697 | dwc2_hsotg_core_connect(hsotg); |
a188b689 | 4698 | } else { |
1f91b4cc FB |
4699 | dwc2_hsotg_core_disconnect(hsotg); |
4700 | dwc2_hsotg_disconnect(hsotg); | |
dc6e69e6 | 4701 | hsotg->enabled = 0; |
a188b689 LM |
4702 | } |
4703 | ||
4704 | hsotg->gadget.speed = USB_SPEED_UNKNOWN; | |
4705 | spin_unlock_irqrestore(&hsotg->lock, flags); | |
4706 | ||
4707 | return 0; | |
4708 | } | |
4709 | ||
1f91b4cc | 4710 | static int dwc2_hsotg_vbus_session(struct usb_gadget *gadget, int is_active) |
83d98223 GH |
4711 | { |
4712 | struct dwc2_hsotg *hsotg = to_hsotg(gadget); | |
4713 | unsigned long flags; | |
4714 | ||
4715 | dev_dbg(hsotg->dev, "%s: is_active: %d\n", __func__, is_active); | |
4716 | spin_lock_irqsave(&hsotg->lock, flags); | |
4717 | ||
61f7223b | 4718 | /* |
c9c394ab AP |
4719 | * If controller is in partial power down state, it must exit from |
4720 | * that state before being initialized / de-initialized | |
61f7223b | 4721 | */ |
c9c394ab AP |
4722 | if (hsotg->lx_state == DWC2_L2 && hsotg->in_ppd) |
4723 | /* | |
4724 | * No need to check the return value as | |
4725 | * registers are not being restored. | |
4726 | */ | |
4727 | dwc2_exit_partial_power_down(hsotg, 0, false); | |
61f7223b | 4728 | |
83d98223 | 4729 | if (is_active) { |
cd0e641c | 4730 | hsotg->op_state = OTG_STATE_B_PERIPHERAL; |
065d3931 | 4731 | |
1f91b4cc | 4732 | dwc2_hsotg_core_init_disconnected(hsotg, false); |
66e77a24 RK |
4733 | if (hsotg->enabled) { |
4734 | /* Enable ACG feature in device mode,if supported */ | |
4735 | dwc2_enable_acg(hsotg); | |
1f91b4cc | 4736 | dwc2_hsotg_core_connect(hsotg); |
66e77a24 | 4737 | } |
83d98223 | 4738 | } else { |
1f91b4cc FB |
4739 | dwc2_hsotg_core_disconnect(hsotg); |
4740 | dwc2_hsotg_disconnect(hsotg); | |
83d98223 GH |
4741 | } |
4742 | ||
4743 | spin_unlock_irqrestore(&hsotg->lock, flags); | |
4744 | return 0; | |
4745 | } | |
4746 | ||
596d696a | 4747 | /** |
1f91b4cc | 4748 | * dwc2_hsotg_vbus_draw - report bMaxPower field |
596d696a GH |
4749 | * @gadget: The usb gadget state |
4750 | * @mA: Amount of current | |
4751 | * | |
4752 | * Report how much power the device may consume to the phy. | |
4753 | */ | |
9da51974 | 4754 | static int dwc2_hsotg_vbus_draw(struct usb_gadget *gadget, unsigned int mA) |
596d696a GH |
4755 | { |
4756 | struct dwc2_hsotg *hsotg = to_hsotg(gadget); | |
4757 | ||
4758 | if (IS_ERR_OR_NULL(hsotg->uphy)) | |
4759 | return -ENOTSUPP; | |
4760 | return usb_phy_set_power(hsotg->uphy, mA); | |
4761 | } | |
4762 | ||
5324bad6 AA |
4763 | static void dwc2_gadget_set_speed(struct usb_gadget *g, enum usb_device_speed speed) |
4764 | { | |
4765 | struct dwc2_hsotg *hsotg = to_hsotg(g); | |
4766 | unsigned long flags; | |
4767 | ||
4768 | spin_lock_irqsave(&hsotg->lock, flags); | |
4769 | switch (speed) { | |
4770 | case USB_SPEED_HIGH: | |
4771 | hsotg->params.speed = DWC2_SPEED_PARAM_HIGH; | |
4772 | break; | |
4773 | case USB_SPEED_FULL: | |
4774 | hsotg->params.speed = DWC2_SPEED_PARAM_FULL; | |
4775 | break; | |
4776 | case USB_SPEED_LOW: | |
4777 | hsotg->params.speed = DWC2_SPEED_PARAM_LOW; | |
4778 | break; | |
4779 | default: | |
4780 | dev_err(hsotg->dev, "invalid speed (%d)\n", speed); | |
4781 | } | |
4782 | spin_unlock_irqrestore(&hsotg->lock, flags); | |
4783 | } | |
4784 | ||
1f91b4cc FB |
4785 | static const struct usb_gadget_ops dwc2_hsotg_gadget_ops = { |
4786 | .get_frame = dwc2_hsotg_gadget_getframe, | |
1a0808cb | 4787 | .set_selfpowered = dwc2_hsotg_set_selfpowered, |
1f91b4cc FB |
4788 | .udc_start = dwc2_hsotg_udc_start, |
4789 | .udc_stop = dwc2_hsotg_udc_stop, | |
4790 | .pullup = dwc2_hsotg_pullup, | |
5324bad6 | 4791 | .udc_set_speed = dwc2_gadget_set_speed, |
1f91b4cc FB |
4792 | .vbus_session = dwc2_hsotg_vbus_session, |
4793 | .vbus_draw = dwc2_hsotg_vbus_draw, | |
5b7d70c6 BD |
4794 | }; |
4795 | ||
4796 | /** | |
1f91b4cc | 4797 | * dwc2_hsotg_initep - initialise a single endpoint |
5b7d70c6 BD |
4798 | * @hsotg: The device state. |
4799 | * @hs_ep: The endpoint to be initialised. | |
4800 | * @epnum: The endpoint number | |
6fb914d7 | 4801 | * @dir_in: True if direction is in. |
5b7d70c6 BD |
4802 | * |
4803 | * Initialise the given endpoint (as part of the probe and device state | |
4804 | * creation) to give to the gadget driver. Setup the endpoint name, any | |
4805 | * direction information and other state that may be required. | |
4806 | */ | |
1f91b4cc | 4807 | static void dwc2_hsotg_initep(struct dwc2_hsotg *hsotg, |
9da51974 | 4808 | struct dwc2_hsotg_ep *hs_ep, |
c6f5c050 MYK |
4809 | int epnum, |
4810 | bool dir_in) | |
5b7d70c6 | 4811 | { |
5b7d70c6 BD |
4812 | char *dir; |
4813 | ||
4814 | if (epnum == 0) | |
4815 | dir = ""; | |
c6f5c050 | 4816 | else if (dir_in) |
5b7d70c6 | 4817 | dir = "in"; |
c6f5c050 MYK |
4818 | else |
4819 | dir = "out"; | |
5b7d70c6 | 4820 | |
c6f5c050 | 4821 | hs_ep->dir_in = dir_in; |
5b7d70c6 BD |
4822 | hs_ep->index = epnum; |
4823 | ||
4824 | snprintf(hs_ep->name, sizeof(hs_ep->name), "ep%d%s", epnum, dir); | |
4825 | ||
4826 | INIT_LIST_HEAD(&hs_ep->queue); | |
4827 | INIT_LIST_HEAD(&hs_ep->ep.ep_list); | |
4828 | ||
5b7d70c6 BD |
4829 | /* add to the list of endpoints known by the gadget driver */ |
4830 | if (epnum) | |
4831 | list_add_tail(&hs_ep->ep.ep_list, &hsotg->gadget.ep_list); | |
4832 | ||
4833 | hs_ep->parent = hsotg; | |
4834 | hs_ep->ep.name = hs_ep->name; | |
38e9002b VM |
4835 | |
4836 | if (hsotg->params.speed == DWC2_SPEED_PARAM_LOW) | |
4837 | usb_ep_set_maxpacket_limit(&hs_ep->ep, 8); | |
4838 | else | |
4839 | usb_ep_set_maxpacket_limit(&hs_ep->ep, | |
4840 | epnum ? 1024 : EP0_MPS_LIMIT); | |
1f91b4cc | 4841 | hs_ep->ep.ops = &dwc2_hsotg_ep_ops; |
5b7d70c6 | 4842 | |
2954522f RB |
4843 | if (epnum == 0) { |
4844 | hs_ep->ep.caps.type_control = true; | |
4845 | } else { | |
38e9002b VM |
4846 | if (hsotg->params.speed != DWC2_SPEED_PARAM_LOW) { |
4847 | hs_ep->ep.caps.type_iso = true; | |
4848 | hs_ep->ep.caps.type_bulk = true; | |
4849 | } | |
2954522f RB |
4850 | hs_ep->ep.caps.type_int = true; |
4851 | } | |
4852 | ||
4853 | if (dir_in) | |
4854 | hs_ep->ep.caps.dir_in = true; | |
4855 | else | |
4856 | hs_ep->ep.caps.dir_out = true; | |
4857 | ||
8b9bc460 LM |
4858 | /* |
4859 | * if we're using dma, we need to set the next-endpoint pointer | |
5b7d70c6 BD |
4860 | * to be something valid. |
4861 | */ | |
4862 | ||
4863 | if (using_dma(hsotg)) { | |
47a1685f | 4864 | u32 next = DXEPCTL_NEXTEP((epnum + 1) % 15); |
9da51974 | 4865 | |
c6f5c050 | 4866 | if (dir_in) |
f25c42b8 | 4867 | dwc2_writel(hsotg, next, DIEPCTL(epnum)); |
c6f5c050 | 4868 | else |
f25c42b8 | 4869 | dwc2_writel(hsotg, next, DOEPCTL(epnum)); |
5b7d70c6 BD |
4870 | } |
4871 | } | |
4872 | ||
b3f489b2 | 4873 | /** |
1f91b4cc | 4874 | * dwc2_hsotg_hw_cfg - read HW configuration registers |
6fb914d7 | 4875 | * @hsotg: Programming view of the DWC_otg controller |
b3f489b2 LM |
4876 | * |
4877 | * Read the USB core HW configuration registers | |
4878 | */ | |
1f91b4cc | 4879 | static int dwc2_hsotg_hw_cfg(struct dwc2_hsotg *hsotg) |
5b7d70c6 | 4880 | { |
c6f5c050 MYK |
4881 | u32 cfg; |
4882 | u32 ep_type; | |
4883 | u32 i; | |
4884 | ||
b3f489b2 | 4885 | /* check hardware configuration */ |
5b7d70c6 | 4886 | |
43e90349 JY |
4887 | hsotg->num_of_eps = hsotg->hw_params.num_dev_ep; |
4888 | ||
c6f5c050 MYK |
4889 | /* Add ep0 */ |
4890 | hsotg->num_of_eps++; | |
10aebc77 | 4891 | |
b98866c2 JY |
4892 | hsotg->eps_in[0] = devm_kzalloc(hsotg->dev, |
4893 | sizeof(struct dwc2_hsotg_ep), | |
4894 | GFP_KERNEL); | |
c6f5c050 MYK |
4895 | if (!hsotg->eps_in[0]) |
4896 | return -ENOMEM; | |
1f91b4cc | 4897 | /* Same dwc2_hsotg_ep is used in both directions for ep0 */ |
c6f5c050 MYK |
4898 | hsotg->eps_out[0] = hsotg->eps_in[0]; |
4899 | ||
43e90349 | 4900 | cfg = hsotg->hw_params.dev_ep_dirs; |
251a17f5 | 4901 | for (i = 1, cfg >>= 2; i < hsotg->num_of_eps; i++, cfg >>= 2) { |
c6f5c050 MYK |
4902 | ep_type = cfg & 3; |
4903 | /* Direction in or both */ | |
4904 | if (!(ep_type & 2)) { | |
4905 | hsotg->eps_in[i] = devm_kzalloc(hsotg->dev, | |
1f91b4cc | 4906 | sizeof(struct dwc2_hsotg_ep), GFP_KERNEL); |
c6f5c050 MYK |
4907 | if (!hsotg->eps_in[i]) |
4908 | return -ENOMEM; | |
4909 | } | |
4910 | /* Direction out or both */ | |
4911 | if (!(ep_type & 1)) { | |
4912 | hsotg->eps_out[i] = devm_kzalloc(hsotg->dev, | |
1f91b4cc | 4913 | sizeof(struct dwc2_hsotg_ep), GFP_KERNEL); |
c6f5c050 MYK |
4914 | if (!hsotg->eps_out[i]) |
4915 | return -ENOMEM; | |
4916 | } | |
4917 | } | |
4918 | ||
43e90349 JY |
4919 | hsotg->fifo_mem = hsotg->hw_params.total_fifo_size; |
4920 | hsotg->dedicated_fifos = hsotg->hw_params.en_multiple_tx_fifo; | |
10aebc77 | 4921 | |
cff9eb75 MS |
4922 | dev_info(hsotg->dev, "EPs: %d, %s fifos, %d entries in SPRAM\n", |
4923 | hsotg->num_of_eps, | |
4924 | hsotg->dedicated_fifos ? "dedicated" : "shared", | |
4925 | hsotg->fifo_mem); | |
c6f5c050 | 4926 | return 0; |
5b7d70c6 BD |
4927 | } |
4928 | ||
8b9bc460 | 4929 | /** |
1f91b4cc | 4930 | * dwc2_hsotg_dump - dump state of the udc |
6fb914d7 GT |
4931 | * @hsotg: Programming view of the DWC_otg controller |
4932 | * | |
8b9bc460 | 4933 | */ |
1f91b4cc | 4934 | static void dwc2_hsotg_dump(struct dwc2_hsotg *hsotg) |
5b7d70c6 | 4935 | { |
83a01804 | 4936 | #ifdef DEBUG |
5b7d70c6 | 4937 | struct device *dev = hsotg->dev; |
5b7d70c6 BD |
4938 | u32 val; |
4939 | int idx; | |
4940 | ||
4941 | dev_info(dev, "DCFG=0x%08x, DCTL=0x%08x, DIEPMSK=%08x\n", | |
f25c42b8 GS |
4942 | dwc2_readl(hsotg, DCFG), dwc2_readl(hsotg, DCTL), |
4943 | dwc2_readl(hsotg, DIEPMSK)); | |
5b7d70c6 | 4944 | |
f889f23d | 4945 | dev_info(dev, "GAHBCFG=0x%08x, GHWCFG1=0x%08x\n", |
f25c42b8 | 4946 | dwc2_readl(hsotg, GAHBCFG), dwc2_readl(hsotg, GHWCFG1)); |
5b7d70c6 BD |
4947 | |
4948 | dev_info(dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n", | |
f25c42b8 | 4949 | dwc2_readl(hsotg, GRXFSIZ), dwc2_readl(hsotg, GNPTXFSIZ)); |
5b7d70c6 BD |
4950 | |
4951 | /* show periodic fifo settings */ | |
4952 | ||
364f8e93 | 4953 | for (idx = 1; idx < hsotg->num_of_eps; idx++) { |
f25c42b8 | 4954 | val = dwc2_readl(hsotg, DPTXFSIZN(idx)); |
5b7d70c6 | 4955 | dev_info(dev, "DPTx[%d] FSize=%d, StAddr=0x%08x\n", idx, |
47a1685f DN |
4956 | val >> FIFOSIZE_DEPTH_SHIFT, |
4957 | val & FIFOSIZE_STARTADDR_MASK); | |
5b7d70c6 BD |
4958 | } |
4959 | ||
364f8e93 | 4960 | for (idx = 0; idx < hsotg->num_of_eps; idx++) { |
5b7d70c6 BD |
4961 | dev_info(dev, |
4962 | "ep%d-in: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n", idx, | |
f25c42b8 GS |
4963 | dwc2_readl(hsotg, DIEPCTL(idx)), |
4964 | dwc2_readl(hsotg, DIEPTSIZ(idx)), | |
4965 | dwc2_readl(hsotg, DIEPDMA(idx))); | |
5b7d70c6 | 4966 | |
f25c42b8 | 4967 | val = dwc2_readl(hsotg, DOEPCTL(idx)); |
5b7d70c6 BD |
4968 | dev_info(dev, |
4969 | "ep%d-out: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n", | |
f25c42b8 GS |
4970 | idx, dwc2_readl(hsotg, DOEPCTL(idx)), |
4971 | dwc2_readl(hsotg, DOEPTSIZ(idx)), | |
4972 | dwc2_readl(hsotg, DOEPDMA(idx))); | |
5b7d70c6 BD |
4973 | } |
4974 | ||
4975 | dev_info(dev, "DVBUSDIS=0x%08x, DVBUSPULSE=%08x\n", | |
f25c42b8 | 4976 | dwc2_readl(hsotg, DVBUSDIS), dwc2_readl(hsotg, DVBUSPULSE)); |
83a01804 | 4977 | #endif |
5b7d70c6 BD |
4978 | } |
4979 | ||
8b9bc460 | 4980 | /** |
117777b2 | 4981 | * dwc2_gadget_init - init function for gadget |
6fb914d7 GT |
4982 | * @hsotg: Programming view of the DWC_otg controller |
4983 | * | |
8b9bc460 | 4984 | */ |
f3768997 | 4985 | int dwc2_gadget_init(struct dwc2_hsotg *hsotg) |
5b7d70c6 | 4986 | { |
117777b2 | 4987 | struct device *dev = hsotg->dev; |
5b7d70c6 BD |
4988 | int epnum; |
4989 | int ret; | |
43e90349 | 4990 | |
0a176279 GH |
4991 | /* Dump fifo information */ |
4992 | dev_dbg(dev, "NonPeriodic TXFIFO size: %d\n", | |
05ee799f JY |
4993 | hsotg->params.g_np_tx_fifo_size); |
4994 | dev_dbg(dev, "RXFIFO size: %d\n", hsotg->params.g_rx_fifo_size); | |
5b7d70c6 | 4995 | |
92ef98a4 JK |
4996 | switch (hsotg->params.speed) { |
4997 | case DWC2_SPEED_PARAM_LOW: | |
4998 | hsotg->gadget.max_speed = USB_SPEED_LOW; | |
4999 | break; | |
5000 | case DWC2_SPEED_PARAM_FULL: | |
5001 | hsotg->gadget.max_speed = USB_SPEED_FULL; | |
5002 | break; | |
5003 | default: | |
5004 | hsotg->gadget.max_speed = USB_SPEED_HIGH; | |
5005 | break; | |
5006 | } | |
5007 | ||
1f91b4cc | 5008 | hsotg->gadget.ops = &dwc2_hsotg_gadget_ops; |
5b7d70c6 | 5009 | hsotg->gadget.name = dev_name(dev); |
f5c8a6cb | 5010 | hsotg->gadget.otg_caps = &hsotg->params.otg_caps; |
fa389a6d | 5011 | hsotg->remote_wakeup_allowed = 0; |
7455f8b7 JY |
5012 | |
5013 | if (hsotg->params.lpm) | |
5014 | hsotg->gadget.lpm_capable = true; | |
5015 | ||
097ee662 GH |
5016 | if (hsotg->dr_mode == USB_DR_MODE_OTG) |
5017 | hsotg->gadget.is_otg = 1; | |
ec4cc657 MYK |
5018 | else if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) |
5019 | hsotg->op_state = OTG_STATE_B_PERIPHERAL; | |
5b7d70c6 | 5020 | |
1f91b4cc | 5021 | ret = dwc2_hsotg_hw_cfg(hsotg); |
c6f5c050 MYK |
5022 | if (ret) { |
5023 | dev_err(hsotg->dev, "Hardware configuration failed: %d\n", ret); | |
09a75e85 | 5024 | return ret; |
c6f5c050 MYK |
5025 | } |
5026 | ||
3f95001d MYK |
5027 | hsotg->ctrl_buff = devm_kzalloc(hsotg->dev, |
5028 | DWC2_CTRL_BUFF_SIZE, GFP_KERNEL); | |
8bae0f8c | 5029 | if (!hsotg->ctrl_buff) |
09a75e85 | 5030 | return -ENOMEM; |
3f95001d MYK |
5031 | |
5032 | hsotg->ep0_buff = devm_kzalloc(hsotg->dev, | |
5033 | DWC2_CTRL_BUFF_SIZE, GFP_KERNEL); | |
8bae0f8c | 5034 | if (!hsotg->ep0_buff) |
09a75e85 | 5035 | return -ENOMEM; |
3f95001d | 5036 | |
0f6b80c0 VA |
5037 | if (using_desc_dma(hsotg)) { |
5038 | ret = dwc2_gadget_alloc_ctrl_desc_chains(hsotg); | |
5039 | if (ret < 0) | |
5040 | return ret; | |
5041 | } | |
5042 | ||
f3768997 VM |
5043 | ret = devm_request_irq(hsotg->dev, hsotg->irq, dwc2_hsotg_irq, |
5044 | IRQF_SHARED, dev_name(hsotg->dev), hsotg); | |
eb3c56c5 | 5045 | if (ret < 0) { |
db8178c3 | 5046 | dev_err(dev, "cannot claim IRQ for gadget\n"); |
09a75e85 | 5047 | return ret; |
eb3c56c5 MS |
5048 | } |
5049 | ||
b3f489b2 LM |
5050 | /* hsotg->num_of_eps holds number of EPs other than ep0 */ |
5051 | ||
5052 | if (hsotg->num_of_eps == 0) { | |
5053 | dev_err(dev, "wrong number of EPs (zero)\n"); | |
09a75e85 | 5054 | return -EINVAL; |
b3f489b2 LM |
5055 | } |
5056 | ||
b3f489b2 LM |
5057 | /* setup endpoint information */ |
5058 | ||
5059 | INIT_LIST_HEAD(&hsotg->gadget.ep_list); | |
c6f5c050 | 5060 | hsotg->gadget.ep0 = &hsotg->eps_out[0]->ep; |
b3f489b2 LM |
5061 | |
5062 | /* allocate EP0 request */ | |
5063 | ||
1f91b4cc | 5064 | hsotg->ctrl_req = dwc2_hsotg_ep_alloc_request(&hsotg->eps_out[0]->ep, |
b3f489b2 LM |
5065 | GFP_KERNEL); |
5066 | if (!hsotg->ctrl_req) { | |
5067 | dev_err(dev, "failed to allocate ctrl req\n"); | |
09a75e85 | 5068 | return -ENOMEM; |
b3f489b2 | 5069 | } |
5b7d70c6 BD |
5070 | |
5071 | /* initialise the endpoints now the core has been initialised */ | |
c6f5c050 MYK |
5072 | for (epnum = 0; epnum < hsotg->num_of_eps; epnum++) { |
5073 | if (hsotg->eps_in[epnum]) | |
1f91b4cc | 5074 | dwc2_hsotg_initep(hsotg, hsotg->eps_in[epnum], |
9da51974 | 5075 | epnum, 1); |
c6f5c050 | 5076 | if (hsotg->eps_out[epnum]) |
1f91b4cc | 5077 | dwc2_hsotg_initep(hsotg, hsotg->eps_out[epnum], |
9da51974 | 5078 | epnum, 0); |
c6f5c050 | 5079 | } |
5b7d70c6 | 5080 | |
1f91b4cc | 5081 | dwc2_hsotg_dump(hsotg); |
5b7d70c6 | 5082 | |
5b7d70c6 | 5083 | return 0; |
5b7d70c6 BD |
5084 | } |
5085 | ||
8b9bc460 | 5086 | /** |
1f91b4cc | 5087 | * dwc2_hsotg_remove - remove function for hsotg driver |
6fb914d7 GT |
5088 | * @hsotg: Programming view of the DWC_otg controller |
5089 | * | |
8b9bc460 | 5090 | */ |
1f91b4cc | 5091 | int dwc2_hsotg_remove(struct dwc2_hsotg *hsotg) |
5b7d70c6 | 5092 | { |
0f91349b | 5093 | usb_del_gadget_udc(&hsotg->gadget); |
9bb073a0 | 5094 | dwc2_hsotg_ep_free_request(&hsotg->eps_out[0]->ep, hsotg->ctrl_req); |
31ee04de | 5095 | |
5b7d70c6 BD |
5096 | return 0; |
5097 | } | |
5098 | ||
1f91b4cc | 5099 | int dwc2_hsotg_suspend(struct dwc2_hsotg *hsotg) |
b83e333a | 5100 | { |
b83e333a | 5101 | unsigned long flags; |
b83e333a | 5102 | |
9e779778 | 5103 | if (hsotg->lx_state != DWC2_L0) |
09a75e85 | 5104 | return 0; |
9e779778 | 5105 | |
dc6e69e6 MS |
5106 | if (hsotg->driver) { |
5107 | int ep; | |
5108 | ||
b83e333a MS |
5109 | dev_info(hsotg->dev, "suspending usb gadget %s\n", |
5110 | hsotg->driver->driver.name); | |
5111 | ||
dc6e69e6 MS |
5112 | spin_lock_irqsave(&hsotg->lock, flags); |
5113 | if (hsotg->enabled) | |
1f91b4cc FB |
5114 | dwc2_hsotg_core_disconnect(hsotg); |
5115 | dwc2_hsotg_disconnect(hsotg); | |
dc6e69e6 MS |
5116 | hsotg->gadget.speed = USB_SPEED_UNKNOWN; |
5117 | spin_unlock_irqrestore(&hsotg->lock, flags); | |
b83e333a | 5118 | |
ac55d163 | 5119 | for (ep = 1; ep < hsotg->num_of_eps; ep++) { |
c6f5c050 | 5120 | if (hsotg->eps_in[ep]) |
4fe4f9fe | 5121 | dwc2_hsotg_ep_disable_lock(&hsotg->eps_in[ep]->ep); |
c6f5c050 | 5122 | if (hsotg->eps_out[ep]) |
4fe4f9fe | 5123 | dwc2_hsotg_ep_disable_lock(&hsotg->eps_out[ep]->ep); |
c6f5c050 | 5124 | } |
b83e333a MS |
5125 | } |
5126 | ||
09a75e85 | 5127 | return 0; |
b83e333a MS |
5128 | } |
5129 | ||
1f91b4cc | 5130 | int dwc2_hsotg_resume(struct dwc2_hsotg *hsotg) |
b83e333a | 5131 | { |
b83e333a | 5132 | unsigned long flags; |
b83e333a | 5133 | |
9e779778 | 5134 | if (hsotg->lx_state == DWC2_L2) |
09a75e85 | 5135 | return 0; |
9e779778 | 5136 | |
b83e333a MS |
5137 | if (hsotg->driver) { |
5138 | dev_info(hsotg->dev, "resuming usb gadget %s\n", | |
5139 | hsotg->driver->driver.name); | |
d00b4142 | 5140 | |
dc6e69e6 | 5141 | spin_lock_irqsave(&hsotg->lock, flags); |
1f91b4cc | 5142 | dwc2_hsotg_core_init_disconnected(hsotg, false); |
66e77a24 RK |
5143 | if (hsotg->enabled) { |
5144 | /* Enable ACG feature in device mode,if supported */ | |
5145 | dwc2_enable_acg(hsotg); | |
1f91b4cc | 5146 | dwc2_hsotg_core_connect(hsotg); |
66e77a24 | 5147 | } |
dc6e69e6 MS |
5148 | spin_unlock_irqrestore(&hsotg->lock, flags); |
5149 | } | |
b83e333a | 5150 | |
09a75e85 | 5151 | return 0; |
b83e333a | 5152 | } |
58e52ff6 JY |
5153 | |
5154 | /** | |
5155 | * dwc2_backup_device_registers() - Backup controller device registers. | |
5156 | * When suspending usb bus, registers needs to be backuped | |
5157 | * if controller power is disabled once suspended. | |
5158 | * | |
5159 | * @hsotg: Programming view of the DWC_otg controller | |
5160 | */ | |
5161 | int dwc2_backup_device_registers(struct dwc2_hsotg *hsotg) | |
5162 | { | |
5163 | struct dwc2_dregs_backup *dr; | |
5164 | int i; | |
5165 | ||
5166 | dev_dbg(hsotg->dev, "%s\n", __func__); | |
5167 | ||
5168 | /* Backup dev regs */ | |
5169 | dr = &hsotg->dr_backup; | |
5170 | ||
f25c42b8 GS |
5171 | dr->dcfg = dwc2_readl(hsotg, DCFG); |
5172 | dr->dctl = dwc2_readl(hsotg, DCTL); | |
5173 | dr->daintmsk = dwc2_readl(hsotg, DAINTMSK); | |
5174 | dr->diepmsk = dwc2_readl(hsotg, DIEPMSK); | |
5175 | dr->doepmsk = dwc2_readl(hsotg, DOEPMSK); | |
58e52ff6 JY |
5176 | |
5177 | for (i = 0; i < hsotg->num_of_eps; i++) { | |
5178 | /* Backup IN EPs */ | |
f25c42b8 | 5179 | dr->diepctl[i] = dwc2_readl(hsotg, DIEPCTL(i)); |
58e52ff6 JY |
5180 | |
5181 | /* Ensure DATA PID is correctly configured */ | |
5182 | if (dr->diepctl[i] & DXEPCTL_DPID) | |
5183 | dr->diepctl[i] |= DXEPCTL_SETD1PID; | |
5184 | else | |
5185 | dr->diepctl[i] |= DXEPCTL_SETD0PID; | |
5186 | ||
f25c42b8 GS |
5187 | dr->dieptsiz[i] = dwc2_readl(hsotg, DIEPTSIZ(i)); |
5188 | dr->diepdma[i] = dwc2_readl(hsotg, DIEPDMA(i)); | |
58e52ff6 JY |
5189 | |
5190 | /* Backup OUT EPs */ | |
f25c42b8 | 5191 | dr->doepctl[i] = dwc2_readl(hsotg, DOEPCTL(i)); |
58e52ff6 JY |
5192 | |
5193 | /* Ensure DATA PID is correctly configured */ | |
5194 | if (dr->doepctl[i] & DXEPCTL_DPID) | |
5195 | dr->doepctl[i] |= DXEPCTL_SETD1PID; | |
5196 | else | |
5197 | dr->doepctl[i] |= DXEPCTL_SETD0PID; | |
5198 | ||
f25c42b8 GS |
5199 | dr->doeptsiz[i] = dwc2_readl(hsotg, DOEPTSIZ(i)); |
5200 | dr->doepdma[i] = dwc2_readl(hsotg, DOEPDMA(i)); | |
5201 | dr->dtxfsiz[i] = dwc2_readl(hsotg, DPTXFSIZN(i)); | |
58e52ff6 JY |
5202 | } |
5203 | dr->valid = true; | |
5204 | return 0; | |
5205 | } | |
5206 | ||
5207 | /** | |
5208 | * dwc2_restore_device_registers() - Restore controller device registers. | |
5209 | * When resuming usb bus, device registers needs to be restored | |
5210 | * if controller power were disabled. | |
5211 | * | |
5212 | * @hsotg: Programming view of the DWC_otg controller | |
3975e68c | 5213 | * @flags: Defines which registers should be restored. |
9a5d2816 VM |
5214 | * |
5215 | * Return: 0 if successful, negative error code otherwise | |
58e52ff6 | 5216 | */ |
3975e68c | 5217 | int dwc2_restore_device_registers(struct dwc2_hsotg *hsotg, unsigned int flags) |
58e52ff6 JY |
5218 | { |
5219 | struct dwc2_dregs_backup *dr; | |
58e52ff6 JY |
5220 | int i; |
5221 | ||
5222 | dev_dbg(hsotg->dev, "%s\n", __func__); | |
5223 | ||
5224 | /* Restore dev regs */ | |
5225 | dr = &hsotg->dr_backup; | |
5226 | if (!dr->valid) { | |
5227 | dev_err(hsotg->dev, "%s: no device registers to restore\n", | |
5228 | __func__); | |
5229 | return -EINVAL; | |
5230 | } | |
5231 | dr->valid = false; | |
5232 | ||
8b7a1b3d SW |
5233 | if (flags & DWC2_RESTORE_DCFG) |
5234 | dwc2_writel(hsotg, dr->dcfg, DCFG); | |
5235 | ||
3975e68c | 5236 | if (flags & DWC2_RESTORE_DCTL) |
f25c42b8 | 5237 | dwc2_writel(hsotg, dr->dctl, DCTL); |
9a5d2816 | 5238 | |
f25c42b8 GS |
5239 | dwc2_writel(hsotg, dr->daintmsk, DAINTMSK); |
5240 | dwc2_writel(hsotg, dr->diepmsk, DIEPMSK); | |
5241 | dwc2_writel(hsotg, dr->doepmsk, DOEPMSK); | |
58e52ff6 JY |
5242 | |
5243 | for (i = 0; i < hsotg->num_of_eps; i++) { | |
5244 | /* Restore IN EPs */ | |
f25c42b8 GS |
5245 | dwc2_writel(hsotg, dr->dieptsiz[i], DIEPTSIZ(i)); |
5246 | dwc2_writel(hsotg, dr->diepdma[i], DIEPDMA(i)); | |
5247 | dwc2_writel(hsotg, dr->doeptsiz[i], DOEPTSIZ(i)); | |
9a5d2816 VM |
5248 | /** WA for enabled EPx's IN in DDMA mode. On entering to |
5249 | * hibernation wrong value read and saved from DIEPDMAx, | |
5250 | * as result BNA interrupt asserted on hibernation exit | |
5251 | * by restoring from saved area. | |
5252 | */ | |
c4bc515d | 5253 | if (using_desc_dma(hsotg) && |
9a5d2816 VM |
5254 | (dr->diepctl[i] & DXEPCTL_EPENA)) |
5255 | dr->diepdma[i] = hsotg->eps_in[i]->desc_list_dma; | |
f25c42b8 GS |
5256 | dwc2_writel(hsotg, dr->dtxfsiz[i], DPTXFSIZN(i)); |
5257 | dwc2_writel(hsotg, dr->diepctl[i], DIEPCTL(i)); | |
58e52ff6 | 5258 | /* Restore OUT EPs */ |
f25c42b8 | 5259 | dwc2_writel(hsotg, dr->doeptsiz[i], DOEPTSIZ(i)); |
9a5d2816 VM |
5260 | /* WA for enabled EPx's OUT in DDMA mode. On entering to |
5261 | * hibernation wrong value read and saved from DOEPDMAx, | |
5262 | * as result BNA interrupt asserted on hibernation exit | |
5263 | * by restoring from saved area. | |
5264 | */ | |
c4bc515d | 5265 | if (using_desc_dma(hsotg) && |
9a5d2816 VM |
5266 | (dr->doepctl[i] & DXEPCTL_EPENA)) |
5267 | dr->doepdma[i] = hsotg->eps_out[i]->desc_list_dma; | |
f25c42b8 GS |
5268 | dwc2_writel(hsotg, dr->doepdma[i], DOEPDMA(i)); |
5269 | dwc2_writel(hsotg, dr->doepctl[i], DOEPCTL(i)); | |
58e52ff6 JY |
5270 | } |
5271 | ||
58e52ff6 JY |
5272 | return 0; |
5273 | } | |
21b03405 SA |
5274 | |
5275 | /** | |
5276 | * dwc2_gadget_init_lpm - Configure the core to support LPM in device mode | |
5277 | * | |
5278 | * @hsotg: Programming view of DWC_otg controller | |
5279 | * | |
5280 | */ | |
5281 | void dwc2_gadget_init_lpm(struct dwc2_hsotg *hsotg) | |
5282 | { | |
5283 | u32 val; | |
5284 | ||
5285 | if (!hsotg->params.lpm) | |
5286 | return; | |
5287 | ||
5288 | val = GLPMCFG_LPMCAP | GLPMCFG_APPL1RES; | |
5289 | val |= hsotg->params.hird_threshold_en ? GLPMCFG_HIRD_THRES_EN : 0; | |
5290 | val |= hsotg->params.lpm_clock_gating ? GLPMCFG_ENBLSLPM : 0; | |
5291 | val |= hsotg->params.hird_threshold << GLPMCFG_HIRD_THRES_SHIFT; | |
5292 | val |= hsotg->params.besl ? GLPMCFG_ENBESL : 0; | |
46637565 | 5293 | val |= GLPMCFG_LPM_REJECT_CTRL_CONTROL; |
9aed8c08 | 5294 | val |= GLPMCFG_LPM_ACCEPT_CTRL_ISOC; |
f25c42b8 GS |
5295 | dwc2_writel(hsotg, val, GLPMCFG); |
5296 | dev_dbg(hsotg->dev, "GLPMCFG=0x%08x\n", dwc2_readl(hsotg, GLPMCFG)); | |
4abe4537 GT |
5297 | |
5298 | /* Unmask WKUP_ALERT Interrupt */ | |
5299 | if (hsotg->params.service_interval) | |
5300 | dwc2_set_bit(hsotg, GINTMSK2, GINTMSK2_WKUP_ALERT_INT_MSK); | |
21b03405 | 5301 | } |
c5c403dc | 5302 | |
15d9dbf8 GT |
5303 | /** |
5304 | * dwc2_gadget_program_ref_clk - Program GREFCLK register in device mode | |
5305 | * | |
5306 | * @hsotg: Programming view of DWC_otg controller | |
5307 | * | |
5308 | */ | |
5309 | void dwc2_gadget_program_ref_clk(struct dwc2_hsotg *hsotg) | |
5310 | { | |
5311 | u32 val = 0; | |
5312 | ||
5313 | val |= GREFCLK_REF_CLK_MODE; | |
5314 | val |= hsotg->params.ref_clk_per << GREFCLK_REFCLKPER_SHIFT; | |
5315 | val |= hsotg->params.sof_cnt_wkup_alert << | |
5316 | GREFCLK_SOF_CNT_WKUP_ALERT_SHIFT; | |
5317 | ||
5318 | dwc2_writel(hsotg, val, GREFCLK); | |
5319 | dev_dbg(hsotg->dev, "GREFCLK=0x%08x\n", dwc2_readl(hsotg, GREFCLK)); | |
5320 | } | |
5321 | ||
8b7a1b3d SW |
5322 | int dwc2_gadget_backup_critical_registers(struct dwc2_hsotg *hsotg) |
5323 | { | |
5324 | int ret; | |
5325 | ||
5326 | /* Backup all registers */ | |
5327 | ret = dwc2_backup_global_registers(hsotg); | |
5328 | if (ret) { | |
5329 | dev_err(hsotg->dev, "%s: failed to backup global registers\n", | |
5330 | __func__); | |
5331 | return ret; | |
5332 | } | |
5333 | ||
5334 | ret = dwc2_backup_device_registers(hsotg); | |
5335 | if (ret) { | |
5336 | dev_err(hsotg->dev, "%s: failed to backup device registers\n", | |
5337 | __func__); | |
5338 | return ret; | |
5339 | } | |
5340 | ||
5341 | return 0; | |
5342 | } | |
5343 | ||
5344 | int dwc2_gadget_restore_critical_registers(struct dwc2_hsotg *hsotg, | |
5345 | unsigned int flags) | |
5346 | { | |
5347 | int ret; | |
5348 | ||
5349 | ret = dwc2_restore_global_registers(hsotg); | |
5350 | if (ret) { | |
5351 | dev_err(hsotg->dev, "%s: failed to restore registers\n", | |
5352 | __func__); | |
5353 | return ret; | |
5354 | } | |
5355 | ret = dwc2_restore_device_registers(hsotg, flags); | |
5356 | if (ret) { | |
5357 | dev_err(hsotg->dev, "%s: failed to restore device registers\n", | |
5358 | __func__); | |
5359 | return ret; | |
5360 | } | |
5361 | ||
5362 | return 0; | |
5363 | } | |
5364 | ||
c5c403dc VM |
5365 | /** |
5366 | * dwc2_gadget_enter_hibernation() - Put controller in Hibernation. | |
5367 | * | |
5368 | * @hsotg: Programming view of the DWC_otg controller | |
5369 | * | |
5370 | * Return non-zero if failed to enter to hibernation. | |
5371 | */ | |
5372 | int dwc2_gadget_enter_hibernation(struct dwc2_hsotg *hsotg) | |
5373 | { | |
5374 | u32 gpwrdn; | |
4483ef3c MH |
5375 | u32 gusbcfg; |
5376 | u32 pcgcctl; | |
c5c403dc VM |
5377 | int ret = 0; |
5378 | ||
5379 | /* Change to L2(suspend) state */ | |
5380 | hsotg->lx_state = DWC2_L2; | |
5381 | dev_dbg(hsotg->dev, "Start of hibernation completed\n"); | |
8b7a1b3d SW |
5382 | ret = dwc2_gadget_backup_critical_registers(hsotg); |
5383 | if (ret) | |
c5c403dc | 5384 | return ret; |
c5c403dc VM |
5385 | |
5386 | gpwrdn = GPWRDN_PWRDNRSTN; | |
4483ef3c MH |
5387 | udelay(10); |
5388 | gusbcfg = dwc2_readl(hsotg, GUSBCFG); | |
5389 | if (gusbcfg & GUSBCFG_ULPI_UTMI_SEL) { | |
5390 | /* ULPI interface */ | |
5391 | gpwrdn |= GPWRDN_ULPI_LATCH_EN_DURING_HIB_ENTRY; | |
5392 | } | |
5393 | dwc2_writel(hsotg, gpwrdn, GPWRDN); | |
5394 | udelay(10); | |
5395 | ||
5396 | /* Suspend the Phy Clock */ | |
5397 | pcgcctl = dwc2_readl(hsotg, PCGCTL); | |
5398 | pcgcctl |= PCGCTL_STOPPCLK; | |
5399 | dwc2_writel(hsotg, pcgcctl, PCGCTL); | |
5400 | udelay(10); | |
5401 | ||
5402 | gpwrdn = dwc2_readl(hsotg, GPWRDN); | |
c5c403dc | 5403 | gpwrdn |= GPWRDN_PMUACTV; |
f25c42b8 | 5404 | dwc2_writel(hsotg, gpwrdn, GPWRDN); |
c5c403dc VM |
5405 | udelay(10); |
5406 | ||
5407 | /* Set flag to indicate that we are in hibernation */ | |
5408 | hsotg->hibernated = 1; | |
5409 | ||
5410 | /* Enable interrupts from wake up logic */ | |
f25c42b8 | 5411 | gpwrdn = dwc2_readl(hsotg, GPWRDN); |
c5c403dc | 5412 | gpwrdn |= GPWRDN_PMUINTSEL; |
f25c42b8 | 5413 | dwc2_writel(hsotg, gpwrdn, GPWRDN); |
c5c403dc VM |
5414 | udelay(10); |
5415 | ||
5416 | /* Unmask device mode interrupts in GPWRDN */ | |
f25c42b8 | 5417 | gpwrdn = dwc2_readl(hsotg, GPWRDN); |
c5c403dc VM |
5418 | gpwrdn |= GPWRDN_RST_DET_MSK; |
5419 | gpwrdn |= GPWRDN_LNSTSCHG_MSK; | |
5420 | gpwrdn |= GPWRDN_STS_CHGINT_MSK; | |
f25c42b8 | 5421 | dwc2_writel(hsotg, gpwrdn, GPWRDN); |
c5c403dc VM |
5422 | udelay(10); |
5423 | ||
5424 | /* Enable Power Down Clamp */ | |
f25c42b8 | 5425 | gpwrdn = dwc2_readl(hsotg, GPWRDN); |
c5c403dc | 5426 | gpwrdn |= GPWRDN_PWRDNCLMP; |
f25c42b8 | 5427 | dwc2_writel(hsotg, gpwrdn, GPWRDN); |
c5c403dc VM |
5428 | udelay(10); |
5429 | ||
5430 | /* Switch off VDD */ | |
f25c42b8 | 5431 | gpwrdn = dwc2_readl(hsotg, GPWRDN); |
c5c403dc | 5432 | gpwrdn |= GPWRDN_PWRDNSWTCH; |
f25c42b8 | 5433 | dwc2_writel(hsotg, gpwrdn, GPWRDN); |
c5c403dc VM |
5434 | udelay(10); |
5435 | ||
5436 | /* Save gpwrdn register for further usage if stschng interrupt */ | |
f25c42b8 | 5437 | hsotg->gr_backup.gpwrdn = dwc2_readl(hsotg, GPWRDN); |
c5c403dc VM |
5438 | dev_dbg(hsotg->dev, "Hibernation completed\n"); |
5439 | ||
5440 | return ret; | |
5441 | } | |
5442 | ||
5443 | /** | |
5444 | * dwc2_gadget_exit_hibernation() | |
5445 | * This function is for exiting from Device mode hibernation by host initiated | |
5446 | * resume/reset and device initiated remote-wakeup. | |
5447 | * | |
5448 | * @hsotg: Programming view of the DWC_otg controller | |
5449 | * @rem_wakeup: indicates whether resume is initiated by Device or Host. | |
6fb914d7 | 5450 | * @reset: indicates whether resume is initiated by Reset. |
c5c403dc VM |
5451 | * |
5452 | * Return non-zero if failed to exit from hibernation. | |
5453 | */ | |
5454 | int dwc2_gadget_exit_hibernation(struct dwc2_hsotg *hsotg, | |
5455 | int rem_wakeup, int reset) | |
5456 | { | |
5457 | u32 pcgcctl; | |
5458 | u32 gpwrdn; | |
5459 | u32 dctl; | |
5460 | int ret = 0; | |
3975e68c | 5461 | unsigned int flags = 0; |
c5c403dc VM |
5462 | struct dwc2_gregs_backup *gr; |
5463 | struct dwc2_dregs_backup *dr; | |
5464 | ||
5465 | gr = &hsotg->gr_backup; | |
5466 | dr = &hsotg->dr_backup; | |
5467 | ||
5468 | if (!hsotg->hibernated) { | |
5469 | dev_dbg(hsotg->dev, "Already exited from Hibernation\n"); | |
5470 | return 1; | |
5471 | } | |
5472 | dev_dbg(hsotg->dev, | |
5473 | "%s: called with rem_wakeup = %d reset = %d\n", | |
5474 | __func__, rem_wakeup, reset); | |
5475 | ||
5476 | dwc2_hib_restore_common(hsotg, rem_wakeup, 0); | |
5477 | ||
5478 | if (!reset) { | |
5479 | /* Clear all pending interupts */ | |
f25c42b8 | 5480 | dwc2_writel(hsotg, 0xffffffff, GINTSTS); |
c5c403dc VM |
5481 | } |
5482 | ||
5483 | /* De-assert Restore */ | |
f25c42b8 | 5484 | gpwrdn = dwc2_readl(hsotg, GPWRDN); |
c5c403dc | 5485 | gpwrdn &= ~GPWRDN_RESTORE; |
f25c42b8 | 5486 | dwc2_writel(hsotg, gpwrdn, GPWRDN); |
c5c403dc VM |
5487 | udelay(10); |
5488 | ||
5489 | if (!rem_wakeup) { | |
f25c42b8 | 5490 | pcgcctl = dwc2_readl(hsotg, PCGCTL); |
c5c403dc | 5491 | pcgcctl &= ~PCGCTL_RSTPDWNMODULE; |
f25c42b8 | 5492 | dwc2_writel(hsotg, pcgcctl, PCGCTL); |
c5c403dc VM |
5493 | } |
5494 | ||
5495 | /* Restore GUSBCFG, DCFG and DCTL */ | |
f25c42b8 GS |
5496 | dwc2_writel(hsotg, gr->gusbcfg, GUSBCFG); |
5497 | dwc2_writel(hsotg, dr->dcfg, DCFG); | |
5498 | dwc2_writel(hsotg, dr->dctl, DCTL); | |
c5c403dc | 5499 | |
b29b494b AP |
5500 | /* On USB Reset, reset device address to zero */ |
5501 | if (reset) | |
5502 | dwc2_clear_bit(hsotg, DCFG, DCFG_DEVADDR_MASK); | |
5503 | ||
4483ef3c MH |
5504 | /* Reset ULPI latch */ |
5505 | gpwrdn = dwc2_readl(hsotg, GPWRDN); | |
5506 | gpwrdn &= ~GPWRDN_ULPI_LATCH_EN_DURING_HIB_ENTRY; | |
5507 | dwc2_writel(hsotg, gpwrdn, GPWRDN); | |
5508 | ||
c5c403dc | 5509 | /* De-assert Wakeup Logic */ |
f25c42b8 | 5510 | gpwrdn = dwc2_readl(hsotg, GPWRDN); |
c5c403dc | 5511 | gpwrdn &= ~GPWRDN_PMUACTV; |
f25c42b8 | 5512 | dwc2_writel(hsotg, gpwrdn, GPWRDN); |
c5c403dc VM |
5513 | |
5514 | if (rem_wakeup) { | |
5515 | udelay(10); | |
5516 | /* Start Remote Wakeup Signaling */ | |
f25c42b8 | 5517 | dwc2_writel(hsotg, dr->dctl | DCTL_RMTWKUPSIG, DCTL); |
c5c403dc VM |
5518 | } else { |
5519 | udelay(50); | |
5520 | /* Set Device programming done bit */ | |
f25c42b8 | 5521 | dctl = dwc2_readl(hsotg, DCTL); |
c5c403dc | 5522 | dctl |= DCTL_PWRONPRGDONE; |
f25c42b8 | 5523 | dwc2_writel(hsotg, dctl, DCTL); |
3975e68c | 5524 | flags |= DWC2_RESTORE_DCTL; |
c5c403dc VM |
5525 | } |
5526 | /* Wait for interrupts which must be cleared */ | |
5527 | mdelay(2); | |
5528 | /* Clear all pending interupts */ | |
f25c42b8 | 5529 | dwc2_writel(hsotg, 0xffffffff, GINTSTS); |
c5c403dc VM |
5530 | |
5531 | /* Restore global registers */ | |
8b7a1b3d SW |
5532 | ret = dwc2_gadget_restore_critical_registers(hsotg, flags); |
5533 | if (ret) | |
c5c403dc | 5534 | return ret; |
c5c403dc VM |
5535 | |
5536 | if (rem_wakeup) { | |
5537 | mdelay(10); | |
f25c42b8 | 5538 | dctl = dwc2_readl(hsotg, DCTL); |
c5c403dc | 5539 | dctl &= ~DCTL_RMTWKUPSIG; |
f25c42b8 | 5540 | dwc2_writel(hsotg, dctl, DCTL); |
c5c403dc VM |
5541 | } |
5542 | ||
5543 | hsotg->hibernated = 0; | |
5544 | hsotg->lx_state = DWC2_L0; | |
5545 | dev_dbg(hsotg->dev, "Hibernation recovery completes here\n"); | |
5546 | ||
5547 | return ret; | |
5548 | } | |
be2b960e AP |
5549 | |
5550 | /** | |
5551 | * dwc2_gadget_enter_partial_power_down() - Put controller in partial | |
5552 | * power down. | |
5553 | * | |
5554 | * @hsotg: Programming view of the DWC_otg controller | |
5555 | * | |
5556 | * Return: non-zero if failed to enter device partial power down. | |
5557 | * | |
5558 | * This function is for entering device mode partial power down. | |
5559 | */ | |
5560 | int dwc2_gadget_enter_partial_power_down(struct dwc2_hsotg *hsotg) | |
5561 | { | |
5562 | u32 pcgcctl; | |
5563 | int ret = 0; | |
5564 | ||
5565 | dev_dbg(hsotg->dev, "Entering device partial power down started.\n"); | |
5566 | ||
5567 | /* Backup all registers */ | |
8b7a1b3d SW |
5568 | ret = dwc2_gadget_backup_critical_registers(hsotg); |
5569 | if (ret) | |
be2b960e | 5570 | return ret; |
be2b960e AP |
5571 | |
5572 | /* | |
5573 | * Clear any pending interrupts since dwc2 will not be able to | |
5574 | * clear them after entering partial_power_down. | |
5575 | */ | |
5576 | dwc2_writel(hsotg, 0xffffffff, GINTSTS); | |
5577 | ||
5578 | /* Put the controller in low power state */ | |
5579 | pcgcctl = dwc2_readl(hsotg, PCGCTL); | |
5580 | ||
5581 | pcgcctl |= PCGCTL_PWRCLMP; | |
5582 | dwc2_writel(hsotg, pcgcctl, PCGCTL); | |
5583 | udelay(5); | |
5584 | ||
5585 | pcgcctl |= PCGCTL_RSTPDWNMODULE; | |
5586 | dwc2_writel(hsotg, pcgcctl, PCGCTL); | |
5587 | udelay(5); | |
5588 | ||
5589 | pcgcctl |= PCGCTL_STOPPCLK; | |
5590 | dwc2_writel(hsotg, pcgcctl, PCGCTL); | |
5591 | ||
5592 | /* Set in_ppd flag to 1 as here core enters suspend. */ | |
5593 | hsotg->in_ppd = 1; | |
5594 | hsotg->lx_state = DWC2_L2; | |
5595 | ||
5596 | dev_dbg(hsotg->dev, "Entering device partial power down completed.\n"); | |
5597 | ||
5598 | return ret; | |
5599 | } | |
5600 | ||
5601 | /* | |
5602 | * dwc2_gadget_exit_partial_power_down() - Exit controller from device partial | |
5603 | * power down. | |
5604 | * | |
5605 | * @hsotg: Programming view of the DWC_otg controller | |
5606 | * @restore: indicates whether need to restore the registers or not. | |
5607 | * | |
5608 | * Return: non-zero if failed to exit device partial power down. | |
5609 | * | |
5610 | * This function is for exiting from device mode partial power down. | |
5611 | */ | |
5612 | int dwc2_gadget_exit_partial_power_down(struct dwc2_hsotg *hsotg, | |
5613 | bool restore) | |
5614 | { | |
5615 | u32 pcgcctl; | |
5616 | u32 dctl; | |
be2b960e AP |
5617 | int ret = 0; |
5618 | ||
be2b960e AP |
5619 | dev_dbg(hsotg->dev, "Exiting device partial Power Down started.\n"); |
5620 | ||
5621 | pcgcctl = dwc2_readl(hsotg, PCGCTL); | |
5622 | pcgcctl &= ~PCGCTL_STOPPCLK; | |
5623 | dwc2_writel(hsotg, pcgcctl, PCGCTL); | |
5624 | ||
5625 | pcgcctl = dwc2_readl(hsotg, PCGCTL); | |
5626 | pcgcctl &= ~PCGCTL_PWRCLMP; | |
5627 | dwc2_writel(hsotg, pcgcctl, PCGCTL); | |
5628 | ||
5629 | pcgcctl = dwc2_readl(hsotg, PCGCTL); | |
5630 | pcgcctl &= ~PCGCTL_RSTPDWNMODULE; | |
5631 | dwc2_writel(hsotg, pcgcctl, PCGCTL); | |
5632 | ||
5633 | udelay(100); | |
5634 | if (restore) { | |
8b7a1b3d SW |
5635 | ret = dwc2_gadget_restore_critical_registers(hsotg, DWC2_RESTORE_DCTL | |
5636 | DWC2_RESTORE_DCFG); | |
5637 | if (ret) | |
be2b960e | 5638 | return ret; |
be2b960e AP |
5639 | } |
5640 | ||
5641 | /* Set the Power-On Programming done bit */ | |
5642 | dctl = dwc2_readl(hsotg, DCTL); | |
5643 | dctl |= DCTL_PWRONPRGDONE; | |
5644 | dwc2_writel(hsotg, dctl, DCTL); | |
5645 | ||
5646 | /* Set in_ppd flag to 0 as here core exits from suspend. */ | |
5647 | hsotg->in_ppd = 0; | |
5648 | hsotg->lx_state = DWC2_L0; | |
5649 | ||
5650 | dev_dbg(hsotg->dev, "Exiting device partial Power Down completed.\n"); | |
5651 | return ret; | |
5652 | } | |
012466fc AP |
5653 | |
5654 | /** | |
5655 | * dwc2_gadget_enter_clock_gating() - Put controller in clock gating. | |
5656 | * | |
5657 | * @hsotg: Programming view of the DWC_otg controller | |
5658 | * | |
5659 | * Return: non-zero if failed to enter device partial power down. | |
5660 | * | |
5661 | * This function is for entering device mode clock gating. | |
5662 | */ | |
5663 | void dwc2_gadget_enter_clock_gating(struct dwc2_hsotg *hsotg) | |
5664 | { | |
5665 | u32 pcgctl; | |
5666 | ||
5667 | dev_dbg(hsotg->dev, "Entering device clock gating.\n"); | |
5668 | ||
5669 | /* Set the Phy Clock bit as suspend is received. */ | |
5670 | pcgctl = dwc2_readl(hsotg, PCGCTL); | |
5671 | pcgctl |= PCGCTL_STOPPCLK; | |
5672 | dwc2_writel(hsotg, pcgctl, PCGCTL); | |
5673 | udelay(5); | |
5674 | ||
5675 | /* Set the Gate hclk as suspend is received. */ | |
5676 | pcgctl = dwc2_readl(hsotg, PCGCTL); | |
5677 | pcgctl |= PCGCTL_GATEHCLK; | |
5678 | dwc2_writel(hsotg, pcgctl, PCGCTL); | |
5679 | udelay(5); | |
5680 | ||
5681 | hsotg->lx_state = DWC2_L2; | |
5682 | hsotg->bus_suspended = true; | |
5683 | } | |
5684 | ||
5685 | /* | |
5686 | * dwc2_gadget_exit_clock_gating() - Exit controller from device clock gating. | |
5687 | * | |
5688 | * @hsotg: Programming view of the DWC_otg controller | |
5689 | * @rem_wakeup: indicates whether remote wake up is enabled. | |
5690 | * | |
5691 | * This function is for exiting from device mode clock gating. | |
5692 | */ | |
5693 | void dwc2_gadget_exit_clock_gating(struct dwc2_hsotg *hsotg, int rem_wakeup) | |
5694 | { | |
5695 | u32 pcgctl; | |
5696 | u32 dctl; | |
5697 | ||
5698 | dev_dbg(hsotg->dev, "Exiting device clock gating.\n"); | |
5699 | ||
5700 | /* Clear the Gate hclk. */ | |
5701 | pcgctl = dwc2_readl(hsotg, PCGCTL); | |
5702 | pcgctl &= ~PCGCTL_GATEHCLK; | |
5703 | dwc2_writel(hsotg, pcgctl, PCGCTL); | |
5704 | udelay(5); | |
5705 | ||
5706 | /* Phy Clock bit. */ | |
5707 | pcgctl = dwc2_readl(hsotg, PCGCTL); | |
5708 | pcgctl &= ~PCGCTL_STOPPCLK; | |
5709 | dwc2_writel(hsotg, pcgctl, PCGCTL); | |
5710 | udelay(5); | |
5711 | ||
5712 | if (rem_wakeup) { | |
5713 | /* Set Remote Wakeup Signaling */ | |
5714 | dctl = dwc2_readl(hsotg, DCTL); | |
5715 | dctl |= DCTL_RMTWKUPSIG; | |
5716 | dwc2_writel(hsotg, dctl, DCTL); | |
5717 | } | |
5718 | ||
5719 | /* Change to L0 state */ | |
5720 | call_gadget(hsotg, resume); | |
5721 | hsotg->lx_state = DWC2_L0; | |
5722 | hsotg->bus_suspended = false; | |
5723 | } |