usb: dwc2: gadget: ignore stall check for ep0
[linux-block.git] / drivers / usb / dwc2 / gadget.c
CommitLineData
8b9bc460 1/**
dfbc6fa3
AT
2 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
5b7d70c6
BD
4 *
5 * Copyright 2008 Openmoko, Inc.
6 * Copyright 2008 Simtec Electronics
7 * Ben Dooks <ben@simtec.co.uk>
8 * http://armlinux.simtec.co.uk/
9 *
10 * S3C USB2.0 High-speed / OtG driver
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
8b9bc460 15 */
5b7d70c6
BD
16
17#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/spinlock.h>
20#include <linux/interrupt.h>
21#include <linux/platform_device.h>
22#include <linux/dma-mapping.h>
7ad8096e 23#include <linux/mutex.h>
5b7d70c6
BD
24#include <linux/seq_file.h>
25#include <linux/delay.h>
26#include <linux/io.h>
5a0e3ad6 27#include <linux/slab.h>
e50bf385 28#include <linux/clk.h>
fc9a731e 29#include <linux/regulator/consumer.h>
c50f056c 30#include <linux/of_platform.h>
74084844 31#include <linux/phy/phy.h>
5b7d70c6
BD
32
33#include <linux/usb/ch9.h>
34#include <linux/usb/gadget.h>
b2e587db 35#include <linux/usb/phy.h>
126625e1 36#include <linux/platform_data/s3c-hsotg.h>
5b7d70c6 37
f7c0b143 38#include "core.h"
941fcce4 39#include "hw.h"
5b7d70c6
BD
40
41/* conversion functions */
1f91b4cc 42static inline struct dwc2_hsotg_req *our_req(struct usb_request *req)
5b7d70c6 43{
1f91b4cc 44 return container_of(req, struct dwc2_hsotg_req, req);
5b7d70c6
BD
45}
46
1f91b4cc 47static inline struct dwc2_hsotg_ep *our_ep(struct usb_ep *ep)
5b7d70c6 48{
1f91b4cc 49 return container_of(ep, struct dwc2_hsotg_ep, ep);
5b7d70c6
BD
50}
51
941fcce4 52static inline struct dwc2_hsotg *to_hsotg(struct usb_gadget *gadget)
5b7d70c6 53{
941fcce4 54 return container_of(gadget, struct dwc2_hsotg, gadget);
5b7d70c6
BD
55}
56
57static inline void __orr32(void __iomem *ptr, u32 val)
58{
95c8bc36 59 dwc2_writel(dwc2_readl(ptr) | val, ptr);
5b7d70c6
BD
60}
61
62static inline void __bic32(void __iomem *ptr, u32 val)
63{
95c8bc36 64 dwc2_writel(dwc2_readl(ptr) & ~val, ptr);
5b7d70c6
BD
65}
66
1f91b4cc 67static inline struct dwc2_hsotg_ep *index_to_ep(struct dwc2_hsotg *hsotg,
c6f5c050
MYK
68 u32 ep_index, u32 dir_in)
69{
70 if (dir_in)
71 return hsotg->eps_in[ep_index];
72 else
73 return hsotg->eps_out[ep_index];
74}
75
997f4f81 76/* forward declaration of functions */
1f91b4cc 77static void dwc2_hsotg_dump(struct dwc2_hsotg *hsotg);
5b7d70c6
BD
78
79/**
80 * using_dma - return the DMA status of the driver.
81 * @hsotg: The driver state.
82 *
83 * Return true if we're using DMA.
84 *
85 * Currently, we have the DMA support code worked into everywhere
86 * that needs it, but the AMBA DMA implementation in the hardware can
87 * only DMA from 32bit aligned addresses. This means that gadgets such
88 * as the CDC Ethernet cannot work as they often pass packets which are
89 * not 32bit aligned.
90 *
91 * Unfortunately the choice to use DMA or not is global to the controller
92 * and seems to be only settable when the controller is being put through
93 * a core reset. This means we either need to fix the gadgets to take
94 * account of DMA alignment, or add bounce buffers (yuerk).
95 *
edd74be8 96 * g_using_dma is set depending on dts flag.
5b7d70c6 97 */
941fcce4 98static inline bool using_dma(struct dwc2_hsotg *hsotg)
5b7d70c6 99{
edd74be8 100 return hsotg->g_using_dma;
5b7d70c6
BD
101}
102
103/**
1f91b4cc 104 * dwc2_hsotg_en_gsint - enable one or more of the general interrupt
5b7d70c6
BD
105 * @hsotg: The device state
106 * @ints: A bitmask of the interrupts to enable
107 */
1f91b4cc 108static void dwc2_hsotg_en_gsint(struct dwc2_hsotg *hsotg, u32 ints)
5b7d70c6 109{
95c8bc36 110 u32 gsintmsk = dwc2_readl(hsotg->regs + GINTMSK);
5b7d70c6
BD
111 u32 new_gsintmsk;
112
113 new_gsintmsk = gsintmsk | ints;
114
115 if (new_gsintmsk != gsintmsk) {
116 dev_dbg(hsotg->dev, "gsintmsk now 0x%08x\n", new_gsintmsk);
95c8bc36 117 dwc2_writel(new_gsintmsk, hsotg->regs + GINTMSK);
5b7d70c6
BD
118 }
119}
120
121/**
1f91b4cc 122 * dwc2_hsotg_disable_gsint - disable one or more of the general interrupt
5b7d70c6
BD
123 * @hsotg: The device state
124 * @ints: A bitmask of the interrupts to enable
125 */
1f91b4cc 126static void dwc2_hsotg_disable_gsint(struct dwc2_hsotg *hsotg, u32 ints)
5b7d70c6 127{
95c8bc36 128 u32 gsintmsk = dwc2_readl(hsotg->regs + GINTMSK);
5b7d70c6
BD
129 u32 new_gsintmsk;
130
131 new_gsintmsk = gsintmsk & ~ints;
132
133 if (new_gsintmsk != gsintmsk)
95c8bc36 134 dwc2_writel(new_gsintmsk, hsotg->regs + GINTMSK);
5b7d70c6
BD
135}
136
137/**
1f91b4cc 138 * dwc2_hsotg_ctrl_epint - enable/disable an endpoint irq
5b7d70c6
BD
139 * @hsotg: The device state
140 * @ep: The endpoint index
141 * @dir_in: True if direction is in.
142 * @en: The enable value, true to enable
143 *
144 * Set or clear the mask for an individual endpoint's interrupt
145 * request.
146 */
1f91b4cc 147static void dwc2_hsotg_ctrl_epint(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
148 unsigned int ep, unsigned int dir_in,
149 unsigned int en)
150{
151 unsigned long flags;
152 u32 bit = 1 << ep;
153 u32 daint;
154
155 if (!dir_in)
156 bit <<= 16;
157
158 local_irq_save(flags);
95c8bc36 159 daint = dwc2_readl(hsotg->regs + DAINTMSK);
5b7d70c6
BD
160 if (en)
161 daint |= bit;
162 else
163 daint &= ~bit;
95c8bc36 164 dwc2_writel(daint, hsotg->regs + DAINTMSK);
5b7d70c6
BD
165 local_irq_restore(flags);
166}
167
168/**
1f91b4cc 169 * dwc2_hsotg_init_fifo - initialise non-periodic FIFOs
5b7d70c6
BD
170 * @hsotg: The device instance.
171 */
1f91b4cc 172static void dwc2_hsotg_init_fifo(struct dwc2_hsotg *hsotg)
5b7d70c6 173{
0f002d20
BD
174 unsigned int ep;
175 unsigned int addr;
1703a6d3 176 int timeout;
0f002d20
BD
177 u32 val;
178
7fcbc95c
GH
179 /* Reset fifo map if not correctly cleared during previous session */
180 WARN_ON(hsotg->fifo_map);
181 hsotg->fifo_map = 0;
182
0a176279 183 /* set RX/NPTX FIFO sizes */
95c8bc36
AS
184 dwc2_writel(hsotg->g_rx_fifo_sz, hsotg->regs + GRXFSIZ);
185 dwc2_writel((hsotg->g_rx_fifo_sz << FIFOSIZE_STARTADDR_SHIFT) |
0a176279
GH
186 (hsotg->g_np_g_tx_fifo_sz << FIFOSIZE_DEPTH_SHIFT),
187 hsotg->regs + GNPTXFSIZ);
0f002d20 188
8b9bc460
LM
189 /*
190 * arange all the rest of the TX FIFOs, as some versions of this
0f002d20
BD
191 * block have overlapping default addresses. This also ensures
192 * that if the settings have been changed, then they are set to
8b9bc460
LM
193 * known values.
194 */
0f002d20
BD
195
196 /* start at the end of the GNPTXFSIZ, rounded up */
0a176279 197 addr = hsotg->g_rx_fifo_sz + hsotg->g_np_g_tx_fifo_sz;
0f002d20 198
8b9bc460 199 /*
0a176279 200 * Configure fifos sizes from provided configuration and assign
b203d0a2
RB
201 * them to endpoints dynamically according to maxpacket size value of
202 * given endpoint.
8b9bc460 203 */
0a176279
GH
204 for (ep = 1; ep < MAX_EPS_CHANNELS; ep++) {
205 if (!hsotg->g_tx_fifo_sz[ep])
206 continue;
0f002d20 207 val = addr;
0a176279
GH
208 val |= hsotg->g_tx_fifo_sz[ep] << FIFOSIZE_DEPTH_SHIFT;
209 WARN_ONCE(addr + hsotg->g_tx_fifo_sz[ep] > hsotg->fifo_mem,
cff9eb75 210 "insufficient fifo memory");
0a176279 211 addr += hsotg->g_tx_fifo_sz[ep];
0f002d20 212
95c8bc36 213 dwc2_writel(val, hsotg->regs + DPTXFSIZN(ep));
0f002d20 214 }
1703a6d3 215
8b9bc460
LM
216 /*
217 * according to p428 of the design guide, we need to ensure that
218 * all fifos are flushed before continuing
219 */
1703a6d3 220
95c8bc36 221 dwc2_writel(GRSTCTL_TXFNUM(0x10) | GRSTCTL_TXFFLSH |
47a1685f 222 GRSTCTL_RXFFLSH, hsotg->regs + GRSTCTL);
1703a6d3
BD
223
224 /* wait until the fifos are both flushed */
225 timeout = 100;
226 while (1) {
95c8bc36 227 val = dwc2_readl(hsotg->regs + GRSTCTL);
1703a6d3 228
47a1685f 229 if ((val & (GRSTCTL_TXFFLSH | GRSTCTL_RXFFLSH)) == 0)
1703a6d3
BD
230 break;
231
232 if (--timeout == 0) {
233 dev_err(hsotg->dev,
234 "%s: timeout flushing fifos (GRSTCTL=%08x)\n",
235 __func__, val);
48b20bcb 236 break;
1703a6d3
BD
237 }
238
239 udelay(1);
240 }
241
242 dev_dbg(hsotg->dev, "FIFOs reset, timeout at %d\n", timeout);
5b7d70c6
BD
243}
244
245/**
246 * @ep: USB endpoint to allocate request for.
247 * @flags: Allocation flags
248 *
249 * Allocate a new USB request structure appropriate for the specified endpoint
250 */
1f91b4cc 251static struct usb_request *dwc2_hsotg_ep_alloc_request(struct usb_ep *ep,
0978f8c5 252 gfp_t flags)
5b7d70c6 253{
1f91b4cc 254 struct dwc2_hsotg_req *req;
5b7d70c6 255
1f91b4cc 256 req = kzalloc(sizeof(struct dwc2_hsotg_req), flags);
5b7d70c6
BD
257 if (!req)
258 return NULL;
259
260 INIT_LIST_HEAD(&req->queue);
261
5b7d70c6
BD
262 return &req->req;
263}
264
265/**
266 * is_ep_periodic - return true if the endpoint is in periodic mode.
267 * @hs_ep: The endpoint to query.
268 *
269 * Returns true if the endpoint is in periodic mode, meaning it is being
270 * used for an Interrupt or ISO transfer.
271 */
1f91b4cc 272static inline int is_ep_periodic(struct dwc2_hsotg_ep *hs_ep)
5b7d70c6
BD
273{
274 return hs_ep->periodic;
275}
276
277/**
1f91b4cc 278 * dwc2_hsotg_unmap_dma - unmap the DMA memory being used for the request
5b7d70c6
BD
279 * @hsotg: The device state.
280 * @hs_ep: The endpoint for the request
281 * @hs_req: The request being processed.
282 *
1f91b4cc 283 * This is the reverse of dwc2_hsotg_map_dma(), called for the completion
5b7d70c6 284 * of a request to ensure the buffer is ready for access by the caller.
8b9bc460 285 */
1f91b4cc
FB
286static void dwc2_hsotg_unmap_dma(struct dwc2_hsotg *hsotg,
287 struct dwc2_hsotg_ep *hs_ep,
288 struct dwc2_hsotg_req *hs_req)
5b7d70c6
BD
289{
290 struct usb_request *req = &hs_req->req;
5b7d70c6
BD
291
292 /* ignore this if we're not moving any data */
293 if (hs_req->req.length == 0)
294 return;
295
17d966a3 296 usb_gadget_unmap_request(&hsotg->gadget, req, hs_ep->dir_in);
5b7d70c6
BD
297}
298
299/**
1f91b4cc 300 * dwc2_hsotg_write_fifo - write packet Data to the TxFIFO
5b7d70c6
BD
301 * @hsotg: The controller state.
302 * @hs_ep: The endpoint we're going to write for.
303 * @hs_req: The request to write data for.
304 *
305 * This is called when the TxFIFO has some space in it to hold a new
306 * transmission and we have something to give it. The actual setup of
307 * the data size is done elsewhere, so all we have to do is to actually
308 * write the data.
309 *
310 * The return value is zero if there is more space (or nothing was done)
311 * otherwise -ENOSPC is returned if the FIFO space was used up.
312 *
313 * This routine is only needed for PIO
8b9bc460 314 */
1f91b4cc
FB
315static int dwc2_hsotg_write_fifo(struct dwc2_hsotg *hsotg,
316 struct dwc2_hsotg_ep *hs_ep,
317 struct dwc2_hsotg_req *hs_req)
5b7d70c6
BD
318{
319 bool periodic = is_ep_periodic(hs_ep);
95c8bc36 320 u32 gnptxsts = dwc2_readl(hsotg->regs + GNPTXSTS);
5b7d70c6
BD
321 int buf_pos = hs_req->req.actual;
322 int to_write = hs_ep->size_loaded;
323 void *data;
324 int can_write;
325 int pkt_round;
4fca54aa 326 int max_transfer;
5b7d70c6
BD
327
328 to_write -= (buf_pos - hs_ep->last_load);
329
330 /* if there's nothing to write, get out early */
331 if (to_write == 0)
332 return 0;
333
10aebc77 334 if (periodic && !hsotg->dedicated_fifos) {
95c8bc36 335 u32 epsize = dwc2_readl(hsotg->regs + DIEPTSIZ(hs_ep->index));
5b7d70c6
BD
336 int size_left;
337 int size_done;
338
8b9bc460
LM
339 /*
340 * work out how much data was loaded so we can calculate
341 * how much data is left in the fifo.
342 */
5b7d70c6 343
47a1685f 344 size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
5b7d70c6 345
8b9bc460
LM
346 /*
347 * if shared fifo, we cannot write anything until the
e7a9ff54
BD
348 * previous data has been completely sent.
349 */
350 if (hs_ep->fifo_load != 0) {
1f91b4cc 351 dwc2_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP);
e7a9ff54
BD
352 return -ENOSPC;
353 }
354
5b7d70c6
BD
355 dev_dbg(hsotg->dev, "%s: left=%d, load=%d, fifo=%d, size %d\n",
356 __func__, size_left,
357 hs_ep->size_loaded, hs_ep->fifo_load, hs_ep->fifo_size);
358
359 /* how much of the data has moved */
360 size_done = hs_ep->size_loaded - size_left;
361
362 /* how much data is left in the fifo */
363 can_write = hs_ep->fifo_load - size_done;
364 dev_dbg(hsotg->dev, "%s: => can_write1=%d\n",
365 __func__, can_write);
366
367 can_write = hs_ep->fifo_size - can_write;
368 dev_dbg(hsotg->dev, "%s: => can_write2=%d\n",
369 __func__, can_write);
370
371 if (can_write <= 0) {
1f91b4cc 372 dwc2_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP);
5b7d70c6
BD
373 return -ENOSPC;
374 }
10aebc77 375 } else if (hsotg->dedicated_fifos && hs_ep->index != 0) {
95c8bc36 376 can_write = dwc2_readl(hsotg->regs + DTXFSTS(hs_ep->index));
10aebc77
BD
377
378 can_write &= 0xffff;
379 can_write *= 4;
5b7d70c6 380 } else {
47a1685f 381 if (GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(gnptxsts) == 0) {
5b7d70c6
BD
382 dev_dbg(hsotg->dev,
383 "%s: no queue slots available (0x%08x)\n",
384 __func__, gnptxsts);
385
1f91b4cc 386 dwc2_hsotg_en_gsint(hsotg, GINTSTS_NPTXFEMP);
5b7d70c6
BD
387 return -ENOSPC;
388 }
389
47a1685f 390 can_write = GNPTXSTS_NP_TXF_SPC_AVAIL_GET(gnptxsts);
679f9b7c 391 can_write *= 4; /* fifo size is in 32bit quantities. */
5b7d70c6
BD
392 }
393
4fca54aa
RB
394 max_transfer = hs_ep->ep.maxpacket * hs_ep->mc;
395
396 dev_dbg(hsotg->dev, "%s: GNPTXSTS=%08x, can=%d, to=%d, max_transfer %d\n",
397 __func__, gnptxsts, can_write, to_write, max_transfer);
5b7d70c6 398
8b9bc460
LM
399 /*
400 * limit to 512 bytes of data, it seems at least on the non-periodic
5b7d70c6
BD
401 * FIFO, requests of >512 cause the endpoint to get stuck with a
402 * fragment of the end of the transfer in it.
403 */
811f3303 404 if (can_write > 512 && !periodic)
5b7d70c6
BD
405 can_write = 512;
406
8b9bc460
LM
407 /*
408 * limit the write to one max-packet size worth of data, but allow
03e10e5a 409 * the transfer to return that it did not run out of fifo space
8b9bc460
LM
410 * doing it.
411 */
4fca54aa
RB
412 if (to_write > max_transfer) {
413 to_write = max_transfer;
03e10e5a 414
5cb2ff0c
RB
415 /* it's needed only when we do not use dedicated fifos */
416 if (!hsotg->dedicated_fifos)
1f91b4cc 417 dwc2_hsotg_en_gsint(hsotg,
47a1685f
DN
418 periodic ? GINTSTS_PTXFEMP :
419 GINTSTS_NPTXFEMP);
03e10e5a
BD
420 }
421
5b7d70c6
BD
422 /* see if we can write data */
423
424 if (to_write > can_write) {
425 to_write = can_write;
4fca54aa 426 pkt_round = to_write % max_transfer;
5b7d70c6 427
8b9bc460
LM
428 /*
429 * Round the write down to an
5b7d70c6
BD
430 * exact number of packets.
431 *
432 * Note, we do not currently check to see if we can ever
433 * write a full packet or not to the FIFO.
434 */
435
436 if (pkt_round)
437 to_write -= pkt_round;
438
8b9bc460
LM
439 /*
440 * enable correct FIFO interrupt to alert us when there
441 * is more room left.
442 */
5b7d70c6 443
5cb2ff0c
RB
444 /* it's needed only when we do not use dedicated fifos */
445 if (!hsotg->dedicated_fifos)
1f91b4cc 446 dwc2_hsotg_en_gsint(hsotg,
47a1685f
DN
447 periodic ? GINTSTS_PTXFEMP :
448 GINTSTS_NPTXFEMP);
5b7d70c6
BD
449 }
450
451 dev_dbg(hsotg->dev, "write %d/%d, can_write %d, done %d\n",
452 to_write, hs_req->req.length, can_write, buf_pos);
453
454 if (to_write <= 0)
455 return -ENOSPC;
456
457 hs_req->req.actual = buf_pos + to_write;
458 hs_ep->total_data += to_write;
459
460 if (periodic)
461 hs_ep->fifo_load += to_write;
462
463 to_write = DIV_ROUND_UP(to_write, 4);
464 data = hs_req->req.buf + buf_pos;
465
1a7ed5be 466 iowrite32_rep(hsotg->regs + EPFIFO(hs_ep->index), data, to_write);
5b7d70c6
BD
467
468 return (to_write >= can_write) ? -ENOSPC : 0;
469}
470
471/**
472 * get_ep_limit - get the maximum data legnth for this endpoint
473 * @hs_ep: The endpoint
474 *
475 * Return the maximum data that can be queued in one go on a given endpoint
476 * so that transfers that are too long can be split.
477 */
1f91b4cc 478static unsigned get_ep_limit(struct dwc2_hsotg_ep *hs_ep)
5b7d70c6
BD
479{
480 int index = hs_ep->index;
481 unsigned maxsize;
482 unsigned maxpkt;
483
484 if (index != 0) {
47a1685f
DN
485 maxsize = DXEPTSIZ_XFERSIZE_LIMIT + 1;
486 maxpkt = DXEPTSIZ_PKTCNT_LIMIT + 1;
5b7d70c6 487 } else {
b05ca580 488 maxsize = 64+64;
66e5c643 489 if (hs_ep->dir_in)
47a1685f 490 maxpkt = DIEPTSIZ0_PKTCNT_LIMIT + 1;
66e5c643 491 else
5b7d70c6 492 maxpkt = 2;
5b7d70c6
BD
493 }
494
495 /* we made the constant loading easier above by using +1 */
496 maxpkt--;
497 maxsize--;
498
8b9bc460
LM
499 /*
500 * constrain by packet count if maxpkts*pktsize is greater
501 * than the length register size.
502 */
5b7d70c6
BD
503
504 if ((maxpkt * hs_ep->ep.maxpacket) < maxsize)
505 maxsize = maxpkt * hs_ep->ep.maxpacket;
506
507 return maxsize;
508}
509
510/**
1f91b4cc 511 * dwc2_hsotg_start_req - start a USB request from an endpoint's queue
5b7d70c6
BD
512 * @hsotg: The controller state.
513 * @hs_ep: The endpoint to process a request for
514 * @hs_req: The request to start.
515 * @continuing: True if we are doing more for the current request.
516 *
517 * Start the given request running by setting the endpoint registers
518 * appropriately, and writing any data to the FIFOs.
519 */
1f91b4cc
FB
520static void dwc2_hsotg_start_req(struct dwc2_hsotg *hsotg,
521 struct dwc2_hsotg_ep *hs_ep,
522 struct dwc2_hsotg_req *hs_req,
5b7d70c6
BD
523 bool continuing)
524{
525 struct usb_request *ureq = &hs_req->req;
526 int index = hs_ep->index;
527 int dir_in = hs_ep->dir_in;
528 u32 epctrl_reg;
529 u32 epsize_reg;
530 u32 epsize;
531 u32 ctrl;
532 unsigned length;
533 unsigned packets;
534 unsigned maxreq;
535
536 if (index != 0) {
537 if (hs_ep->req && !continuing) {
538 dev_err(hsotg->dev, "%s: active request\n", __func__);
539 WARN_ON(1);
540 return;
541 } else if (hs_ep->req != hs_req && continuing) {
542 dev_err(hsotg->dev,
543 "%s: continue different req\n", __func__);
544 WARN_ON(1);
545 return;
546 }
547 }
548
94cb8fd6
LM
549 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
550 epsize_reg = dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index);
5b7d70c6
BD
551
552 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x, ep %d, dir %s\n",
95c8bc36 553 __func__, dwc2_readl(hsotg->regs + epctrl_reg), index,
5b7d70c6
BD
554 hs_ep->dir_in ? "in" : "out");
555
9c39ddc6 556 /* If endpoint is stalled, we will restart request later */
95c8bc36 557 ctrl = dwc2_readl(hsotg->regs + epctrl_reg);
9c39ddc6 558
b2d4c54e 559 if (index && ctrl & DXEPCTL_STALL) {
9c39ddc6
AT
560 dev_warn(hsotg->dev, "%s: ep%d is stalled\n", __func__, index);
561 return;
562 }
563
5b7d70c6 564 length = ureq->length - ureq->actual;
71225bee
LM
565 dev_dbg(hsotg->dev, "ureq->length:%d ureq->actual:%d\n",
566 ureq->length, ureq->actual);
5b7d70c6
BD
567
568 maxreq = get_ep_limit(hs_ep);
569 if (length > maxreq) {
570 int round = maxreq % hs_ep->ep.maxpacket;
571
572 dev_dbg(hsotg->dev, "%s: length %d, max-req %d, r %d\n",
573 __func__, length, maxreq, round);
574
575 /* round down to multiple of packets */
576 if (round)
577 maxreq -= round;
578
579 length = maxreq;
580 }
581
582 if (length)
583 packets = DIV_ROUND_UP(length, hs_ep->ep.maxpacket);
584 else
585 packets = 1; /* send one packet if length is zero. */
586
4fca54aa
RB
587 if (hs_ep->isochronous && length > (hs_ep->mc * hs_ep->ep.maxpacket)) {
588 dev_err(hsotg->dev, "req length > maxpacket*mc\n");
589 return;
590 }
591
5b7d70c6 592 if (dir_in && index != 0)
4fca54aa 593 if (hs_ep->isochronous)
47a1685f 594 epsize = DXEPTSIZ_MC(packets);
4fca54aa 595 else
47a1685f 596 epsize = DXEPTSIZ_MC(1);
5b7d70c6
BD
597 else
598 epsize = 0;
599
f71b5e25
MYK
600 /*
601 * zero length packet should be programmed on its own and should not
602 * be counted in DIEPTSIZ.PktCnt with other packets.
603 */
604 if (dir_in && ureq->zero && !continuing) {
605 /* Test if zlp is actually required. */
606 if ((ureq->length >= hs_ep->ep.maxpacket) &&
607 !(ureq->length % hs_ep->ep.maxpacket))
8a20fa45 608 hs_ep->send_zlp = 1;
5b7d70c6
BD
609 }
610
47a1685f
DN
611 epsize |= DXEPTSIZ_PKTCNT(packets);
612 epsize |= DXEPTSIZ_XFERSIZE(length);
5b7d70c6
BD
613
614 dev_dbg(hsotg->dev, "%s: %d@%d/%d, 0x%08x => 0x%08x\n",
615 __func__, packets, length, ureq->length, epsize, epsize_reg);
616
617 /* store the request as the current one we're doing */
618 hs_ep->req = hs_req;
619
620 /* write size / packets */
95c8bc36 621 dwc2_writel(epsize, hsotg->regs + epsize_reg);
5b7d70c6 622
db1d8ba3 623 if (using_dma(hsotg) && !continuing) {
5b7d70c6
BD
624 unsigned int dma_reg;
625
8b9bc460
LM
626 /*
627 * write DMA address to control register, buffer already
1f91b4cc 628 * synced by dwc2_hsotg_ep_queue().
8b9bc460 629 */
5b7d70c6 630
94cb8fd6 631 dma_reg = dir_in ? DIEPDMA(index) : DOEPDMA(index);
95c8bc36 632 dwc2_writel(ureq->dma, hsotg->regs + dma_reg);
5b7d70c6 633
0cc4cf6f 634 dev_dbg(hsotg->dev, "%s: %pad => 0x%08x\n",
8b3bc14f 635 __func__, &ureq->dma, dma_reg);
5b7d70c6
BD
636 }
637
47a1685f
DN
638 ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */
639 ctrl |= DXEPCTL_USBACTEP;
71225bee 640
fe0b94ab 641 dev_dbg(hsotg->dev, "ep0 state:%d\n", hsotg->ep0_state);
71225bee
LM
642
643 /* For Setup request do not clear NAK */
fe0b94ab 644 if (!(index == 0 && hsotg->ep0_state == DWC2_EP0_SETUP))
47a1685f 645 ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */
71225bee 646
5b7d70c6 647 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl);
95c8bc36 648 dwc2_writel(ctrl, hsotg->regs + epctrl_reg);
5b7d70c6 649
8b9bc460
LM
650 /*
651 * set these, it seems that DMA support increments past the end
5b7d70c6 652 * of the packet buffer so we need to calculate the length from
8b9bc460
LM
653 * this information.
654 */
5b7d70c6
BD
655 hs_ep->size_loaded = length;
656 hs_ep->last_load = ureq->actual;
657
658 if (dir_in && !using_dma(hsotg)) {
659 /* set these anyway, we may need them for non-periodic in */
660 hs_ep->fifo_load = 0;
661
1f91b4cc 662 dwc2_hsotg_write_fifo(hsotg, hs_ep, hs_req);
5b7d70c6
BD
663 }
664
8b9bc460
LM
665 /*
666 * clear the INTknTXFEmpMsk when we start request, more as a aide
667 * to debugging to see what is going on.
668 */
5b7d70c6 669 if (dir_in)
95c8bc36 670 dwc2_writel(DIEPMSK_INTKNTXFEMPMSK,
94cb8fd6 671 hsotg->regs + DIEPINT(index));
5b7d70c6 672
8b9bc460
LM
673 /*
674 * Note, trying to clear the NAK here causes problems with transmit
675 * on the S3C6400 ending up with the TXFIFO becoming full.
676 */
5b7d70c6
BD
677
678 /* check ep is enabled */
95c8bc36 679 if (!(dwc2_readl(hsotg->regs + epctrl_reg) & DXEPCTL_EPENA))
1a0ed863 680 dev_dbg(hsotg->dev,
47a1685f 681 "ep%d: failed to become enabled (DXEPCTL=0x%08x)?\n",
95c8bc36 682 index, dwc2_readl(hsotg->regs + epctrl_reg));
5b7d70c6 683
47a1685f 684 dev_dbg(hsotg->dev, "%s: DXEPCTL=0x%08x\n",
95c8bc36 685 __func__, dwc2_readl(hsotg->regs + epctrl_reg));
afcf4169
RB
686
687 /* enable ep interrupts */
1f91b4cc 688 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 1);
5b7d70c6
BD
689}
690
691/**
1f91b4cc 692 * dwc2_hsotg_map_dma - map the DMA memory being used for the request
5b7d70c6
BD
693 * @hsotg: The device state.
694 * @hs_ep: The endpoint the request is on.
695 * @req: The request being processed.
696 *
697 * We've been asked to queue a request, so ensure that the memory buffer
698 * is correctly setup for DMA. If we've been passed an extant DMA address
699 * then ensure the buffer has been synced to memory. If our buffer has no
700 * DMA memory, then we map the memory and mark our request to allow us to
701 * cleanup on completion.
8b9bc460 702 */
1f91b4cc
FB
703static int dwc2_hsotg_map_dma(struct dwc2_hsotg *hsotg,
704 struct dwc2_hsotg_ep *hs_ep,
5b7d70c6
BD
705 struct usb_request *req)
706{
1f91b4cc 707 struct dwc2_hsotg_req *hs_req = our_req(req);
e58ebcd1 708 int ret;
5b7d70c6
BD
709
710 /* if the length is zero, ignore the DMA data */
711 if (hs_req->req.length == 0)
712 return 0;
713
e58ebcd1
FB
714 ret = usb_gadget_map_request(&hsotg->gadget, req, hs_ep->dir_in);
715 if (ret)
716 goto dma_error;
5b7d70c6
BD
717
718 return 0;
719
720dma_error:
721 dev_err(hsotg->dev, "%s: failed to map buffer %p, %d bytes\n",
722 __func__, req->buf, req->length);
723
724 return -EIO;
725}
726
1f91b4cc
FB
727static int dwc2_hsotg_handle_unaligned_buf_start(struct dwc2_hsotg *hsotg,
728 struct dwc2_hsotg_ep *hs_ep, struct dwc2_hsotg_req *hs_req)
7d24c1b5
MYK
729{
730 void *req_buf = hs_req->req.buf;
731
732 /* If dma is not being used or buffer is aligned */
733 if (!using_dma(hsotg) || !((long)req_buf & 3))
734 return 0;
735
736 WARN_ON(hs_req->saved_req_buf);
737
738 dev_dbg(hsotg->dev, "%s: %s: buf=%p length=%d\n", __func__,
739 hs_ep->ep.name, req_buf, hs_req->req.length);
740
741 hs_req->req.buf = kmalloc(hs_req->req.length, GFP_ATOMIC);
742 if (!hs_req->req.buf) {
743 hs_req->req.buf = req_buf;
744 dev_err(hsotg->dev,
745 "%s: unable to allocate memory for bounce buffer\n",
746 __func__);
747 return -ENOMEM;
748 }
749
750 /* Save actual buffer */
751 hs_req->saved_req_buf = req_buf;
752
753 if (hs_ep->dir_in)
754 memcpy(hs_req->req.buf, req_buf, hs_req->req.length);
755 return 0;
756}
757
1f91b4cc
FB
758static void dwc2_hsotg_handle_unaligned_buf_complete(struct dwc2_hsotg *hsotg,
759 struct dwc2_hsotg_ep *hs_ep, struct dwc2_hsotg_req *hs_req)
7d24c1b5
MYK
760{
761 /* If dma is not being used or buffer was aligned */
762 if (!using_dma(hsotg) || !hs_req->saved_req_buf)
763 return;
764
765 dev_dbg(hsotg->dev, "%s: %s: status=%d actual-length=%d\n", __func__,
766 hs_ep->ep.name, hs_req->req.status, hs_req->req.actual);
767
768 /* Copy data from bounce buffer on successful out transfer */
769 if (!hs_ep->dir_in && !hs_req->req.status)
770 memcpy(hs_req->saved_req_buf, hs_req->req.buf,
771 hs_req->req.actual);
772
773 /* Free bounce buffer */
774 kfree(hs_req->req.buf);
775
776 hs_req->req.buf = hs_req->saved_req_buf;
777 hs_req->saved_req_buf = NULL;
778}
779
1f91b4cc 780static int dwc2_hsotg_ep_queue(struct usb_ep *ep, struct usb_request *req,
5b7d70c6
BD
781 gfp_t gfp_flags)
782{
1f91b4cc
FB
783 struct dwc2_hsotg_req *hs_req = our_req(req);
784 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 785 struct dwc2_hsotg *hs = hs_ep->parent;
5b7d70c6 786 bool first;
7d24c1b5 787 int ret;
5b7d70c6
BD
788
789 dev_dbg(hs->dev, "%s: req %p: %d@%p, noi=%d, zero=%d, snok=%d\n",
790 ep->name, req, req->length, req->buf, req->no_interrupt,
791 req->zero, req->short_not_ok);
792
7ababa92
GH
793 /* Prevent new request submission when controller is suspended */
794 if (hs->lx_state == DWC2_L2) {
795 dev_dbg(hs->dev, "%s: don't submit request while suspended\n",
796 __func__);
797 return -EAGAIN;
798 }
799
5b7d70c6
BD
800 /* initialise status of the request */
801 INIT_LIST_HEAD(&hs_req->queue);
802 req->actual = 0;
803 req->status = -EINPROGRESS;
804
1f91b4cc 805 ret = dwc2_hsotg_handle_unaligned_buf_start(hs, hs_ep, hs_req);
7d24c1b5
MYK
806 if (ret)
807 return ret;
808
5b7d70c6
BD
809 /* if we're using DMA, sync the buffers as necessary */
810 if (using_dma(hs)) {
1f91b4cc 811 ret = dwc2_hsotg_map_dma(hs, hs_ep, req);
5b7d70c6
BD
812 if (ret)
813 return ret;
814 }
815
5b7d70c6
BD
816 first = list_empty(&hs_ep->queue);
817 list_add_tail(&hs_req->queue, &hs_ep->queue);
818
819 if (first)
1f91b4cc 820 dwc2_hsotg_start_req(hs, hs_ep, hs_req, false);
5b7d70c6 821
5b7d70c6
BD
822 return 0;
823}
824
1f91b4cc 825static int dwc2_hsotg_ep_queue_lock(struct usb_ep *ep, struct usb_request *req,
5ad1d316
LM
826 gfp_t gfp_flags)
827{
1f91b4cc 828 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 829 struct dwc2_hsotg *hs = hs_ep->parent;
5ad1d316
LM
830 unsigned long flags = 0;
831 int ret = 0;
832
833 spin_lock_irqsave(&hs->lock, flags);
1f91b4cc 834 ret = dwc2_hsotg_ep_queue(ep, req, gfp_flags);
5ad1d316
LM
835 spin_unlock_irqrestore(&hs->lock, flags);
836
837 return ret;
838}
839
1f91b4cc 840static void dwc2_hsotg_ep_free_request(struct usb_ep *ep,
5b7d70c6
BD
841 struct usb_request *req)
842{
1f91b4cc 843 struct dwc2_hsotg_req *hs_req = our_req(req);
5b7d70c6
BD
844
845 kfree(hs_req);
846}
847
848/**
1f91b4cc 849 * dwc2_hsotg_complete_oursetup - setup completion callback
5b7d70c6
BD
850 * @ep: The endpoint the request was on.
851 * @req: The request completed.
852 *
853 * Called on completion of any requests the driver itself
854 * submitted that need cleaning up.
855 */
1f91b4cc 856static void dwc2_hsotg_complete_oursetup(struct usb_ep *ep,
5b7d70c6
BD
857 struct usb_request *req)
858{
1f91b4cc 859 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 860 struct dwc2_hsotg *hsotg = hs_ep->parent;
5b7d70c6
BD
861
862 dev_dbg(hsotg->dev, "%s: ep %p, req %p\n", __func__, ep, req);
863
1f91b4cc 864 dwc2_hsotg_ep_free_request(ep, req);
5b7d70c6
BD
865}
866
867/**
868 * ep_from_windex - convert control wIndex value to endpoint
869 * @hsotg: The driver state.
870 * @windex: The control request wIndex field (in host order).
871 *
872 * Convert the given wIndex into a pointer to an driver endpoint
873 * structure, or return NULL if it is not a valid endpoint.
8b9bc460 874 */
1f91b4cc 875static struct dwc2_hsotg_ep *ep_from_windex(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
876 u32 windex)
877{
1f91b4cc 878 struct dwc2_hsotg_ep *ep;
5b7d70c6
BD
879 int dir = (windex & USB_DIR_IN) ? 1 : 0;
880 int idx = windex & 0x7F;
881
882 if (windex >= 0x100)
883 return NULL;
884
b3f489b2 885 if (idx > hsotg->num_of_eps)
5b7d70c6
BD
886 return NULL;
887
c6f5c050
MYK
888 ep = index_to_ep(hsotg, idx, dir);
889
5b7d70c6
BD
890 if (idx && ep->dir_in != dir)
891 return NULL;
892
893 return ep;
894}
895
9e14d0a5 896/**
1f91b4cc 897 * dwc2_hsotg_set_test_mode - Enable usb Test Modes
9e14d0a5
GH
898 * @hsotg: The driver state.
899 * @testmode: requested usb test mode
900 * Enable usb Test Mode requested by the Host.
901 */
1f91b4cc 902int dwc2_hsotg_set_test_mode(struct dwc2_hsotg *hsotg, int testmode)
9e14d0a5 903{
95c8bc36 904 int dctl = dwc2_readl(hsotg->regs + DCTL);
9e14d0a5
GH
905
906 dctl &= ~DCTL_TSTCTL_MASK;
907 switch (testmode) {
908 case TEST_J:
909 case TEST_K:
910 case TEST_SE0_NAK:
911 case TEST_PACKET:
912 case TEST_FORCE_EN:
913 dctl |= testmode << DCTL_TSTCTL_SHIFT;
914 break;
915 default:
916 return -EINVAL;
917 }
95c8bc36 918 dwc2_writel(dctl, hsotg->regs + DCTL);
9e14d0a5
GH
919 return 0;
920}
921
5b7d70c6 922/**
1f91b4cc 923 * dwc2_hsotg_send_reply - send reply to control request
5b7d70c6
BD
924 * @hsotg: The device state
925 * @ep: Endpoint 0
926 * @buff: Buffer for request
927 * @length: Length of reply.
928 *
929 * Create a request and queue it on the given endpoint. This is useful as
930 * an internal method of sending replies to certain control requests, etc.
931 */
1f91b4cc
FB
932static int dwc2_hsotg_send_reply(struct dwc2_hsotg *hsotg,
933 struct dwc2_hsotg_ep *ep,
5b7d70c6
BD
934 void *buff,
935 int length)
936{
937 struct usb_request *req;
938 int ret;
939
940 dev_dbg(hsotg->dev, "%s: buff %p, len %d\n", __func__, buff, length);
941
1f91b4cc 942 req = dwc2_hsotg_ep_alloc_request(&ep->ep, GFP_ATOMIC);
5b7d70c6
BD
943 hsotg->ep0_reply = req;
944 if (!req) {
945 dev_warn(hsotg->dev, "%s: cannot alloc req\n", __func__);
946 return -ENOMEM;
947 }
948
949 req->buf = hsotg->ep0_buff;
950 req->length = length;
f71b5e25
MYK
951 /*
952 * zero flag is for sending zlp in DATA IN stage. It has no impact on
953 * STATUS stage.
954 */
955 req->zero = 0;
1f91b4cc 956 req->complete = dwc2_hsotg_complete_oursetup;
5b7d70c6
BD
957
958 if (length)
959 memcpy(req->buf, buff, length);
5b7d70c6 960
1f91b4cc 961 ret = dwc2_hsotg_ep_queue(&ep->ep, req, GFP_ATOMIC);
5b7d70c6
BD
962 if (ret) {
963 dev_warn(hsotg->dev, "%s: cannot queue req\n", __func__);
964 return ret;
965 }
966
967 return 0;
968}
969
970/**
1f91b4cc 971 * dwc2_hsotg_process_req_status - process request GET_STATUS
5b7d70c6
BD
972 * @hsotg: The device state
973 * @ctrl: USB control request
974 */
1f91b4cc 975static int dwc2_hsotg_process_req_status(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
976 struct usb_ctrlrequest *ctrl)
977{
1f91b4cc
FB
978 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
979 struct dwc2_hsotg_ep *ep;
5b7d70c6
BD
980 __le16 reply;
981 int ret;
982
983 dev_dbg(hsotg->dev, "%s: USB_REQ_GET_STATUS\n", __func__);
984
985 if (!ep0->dir_in) {
986 dev_warn(hsotg->dev, "%s: direction out?\n", __func__);
987 return -EINVAL;
988 }
989
990 switch (ctrl->bRequestType & USB_RECIP_MASK) {
991 case USB_RECIP_DEVICE:
992 reply = cpu_to_le16(0); /* bit 0 => self powered,
993 * bit 1 => remote wakeup */
994 break;
995
996 case USB_RECIP_INTERFACE:
997 /* currently, the data result should be zero */
998 reply = cpu_to_le16(0);
999 break;
1000
1001 case USB_RECIP_ENDPOINT:
1002 ep = ep_from_windex(hsotg, le16_to_cpu(ctrl->wIndex));
1003 if (!ep)
1004 return -ENOENT;
1005
1006 reply = cpu_to_le16(ep->halted ? 1 : 0);
1007 break;
1008
1009 default:
1010 return 0;
1011 }
1012
1013 if (le16_to_cpu(ctrl->wLength) != 2)
1014 return -EINVAL;
1015
1f91b4cc 1016 ret = dwc2_hsotg_send_reply(hsotg, ep0, &reply, 2);
5b7d70c6
BD
1017 if (ret) {
1018 dev_err(hsotg->dev, "%s: failed to send reply\n", __func__);
1019 return ret;
1020 }
1021
1022 return 1;
1023}
1024
1f91b4cc 1025static int dwc2_hsotg_ep_sethalt(struct usb_ep *ep, int value);
5b7d70c6 1026
9c39ddc6
AT
1027/**
1028 * get_ep_head - return the first request on the endpoint
1029 * @hs_ep: The controller endpoint to get
1030 *
1031 * Get the first request on the endpoint.
1032 */
1f91b4cc 1033static struct dwc2_hsotg_req *get_ep_head(struct dwc2_hsotg_ep *hs_ep)
9c39ddc6
AT
1034{
1035 if (list_empty(&hs_ep->queue))
1036 return NULL;
1037
1f91b4cc 1038 return list_first_entry(&hs_ep->queue, struct dwc2_hsotg_req, queue);
9c39ddc6
AT
1039}
1040
5b7d70c6 1041/**
1f91b4cc 1042 * dwc2_hsotg_process_req_feature - process request {SET,CLEAR}_FEATURE
5b7d70c6
BD
1043 * @hsotg: The device state
1044 * @ctrl: USB control request
1045 */
1f91b4cc 1046static int dwc2_hsotg_process_req_feature(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
1047 struct usb_ctrlrequest *ctrl)
1048{
1f91b4cc
FB
1049 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
1050 struct dwc2_hsotg_req *hs_req;
9c39ddc6 1051 bool restart;
5b7d70c6 1052 bool set = (ctrl->bRequest == USB_REQ_SET_FEATURE);
1f91b4cc 1053 struct dwc2_hsotg_ep *ep;
26ab3d0c 1054 int ret;
bd9ef7bf 1055 bool halted;
9e14d0a5
GH
1056 u32 recip;
1057 u32 wValue;
1058 u32 wIndex;
5b7d70c6
BD
1059
1060 dev_dbg(hsotg->dev, "%s: %s_FEATURE\n",
1061 __func__, set ? "SET" : "CLEAR");
1062
9e14d0a5
GH
1063 wValue = le16_to_cpu(ctrl->wValue);
1064 wIndex = le16_to_cpu(ctrl->wIndex);
1065 recip = ctrl->bRequestType & USB_RECIP_MASK;
1066
1067 switch (recip) {
1068 case USB_RECIP_DEVICE:
1069 switch (wValue) {
1070 case USB_DEVICE_TEST_MODE:
1071 if ((wIndex & 0xff) != 0)
1072 return -EINVAL;
1073 if (!set)
1074 return -EINVAL;
1075
1076 hsotg->test_mode = wIndex >> 8;
1f91b4cc 1077 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
9e14d0a5
GH
1078 if (ret) {
1079 dev_err(hsotg->dev,
1080 "%s: failed to send reply\n", __func__);
1081 return ret;
1082 }
1083 break;
1084 default:
1085 return -ENOENT;
1086 }
1087 break;
1088
1089 case USB_RECIP_ENDPOINT:
1090 ep = ep_from_windex(hsotg, wIndex);
5b7d70c6
BD
1091 if (!ep) {
1092 dev_dbg(hsotg->dev, "%s: no endpoint for 0x%04x\n",
9e14d0a5 1093 __func__, wIndex);
5b7d70c6
BD
1094 return -ENOENT;
1095 }
1096
9e14d0a5 1097 switch (wValue) {
5b7d70c6 1098 case USB_ENDPOINT_HALT:
bd9ef7bf
RB
1099 halted = ep->halted;
1100
1f91b4cc 1101 dwc2_hsotg_ep_sethalt(&ep->ep, set);
26ab3d0c 1102
1f91b4cc 1103 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
26ab3d0c
AT
1104 if (ret) {
1105 dev_err(hsotg->dev,
1106 "%s: failed to send reply\n", __func__);
1107 return ret;
1108 }
9c39ddc6 1109
bd9ef7bf
RB
1110 /*
1111 * we have to complete all requests for ep if it was
1112 * halted, and the halt was cleared by CLEAR_FEATURE
1113 */
1114
1115 if (!set && halted) {
9c39ddc6
AT
1116 /*
1117 * If we have request in progress,
1118 * then complete it
1119 */
1120 if (ep->req) {
1121 hs_req = ep->req;
1122 ep->req = NULL;
1123 list_del_init(&hs_req->queue);
c00dd4a6
GH
1124 if (hs_req->req.complete) {
1125 spin_unlock(&hsotg->lock);
1126 usb_gadget_giveback_request(
1127 &ep->ep, &hs_req->req);
1128 spin_lock(&hsotg->lock);
1129 }
9c39ddc6
AT
1130 }
1131
1132 /* If we have pending request, then start it */
c00dd4a6
GH
1133 if (!ep->req) {
1134 restart = !list_empty(&ep->queue);
1135 if (restart) {
1136 hs_req = get_ep_head(ep);
1f91b4cc 1137 dwc2_hsotg_start_req(hsotg, ep,
c00dd4a6
GH
1138 hs_req, false);
1139 }
9c39ddc6
AT
1140 }
1141 }
1142
5b7d70c6
BD
1143 break;
1144
1145 default:
1146 return -ENOENT;
1147 }
9e14d0a5
GH
1148 break;
1149 default:
1150 return -ENOENT;
1151 }
5b7d70c6
BD
1152 return 1;
1153}
1154
1f91b4cc 1155static void dwc2_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg);
ab93e014 1156
c9f721b2 1157/**
1f91b4cc 1158 * dwc2_hsotg_stall_ep0 - stall ep0
c9f721b2
RB
1159 * @hsotg: The device state
1160 *
1161 * Set stall for ep0 as response for setup request.
1162 */
1f91b4cc 1163static void dwc2_hsotg_stall_ep0(struct dwc2_hsotg *hsotg)
e9ebe7c3 1164{
1f91b4cc 1165 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
c9f721b2
RB
1166 u32 reg;
1167 u32 ctrl;
1168
1169 dev_dbg(hsotg->dev, "ep0 stall (dir=%d)\n", ep0->dir_in);
1170 reg = (ep0->dir_in) ? DIEPCTL0 : DOEPCTL0;
1171
1172 /*
1173 * DxEPCTL_Stall will be cleared by EP once it has
1174 * taken effect, so no need to clear later.
1175 */
1176
95c8bc36 1177 ctrl = dwc2_readl(hsotg->regs + reg);
47a1685f
DN
1178 ctrl |= DXEPCTL_STALL;
1179 ctrl |= DXEPCTL_CNAK;
95c8bc36 1180 dwc2_writel(ctrl, hsotg->regs + reg);
c9f721b2
RB
1181
1182 dev_dbg(hsotg->dev,
47a1685f 1183 "written DXEPCTL=0x%08x to %08x (DXEPCTL=0x%08x)\n",
95c8bc36 1184 ctrl, reg, dwc2_readl(hsotg->regs + reg));
c9f721b2
RB
1185
1186 /*
1187 * complete won't be called, so we enqueue
1188 * setup request here
1189 */
1f91b4cc 1190 dwc2_hsotg_enqueue_setup(hsotg);
c9f721b2
RB
1191}
1192
5b7d70c6 1193/**
1f91b4cc 1194 * dwc2_hsotg_process_control - process a control request
5b7d70c6
BD
1195 * @hsotg: The device state
1196 * @ctrl: The control request received
1197 *
1198 * The controller has received the SETUP phase of a control request, and
1199 * needs to work out what to do next (and whether to pass it on to the
1200 * gadget driver).
1201 */
1f91b4cc 1202static void dwc2_hsotg_process_control(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
1203 struct usb_ctrlrequest *ctrl)
1204{
1f91b4cc 1205 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
5b7d70c6
BD
1206 int ret = 0;
1207 u32 dcfg;
1208
5b7d70c6
BD
1209 dev_dbg(hsotg->dev, "ctrl Req=%02x, Type=%02x, V=%04x, L=%04x\n",
1210 ctrl->bRequest, ctrl->bRequestType,
1211 ctrl->wValue, ctrl->wLength);
1212
fe0b94ab
MYK
1213 if (ctrl->wLength == 0) {
1214 ep0->dir_in = 1;
1215 hsotg->ep0_state = DWC2_EP0_STATUS_IN;
1216 } else if (ctrl->bRequestType & USB_DIR_IN) {
5b7d70c6 1217 ep0->dir_in = 1;
fe0b94ab
MYK
1218 hsotg->ep0_state = DWC2_EP0_DATA_IN;
1219 } else {
1220 ep0->dir_in = 0;
1221 hsotg->ep0_state = DWC2_EP0_DATA_OUT;
1222 }
5b7d70c6
BD
1223
1224 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) {
1225 switch (ctrl->bRequest) {
1226 case USB_REQ_SET_ADDRESS:
6d713c15 1227 hsotg->connected = 1;
95c8bc36 1228 dcfg = dwc2_readl(hsotg->regs + DCFG);
47a1685f 1229 dcfg &= ~DCFG_DEVADDR_MASK;
d5dbd3f7
PZ
1230 dcfg |= (le16_to_cpu(ctrl->wValue) <<
1231 DCFG_DEVADDR_SHIFT) & DCFG_DEVADDR_MASK;
95c8bc36 1232 dwc2_writel(dcfg, hsotg->regs + DCFG);
5b7d70c6
BD
1233
1234 dev_info(hsotg->dev, "new address %d\n", ctrl->wValue);
1235
1f91b4cc 1236 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
5b7d70c6
BD
1237 return;
1238
1239 case USB_REQ_GET_STATUS:
1f91b4cc 1240 ret = dwc2_hsotg_process_req_status(hsotg, ctrl);
5b7d70c6
BD
1241 break;
1242
1243 case USB_REQ_CLEAR_FEATURE:
1244 case USB_REQ_SET_FEATURE:
1f91b4cc 1245 ret = dwc2_hsotg_process_req_feature(hsotg, ctrl);
5b7d70c6
BD
1246 break;
1247 }
1248 }
1249
1250 /* as a fallback, try delivering it to the driver to deal with */
1251
1252 if (ret == 0 && hsotg->driver) {
93f599f2 1253 spin_unlock(&hsotg->lock);
5b7d70c6 1254 ret = hsotg->driver->setup(&hsotg->gadget, ctrl);
93f599f2 1255 spin_lock(&hsotg->lock);
5b7d70c6
BD
1256 if (ret < 0)
1257 dev_dbg(hsotg->dev, "driver->setup() ret %d\n", ret);
1258 }
1259
8b9bc460
LM
1260 /*
1261 * the request is either unhandlable, or is not formatted correctly
5b7d70c6
BD
1262 * so respond with a STALL for the status stage to indicate failure.
1263 */
1264
c9f721b2 1265 if (ret < 0)
1f91b4cc 1266 dwc2_hsotg_stall_ep0(hsotg);
5b7d70c6
BD
1267}
1268
5b7d70c6 1269/**
1f91b4cc 1270 * dwc2_hsotg_complete_setup - completion of a setup transfer
5b7d70c6
BD
1271 * @ep: The endpoint the request was on.
1272 * @req: The request completed.
1273 *
1274 * Called on completion of any requests the driver itself submitted for
1275 * EP0 setup packets
1276 */
1f91b4cc 1277static void dwc2_hsotg_complete_setup(struct usb_ep *ep,
5b7d70c6
BD
1278 struct usb_request *req)
1279{
1f91b4cc 1280 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 1281 struct dwc2_hsotg *hsotg = hs_ep->parent;
5b7d70c6
BD
1282
1283 if (req->status < 0) {
1284 dev_dbg(hsotg->dev, "%s: failed %d\n", __func__, req->status);
1285 return;
1286 }
1287
93f599f2 1288 spin_lock(&hsotg->lock);
5b7d70c6 1289 if (req->actual == 0)
1f91b4cc 1290 dwc2_hsotg_enqueue_setup(hsotg);
5b7d70c6 1291 else
1f91b4cc 1292 dwc2_hsotg_process_control(hsotg, req->buf);
93f599f2 1293 spin_unlock(&hsotg->lock);
5b7d70c6
BD
1294}
1295
1296/**
1f91b4cc 1297 * dwc2_hsotg_enqueue_setup - start a request for EP0 packets
5b7d70c6
BD
1298 * @hsotg: The device state.
1299 *
1300 * Enqueue a request on EP0 if necessary to received any SETUP packets
1301 * received from the host.
1302 */
1f91b4cc 1303static void dwc2_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg)
5b7d70c6
BD
1304{
1305 struct usb_request *req = hsotg->ctrl_req;
1f91b4cc 1306 struct dwc2_hsotg_req *hs_req = our_req(req);
5b7d70c6
BD
1307 int ret;
1308
1309 dev_dbg(hsotg->dev, "%s: queueing setup request\n", __func__);
1310
1311 req->zero = 0;
1312 req->length = 8;
1313 req->buf = hsotg->ctrl_buff;
1f91b4cc 1314 req->complete = dwc2_hsotg_complete_setup;
5b7d70c6
BD
1315
1316 if (!list_empty(&hs_req->queue)) {
1317 dev_dbg(hsotg->dev, "%s already queued???\n", __func__);
1318 return;
1319 }
1320
c6f5c050 1321 hsotg->eps_out[0]->dir_in = 0;
8a20fa45 1322 hsotg->eps_out[0]->send_zlp = 0;
fe0b94ab 1323 hsotg->ep0_state = DWC2_EP0_SETUP;
5b7d70c6 1324
1f91b4cc 1325 ret = dwc2_hsotg_ep_queue(&hsotg->eps_out[0]->ep, req, GFP_ATOMIC);
5b7d70c6
BD
1326 if (ret < 0) {
1327 dev_err(hsotg->dev, "%s: failed queue (%d)\n", __func__, ret);
8b9bc460
LM
1328 /*
1329 * Don't think there's much we can do other than watch the
1330 * driver fail.
1331 */
5b7d70c6
BD
1332 }
1333}
1334
1f91b4cc
FB
1335static void dwc2_hsotg_program_zlp(struct dwc2_hsotg *hsotg,
1336 struct dwc2_hsotg_ep *hs_ep)
fe0b94ab
MYK
1337{
1338 u32 ctrl;
1339 u8 index = hs_ep->index;
1340 u32 epctl_reg = hs_ep->dir_in ? DIEPCTL(index) : DOEPCTL(index);
1341 u32 epsiz_reg = hs_ep->dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index);
1342
ccb34a91
MYK
1343 if (hs_ep->dir_in)
1344 dev_dbg(hsotg->dev, "Sending zero-length packet on ep%d\n",
1345 index);
1346 else
1347 dev_dbg(hsotg->dev, "Receiving zero-length packet on ep%d\n",
1348 index);
fe0b94ab 1349
95c8bc36
AS
1350 dwc2_writel(DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) |
1351 DXEPTSIZ_XFERSIZE(0), hsotg->regs +
1352 epsiz_reg);
fe0b94ab 1353
95c8bc36 1354 ctrl = dwc2_readl(hsotg->regs + epctl_reg);
fe0b94ab
MYK
1355 ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */
1356 ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */
1357 ctrl |= DXEPCTL_USBACTEP;
95c8bc36 1358 dwc2_writel(ctrl, hsotg->regs + epctl_reg);
fe0b94ab
MYK
1359}
1360
5b7d70c6 1361/**
1f91b4cc 1362 * dwc2_hsotg_complete_request - complete a request given to us
5b7d70c6
BD
1363 * @hsotg: The device state.
1364 * @hs_ep: The endpoint the request was on.
1365 * @hs_req: The request to complete.
1366 * @result: The result code (0 => Ok, otherwise errno)
1367 *
1368 * The given request has finished, so call the necessary completion
1369 * if it has one and then look to see if we can start a new request
1370 * on the endpoint.
1371 *
1372 * Note, expects the ep to already be locked as appropriate.
8b9bc460 1373 */
1f91b4cc
FB
1374static void dwc2_hsotg_complete_request(struct dwc2_hsotg *hsotg,
1375 struct dwc2_hsotg_ep *hs_ep,
1376 struct dwc2_hsotg_req *hs_req,
5b7d70c6
BD
1377 int result)
1378{
1379 bool restart;
1380
1381 if (!hs_req) {
1382 dev_dbg(hsotg->dev, "%s: nothing to complete?\n", __func__);
1383 return;
1384 }
1385
1386 dev_dbg(hsotg->dev, "complete: ep %p %s, req %p, %d => %p\n",
1387 hs_ep, hs_ep->ep.name, hs_req, result, hs_req->req.complete);
1388
8b9bc460
LM
1389 /*
1390 * only replace the status if we've not already set an error
1391 * from a previous transaction
1392 */
5b7d70c6
BD
1393
1394 if (hs_req->req.status == -EINPROGRESS)
1395 hs_req->req.status = result;
1396
1f91b4cc 1397 dwc2_hsotg_handle_unaligned_buf_complete(hsotg, hs_ep, hs_req);
7d24c1b5 1398
5b7d70c6
BD
1399 hs_ep->req = NULL;
1400 list_del_init(&hs_req->queue);
1401
1402 if (using_dma(hsotg))
1f91b4cc 1403 dwc2_hsotg_unmap_dma(hsotg, hs_ep, hs_req);
5b7d70c6 1404
8b9bc460
LM
1405 /*
1406 * call the complete request with the locks off, just in case the
1407 * request tries to queue more work for this endpoint.
1408 */
5b7d70c6
BD
1409
1410 if (hs_req->req.complete) {
22258f49 1411 spin_unlock(&hsotg->lock);
304f7e5e 1412 usb_gadget_giveback_request(&hs_ep->ep, &hs_req->req);
22258f49 1413 spin_lock(&hsotg->lock);
5b7d70c6
BD
1414 }
1415
8b9bc460
LM
1416 /*
1417 * Look to see if there is anything else to do. Note, the completion
5b7d70c6 1418 * of the previous request may have caused a new request to be started
8b9bc460
LM
1419 * so be careful when doing this.
1420 */
5b7d70c6
BD
1421
1422 if (!hs_ep->req && result >= 0) {
1423 restart = !list_empty(&hs_ep->queue);
1424 if (restart) {
1425 hs_req = get_ep_head(hs_ep);
1f91b4cc 1426 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, false);
5b7d70c6
BD
1427 }
1428 }
1429}
1430
5b7d70c6 1431/**
1f91b4cc 1432 * dwc2_hsotg_rx_data - receive data from the FIFO for an endpoint
5b7d70c6
BD
1433 * @hsotg: The device state.
1434 * @ep_idx: The endpoint index for the data
1435 * @size: The size of data in the fifo, in bytes
1436 *
1437 * The FIFO status shows there is data to read from the FIFO for a given
1438 * endpoint, so sort out whether we need to read the data into a request
1439 * that has been made for that endpoint.
1440 */
1f91b4cc 1441static void dwc2_hsotg_rx_data(struct dwc2_hsotg *hsotg, int ep_idx, int size)
5b7d70c6 1442{
1f91b4cc
FB
1443 struct dwc2_hsotg_ep *hs_ep = hsotg->eps_out[ep_idx];
1444 struct dwc2_hsotg_req *hs_req = hs_ep->req;
94cb8fd6 1445 void __iomem *fifo = hsotg->regs + EPFIFO(ep_idx);
5b7d70c6
BD
1446 int to_read;
1447 int max_req;
1448 int read_ptr;
1449
22258f49 1450
5b7d70c6 1451 if (!hs_req) {
95c8bc36 1452 u32 epctl = dwc2_readl(hsotg->regs + DOEPCTL(ep_idx));
5b7d70c6
BD
1453 int ptr;
1454
6b448af4 1455 dev_dbg(hsotg->dev,
47a1685f 1456 "%s: FIFO %d bytes on ep%d but no req (DXEPCTl=0x%08x)\n",
5b7d70c6
BD
1457 __func__, size, ep_idx, epctl);
1458
1459 /* dump the data from the FIFO, we've nothing we can do */
1460 for (ptr = 0; ptr < size; ptr += 4)
95c8bc36 1461 (void)dwc2_readl(fifo);
5b7d70c6
BD
1462
1463 return;
1464 }
1465
5b7d70c6
BD
1466 to_read = size;
1467 read_ptr = hs_req->req.actual;
1468 max_req = hs_req->req.length - read_ptr;
1469
a33e7136
BD
1470 dev_dbg(hsotg->dev, "%s: read %d/%d, done %d/%d\n",
1471 __func__, to_read, max_req, read_ptr, hs_req->req.length);
1472
5b7d70c6 1473 if (to_read > max_req) {
8b9bc460
LM
1474 /*
1475 * more data appeared than we where willing
5b7d70c6
BD
1476 * to deal with in this request.
1477 */
1478
1479 /* currently we don't deal this */
1480 WARN_ON_ONCE(1);
1481 }
1482
5b7d70c6
BD
1483 hs_ep->total_data += to_read;
1484 hs_req->req.actual += to_read;
1485 to_read = DIV_ROUND_UP(to_read, 4);
1486
8b9bc460
LM
1487 /*
1488 * note, we might over-write the buffer end by 3 bytes depending on
1489 * alignment of the data.
1490 */
1a7ed5be 1491 ioread32_rep(fifo, hs_req->req.buf + read_ptr, to_read);
5b7d70c6
BD
1492}
1493
1494/**
1f91b4cc 1495 * dwc2_hsotg_ep0_zlp - send/receive zero-length packet on control endpoint
5b7d70c6 1496 * @hsotg: The device instance
fe0b94ab 1497 * @dir_in: If IN zlp
5b7d70c6
BD
1498 *
1499 * Generate a zero-length IN packet request for terminating a SETUP
1500 * transaction.
1501 *
1502 * Note, since we don't write any data to the TxFIFO, then it is
25985edc 1503 * currently believed that we do not need to wait for any space in
5b7d70c6
BD
1504 * the TxFIFO.
1505 */
1f91b4cc 1506static void dwc2_hsotg_ep0_zlp(struct dwc2_hsotg *hsotg, bool dir_in)
5b7d70c6 1507{
c6f5c050 1508 /* eps_out[0] is used in both directions */
fe0b94ab
MYK
1509 hsotg->eps_out[0]->dir_in = dir_in;
1510 hsotg->ep0_state = dir_in ? DWC2_EP0_STATUS_IN : DWC2_EP0_STATUS_OUT;
5b7d70c6 1511
1f91b4cc 1512 dwc2_hsotg_program_zlp(hsotg, hsotg->eps_out[0]);
5b7d70c6
BD
1513}
1514
1515/**
1f91b4cc 1516 * dwc2_hsotg_handle_outdone - handle receiving OutDone/SetupDone from RXFIFO
5b7d70c6
BD
1517 * @hsotg: The device instance
1518 * @epnum: The endpoint received from
5b7d70c6
BD
1519 *
1520 * The RXFIFO has delivered an OutDone event, which means that the data
1521 * transfer for an OUT endpoint has been completed, either by a short
1522 * packet or by the finish of a transfer.
8b9bc460 1523 */
1f91b4cc 1524static void dwc2_hsotg_handle_outdone(struct dwc2_hsotg *hsotg, int epnum)
5b7d70c6 1525{
95c8bc36 1526 u32 epsize = dwc2_readl(hsotg->regs + DOEPTSIZ(epnum));
1f91b4cc
FB
1527 struct dwc2_hsotg_ep *hs_ep = hsotg->eps_out[epnum];
1528 struct dwc2_hsotg_req *hs_req = hs_ep->req;
5b7d70c6 1529 struct usb_request *req = &hs_req->req;
47a1685f 1530 unsigned size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
5b7d70c6
BD
1531 int result = 0;
1532
1533 if (!hs_req) {
1534 dev_dbg(hsotg->dev, "%s: no request active\n", __func__);
1535 return;
1536 }
1537
fe0b94ab
MYK
1538 if (epnum == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_OUT) {
1539 dev_dbg(hsotg->dev, "zlp packet received\n");
1f91b4cc
FB
1540 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
1541 dwc2_hsotg_enqueue_setup(hsotg);
fe0b94ab
MYK
1542 return;
1543 }
1544
5b7d70c6 1545 if (using_dma(hsotg)) {
5b7d70c6 1546 unsigned size_done;
5b7d70c6 1547
8b9bc460
LM
1548 /*
1549 * Calculate the size of the transfer by checking how much
5b7d70c6
BD
1550 * is left in the endpoint size register and then working it
1551 * out from the amount we loaded for the transfer.
1552 *
1553 * We need to do this as DMA pointers are always 32bit aligned
1554 * so may overshoot/undershoot the transfer.
1555 */
1556
5b7d70c6
BD
1557 size_done = hs_ep->size_loaded - size_left;
1558 size_done += hs_ep->last_load;
1559
1560 req->actual = size_done;
1561 }
1562
a33e7136
BD
1563 /* if there is more request to do, schedule new transfer */
1564 if (req->actual < req->length && size_left == 0) {
1f91b4cc 1565 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, true);
a33e7136
BD
1566 return;
1567 }
1568
5b7d70c6
BD
1569 if (req->actual < req->length && req->short_not_ok) {
1570 dev_dbg(hsotg->dev, "%s: got %d/%d (short not ok) => error\n",
1571 __func__, req->actual, req->length);
1572
8b9bc460
LM
1573 /*
1574 * todo - what should we return here? there's no one else
1575 * even bothering to check the status.
1576 */
5b7d70c6
BD
1577 }
1578
fe0b94ab
MYK
1579 if (epnum == 0 && hsotg->ep0_state == DWC2_EP0_DATA_OUT) {
1580 /* Move to STATUS IN */
1f91b4cc 1581 dwc2_hsotg_ep0_zlp(hsotg, true);
fe0b94ab 1582 return;
5b7d70c6
BD
1583 }
1584
1f91b4cc 1585 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, result);
5b7d70c6
BD
1586}
1587
1588/**
1f91b4cc 1589 * dwc2_hsotg_read_frameno - read current frame number
5b7d70c6
BD
1590 * @hsotg: The device instance
1591 *
1592 * Return the current frame number
8b9bc460 1593 */
1f91b4cc 1594static u32 dwc2_hsotg_read_frameno(struct dwc2_hsotg *hsotg)
5b7d70c6
BD
1595{
1596 u32 dsts;
1597
95c8bc36 1598 dsts = dwc2_readl(hsotg->regs + DSTS);
94cb8fd6
LM
1599 dsts &= DSTS_SOFFN_MASK;
1600 dsts >>= DSTS_SOFFN_SHIFT;
5b7d70c6
BD
1601
1602 return dsts;
1603}
1604
1605/**
1f91b4cc 1606 * dwc2_hsotg_handle_rx - RX FIFO has data
5b7d70c6
BD
1607 * @hsotg: The device instance
1608 *
1609 * The IRQ handler has detected that the RX FIFO has some data in it
1610 * that requires processing, so find out what is in there and do the
1611 * appropriate read.
1612 *
25985edc 1613 * The RXFIFO is a true FIFO, the packets coming out are still in packet
5b7d70c6
BD
1614 * chunks, so if you have x packets received on an endpoint you'll get x
1615 * FIFO events delivered, each with a packet's worth of data in it.
1616 *
1617 * When using DMA, we should not be processing events from the RXFIFO
1618 * as the actual data should be sent to the memory directly and we turn
1619 * on the completion interrupts to get notifications of transfer completion.
1620 */
1f91b4cc 1621static void dwc2_hsotg_handle_rx(struct dwc2_hsotg *hsotg)
5b7d70c6 1622{
95c8bc36 1623 u32 grxstsr = dwc2_readl(hsotg->regs + GRXSTSP);
5b7d70c6
BD
1624 u32 epnum, status, size;
1625
1626 WARN_ON(using_dma(hsotg));
1627
47a1685f
DN
1628 epnum = grxstsr & GRXSTS_EPNUM_MASK;
1629 status = grxstsr & GRXSTS_PKTSTS_MASK;
5b7d70c6 1630
47a1685f
DN
1631 size = grxstsr & GRXSTS_BYTECNT_MASK;
1632 size >>= GRXSTS_BYTECNT_SHIFT;
5b7d70c6 1633
d7c747c5 1634 dev_dbg(hsotg->dev, "%s: GRXSTSP=0x%08x (%d@%d)\n",
5b7d70c6
BD
1635 __func__, grxstsr, size, epnum);
1636
47a1685f
DN
1637 switch ((status & GRXSTS_PKTSTS_MASK) >> GRXSTS_PKTSTS_SHIFT) {
1638 case GRXSTS_PKTSTS_GLOBALOUTNAK:
1639 dev_dbg(hsotg->dev, "GLOBALOUTNAK\n");
5b7d70c6
BD
1640 break;
1641
47a1685f 1642 case GRXSTS_PKTSTS_OUTDONE:
5b7d70c6 1643 dev_dbg(hsotg->dev, "OutDone (Frame=0x%08x)\n",
1f91b4cc 1644 dwc2_hsotg_read_frameno(hsotg));
5b7d70c6
BD
1645
1646 if (!using_dma(hsotg))
1f91b4cc 1647 dwc2_hsotg_handle_outdone(hsotg, epnum);
5b7d70c6
BD
1648 break;
1649
47a1685f 1650 case GRXSTS_PKTSTS_SETUPDONE:
5b7d70c6
BD
1651 dev_dbg(hsotg->dev,
1652 "SetupDone (Frame=0x%08x, DOPEPCTL=0x%08x)\n",
1f91b4cc 1653 dwc2_hsotg_read_frameno(hsotg),
95c8bc36 1654 dwc2_readl(hsotg->regs + DOEPCTL(0)));
fe0b94ab 1655 /*
1f91b4cc 1656 * Call dwc2_hsotg_handle_outdone here if it was not called from
fe0b94ab
MYK
1657 * GRXSTS_PKTSTS_OUTDONE. That is, if the core didn't
1658 * generate GRXSTS_PKTSTS_OUTDONE for setup packet.
1659 */
1660 if (hsotg->ep0_state == DWC2_EP0_SETUP)
1f91b4cc 1661 dwc2_hsotg_handle_outdone(hsotg, epnum);
5b7d70c6
BD
1662 break;
1663
47a1685f 1664 case GRXSTS_PKTSTS_OUTRX:
1f91b4cc 1665 dwc2_hsotg_rx_data(hsotg, epnum, size);
5b7d70c6
BD
1666 break;
1667
47a1685f 1668 case GRXSTS_PKTSTS_SETUPRX:
5b7d70c6
BD
1669 dev_dbg(hsotg->dev,
1670 "SetupRX (Frame=0x%08x, DOPEPCTL=0x%08x)\n",
1f91b4cc 1671 dwc2_hsotg_read_frameno(hsotg),
95c8bc36 1672 dwc2_readl(hsotg->regs + DOEPCTL(0)));
5b7d70c6 1673
fe0b94ab
MYK
1674 WARN_ON(hsotg->ep0_state != DWC2_EP0_SETUP);
1675
1f91b4cc 1676 dwc2_hsotg_rx_data(hsotg, epnum, size);
5b7d70c6
BD
1677 break;
1678
1679 default:
1680 dev_warn(hsotg->dev, "%s: unknown status %08x\n",
1681 __func__, grxstsr);
1682
1f91b4cc 1683 dwc2_hsotg_dump(hsotg);
5b7d70c6
BD
1684 break;
1685 }
1686}
1687
1688/**
1f91b4cc 1689 * dwc2_hsotg_ep0_mps - turn max packet size into register setting
5b7d70c6 1690 * @mps: The maximum packet size in bytes.
8b9bc460 1691 */
1f91b4cc 1692static u32 dwc2_hsotg_ep0_mps(unsigned int mps)
5b7d70c6
BD
1693{
1694 switch (mps) {
1695 case 64:
94cb8fd6 1696 return D0EPCTL_MPS_64;
5b7d70c6 1697 case 32:
94cb8fd6 1698 return D0EPCTL_MPS_32;
5b7d70c6 1699 case 16:
94cb8fd6 1700 return D0EPCTL_MPS_16;
5b7d70c6 1701 case 8:
94cb8fd6 1702 return D0EPCTL_MPS_8;
5b7d70c6
BD
1703 }
1704
1705 /* bad max packet size, warn and return invalid result */
1706 WARN_ON(1);
1707 return (u32)-1;
1708}
1709
1710/**
1f91b4cc 1711 * dwc2_hsotg_set_ep_maxpacket - set endpoint's max-packet field
5b7d70c6
BD
1712 * @hsotg: The driver state.
1713 * @ep: The index number of the endpoint
1714 * @mps: The maximum packet size in bytes
1715 *
1716 * Configure the maximum packet size for the given endpoint, updating
1717 * the hardware control registers to reflect this.
1718 */
1f91b4cc 1719static void dwc2_hsotg_set_ep_maxpacket(struct dwc2_hsotg *hsotg,
c6f5c050 1720 unsigned int ep, unsigned int mps, unsigned int dir_in)
5b7d70c6 1721{
1f91b4cc 1722 struct dwc2_hsotg_ep *hs_ep;
5b7d70c6
BD
1723 void __iomem *regs = hsotg->regs;
1724 u32 mpsval;
4fca54aa 1725 u32 mcval;
5b7d70c6
BD
1726 u32 reg;
1727
c6f5c050
MYK
1728 hs_ep = index_to_ep(hsotg, ep, dir_in);
1729 if (!hs_ep)
1730 return;
1731
5b7d70c6
BD
1732 if (ep == 0) {
1733 /* EP0 is a special case */
1f91b4cc 1734 mpsval = dwc2_hsotg_ep0_mps(mps);
5b7d70c6
BD
1735 if (mpsval > 3)
1736 goto bad_mps;
e9edd199 1737 hs_ep->ep.maxpacket = mps;
4fca54aa 1738 hs_ep->mc = 1;
5b7d70c6 1739 } else {
47a1685f 1740 mpsval = mps & DXEPCTL_MPS_MASK;
e9edd199 1741 if (mpsval > 1024)
5b7d70c6 1742 goto bad_mps;
4fca54aa
RB
1743 mcval = ((mps >> 11) & 0x3) + 1;
1744 hs_ep->mc = mcval;
1745 if (mcval > 3)
1746 goto bad_mps;
e9edd199 1747 hs_ep->ep.maxpacket = mpsval;
5b7d70c6
BD
1748 }
1749
c6f5c050 1750 if (dir_in) {
95c8bc36 1751 reg = dwc2_readl(regs + DIEPCTL(ep));
c6f5c050
MYK
1752 reg &= ~DXEPCTL_MPS_MASK;
1753 reg |= mpsval;
95c8bc36 1754 dwc2_writel(reg, regs + DIEPCTL(ep));
c6f5c050 1755 } else {
95c8bc36 1756 reg = dwc2_readl(regs + DOEPCTL(ep));
47a1685f 1757 reg &= ~DXEPCTL_MPS_MASK;
659ad60c 1758 reg |= mpsval;
95c8bc36 1759 dwc2_writel(reg, regs + DOEPCTL(ep));
659ad60c 1760 }
5b7d70c6
BD
1761
1762 return;
1763
1764bad_mps:
1765 dev_err(hsotg->dev, "ep%d: bad mps of %d\n", ep, mps);
1766}
1767
9c39ddc6 1768/**
1f91b4cc 1769 * dwc2_hsotg_txfifo_flush - flush Tx FIFO
9c39ddc6
AT
1770 * @hsotg: The driver state
1771 * @idx: The index for the endpoint (0..15)
1772 */
1f91b4cc 1773static void dwc2_hsotg_txfifo_flush(struct dwc2_hsotg *hsotg, unsigned int idx)
9c39ddc6
AT
1774{
1775 int timeout;
1776 int val;
1777
95c8bc36
AS
1778 dwc2_writel(GRSTCTL_TXFNUM(idx) | GRSTCTL_TXFFLSH,
1779 hsotg->regs + GRSTCTL);
9c39ddc6
AT
1780
1781 /* wait until the fifo is flushed */
1782 timeout = 100;
1783
1784 while (1) {
95c8bc36 1785 val = dwc2_readl(hsotg->regs + GRSTCTL);
9c39ddc6 1786
47a1685f 1787 if ((val & (GRSTCTL_TXFFLSH)) == 0)
9c39ddc6
AT
1788 break;
1789
1790 if (--timeout == 0) {
1791 dev_err(hsotg->dev,
1792 "%s: timeout flushing fifo (GRSTCTL=%08x)\n",
1793 __func__, val);
e0cbe595 1794 break;
9c39ddc6
AT
1795 }
1796
1797 udelay(1);
1798 }
1799}
5b7d70c6
BD
1800
1801/**
1f91b4cc 1802 * dwc2_hsotg_trytx - check to see if anything needs transmitting
5b7d70c6
BD
1803 * @hsotg: The driver state
1804 * @hs_ep: The driver endpoint to check.
1805 *
1806 * Check to see if there is a request that has data to send, and if so
1807 * make an attempt to write data into the FIFO.
1808 */
1f91b4cc
FB
1809static int dwc2_hsotg_trytx(struct dwc2_hsotg *hsotg,
1810 struct dwc2_hsotg_ep *hs_ep)
5b7d70c6 1811{
1f91b4cc 1812 struct dwc2_hsotg_req *hs_req = hs_ep->req;
5b7d70c6 1813
afcf4169
RB
1814 if (!hs_ep->dir_in || !hs_req) {
1815 /**
1816 * if request is not enqueued, we disable interrupts
1817 * for endpoints, excepting ep0
1818 */
1819 if (hs_ep->index != 0)
1f91b4cc 1820 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index,
afcf4169 1821 hs_ep->dir_in, 0);
5b7d70c6 1822 return 0;
afcf4169 1823 }
5b7d70c6
BD
1824
1825 if (hs_req->req.actual < hs_req->req.length) {
1826 dev_dbg(hsotg->dev, "trying to write more for ep%d\n",
1827 hs_ep->index);
1f91b4cc 1828 return dwc2_hsotg_write_fifo(hsotg, hs_ep, hs_req);
5b7d70c6
BD
1829 }
1830
1831 return 0;
1832}
1833
1834/**
1f91b4cc 1835 * dwc2_hsotg_complete_in - complete IN transfer
5b7d70c6
BD
1836 * @hsotg: The device state.
1837 * @hs_ep: The endpoint that has just completed.
1838 *
1839 * An IN transfer has been completed, update the transfer's state and then
1840 * call the relevant completion routines.
1841 */
1f91b4cc
FB
1842static void dwc2_hsotg_complete_in(struct dwc2_hsotg *hsotg,
1843 struct dwc2_hsotg_ep *hs_ep)
5b7d70c6 1844{
1f91b4cc 1845 struct dwc2_hsotg_req *hs_req = hs_ep->req;
95c8bc36 1846 u32 epsize = dwc2_readl(hsotg->regs + DIEPTSIZ(hs_ep->index));
5b7d70c6
BD
1847 int size_left, size_done;
1848
1849 if (!hs_req) {
1850 dev_dbg(hsotg->dev, "XferCompl but no req\n");
1851 return;
1852 }
1853
d3ca0259 1854 /* Finish ZLP handling for IN EP0 transactions */
fe0b94ab
MYK
1855 if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_IN) {
1856 dev_dbg(hsotg->dev, "zlp packet sent\n");
1f91b4cc 1857 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
9e14d0a5
GH
1858 if (hsotg->test_mode) {
1859 int ret;
1860
1f91b4cc 1861 ret = dwc2_hsotg_set_test_mode(hsotg, hsotg->test_mode);
9e14d0a5
GH
1862 if (ret < 0) {
1863 dev_dbg(hsotg->dev, "Invalid Test #%d\n",
1864 hsotg->test_mode);
1f91b4cc 1865 dwc2_hsotg_stall_ep0(hsotg);
9e14d0a5
GH
1866 return;
1867 }
1868 }
1f91b4cc 1869 dwc2_hsotg_enqueue_setup(hsotg);
d3ca0259
LM
1870 return;
1871 }
1872
8b9bc460
LM
1873 /*
1874 * Calculate the size of the transfer by checking how much is left
5b7d70c6
BD
1875 * in the endpoint size register and then working it out from
1876 * the amount we loaded for the transfer.
1877 *
1878 * We do this even for DMA, as the transfer may have incremented
1879 * past the end of the buffer (DMA transfers are always 32bit
1880 * aligned).
1881 */
1882
47a1685f 1883 size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
5b7d70c6
BD
1884
1885 size_done = hs_ep->size_loaded - size_left;
1886 size_done += hs_ep->last_load;
1887
1888 if (hs_req->req.actual != size_done)
1889 dev_dbg(hsotg->dev, "%s: adjusting size done %d => %d\n",
1890 __func__, hs_req->req.actual, size_done);
1891
1892 hs_req->req.actual = size_done;
d3ca0259
LM
1893 dev_dbg(hsotg->dev, "req->length:%d req->actual:%d req->zero:%d\n",
1894 hs_req->req.length, hs_req->req.actual, hs_req->req.zero);
1895
5b7d70c6
BD
1896 if (!size_left && hs_req->req.actual < hs_req->req.length) {
1897 dev_dbg(hsotg->dev, "%s trying more for req...\n", __func__);
1f91b4cc 1898 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, true);
fe0b94ab
MYK
1899 return;
1900 }
1901
f71b5e25 1902 /* Zlp for all endpoints, for ep0 only in DATA IN stage */
8a20fa45 1903 if (hs_ep->send_zlp) {
1f91b4cc 1904 dwc2_hsotg_program_zlp(hsotg, hs_ep);
8a20fa45 1905 hs_ep->send_zlp = 0;
f71b5e25
MYK
1906 /* transfer will be completed on next complete interrupt */
1907 return;
1908 }
1909
fe0b94ab
MYK
1910 if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_DATA_IN) {
1911 /* Move to STATUS OUT */
1f91b4cc 1912 dwc2_hsotg_ep0_zlp(hsotg, false);
fe0b94ab
MYK
1913 return;
1914 }
1915
1f91b4cc 1916 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
5b7d70c6
BD
1917}
1918
1919/**
1f91b4cc 1920 * dwc2_hsotg_epint - handle an in/out endpoint interrupt
5b7d70c6
BD
1921 * @hsotg: The driver state
1922 * @idx: The index for the endpoint (0..15)
1923 * @dir_in: Set if this is an IN endpoint
1924 *
1925 * Process and clear any interrupt pending for an individual endpoint
8b9bc460 1926 */
1f91b4cc 1927static void dwc2_hsotg_epint(struct dwc2_hsotg *hsotg, unsigned int idx,
5b7d70c6
BD
1928 int dir_in)
1929{
1f91b4cc 1930 struct dwc2_hsotg_ep *hs_ep = index_to_ep(hsotg, idx, dir_in);
94cb8fd6
LM
1931 u32 epint_reg = dir_in ? DIEPINT(idx) : DOEPINT(idx);
1932 u32 epctl_reg = dir_in ? DIEPCTL(idx) : DOEPCTL(idx);
1933 u32 epsiz_reg = dir_in ? DIEPTSIZ(idx) : DOEPTSIZ(idx);
5b7d70c6 1934 u32 ints;
1479e841 1935 u32 ctrl;
5b7d70c6 1936
95c8bc36
AS
1937 ints = dwc2_readl(hsotg->regs + epint_reg);
1938 ctrl = dwc2_readl(hsotg->regs + epctl_reg);
5b7d70c6 1939
a3395f0d 1940 /* Clear endpoint interrupts */
95c8bc36 1941 dwc2_writel(ints, hsotg->regs + epint_reg);
a3395f0d 1942
c6f5c050
MYK
1943 if (!hs_ep) {
1944 dev_err(hsotg->dev, "%s:Interrupt for unconfigured ep%d(%s)\n",
1945 __func__, idx, dir_in ? "in" : "out");
1946 return;
1947 }
1948
5b7d70c6
BD
1949 dev_dbg(hsotg->dev, "%s: ep%d(%s) DxEPINT=0x%08x\n",
1950 __func__, idx, dir_in ? "in" : "out", ints);
1951
b787d755
MYK
1952 /* Don't process XferCompl interrupt if it is a setup packet */
1953 if (idx == 0 && (ints & (DXEPINT_SETUP | DXEPINT_SETUP_RCVD)))
1954 ints &= ~DXEPINT_XFERCOMPL;
1955
47a1685f 1956 if (ints & DXEPINT_XFERCOMPL) {
1479e841 1957 if (hs_ep->isochronous && hs_ep->interval == 1) {
47a1685f
DN
1958 if (ctrl & DXEPCTL_EOFRNUM)
1959 ctrl |= DXEPCTL_SETEVENFR;
1479e841 1960 else
47a1685f 1961 ctrl |= DXEPCTL_SETODDFR;
95c8bc36 1962 dwc2_writel(ctrl, hsotg->regs + epctl_reg);
1479e841
RB
1963 }
1964
5b7d70c6 1965 dev_dbg(hsotg->dev,
47a1685f 1966 "%s: XferCompl: DxEPCTL=0x%08x, DXEPTSIZ=%08x\n",
95c8bc36
AS
1967 __func__, dwc2_readl(hsotg->regs + epctl_reg),
1968 dwc2_readl(hsotg->regs + epsiz_reg));
5b7d70c6 1969
8b9bc460
LM
1970 /*
1971 * we get OutDone from the FIFO, so we only need to look
1972 * at completing IN requests here
1973 */
5b7d70c6 1974 if (dir_in) {
1f91b4cc 1975 dwc2_hsotg_complete_in(hsotg, hs_ep);
5b7d70c6 1976
c9a64ea8 1977 if (idx == 0 && !hs_ep->req)
1f91b4cc 1978 dwc2_hsotg_enqueue_setup(hsotg);
5b7d70c6 1979 } else if (using_dma(hsotg)) {
8b9bc460
LM
1980 /*
1981 * We're using DMA, we need to fire an OutDone here
1982 * as we ignore the RXFIFO.
1983 */
5b7d70c6 1984
1f91b4cc 1985 dwc2_hsotg_handle_outdone(hsotg, idx);
5b7d70c6 1986 }
5b7d70c6
BD
1987 }
1988
47a1685f 1989 if (ints & DXEPINT_EPDISBLD) {
5b7d70c6 1990 dev_dbg(hsotg->dev, "%s: EPDisbld\n", __func__);
5b7d70c6 1991
9c39ddc6 1992 if (dir_in) {
95c8bc36 1993 int epctl = dwc2_readl(hsotg->regs + epctl_reg);
9c39ddc6 1994
1f91b4cc 1995 dwc2_hsotg_txfifo_flush(hsotg, hs_ep->fifo_index);
9c39ddc6 1996
47a1685f
DN
1997 if ((epctl & DXEPCTL_STALL) &&
1998 (epctl & DXEPCTL_EPTYPE_BULK)) {
95c8bc36 1999 int dctl = dwc2_readl(hsotg->regs + DCTL);
9c39ddc6 2000
47a1685f 2001 dctl |= DCTL_CGNPINNAK;
95c8bc36 2002 dwc2_writel(dctl, hsotg->regs + DCTL);
9c39ddc6
AT
2003 }
2004 }
2005 }
2006
47a1685f 2007 if (ints & DXEPINT_AHBERR)
5b7d70c6 2008 dev_dbg(hsotg->dev, "%s: AHBErr\n", __func__);
5b7d70c6 2009
47a1685f 2010 if (ints & DXEPINT_SETUP) { /* Setup or Timeout */
5b7d70c6
BD
2011 dev_dbg(hsotg->dev, "%s: Setup/Timeout\n", __func__);
2012
2013 if (using_dma(hsotg) && idx == 0) {
8b9bc460
LM
2014 /*
2015 * this is the notification we've received a
5b7d70c6
BD
2016 * setup packet. In non-DMA mode we'd get this
2017 * from the RXFIFO, instead we need to process
8b9bc460
LM
2018 * the setup here.
2019 */
5b7d70c6
BD
2020
2021 if (dir_in)
2022 WARN_ON_ONCE(1);
2023 else
1f91b4cc 2024 dwc2_hsotg_handle_outdone(hsotg, 0);
5b7d70c6 2025 }
5b7d70c6
BD
2026 }
2027
47a1685f 2028 if (ints & DXEPINT_BACK2BACKSETUP)
5b7d70c6 2029 dev_dbg(hsotg->dev, "%s: B2BSetup/INEPNakEff\n", __func__);
5b7d70c6 2030
1479e841 2031 if (dir_in && !hs_ep->isochronous) {
8b9bc460 2032 /* not sure if this is important, but we'll clear it anyway */
47a1685f 2033 if (ints & DIEPMSK_INTKNTXFEMPMSK) {
5b7d70c6
BD
2034 dev_dbg(hsotg->dev, "%s: ep%d: INTknTXFEmpMsk\n",
2035 __func__, idx);
5b7d70c6
BD
2036 }
2037
2038 /* this probably means something bad is happening */
47a1685f 2039 if (ints & DIEPMSK_INTKNEPMISMSK) {
5b7d70c6
BD
2040 dev_warn(hsotg->dev, "%s: ep%d: INTknEP\n",
2041 __func__, idx);
5b7d70c6 2042 }
10aebc77
BD
2043
2044 /* FIFO has space or is empty (see GAHBCFG) */
2045 if (hsotg->dedicated_fifos &&
47a1685f 2046 ints & DIEPMSK_TXFIFOEMPTY) {
10aebc77
BD
2047 dev_dbg(hsotg->dev, "%s: ep%d: TxFIFOEmpty\n",
2048 __func__, idx);
70fa030f 2049 if (!using_dma(hsotg))
1f91b4cc 2050 dwc2_hsotg_trytx(hsotg, hs_ep);
10aebc77 2051 }
5b7d70c6 2052 }
5b7d70c6
BD
2053}
2054
2055/**
1f91b4cc 2056 * dwc2_hsotg_irq_enumdone - Handle EnumDone interrupt (enumeration done)
5b7d70c6
BD
2057 * @hsotg: The device state.
2058 *
2059 * Handle updating the device settings after the enumeration phase has
2060 * been completed.
8b9bc460 2061 */
1f91b4cc 2062static void dwc2_hsotg_irq_enumdone(struct dwc2_hsotg *hsotg)
5b7d70c6 2063{
95c8bc36 2064 u32 dsts = dwc2_readl(hsotg->regs + DSTS);
9b2667f1 2065 int ep0_mps = 0, ep_mps = 8;
5b7d70c6 2066
8b9bc460
LM
2067 /*
2068 * This should signal the finish of the enumeration phase
5b7d70c6 2069 * of the USB handshaking, so we should now know what rate
8b9bc460
LM
2070 * we connected at.
2071 */
5b7d70c6
BD
2072
2073 dev_dbg(hsotg->dev, "EnumDone (DSTS=0x%08x)\n", dsts);
2074
8b9bc460
LM
2075 /*
2076 * note, since we're limited by the size of transfer on EP0, and
5b7d70c6 2077 * it seems IN transfers must be a even number of packets we do
8b9bc460
LM
2078 * not advertise a 64byte MPS on EP0.
2079 */
5b7d70c6
BD
2080
2081 /* catch both EnumSpd_FS and EnumSpd_FS48 */
47a1685f
DN
2082 switch (dsts & DSTS_ENUMSPD_MASK) {
2083 case DSTS_ENUMSPD_FS:
2084 case DSTS_ENUMSPD_FS48:
5b7d70c6 2085 hsotg->gadget.speed = USB_SPEED_FULL;
5b7d70c6 2086 ep0_mps = EP0_MPS_LIMIT;
295538ff 2087 ep_mps = 1023;
5b7d70c6
BD
2088 break;
2089
47a1685f 2090 case DSTS_ENUMSPD_HS:
5b7d70c6 2091 hsotg->gadget.speed = USB_SPEED_HIGH;
5b7d70c6 2092 ep0_mps = EP0_MPS_LIMIT;
295538ff 2093 ep_mps = 1024;
5b7d70c6
BD
2094 break;
2095
47a1685f 2096 case DSTS_ENUMSPD_LS:
5b7d70c6 2097 hsotg->gadget.speed = USB_SPEED_LOW;
8b9bc460
LM
2098 /*
2099 * note, we don't actually support LS in this driver at the
5b7d70c6
BD
2100 * moment, and the documentation seems to imply that it isn't
2101 * supported by the PHYs on some of the devices.
2102 */
2103 break;
2104 }
e538dfda
MN
2105 dev_info(hsotg->dev, "new device is %s\n",
2106 usb_speed_string(hsotg->gadget.speed));
5b7d70c6 2107
8b9bc460
LM
2108 /*
2109 * we should now know the maximum packet size for an
2110 * endpoint, so set the endpoints to a default value.
2111 */
5b7d70c6
BD
2112
2113 if (ep0_mps) {
2114 int i;
c6f5c050 2115 /* Initialize ep0 for both in and out directions */
1f91b4cc
FB
2116 dwc2_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 1);
2117 dwc2_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 0);
c6f5c050
MYK
2118 for (i = 1; i < hsotg->num_of_eps; i++) {
2119 if (hsotg->eps_in[i])
1f91b4cc 2120 dwc2_hsotg_set_ep_maxpacket(hsotg, i, ep_mps, 1);
c6f5c050 2121 if (hsotg->eps_out[i])
1f91b4cc 2122 dwc2_hsotg_set_ep_maxpacket(hsotg, i, ep_mps, 0);
c6f5c050 2123 }
5b7d70c6
BD
2124 }
2125
2126 /* ensure after enumeration our EP0 is active */
2127
1f91b4cc 2128 dwc2_hsotg_enqueue_setup(hsotg);
5b7d70c6
BD
2129
2130 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
95c8bc36
AS
2131 dwc2_readl(hsotg->regs + DIEPCTL0),
2132 dwc2_readl(hsotg->regs + DOEPCTL0));
5b7d70c6
BD
2133}
2134
2135/**
2136 * kill_all_requests - remove all requests from the endpoint's queue
2137 * @hsotg: The device state.
2138 * @ep: The endpoint the requests may be on.
2139 * @result: The result code to use.
5b7d70c6
BD
2140 *
2141 * Go through the requests on the given endpoint and mark them
2142 * completed with the given result code.
2143 */
941fcce4 2144static void kill_all_requests(struct dwc2_hsotg *hsotg,
1f91b4cc 2145 struct dwc2_hsotg_ep *ep,
6b448af4 2146 int result)
5b7d70c6 2147{
1f91b4cc 2148 struct dwc2_hsotg_req *req, *treq;
b203d0a2 2149 unsigned size;
5b7d70c6 2150
6b448af4 2151 ep->req = NULL;
5b7d70c6 2152
6b448af4 2153 list_for_each_entry_safe(req, treq, &ep->queue, queue)
1f91b4cc 2154 dwc2_hsotg_complete_request(hsotg, ep, req,
5b7d70c6 2155 result);
6b448af4 2156
b203d0a2
RB
2157 if (!hsotg->dedicated_fifos)
2158 return;
95c8bc36 2159 size = (dwc2_readl(hsotg->regs + DTXFSTS(ep->index)) & 0xffff) * 4;
b203d0a2 2160 if (size < ep->fifo_size)
1f91b4cc 2161 dwc2_hsotg_txfifo_flush(hsotg, ep->fifo_index);
5b7d70c6
BD
2162}
2163
5b7d70c6 2164/**
1f91b4cc 2165 * dwc2_hsotg_disconnect - disconnect service
5b7d70c6
BD
2166 * @hsotg: The device state.
2167 *
5e891342
LM
2168 * The device has been disconnected. Remove all current
2169 * transactions and signal the gadget driver that this
2170 * has happened.
8b9bc460 2171 */
1f91b4cc 2172void dwc2_hsotg_disconnect(struct dwc2_hsotg *hsotg)
5b7d70c6
BD
2173{
2174 unsigned ep;
2175
4ace06e8
MS
2176 if (!hsotg->connected)
2177 return;
2178
2179 hsotg->connected = 0;
9e14d0a5 2180 hsotg->test_mode = 0;
c6f5c050
MYK
2181
2182 for (ep = 0; ep < hsotg->num_of_eps; ep++) {
2183 if (hsotg->eps_in[ep])
2184 kill_all_requests(hsotg, hsotg->eps_in[ep],
2185 -ESHUTDOWN);
2186 if (hsotg->eps_out[ep])
2187 kill_all_requests(hsotg, hsotg->eps_out[ep],
2188 -ESHUTDOWN);
2189 }
5b7d70c6
BD
2190
2191 call_gadget(hsotg, disconnect);
065d3931 2192 hsotg->lx_state = DWC2_L3;
5b7d70c6
BD
2193}
2194
2195/**
1f91b4cc 2196 * dwc2_hsotg_irq_fifoempty - TX FIFO empty interrupt handler
5b7d70c6
BD
2197 * @hsotg: The device state:
2198 * @periodic: True if this is a periodic FIFO interrupt
2199 */
1f91b4cc 2200static void dwc2_hsotg_irq_fifoempty(struct dwc2_hsotg *hsotg, bool periodic)
5b7d70c6 2201{
1f91b4cc 2202 struct dwc2_hsotg_ep *ep;
5b7d70c6
BD
2203 int epno, ret;
2204
2205 /* look through for any more data to transmit */
b3f489b2 2206 for (epno = 0; epno < hsotg->num_of_eps; epno++) {
c6f5c050
MYK
2207 ep = index_to_ep(hsotg, epno, 1);
2208
2209 if (!ep)
2210 continue;
5b7d70c6
BD
2211
2212 if (!ep->dir_in)
2213 continue;
2214
2215 if ((periodic && !ep->periodic) ||
2216 (!periodic && ep->periodic))
2217 continue;
2218
1f91b4cc 2219 ret = dwc2_hsotg_trytx(hsotg, ep);
5b7d70c6
BD
2220 if (ret < 0)
2221 break;
2222 }
2223}
2224
5b7d70c6 2225/* IRQ flags which will trigger a retry around the IRQ loop */
47a1685f
DN
2226#define IRQ_RETRY_MASK (GINTSTS_NPTXFEMP | \
2227 GINTSTS_PTXFEMP | \
2228 GINTSTS_RXFLVL)
5b7d70c6 2229
308d734e 2230/**
1f91b4cc 2231 * dwc2_hsotg_corereset - issue softreset to the core
308d734e
LM
2232 * @hsotg: The device state
2233 *
2234 * Issue a soft reset to the core, and await the core finishing it.
8b9bc460 2235 */
1f91b4cc 2236static int dwc2_hsotg_corereset(struct dwc2_hsotg *hsotg)
308d734e
LM
2237{
2238 int timeout;
2239 u32 grstctl;
2240
2241 dev_dbg(hsotg->dev, "resetting core\n");
2242
2243 /* issue soft reset */
95c8bc36 2244 dwc2_writel(GRSTCTL_CSFTRST, hsotg->regs + GRSTCTL);
308d734e 2245
2868fea2 2246 timeout = 10000;
308d734e 2247 do {
95c8bc36 2248 grstctl = dwc2_readl(hsotg->regs + GRSTCTL);
47a1685f 2249 } while ((grstctl & GRSTCTL_CSFTRST) && timeout-- > 0);
308d734e 2250
47a1685f 2251 if (grstctl & GRSTCTL_CSFTRST) {
308d734e
LM
2252 dev_err(hsotg->dev, "Failed to get CSftRst asserted\n");
2253 return -EINVAL;
2254 }
2255
2868fea2 2256 timeout = 10000;
308d734e
LM
2257
2258 while (1) {
95c8bc36 2259 u32 grstctl = dwc2_readl(hsotg->regs + GRSTCTL);
308d734e
LM
2260
2261 if (timeout-- < 0) {
2262 dev_info(hsotg->dev,
2263 "%s: reset failed, GRSTCTL=%08x\n",
2264 __func__, grstctl);
2265 return -ETIMEDOUT;
2266 }
2267
47a1685f 2268 if (!(grstctl & GRSTCTL_AHBIDLE))
308d734e
LM
2269 continue;
2270
2271 break; /* reset done */
2272 }
2273
2274 dev_dbg(hsotg->dev, "reset successful\n");
2275 return 0;
2276}
2277
8b9bc460 2278/**
1f91b4cc 2279 * dwc2_hsotg_core_init - issue softreset to the core
8b9bc460
LM
2280 * @hsotg: The device state
2281 *
2282 * Issue a soft reset to the core, and await the core finishing it.
2283 */
1f91b4cc 2284void dwc2_hsotg_core_init_disconnected(struct dwc2_hsotg *hsotg,
643cc4de 2285 bool is_usb_reset)
308d734e 2286{
643cc4de
GH
2287 u32 val;
2288
2289 if (!is_usb_reset)
86de4895
GH
2290 if (dwc2_hsotg_corereset(hsotg))
2291 return;
308d734e
LM
2292
2293 /*
2294 * we must now enable ep0 ready for host detection and then
2295 * set configuration.
2296 */
2297
2298 /* set the PLL on, remove the HNP/SRP and set the PHY */
fa4a8d72 2299 val = (hsotg->phyif == GUSBCFG_PHYIF8) ? 9 : 5;
95c8bc36 2300 dwc2_writel(hsotg->phyif | GUSBCFG_TOUTCAL(7) |
f889f23d 2301 (val << GUSBCFG_USBTRDTIM_SHIFT), hsotg->regs + GUSBCFG);
308d734e 2302
1f91b4cc 2303 dwc2_hsotg_init_fifo(hsotg);
308d734e 2304
643cc4de
GH
2305 if (!is_usb_reset)
2306 __orr32(hsotg->regs + DCTL, DCTL_SFTDISCON);
308d734e 2307
95c8bc36 2308 dwc2_writel(DCFG_EPMISCNT(1) | DCFG_DEVSPD_HS, hsotg->regs + DCFG);
308d734e
LM
2309
2310 /* Clear any pending OTG interrupts */
95c8bc36 2311 dwc2_writel(0xffffffff, hsotg->regs + GOTGINT);
308d734e
LM
2312
2313 /* Clear any pending interrupts */
95c8bc36 2314 dwc2_writel(0xffffffff, hsotg->regs + GINTSTS);
308d734e 2315
95c8bc36 2316 dwc2_writel(GINTSTS_ERLYSUSP | GINTSTS_SESSREQINT |
47a1685f
DN
2317 GINTSTS_GOUTNAKEFF | GINTSTS_GINNAKEFF |
2318 GINTSTS_CONIDSTSCHNG | GINTSTS_USBRST |
4876886f
GH
2319 GINTSTS_RESETDET | GINTSTS_ENUMDONE |
2320 GINTSTS_OTGINT | GINTSTS_USBSUSP |
2321 GINTSTS_WKUPINT,
47a1685f 2322 hsotg->regs + GINTMSK);
308d734e
LM
2323
2324 if (using_dma(hsotg))
95c8bc36
AS
2325 dwc2_writel(GAHBCFG_GLBL_INTR_EN | GAHBCFG_DMA_EN |
2326 (GAHBCFG_HBSTLEN_INCR4 << GAHBCFG_HBSTLEN_SHIFT),
2327 hsotg->regs + GAHBCFG);
308d734e 2328 else
95c8bc36
AS
2329 dwc2_writel(((hsotg->dedicated_fifos) ?
2330 (GAHBCFG_NP_TXF_EMP_LVL |
2331 GAHBCFG_P_TXF_EMP_LVL) : 0) |
2332 GAHBCFG_GLBL_INTR_EN, hsotg->regs + GAHBCFG);
308d734e
LM
2333
2334 /*
8acc8296
RB
2335 * If INTknTXFEmpMsk is enabled, it's important to disable ep interrupts
2336 * when we have no data to transfer. Otherwise we get being flooded by
2337 * interrupts.
308d734e
LM
2338 */
2339
95c8bc36 2340 dwc2_writel(((hsotg->dedicated_fifos && !using_dma(hsotg)) ?
6ff2e832 2341 DIEPMSK_TXFIFOEMPTY | DIEPMSK_INTKNTXFEMPMSK : 0) |
47a1685f
DN
2342 DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK |
2343 DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK |
2344 DIEPMSK_INTKNEPMISMSK,
2345 hsotg->regs + DIEPMSK);
308d734e
LM
2346
2347 /*
2348 * don't need XferCompl, we get that from RXFIFO in slave mode. In
2349 * DMA mode we may need this.
2350 */
95c8bc36 2351 dwc2_writel((using_dma(hsotg) ? (DIEPMSK_XFERCOMPLMSK |
47a1685f
DN
2352 DIEPMSK_TIMEOUTMSK) : 0) |
2353 DOEPMSK_EPDISBLDMSK | DOEPMSK_AHBERRMSK |
2354 DOEPMSK_SETUPMSK,
2355 hsotg->regs + DOEPMSK);
308d734e 2356
95c8bc36 2357 dwc2_writel(0, hsotg->regs + DAINTMSK);
308d734e
LM
2358
2359 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
95c8bc36
AS
2360 dwc2_readl(hsotg->regs + DIEPCTL0),
2361 dwc2_readl(hsotg->regs + DOEPCTL0));
308d734e
LM
2362
2363 /* enable in and out endpoint interrupts */
1f91b4cc 2364 dwc2_hsotg_en_gsint(hsotg, GINTSTS_OEPINT | GINTSTS_IEPINT);
308d734e
LM
2365
2366 /*
2367 * Enable the RXFIFO when in slave mode, as this is how we collect
2368 * the data. In DMA mode, we get events from the FIFO but also
2369 * things we cannot process, so do not use it.
2370 */
2371 if (!using_dma(hsotg))
1f91b4cc 2372 dwc2_hsotg_en_gsint(hsotg, GINTSTS_RXFLVL);
308d734e
LM
2373
2374 /* Enable interrupts for EP0 in and out */
1f91b4cc
FB
2375 dwc2_hsotg_ctrl_epint(hsotg, 0, 0, 1);
2376 dwc2_hsotg_ctrl_epint(hsotg, 0, 1, 1);
308d734e 2377
643cc4de
GH
2378 if (!is_usb_reset) {
2379 __orr32(hsotg->regs + DCTL, DCTL_PWRONPRGDONE);
2380 udelay(10); /* see openiboot */
2381 __bic32(hsotg->regs + DCTL, DCTL_PWRONPRGDONE);
2382 }
308d734e 2383
95c8bc36 2384 dev_dbg(hsotg->dev, "DCTL=0x%08x\n", dwc2_readl(hsotg->regs + DCTL));
308d734e
LM
2385
2386 /*
94cb8fd6 2387 * DxEPCTL_USBActEp says RO in manual, but seems to be set by
308d734e
LM
2388 * writing to the EPCTL register..
2389 */
2390
2391 /* set to read 1 8byte packet */
95c8bc36 2392 dwc2_writel(DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) |
47a1685f 2393 DXEPTSIZ_XFERSIZE(8), hsotg->regs + DOEPTSIZ0);
308d734e 2394
95c8bc36 2395 dwc2_writel(dwc2_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) |
47a1685f
DN
2396 DXEPCTL_CNAK | DXEPCTL_EPENA |
2397 DXEPCTL_USBACTEP,
94cb8fd6 2398 hsotg->regs + DOEPCTL0);
308d734e
LM
2399
2400 /* enable, but don't activate EP0in */
95c8bc36 2401 dwc2_writel(dwc2_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) |
47a1685f 2402 DXEPCTL_USBACTEP, hsotg->regs + DIEPCTL0);
308d734e 2403
1f91b4cc 2404 dwc2_hsotg_enqueue_setup(hsotg);
308d734e
LM
2405
2406 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
95c8bc36
AS
2407 dwc2_readl(hsotg->regs + DIEPCTL0),
2408 dwc2_readl(hsotg->regs + DOEPCTL0));
308d734e
LM
2409
2410 /* clear global NAKs */
643cc4de
GH
2411 val = DCTL_CGOUTNAK | DCTL_CGNPINNAK;
2412 if (!is_usb_reset)
2413 val |= DCTL_SFTDISCON;
2414 __orr32(hsotg->regs + DCTL, val);
308d734e
LM
2415
2416 /* must be at-least 3ms to allow bus to see disconnect */
2417 mdelay(3);
2418
ac3c81f3 2419 hsotg->last_rst = jiffies;
065d3931 2420 hsotg->lx_state = DWC2_L0;
ad38dc5d
MS
2421}
2422
1f91b4cc 2423static void dwc2_hsotg_core_disconnect(struct dwc2_hsotg *hsotg)
ad38dc5d
MS
2424{
2425 /* set the soft-disconnect bit */
2426 __orr32(hsotg->regs + DCTL, DCTL_SFTDISCON);
2427}
ac3c81f3 2428
1f91b4cc 2429void dwc2_hsotg_core_connect(struct dwc2_hsotg *hsotg)
ad38dc5d 2430{
308d734e 2431 /* remove the soft-disconnect and let's go */
47a1685f 2432 __bic32(hsotg->regs + DCTL, DCTL_SFTDISCON);
308d734e
LM
2433}
2434
5b7d70c6 2435/**
1f91b4cc 2436 * dwc2_hsotg_irq - handle device interrupt
5b7d70c6
BD
2437 * @irq: The IRQ number triggered
2438 * @pw: The pw value when registered the handler.
2439 */
1f91b4cc 2440static irqreturn_t dwc2_hsotg_irq(int irq, void *pw)
5b7d70c6 2441{
941fcce4 2442 struct dwc2_hsotg *hsotg = pw;
5b7d70c6
BD
2443 int retry_count = 8;
2444 u32 gintsts;
2445 u32 gintmsk;
2446
5ad1d316 2447 spin_lock(&hsotg->lock);
5b7d70c6 2448irq_retry:
95c8bc36
AS
2449 gintsts = dwc2_readl(hsotg->regs + GINTSTS);
2450 gintmsk = dwc2_readl(hsotg->regs + GINTMSK);
5b7d70c6
BD
2451
2452 dev_dbg(hsotg->dev, "%s: %08x %08x (%08x) retry %d\n",
2453 __func__, gintsts, gintsts & gintmsk, gintmsk, retry_count);
2454
2455 gintsts &= gintmsk;
2456
47a1685f 2457 if (gintsts & GINTSTS_ENUMDONE) {
95c8bc36 2458 dwc2_writel(GINTSTS_ENUMDONE, hsotg->regs + GINTSTS);
a3395f0d 2459
1f91b4cc 2460 dwc2_hsotg_irq_enumdone(hsotg);
5b7d70c6
BD
2461 }
2462
47a1685f 2463 if (gintsts & (GINTSTS_OEPINT | GINTSTS_IEPINT)) {
95c8bc36
AS
2464 u32 daint = dwc2_readl(hsotg->regs + DAINT);
2465 u32 daintmsk = dwc2_readl(hsotg->regs + DAINTMSK);
7e804650 2466 u32 daint_out, daint_in;
5b7d70c6
BD
2467 int ep;
2468
7e804650 2469 daint &= daintmsk;
47a1685f
DN
2470 daint_out = daint >> DAINT_OUTEP_SHIFT;
2471 daint_in = daint & ~(daint_out << DAINT_OUTEP_SHIFT);
7e804650 2472
5b7d70c6
BD
2473 dev_dbg(hsotg->dev, "%s: daint=%08x\n", __func__, daint);
2474
cec87f1d
MYK
2475 for (ep = 0; ep < hsotg->num_of_eps && daint_out;
2476 ep++, daint_out >>= 1) {
5b7d70c6 2477 if (daint_out & 1)
1f91b4cc 2478 dwc2_hsotg_epint(hsotg, ep, 0);
5b7d70c6
BD
2479 }
2480
cec87f1d
MYK
2481 for (ep = 0; ep < hsotg->num_of_eps && daint_in;
2482 ep++, daint_in >>= 1) {
5b7d70c6 2483 if (daint_in & 1)
1f91b4cc 2484 dwc2_hsotg_epint(hsotg, ep, 1);
5b7d70c6 2485 }
5b7d70c6
BD
2486 }
2487
4876886f
GH
2488 if (gintsts & GINTSTS_RESETDET) {
2489 dev_dbg(hsotg->dev, "%s: USBRstDet\n", __func__);
2490
95c8bc36 2491 dwc2_writel(GINTSTS_RESETDET, hsotg->regs + GINTSTS);
4876886f
GH
2492
2493 /* This event must be used only if controller is suspended */
2494 if (hsotg->lx_state == DWC2_L2) {
2495 dwc2_exit_hibernation(hsotg, true);
2496 hsotg->lx_state = DWC2_L0;
2497 }
2498 }
2499
2500 if (gintsts & (GINTSTS_USBRST | GINTSTS_RESETDET)) {
12a1f4dc 2501
95c8bc36 2502 u32 usb_status = dwc2_readl(hsotg->regs + GOTGCTL);
12a1f4dc 2503
9599815d 2504 dev_dbg(hsotg->dev, "%s: USBRst\n", __func__);
5b7d70c6 2505 dev_dbg(hsotg->dev, "GNPTXSTS=%08x\n",
95c8bc36 2506 dwc2_readl(hsotg->regs + GNPTXSTS));
5b7d70c6 2507
95c8bc36 2508 dwc2_writel(GINTSTS_USBRST, hsotg->regs + GINTSTS);
a3395f0d 2509
6d713c15 2510 /* Report disconnection if it is not already done. */
1f91b4cc 2511 dwc2_hsotg_disconnect(hsotg);
6d713c15 2512
94cb8fd6 2513 if (usb_status & GOTGCTL_BSESVLD) {
12a1f4dc
LM
2514 if (time_after(jiffies, hsotg->last_rst +
2515 msecs_to_jiffies(200))) {
5b7d70c6 2516
c6f5c050 2517 kill_all_requests(hsotg, hsotg->eps_out[0],
6b448af4 2518 -ECONNRESET);
5b7d70c6 2519
1f91b4cc 2520 dwc2_hsotg_core_init_disconnected(hsotg, true);
12a1f4dc
LM
2521 }
2522 }
5b7d70c6
BD
2523 }
2524
2525 /* check both FIFOs */
2526
47a1685f 2527 if (gintsts & GINTSTS_NPTXFEMP) {
5b7d70c6
BD
2528 dev_dbg(hsotg->dev, "NPTxFEmp\n");
2529
8b9bc460
LM
2530 /*
2531 * Disable the interrupt to stop it happening again
5b7d70c6 2532 * unless one of these endpoint routines decides that
8b9bc460
LM
2533 * it needs re-enabling
2534 */
5b7d70c6 2535
1f91b4cc
FB
2536 dwc2_hsotg_disable_gsint(hsotg, GINTSTS_NPTXFEMP);
2537 dwc2_hsotg_irq_fifoempty(hsotg, false);
5b7d70c6
BD
2538 }
2539
47a1685f 2540 if (gintsts & GINTSTS_PTXFEMP) {
5b7d70c6
BD
2541 dev_dbg(hsotg->dev, "PTxFEmp\n");
2542
94cb8fd6 2543 /* See note in GINTSTS_NPTxFEmp */
5b7d70c6 2544
1f91b4cc
FB
2545 dwc2_hsotg_disable_gsint(hsotg, GINTSTS_PTXFEMP);
2546 dwc2_hsotg_irq_fifoempty(hsotg, true);
5b7d70c6
BD
2547 }
2548
47a1685f 2549 if (gintsts & GINTSTS_RXFLVL) {
8b9bc460
LM
2550 /*
2551 * note, since GINTSTS_RxFLvl doubles as FIFO-not-empty,
1f91b4cc 2552 * we need to retry dwc2_hsotg_handle_rx if this is still
8b9bc460
LM
2553 * set.
2554 */
5b7d70c6 2555
1f91b4cc 2556 dwc2_hsotg_handle_rx(hsotg);
5b7d70c6
BD
2557 }
2558
47a1685f 2559 if (gintsts & GINTSTS_ERLYSUSP) {
94cb8fd6 2560 dev_dbg(hsotg->dev, "GINTSTS_ErlySusp\n");
95c8bc36 2561 dwc2_writel(GINTSTS_ERLYSUSP, hsotg->regs + GINTSTS);
5b7d70c6
BD
2562 }
2563
8b9bc460
LM
2564 /*
2565 * these next two seem to crop-up occasionally causing the core
5b7d70c6 2566 * to shutdown the USB transfer, so try clearing them and logging
8b9bc460
LM
2567 * the occurrence.
2568 */
5b7d70c6 2569
47a1685f 2570 if (gintsts & GINTSTS_GOUTNAKEFF) {
5b7d70c6
BD
2571 dev_info(hsotg->dev, "GOUTNakEff triggered\n");
2572
95c8bc36 2573 dwc2_writel(DCTL_CGOUTNAK, hsotg->regs + DCTL);
a3395f0d 2574
1f91b4cc 2575 dwc2_hsotg_dump(hsotg);
5b7d70c6
BD
2576 }
2577
47a1685f 2578 if (gintsts & GINTSTS_GINNAKEFF) {
5b7d70c6
BD
2579 dev_info(hsotg->dev, "GINNakEff triggered\n");
2580
95c8bc36 2581 dwc2_writel(DCTL_CGNPINNAK, hsotg->regs + DCTL);
a3395f0d 2582
1f91b4cc 2583 dwc2_hsotg_dump(hsotg);
5b7d70c6
BD
2584 }
2585
8b9bc460
LM
2586 /*
2587 * if we've had fifo events, we should try and go around the
2588 * loop again to see if there's any point in returning yet.
2589 */
5b7d70c6
BD
2590
2591 if (gintsts & IRQ_RETRY_MASK && --retry_count > 0)
2592 goto irq_retry;
2593
5ad1d316
LM
2594 spin_unlock(&hsotg->lock);
2595
5b7d70c6
BD
2596 return IRQ_HANDLED;
2597}
2598
2599/**
1f91b4cc 2600 * dwc2_hsotg_ep_enable - enable the given endpoint
5b7d70c6
BD
2601 * @ep: The USB endpint to configure
2602 * @desc: The USB endpoint descriptor to configure with.
2603 *
2604 * This is called from the USB gadget code's usb_ep_enable().
8b9bc460 2605 */
1f91b4cc 2606static int dwc2_hsotg_ep_enable(struct usb_ep *ep,
5b7d70c6
BD
2607 const struct usb_endpoint_descriptor *desc)
2608{
1f91b4cc 2609 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 2610 struct dwc2_hsotg *hsotg = hs_ep->parent;
5b7d70c6 2611 unsigned long flags;
ca4c55ad 2612 unsigned int index = hs_ep->index;
5b7d70c6
BD
2613 u32 epctrl_reg;
2614 u32 epctrl;
2615 u32 mps;
ca4c55ad
MYK
2616 unsigned int dir_in;
2617 unsigned int i, val, size;
19c190f9 2618 int ret = 0;
5b7d70c6
BD
2619
2620 dev_dbg(hsotg->dev,
2621 "%s: ep %s: a 0x%02x, attr 0x%02x, mps 0x%04x, intr %d\n",
2622 __func__, ep->name, desc->bEndpointAddress, desc->bmAttributes,
2623 desc->wMaxPacketSize, desc->bInterval);
2624
2625 /* not to be called for EP0 */
2626 WARN_ON(index == 0);
2627
2628 dir_in = (desc->bEndpointAddress & USB_ENDPOINT_DIR_MASK) ? 1 : 0;
2629 if (dir_in != hs_ep->dir_in) {
2630 dev_err(hsotg->dev, "%s: direction mismatch!\n", __func__);
2631 return -EINVAL;
2632 }
2633
29cc8897 2634 mps = usb_endpoint_maxp(desc);
5b7d70c6 2635
1f91b4cc 2636 /* note, we handle this here instead of dwc2_hsotg_set_ep_maxpacket */
5b7d70c6 2637
94cb8fd6 2638 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
95c8bc36 2639 epctrl = dwc2_readl(hsotg->regs + epctrl_reg);
5b7d70c6
BD
2640
2641 dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x from 0x%08x\n",
2642 __func__, epctrl, epctrl_reg);
2643
22258f49 2644 spin_lock_irqsave(&hsotg->lock, flags);
5b7d70c6 2645
47a1685f
DN
2646 epctrl &= ~(DXEPCTL_EPTYPE_MASK | DXEPCTL_MPS_MASK);
2647 epctrl |= DXEPCTL_MPS(mps);
5b7d70c6 2648
8b9bc460
LM
2649 /*
2650 * mark the endpoint as active, otherwise the core may ignore
2651 * transactions entirely for this endpoint
2652 */
47a1685f 2653 epctrl |= DXEPCTL_USBACTEP;
5b7d70c6 2654
8b9bc460
LM
2655 /*
2656 * set the NAK status on the endpoint, otherwise we might try and
5b7d70c6
BD
2657 * do something with data that we've yet got a request to process
2658 * since the RXFIFO will take data for an endpoint even if the
2659 * size register hasn't been set.
2660 */
2661
47a1685f 2662 epctrl |= DXEPCTL_SNAK;
5b7d70c6
BD
2663
2664 /* update the endpoint state */
1f91b4cc 2665 dwc2_hsotg_set_ep_maxpacket(hsotg, hs_ep->index, mps, dir_in);
5b7d70c6
BD
2666
2667 /* default, set to non-periodic */
1479e841 2668 hs_ep->isochronous = 0;
5b7d70c6 2669 hs_ep->periodic = 0;
a18ed7b0 2670 hs_ep->halted = 0;
1479e841 2671 hs_ep->interval = desc->bInterval;
5b7d70c6 2672
4fca54aa
RB
2673 if (hs_ep->interval > 1 && hs_ep->mc > 1)
2674 dev_err(hsotg->dev, "MC > 1 when interval is not 1\n");
2675
5b7d70c6
BD
2676 switch (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK) {
2677 case USB_ENDPOINT_XFER_ISOC:
47a1685f
DN
2678 epctrl |= DXEPCTL_EPTYPE_ISO;
2679 epctrl |= DXEPCTL_SETEVENFR;
1479e841
RB
2680 hs_ep->isochronous = 1;
2681 if (dir_in)
2682 hs_ep->periodic = 1;
2683 break;
5b7d70c6
BD
2684
2685 case USB_ENDPOINT_XFER_BULK:
47a1685f 2686 epctrl |= DXEPCTL_EPTYPE_BULK;
5b7d70c6
BD
2687 break;
2688
2689 case USB_ENDPOINT_XFER_INT:
b203d0a2 2690 if (dir_in)
5b7d70c6 2691 hs_ep->periodic = 1;
5b7d70c6 2692
47a1685f 2693 epctrl |= DXEPCTL_EPTYPE_INTERRUPT;
5b7d70c6
BD
2694 break;
2695
2696 case USB_ENDPOINT_XFER_CONTROL:
47a1685f 2697 epctrl |= DXEPCTL_EPTYPE_CONTROL;
5b7d70c6
BD
2698 break;
2699 }
2700
4556e12c
MYK
2701 /* If fifo is already allocated for this ep */
2702 if (hs_ep->fifo_index) {
2703 size = hs_ep->ep.maxpacket * hs_ep->mc;
2704 /* If bigger fifo is required deallocate current one */
2705 if (size > hs_ep->fifo_size) {
2706 hsotg->fifo_map &= ~(1 << hs_ep->fifo_index);
2707 hs_ep->fifo_index = 0;
2708 hs_ep->fifo_size = 0;
2709 }
2710 }
2711
8b9bc460
LM
2712 /*
2713 * if the hardware has dedicated fifos, we must give each IN EP
10aebc77
BD
2714 * a unique tx-fifo even if it is non-periodic.
2715 */
4556e12c 2716 if (dir_in && hsotg->dedicated_fifos && !hs_ep->fifo_index) {
ca4c55ad
MYK
2717 u32 fifo_index = 0;
2718 u32 fifo_size = UINT_MAX;
b203d0a2 2719 size = hs_ep->ep.maxpacket*hs_ep->mc;
5f2196bd 2720 for (i = 1; i < hsotg->num_of_eps; ++i) {
b203d0a2
RB
2721 if (hsotg->fifo_map & (1<<i))
2722 continue;
95c8bc36 2723 val = dwc2_readl(hsotg->regs + DPTXFSIZN(i));
b203d0a2
RB
2724 val = (val >> FIFOSIZE_DEPTH_SHIFT)*4;
2725 if (val < size)
2726 continue;
ca4c55ad
MYK
2727 /* Search for smallest acceptable fifo */
2728 if (val < fifo_size) {
2729 fifo_size = val;
2730 fifo_index = i;
2731 }
b203d0a2 2732 }
ca4c55ad 2733 if (!fifo_index) {
5f2196bd
MYK
2734 dev_err(hsotg->dev,
2735 "%s: No suitable fifo found\n", __func__);
b585a48b
SM
2736 ret = -ENOMEM;
2737 goto error;
2738 }
ca4c55ad
MYK
2739 hsotg->fifo_map |= 1 << fifo_index;
2740 epctrl |= DXEPCTL_TXFNUM(fifo_index);
2741 hs_ep->fifo_index = fifo_index;
2742 hs_ep->fifo_size = fifo_size;
b203d0a2 2743 }
10aebc77 2744
5b7d70c6
BD
2745 /* for non control endpoints, set PID to D0 */
2746 if (index)
47a1685f 2747 epctrl |= DXEPCTL_SETD0PID;
5b7d70c6
BD
2748
2749 dev_dbg(hsotg->dev, "%s: write DxEPCTL=0x%08x\n",
2750 __func__, epctrl);
2751
95c8bc36 2752 dwc2_writel(epctrl, hsotg->regs + epctrl_reg);
5b7d70c6 2753 dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x\n",
95c8bc36 2754 __func__, dwc2_readl(hsotg->regs + epctrl_reg));
5b7d70c6
BD
2755
2756 /* enable the endpoint interrupt */
1f91b4cc 2757 dwc2_hsotg_ctrl_epint(hsotg, index, dir_in, 1);
5b7d70c6 2758
b585a48b 2759error:
22258f49 2760 spin_unlock_irqrestore(&hsotg->lock, flags);
19c190f9 2761 return ret;
5b7d70c6
BD
2762}
2763
8b9bc460 2764/**
1f91b4cc 2765 * dwc2_hsotg_ep_disable - disable given endpoint
8b9bc460
LM
2766 * @ep: The endpoint to disable.
2767 */
1f91b4cc 2768static int dwc2_hsotg_ep_disable(struct usb_ep *ep)
5b7d70c6 2769{
1f91b4cc 2770 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 2771 struct dwc2_hsotg *hsotg = hs_ep->parent;
5b7d70c6
BD
2772 int dir_in = hs_ep->dir_in;
2773 int index = hs_ep->index;
2774 unsigned long flags;
2775 u32 epctrl_reg;
2776 u32 ctrl;
2777
1e011293 2778 dev_dbg(hsotg->dev, "%s(ep %p)\n", __func__, ep);
5b7d70c6 2779
c6f5c050 2780 if (ep == &hsotg->eps_out[0]->ep) {
5b7d70c6
BD
2781 dev_err(hsotg->dev, "%s: called for ep0\n", __func__);
2782 return -EINVAL;
2783 }
2784
94cb8fd6 2785 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
5b7d70c6 2786
5ad1d316 2787 spin_lock_irqsave(&hsotg->lock, flags);
5b7d70c6 2788
b203d0a2
RB
2789 hsotg->fifo_map &= ~(1<<hs_ep->fifo_index);
2790 hs_ep->fifo_index = 0;
2791 hs_ep->fifo_size = 0;
5b7d70c6 2792
95c8bc36 2793 ctrl = dwc2_readl(hsotg->regs + epctrl_reg);
47a1685f
DN
2794 ctrl &= ~DXEPCTL_EPENA;
2795 ctrl &= ~DXEPCTL_USBACTEP;
2796 ctrl |= DXEPCTL_SNAK;
5b7d70c6
BD
2797
2798 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl);
95c8bc36 2799 dwc2_writel(ctrl, hsotg->regs + epctrl_reg);
5b7d70c6
BD
2800
2801 /* disable endpoint interrupts */
1f91b4cc 2802 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 0);
5b7d70c6 2803
1141ea01
MYK
2804 /* terminate all requests with shutdown */
2805 kill_all_requests(hsotg, hs_ep, -ESHUTDOWN);
2806
22258f49 2807 spin_unlock_irqrestore(&hsotg->lock, flags);
5b7d70c6
BD
2808 return 0;
2809}
2810
2811/**
2812 * on_list - check request is on the given endpoint
2813 * @ep: The endpoint to check.
2814 * @test: The request to test if it is on the endpoint.
8b9bc460 2815 */
1f91b4cc 2816static bool on_list(struct dwc2_hsotg_ep *ep, struct dwc2_hsotg_req *test)
5b7d70c6 2817{
1f91b4cc 2818 struct dwc2_hsotg_req *req, *treq;
5b7d70c6
BD
2819
2820 list_for_each_entry_safe(req, treq, &ep->queue, queue) {
2821 if (req == test)
2822 return true;
2823 }
2824
2825 return false;
2826}
2827
8b9bc460 2828/**
1f91b4cc 2829 * dwc2_hsotg_ep_dequeue - dequeue given endpoint
8b9bc460
LM
2830 * @ep: The endpoint to dequeue.
2831 * @req: The request to be removed from a queue.
2832 */
1f91b4cc 2833static int dwc2_hsotg_ep_dequeue(struct usb_ep *ep, struct usb_request *req)
5b7d70c6 2834{
1f91b4cc
FB
2835 struct dwc2_hsotg_req *hs_req = our_req(req);
2836 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 2837 struct dwc2_hsotg *hs = hs_ep->parent;
5b7d70c6
BD
2838 unsigned long flags;
2839
1e011293 2840 dev_dbg(hs->dev, "ep_dequeue(%p,%p)\n", ep, req);
5b7d70c6 2841
22258f49 2842 spin_lock_irqsave(&hs->lock, flags);
5b7d70c6
BD
2843
2844 if (!on_list(hs_ep, hs_req)) {
22258f49 2845 spin_unlock_irqrestore(&hs->lock, flags);
5b7d70c6
BD
2846 return -EINVAL;
2847 }
2848
1f91b4cc 2849 dwc2_hsotg_complete_request(hs, hs_ep, hs_req, -ECONNRESET);
22258f49 2850 spin_unlock_irqrestore(&hs->lock, flags);
5b7d70c6
BD
2851
2852 return 0;
2853}
2854
8b9bc460 2855/**
1f91b4cc 2856 * dwc2_hsotg_ep_sethalt - set halt on a given endpoint
8b9bc460
LM
2857 * @ep: The endpoint to set halt.
2858 * @value: Set or unset the halt.
2859 */
1f91b4cc 2860static int dwc2_hsotg_ep_sethalt(struct usb_ep *ep, int value)
5b7d70c6 2861{
1f91b4cc 2862 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 2863 struct dwc2_hsotg *hs = hs_ep->parent;
5b7d70c6 2864 int index = hs_ep->index;
5b7d70c6
BD
2865 u32 epreg;
2866 u32 epctl;
9c39ddc6 2867 u32 xfertype;
5b7d70c6
BD
2868
2869 dev_info(hs->dev, "%s(ep %p %s, %d)\n", __func__, ep, ep->name, value);
2870
c9f721b2
RB
2871 if (index == 0) {
2872 if (value)
1f91b4cc 2873 dwc2_hsotg_stall_ep0(hs);
c9f721b2
RB
2874 else
2875 dev_warn(hs->dev,
2876 "%s: can't clear halt on ep0\n", __func__);
2877 return 0;
2878 }
2879
c6f5c050
MYK
2880 if (hs_ep->dir_in) {
2881 epreg = DIEPCTL(index);
95c8bc36 2882 epctl = dwc2_readl(hs->regs + epreg);
c6f5c050
MYK
2883
2884 if (value) {
5a350d53 2885 epctl |= DXEPCTL_STALL | DXEPCTL_SNAK;
c6f5c050
MYK
2886 if (epctl & DXEPCTL_EPENA)
2887 epctl |= DXEPCTL_EPDIS;
2888 } else {
2889 epctl &= ~DXEPCTL_STALL;
2890 xfertype = epctl & DXEPCTL_EPTYPE_MASK;
2891 if (xfertype == DXEPCTL_EPTYPE_BULK ||
2892 xfertype == DXEPCTL_EPTYPE_INTERRUPT)
2893 epctl |= DXEPCTL_SETD0PID;
2894 }
95c8bc36 2895 dwc2_writel(epctl, hs->regs + epreg);
9c39ddc6 2896 } else {
5b7d70c6 2897
c6f5c050 2898 epreg = DOEPCTL(index);
95c8bc36 2899 epctl = dwc2_readl(hs->regs + epreg);
5b7d70c6 2900
c6f5c050
MYK
2901 if (value)
2902 epctl |= DXEPCTL_STALL;
2903 else {
2904 epctl &= ~DXEPCTL_STALL;
2905 xfertype = epctl & DXEPCTL_EPTYPE_MASK;
2906 if (xfertype == DXEPCTL_EPTYPE_BULK ||
2907 xfertype == DXEPCTL_EPTYPE_INTERRUPT)
2908 epctl |= DXEPCTL_SETD0PID;
2909 }
95c8bc36 2910 dwc2_writel(epctl, hs->regs + epreg);
9c39ddc6 2911 }
5b7d70c6 2912
a18ed7b0
RB
2913 hs_ep->halted = value;
2914
5b7d70c6
BD
2915 return 0;
2916}
2917
5ad1d316 2918/**
1f91b4cc 2919 * dwc2_hsotg_ep_sethalt_lock - set halt on a given endpoint with lock held
5ad1d316
LM
2920 * @ep: The endpoint to set halt.
2921 * @value: Set or unset the halt.
2922 */
1f91b4cc 2923static int dwc2_hsotg_ep_sethalt_lock(struct usb_ep *ep, int value)
5ad1d316 2924{
1f91b4cc 2925 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 2926 struct dwc2_hsotg *hs = hs_ep->parent;
5ad1d316
LM
2927 unsigned long flags = 0;
2928 int ret = 0;
2929
2930 spin_lock_irqsave(&hs->lock, flags);
1f91b4cc 2931 ret = dwc2_hsotg_ep_sethalt(ep, value);
5ad1d316
LM
2932 spin_unlock_irqrestore(&hs->lock, flags);
2933
2934 return ret;
2935}
2936
1f91b4cc
FB
2937static struct usb_ep_ops dwc2_hsotg_ep_ops = {
2938 .enable = dwc2_hsotg_ep_enable,
2939 .disable = dwc2_hsotg_ep_disable,
2940 .alloc_request = dwc2_hsotg_ep_alloc_request,
2941 .free_request = dwc2_hsotg_ep_free_request,
2942 .queue = dwc2_hsotg_ep_queue_lock,
2943 .dequeue = dwc2_hsotg_ep_dequeue,
2944 .set_halt = dwc2_hsotg_ep_sethalt_lock,
25985edc 2945 /* note, don't believe we have any call for the fifo routines */
5b7d70c6
BD
2946};
2947
41188786 2948/**
1f91b4cc 2949 * dwc2_hsotg_phy_enable - enable platform phy dev
8b9bc460 2950 * @hsotg: The driver state
41188786
LM
2951 *
2952 * A wrapper for platform code responsible for controlling
2953 * low-level USB code
2954 */
1f91b4cc 2955static void dwc2_hsotg_phy_enable(struct dwc2_hsotg *hsotg)
41188786
LM
2956{
2957 struct platform_device *pdev = to_platform_device(hsotg->dev);
2958
2959 dev_dbg(hsotg->dev, "pdev 0x%p\n", pdev);
b2e587db 2960
ca2c5ba8 2961 if (hsotg->uphy)
74084844 2962 usb_phy_init(hsotg->uphy);
ca2c5ba8 2963 else if (hsotg->plat && hsotg->plat->phy_init)
41188786 2964 hsotg->plat->phy_init(pdev, hsotg->plat->phy_type);
ca2c5ba8
KD
2965 else {
2966 phy_init(hsotg->phy);
2967 phy_power_on(hsotg->phy);
2968 }
41188786
LM
2969}
2970
2971/**
1f91b4cc 2972 * dwc2_hsotg_phy_disable - disable platform phy dev
8b9bc460 2973 * @hsotg: The driver state
41188786
LM
2974 *
2975 * A wrapper for platform code responsible for controlling
2976 * low-level USB code
2977 */
1f91b4cc 2978static void dwc2_hsotg_phy_disable(struct dwc2_hsotg *hsotg)
41188786
LM
2979{
2980 struct platform_device *pdev = to_platform_device(hsotg->dev);
2981
ca2c5ba8 2982 if (hsotg->uphy)
74084844 2983 usb_phy_shutdown(hsotg->uphy);
ca2c5ba8 2984 else if (hsotg->plat && hsotg->plat->phy_exit)
41188786 2985 hsotg->plat->phy_exit(pdev, hsotg->plat->phy_type);
ca2c5ba8
KD
2986 else {
2987 phy_power_off(hsotg->phy);
2988 phy_exit(hsotg->phy);
2989 }
41188786
LM
2990}
2991
8b9bc460 2992/**
1f91b4cc 2993 * dwc2_hsotg_init - initalize the usb core
8b9bc460
LM
2994 * @hsotg: The driver state
2995 */
1f91b4cc 2996static void dwc2_hsotg_init(struct dwc2_hsotg *hsotg)
b3f489b2 2997{
fa4a8d72 2998 u32 trdtim;
b3f489b2
LM
2999 /* unmask subset of endpoint interrupts */
3000
95c8bc36
AS
3001 dwc2_writel(DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK |
3002 DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK,
3003 hsotg->regs + DIEPMSK);
b3f489b2 3004
95c8bc36
AS
3005 dwc2_writel(DOEPMSK_SETUPMSK | DOEPMSK_AHBERRMSK |
3006 DOEPMSK_EPDISBLDMSK | DOEPMSK_XFERCOMPLMSK,
3007 hsotg->regs + DOEPMSK);
b3f489b2 3008
95c8bc36 3009 dwc2_writel(0, hsotg->regs + DAINTMSK);
b3f489b2
LM
3010
3011 /* Be in disconnected state until gadget is registered */
47a1685f 3012 __orr32(hsotg->regs + DCTL, DCTL_SFTDISCON);
b3f489b2 3013
b3f489b2
LM
3014 /* setup fifos */
3015
3016 dev_dbg(hsotg->dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n",
95c8bc36
AS
3017 dwc2_readl(hsotg->regs + GRXFSIZ),
3018 dwc2_readl(hsotg->regs + GNPTXFSIZ));
b3f489b2 3019
1f91b4cc 3020 dwc2_hsotg_init_fifo(hsotg);
b3f489b2
LM
3021
3022 /* set the PLL on, remove the HNP/SRP and set the PHY */
fa4a8d72 3023 trdtim = (hsotg->phyif == GUSBCFG_PHYIF8) ? 9 : 5;
95c8bc36 3024 dwc2_writel(hsotg->phyif | GUSBCFG_TOUTCAL(7) |
f889f23d 3025 (trdtim << GUSBCFG_USBTRDTIM_SHIFT),
fa4a8d72 3026 hsotg->regs + GUSBCFG);
b3f489b2 3027
f5090044
GH
3028 if (using_dma(hsotg))
3029 __orr32(hsotg->regs + GAHBCFG, GAHBCFG_DMA_EN);
b3f489b2
LM
3030}
3031
8b9bc460 3032/**
1f91b4cc 3033 * dwc2_hsotg_udc_start - prepare the udc for work
8b9bc460
LM
3034 * @gadget: The usb gadget state
3035 * @driver: The usb gadget driver
3036 *
3037 * Perform initialization to prepare udc device and driver
3038 * to work.
3039 */
1f91b4cc 3040static int dwc2_hsotg_udc_start(struct usb_gadget *gadget,
f65f0f10 3041 struct usb_gadget_driver *driver)
5b7d70c6 3042{
941fcce4 3043 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
5b9451f8 3044 unsigned long flags;
5b7d70c6
BD
3045 int ret;
3046
3047 if (!hsotg) {
a023da33 3048 pr_err("%s: called with no device\n", __func__);
5b7d70c6
BD
3049 return -ENODEV;
3050 }
3051
3052 if (!driver) {
3053 dev_err(hsotg->dev, "%s: no driver\n", __func__);
3054 return -EINVAL;
3055 }
3056
7177aed4 3057 if (driver->max_speed < USB_SPEED_FULL)
5b7d70c6 3058 dev_err(hsotg->dev, "%s: bad speed\n", __func__);
5b7d70c6 3059
f65f0f10 3060 if (!driver->setup) {
5b7d70c6
BD
3061 dev_err(hsotg->dev, "%s: missing entry points\n", __func__);
3062 return -EINVAL;
3063 }
3064
7ad8096e 3065 mutex_lock(&hsotg->init_mutex);
5b7d70c6
BD
3066 WARN_ON(hsotg->driver);
3067
3068 driver->driver.bus = NULL;
3069 hsotg->driver = driver;
7d7b2292 3070 hsotg->gadget.dev.of_node = hsotg->dev->of_node;
5b7d70c6
BD
3071 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
3072
d00b4142
RB
3073 clk_enable(hsotg->clk);
3074
f65f0f10
LM
3075 ret = regulator_bulk_enable(ARRAY_SIZE(hsotg->supplies),
3076 hsotg->supplies);
5b7d70c6 3077 if (ret) {
f65f0f10 3078 dev_err(hsotg->dev, "failed to enable supplies: %d\n", ret);
5b7d70c6
BD
3079 goto err;
3080 }
3081
1f91b4cc 3082 dwc2_hsotg_phy_enable(hsotg);
f6c01592
GH
3083 if (!IS_ERR_OR_NULL(hsotg->uphy))
3084 otg_set_peripheral(hsotg->uphy->otg, &hsotg->gadget);
c816c47f 3085
5b9451f8 3086 spin_lock_irqsave(&hsotg->lock, flags);
1f91b4cc
FB
3087 dwc2_hsotg_init(hsotg);
3088 dwc2_hsotg_core_init_disconnected(hsotg, false);
dc6e69e6 3089 hsotg->enabled = 0;
5b9451f8
MS
3090 spin_unlock_irqrestore(&hsotg->lock, flags);
3091
5b7d70c6 3092 dev_info(hsotg->dev, "bound driver %s\n", driver->driver.name);
5b9451f8 3093
7ad8096e
MS
3094 mutex_unlock(&hsotg->init_mutex);
3095
5b7d70c6
BD
3096 return 0;
3097
3098err:
7ad8096e 3099 mutex_unlock(&hsotg->init_mutex);
5b7d70c6 3100 hsotg->driver = NULL;
5b7d70c6
BD
3101 return ret;
3102}
3103
8b9bc460 3104/**
1f91b4cc 3105 * dwc2_hsotg_udc_stop - stop the udc
8b9bc460
LM
3106 * @gadget: The usb gadget state
3107 * @driver: The usb gadget driver
3108 *
3109 * Stop udc hw block and stay tunned for future transmissions
3110 */
1f91b4cc 3111static int dwc2_hsotg_udc_stop(struct usb_gadget *gadget)
5b7d70c6 3112{
941fcce4 3113 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
2b19a52c 3114 unsigned long flags = 0;
5b7d70c6
BD
3115 int ep;
3116
3117 if (!hsotg)
3118 return -ENODEV;
3119
7ad8096e
MS
3120 mutex_lock(&hsotg->init_mutex);
3121
5b7d70c6 3122 /* all endpoints should be shutdown */
c6f5c050
MYK
3123 for (ep = 1; ep < hsotg->num_of_eps; ep++) {
3124 if (hsotg->eps_in[ep])
1f91b4cc 3125 dwc2_hsotg_ep_disable(&hsotg->eps_in[ep]->ep);
c6f5c050 3126 if (hsotg->eps_out[ep])
1f91b4cc 3127 dwc2_hsotg_ep_disable(&hsotg->eps_out[ep]->ep);
c6f5c050 3128 }
5b7d70c6 3129
2b19a52c
LM
3130 spin_lock_irqsave(&hsotg->lock, flags);
3131
32805c35 3132 hsotg->driver = NULL;
5b7d70c6 3133 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
dc6e69e6 3134 hsotg->enabled = 0;
5b7d70c6 3135
2b19a52c
LM
3136 spin_unlock_irqrestore(&hsotg->lock, flags);
3137
f6c01592
GH
3138 if (!IS_ERR_OR_NULL(hsotg->uphy))
3139 otg_set_peripheral(hsotg->uphy->otg, NULL);
1f91b4cc 3140 dwc2_hsotg_phy_disable(hsotg);
c816c47f 3141
c8c10253 3142 regulator_bulk_disable(ARRAY_SIZE(hsotg->supplies), hsotg->supplies);
5b7d70c6 3143
d00b4142
RB
3144 clk_disable(hsotg->clk);
3145
7ad8096e
MS
3146 mutex_unlock(&hsotg->init_mutex);
3147
5b7d70c6
BD
3148 return 0;
3149}
5b7d70c6 3150
8b9bc460 3151/**
1f91b4cc 3152 * dwc2_hsotg_gadget_getframe - read the frame number
8b9bc460
LM
3153 * @gadget: The usb gadget state
3154 *
3155 * Read the {micro} frame number
3156 */
1f91b4cc 3157static int dwc2_hsotg_gadget_getframe(struct usb_gadget *gadget)
5b7d70c6 3158{
1f91b4cc 3159 return dwc2_hsotg_read_frameno(to_hsotg(gadget));
5b7d70c6
BD
3160}
3161
a188b689 3162/**
1f91b4cc 3163 * dwc2_hsotg_pullup - connect/disconnect the USB PHY
a188b689
LM
3164 * @gadget: The usb gadget state
3165 * @is_on: Current state of the USB PHY
3166 *
3167 * Connect/Disconnect the USB PHY pullup
3168 */
1f91b4cc 3169static int dwc2_hsotg_pullup(struct usb_gadget *gadget, int is_on)
a188b689 3170{
941fcce4 3171 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
a188b689
LM
3172 unsigned long flags = 0;
3173
77ba9119
GH
3174 dev_dbg(hsotg->dev, "%s: is_on: %d op_state: %d\n", __func__, is_on,
3175 hsotg->op_state);
3176
3177 /* Don't modify pullup state while in host mode */
3178 if (hsotg->op_state != OTG_STATE_B_PERIPHERAL) {
3179 hsotg->enabled = is_on;
3180 return 0;
3181 }
a188b689 3182
7ad8096e 3183 mutex_lock(&hsotg->init_mutex);
a188b689
LM
3184 spin_lock_irqsave(&hsotg->lock, flags);
3185 if (is_on) {
d00b4142 3186 clk_enable(hsotg->clk);
dc6e69e6 3187 hsotg->enabled = 1;
1f91b4cc
FB
3188 dwc2_hsotg_core_init_disconnected(hsotg, false);
3189 dwc2_hsotg_core_connect(hsotg);
a188b689 3190 } else {
1f91b4cc
FB
3191 dwc2_hsotg_core_disconnect(hsotg);
3192 dwc2_hsotg_disconnect(hsotg);
dc6e69e6 3193 hsotg->enabled = 0;
d00b4142 3194 clk_disable(hsotg->clk);
a188b689
LM
3195 }
3196
3197 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
3198 spin_unlock_irqrestore(&hsotg->lock, flags);
7ad8096e 3199 mutex_unlock(&hsotg->init_mutex);
a188b689
LM
3200
3201 return 0;
3202}
3203
1f91b4cc 3204static int dwc2_hsotg_vbus_session(struct usb_gadget *gadget, int is_active)
83d98223
GH
3205{
3206 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
3207 unsigned long flags;
3208
3209 dev_dbg(hsotg->dev, "%s: is_active: %d\n", __func__, is_active);
3210 spin_lock_irqsave(&hsotg->lock, flags);
3211
3212 if (is_active) {
cd0e641c 3213 hsotg->op_state = OTG_STATE_B_PERIPHERAL;
18b2b37c
GH
3214 /*
3215 * If controller is hibernated, it must exit from hibernation
3216 * before being initialized
3217 */
065d3931 3218 if (hsotg->lx_state == DWC2_L2)
18b2b37c 3219 dwc2_exit_hibernation(hsotg, false);
065d3931 3220
83d98223
GH
3221 /* Kill any ep0 requests as controller will be reinitialized */
3222 kill_all_requests(hsotg, hsotg->eps_out[0], -ECONNRESET);
1f91b4cc 3223 dwc2_hsotg_core_init_disconnected(hsotg, false);
83d98223 3224 if (hsotg->enabled)
1f91b4cc 3225 dwc2_hsotg_core_connect(hsotg);
83d98223 3226 } else {
1f91b4cc
FB
3227 dwc2_hsotg_core_disconnect(hsotg);
3228 dwc2_hsotg_disconnect(hsotg);
83d98223
GH
3229 }
3230
3231 spin_unlock_irqrestore(&hsotg->lock, flags);
3232 return 0;
3233}
3234
596d696a 3235/**
1f91b4cc 3236 * dwc2_hsotg_vbus_draw - report bMaxPower field
596d696a
GH
3237 * @gadget: The usb gadget state
3238 * @mA: Amount of current
3239 *
3240 * Report how much power the device may consume to the phy.
3241 */
1f91b4cc 3242static int dwc2_hsotg_vbus_draw(struct usb_gadget *gadget, unsigned mA)
596d696a
GH
3243{
3244 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
3245
3246 if (IS_ERR_OR_NULL(hsotg->uphy))
3247 return -ENOTSUPP;
3248 return usb_phy_set_power(hsotg->uphy, mA);
3249}
3250
1f91b4cc
FB
3251static const struct usb_gadget_ops dwc2_hsotg_gadget_ops = {
3252 .get_frame = dwc2_hsotg_gadget_getframe,
3253 .udc_start = dwc2_hsotg_udc_start,
3254 .udc_stop = dwc2_hsotg_udc_stop,
3255 .pullup = dwc2_hsotg_pullup,
3256 .vbus_session = dwc2_hsotg_vbus_session,
3257 .vbus_draw = dwc2_hsotg_vbus_draw,
5b7d70c6
BD
3258};
3259
3260/**
1f91b4cc 3261 * dwc2_hsotg_initep - initialise a single endpoint
5b7d70c6
BD
3262 * @hsotg: The device state.
3263 * @hs_ep: The endpoint to be initialised.
3264 * @epnum: The endpoint number
3265 *
3266 * Initialise the given endpoint (as part of the probe and device state
3267 * creation) to give to the gadget driver. Setup the endpoint name, any
3268 * direction information and other state that may be required.
3269 */
1f91b4cc
FB
3270static void dwc2_hsotg_initep(struct dwc2_hsotg *hsotg,
3271 struct dwc2_hsotg_ep *hs_ep,
c6f5c050
MYK
3272 int epnum,
3273 bool dir_in)
5b7d70c6 3274{
5b7d70c6
BD
3275 char *dir;
3276
3277 if (epnum == 0)
3278 dir = "";
c6f5c050 3279 else if (dir_in)
5b7d70c6 3280 dir = "in";
c6f5c050
MYK
3281 else
3282 dir = "out";
5b7d70c6 3283
c6f5c050 3284 hs_ep->dir_in = dir_in;
5b7d70c6
BD
3285 hs_ep->index = epnum;
3286
3287 snprintf(hs_ep->name, sizeof(hs_ep->name), "ep%d%s", epnum, dir);
3288
3289 INIT_LIST_HEAD(&hs_ep->queue);
3290 INIT_LIST_HEAD(&hs_ep->ep.ep_list);
3291
5b7d70c6
BD
3292 /* add to the list of endpoints known by the gadget driver */
3293 if (epnum)
3294 list_add_tail(&hs_ep->ep.ep_list, &hsotg->gadget.ep_list);
3295
3296 hs_ep->parent = hsotg;
3297 hs_ep->ep.name = hs_ep->name;
e117e742 3298 usb_ep_set_maxpacket_limit(&hs_ep->ep, epnum ? 1024 : EP0_MPS_LIMIT);
1f91b4cc 3299 hs_ep->ep.ops = &dwc2_hsotg_ep_ops;
5b7d70c6 3300
2954522f
RB
3301 if (epnum == 0) {
3302 hs_ep->ep.caps.type_control = true;
3303 } else {
3304 hs_ep->ep.caps.type_iso = true;
3305 hs_ep->ep.caps.type_bulk = true;
3306 hs_ep->ep.caps.type_int = true;
3307 }
3308
3309 if (dir_in)
3310 hs_ep->ep.caps.dir_in = true;
3311 else
3312 hs_ep->ep.caps.dir_out = true;
3313
8b9bc460
LM
3314 /*
3315 * if we're using dma, we need to set the next-endpoint pointer
5b7d70c6
BD
3316 * to be something valid.
3317 */
3318
3319 if (using_dma(hsotg)) {
47a1685f 3320 u32 next = DXEPCTL_NEXTEP((epnum + 1) % 15);
c6f5c050 3321 if (dir_in)
95c8bc36 3322 dwc2_writel(next, hsotg->regs + DIEPCTL(epnum));
c6f5c050 3323 else
95c8bc36 3324 dwc2_writel(next, hsotg->regs + DOEPCTL(epnum));
5b7d70c6
BD
3325 }
3326}
3327
b3f489b2 3328/**
1f91b4cc 3329 * dwc2_hsotg_hw_cfg - read HW configuration registers
b3f489b2
LM
3330 * @param: The device state
3331 *
3332 * Read the USB core HW configuration registers
3333 */
1f91b4cc 3334static int dwc2_hsotg_hw_cfg(struct dwc2_hsotg *hsotg)
5b7d70c6 3335{
c6f5c050
MYK
3336 u32 cfg;
3337 u32 ep_type;
3338 u32 i;
3339
b3f489b2 3340 /* check hardware configuration */
5b7d70c6 3341
95c8bc36 3342 cfg = dwc2_readl(hsotg->regs + GHWCFG2);
f889f23d 3343 hsotg->num_of_eps = (cfg >> GHWCFG2_NUM_DEV_EP_SHIFT) & 0xF;
c6f5c050
MYK
3344 /* Add ep0 */
3345 hsotg->num_of_eps++;
10aebc77 3346
1f91b4cc 3347 hsotg->eps_in[0] = devm_kzalloc(hsotg->dev, sizeof(struct dwc2_hsotg_ep),
c6f5c050
MYK
3348 GFP_KERNEL);
3349 if (!hsotg->eps_in[0])
3350 return -ENOMEM;
1f91b4cc 3351 /* Same dwc2_hsotg_ep is used in both directions for ep0 */
c6f5c050
MYK
3352 hsotg->eps_out[0] = hsotg->eps_in[0];
3353
95c8bc36 3354 cfg = dwc2_readl(hsotg->regs + GHWCFG1);
251a17f5 3355 for (i = 1, cfg >>= 2; i < hsotg->num_of_eps; i++, cfg >>= 2) {
c6f5c050
MYK
3356 ep_type = cfg & 3;
3357 /* Direction in or both */
3358 if (!(ep_type & 2)) {
3359 hsotg->eps_in[i] = devm_kzalloc(hsotg->dev,
1f91b4cc 3360 sizeof(struct dwc2_hsotg_ep), GFP_KERNEL);
c6f5c050
MYK
3361 if (!hsotg->eps_in[i])
3362 return -ENOMEM;
3363 }
3364 /* Direction out or both */
3365 if (!(ep_type & 1)) {
3366 hsotg->eps_out[i] = devm_kzalloc(hsotg->dev,
1f91b4cc 3367 sizeof(struct dwc2_hsotg_ep), GFP_KERNEL);
c6f5c050
MYK
3368 if (!hsotg->eps_out[i])
3369 return -ENOMEM;
3370 }
3371 }
3372
95c8bc36 3373 cfg = dwc2_readl(hsotg->regs + GHWCFG3);
f889f23d 3374 hsotg->fifo_mem = (cfg >> GHWCFG3_DFIFO_DEPTH_SHIFT);
10aebc77 3375
95c8bc36 3376 cfg = dwc2_readl(hsotg->regs + GHWCFG4);
f889f23d 3377 hsotg->dedicated_fifos = (cfg >> GHWCFG4_DED_FIFO_SHIFT) & 1;
10aebc77 3378
cff9eb75
MS
3379 dev_info(hsotg->dev, "EPs: %d, %s fifos, %d entries in SPRAM\n",
3380 hsotg->num_of_eps,
3381 hsotg->dedicated_fifos ? "dedicated" : "shared",
3382 hsotg->fifo_mem);
c6f5c050 3383 return 0;
5b7d70c6
BD
3384}
3385
8b9bc460 3386/**
1f91b4cc 3387 * dwc2_hsotg_dump - dump state of the udc
8b9bc460
LM
3388 * @param: The device state
3389 */
1f91b4cc 3390static void dwc2_hsotg_dump(struct dwc2_hsotg *hsotg)
5b7d70c6 3391{
83a01804 3392#ifdef DEBUG
5b7d70c6
BD
3393 struct device *dev = hsotg->dev;
3394 void __iomem *regs = hsotg->regs;
3395 u32 val;
3396 int idx;
3397
3398 dev_info(dev, "DCFG=0x%08x, DCTL=0x%08x, DIEPMSK=%08x\n",
95c8bc36
AS
3399 dwc2_readl(regs + DCFG), dwc2_readl(regs + DCTL),
3400 dwc2_readl(regs + DIEPMSK));
5b7d70c6 3401
f889f23d 3402 dev_info(dev, "GAHBCFG=0x%08x, GHWCFG1=0x%08x\n",
95c8bc36 3403 dwc2_readl(regs + GAHBCFG), dwc2_readl(regs + GHWCFG1));
5b7d70c6
BD
3404
3405 dev_info(dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n",
95c8bc36 3406 dwc2_readl(regs + GRXFSIZ), dwc2_readl(regs + GNPTXFSIZ));
5b7d70c6
BD
3407
3408 /* show periodic fifo settings */
3409
364f8e93 3410 for (idx = 1; idx < hsotg->num_of_eps; idx++) {
95c8bc36 3411 val = dwc2_readl(regs + DPTXFSIZN(idx));
5b7d70c6 3412 dev_info(dev, "DPTx[%d] FSize=%d, StAddr=0x%08x\n", idx,
47a1685f
DN
3413 val >> FIFOSIZE_DEPTH_SHIFT,
3414 val & FIFOSIZE_STARTADDR_MASK);
5b7d70c6
BD
3415 }
3416
364f8e93 3417 for (idx = 0; idx < hsotg->num_of_eps; idx++) {
5b7d70c6
BD
3418 dev_info(dev,
3419 "ep%d-in: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n", idx,
95c8bc36
AS
3420 dwc2_readl(regs + DIEPCTL(idx)),
3421 dwc2_readl(regs + DIEPTSIZ(idx)),
3422 dwc2_readl(regs + DIEPDMA(idx)));
5b7d70c6 3423
95c8bc36 3424 val = dwc2_readl(regs + DOEPCTL(idx));
5b7d70c6
BD
3425 dev_info(dev,
3426 "ep%d-out: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n",
95c8bc36
AS
3427 idx, dwc2_readl(regs + DOEPCTL(idx)),
3428 dwc2_readl(regs + DOEPTSIZ(idx)),
3429 dwc2_readl(regs + DOEPDMA(idx)));
5b7d70c6
BD
3430
3431 }
3432
3433 dev_info(dev, "DVBUSDIS=0x%08x, DVBUSPULSE=%08x\n",
95c8bc36 3434 dwc2_readl(regs + DVBUSDIS), dwc2_readl(regs + DVBUSPULSE));
83a01804 3435#endif
5b7d70c6
BD
3436}
3437
edd74be8 3438#ifdef CONFIG_OF
1f91b4cc 3439static void dwc2_hsotg_of_probe(struct dwc2_hsotg *hsotg)
edd74be8
GH
3440{
3441 struct device_node *np = hsotg->dev->of_node;
0a176279
GH
3442 u32 len = 0;
3443 u32 i = 0;
edd74be8
GH
3444
3445 /* Enable dma if requested in device tree */
3446 hsotg->g_using_dma = of_property_read_bool(np, "g-use-dma");
0a176279
GH
3447
3448 /*
3449 * Register TX periodic fifo size per endpoint.
3450 * EP0 is excluded since it has no fifo configuration.
3451 */
3452 if (!of_find_property(np, "g-tx-fifo-size", &len))
3453 goto rx_fifo;
3454
3455 len /= sizeof(u32);
3456
3457 /* Read tx fifo sizes other than ep0 */
3458 if (of_property_read_u32_array(np, "g-tx-fifo-size",
3459 &hsotg->g_tx_fifo_sz[1], len))
3460 goto rx_fifo;
3461
3462 /* Add ep0 */
3463 len++;
3464
3465 /* Make remaining TX fifos unavailable */
3466 if (len < MAX_EPS_CHANNELS) {
3467 for (i = len; i < MAX_EPS_CHANNELS; i++)
3468 hsotg->g_tx_fifo_sz[i] = 0;
3469 }
3470
3471rx_fifo:
3472 /* Register RX fifo size */
3473 of_property_read_u32(np, "g-rx-fifo-size", &hsotg->g_rx_fifo_sz);
3474
3475 /* Register NPTX fifo size */
3476 of_property_read_u32(np, "g-np-tx-fifo-size",
3477 &hsotg->g_np_g_tx_fifo_sz);
edd74be8
GH
3478}
3479#else
1f91b4cc 3480static inline void dwc2_hsotg_of_probe(struct dwc2_hsotg *hsotg) { }
edd74be8
GH
3481#endif
3482
8b9bc460 3483/**
117777b2
DN
3484 * dwc2_gadget_init - init function for gadget
3485 * @dwc2: The data structure for the DWC2 driver.
3486 * @irq: The IRQ number for the controller.
8b9bc460 3487 */
117777b2 3488int dwc2_gadget_init(struct dwc2_hsotg *hsotg, int irq)
5b7d70c6 3489{
117777b2 3490 struct device *dev = hsotg->dev;
1f91b4cc 3491 struct dwc2_hsotg_plat *plat = dev->platform_data;
5b7d70c6
BD
3492 int epnum;
3493 int ret;
fc9a731e 3494 int i;
0a176279 3495 u32 p_tx_fifo[] = DWC2_G_P_LEGACY_TX_FIFO_SIZE;
5b7d70c6 3496
1b59fc7e
KD
3497 /* Set default UTMI width */
3498 hsotg->phyif = GUSBCFG_PHYIF16;
3499
1f91b4cc 3500 dwc2_hsotg_of_probe(hsotg);
edd74be8 3501
0a176279
GH
3502 /* Initialize to legacy fifo configuration values */
3503 hsotg->g_rx_fifo_sz = 2048;
3504 hsotg->g_np_g_tx_fifo_sz = 1024;
3505 memcpy(&hsotg->g_tx_fifo_sz[1], p_tx_fifo, sizeof(p_tx_fifo));
3506 /* Device tree specific probe */
1f91b4cc 3507 dwc2_hsotg_of_probe(hsotg);
0a176279
GH
3508 /* Dump fifo information */
3509 dev_dbg(dev, "NonPeriodic TXFIFO size: %d\n",
3510 hsotg->g_np_g_tx_fifo_sz);
3511 dev_dbg(dev, "RXFIFO size: %d\n", hsotg->g_rx_fifo_sz);
3512 for (i = 0; i < MAX_EPS_CHANNELS; i++)
3513 dev_dbg(dev, "Periodic TXFIFO%2d size: %d\n", i,
3514 hsotg->g_tx_fifo_sz[i]);
74084844 3515 /*
135b3c43
YL
3516 * If platform probe couldn't find a generic PHY or an old style
3517 * USB PHY, fall back to pdata
74084844 3518 */
135b3c43
YL
3519 if (IS_ERR_OR_NULL(hsotg->phy) && IS_ERR_OR_NULL(hsotg->uphy)) {
3520 plat = dev_get_platdata(dev);
3521 if (!plat) {
3522 dev_err(dev,
3523 "no platform data or transceiver defined\n");
3524 return -EPROBE_DEFER;
3525 }
3526 hsotg->plat = plat;
3527 } else if (hsotg->phy) {
1b59fc7e
KD
3528 /*
3529 * If using the generic PHY framework, check if the PHY bus
3530 * width is 8-bit and set the phyif appropriately.
3531 */
135b3c43 3532 if (phy_get_bus_width(hsotg->phy) == 8)
1b59fc7e
KD
3533 hsotg->phyif = GUSBCFG_PHYIF8;
3534 }
b2e587db 3535
117777b2 3536 hsotg->clk = devm_clk_get(dev, "otg");
31ee04de 3537 if (IS_ERR(hsotg->clk)) {
8d736d8a 3538 hsotg->clk = NULL;
f415fbd1 3539 dev_dbg(dev, "cannot get otg clock\n");
5b7d70c6
BD
3540 }
3541
d327ab5b 3542 hsotg->gadget.max_speed = USB_SPEED_HIGH;
1f91b4cc 3543 hsotg->gadget.ops = &dwc2_hsotg_gadget_ops;
5b7d70c6 3544 hsotg->gadget.name = dev_name(dev);
097ee662
GH
3545 if (hsotg->dr_mode == USB_DR_MODE_OTG)
3546 hsotg->gadget.is_otg = 1;
ec4cc657
MYK
3547 else if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
3548 hsotg->op_state = OTG_STATE_B_PERIPHERAL;
5b7d70c6 3549
5b7d70c6
BD
3550 /* reset the system */
3551
f415fbd1
DN
3552 ret = clk_prepare_enable(hsotg->clk);
3553 if (ret) {
3554 dev_err(dev, "failed to enable otg clk\n");
3555 goto err_clk;
3556 }
3557
31ee04de 3558
fc9a731e
LM
3559 /* regulators */
3560
3561 for (i = 0; i < ARRAY_SIZE(hsotg->supplies); i++)
1f91b4cc 3562 hsotg->supplies[i].supply = dwc2_hsotg_supply_names[i];
fc9a731e 3563
cd76213e 3564 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(hsotg->supplies),
fc9a731e
LM
3565 hsotg->supplies);
3566 if (ret) {
3567 dev_err(dev, "failed to request supplies: %d\n", ret);
338edabc 3568 goto err_clk;
fc9a731e
LM
3569 }
3570
3571 ret = regulator_bulk_enable(ARRAY_SIZE(hsotg->supplies),
3572 hsotg->supplies);
3573
3574 if (ret) {
941fcce4 3575 dev_err(dev, "failed to enable supplies: %d\n", ret);
c139ec27 3576 goto err_clk;
fc9a731e
LM
3577 }
3578
41188786 3579 /* usb phy enable */
1f91b4cc 3580 dwc2_hsotg_phy_enable(hsotg);
5b7d70c6 3581
1b7a66b4
GH
3582 /*
3583 * Force Device mode before initialization.
3584 * This allows correctly configuring fifo for device mode.
3585 */
3586 __bic32(hsotg->regs + GUSBCFG, GUSBCFG_FORCEHOSTMODE);
3587 __orr32(hsotg->regs + GUSBCFG, GUSBCFG_FORCEDEVMODE);
3588
3589 /*
3590 * According to Synopsys databook, this sleep is needed for the force
3591 * device mode to take effect.
3592 */
3593 msleep(25);
3594
1f91b4cc
FB
3595 dwc2_hsotg_corereset(hsotg);
3596 ret = dwc2_hsotg_hw_cfg(hsotg);
c6f5c050
MYK
3597 if (ret) {
3598 dev_err(hsotg->dev, "Hardware configuration failed: %d\n", ret);
3599 goto err_clk;
3600 }
3601
1f91b4cc 3602 dwc2_hsotg_init(hsotg);
b3f489b2 3603
1b7a66b4
GH
3604 /* Switch back to default configuration */
3605 __bic32(hsotg->regs + GUSBCFG, GUSBCFG_FORCEDEVMODE);
3606
3f95001d
MYK
3607 hsotg->ctrl_buff = devm_kzalloc(hsotg->dev,
3608 DWC2_CTRL_BUFF_SIZE, GFP_KERNEL);
3609 if (!hsotg->ctrl_buff) {
3610 dev_err(dev, "failed to allocate ctrl request buff\n");
3611 ret = -ENOMEM;
3612 goto err_supplies;
3613 }
3614
3615 hsotg->ep0_buff = devm_kzalloc(hsotg->dev,
3616 DWC2_CTRL_BUFF_SIZE, GFP_KERNEL);
3617 if (!hsotg->ep0_buff) {
3618 dev_err(dev, "failed to allocate ctrl reply buff\n");
3619 ret = -ENOMEM;
3620 goto err_supplies;
3621 }
3622
1f91b4cc 3623 ret = devm_request_irq(hsotg->dev, irq, dwc2_hsotg_irq, IRQF_SHARED,
db8178c3 3624 dev_name(hsotg->dev), hsotg);
eb3c56c5 3625 if (ret < 0) {
1f91b4cc 3626 dwc2_hsotg_phy_disable(hsotg);
eb3c56c5
MS
3627 clk_disable_unprepare(hsotg->clk);
3628 regulator_bulk_disable(ARRAY_SIZE(hsotg->supplies),
3629 hsotg->supplies);
db8178c3 3630 dev_err(dev, "cannot claim IRQ for gadget\n");
c139ec27 3631 goto err_supplies;
eb3c56c5
MS
3632 }
3633
b3f489b2
LM
3634 /* hsotg->num_of_eps holds number of EPs other than ep0 */
3635
3636 if (hsotg->num_of_eps == 0) {
3637 dev_err(dev, "wrong number of EPs (zero)\n");
dfdda5a0 3638 ret = -EINVAL;
b3f489b2
LM
3639 goto err_supplies;
3640 }
3641
b3f489b2
LM
3642 /* setup endpoint information */
3643
3644 INIT_LIST_HEAD(&hsotg->gadget.ep_list);
c6f5c050 3645 hsotg->gadget.ep0 = &hsotg->eps_out[0]->ep;
b3f489b2
LM
3646
3647 /* allocate EP0 request */
3648
1f91b4cc 3649 hsotg->ctrl_req = dwc2_hsotg_ep_alloc_request(&hsotg->eps_out[0]->ep,
b3f489b2
LM
3650 GFP_KERNEL);
3651 if (!hsotg->ctrl_req) {
3652 dev_err(dev, "failed to allocate ctrl req\n");
dfdda5a0 3653 ret = -ENOMEM;
c6f5c050 3654 goto err_supplies;
b3f489b2 3655 }
5b7d70c6
BD
3656
3657 /* initialise the endpoints now the core has been initialised */
c6f5c050
MYK
3658 for (epnum = 0; epnum < hsotg->num_of_eps; epnum++) {
3659 if (hsotg->eps_in[epnum])
1f91b4cc 3660 dwc2_hsotg_initep(hsotg, hsotg->eps_in[epnum],
c6f5c050
MYK
3661 epnum, 1);
3662 if (hsotg->eps_out[epnum])
1f91b4cc 3663 dwc2_hsotg_initep(hsotg, hsotg->eps_out[epnum],
c6f5c050
MYK
3664 epnum, 0);
3665 }
5b7d70c6 3666
f65f0f10 3667 /* disable power and clock */
1f91b4cc 3668 dwc2_hsotg_phy_disable(hsotg);
f65f0f10
LM
3669
3670 ret = regulator_bulk_disable(ARRAY_SIZE(hsotg->supplies),
3671 hsotg->supplies);
3672 if (ret) {
117777b2 3673 dev_err(dev, "failed to disable supplies: %d\n", ret);
c6f5c050 3674 goto err_supplies;
f65f0f10
LM
3675 }
3676
117777b2 3677 ret = usb_add_gadget_udc(dev, &hsotg->gadget);
0f91349b 3678 if (ret)
c6f5c050 3679 goto err_supplies;
0f91349b 3680
1f91b4cc 3681 dwc2_hsotg_dump(hsotg);
5b7d70c6 3682
5b7d70c6
BD
3683 return 0;
3684
fc9a731e 3685err_supplies:
1f91b4cc 3686 dwc2_hsotg_phy_disable(hsotg);
31ee04de 3687err_clk:
1d144c67 3688 clk_disable_unprepare(hsotg->clk);
338edabc 3689
5b7d70c6
BD
3690 return ret;
3691}
3692
8b9bc460 3693/**
1f91b4cc 3694 * dwc2_hsotg_remove - remove function for hsotg driver
8b9bc460
LM
3695 * @pdev: The platform information for the driver
3696 */
1f91b4cc 3697int dwc2_hsotg_remove(struct dwc2_hsotg *hsotg)
5b7d70c6 3698{
0f91349b 3699 usb_del_gadget_udc(&hsotg->gadget);
04b4a0fc 3700 clk_disable_unprepare(hsotg->clk);
31ee04de 3701
5b7d70c6
BD
3702 return 0;
3703}
3704
1f91b4cc 3705int dwc2_hsotg_suspend(struct dwc2_hsotg *hsotg)
b83e333a 3706{
b83e333a
MS
3707 unsigned long flags;
3708 int ret = 0;
3709
9e779778
GH
3710 if (hsotg->lx_state != DWC2_L0)
3711 return ret;
3712
7ad8096e
MS
3713 mutex_lock(&hsotg->init_mutex);
3714
dc6e69e6
MS
3715 if (hsotg->driver) {
3716 int ep;
3717
b83e333a
MS
3718 dev_info(hsotg->dev, "suspending usb gadget %s\n",
3719 hsotg->driver->driver.name);
3720
dc6e69e6
MS
3721 spin_lock_irqsave(&hsotg->lock, flags);
3722 if (hsotg->enabled)
1f91b4cc
FB
3723 dwc2_hsotg_core_disconnect(hsotg);
3724 dwc2_hsotg_disconnect(hsotg);
dc6e69e6
MS
3725 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
3726 spin_unlock_irqrestore(&hsotg->lock, flags);
b83e333a 3727
1f91b4cc 3728 dwc2_hsotg_phy_disable(hsotg);
b83e333a 3729
c6f5c050
MYK
3730 for (ep = 0; ep < hsotg->num_of_eps; ep++) {
3731 if (hsotg->eps_in[ep])
1f91b4cc 3732 dwc2_hsotg_ep_disable(&hsotg->eps_in[ep]->ep);
c6f5c050 3733 if (hsotg->eps_out[ep])
1f91b4cc 3734 dwc2_hsotg_ep_disable(&hsotg->eps_out[ep]->ep);
c6f5c050 3735 }
b83e333a
MS
3736
3737 ret = regulator_bulk_disable(ARRAY_SIZE(hsotg->supplies),
3738 hsotg->supplies);
d00b4142 3739 clk_disable(hsotg->clk);
b83e333a
MS
3740 }
3741
7ad8096e
MS
3742 mutex_unlock(&hsotg->init_mutex);
3743
b83e333a
MS
3744 return ret;
3745}
3746
1f91b4cc 3747int dwc2_hsotg_resume(struct dwc2_hsotg *hsotg)
b83e333a 3748{
b83e333a
MS
3749 unsigned long flags;
3750 int ret = 0;
3751
9e779778
GH
3752 if (hsotg->lx_state == DWC2_L2)
3753 return ret;
3754
7ad8096e
MS
3755 mutex_lock(&hsotg->init_mutex);
3756
b83e333a
MS
3757 if (hsotg->driver) {
3758 dev_info(hsotg->dev, "resuming usb gadget %s\n",
3759 hsotg->driver->driver.name);
d00b4142
RB
3760
3761 clk_enable(hsotg->clk);
b83e333a 3762 ret = regulator_bulk_enable(ARRAY_SIZE(hsotg->supplies),
dc6e69e6 3763 hsotg->supplies);
b83e333a 3764
1f91b4cc 3765 dwc2_hsotg_phy_enable(hsotg);
b83e333a 3766
dc6e69e6 3767 spin_lock_irqsave(&hsotg->lock, flags);
1f91b4cc 3768 dwc2_hsotg_core_init_disconnected(hsotg, false);
dc6e69e6 3769 if (hsotg->enabled)
1f91b4cc 3770 dwc2_hsotg_core_connect(hsotg);
dc6e69e6
MS
3771 spin_unlock_irqrestore(&hsotg->lock, flags);
3772 }
7ad8096e 3773 mutex_unlock(&hsotg->init_mutex);
b83e333a
MS
3774
3775 return ret;
3776}