usb: dwc2: gadget: ignore pm suspend/resume in L2
[linux-2.6-block.git] / drivers / usb / dwc2 / gadget.c
CommitLineData
8b9bc460 1/**
dfbc6fa3
AT
2 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
3 * http://www.samsung.com
5b7d70c6
BD
4 *
5 * Copyright 2008 Openmoko, Inc.
6 * Copyright 2008 Simtec Electronics
7 * Ben Dooks <ben@simtec.co.uk>
8 * http://armlinux.simtec.co.uk/
9 *
10 * S3C USB2.0 High-speed / OtG driver
11 *
12 * This program is free software; you can redistribute it and/or modify
13 * it under the terms of the GNU General Public License version 2 as
14 * published by the Free Software Foundation.
8b9bc460 15 */
5b7d70c6
BD
16
17#include <linux/kernel.h>
18#include <linux/module.h>
19#include <linux/spinlock.h>
20#include <linux/interrupt.h>
21#include <linux/platform_device.h>
22#include <linux/dma-mapping.h>
7ad8096e 23#include <linux/mutex.h>
5b7d70c6
BD
24#include <linux/seq_file.h>
25#include <linux/delay.h>
26#include <linux/io.h>
5a0e3ad6 27#include <linux/slab.h>
e50bf385 28#include <linux/clk.h>
fc9a731e 29#include <linux/regulator/consumer.h>
c50f056c 30#include <linux/of_platform.h>
74084844 31#include <linux/phy/phy.h>
5b7d70c6
BD
32
33#include <linux/usb/ch9.h>
34#include <linux/usb/gadget.h>
b2e587db 35#include <linux/usb/phy.h>
126625e1 36#include <linux/platform_data/s3c-hsotg.h>
5b7d70c6 37
f7c0b143 38#include "core.h"
941fcce4 39#include "hw.h"
5b7d70c6
BD
40
41/* conversion functions */
42static inline struct s3c_hsotg_req *our_req(struct usb_request *req)
43{
44 return container_of(req, struct s3c_hsotg_req, req);
45}
46
47static inline struct s3c_hsotg_ep *our_ep(struct usb_ep *ep)
48{
49 return container_of(ep, struct s3c_hsotg_ep, ep);
50}
51
941fcce4 52static inline struct dwc2_hsotg *to_hsotg(struct usb_gadget *gadget)
5b7d70c6 53{
941fcce4 54 return container_of(gadget, struct dwc2_hsotg, gadget);
5b7d70c6
BD
55}
56
57static inline void __orr32(void __iomem *ptr, u32 val)
58{
59 writel(readl(ptr) | val, ptr);
60}
61
62static inline void __bic32(void __iomem *ptr, u32 val)
63{
64 writel(readl(ptr) & ~val, ptr);
65}
66
c6f5c050
MYK
67static inline struct s3c_hsotg_ep *index_to_ep(struct dwc2_hsotg *hsotg,
68 u32 ep_index, u32 dir_in)
69{
70 if (dir_in)
71 return hsotg->eps_in[ep_index];
72 else
73 return hsotg->eps_out[ep_index];
74}
75
997f4f81 76/* forward declaration of functions */
941fcce4 77static void s3c_hsotg_dump(struct dwc2_hsotg *hsotg);
5b7d70c6
BD
78
79/**
80 * using_dma - return the DMA status of the driver.
81 * @hsotg: The driver state.
82 *
83 * Return true if we're using DMA.
84 *
85 * Currently, we have the DMA support code worked into everywhere
86 * that needs it, but the AMBA DMA implementation in the hardware can
87 * only DMA from 32bit aligned addresses. This means that gadgets such
88 * as the CDC Ethernet cannot work as they often pass packets which are
89 * not 32bit aligned.
90 *
91 * Unfortunately the choice to use DMA or not is global to the controller
92 * and seems to be only settable when the controller is being put through
93 * a core reset. This means we either need to fix the gadgets to take
94 * account of DMA alignment, or add bounce buffers (yuerk).
95 *
edd74be8 96 * g_using_dma is set depending on dts flag.
5b7d70c6 97 */
941fcce4 98static inline bool using_dma(struct dwc2_hsotg *hsotg)
5b7d70c6 99{
edd74be8 100 return hsotg->g_using_dma;
5b7d70c6
BD
101}
102
103/**
104 * s3c_hsotg_en_gsint - enable one or more of the general interrupt
105 * @hsotg: The device state
106 * @ints: A bitmask of the interrupts to enable
107 */
941fcce4 108static void s3c_hsotg_en_gsint(struct dwc2_hsotg *hsotg, u32 ints)
5b7d70c6 109{
94cb8fd6 110 u32 gsintmsk = readl(hsotg->regs + GINTMSK);
5b7d70c6
BD
111 u32 new_gsintmsk;
112
113 new_gsintmsk = gsintmsk | ints;
114
115 if (new_gsintmsk != gsintmsk) {
116 dev_dbg(hsotg->dev, "gsintmsk now 0x%08x\n", new_gsintmsk);
94cb8fd6 117 writel(new_gsintmsk, hsotg->regs + GINTMSK);
5b7d70c6
BD
118 }
119}
120
121/**
122 * s3c_hsotg_disable_gsint - disable one or more of the general interrupt
123 * @hsotg: The device state
124 * @ints: A bitmask of the interrupts to enable
125 */
941fcce4 126static void s3c_hsotg_disable_gsint(struct dwc2_hsotg *hsotg, u32 ints)
5b7d70c6 127{
94cb8fd6 128 u32 gsintmsk = readl(hsotg->regs + GINTMSK);
5b7d70c6
BD
129 u32 new_gsintmsk;
130
131 new_gsintmsk = gsintmsk & ~ints;
132
133 if (new_gsintmsk != gsintmsk)
94cb8fd6 134 writel(new_gsintmsk, hsotg->regs + GINTMSK);
5b7d70c6
BD
135}
136
137/**
138 * s3c_hsotg_ctrl_epint - enable/disable an endpoint irq
139 * @hsotg: The device state
140 * @ep: The endpoint index
141 * @dir_in: True if direction is in.
142 * @en: The enable value, true to enable
143 *
144 * Set or clear the mask for an individual endpoint's interrupt
145 * request.
146 */
941fcce4 147static void s3c_hsotg_ctrl_epint(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
148 unsigned int ep, unsigned int dir_in,
149 unsigned int en)
150{
151 unsigned long flags;
152 u32 bit = 1 << ep;
153 u32 daint;
154
155 if (!dir_in)
156 bit <<= 16;
157
158 local_irq_save(flags);
94cb8fd6 159 daint = readl(hsotg->regs + DAINTMSK);
5b7d70c6
BD
160 if (en)
161 daint |= bit;
162 else
163 daint &= ~bit;
94cb8fd6 164 writel(daint, hsotg->regs + DAINTMSK);
5b7d70c6
BD
165 local_irq_restore(flags);
166}
167
168/**
169 * s3c_hsotg_init_fifo - initialise non-periodic FIFOs
170 * @hsotg: The device instance.
171 */
941fcce4 172static void s3c_hsotg_init_fifo(struct dwc2_hsotg *hsotg)
5b7d70c6 173{
0f002d20
BD
174 unsigned int ep;
175 unsigned int addr;
1703a6d3 176 int timeout;
0f002d20
BD
177 u32 val;
178
7fcbc95c
GH
179 /* Reset fifo map if not correctly cleared during previous session */
180 WARN_ON(hsotg->fifo_map);
181 hsotg->fifo_map = 0;
182
0a176279
GH
183 /* set RX/NPTX FIFO sizes */
184 writel(hsotg->g_rx_fifo_sz, hsotg->regs + GRXFSIZ);
185 writel((hsotg->g_rx_fifo_sz << FIFOSIZE_STARTADDR_SHIFT) |
186 (hsotg->g_np_g_tx_fifo_sz << FIFOSIZE_DEPTH_SHIFT),
187 hsotg->regs + GNPTXFSIZ);
0f002d20 188
8b9bc460
LM
189 /*
190 * arange all the rest of the TX FIFOs, as some versions of this
0f002d20
BD
191 * block have overlapping default addresses. This also ensures
192 * that if the settings have been changed, then they are set to
8b9bc460
LM
193 * known values.
194 */
0f002d20
BD
195
196 /* start at the end of the GNPTXFSIZ, rounded up */
0a176279 197 addr = hsotg->g_rx_fifo_sz + hsotg->g_np_g_tx_fifo_sz;
0f002d20 198
8b9bc460 199 /*
0a176279 200 * Configure fifos sizes from provided configuration and assign
b203d0a2
RB
201 * them to endpoints dynamically according to maxpacket size value of
202 * given endpoint.
8b9bc460 203 */
0a176279
GH
204 for (ep = 1; ep < MAX_EPS_CHANNELS; ep++) {
205 if (!hsotg->g_tx_fifo_sz[ep])
206 continue;
0f002d20 207 val = addr;
0a176279
GH
208 val |= hsotg->g_tx_fifo_sz[ep] << FIFOSIZE_DEPTH_SHIFT;
209 WARN_ONCE(addr + hsotg->g_tx_fifo_sz[ep] > hsotg->fifo_mem,
cff9eb75 210 "insufficient fifo memory");
0a176279 211 addr += hsotg->g_tx_fifo_sz[ep];
0f002d20 212
47a1685f 213 writel(val, hsotg->regs + DPTXFSIZN(ep));
0f002d20 214 }
1703a6d3 215
8b9bc460
LM
216 /*
217 * according to p428 of the design guide, we need to ensure that
218 * all fifos are flushed before continuing
219 */
1703a6d3 220
47a1685f
DN
221 writel(GRSTCTL_TXFNUM(0x10) | GRSTCTL_TXFFLSH |
222 GRSTCTL_RXFFLSH, hsotg->regs + GRSTCTL);
1703a6d3
BD
223
224 /* wait until the fifos are both flushed */
225 timeout = 100;
226 while (1) {
94cb8fd6 227 val = readl(hsotg->regs + GRSTCTL);
1703a6d3 228
47a1685f 229 if ((val & (GRSTCTL_TXFFLSH | GRSTCTL_RXFFLSH)) == 0)
1703a6d3
BD
230 break;
231
232 if (--timeout == 0) {
233 dev_err(hsotg->dev,
234 "%s: timeout flushing fifos (GRSTCTL=%08x)\n",
235 __func__, val);
48b20bcb 236 break;
1703a6d3
BD
237 }
238
239 udelay(1);
240 }
241
242 dev_dbg(hsotg->dev, "FIFOs reset, timeout at %d\n", timeout);
5b7d70c6
BD
243}
244
245/**
246 * @ep: USB endpoint to allocate request for.
247 * @flags: Allocation flags
248 *
249 * Allocate a new USB request structure appropriate for the specified endpoint
250 */
0978f8c5
MB
251static struct usb_request *s3c_hsotg_ep_alloc_request(struct usb_ep *ep,
252 gfp_t flags)
5b7d70c6
BD
253{
254 struct s3c_hsotg_req *req;
255
256 req = kzalloc(sizeof(struct s3c_hsotg_req), flags);
257 if (!req)
258 return NULL;
259
260 INIT_LIST_HEAD(&req->queue);
261
5b7d70c6
BD
262 return &req->req;
263}
264
265/**
266 * is_ep_periodic - return true if the endpoint is in periodic mode.
267 * @hs_ep: The endpoint to query.
268 *
269 * Returns true if the endpoint is in periodic mode, meaning it is being
270 * used for an Interrupt or ISO transfer.
271 */
272static inline int is_ep_periodic(struct s3c_hsotg_ep *hs_ep)
273{
274 return hs_ep->periodic;
275}
276
277/**
278 * s3c_hsotg_unmap_dma - unmap the DMA memory being used for the request
279 * @hsotg: The device state.
280 * @hs_ep: The endpoint for the request
281 * @hs_req: The request being processed.
282 *
283 * This is the reverse of s3c_hsotg_map_dma(), called for the completion
284 * of a request to ensure the buffer is ready for access by the caller.
8b9bc460 285 */
941fcce4 286static void s3c_hsotg_unmap_dma(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
287 struct s3c_hsotg_ep *hs_ep,
288 struct s3c_hsotg_req *hs_req)
289{
290 struct usb_request *req = &hs_req->req;
5b7d70c6
BD
291
292 /* ignore this if we're not moving any data */
293 if (hs_req->req.length == 0)
294 return;
295
17d966a3 296 usb_gadget_unmap_request(&hsotg->gadget, req, hs_ep->dir_in);
5b7d70c6
BD
297}
298
299/**
300 * s3c_hsotg_write_fifo - write packet Data to the TxFIFO
301 * @hsotg: The controller state.
302 * @hs_ep: The endpoint we're going to write for.
303 * @hs_req: The request to write data for.
304 *
305 * This is called when the TxFIFO has some space in it to hold a new
306 * transmission and we have something to give it. The actual setup of
307 * the data size is done elsewhere, so all we have to do is to actually
308 * write the data.
309 *
310 * The return value is zero if there is more space (or nothing was done)
311 * otherwise -ENOSPC is returned if the FIFO space was used up.
312 *
313 * This routine is only needed for PIO
8b9bc460 314 */
941fcce4 315static int s3c_hsotg_write_fifo(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
316 struct s3c_hsotg_ep *hs_ep,
317 struct s3c_hsotg_req *hs_req)
318{
319 bool periodic = is_ep_periodic(hs_ep);
94cb8fd6 320 u32 gnptxsts = readl(hsotg->regs + GNPTXSTS);
5b7d70c6
BD
321 int buf_pos = hs_req->req.actual;
322 int to_write = hs_ep->size_loaded;
323 void *data;
324 int can_write;
325 int pkt_round;
4fca54aa 326 int max_transfer;
5b7d70c6
BD
327
328 to_write -= (buf_pos - hs_ep->last_load);
329
330 /* if there's nothing to write, get out early */
331 if (to_write == 0)
332 return 0;
333
10aebc77 334 if (periodic && !hsotg->dedicated_fifos) {
94cb8fd6 335 u32 epsize = readl(hsotg->regs + DIEPTSIZ(hs_ep->index));
5b7d70c6
BD
336 int size_left;
337 int size_done;
338
8b9bc460
LM
339 /*
340 * work out how much data was loaded so we can calculate
341 * how much data is left in the fifo.
342 */
5b7d70c6 343
47a1685f 344 size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
5b7d70c6 345
8b9bc460
LM
346 /*
347 * if shared fifo, we cannot write anything until the
e7a9ff54
BD
348 * previous data has been completely sent.
349 */
350 if (hs_ep->fifo_load != 0) {
47a1685f 351 s3c_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP);
e7a9ff54
BD
352 return -ENOSPC;
353 }
354
5b7d70c6
BD
355 dev_dbg(hsotg->dev, "%s: left=%d, load=%d, fifo=%d, size %d\n",
356 __func__, size_left,
357 hs_ep->size_loaded, hs_ep->fifo_load, hs_ep->fifo_size);
358
359 /* how much of the data has moved */
360 size_done = hs_ep->size_loaded - size_left;
361
362 /* how much data is left in the fifo */
363 can_write = hs_ep->fifo_load - size_done;
364 dev_dbg(hsotg->dev, "%s: => can_write1=%d\n",
365 __func__, can_write);
366
367 can_write = hs_ep->fifo_size - can_write;
368 dev_dbg(hsotg->dev, "%s: => can_write2=%d\n",
369 __func__, can_write);
370
371 if (can_write <= 0) {
47a1685f 372 s3c_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP);
5b7d70c6
BD
373 return -ENOSPC;
374 }
10aebc77 375 } else if (hsotg->dedicated_fifos && hs_ep->index != 0) {
94cb8fd6 376 can_write = readl(hsotg->regs + DTXFSTS(hs_ep->index));
10aebc77
BD
377
378 can_write &= 0xffff;
379 can_write *= 4;
5b7d70c6 380 } else {
47a1685f 381 if (GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(gnptxsts) == 0) {
5b7d70c6
BD
382 dev_dbg(hsotg->dev,
383 "%s: no queue slots available (0x%08x)\n",
384 __func__, gnptxsts);
385
47a1685f 386 s3c_hsotg_en_gsint(hsotg, GINTSTS_NPTXFEMP);
5b7d70c6
BD
387 return -ENOSPC;
388 }
389
47a1685f 390 can_write = GNPTXSTS_NP_TXF_SPC_AVAIL_GET(gnptxsts);
679f9b7c 391 can_write *= 4; /* fifo size is in 32bit quantities. */
5b7d70c6
BD
392 }
393
4fca54aa
RB
394 max_transfer = hs_ep->ep.maxpacket * hs_ep->mc;
395
396 dev_dbg(hsotg->dev, "%s: GNPTXSTS=%08x, can=%d, to=%d, max_transfer %d\n",
397 __func__, gnptxsts, can_write, to_write, max_transfer);
5b7d70c6 398
8b9bc460
LM
399 /*
400 * limit to 512 bytes of data, it seems at least on the non-periodic
5b7d70c6
BD
401 * FIFO, requests of >512 cause the endpoint to get stuck with a
402 * fragment of the end of the transfer in it.
403 */
811f3303 404 if (can_write > 512 && !periodic)
5b7d70c6
BD
405 can_write = 512;
406
8b9bc460
LM
407 /*
408 * limit the write to one max-packet size worth of data, but allow
03e10e5a 409 * the transfer to return that it did not run out of fifo space
8b9bc460
LM
410 * doing it.
411 */
4fca54aa
RB
412 if (to_write > max_transfer) {
413 to_write = max_transfer;
03e10e5a 414
5cb2ff0c
RB
415 /* it's needed only when we do not use dedicated fifos */
416 if (!hsotg->dedicated_fifos)
417 s3c_hsotg_en_gsint(hsotg,
47a1685f
DN
418 periodic ? GINTSTS_PTXFEMP :
419 GINTSTS_NPTXFEMP);
03e10e5a
BD
420 }
421
5b7d70c6
BD
422 /* see if we can write data */
423
424 if (to_write > can_write) {
425 to_write = can_write;
4fca54aa 426 pkt_round = to_write % max_transfer;
5b7d70c6 427
8b9bc460
LM
428 /*
429 * Round the write down to an
5b7d70c6
BD
430 * exact number of packets.
431 *
432 * Note, we do not currently check to see if we can ever
433 * write a full packet or not to the FIFO.
434 */
435
436 if (pkt_round)
437 to_write -= pkt_round;
438
8b9bc460
LM
439 /*
440 * enable correct FIFO interrupt to alert us when there
441 * is more room left.
442 */
5b7d70c6 443
5cb2ff0c
RB
444 /* it's needed only when we do not use dedicated fifos */
445 if (!hsotg->dedicated_fifos)
446 s3c_hsotg_en_gsint(hsotg,
47a1685f
DN
447 periodic ? GINTSTS_PTXFEMP :
448 GINTSTS_NPTXFEMP);
5b7d70c6
BD
449 }
450
451 dev_dbg(hsotg->dev, "write %d/%d, can_write %d, done %d\n",
452 to_write, hs_req->req.length, can_write, buf_pos);
453
454 if (to_write <= 0)
455 return -ENOSPC;
456
457 hs_req->req.actual = buf_pos + to_write;
458 hs_ep->total_data += to_write;
459
460 if (periodic)
461 hs_ep->fifo_load += to_write;
462
463 to_write = DIV_ROUND_UP(to_write, 4);
464 data = hs_req->req.buf + buf_pos;
465
1a7ed5be 466 iowrite32_rep(hsotg->regs + EPFIFO(hs_ep->index), data, to_write);
5b7d70c6
BD
467
468 return (to_write >= can_write) ? -ENOSPC : 0;
469}
470
471/**
472 * get_ep_limit - get the maximum data legnth for this endpoint
473 * @hs_ep: The endpoint
474 *
475 * Return the maximum data that can be queued in one go on a given endpoint
476 * so that transfers that are too long can be split.
477 */
478static unsigned get_ep_limit(struct s3c_hsotg_ep *hs_ep)
479{
480 int index = hs_ep->index;
481 unsigned maxsize;
482 unsigned maxpkt;
483
484 if (index != 0) {
47a1685f
DN
485 maxsize = DXEPTSIZ_XFERSIZE_LIMIT + 1;
486 maxpkt = DXEPTSIZ_PKTCNT_LIMIT + 1;
5b7d70c6 487 } else {
b05ca580 488 maxsize = 64+64;
66e5c643 489 if (hs_ep->dir_in)
47a1685f 490 maxpkt = DIEPTSIZ0_PKTCNT_LIMIT + 1;
66e5c643 491 else
5b7d70c6 492 maxpkt = 2;
5b7d70c6
BD
493 }
494
495 /* we made the constant loading easier above by using +1 */
496 maxpkt--;
497 maxsize--;
498
8b9bc460
LM
499 /*
500 * constrain by packet count if maxpkts*pktsize is greater
501 * than the length register size.
502 */
5b7d70c6
BD
503
504 if ((maxpkt * hs_ep->ep.maxpacket) < maxsize)
505 maxsize = maxpkt * hs_ep->ep.maxpacket;
506
507 return maxsize;
508}
509
510/**
511 * s3c_hsotg_start_req - start a USB request from an endpoint's queue
512 * @hsotg: The controller state.
513 * @hs_ep: The endpoint to process a request for
514 * @hs_req: The request to start.
515 * @continuing: True if we are doing more for the current request.
516 *
517 * Start the given request running by setting the endpoint registers
518 * appropriately, and writing any data to the FIFOs.
519 */
941fcce4 520static void s3c_hsotg_start_req(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
521 struct s3c_hsotg_ep *hs_ep,
522 struct s3c_hsotg_req *hs_req,
523 bool continuing)
524{
525 struct usb_request *ureq = &hs_req->req;
526 int index = hs_ep->index;
527 int dir_in = hs_ep->dir_in;
528 u32 epctrl_reg;
529 u32 epsize_reg;
530 u32 epsize;
531 u32 ctrl;
532 unsigned length;
533 unsigned packets;
534 unsigned maxreq;
535
536 if (index != 0) {
537 if (hs_ep->req && !continuing) {
538 dev_err(hsotg->dev, "%s: active request\n", __func__);
539 WARN_ON(1);
540 return;
541 } else if (hs_ep->req != hs_req && continuing) {
542 dev_err(hsotg->dev,
543 "%s: continue different req\n", __func__);
544 WARN_ON(1);
545 return;
546 }
547 }
548
94cb8fd6
LM
549 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
550 epsize_reg = dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index);
5b7d70c6
BD
551
552 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x, ep %d, dir %s\n",
553 __func__, readl(hsotg->regs + epctrl_reg), index,
554 hs_ep->dir_in ? "in" : "out");
555
9c39ddc6
AT
556 /* If endpoint is stalled, we will restart request later */
557 ctrl = readl(hsotg->regs + epctrl_reg);
558
47a1685f 559 if (ctrl & DXEPCTL_STALL) {
9c39ddc6
AT
560 dev_warn(hsotg->dev, "%s: ep%d is stalled\n", __func__, index);
561 return;
562 }
563
5b7d70c6 564 length = ureq->length - ureq->actual;
71225bee
LM
565 dev_dbg(hsotg->dev, "ureq->length:%d ureq->actual:%d\n",
566 ureq->length, ureq->actual);
5b7d70c6
BD
567
568 maxreq = get_ep_limit(hs_ep);
569 if (length > maxreq) {
570 int round = maxreq % hs_ep->ep.maxpacket;
571
572 dev_dbg(hsotg->dev, "%s: length %d, max-req %d, r %d\n",
573 __func__, length, maxreq, round);
574
575 /* round down to multiple of packets */
576 if (round)
577 maxreq -= round;
578
579 length = maxreq;
580 }
581
582 if (length)
583 packets = DIV_ROUND_UP(length, hs_ep->ep.maxpacket);
584 else
585 packets = 1; /* send one packet if length is zero. */
586
4fca54aa
RB
587 if (hs_ep->isochronous && length > (hs_ep->mc * hs_ep->ep.maxpacket)) {
588 dev_err(hsotg->dev, "req length > maxpacket*mc\n");
589 return;
590 }
591
5b7d70c6 592 if (dir_in && index != 0)
4fca54aa 593 if (hs_ep->isochronous)
47a1685f 594 epsize = DXEPTSIZ_MC(packets);
4fca54aa 595 else
47a1685f 596 epsize = DXEPTSIZ_MC(1);
5b7d70c6
BD
597 else
598 epsize = 0;
599
f71b5e25
MYK
600 /*
601 * zero length packet should be programmed on its own and should not
602 * be counted in DIEPTSIZ.PktCnt with other packets.
603 */
604 if (dir_in && ureq->zero && !continuing) {
605 /* Test if zlp is actually required. */
606 if ((ureq->length >= hs_ep->ep.maxpacket) &&
607 !(ureq->length % hs_ep->ep.maxpacket))
8a20fa45 608 hs_ep->send_zlp = 1;
5b7d70c6
BD
609 }
610
47a1685f
DN
611 epsize |= DXEPTSIZ_PKTCNT(packets);
612 epsize |= DXEPTSIZ_XFERSIZE(length);
5b7d70c6
BD
613
614 dev_dbg(hsotg->dev, "%s: %d@%d/%d, 0x%08x => 0x%08x\n",
615 __func__, packets, length, ureq->length, epsize, epsize_reg);
616
617 /* store the request as the current one we're doing */
618 hs_ep->req = hs_req;
619
620 /* write size / packets */
621 writel(epsize, hsotg->regs + epsize_reg);
622
db1d8ba3 623 if (using_dma(hsotg) && !continuing) {
5b7d70c6
BD
624 unsigned int dma_reg;
625
8b9bc460
LM
626 /*
627 * write DMA address to control register, buffer already
628 * synced by s3c_hsotg_ep_queue().
629 */
5b7d70c6 630
94cb8fd6 631 dma_reg = dir_in ? DIEPDMA(index) : DOEPDMA(index);
5b7d70c6
BD
632 writel(ureq->dma, hsotg->regs + dma_reg);
633
0cc4cf6f 634 dev_dbg(hsotg->dev, "%s: %pad => 0x%08x\n",
8b3bc14f 635 __func__, &ureq->dma, dma_reg);
5b7d70c6
BD
636 }
637
47a1685f
DN
638 ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */
639 ctrl |= DXEPCTL_USBACTEP;
71225bee 640
fe0b94ab 641 dev_dbg(hsotg->dev, "ep0 state:%d\n", hsotg->ep0_state);
71225bee
LM
642
643 /* For Setup request do not clear NAK */
fe0b94ab 644 if (!(index == 0 && hsotg->ep0_state == DWC2_EP0_SETUP))
47a1685f 645 ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */
71225bee 646
5b7d70c6
BD
647 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl);
648 writel(ctrl, hsotg->regs + epctrl_reg);
649
8b9bc460
LM
650 /*
651 * set these, it seems that DMA support increments past the end
5b7d70c6 652 * of the packet buffer so we need to calculate the length from
8b9bc460
LM
653 * this information.
654 */
5b7d70c6
BD
655 hs_ep->size_loaded = length;
656 hs_ep->last_load = ureq->actual;
657
658 if (dir_in && !using_dma(hsotg)) {
659 /* set these anyway, we may need them for non-periodic in */
660 hs_ep->fifo_load = 0;
661
662 s3c_hsotg_write_fifo(hsotg, hs_ep, hs_req);
663 }
664
8b9bc460
LM
665 /*
666 * clear the INTknTXFEmpMsk when we start request, more as a aide
667 * to debugging to see what is going on.
668 */
5b7d70c6 669 if (dir_in)
47a1685f 670 writel(DIEPMSK_INTKNTXFEMPMSK,
94cb8fd6 671 hsotg->regs + DIEPINT(index));
5b7d70c6 672
8b9bc460
LM
673 /*
674 * Note, trying to clear the NAK here causes problems with transmit
675 * on the S3C6400 ending up with the TXFIFO becoming full.
676 */
5b7d70c6
BD
677
678 /* check ep is enabled */
47a1685f 679 if (!(readl(hsotg->regs + epctrl_reg) & DXEPCTL_EPENA))
1a0ed863 680 dev_dbg(hsotg->dev,
47a1685f 681 "ep%d: failed to become enabled (DXEPCTL=0x%08x)?\n",
5b7d70c6
BD
682 index, readl(hsotg->regs + epctrl_reg));
683
47a1685f 684 dev_dbg(hsotg->dev, "%s: DXEPCTL=0x%08x\n",
5b7d70c6 685 __func__, readl(hsotg->regs + epctrl_reg));
afcf4169
RB
686
687 /* enable ep interrupts */
688 s3c_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 1);
5b7d70c6
BD
689}
690
691/**
692 * s3c_hsotg_map_dma - map the DMA memory being used for the request
693 * @hsotg: The device state.
694 * @hs_ep: The endpoint the request is on.
695 * @req: The request being processed.
696 *
697 * We've been asked to queue a request, so ensure that the memory buffer
698 * is correctly setup for DMA. If we've been passed an extant DMA address
699 * then ensure the buffer has been synced to memory. If our buffer has no
700 * DMA memory, then we map the memory and mark our request to allow us to
701 * cleanup on completion.
8b9bc460 702 */
941fcce4 703static int s3c_hsotg_map_dma(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
704 struct s3c_hsotg_ep *hs_ep,
705 struct usb_request *req)
706{
5b7d70c6 707 struct s3c_hsotg_req *hs_req = our_req(req);
e58ebcd1 708 int ret;
5b7d70c6
BD
709
710 /* if the length is zero, ignore the DMA data */
711 if (hs_req->req.length == 0)
712 return 0;
713
e58ebcd1
FB
714 ret = usb_gadget_map_request(&hsotg->gadget, req, hs_ep->dir_in);
715 if (ret)
716 goto dma_error;
5b7d70c6
BD
717
718 return 0;
719
720dma_error:
721 dev_err(hsotg->dev, "%s: failed to map buffer %p, %d bytes\n",
722 __func__, req->buf, req->length);
723
724 return -EIO;
725}
726
7d24c1b5
MYK
727static int s3c_hsotg_handle_unaligned_buf_start(struct dwc2_hsotg *hsotg,
728 struct s3c_hsotg_ep *hs_ep, struct s3c_hsotg_req *hs_req)
729{
730 void *req_buf = hs_req->req.buf;
731
732 /* If dma is not being used or buffer is aligned */
733 if (!using_dma(hsotg) || !((long)req_buf & 3))
734 return 0;
735
736 WARN_ON(hs_req->saved_req_buf);
737
738 dev_dbg(hsotg->dev, "%s: %s: buf=%p length=%d\n", __func__,
739 hs_ep->ep.name, req_buf, hs_req->req.length);
740
741 hs_req->req.buf = kmalloc(hs_req->req.length, GFP_ATOMIC);
742 if (!hs_req->req.buf) {
743 hs_req->req.buf = req_buf;
744 dev_err(hsotg->dev,
745 "%s: unable to allocate memory for bounce buffer\n",
746 __func__);
747 return -ENOMEM;
748 }
749
750 /* Save actual buffer */
751 hs_req->saved_req_buf = req_buf;
752
753 if (hs_ep->dir_in)
754 memcpy(hs_req->req.buf, req_buf, hs_req->req.length);
755 return 0;
756}
757
758static void s3c_hsotg_handle_unaligned_buf_complete(struct dwc2_hsotg *hsotg,
759 struct s3c_hsotg_ep *hs_ep, struct s3c_hsotg_req *hs_req)
760{
761 /* If dma is not being used or buffer was aligned */
762 if (!using_dma(hsotg) || !hs_req->saved_req_buf)
763 return;
764
765 dev_dbg(hsotg->dev, "%s: %s: status=%d actual-length=%d\n", __func__,
766 hs_ep->ep.name, hs_req->req.status, hs_req->req.actual);
767
768 /* Copy data from bounce buffer on successful out transfer */
769 if (!hs_ep->dir_in && !hs_req->req.status)
770 memcpy(hs_req->saved_req_buf, hs_req->req.buf,
771 hs_req->req.actual);
772
773 /* Free bounce buffer */
774 kfree(hs_req->req.buf);
775
776 hs_req->req.buf = hs_req->saved_req_buf;
777 hs_req->saved_req_buf = NULL;
778}
779
5b7d70c6
BD
780static int s3c_hsotg_ep_queue(struct usb_ep *ep, struct usb_request *req,
781 gfp_t gfp_flags)
782{
783 struct s3c_hsotg_req *hs_req = our_req(req);
784 struct s3c_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 785 struct dwc2_hsotg *hs = hs_ep->parent;
5b7d70c6 786 bool first;
7d24c1b5 787 int ret;
5b7d70c6
BD
788
789 dev_dbg(hs->dev, "%s: req %p: %d@%p, noi=%d, zero=%d, snok=%d\n",
790 ep->name, req, req->length, req->buf, req->no_interrupt,
791 req->zero, req->short_not_ok);
792
793 /* initialise status of the request */
794 INIT_LIST_HEAD(&hs_req->queue);
795 req->actual = 0;
796 req->status = -EINPROGRESS;
797
7d24c1b5
MYK
798 ret = s3c_hsotg_handle_unaligned_buf_start(hs, hs_ep, hs_req);
799 if (ret)
800 return ret;
801
5b7d70c6
BD
802 /* if we're using DMA, sync the buffers as necessary */
803 if (using_dma(hs)) {
7d24c1b5 804 ret = s3c_hsotg_map_dma(hs, hs_ep, req);
5b7d70c6
BD
805 if (ret)
806 return ret;
807 }
808
5b7d70c6
BD
809 first = list_empty(&hs_ep->queue);
810 list_add_tail(&hs_req->queue, &hs_ep->queue);
811
812 if (first)
813 s3c_hsotg_start_req(hs, hs_ep, hs_req, false);
814
5b7d70c6
BD
815 return 0;
816}
817
5ad1d316
LM
818static int s3c_hsotg_ep_queue_lock(struct usb_ep *ep, struct usb_request *req,
819 gfp_t gfp_flags)
820{
821 struct s3c_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 822 struct dwc2_hsotg *hs = hs_ep->parent;
5ad1d316
LM
823 unsigned long flags = 0;
824 int ret = 0;
825
826 spin_lock_irqsave(&hs->lock, flags);
827 ret = s3c_hsotg_ep_queue(ep, req, gfp_flags);
828 spin_unlock_irqrestore(&hs->lock, flags);
829
830 return ret;
831}
832
5b7d70c6
BD
833static void s3c_hsotg_ep_free_request(struct usb_ep *ep,
834 struct usb_request *req)
835{
836 struct s3c_hsotg_req *hs_req = our_req(req);
837
838 kfree(hs_req);
839}
840
841/**
842 * s3c_hsotg_complete_oursetup - setup completion callback
843 * @ep: The endpoint the request was on.
844 * @req: The request completed.
845 *
846 * Called on completion of any requests the driver itself
847 * submitted that need cleaning up.
848 */
849static void s3c_hsotg_complete_oursetup(struct usb_ep *ep,
850 struct usb_request *req)
851{
852 struct s3c_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 853 struct dwc2_hsotg *hsotg = hs_ep->parent;
5b7d70c6
BD
854
855 dev_dbg(hsotg->dev, "%s: ep %p, req %p\n", __func__, ep, req);
856
857 s3c_hsotg_ep_free_request(ep, req);
858}
859
860/**
861 * ep_from_windex - convert control wIndex value to endpoint
862 * @hsotg: The driver state.
863 * @windex: The control request wIndex field (in host order).
864 *
865 * Convert the given wIndex into a pointer to an driver endpoint
866 * structure, or return NULL if it is not a valid endpoint.
8b9bc460 867 */
941fcce4 868static struct s3c_hsotg_ep *ep_from_windex(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
869 u32 windex)
870{
c6f5c050 871 struct s3c_hsotg_ep *ep;
5b7d70c6
BD
872 int dir = (windex & USB_DIR_IN) ? 1 : 0;
873 int idx = windex & 0x7F;
874
875 if (windex >= 0x100)
876 return NULL;
877
b3f489b2 878 if (idx > hsotg->num_of_eps)
5b7d70c6
BD
879 return NULL;
880
c6f5c050
MYK
881 ep = index_to_ep(hsotg, idx, dir);
882
5b7d70c6
BD
883 if (idx && ep->dir_in != dir)
884 return NULL;
885
886 return ep;
887}
888
9e14d0a5
GH
889/**
890 * s3c_hsotg_set_test_mode - Enable usb Test Modes
891 * @hsotg: The driver state.
892 * @testmode: requested usb test mode
893 * Enable usb Test Mode requested by the Host.
894 */
f91eea44 895int s3c_hsotg_set_test_mode(struct dwc2_hsotg *hsotg, int testmode)
9e14d0a5
GH
896{
897 int dctl = readl(hsotg->regs + DCTL);
898
899 dctl &= ~DCTL_TSTCTL_MASK;
900 switch (testmode) {
901 case TEST_J:
902 case TEST_K:
903 case TEST_SE0_NAK:
904 case TEST_PACKET:
905 case TEST_FORCE_EN:
906 dctl |= testmode << DCTL_TSTCTL_SHIFT;
907 break;
908 default:
909 return -EINVAL;
910 }
911 writel(dctl, hsotg->regs + DCTL);
912 return 0;
913}
914
5b7d70c6
BD
915/**
916 * s3c_hsotg_send_reply - send reply to control request
917 * @hsotg: The device state
918 * @ep: Endpoint 0
919 * @buff: Buffer for request
920 * @length: Length of reply.
921 *
922 * Create a request and queue it on the given endpoint. This is useful as
923 * an internal method of sending replies to certain control requests, etc.
924 */
941fcce4 925static int s3c_hsotg_send_reply(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
926 struct s3c_hsotg_ep *ep,
927 void *buff,
928 int length)
929{
930 struct usb_request *req;
931 int ret;
932
933 dev_dbg(hsotg->dev, "%s: buff %p, len %d\n", __func__, buff, length);
934
935 req = s3c_hsotg_ep_alloc_request(&ep->ep, GFP_ATOMIC);
936 hsotg->ep0_reply = req;
937 if (!req) {
938 dev_warn(hsotg->dev, "%s: cannot alloc req\n", __func__);
939 return -ENOMEM;
940 }
941
942 req->buf = hsotg->ep0_buff;
943 req->length = length;
f71b5e25
MYK
944 /*
945 * zero flag is for sending zlp in DATA IN stage. It has no impact on
946 * STATUS stage.
947 */
948 req->zero = 0;
5b7d70c6
BD
949 req->complete = s3c_hsotg_complete_oursetup;
950
951 if (length)
952 memcpy(req->buf, buff, length);
5b7d70c6
BD
953
954 ret = s3c_hsotg_ep_queue(&ep->ep, req, GFP_ATOMIC);
955 if (ret) {
956 dev_warn(hsotg->dev, "%s: cannot queue req\n", __func__);
957 return ret;
958 }
959
960 return 0;
961}
962
963/**
964 * s3c_hsotg_process_req_status - process request GET_STATUS
965 * @hsotg: The device state
966 * @ctrl: USB control request
967 */
941fcce4 968static int s3c_hsotg_process_req_status(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
969 struct usb_ctrlrequest *ctrl)
970{
c6f5c050 971 struct s3c_hsotg_ep *ep0 = hsotg->eps_out[0];
5b7d70c6
BD
972 struct s3c_hsotg_ep *ep;
973 __le16 reply;
974 int ret;
975
976 dev_dbg(hsotg->dev, "%s: USB_REQ_GET_STATUS\n", __func__);
977
978 if (!ep0->dir_in) {
979 dev_warn(hsotg->dev, "%s: direction out?\n", __func__);
980 return -EINVAL;
981 }
982
983 switch (ctrl->bRequestType & USB_RECIP_MASK) {
984 case USB_RECIP_DEVICE:
985 reply = cpu_to_le16(0); /* bit 0 => self powered,
986 * bit 1 => remote wakeup */
987 break;
988
989 case USB_RECIP_INTERFACE:
990 /* currently, the data result should be zero */
991 reply = cpu_to_le16(0);
992 break;
993
994 case USB_RECIP_ENDPOINT:
995 ep = ep_from_windex(hsotg, le16_to_cpu(ctrl->wIndex));
996 if (!ep)
997 return -ENOENT;
998
999 reply = cpu_to_le16(ep->halted ? 1 : 0);
1000 break;
1001
1002 default:
1003 return 0;
1004 }
1005
1006 if (le16_to_cpu(ctrl->wLength) != 2)
1007 return -EINVAL;
1008
1009 ret = s3c_hsotg_send_reply(hsotg, ep0, &reply, 2);
1010 if (ret) {
1011 dev_err(hsotg->dev, "%s: failed to send reply\n", __func__);
1012 return ret;
1013 }
1014
1015 return 1;
1016}
1017
1018static int s3c_hsotg_ep_sethalt(struct usb_ep *ep, int value);
1019
9c39ddc6
AT
1020/**
1021 * get_ep_head - return the first request on the endpoint
1022 * @hs_ep: The controller endpoint to get
1023 *
1024 * Get the first request on the endpoint.
1025 */
1026static struct s3c_hsotg_req *get_ep_head(struct s3c_hsotg_ep *hs_ep)
1027{
1028 if (list_empty(&hs_ep->queue))
1029 return NULL;
1030
1031 return list_first_entry(&hs_ep->queue, struct s3c_hsotg_req, queue);
1032}
1033
5b7d70c6 1034/**
58f7c43e 1035 * s3c_hsotg_process_req_feature - process request {SET,CLEAR}_FEATURE
5b7d70c6
BD
1036 * @hsotg: The device state
1037 * @ctrl: USB control request
1038 */
941fcce4 1039static int s3c_hsotg_process_req_feature(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
1040 struct usb_ctrlrequest *ctrl)
1041{
c6f5c050 1042 struct s3c_hsotg_ep *ep0 = hsotg->eps_out[0];
9c39ddc6
AT
1043 struct s3c_hsotg_req *hs_req;
1044 bool restart;
5b7d70c6
BD
1045 bool set = (ctrl->bRequest == USB_REQ_SET_FEATURE);
1046 struct s3c_hsotg_ep *ep;
26ab3d0c 1047 int ret;
bd9ef7bf 1048 bool halted;
9e14d0a5
GH
1049 u32 recip;
1050 u32 wValue;
1051 u32 wIndex;
5b7d70c6
BD
1052
1053 dev_dbg(hsotg->dev, "%s: %s_FEATURE\n",
1054 __func__, set ? "SET" : "CLEAR");
1055
9e14d0a5
GH
1056 wValue = le16_to_cpu(ctrl->wValue);
1057 wIndex = le16_to_cpu(ctrl->wIndex);
1058 recip = ctrl->bRequestType & USB_RECIP_MASK;
1059
1060 switch (recip) {
1061 case USB_RECIP_DEVICE:
1062 switch (wValue) {
1063 case USB_DEVICE_TEST_MODE:
1064 if ((wIndex & 0xff) != 0)
1065 return -EINVAL;
1066 if (!set)
1067 return -EINVAL;
1068
1069 hsotg->test_mode = wIndex >> 8;
1070 ret = s3c_hsotg_send_reply(hsotg, ep0, NULL, 0);
1071 if (ret) {
1072 dev_err(hsotg->dev,
1073 "%s: failed to send reply\n", __func__);
1074 return ret;
1075 }
1076 break;
1077 default:
1078 return -ENOENT;
1079 }
1080 break;
1081
1082 case USB_RECIP_ENDPOINT:
1083 ep = ep_from_windex(hsotg, wIndex);
5b7d70c6
BD
1084 if (!ep) {
1085 dev_dbg(hsotg->dev, "%s: no endpoint for 0x%04x\n",
9e14d0a5 1086 __func__, wIndex);
5b7d70c6
BD
1087 return -ENOENT;
1088 }
1089
9e14d0a5 1090 switch (wValue) {
5b7d70c6 1091 case USB_ENDPOINT_HALT:
bd9ef7bf
RB
1092 halted = ep->halted;
1093
5b7d70c6 1094 s3c_hsotg_ep_sethalt(&ep->ep, set);
26ab3d0c
AT
1095
1096 ret = s3c_hsotg_send_reply(hsotg, ep0, NULL, 0);
1097 if (ret) {
1098 dev_err(hsotg->dev,
1099 "%s: failed to send reply\n", __func__);
1100 return ret;
1101 }
9c39ddc6 1102
bd9ef7bf
RB
1103 /*
1104 * we have to complete all requests for ep if it was
1105 * halted, and the halt was cleared by CLEAR_FEATURE
1106 */
1107
1108 if (!set && halted) {
9c39ddc6
AT
1109 /*
1110 * If we have request in progress,
1111 * then complete it
1112 */
1113 if (ep->req) {
1114 hs_req = ep->req;
1115 ep->req = NULL;
1116 list_del_init(&hs_req->queue);
c00dd4a6
GH
1117 if (hs_req->req.complete) {
1118 spin_unlock(&hsotg->lock);
1119 usb_gadget_giveback_request(
1120 &ep->ep, &hs_req->req);
1121 spin_lock(&hsotg->lock);
1122 }
9c39ddc6
AT
1123 }
1124
1125 /* If we have pending request, then start it */
c00dd4a6
GH
1126 if (!ep->req) {
1127 restart = !list_empty(&ep->queue);
1128 if (restart) {
1129 hs_req = get_ep_head(ep);
1130 s3c_hsotg_start_req(hsotg, ep,
1131 hs_req, false);
1132 }
9c39ddc6
AT
1133 }
1134 }
1135
5b7d70c6
BD
1136 break;
1137
1138 default:
1139 return -ENOENT;
1140 }
9e14d0a5
GH
1141 break;
1142 default:
1143 return -ENOENT;
1144 }
5b7d70c6
BD
1145 return 1;
1146}
1147
941fcce4 1148static void s3c_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg);
ab93e014 1149
c9f721b2
RB
1150/**
1151 * s3c_hsotg_stall_ep0 - stall ep0
1152 * @hsotg: The device state
1153 *
1154 * Set stall for ep0 as response for setup request.
1155 */
941fcce4 1156static void s3c_hsotg_stall_ep0(struct dwc2_hsotg *hsotg)
e9ebe7c3 1157{
c6f5c050 1158 struct s3c_hsotg_ep *ep0 = hsotg->eps_out[0];
c9f721b2
RB
1159 u32 reg;
1160 u32 ctrl;
1161
1162 dev_dbg(hsotg->dev, "ep0 stall (dir=%d)\n", ep0->dir_in);
1163 reg = (ep0->dir_in) ? DIEPCTL0 : DOEPCTL0;
1164
1165 /*
1166 * DxEPCTL_Stall will be cleared by EP once it has
1167 * taken effect, so no need to clear later.
1168 */
1169
1170 ctrl = readl(hsotg->regs + reg);
47a1685f
DN
1171 ctrl |= DXEPCTL_STALL;
1172 ctrl |= DXEPCTL_CNAK;
c9f721b2
RB
1173 writel(ctrl, hsotg->regs + reg);
1174
1175 dev_dbg(hsotg->dev,
47a1685f 1176 "written DXEPCTL=0x%08x to %08x (DXEPCTL=0x%08x)\n",
c9f721b2
RB
1177 ctrl, reg, readl(hsotg->regs + reg));
1178
1179 /*
1180 * complete won't be called, so we enqueue
1181 * setup request here
1182 */
1183 s3c_hsotg_enqueue_setup(hsotg);
1184}
1185
5b7d70c6
BD
1186/**
1187 * s3c_hsotg_process_control - process a control request
1188 * @hsotg: The device state
1189 * @ctrl: The control request received
1190 *
1191 * The controller has received the SETUP phase of a control request, and
1192 * needs to work out what to do next (and whether to pass it on to the
1193 * gadget driver).
1194 */
941fcce4 1195static void s3c_hsotg_process_control(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
1196 struct usb_ctrlrequest *ctrl)
1197{
c6f5c050 1198 struct s3c_hsotg_ep *ep0 = hsotg->eps_out[0];
5b7d70c6
BD
1199 int ret = 0;
1200 u32 dcfg;
1201
5b7d70c6
BD
1202 dev_dbg(hsotg->dev, "ctrl Req=%02x, Type=%02x, V=%04x, L=%04x\n",
1203 ctrl->bRequest, ctrl->bRequestType,
1204 ctrl->wValue, ctrl->wLength);
1205
fe0b94ab
MYK
1206 if (ctrl->wLength == 0) {
1207 ep0->dir_in = 1;
1208 hsotg->ep0_state = DWC2_EP0_STATUS_IN;
1209 } else if (ctrl->bRequestType & USB_DIR_IN) {
5b7d70c6 1210 ep0->dir_in = 1;
fe0b94ab
MYK
1211 hsotg->ep0_state = DWC2_EP0_DATA_IN;
1212 } else {
1213 ep0->dir_in = 0;
1214 hsotg->ep0_state = DWC2_EP0_DATA_OUT;
1215 }
5b7d70c6
BD
1216
1217 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) {
1218 switch (ctrl->bRequest) {
1219 case USB_REQ_SET_ADDRESS:
6d713c15 1220 hsotg->connected = 1;
94cb8fd6 1221 dcfg = readl(hsotg->regs + DCFG);
47a1685f 1222 dcfg &= ~DCFG_DEVADDR_MASK;
d5dbd3f7
PZ
1223 dcfg |= (le16_to_cpu(ctrl->wValue) <<
1224 DCFG_DEVADDR_SHIFT) & DCFG_DEVADDR_MASK;
94cb8fd6 1225 writel(dcfg, hsotg->regs + DCFG);
5b7d70c6
BD
1226
1227 dev_info(hsotg->dev, "new address %d\n", ctrl->wValue);
1228
1229 ret = s3c_hsotg_send_reply(hsotg, ep0, NULL, 0);
1230 return;
1231
1232 case USB_REQ_GET_STATUS:
1233 ret = s3c_hsotg_process_req_status(hsotg, ctrl);
1234 break;
1235
1236 case USB_REQ_CLEAR_FEATURE:
1237 case USB_REQ_SET_FEATURE:
1238 ret = s3c_hsotg_process_req_feature(hsotg, ctrl);
1239 break;
1240 }
1241 }
1242
1243 /* as a fallback, try delivering it to the driver to deal with */
1244
1245 if (ret == 0 && hsotg->driver) {
93f599f2 1246 spin_unlock(&hsotg->lock);
5b7d70c6 1247 ret = hsotg->driver->setup(&hsotg->gadget, ctrl);
93f599f2 1248 spin_lock(&hsotg->lock);
5b7d70c6
BD
1249 if (ret < 0)
1250 dev_dbg(hsotg->dev, "driver->setup() ret %d\n", ret);
1251 }
1252
8b9bc460
LM
1253 /*
1254 * the request is either unhandlable, or is not formatted correctly
5b7d70c6
BD
1255 * so respond with a STALL for the status stage to indicate failure.
1256 */
1257
c9f721b2
RB
1258 if (ret < 0)
1259 s3c_hsotg_stall_ep0(hsotg);
5b7d70c6
BD
1260}
1261
5b7d70c6
BD
1262/**
1263 * s3c_hsotg_complete_setup - completion of a setup transfer
1264 * @ep: The endpoint the request was on.
1265 * @req: The request completed.
1266 *
1267 * Called on completion of any requests the driver itself submitted for
1268 * EP0 setup packets
1269 */
1270static void s3c_hsotg_complete_setup(struct usb_ep *ep,
1271 struct usb_request *req)
1272{
1273 struct s3c_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 1274 struct dwc2_hsotg *hsotg = hs_ep->parent;
5b7d70c6
BD
1275
1276 if (req->status < 0) {
1277 dev_dbg(hsotg->dev, "%s: failed %d\n", __func__, req->status);
1278 return;
1279 }
1280
93f599f2 1281 spin_lock(&hsotg->lock);
5b7d70c6
BD
1282 if (req->actual == 0)
1283 s3c_hsotg_enqueue_setup(hsotg);
1284 else
1285 s3c_hsotg_process_control(hsotg, req->buf);
93f599f2 1286 spin_unlock(&hsotg->lock);
5b7d70c6
BD
1287}
1288
1289/**
1290 * s3c_hsotg_enqueue_setup - start a request for EP0 packets
1291 * @hsotg: The device state.
1292 *
1293 * Enqueue a request on EP0 if necessary to received any SETUP packets
1294 * received from the host.
1295 */
941fcce4 1296static void s3c_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg)
5b7d70c6
BD
1297{
1298 struct usb_request *req = hsotg->ctrl_req;
1299 struct s3c_hsotg_req *hs_req = our_req(req);
1300 int ret;
1301
1302 dev_dbg(hsotg->dev, "%s: queueing setup request\n", __func__);
1303
1304 req->zero = 0;
1305 req->length = 8;
1306 req->buf = hsotg->ctrl_buff;
1307 req->complete = s3c_hsotg_complete_setup;
1308
1309 if (!list_empty(&hs_req->queue)) {
1310 dev_dbg(hsotg->dev, "%s already queued???\n", __func__);
1311 return;
1312 }
1313
c6f5c050 1314 hsotg->eps_out[0]->dir_in = 0;
8a20fa45 1315 hsotg->eps_out[0]->send_zlp = 0;
fe0b94ab 1316 hsotg->ep0_state = DWC2_EP0_SETUP;
5b7d70c6 1317
c6f5c050 1318 ret = s3c_hsotg_ep_queue(&hsotg->eps_out[0]->ep, req, GFP_ATOMIC);
5b7d70c6
BD
1319 if (ret < 0) {
1320 dev_err(hsotg->dev, "%s: failed queue (%d)\n", __func__, ret);
8b9bc460
LM
1321 /*
1322 * Don't think there's much we can do other than watch the
1323 * driver fail.
1324 */
5b7d70c6
BD
1325 }
1326}
1327
fe0b94ab
MYK
1328static void s3c_hsotg_program_zlp(struct dwc2_hsotg *hsotg,
1329 struct s3c_hsotg_ep *hs_ep)
1330{
1331 u32 ctrl;
1332 u8 index = hs_ep->index;
1333 u32 epctl_reg = hs_ep->dir_in ? DIEPCTL(index) : DOEPCTL(index);
1334 u32 epsiz_reg = hs_ep->dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index);
1335
ccb34a91
MYK
1336 if (hs_ep->dir_in)
1337 dev_dbg(hsotg->dev, "Sending zero-length packet on ep%d\n",
1338 index);
1339 else
1340 dev_dbg(hsotg->dev, "Receiving zero-length packet on ep%d\n",
1341 index);
fe0b94ab
MYK
1342
1343 writel(DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) |
1344 DXEPTSIZ_XFERSIZE(0), hsotg->regs +
1345 epsiz_reg);
1346
1347 ctrl = readl(hsotg->regs + epctl_reg);
1348 ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */
1349 ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */
1350 ctrl |= DXEPCTL_USBACTEP;
1351 writel(ctrl, hsotg->regs + epctl_reg);
1352}
1353
5b7d70c6
BD
1354/**
1355 * s3c_hsotg_complete_request - complete a request given to us
1356 * @hsotg: The device state.
1357 * @hs_ep: The endpoint the request was on.
1358 * @hs_req: The request to complete.
1359 * @result: The result code (0 => Ok, otherwise errno)
1360 *
1361 * The given request has finished, so call the necessary completion
1362 * if it has one and then look to see if we can start a new request
1363 * on the endpoint.
1364 *
1365 * Note, expects the ep to already be locked as appropriate.
8b9bc460 1366 */
941fcce4 1367static void s3c_hsotg_complete_request(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
1368 struct s3c_hsotg_ep *hs_ep,
1369 struct s3c_hsotg_req *hs_req,
1370 int result)
1371{
1372 bool restart;
1373
1374 if (!hs_req) {
1375 dev_dbg(hsotg->dev, "%s: nothing to complete?\n", __func__);
1376 return;
1377 }
1378
1379 dev_dbg(hsotg->dev, "complete: ep %p %s, req %p, %d => %p\n",
1380 hs_ep, hs_ep->ep.name, hs_req, result, hs_req->req.complete);
1381
8b9bc460
LM
1382 /*
1383 * only replace the status if we've not already set an error
1384 * from a previous transaction
1385 */
5b7d70c6
BD
1386
1387 if (hs_req->req.status == -EINPROGRESS)
1388 hs_req->req.status = result;
1389
7d24c1b5
MYK
1390 s3c_hsotg_handle_unaligned_buf_complete(hsotg, hs_ep, hs_req);
1391
5b7d70c6
BD
1392 hs_ep->req = NULL;
1393 list_del_init(&hs_req->queue);
1394
1395 if (using_dma(hsotg))
1396 s3c_hsotg_unmap_dma(hsotg, hs_ep, hs_req);
1397
8b9bc460
LM
1398 /*
1399 * call the complete request with the locks off, just in case the
1400 * request tries to queue more work for this endpoint.
1401 */
5b7d70c6
BD
1402
1403 if (hs_req->req.complete) {
22258f49 1404 spin_unlock(&hsotg->lock);
304f7e5e 1405 usb_gadget_giveback_request(&hs_ep->ep, &hs_req->req);
22258f49 1406 spin_lock(&hsotg->lock);
5b7d70c6
BD
1407 }
1408
8b9bc460
LM
1409 /*
1410 * Look to see if there is anything else to do. Note, the completion
5b7d70c6 1411 * of the previous request may have caused a new request to be started
8b9bc460
LM
1412 * so be careful when doing this.
1413 */
5b7d70c6
BD
1414
1415 if (!hs_ep->req && result >= 0) {
1416 restart = !list_empty(&hs_ep->queue);
1417 if (restart) {
1418 hs_req = get_ep_head(hs_ep);
1419 s3c_hsotg_start_req(hsotg, hs_ep, hs_req, false);
1420 }
1421 }
1422}
1423
5b7d70c6
BD
1424/**
1425 * s3c_hsotg_rx_data - receive data from the FIFO for an endpoint
1426 * @hsotg: The device state.
1427 * @ep_idx: The endpoint index for the data
1428 * @size: The size of data in the fifo, in bytes
1429 *
1430 * The FIFO status shows there is data to read from the FIFO for a given
1431 * endpoint, so sort out whether we need to read the data into a request
1432 * that has been made for that endpoint.
1433 */
941fcce4 1434static void s3c_hsotg_rx_data(struct dwc2_hsotg *hsotg, int ep_idx, int size)
5b7d70c6 1435{
c6f5c050 1436 struct s3c_hsotg_ep *hs_ep = hsotg->eps_out[ep_idx];
5b7d70c6 1437 struct s3c_hsotg_req *hs_req = hs_ep->req;
94cb8fd6 1438 void __iomem *fifo = hsotg->regs + EPFIFO(ep_idx);
5b7d70c6
BD
1439 int to_read;
1440 int max_req;
1441 int read_ptr;
1442
22258f49 1443
5b7d70c6 1444 if (!hs_req) {
94cb8fd6 1445 u32 epctl = readl(hsotg->regs + DOEPCTL(ep_idx));
5b7d70c6
BD
1446 int ptr;
1447
6b448af4 1448 dev_dbg(hsotg->dev,
47a1685f 1449 "%s: FIFO %d bytes on ep%d but no req (DXEPCTl=0x%08x)\n",
5b7d70c6
BD
1450 __func__, size, ep_idx, epctl);
1451
1452 /* dump the data from the FIFO, we've nothing we can do */
1453 for (ptr = 0; ptr < size; ptr += 4)
1454 (void)readl(fifo);
1455
1456 return;
1457 }
1458
5b7d70c6
BD
1459 to_read = size;
1460 read_ptr = hs_req->req.actual;
1461 max_req = hs_req->req.length - read_ptr;
1462
a33e7136
BD
1463 dev_dbg(hsotg->dev, "%s: read %d/%d, done %d/%d\n",
1464 __func__, to_read, max_req, read_ptr, hs_req->req.length);
1465
5b7d70c6 1466 if (to_read > max_req) {
8b9bc460
LM
1467 /*
1468 * more data appeared than we where willing
5b7d70c6
BD
1469 * to deal with in this request.
1470 */
1471
1472 /* currently we don't deal this */
1473 WARN_ON_ONCE(1);
1474 }
1475
5b7d70c6
BD
1476 hs_ep->total_data += to_read;
1477 hs_req->req.actual += to_read;
1478 to_read = DIV_ROUND_UP(to_read, 4);
1479
8b9bc460
LM
1480 /*
1481 * note, we might over-write the buffer end by 3 bytes depending on
1482 * alignment of the data.
1483 */
1a7ed5be 1484 ioread32_rep(fifo, hs_req->req.buf + read_ptr, to_read);
5b7d70c6
BD
1485}
1486
1487/**
fe0b94ab 1488 * s3c_hsotg_ep0_zlp - send/receive zero-length packet on control endpoint
5b7d70c6 1489 * @hsotg: The device instance
fe0b94ab 1490 * @dir_in: If IN zlp
5b7d70c6
BD
1491 *
1492 * Generate a zero-length IN packet request for terminating a SETUP
1493 * transaction.
1494 *
1495 * Note, since we don't write any data to the TxFIFO, then it is
25985edc 1496 * currently believed that we do not need to wait for any space in
5b7d70c6
BD
1497 * the TxFIFO.
1498 */
fe0b94ab 1499static void s3c_hsotg_ep0_zlp(struct dwc2_hsotg *hsotg, bool dir_in)
5b7d70c6 1500{
c6f5c050 1501 /* eps_out[0] is used in both directions */
fe0b94ab
MYK
1502 hsotg->eps_out[0]->dir_in = dir_in;
1503 hsotg->ep0_state = dir_in ? DWC2_EP0_STATUS_IN : DWC2_EP0_STATUS_OUT;
5b7d70c6 1504
fe0b94ab 1505 s3c_hsotg_program_zlp(hsotg, hsotg->eps_out[0]);
5b7d70c6
BD
1506}
1507
1508/**
1509 * s3c_hsotg_handle_outdone - handle receiving OutDone/SetupDone from RXFIFO
1510 * @hsotg: The device instance
1511 * @epnum: The endpoint received from
5b7d70c6
BD
1512 *
1513 * The RXFIFO has delivered an OutDone event, which means that the data
1514 * transfer for an OUT endpoint has been completed, either by a short
1515 * packet or by the finish of a transfer.
8b9bc460 1516 */
fe0b94ab 1517static void s3c_hsotg_handle_outdone(struct dwc2_hsotg *hsotg, int epnum)
5b7d70c6 1518{
94cb8fd6 1519 u32 epsize = readl(hsotg->regs + DOEPTSIZ(epnum));
c6f5c050 1520 struct s3c_hsotg_ep *hs_ep = hsotg->eps_out[epnum];
5b7d70c6
BD
1521 struct s3c_hsotg_req *hs_req = hs_ep->req;
1522 struct usb_request *req = &hs_req->req;
47a1685f 1523 unsigned size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
5b7d70c6
BD
1524 int result = 0;
1525
1526 if (!hs_req) {
1527 dev_dbg(hsotg->dev, "%s: no request active\n", __func__);
1528 return;
1529 }
1530
fe0b94ab
MYK
1531 if (epnum == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_OUT) {
1532 dev_dbg(hsotg->dev, "zlp packet received\n");
1533 s3c_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
1534 s3c_hsotg_enqueue_setup(hsotg);
1535 return;
1536 }
1537
5b7d70c6 1538 if (using_dma(hsotg)) {
5b7d70c6 1539 unsigned size_done;
5b7d70c6 1540
8b9bc460
LM
1541 /*
1542 * Calculate the size of the transfer by checking how much
5b7d70c6
BD
1543 * is left in the endpoint size register and then working it
1544 * out from the amount we loaded for the transfer.
1545 *
1546 * We need to do this as DMA pointers are always 32bit aligned
1547 * so may overshoot/undershoot the transfer.
1548 */
1549
5b7d70c6
BD
1550 size_done = hs_ep->size_loaded - size_left;
1551 size_done += hs_ep->last_load;
1552
1553 req->actual = size_done;
1554 }
1555
a33e7136
BD
1556 /* if there is more request to do, schedule new transfer */
1557 if (req->actual < req->length && size_left == 0) {
1558 s3c_hsotg_start_req(hsotg, hs_ep, hs_req, true);
1559 return;
1560 }
1561
5b7d70c6
BD
1562 if (req->actual < req->length && req->short_not_ok) {
1563 dev_dbg(hsotg->dev, "%s: got %d/%d (short not ok) => error\n",
1564 __func__, req->actual, req->length);
1565
8b9bc460
LM
1566 /*
1567 * todo - what should we return here? there's no one else
1568 * even bothering to check the status.
1569 */
5b7d70c6
BD
1570 }
1571
fe0b94ab
MYK
1572 if (epnum == 0 && hsotg->ep0_state == DWC2_EP0_DATA_OUT) {
1573 /* Move to STATUS IN */
1574 s3c_hsotg_ep0_zlp(hsotg, true);
1575 return;
5b7d70c6
BD
1576 }
1577
5ad1d316 1578 s3c_hsotg_complete_request(hsotg, hs_ep, hs_req, result);
5b7d70c6
BD
1579}
1580
1581/**
1582 * s3c_hsotg_read_frameno - read current frame number
1583 * @hsotg: The device instance
1584 *
1585 * Return the current frame number
8b9bc460 1586 */
941fcce4 1587static u32 s3c_hsotg_read_frameno(struct dwc2_hsotg *hsotg)
5b7d70c6
BD
1588{
1589 u32 dsts;
1590
94cb8fd6
LM
1591 dsts = readl(hsotg->regs + DSTS);
1592 dsts &= DSTS_SOFFN_MASK;
1593 dsts >>= DSTS_SOFFN_SHIFT;
5b7d70c6
BD
1594
1595 return dsts;
1596}
1597
1598/**
1599 * s3c_hsotg_handle_rx - RX FIFO has data
1600 * @hsotg: The device instance
1601 *
1602 * The IRQ handler has detected that the RX FIFO has some data in it
1603 * that requires processing, so find out what is in there and do the
1604 * appropriate read.
1605 *
25985edc 1606 * The RXFIFO is a true FIFO, the packets coming out are still in packet
5b7d70c6
BD
1607 * chunks, so if you have x packets received on an endpoint you'll get x
1608 * FIFO events delivered, each with a packet's worth of data in it.
1609 *
1610 * When using DMA, we should not be processing events from the RXFIFO
1611 * as the actual data should be sent to the memory directly and we turn
1612 * on the completion interrupts to get notifications of transfer completion.
1613 */
941fcce4 1614static void s3c_hsotg_handle_rx(struct dwc2_hsotg *hsotg)
5b7d70c6 1615{
94cb8fd6 1616 u32 grxstsr = readl(hsotg->regs + GRXSTSP);
5b7d70c6
BD
1617 u32 epnum, status, size;
1618
1619 WARN_ON(using_dma(hsotg));
1620
47a1685f
DN
1621 epnum = grxstsr & GRXSTS_EPNUM_MASK;
1622 status = grxstsr & GRXSTS_PKTSTS_MASK;
5b7d70c6 1623
47a1685f
DN
1624 size = grxstsr & GRXSTS_BYTECNT_MASK;
1625 size >>= GRXSTS_BYTECNT_SHIFT;
5b7d70c6 1626
d7c747c5 1627 dev_dbg(hsotg->dev, "%s: GRXSTSP=0x%08x (%d@%d)\n",
5b7d70c6
BD
1628 __func__, grxstsr, size, epnum);
1629
47a1685f
DN
1630 switch ((status & GRXSTS_PKTSTS_MASK) >> GRXSTS_PKTSTS_SHIFT) {
1631 case GRXSTS_PKTSTS_GLOBALOUTNAK:
1632 dev_dbg(hsotg->dev, "GLOBALOUTNAK\n");
5b7d70c6
BD
1633 break;
1634
47a1685f 1635 case GRXSTS_PKTSTS_OUTDONE:
5b7d70c6
BD
1636 dev_dbg(hsotg->dev, "OutDone (Frame=0x%08x)\n",
1637 s3c_hsotg_read_frameno(hsotg));
1638
1639 if (!using_dma(hsotg))
fe0b94ab 1640 s3c_hsotg_handle_outdone(hsotg, epnum);
5b7d70c6
BD
1641 break;
1642
47a1685f 1643 case GRXSTS_PKTSTS_SETUPDONE:
5b7d70c6
BD
1644 dev_dbg(hsotg->dev,
1645 "SetupDone (Frame=0x%08x, DOPEPCTL=0x%08x)\n",
1646 s3c_hsotg_read_frameno(hsotg),
94cb8fd6 1647 readl(hsotg->regs + DOEPCTL(0)));
fe0b94ab
MYK
1648 /*
1649 * Call s3c_hsotg_handle_outdone here if it was not called from
1650 * GRXSTS_PKTSTS_OUTDONE. That is, if the core didn't
1651 * generate GRXSTS_PKTSTS_OUTDONE for setup packet.
1652 */
1653 if (hsotg->ep0_state == DWC2_EP0_SETUP)
1654 s3c_hsotg_handle_outdone(hsotg, epnum);
5b7d70c6
BD
1655 break;
1656
47a1685f 1657 case GRXSTS_PKTSTS_OUTRX:
5b7d70c6
BD
1658 s3c_hsotg_rx_data(hsotg, epnum, size);
1659 break;
1660
47a1685f 1661 case GRXSTS_PKTSTS_SETUPRX:
5b7d70c6
BD
1662 dev_dbg(hsotg->dev,
1663 "SetupRX (Frame=0x%08x, DOPEPCTL=0x%08x)\n",
1664 s3c_hsotg_read_frameno(hsotg),
94cb8fd6 1665 readl(hsotg->regs + DOEPCTL(0)));
5b7d70c6 1666
fe0b94ab
MYK
1667 WARN_ON(hsotg->ep0_state != DWC2_EP0_SETUP);
1668
5b7d70c6
BD
1669 s3c_hsotg_rx_data(hsotg, epnum, size);
1670 break;
1671
1672 default:
1673 dev_warn(hsotg->dev, "%s: unknown status %08x\n",
1674 __func__, grxstsr);
1675
1676 s3c_hsotg_dump(hsotg);
1677 break;
1678 }
1679}
1680
1681/**
1682 * s3c_hsotg_ep0_mps - turn max packet size into register setting
1683 * @mps: The maximum packet size in bytes.
8b9bc460 1684 */
5b7d70c6
BD
1685static u32 s3c_hsotg_ep0_mps(unsigned int mps)
1686{
1687 switch (mps) {
1688 case 64:
94cb8fd6 1689 return D0EPCTL_MPS_64;
5b7d70c6 1690 case 32:
94cb8fd6 1691 return D0EPCTL_MPS_32;
5b7d70c6 1692 case 16:
94cb8fd6 1693 return D0EPCTL_MPS_16;
5b7d70c6 1694 case 8:
94cb8fd6 1695 return D0EPCTL_MPS_8;
5b7d70c6
BD
1696 }
1697
1698 /* bad max packet size, warn and return invalid result */
1699 WARN_ON(1);
1700 return (u32)-1;
1701}
1702
1703/**
1704 * s3c_hsotg_set_ep_maxpacket - set endpoint's max-packet field
1705 * @hsotg: The driver state.
1706 * @ep: The index number of the endpoint
1707 * @mps: The maximum packet size in bytes
1708 *
1709 * Configure the maximum packet size for the given endpoint, updating
1710 * the hardware control registers to reflect this.
1711 */
941fcce4 1712static void s3c_hsotg_set_ep_maxpacket(struct dwc2_hsotg *hsotg,
c6f5c050 1713 unsigned int ep, unsigned int mps, unsigned int dir_in)
5b7d70c6 1714{
c6f5c050 1715 struct s3c_hsotg_ep *hs_ep;
5b7d70c6
BD
1716 void __iomem *regs = hsotg->regs;
1717 u32 mpsval;
4fca54aa 1718 u32 mcval;
5b7d70c6
BD
1719 u32 reg;
1720
c6f5c050
MYK
1721 hs_ep = index_to_ep(hsotg, ep, dir_in);
1722 if (!hs_ep)
1723 return;
1724
5b7d70c6
BD
1725 if (ep == 0) {
1726 /* EP0 is a special case */
1727 mpsval = s3c_hsotg_ep0_mps(mps);
1728 if (mpsval > 3)
1729 goto bad_mps;
e9edd199 1730 hs_ep->ep.maxpacket = mps;
4fca54aa 1731 hs_ep->mc = 1;
5b7d70c6 1732 } else {
47a1685f 1733 mpsval = mps & DXEPCTL_MPS_MASK;
e9edd199 1734 if (mpsval > 1024)
5b7d70c6 1735 goto bad_mps;
4fca54aa
RB
1736 mcval = ((mps >> 11) & 0x3) + 1;
1737 hs_ep->mc = mcval;
1738 if (mcval > 3)
1739 goto bad_mps;
e9edd199 1740 hs_ep->ep.maxpacket = mpsval;
5b7d70c6
BD
1741 }
1742
c6f5c050
MYK
1743 if (dir_in) {
1744 reg = readl(regs + DIEPCTL(ep));
1745 reg &= ~DXEPCTL_MPS_MASK;
1746 reg |= mpsval;
1747 writel(reg, regs + DIEPCTL(ep));
1748 } else {
94cb8fd6 1749 reg = readl(regs + DOEPCTL(ep));
47a1685f 1750 reg &= ~DXEPCTL_MPS_MASK;
659ad60c 1751 reg |= mpsval;
94cb8fd6 1752 writel(reg, regs + DOEPCTL(ep));
659ad60c 1753 }
5b7d70c6
BD
1754
1755 return;
1756
1757bad_mps:
1758 dev_err(hsotg->dev, "ep%d: bad mps of %d\n", ep, mps);
1759}
1760
9c39ddc6
AT
1761/**
1762 * s3c_hsotg_txfifo_flush - flush Tx FIFO
1763 * @hsotg: The driver state
1764 * @idx: The index for the endpoint (0..15)
1765 */
941fcce4 1766static void s3c_hsotg_txfifo_flush(struct dwc2_hsotg *hsotg, unsigned int idx)
9c39ddc6
AT
1767{
1768 int timeout;
1769 int val;
1770
47a1685f 1771 writel(GRSTCTL_TXFNUM(idx) | GRSTCTL_TXFFLSH,
94cb8fd6 1772 hsotg->regs + GRSTCTL);
9c39ddc6
AT
1773
1774 /* wait until the fifo is flushed */
1775 timeout = 100;
1776
1777 while (1) {
94cb8fd6 1778 val = readl(hsotg->regs + GRSTCTL);
9c39ddc6 1779
47a1685f 1780 if ((val & (GRSTCTL_TXFFLSH)) == 0)
9c39ddc6
AT
1781 break;
1782
1783 if (--timeout == 0) {
1784 dev_err(hsotg->dev,
1785 "%s: timeout flushing fifo (GRSTCTL=%08x)\n",
1786 __func__, val);
e0cbe595 1787 break;
9c39ddc6
AT
1788 }
1789
1790 udelay(1);
1791 }
1792}
5b7d70c6
BD
1793
1794/**
1795 * s3c_hsotg_trytx - check to see if anything needs transmitting
1796 * @hsotg: The driver state
1797 * @hs_ep: The driver endpoint to check.
1798 *
1799 * Check to see if there is a request that has data to send, and if so
1800 * make an attempt to write data into the FIFO.
1801 */
941fcce4 1802static int s3c_hsotg_trytx(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
1803 struct s3c_hsotg_ep *hs_ep)
1804{
1805 struct s3c_hsotg_req *hs_req = hs_ep->req;
1806
afcf4169
RB
1807 if (!hs_ep->dir_in || !hs_req) {
1808 /**
1809 * if request is not enqueued, we disable interrupts
1810 * for endpoints, excepting ep0
1811 */
1812 if (hs_ep->index != 0)
1813 s3c_hsotg_ctrl_epint(hsotg, hs_ep->index,
1814 hs_ep->dir_in, 0);
5b7d70c6 1815 return 0;
afcf4169 1816 }
5b7d70c6
BD
1817
1818 if (hs_req->req.actual < hs_req->req.length) {
1819 dev_dbg(hsotg->dev, "trying to write more for ep%d\n",
1820 hs_ep->index);
1821 return s3c_hsotg_write_fifo(hsotg, hs_ep, hs_req);
1822 }
1823
1824 return 0;
1825}
1826
1827/**
1828 * s3c_hsotg_complete_in - complete IN transfer
1829 * @hsotg: The device state.
1830 * @hs_ep: The endpoint that has just completed.
1831 *
1832 * An IN transfer has been completed, update the transfer's state and then
1833 * call the relevant completion routines.
1834 */
941fcce4 1835static void s3c_hsotg_complete_in(struct dwc2_hsotg *hsotg,
5b7d70c6
BD
1836 struct s3c_hsotg_ep *hs_ep)
1837{
1838 struct s3c_hsotg_req *hs_req = hs_ep->req;
94cb8fd6 1839 u32 epsize = readl(hsotg->regs + DIEPTSIZ(hs_ep->index));
5b7d70c6
BD
1840 int size_left, size_done;
1841
1842 if (!hs_req) {
1843 dev_dbg(hsotg->dev, "XferCompl but no req\n");
1844 return;
1845 }
1846
d3ca0259 1847 /* Finish ZLP handling for IN EP0 transactions */
fe0b94ab
MYK
1848 if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_IN) {
1849 dev_dbg(hsotg->dev, "zlp packet sent\n");
5ad1d316 1850 s3c_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
9e14d0a5
GH
1851 if (hsotg->test_mode) {
1852 int ret;
1853
1854 ret = s3c_hsotg_set_test_mode(hsotg, hsotg->test_mode);
1855 if (ret < 0) {
1856 dev_dbg(hsotg->dev, "Invalid Test #%d\n",
1857 hsotg->test_mode);
1858 s3c_hsotg_stall_ep0(hsotg);
1859 return;
1860 }
1861 }
fe0b94ab 1862 s3c_hsotg_enqueue_setup(hsotg);
d3ca0259
LM
1863 return;
1864 }
1865
8b9bc460
LM
1866 /*
1867 * Calculate the size of the transfer by checking how much is left
5b7d70c6
BD
1868 * in the endpoint size register and then working it out from
1869 * the amount we loaded for the transfer.
1870 *
1871 * We do this even for DMA, as the transfer may have incremented
1872 * past the end of the buffer (DMA transfers are always 32bit
1873 * aligned).
1874 */
1875
47a1685f 1876 size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
5b7d70c6
BD
1877
1878 size_done = hs_ep->size_loaded - size_left;
1879 size_done += hs_ep->last_load;
1880
1881 if (hs_req->req.actual != size_done)
1882 dev_dbg(hsotg->dev, "%s: adjusting size done %d => %d\n",
1883 __func__, hs_req->req.actual, size_done);
1884
1885 hs_req->req.actual = size_done;
d3ca0259
LM
1886 dev_dbg(hsotg->dev, "req->length:%d req->actual:%d req->zero:%d\n",
1887 hs_req->req.length, hs_req->req.actual, hs_req->req.zero);
1888
5b7d70c6
BD
1889 if (!size_left && hs_req->req.actual < hs_req->req.length) {
1890 dev_dbg(hsotg->dev, "%s trying more for req...\n", __func__);
1891 s3c_hsotg_start_req(hsotg, hs_ep, hs_req, true);
fe0b94ab
MYK
1892 return;
1893 }
1894
f71b5e25 1895 /* Zlp for all endpoints, for ep0 only in DATA IN stage */
8a20fa45 1896 if (hs_ep->send_zlp) {
f71b5e25 1897 s3c_hsotg_program_zlp(hsotg, hs_ep);
8a20fa45 1898 hs_ep->send_zlp = 0;
f71b5e25
MYK
1899 /* transfer will be completed on next complete interrupt */
1900 return;
1901 }
1902
fe0b94ab
MYK
1903 if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_DATA_IN) {
1904 /* Move to STATUS OUT */
1905 s3c_hsotg_ep0_zlp(hsotg, false);
1906 return;
1907 }
1908
1909 s3c_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
5b7d70c6
BD
1910}
1911
1912/**
1913 * s3c_hsotg_epint - handle an in/out endpoint interrupt
1914 * @hsotg: The driver state
1915 * @idx: The index for the endpoint (0..15)
1916 * @dir_in: Set if this is an IN endpoint
1917 *
1918 * Process and clear any interrupt pending for an individual endpoint
8b9bc460 1919 */
941fcce4 1920static void s3c_hsotg_epint(struct dwc2_hsotg *hsotg, unsigned int idx,
5b7d70c6
BD
1921 int dir_in)
1922{
c6f5c050 1923 struct s3c_hsotg_ep *hs_ep = index_to_ep(hsotg, idx, dir_in);
94cb8fd6
LM
1924 u32 epint_reg = dir_in ? DIEPINT(idx) : DOEPINT(idx);
1925 u32 epctl_reg = dir_in ? DIEPCTL(idx) : DOEPCTL(idx);
1926 u32 epsiz_reg = dir_in ? DIEPTSIZ(idx) : DOEPTSIZ(idx);
5b7d70c6 1927 u32 ints;
1479e841 1928 u32 ctrl;
5b7d70c6
BD
1929
1930 ints = readl(hsotg->regs + epint_reg);
1479e841 1931 ctrl = readl(hsotg->regs + epctl_reg);
5b7d70c6 1932
a3395f0d
AT
1933 /* Clear endpoint interrupts */
1934 writel(ints, hsotg->regs + epint_reg);
1935
c6f5c050
MYK
1936 if (!hs_ep) {
1937 dev_err(hsotg->dev, "%s:Interrupt for unconfigured ep%d(%s)\n",
1938 __func__, idx, dir_in ? "in" : "out");
1939 return;
1940 }
1941
5b7d70c6
BD
1942 dev_dbg(hsotg->dev, "%s: ep%d(%s) DxEPINT=0x%08x\n",
1943 __func__, idx, dir_in ? "in" : "out", ints);
1944
b787d755
MYK
1945 /* Don't process XferCompl interrupt if it is a setup packet */
1946 if (idx == 0 && (ints & (DXEPINT_SETUP | DXEPINT_SETUP_RCVD)))
1947 ints &= ~DXEPINT_XFERCOMPL;
1948
47a1685f 1949 if (ints & DXEPINT_XFERCOMPL) {
1479e841 1950 if (hs_ep->isochronous && hs_ep->interval == 1) {
47a1685f
DN
1951 if (ctrl & DXEPCTL_EOFRNUM)
1952 ctrl |= DXEPCTL_SETEVENFR;
1479e841 1953 else
47a1685f 1954 ctrl |= DXEPCTL_SETODDFR;
1479e841
RB
1955 writel(ctrl, hsotg->regs + epctl_reg);
1956 }
1957
5b7d70c6 1958 dev_dbg(hsotg->dev,
47a1685f 1959 "%s: XferCompl: DxEPCTL=0x%08x, DXEPTSIZ=%08x\n",
5b7d70c6
BD
1960 __func__, readl(hsotg->regs + epctl_reg),
1961 readl(hsotg->regs + epsiz_reg));
1962
8b9bc460
LM
1963 /*
1964 * we get OutDone from the FIFO, so we only need to look
1965 * at completing IN requests here
1966 */
5b7d70c6
BD
1967 if (dir_in) {
1968 s3c_hsotg_complete_in(hsotg, hs_ep);
1969
c9a64ea8 1970 if (idx == 0 && !hs_ep->req)
5b7d70c6
BD
1971 s3c_hsotg_enqueue_setup(hsotg);
1972 } else if (using_dma(hsotg)) {
8b9bc460
LM
1973 /*
1974 * We're using DMA, we need to fire an OutDone here
1975 * as we ignore the RXFIFO.
1976 */
5b7d70c6 1977
fe0b94ab 1978 s3c_hsotg_handle_outdone(hsotg, idx);
5b7d70c6 1979 }
5b7d70c6
BD
1980 }
1981
47a1685f 1982 if (ints & DXEPINT_EPDISBLD) {
5b7d70c6 1983 dev_dbg(hsotg->dev, "%s: EPDisbld\n", __func__);
5b7d70c6 1984
9c39ddc6
AT
1985 if (dir_in) {
1986 int epctl = readl(hsotg->regs + epctl_reg);
1987
b203d0a2 1988 s3c_hsotg_txfifo_flush(hsotg, hs_ep->fifo_index);
9c39ddc6 1989
47a1685f
DN
1990 if ((epctl & DXEPCTL_STALL) &&
1991 (epctl & DXEPCTL_EPTYPE_BULK)) {
94cb8fd6 1992 int dctl = readl(hsotg->regs + DCTL);
9c39ddc6 1993
47a1685f 1994 dctl |= DCTL_CGNPINNAK;
94cb8fd6 1995 writel(dctl, hsotg->regs + DCTL);
9c39ddc6
AT
1996 }
1997 }
1998 }
1999
47a1685f 2000 if (ints & DXEPINT_AHBERR)
5b7d70c6 2001 dev_dbg(hsotg->dev, "%s: AHBErr\n", __func__);
5b7d70c6 2002
47a1685f 2003 if (ints & DXEPINT_SETUP) { /* Setup or Timeout */
5b7d70c6
BD
2004 dev_dbg(hsotg->dev, "%s: Setup/Timeout\n", __func__);
2005
2006 if (using_dma(hsotg) && idx == 0) {
8b9bc460
LM
2007 /*
2008 * this is the notification we've received a
5b7d70c6
BD
2009 * setup packet. In non-DMA mode we'd get this
2010 * from the RXFIFO, instead we need to process
8b9bc460
LM
2011 * the setup here.
2012 */
5b7d70c6
BD
2013
2014 if (dir_in)
2015 WARN_ON_ONCE(1);
2016 else
fe0b94ab 2017 s3c_hsotg_handle_outdone(hsotg, 0);
5b7d70c6 2018 }
5b7d70c6
BD
2019 }
2020
47a1685f 2021 if (ints & DXEPINT_BACK2BACKSETUP)
5b7d70c6 2022 dev_dbg(hsotg->dev, "%s: B2BSetup/INEPNakEff\n", __func__);
5b7d70c6 2023
1479e841 2024 if (dir_in && !hs_ep->isochronous) {
8b9bc460 2025 /* not sure if this is important, but we'll clear it anyway */
47a1685f 2026 if (ints & DIEPMSK_INTKNTXFEMPMSK) {
5b7d70c6
BD
2027 dev_dbg(hsotg->dev, "%s: ep%d: INTknTXFEmpMsk\n",
2028 __func__, idx);
5b7d70c6
BD
2029 }
2030
2031 /* this probably means something bad is happening */
47a1685f 2032 if (ints & DIEPMSK_INTKNEPMISMSK) {
5b7d70c6
BD
2033 dev_warn(hsotg->dev, "%s: ep%d: INTknEP\n",
2034 __func__, idx);
5b7d70c6 2035 }
10aebc77
BD
2036
2037 /* FIFO has space or is empty (see GAHBCFG) */
2038 if (hsotg->dedicated_fifos &&
47a1685f 2039 ints & DIEPMSK_TXFIFOEMPTY) {
10aebc77
BD
2040 dev_dbg(hsotg->dev, "%s: ep%d: TxFIFOEmpty\n",
2041 __func__, idx);
70fa030f
AT
2042 if (!using_dma(hsotg))
2043 s3c_hsotg_trytx(hsotg, hs_ep);
10aebc77 2044 }
5b7d70c6 2045 }
5b7d70c6
BD
2046}
2047
2048/**
2049 * s3c_hsotg_irq_enumdone - Handle EnumDone interrupt (enumeration done)
2050 * @hsotg: The device state.
2051 *
2052 * Handle updating the device settings after the enumeration phase has
2053 * been completed.
8b9bc460 2054 */
941fcce4 2055static void s3c_hsotg_irq_enumdone(struct dwc2_hsotg *hsotg)
5b7d70c6 2056{
94cb8fd6 2057 u32 dsts = readl(hsotg->regs + DSTS);
9b2667f1 2058 int ep0_mps = 0, ep_mps = 8;
5b7d70c6 2059
8b9bc460
LM
2060 /*
2061 * This should signal the finish of the enumeration phase
5b7d70c6 2062 * of the USB handshaking, so we should now know what rate
8b9bc460
LM
2063 * we connected at.
2064 */
5b7d70c6
BD
2065
2066 dev_dbg(hsotg->dev, "EnumDone (DSTS=0x%08x)\n", dsts);
2067
8b9bc460
LM
2068 /*
2069 * note, since we're limited by the size of transfer on EP0, and
5b7d70c6 2070 * it seems IN transfers must be a even number of packets we do
8b9bc460
LM
2071 * not advertise a 64byte MPS on EP0.
2072 */
5b7d70c6
BD
2073
2074 /* catch both EnumSpd_FS and EnumSpd_FS48 */
47a1685f
DN
2075 switch (dsts & DSTS_ENUMSPD_MASK) {
2076 case DSTS_ENUMSPD_FS:
2077 case DSTS_ENUMSPD_FS48:
5b7d70c6 2078 hsotg->gadget.speed = USB_SPEED_FULL;
5b7d70c6 2079 ep0_mps = EP0_MPS_LIMIT;
295538ff 2080 ep_mps = 1023;
5b7d70c6
BD
2081 break;
2082
47a1685f 2083 case DSTS_ENUMSPD_HS:
5b7d70c6 2084 hsotg->gadget.speed = USB_SPEED_HIGH;
5b7d70c6 2085 ep0_mps = EP0_MPS_LIMIT;
295538ff 2086 ep_mps = 1024;
5b7d70c6
BD
2087 break;
2088
47a1685f 2089 case DSTS_ENUMSPD_LS:
5b7d70c6 2090 hsotg->gadget.speed = USB_SPEED_LOW;
8b9bc460
LM
2091 /*
2092 * note, we don't actually support LS in this driver at the
5b7d70c6
BD
2093 * moment, and the documentation seems to imply that it isn't
2094 * supported by the PHYs on some of the devices.
2095 */
2096 break;
2097 }
e538dfda
MN
2098 dev_info(hsotg->dev, "new device is %s\n",
2099 usb_speed_string(hsotg->gadget.speed));
5b7d70c6 2100
8b9bc460
LM
2101 /*
2102 * we should now know the maximum packet size for an
2103 * endpoint, so set the endpoints to a default value.
2104 */
5b7d70c6
BD
2105
2106 if (ep0_mps) {
2107 int i;
c6f5c050
MYK
2108 /* Initialize ep0 for both in and out directions */
2109 s3c_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 1);
2110 s3c_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 0);
2111 for (i = 1; i < hsotg->num_of_eps; i++) {
2112 if (hsotg->eps_in[i])
2113 s3c_hsotg_set_ep_maxpacket(hsotg, i, ep_mps, 1);
2114 if (hsotg->eps_out[i])
2115 s3c_hsotg_set_ep_maxpacket(hsotg, i, ep_mps, 0);
2116 }
5b7d70c6
BD
2117 }
2118
2119 /* ensure after enumeration our EP0 is active */
2120
2121 s3c_hsotg_enqueue_setup(hsotg);
2122
2123 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
94cb8fd6
LM
2124 readl(hsotg->regs + DIEPCTL0),
2125 readl(hsotg->regs + DOEPCTL0));
5b7d70c6
BD
2126}
2127
2128/**
2129 * kill_all_requests - remove all requests from the endpoint's queue
2130 * @hsotg: The device state.
2131 * @ep: The endpoint the requests may be on.
2132 * @result: The result code to use.
5b7d70c6
BD
2133 *
2134 * Go through the requests on the given endpoint and mark them
2135 * completed with the given result code.
2136 */
941fcce4 2137static void kill_all_requests(struct dwc2_hsotg *hsotg,
5b7d70c6 2138 struct s3c_hsotg_ep *ep,
6b448af4 2139 int result)
5b7d70c6
BD
2140{
2141 struct s3c_hsotg_req *req, *treq;
b203d0a2 2142 unsigned size;
5b7d70c6 2143
6b448af4 2144 ep->req = NULL;
5b7d70c6 2145
6b448af4 2146 list_for_each_entry_safe(req, treq, &ep->queue, queue)
5b7d70c6
BD
2147 s3c_hsotg_complete_request(hsotg, ep, req,
2148 result);
6b448af4 2149
b203d0a2
RB
2150 if (!hsotg->dedicated_fifos)
2151 return;
2152 size = (readl(hsotg->regs + DTXFSTS(ep->index)) & 0xffff) * 4;
2153 if (size < ep->fifo_size)
2154 s3c_hsotg_txfifo_flush(hsotg, ep->fifo_index);
5b7d70c6
BD
2155}
2156
5b7d70c6 2157/**
5e891342 2158 * s3c_hsotg_disconnect - disconnect service
5b7d70c6
BD
2159 * @hsotg: The device state.
2160 *
5e891342
LM
2161 * The device has been disconnected. Remove all current
2162 * transactions and signal the gadget driver that this
2163 * has happened.
8b9bc460 2164 */
4ace06e8 2165void s3c_hsotg_disconnect(struct dwc2_hsotg *hsotg)
5b7d70c6
BD
2166{
2167 unsigned ep;
2168
4ace06e8
MS
2169 if (!hsotg->connected)
2170 return;
2171
2172 hsotg->connected = 0;
9e14d0a5 2173 hsotg->test_mode = 0;
c6f5c050
MYK
2174
2175 for (ep = 0; ep < hsotg->num_of_eps; ep++) {
2176 if (hsotg->eps_in[ep])
2177 kill_all_requests(hsotg, hsotg->eps_in[ep],
2178 -ESHUTDOWN);
2179 if (hsotg->eps_out[ep])
2180 kill_all_requests(hsotg, hsotg->eps_out[ep],
2181 -ESHUTDOWN);
2182 }
5b7d70c6
BD
2183
2184 call_gadget(hsotg, disconnect);
2185}
4ace06e8 2186EXPORT_SYMBOL_GPL(s3c_hsotg_disconnect);
5b7d70c6
BD
2187
2188/**
2189 * s3c_hsotg_irq_fifoempty - TX FIFO empty interrupt handler
2190 * @hsotg: The device state:
2191 * @periodic: True if this is a periodic FIFO interrupt
2192 */
941fcce4 2193static void s3c_hsotg_irq_fifoempty(struct dwc2_hsotg *hsotg, bool periodic)
5b7d70c6
BD
2194{
2195 struct s3c_hsotg_ep *ep;
2196 int epno, ret;
2197
2198 /* look through for any more data to transmit */
b3f489b2 2199 for (epno = 0; epno < hsotg->num_of_eps; epno++) {
c6f5c050
MYK
2200 ep = index_to_ep(hsotg, epno, 1);
2201
2202 if (!ep)
2203 continue;
5b7d70c6
BD
2204
2205 if (!ep->dir_in)
2206 continue;
2207
2208 if ((periodic && !ep->periodic) ||
2209 (!periodic && ep->periodic))
2210 continue;
2211
2212 ret = s3c_hsotg_trytx(hsotg, ep);
2213 if (ret < 0)
2214 break;
2215 }
2216}
2217
5b7d70c6 2218/* IRQ flags which will trigger a retry around the IRQ loop */
47a1685f
DN
2219#define IRQ_RETRY_MASK (GINTSTS_NPTXFEMP | \
2220 GINTSTS_PTXFEMP | \
2221 GINTSTS_RXFLVL)
5b7d70c6 2222
308d734e
LM
2223/**
2224 * s3c_hsotg_corereset - issue softreset to the core
2225 * @hsotg: The device state
2226 *
2227 * Issue a soft reset to the core, and await the core finishing it.
8b9bc460 2228 */
941fcce4 2229static int s3c_hsotg_corereset(struct dwc2_hsotg *hsotg)
308d734e
LM
2230{
2231 int timeout;
2232 u32 grstctl;
2233
2234 dev_dbg(hsotg->dev, "resetting core\n");
2235
2236 /* issue soft reset */
47a1685f 2237 writel(GRSTCTL_CSFTRST, hsotg->regs + GRSTCTL);
308d734e 2238
2868fea2 2239 timeout = 10000;
308d734e 2240 do {
94cb8fd6 2241 grstctl = readl(hsotg->regs + GRSTCTL);
47a1685f 2242 } while ((grstctl & GRSTCTL_CSFTRST) && timeout-- > 0);
308d734e 2243
47a1685f 2244 if (grstctl & GRSTCTL_CSFTRST) {
308d734e
LM
2245 dev_err(hsotg->dev, "Failed to get CSftRst asserted\n");
2246 return -EINVAL;
2247 }
2248
2868fea2 2249 timeout = 10000;
308d734e
LM
2250
2251 while (1) {
94cb8fd6 2252 u32 grstctl = readl(hsotg->regs + GRSTCTL);
308d734e
LM
2253
2254 if (timeout-- < 0) {
2255 dev_info(hsotg->dev,
2256 "%s: reset failed, GRSTCTL=%08x\n",
2257 __func__, grstctl);
2258 return -ETIMEDOUT;
2259 }
2260
47a1685f 2261 if (!(grstctl & GRSTCTL_AHBIDLE))
308d734e
LM
2262 continue;
2263
2264 break; /* reset done */
2265 }
2266
2267 dev_dbg(hsotg->dev, "reset successful\n");
2268 return 0;
2269}
2270
8b9bc460
LM
2271/**
2272 * s3c_hsotg_core_init - issue softreset to the core
2273 * @hsotg: The device state
2274 *
2275 * Issue a soft reset to the core, and await the core finishing it.
2276 */
643cc4de
GH
2277void s3c_hsotg_core_init_disconnected(struct dwc2_hsotg *hsotg,
2278 bool is_usb_reset)
308d734e 2279{
643cc4de
GH
2280 u32 val;
2281
2282 if (!is_usb_reset)
2283 s3c_hsotg_corereset(hsotg);
308d734e
LM
2284
2285 /*
2286 * we must now enable ep0 ready for host detection and then
2287 * set configuration.
2288 */
2289
2290 /* set the PLL on, remove the HNP/SRP and set the PHY */
fa4a8d72 2291 val = (hsotg->phyif == GUSBCFG_PHYIF8) ? 9 : 5;
47a1685f 2292 writel(hsotg->phyif | GUSBCFG_TOUTCAL(7) |
f889f23d 2293 (val << GUSBCFG_USBTRDTIM_SHIFT), hsotg->regs + GUSBCFG);
308d734e
LM
2294
2295 s3c_hsotg_init_fifo(hsotg);
2296
643cc4de
GH
2297 if (!is_usb_reset)
2298 __orr32(hsotg->regs + DCTL, DCTL_SFTDISCON);
308d734e 2299
f889f23d 2300 writel(DCFG_EPMISCNT(1) | DCFG_DEVSPD_HS, hsotg->regs + DCFG);
308d734e
LM
2301
2302 /* Clear any pending OTG interrupts */
94cb8fd6 2303 writel(0xffffffff, hsotg->regs + GOTGINT);
308d734e
LM
2304
2305 /* Clear any pending interrupts */
94cb8fd6 2306 writel(0xffffffff, hsotg->regs + GINTSTS);
308d734e 2307
47a1685f
DN
2308 writel(GINTSTS_ERLYSUSP | GINTSTS_SESSREQINT |
2309 GINTSTS_GOUTNAKEFF | GINTSTS_GINNAKEFF |
2310 GINTSTS_CONIDSTSCHNG | GINTSTS_USBRST |
4876886f
GH
2311 GINTSTS_RESETDET | GINTSTS_ENUMDONE |
2312 GINTSTS_OTGINT | GINTSTS_USBSUSP |
2313 GINTSTS_WKUPINT,
47a1685f 2314 hsotg->regs + GINTMSK);
308d734e
LM
2315
2316 if (using_dma(hsotg))
47a1685f 2317 writel(GAHBCFG_GLBL_INTR_EN | GAHBCFG_DMA_EN |
5f05048e 2318 (GAHBCFG_HBSTLEN_INCR4 << GAHBCFG_HBSTLEN_SHIFT),
94cb8fd6 2319 hsotg->regs + GAHBCFG);
308d734e 2320 else
47a1685f
DN
2321 writel(((hsotg->dedicated_fifos) ? (GAHBCFG_NP_TXF_EMP_LVL |
2322 GAHBCFG_P_TXF_EMP_LVL) : 0) |
2323 GAHBCFG_GLBL_INTR_EN,
8acc8296 2324 hsotg->regs + GAHBCFG);
308d734e
LM
2325
2326 /*
8acc8296
RB
2327 * If INTknTXFEmpMsk is enabled, it's important to disable ep interrupts
2328 * when we have no data to transfer. Otherwise we get being flooded by
2329 * interrupts.
308d734e
LM
2330 */
2331
6ff2e832
MYK
2332 writel(((hsotg->dedicated_fifos && !using_dma(hsotg)) ?
2333 DIEPMSK_TXFIFOEMPTY | DIEPMSK_INTKNTXFEMPMSK : 0) |
47a1685f
DN
2334 DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK |
2335 DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK |
2336 DIEPMSK_INTKNEPMISMSK,
2337 hsotg->regs + DIEPMSK);
308d734e
LM
2338
2339 /*
2340 * don't need XferCompl, we get that from RXFIFO in slave mode. In
2341 * DMA mode we may need this.
2342 */
47a1685f
DN
2343 writel((using_dma(hsotg) ? (DIEPMSK_XFERCOMPLMSK |
2344 DIEPMSK_TIMEOUTMSK) : 0) |
2345 DOEPMSK_EPDISBLDMSK | DOEPMSK_AHBERRMSK |
2346 DOEPMSK_SETUPMSK,
2347 hsotg->regs + DOEPMSK);
308d734e 2348
94cb8fd6 2349 writel(0, hsotg->regs + DAINTMSK);
308d734e
LM
2350
2351 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
94cb8fd6
LM
2352 readl(hsotg->regs + DIEPCTL0),
2353 readl(hsotg->regs + DOEPCTL0));
308d734e
LM
2354
2355 /* enable in and out endpoint interrupts */
47a1685f 2356 s3c_hsotg_en_gsint(hsotg, GINTSTS_OEPINT | GINTSTS_IEPINT);
308d734e
LM
2357
2358 /*
2359 * Enable the RXFIFO when in slave mode, as this is how we collect
2360 * the data. In DMA mode, we get events from the FIFO but also
2361 * things we cannot process, so do not use it.
2362 */
2363 if (!using_dma(hsotg))
47a1685f 2364 s3c_hsotg_en_gsint(hsotg, GINTSTS_RXFLVL);
308d734e
LM
2365
2366 /* Enable interrupts for EP0 in and out */
2367 s3c_hsotg_ctrl_epint(hsotg, 0, 0, 1);
2368 s3c_hsotg_ctrl_epint(hsotg, 0, 1, 1);
2369
643cc4de
GH
2370 if (!is_usb_reset) {
2371 __orr32(hsotg->regs + DCTL, DCTL_PWRONPRGDONE);
2372 udelay(10); /* see openiboot */
2373 __bic32(hsotg->regs + DCTL, DCTL_PWRONPRGDONE);
2374 }
308d734e 2375
94cb8fd6 2376 dev_dbg(hsotg->dev, "DCTL=0x%08x\n", readl(hsotg->regs + DCTL));
308d734e
LM
2377
2378 /*
94cb8fd6 2379 * DxEPCTL_USBActEp says RO in manual, but seems to be set by
308d734e
LM
2380 * writing to the EPCTL register..
2381 */
2382
2383 /* set to read 1 8byte packet */
47a1685f
DN
2384 writel(DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) |
2385 DXEPTSIZ_XFERSIZE(8), hsotg->regs + DOEPTSIZ0);
308d734e 2386
c6f5c050 2387 writel(s3c_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) |
47a1685f
DN
2388 DXEPCTL_CNAK | DXEPCTL_EPENA |
2389 DXEPCTL_USBACTEP,
94cb8fd6 2390 hsotg->regs + DOEPCTL0);
308d734e
LM
2391
2392 /* enable, but don't activate EP0in */
c6f5c050 2393 writel(s3c_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) |
47a1685f 2394 DXEPCTL_USBACTEP, hsotg->regs + DIEPCTL0);
308d734e
LM
2395
2396 s3c_hsotg_enqueue_setup(hsotg);
2397
2398 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
94cb8fd6
LM
2399 readl(hsotg->regs + DIEPCTL0),
2400 readl(hsotg->regs + DOEPCTL0));
308d734e
LM
2401
2402 /* clear global NAKs */
643cc4de
GH
2403 val = DCTL_CGOUTNAK | DCTL_CGNPINNAK;
2404 if (!is_usb_reset)
2405 val |= DCTL_SFTDISCON;
2406 __orr32(hsotg->regs + DCTL, val);
308d734e
LM
2407
2408 /* must be at-least 3ms to allow bus to see disconnect */
2409 mdelay(3);
2410
ac3c81f3 2411 hsotg->last_rst = jiffies;
ad38dc5d
MS
2412}
2413
941fcce4 2414static void s3c_hsotg_core_disconnect(struct dwc2_hsotg *hsotg)
ad38dc5d
MS
2415{
2416 /* set the soft-disconnect bit */
2417 __orr32(hsotg->regs + DCTL, DCTL_SFTDISCON);
2418}
ac3c81f3 2419
510ffaa4 2420void s3c_hsotg_core_connect(struct dwc2_hsotg *hsotg)
ad38dc5d 2421{
308d734e 2422 /* remove the soft-disconnect and let's go */
47a1685f 2423 __bic32(hsotg->regs + DCTL, DCTL_SFTDISCON);
308d734e
LM
2424}
2425
5b7d70c6
BD
2426/**
2427 * s3c_hsotg_irq - handle device interrupt
2428 * @irq: The IRQ number triggered
2429 * @pw: The pw value when registered the handler.
2430 */
2431static irqreturn_t s3c_hsotg_irq(int irq, void *pw)
2432{
941fcce4 2433 struct dwc2_hsotg *hsotg = pw;
5b7d70c6
BD
2434 int retry_count = 8;
2435 u32 gintsts;
2436 u32 gintmsk;
2437
5ad1d316 2438 spin_lock(&hsotg->lock);
5b7d70c6 2439irq_retry:
94cb8fd6
LM
2440 gintsts = readl(hsotg->regs + GINTSTS);
2441 gintmsk = readl(hsotg->regs + GINTMSK);
5b7d70c6
BD
2442
2443 dev_dbg(hsotg->dev, "%s: %08x %08x (%08x) retry %d\n",
2444 __func__, gintsts, gintsts & gintmsk, gintmsk, retry_count);
2445
2446 gintsts &= gintmsk;
2447
47a1685f
DN
2448 if (gintsts & GINTSTS_ENUMDONE) {
2449 writel(GINTSTS_ENUMDONE, hsotg->regs + GINTSTS);
a3395f0d
AT
2450
2451 s3c_hsotg_irq_enumdone(hsotg);
5b7d70c6
BD
2452 }
2453
47a1685f 2454 if (gintsts & (GINTSTS_OEPINT | GINTSTS_IEPINT)) {
94cb8fd6 2455 u32 daint = readl(hsotg->regs + DAINT);
7e804650
RB
2456 u32 daintmsk = readl(hsotg->regs + DAINTMSK);
2457 u32 daint_out, daint_in;
5b7d70c6
BD
2458 int ep;
2459
7e804650 2460 daint &= daintmsk;
47a1685f
DN
2461 daint_out = daint >> DAINT_OUTEP_SHIFT;
2462 daint_in = daint & ~(daint_out << DAINT_OUTEP_SHIFT);
7e804650 2463
5b7d70c6
BD
2464 dev_dbg(hsotg->dev, "%s: daint=%08x\n", __func__, daint);
2465
cec87f1d
MYK
2466 for (ep = 0; ep < hsotg->num_of_eps && daint_out;
2467 ep++, daint_out >>= 1) {
5b7d70c6
BD
2468 if (daint_out & 1)
2469 s3c_hsotg_epint(hsotg, ep, 0);
2470 }
2471
cec87f1d
MYK
2472 for (ep = 0; ep < hsotg->num_of_eps && daint_in;
2473 ep++, daint_in >>= 1) {
5b7d70c6
BD
2474 if (daint_in & 1)
2475 s3c_hsotg_epint(hsotg, ep, 1);
2476 }
5b7d70c6
BD
2477 }
2478
4876886f
GH
2479 if (gintsts & GINTSTS_RESETDET) {
2480 dev_dbg(hsotg->dev, "%s: USBRstDet\n", __func__);
2481
2482 writel(GINTSTS_RESETDET, hsotg->regs + GINTSTS);
2483
2484 /* This event must be used only if controller is suspended */
2485 if (hsotg->lx_state == DWC2_L2) {
2486 dwc2_exit_hibernation(hsotg, true);
2487 hsotg->lx_state = DWC2_L0;
2488 }
2489 }
2490
2491 if (gintsts & (GINTSTS_USBRST | GINTSTS_RESETDET)) {
12a1f4dc 2492
94cb8fd6 2493 u32 usb_status = readl(hsotg->regs + GOTGCTL);
12a1f4dc 2494
9599815d 2495 dev_dbg(hsotg->dev, "%s: USBRst\n", __func__);
5b7d70c6 2496 dev_dbg(hsotg->dev, "GNPTXSTS=%08x\n",
94cb8fd6 2497 readl(hsotg->regs + GNPTXSTS));
5b7d70c6 2498
47a1685f 2499 writel(GINTSTS_USBRST, hsotg->regs + GINTSTS);
a3395f0d 2500
6d713c15
MYK
2501 /* Report disconnection if it is not already done. */
2502 s3c_hsotg_disconnect(hsotg);
2503
94cb8fd6 2504 if (usb_status & GOTGCTL_BSESVLD) {
12a1f4dc
LM
2505 if (time_after(jiffies, hsotg->last_rst +
2506 msecs_to_jiffies(200))) {
5b7d70c6 2507
c6f5c050 2508 kill_all_requests(hsotg, hsotg->eps_out[0],
6b448af4 2509 -ECONNRESET);
5b7d70c6 2510
643cc4de 2511 s3c_hsotg_core_init_disconnected(hsotg, true);
12a1f4dc
LM
2512 }
2513 }
5b7d70c6
BD
2514 }
2515
2516 /* check both FIFOs */
2517
47a1685f 2518 if (gintsts & GINTSTS_NPTXFEMP) {
5b7d70c6
BD
2519 dev_dbg(hsotg->dev, "NPTxFEmp\n");
2520
8b9bc460
LM
2521 /*
2522 * Disable the interrupt to stop it happening again
5b7d70c6 2523 * unless one of these endpoint routines decides that
8b9bc460
LM
2524 * it needs re-enabling
2525 */
5b7d70c6 2526
47a1685f 2527 s3c_hsotg_disable_gsint(hsotg, GINTSTS_NPTXFEMP);
5b7d70c6 2528 s3c_hsotg_irq_fifoempty(hsotg, false);
5b7d70c6
BD
2529 }
2530
47a1685f 2531 if (gintsts & GINTSTS_PTXFEMP) {
5b7d70c6
BD
2532 dev_dbg(hsotg->dev, "PTxFEmp\n");
2533
94cb8fd6 2534 /* See note in GINTSTS_NPTxFEmp */
5b7d70c6 2535
47a1685f 2536 s3c_hsotg_disable_gsint(hsotg, GINTSTS_PTXFEMP);
5b7d70c6 2537 s3c_hsotg_irq_fifoempty(hsotg, true);
5b7d70c6
BD
2538 }
2539
47a1685f 2540 if (gintsts & GINTSTS_RXFLVL) {
8b9bc460
LM
2541 /*
2542 * note, since GINTSTS_RxFLvl doubles as FIFO-not-empty,
5b7d70c6 2543 * we need to retry s3c_hsotg_handle_rx if this is still
8b9bc460
LM
2544 * set.
2545 */
5b7d70c6
BD
2546
2547 s3c_hsotg_handle_rx(hsotg);
5b7d70c6
BD
2548 }
2549
47a1685f 2550 if (gintsts & GINTSTS_ERLYSUSP) {
94cb8fd6 2551 dev_dbg(hsotg->dev, "GINTSTS_ErlySusp\n");
47a1685f 2552 writel(GINTSTS_ERLYSUSP, hsotg->regs + GINTSTS);
5b7d70c6
BD
2553 }
2554
8b9bc460
LM
2555 /*
2556 * these next two seem to crop-up occasionally causing the core
5b7d70c6 2557 * to shutdown the USB transfer, so try clearing them and logging
8b9bc460
LM
2558 * the occurrence.
2559 */
5b7d70c6 2560
47a1685f 2561 if (gintsts & GINTSTS_GOUTNAKEFF) {
5b7d70c6
BD
2562 dev_info(hsotg->dev, "GOUTNakEff triggered\n");
2563
47a1685f 2564 writel(DCTL_CGOUTNAK, hsotg->regs + DCTL);
a3395f0d
AT
2565
2566 s3c_hsotg_dump(hsotg);
5b7d70c6
BD
2567 }
2568
47a1685f 2569 if (gintsts & GINTSTS_GINNAKEFF) {
5b7d70c6
BD
2570 dev_info(hsotg->dev, "GINNakEff triggered\n");
2571
47a1685f 2572 writel(DCTL_CGNPINNAK, hsotg->regs + DCTL);
a3395f0d
AT
2573
2574 s3c_hsotg_dump(hsotg);
5b7d70c6
BD
2575 }
2576
8b9bc460
LM
2577 /*
2578 * if we've had fifo events, we should try and go around the
2579 * loop again to see if there's any point in returning yet.
2580 */
5b7d70c6
BD
2581
2582 if (gintsts & IRQ_RETRY_MASK && --retry_count > 0)
2583 goto irq_retry;
2584
5ad1d316
LM
2585 spin_unlock(&hsotg->lock);
2586
5b7d70c6
BD
2587 return IRQ_HANDLED;
2588}
2589
2590/**
2591 * s3c_hsotg_ep_enable - enable the given endpoint
2592 * @ep: The USB endpint to configure
2593 * @desc: The USB endpoint descriptor to configure with.
2594 *
2595 * This is called from the USB gadget code's usb_ep_enable().
8b9bc460 2596 */
5b7d70c6
BD
2597static int s3c_hsotg_ep_enable(struct usb_ep *ep,
2598 const struct usb_endpoint_descriptor *desc)
2599{
2600 struct s3c_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 2601 struct dwc2_hsotg *hsotg = hs_ep->parent;
5b7d70c6 2602 unsigned long flags;
ca4c55ad 2603 unsigned int index = hs_ep->index;
5b7d70c6
BD
2604 u32 epctrl_reg;
2605 u32 epctrl;
2606 u32 mps;
ca4c55ad
MYK
2607 unsigned int dir_in;
2608 unsigned int i, val, size;
19c190f9 2609 int ret = 0;
5b7d70c6
BD
2610
2611 dev_dbg(hsotg->dev,
2612 "%s: ep %s: a 0x%02x, attr 0x%02x, mps 0x%04x, intr %d\n",
2613 __func__, ep->name, desc->bEndpointAddress, desc->bmAttributes,
2614 desc->wMaxPacketSize, desc->bInterval);
2615
2616 /* not to be called for EP0 */
2617 WARN_ON(index == 0);
2618
2619 dir_in = (desc->bEndpointAddress & USB_ENDPOINT_DIR_MASK) ? 1 : 0;
2620 if (dir_in != hs_ep->dir_in) {
2621 dev_err(hsotg->dev, "%s: direction mismatch!\n", __func__);
2622 return -EINVAL;
2623 }
2624
29cc8897 2625 mps = usb_endpoint_maxp(desc);
5b7d70c6
BD
2626
2627 /* note, we handle this here instead of s3c_hsotg_set_ep_maxpacket */
2628
94cb8fd6 2629 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
5b7d70c6
BD
2630 epctrl = readl(hsotg->regs + epctrl_reg);
2631
2632 dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x from 0x%08x\n",
2633 __func__, epctrl, epctrl_reg);
2634
22258f49 2635 spin_lock_irqsave(&hsotg->lock, flags);
5b7d70c6 2636
47a1685f
DN
2637 epctrl &= ~(DXEPCTL_EPTYPE_MASK | DXEPCTL_MPS_MASK);
2638 epctrl |= DXEPCTL_MPS(mps);
5b7d70c6 2639
8b9bc460
LM
2640 /*
2641 * mark the endpoint as active, otherwise the core may ignore
2642 * transactions entirely for this endpoint
2643 */
47a1685f 2644 epctrl |= DXEPCTL_USBACTEP;
5b7d70c6 2645
8b9bc460
LM
2646 /*
2647 * set the NAK status on the endpoint, otherwise we might try and
5b7d70c6
BD
2648 * do something with data that we've yet got a request to process
2649 * since the RXFIFO will take data for an endpoint even if the
2650 * size register hasn't been set.
2651 */
2652
47a1685f 2653 epctrl |= DXEPCTL_SNAK;
5b7d70c6
BD
2654
2655 /* update the endpoint state */
c6f5c050 2656 s3c_hsotg_set_ep_maxpacket(hsotg, hs_ep->index, mps, dir_in);
5b7d70c6
BD
2657
2658 /* default, set to non-periodic */
1479e841 2659 hs_ep->isochronous = 0;
5b7d70c6 2660 hs_ep->periodic = 0;
a18ed7b0 2661 hs_ep->halted = 0;
1479e841 2662 hs_ep->interval = desc->bInterval;
5b7d70c6 2663
4fca54aa
RB
2664 if (hs_ep->interval > 1 && hs_ep->mc > 1)
2665 dev_err(hsotg->dev, "MC > 1 when interval is not 1\n");
2666
5b7d70c6
BD
2667 switch (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK) {
2668 case USB_ENDPOINT_XFER_ISOC:
47a1685f
DN
2669 epctrl |= DXEPCTL_EPTYPE_ISO;
2670 epctrl |= DXEPCTL_SETEVENFR;
1479e841
RB
2671 hs_ep->isochronous = 1;
2672 if (dir_in)
2673 hs_ep->periodic = 1;
2674 break;
5b7d70c6
BD
2675
2676 case USB_ENDPOINT_XFER_BULK:
47a1685f 2677 epctrl |= DXEPCTL_EPTYPE_BULK;
5b7d70c6
BD
2678 break;
2679
2680 case USB_ENDPOINT_XFER_INT:
b203d0a2 2681 if (dir_in)
5b7d70c6 2682 hs_ep->periodic = 1;
5b7d70c6 2683
47a1685f 2684 epctrl |= DXEPCTL_EPTYPE_INTERRUPT;
5b7d70c6
BD
2685 break;
2686
2687 case USB_ENDPOINT_XFER_CONTROL:
47a1685f 2688 epctrl |= DXEPCTL_EPTYPE_CONTROL;
5b7d70c6
BD
2689 break;
2690 }
2691
4556e12c
MYK
2692 /* If fifo is already allocated for this ep */
2693 if (hs_ep->fifo_index) {
2694 size = hs_ep->ep.maxpacket * hs_ep->mc;
2695 /* If bigger fifo is required deallocate current one */
2696 if (size > hs_ep->fifo_size) {
2697 hsotg->fifo_map &= ~(1 << hs_ep->fifo_index);
2698 hs_ep->fifo_index = 0;
2699 hs_ep->fifo_size = 0;
2700 }
2701 }
2702
8b9bc460
LM
2703 /*
2704 * if the hardware has dedicated fifos, we must give each IN EP
10aebc77
BD
2705 * a unique tx-fifo even if it is non-periodic.
2706 */
4556e12c 2707 if (dir_in && hsotg->dedicated_fifos && !hs_ep->fifo_index) {
ca4c55ad
MYK
2708 u32 fifo_index = 0;
2709 u32 fifo_size = UINT_MAX;
b203d0a2 2710 size = hs_ep->ep.maxpacket*hs_ep->mc;
5f2196bd 2711 for (i = 1; i < hsotg->num_of_eps; ++i) {
b203d0a2
RB
2712 if (hsotg->fifo_map & (1<<i))
2713 continue;
2714 val = readl(hsotg->regs + DPTXFSIZN(i));
2715 val = (val >> FIFOSIZE_DEPTH_SHIFT)*4;
2716 if (val < size)
2717 continue;
ca4c55ad
MYK
2718 /* Search for smallest acceptable fifo */
2719 if (val < fifo_size) {
2720 fifo_size = val;
2721 fifo_index = i;
2722 }
b203d0a2 2723 }
ca4c55ad 2724 if (!fifo_index) {
5f2196bd
MYK
2725 dev_err(hsotg->dev,
2726 "%s: No suitable fifo found\n", __func__);
b585a48b
SM
2727 ret = -ENOMEM;
2728 goto error;
2729 }
ca4c55ad
MYK
2730 hsotg->fifo_map |= 1 << fifo_index;
2731 epctrl |= DXEPCTL_TXFNUM(fifo_index);
2732 hs_ep->fifo_index = fifo_index;
2733 hs_ep->fifo_size = fifo_size;
b203d0a2 2734 }
10aebc77 2735
5b7d70c6
BD
2736 /* for non control endpoints, set PID to D0 */
2737 if (index)
47a1685f 2738 epctrl |= DXEPCTL_SETD0PID;
5b7d70c6
BD
2739
2740 dev_dbg(hsotg->dev, "%s: write DxEPCTL=0x%08x\n",
2741 __func__, epctrl);
2742
2743 writel(epctrl, hsotg->regs + epctrl_reg);
2744 dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x\n",
2745 __func__, readl(hsotg->regs + epctrl_reg));
2746
2747 /* enable the endpoint interrupt */
2748 s3c_hsotg_ctrl_epint(hsotg, index, dir_in, 1);
2749
b585a48b 2750error:
22258f49 2751 spin_unlock_irqrestore(&hsotg->lock, flags);
19c190f9 2752 return ret;
5b7d70c6
BD
2753}
2754
8b9bc460
LM
2755/**
2756 * s3c_hsotg_ep_disable - disable given endpoint
2757 * @ep: The endpoint to disable.
2758 */
62f4f065 2759static int s3c_hsotg_ep_disable_force(struct usb_ep *ep, bool force)
5b7d70c6
BD
2760{
2761 struct s3c_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 2762 struct dwc2_hsotg *hsotg = hs_ep->parent;
5b7d70c6
BD
2763 int dir_in = hs_ep->dir_in;
2764 int index = hs_ep->index;
2765 unsigned long flags;
2766 u32 epctrl_reg;
2767 u32 ctrl;
2768
1e011293 2769 dev_dbg(hsotg->dev, "%s(ep %p)\n", __func__, ep);
5b7d70c6 2770
c6f5c050 2771 if (ep == &hsotg->eps_out[0]->ep) {
5b7d70c6
BD
2772 dev_err(hsotg->dev, "%s: called for ep0\n", __func__);
2773 return -EINVAL;
2774 }
2775
94cb8fd6 2776 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
5b7d70c6 2777
5ad1d316 2778 spin_lock_irqsave(&hsotg->lock, flags);
5b7d70c6 2779
b203d0a2
RB
2780 hsotg->fifo_map &= ~(1<<hs_ep->fifo_index);
2781 hs_ep->fifo_index = 0;
2782 hs_ep->fifo_size = 0;
5b7d70c6
BD
2783
2784 ctrl = readl(hsotg->regs + epctrl_reg);
47a1685f
DN
2785 ctrl &= ~DXEPCTL_EPENA;
2786 ctrl &= ~DXEPCTL_USBACTEP;
2787 ctrl |= DXEPCTL_SNAK;
5b7d70c6
BD
2788
2789 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl);
2790 writel(ctrl, hsotg->regs + epctrl_reg);
2791
2792 /* disable endpoint interrupts */
2793 s3c_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 0);
2794
1141ea01
MYK
2795 /* terminate all requests with shutdown */
2796 kill_all_requests(hsotg, hs_ep, -ESHUTDOWN);
2797
22258f49 2798 spin_unlock_irqrestore(&hsotg->lock, flags);
5b7d70c6
BD
2799 return 0;
2800}
2801
62f4f065
RB
2802static int s3c_hsotg_ep_disable(struct usb_ep *ep)
2803{
2804 return s3c_hsotg_ep_disable_force(ep, false);
2805}
5b7d70c6
BD
2806/**
2807 * on_list - check request is on the given endpoint
2808 * @ep: The endpoint to check.
2809 * @test: The request to test if it is on the endpoint.
8b9bc460 2810 */
5b7d70c6
BD
2811static bool on_list(struct s3c_hsotg_ep *ep, struct s3c_hsotg_req *test)
2812{
2813 struct s3c_hsotg_req *req, *treq;
2814
2815 list_for_each_entry_safe(req, treq, &ep->queue, queue) {
2816 if (req == test)
2817 return true;
2818 }
2819
2820 return false;
2821}
2822
8b9bc460
LM
2823/**
2824 * s3c_hsotg_ep_dequeue - dequeue given endpoint
2825 * @ep: The endpoint to dequeue.
2826 * @req: The request to be removed from a queue.
2827 */
5b7d70c6
BD
2828static int s3c_hsotg_ep_dequeue(struct usb_ep *ep, struct usb_request *req)
2829{
2830 struct s3c_hsotg_req *hs_req = our_req(req);
2831 struct s3c_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 2832 struct dwc2_hsotg *hs = hs_ep->parent;
5b7d70c6
BD
2833 unsigned long flags;
2834
1e011293 2835 dev_dbg(hs->dev, "ep_dequeue(%p,%p)\n", ep, req);
5b7d70c6 2836
22258f49 2837 spin_lock_irqsave(&hs->lock, flags);
5b7d70c6
BD
2838
2839 if (!on_list(hs_ep, hs_req)) {
22258f49 2840 spin_unlock_irqrestore(&hs->lock, flags);
5b7d70c6
BD
2841 return -EINVAL;
2842 }
2843
2844 s3c_hsotg_complete_request(hs, hs_ep, hs_req, -ECONNRESET);
22258f49 2845 spin_unlock_irqrestore(&hs->lock, flags);
5b7d70c6
BD
2846
2847 return 0;
2848}
2849
8b9bc460
LM
2850/**
2851 * s3c_hsotg_ep_sethalt - set halt on a given endpoint
2852 * @ep: The endpoint to set halt.
2853 * @value: Set or unset the halt.
2854 */
5b7d70c6
BD
2855static int s3c_hsotg_ep_sethalt(struct usb_ep *ep, int value)
2856{
2857 struct s3c_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 2858 struct dwc2_hsotg *hs = hs_ep->parent;
5b7d70c6 2859 int index = hs_ep->index;
5b7d70c6
BD
2860 u32 epreg;
2861 u32 epctl;
9c39ddc6 2862 u32 xfertype;
5b7d70c6
BD
2863
2864 dev_info(hs->dev, "%s(ep %p %s, %d)\n", __func__, ep, ep->name, value);
2865
c9f721b2
RB
2866 if (index == 0) {
2867 if (value)
2868 s3c_hsotg_stall_ep0(hs);
2869 else
2870 dev_warn(hs->dev,
2871 "%s: can't clear halt on ep0\n", __func__);
2872 return 0;
2873 }
2874
c6f5c050
MYK
2875 if (hs_ep->dir_in) {
2876 epreg = DIEPCTL(index);
2877 epctl = readl(hs->regs + epreg);
2878
2879 if (value) {
2880 epctl |= DXEPCTL_STALL + DXEPCTL_SNAK;
2881 if (epctl & DXEPCTL_EPENA)
2882 epctl |= DXEPCTL_EPDIS;
2883 } else {
2884 epctl &= ~DXEPCTL_STALL;
2885 xfertype = epctl & DXEPCTL_EPTYPE_MASK;
2886 if (xfertype == DXEPCTL_EPTYPE_BULK ||
2887 xfertype == DXEPCTL_EPTYPE_INTERRUPT)
2888 epctl |= DXEPCTL_SETD0PID;
2889 }
2890 writel(epctl, hs->regs + epreg);
9c39ddc6 2891 } else {
5b7d70c6 2892
c6f5c050
MYK
2893 epreg = DOEPCTL(index);
2894 epctl = readl(hs->regs + epreg);
5b7d70c6 2895
c6f5c050
MYK
2896 if (value)
2897 epctl |= DXEPCTL_STALL;
2898 else {
2899 epctl &= ~DXEPCTL_STALL;
2900 xfertype = epctl & DXEPCTL_EPTYPE_MASK;
2901 if (xfertype == DXEPCTL_EPTYPE_BULK ||
2902 xfertype == DXEPCTL_EPTYPE_INTERRUPT)
2903 epctl |= DXEPCTL_SETD0PID;
2904 }
2905 writel(epctl, hs->regs + epreg);
9c39ddc6 2906 }
5b7d70c6 2907
a18ed7b0
RB
2908 hs_ep->halted = value;
2909
5b7d70c6
BD
2910 return 0;
2911}
2912
5ad1d316
LM
2913/**
2914 * s3c_hsotg_ep_sethalt_lock - set halt on a given endpoint with lock held
2915 * @ep: The endpoint to set halt.
2916 * @value: Set or unset the halt.
2917 */
2918static int s3c_hsotg_ep_sethalt_lock(struct usb_ep *ep, int value)
2919{
2920 struct s3c_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 2921 struct dwc2_hsotg *hs = hs_ep->parent;
5ad1d316
LM
2922 unsigned long flags = 0;
2923 int ret = 0;
2924
2925 spin_lock_irqsave(&hs->lock, flags);
2926 ret = s3c_hsotg_ep_sethalt(ep, value);
2927 spin_unlock_irqrestore(&hs->lock, flags);
2928
2929 return ret;
2930}
2931
5b7d70c6
BD
2932static struct usb_ep_ops s3c_hsotg_ep_ops = {
2933 .enable = s3c_hsotg_ep_enable,
2934 .disable = s3c_hsotg_ep_disable,
2935 .alloc_request = s3c_hsotg_ep_alloc_request,
2936 .free_request = s3c_hsotg_ep_free_request,
5ad1d316 2937 .queue = s3c_hsotg_ep_queue_lock,
5b7d70c6 2938 .dequeue = s3c_hsotg_ep_dequeue,
5ad1d316 2939 .set_halt = s3c_hsotg_ep_sethalt_lock,
25985edc 2940 /* note, don't believe we have any call for the fifo routines */
5b7d70c6
BD
2941};
2942
41188786
LM
2943/**
2944 * s3c_hsotg_phy_enable - enable platform phy dev
8b9bc460 2945 * @hsotg: The driver state
41188786
LM
2946 *
2947 * A wrapper for platform code responsible for controlling
2948 * low-level USB code
2949 */
941fcce4 2950static void s3c_hsotg_phy_enable(struct dwc2_hsotg *hsotg)
41188786
LM
2951{
2952 struct platform_device *pdev = to_platform_device(hsotg->dev);
2953
2954 dev_dbg(hsotg->dev, "pdev 0x%p\n", pdev);
b2e587db 2955
ca2c5ba8 2956 if (hsotg->uphy)
74084844 2957 usb_phy_init(hsotg->uphy);
ca2c5ba8 2958 else if (hsotg->plat && hsotg->plat->phy_init)
41188786 2959 hsotg->plat->phy_init(pdev, hsotg->plat->phy_type);
ca2c5ba8
KD
2960 else {
2961 phy_init(hsotg->phy);
2962 phy_power_on(hsotg->phy);
2963 }
41188786
LM
2964}
2965
2966/**
2967 * s3c_hsotg_phy_disable - disable platform phy dev
8b9bc460 2968 * @hsotg: The driver state
41188786
LM
2969 *
2970 * A wrapper for platform code responsible for controlling
2971 * low-level USB code
2972 */
941fcce4 2973static void s3c_hsotg_phy_disable(struct dwc2_hsotg *hsotg)
41188786
LM
2974{
2975 struct platform_device *pdev = to_platform_device(hsotg->dev);
2976
ca2c5ba8 2977 if (hsotg->uphy)
74084844 2978 usb_phy_shutdown(hsotg->uphy);
ca2c5ba8 2979 else if (hsotg->plat && hsotg->plat->phy_exit)
41188786 2980 hsotg->plat->phy_exit(pdev, hsotg->plat->phy_type);
ca2c5ba8
KD
2981 else {
2982 phy_power_off(hsotg->phy);
2983 phy_exit(hsotg->phy);
2984 }
41188786
LM
2985}
2986
8b9bc460
LM
2987/**
2988 * s3c_hsotg_init - initalize the usb core
2989 * @hsotg: The driver state
2990 */
941fcce4 2991static void s3c_hsotg_init(struct dwc2_hsotg *hsotg)
b3f489b2 2992{
fa4a8d72 2993 u32 trdtim;
b3f489b2
LM
2994 /* unmask subset of endpoint interrupts */
2995
47a1685f
DN
2996 writel(DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK |
2997 DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK,
2998 hsotg->regs + DIEPMSK);
b3f489b2 2999
47a1685f
DN
3000 writel(DOEPMSK_SETUPMSK | DOEPMSK_AHBERRMSK |
3001 DOEPMSK_EPDISBLDMSK | DOEPMSK_XFERCOMPLMSK,
3002 hsotg->regs + DOEPMSK);
b3f489b2 3003
94cb8fd6 3004 writel(0, hsotg->regs + DAINTMSK);
b3f489b2
LM
3005
3006 /* Be in disconnected state until gadget is registered */
47a1685f 3007 __orr32(hsotg->regs + DCTL, DCTL_SFTDISCON);
b3f489b2 3008
b3f489b2
LM
3009 /* setup fifos */
3010
3011 dev_dbg(hsotg->dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n",
94cb8fd6
LM
3012 readl(hsotg->regs + GRXFSIZ),
3013 readl(hsotg->regs + GNPTXFSIZ));
b3f489b2
LM
3014
3015 s3c_hsotg_init_fifo(hsotg);
3016
3017 /* set the PLL on, remove the HNP/SRP and set the PHY */
fa4a8d72
MYK
3018 trdtim = (hsotg->phyif == GUSBCFG_PHYIF8) ? 9 : 5;
3019 writel(hsotg->phyif | GUSBCFG_TOUTCAL(7) |
f889f23d 3020 (trdtim << GUSBCFG_USBTRDTIM_SHIFT),
fa4a8d72 3021 hsotg->regs + GUSBCFG);
b3f489b2 3022
f5090044
GH
3023 if (using_dma(hsotg))
3024 __orr32(hsotg->regs + GAHBCFG, GAHBCFG_DMA_EN);
b3f489b2
LM
3025}
3026
8b9bc460
LM
3027/**
3028 * s3c_hsotg_udc_start - prepare the udc for work
3029 * @gadget: The usb gadget state
3030 * @driver: The usb gadget driver
3031 *
3032 * Perform initialization to prepare udc device and driver
3033 * to work.
3034 */
f65f0f10
LM
3035static int s3c_hsotg_udc_start(struct usb_gadget *gadget,
3036 struct usb_gadget_driver *driver)
5b7d70c6 3037{
941fcce4 3038 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
5b9451f8 3039 unsigned long flags;
5b7d70c6
BD
3040 int ret;
3041
3042 if (!hsotg) {
a023da33 3043 pr_err("%s: called with no device\n", __func__);
5b7d70c6
BD
3044 return -ENODEV;
3045 }
3046
3047 if (!driver) {
3048 dev_err(hsotg->dev, "%s: no driver\n", __func__);
3049 return -EINVAL;
3050 }
3051
7177aed4 3052 if (driver->max_speed < USB_SPEED_FULL)
5b7d70c6 3053 dev_err(hsotg->dev, "%s: bad speed\n", __func__);
5b7d70c6 3054
f65f0f10 3055 if (!driver->setup) {
5b7d70c6
BD
3056 dev_err(hsotg->dev, "%s: missing entry points\n", __func__);
3057 return -EINVAL;
3058 }
3059
7ad8096e 3060 mutex_lock(&hsotg->init_mutex);
5b7d70c6
BD
3061 WARN_ON(hsotg->driver);
3062
3063 driver->driver.bus = NULL;
3064 hsotg->driver = driver;
7d7b2292 3065 hsotg->gadget.dev.of_node = hsotg->dev->of_node;
5b7d70c6
BD
3066 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
3067
d00b4142
RB
3068 clk_enable(hsotg->clk);
3069
f65f0f10
LM
3070 ret = regulator_bulk_enable(ARRAY_SIZE(hsotg->supplies),
3071 hsotg->supplies);
5b7d70c6 3072 if (ret) {
f65f0f10 3073 dev_err(hsotg->dev, "failed to enable supplies: %d\n", ret);
5b7d70c6
BD
3074 goto err;
3075 }
3076
c816c47f 3077 s3c_hsotg_phy_enable(hsotg);
f6c01592
GH
3078 if (!IS_ERR_OR_NULL(hsotg->uphy))
3079 otg_set_peripheral(hsotg->uphy->otg, &hsotg->gadget);
c816c47f 3080
5b9451f8
MS
3081 spin_lock_irqsave(&hsotg->lock, flags);
3082 s3c_hsotg_init(hsotg);
643cc4de 3083 s3c_hsotg_core_init_disconnected(hsotg, false);
dc6e69e6 3084 hsotg->enabled = 0;
5b9451f8
MS
3085 spin_unlock_irqrestore(&hsotg->lock, flags);
3086
5b7d70c6 3087 dev_info(hsotg->dev, "bound driver %s\n", driver->driver.name);
5b9451f8 3088
7ad8096e
MS
3089 mutex_unlock(&hsotg->init_mutex);
3090
5b7d70c6
BD
3091 return 0;
3092
3093err:
7ad8096e 3094 mutex_unlock(&hsotg->init_mutex);
5b7d70c6 3095 hsotg->driver = NULL;
5b7d70c6
BD
3096 return ret;
3097}
3098
8b9bc460
LM
3099/**
3100 * s3c_hsotg_udc_stop - stop the udc
3101 * @gadget: The usb gadget state
3102 * @driver: The usb gadget driver
3103 *
3104 * Stop udc hw block and stay tunned for future transmissions
3105 */
22835b80 3106static int s3c_hsotg_udc_stop(struct usb_gadget *gadget)
5b7d70c6 3107{
941fcce4 3108 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
2b19a52c 3109 unsigned long flags = 0;
5b7d70c6
BD
3110 int ep;
3111
3112 if (!hsotg)
3113 return -ENODEV;
3114
7ad8096e
MS
3115 mutex_lock(&hsotg->init_mutex);
3116
5b7d70c6 3117 /* all endpoints should be shutdown */
c6f5c050
MYK
3118 for (ep = 1; ep < hsotg->num_of_eps; ep++) {
3119 if (hsotg->eps_in[ep])
3120 s3c_hsotg_ep_disable(&hsotg->eps_in[ep]->ep);
3121 if (hsotg->eps_out[ep])
3122 s3c_hsotg_ep_disable(&hsotg->eps_out[ep]->ep);
3123 }
5b7d70c6 3124
2b19a52c
LM
3125 spin_lock_irqsave(&hsotg->lock, flags);
3126
32805c35 3127 hsotg->driver = NULL;
5b7d70c6 3128 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
dc6e69e6 3129 hsotg->enabled = 0;
5b7d70c6 3130
2b19a52c
LM
3131 spin_unlock_irqrestore(&hsotg->lock, flags);
3132
f6c01592
GH
3133 if (!IS_ERR_OR_NULL(hsotg->uphy))
3134 otg_set_peripheral(hsotg->uphy->otg, NULL);
c816c47f
MS
3135 s3c_hsotg_phy_disable(hsotg);
3136
c8c10253 3137 regulator_bulk_disable(ARRAY_SIZE(hsotg->supplies), hsotg->supplies);
5b7d70c6 3138
d00b4142
RB
3139 clk_disable(hsotg->clk);
3140
7ad8096e
MS
3141 mutex_unlock(&hsotg->init_mutex);
3142
5b7d70c6
BD
3143 return 0;
3144}
5b7d70c6 3145
8b9bc460
LM
3146/**
3147 * s3c_hsotg_gadget_getframe - read the frame number
3148 * @gadget: The usb gadget state
3149 *
3150 * Read the {micro} frame number
3151 */
5b7d70c6
BD
3152static int s3c_hsotg_gadget_getframe(struct usb_gadget *gadget)
3153{
3154 return s3c_hsotg_read_frameno(to_hsotg(gadget));
3155}
3156
a188b689
LM
3157/**
3158 * s3c_hsotg_pullup - connect/disconnect the USB PHY
3159 * @gadget: The usb gadget state
3160 * @is_on: Current state of the USB PHY
3161 *
3162 * Connect/Disconnect the USB PHY pullup
3163 */
3164static int s3c_hsotg_pullup(struct usb_gadget *gadget, int is_on)
3165{
941fcce4 3166 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
a188b689
LM
3167 unsigned long flags = 0;
3168
d784f1e5 3169 dev_dbg(hsotg->dev, "%s: is_on: %d\n", __func__, is_on);
a188b689 3170
7ad8096e 3171 mutex_lock(&hsotg->init_mutex);
a188b689
LM
3172 spin_lock_irqsave(&hsotg->lock, flags);
3173 if (is_on) {
d00b4142 3174 clk_enable(hsotg->clk);
dc6e69e6 3175 hsotg->enabled = 1;
b4c2378d 3176 s3c_hsotg_core_init_disconnected(hsotg, false);
ad38dc5d 3177 s3c_hsotg_core_connect(hsotg);
a188b689 3178 } else {
5b9451f8 3179 s3c_hsotg_core_disconnect(hsotg);
6d13673e 3180 s3c_hsotg_disconnect(hsotg);
dc6e69e6 3181 hsotg->enabled = 0;
d00b4142 3182 clk_disable(hsotg->clk);
a188b689
LM
3183 }
3184
3185 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
3186 spin_unlock_irqrestore(&hsotg->lock, flags);
7ad8096e 3187 mutex_unlock(&hsotg->init_mutex);
a188b689
LM
3188
3189 return 0;
3190}
3191
83d98223
GH
3192static int s3c_hsotg_vbus_session(struct usb_gadget *gadget, int is_active)
3193{
3194 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
3195 unsigned long flags;
3196
3197 dev_dbg(hsotg->dev, "%s: is_active: %d\n", __func__, is_active);
3198 spin_lock_irqsave(&hsotg->lock, flags);
3199
3200 if (is_active) {
3201 /* Kill any ep0 requests as controller will be reinitialized */
3202 kill_all_requests(hsotg, hsotg->eps_out[0], -ECONNRESET);
643cc4de 3203 s3c_hsotg_core_init_disconnected(hsotg, false);
83d98223
GH
3204 if (hsotg->enabled)
3205 s3c_hsotg_core_connect(hsotg);
3206 } else {
3207 s3c_hsotg_core_disconnect(hsotg);
3208 s3c_hsotg_disconnect(hsotg);
3209 }
3210
3211 spin_unlock_irqrestore(&hsotg->lock, flags);
3212 return 0;
3213}
3214
596d696a
GH
3215/**
3216 * s3c_hsotg_vbus_draw - report bMaxPower field
3217 * @gadget: The usb gadget state
3218 * @mA: Amount of current
3219 *
3220 * Report how much power the device may consume to the phy.
3221 */
3222static int s3c_hsotg_vbus_draw(struct usb_gadget *gadget, unsigned mA)
3223{
3224 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
3225
3226 if (IS_ERR_OR_NULL(hsotg->uphy))
3227 return -ENOTSUPP;
3228 return usb_phy_set_power(hsotg->uphy, mA);
3229}
3230
eeef4587 3231static const struct usb_gadget_ops s3c_hsotg_gadget_ops = {
5b7d70c6 3232 .get_frame = s3c_hsotg_gadget_getframe,
f65f0f10
LM
3233 .udc_start = s3c_hsotg_udc_start,
3234 .udc_stop = s3c_hsotg_udc_stop,
a188b689 3235 .pullup = s3c_hsotg_pullup,
83d98223 3236 .vbus_session = s3c_hsotg_vbus_session,
596d696a 3237 .vbus_draw = s3c_hsotg_vbus_draw,
5b7d70c6
BD
3238};
3239
3240/**
3241 * s3c_hsotg_initep - initialise a single endpoint
3242 * @hsotg: The device state.
3243 * @hs_ep: The endpoint to be initialised.
3244 * @epnum: The endpoint number
3245 *
3246 * Initialise the given endpoint (as part of the probe and device state
3247 * creation) to give to the gadget driver. Setup the endpoint name, any
3248 * direction information and other state that may be required.
3249 */
941fcce4 3250static void s3c_hsotg_initep(struct dwc2_hsotg *hsotg,
5b7d70c6 3251 struct s3c_hsotg_ep *hs_ep,
c6f5c050
MYK
3252 int epnum,
3253 bool dir_in)
5b7d70c6 3254{
5b7d70c6
BD
3255 char *dir;
3256
3257 if (epnum == 0)
3258 dir = "";
c6f5c050 3259 else if (dir_in)
5b7d70c6 3260 dir = "in";
c6f5c050
MYK
3261 else
3262 dir = "out";
5b7d70c6 3263
c6f5c050 3264 hs_ep->dir_in = dir_in;
5b7d70c6
BD
3265 hs_ep->index = epnum;
3266
3267 snprintf(hs_ep->name, sizeof(hs_ep->name), "ep%d%s", epnum, dir);
3268
3269 INIT_LIST_HEAD(&hs_ep->queue);
3270 INIT_LIST_HEAD(&hs_ep->ep.ep_list);
3271
5b7d70c6
BD
3272 /* add to the list of endpoints known by the gadget driver */
3273 if (epnum)
3274 list_add_tail(&hs_ep->ep.ep_list, &hsotg->gadget.ep_list);
3275
3276 hs_ep->parent = hsotg;
3277 hs_ep->ep.name = hs_ep->name;
e117e742 3278 usb_ep_set_maxpacket_limit(&hs_ep->ep, epnum ? 1024 : EP0_MPS_LIMIT);
5b7d70c6
BD
3279 hs_ep->ep.ops = &s3c_hsotg_ep_ops;
3280
8b9bc460
LM
3281 /*
3282 * if we're using dma, we need to set the next-endpoint pointer
5b7d70c6
BD
3283 * to be something valid.
3284 */
3285
3286 if (using_dma(hsotg)) {
47a1685f 3287 u32 next = DXEPCTL_NEXTEP((epnum + 1) % 15);
c6f5c050
MYK
3288 if (dir_in)
3289 writel(next, hsotg->regs + DIEPCTL(epnum));
3290 else
3291 writel(next, hsotg->regs + DOEPCTL(epnum));
5b7d70c6
BD
3292 }
3293}
3294
b3f489b2
LM
3295/**
3296 * s3c_hsotg_hw_cfg - read HW configuration registers
3297 * @param: The device state
3298 *
3299 * Read the USB core HW configuration registers
3300 */
c6f5c050 3301static int s3c_hsotg_hw_cfg(struct dwc2_hsotg *hsotg)
5b7d70c6 3302{
c6f5c050
MYK
3303 u32 cfg;
3304 u32 ep_type;
3305 u32 i;
3306
b3f489b2 3307 /* check hardware configuration */
5b7d70c6 3308
c6f5c050 3309 cfg = readl(hsotg->regs + GHWCFG2);
f889f23d 3310 hsotg->num_of_eps = (cfg >> GHWCFG2_NUM_DEV_EP_SHIFT) & 0xF;
c6f5c050
MYK
3311 /* Add ep0 */
3312 hsotg->num_of_eps++;
10aebc77 3313
c6f5c050
MYK
3314 hsotg->eps_in[0] = devm_kzalloc(hsotg->dev, sizeof(struct s3c_hsotg_ep),
3315 GFP_KERNEL);
3316 if (!hsotg->eps_in[0])
3317 return -ENOMEM;
3318 /* Same s3c_hsotg_ep is used in both directions for ep0 */
3319 hsotg->eps_out[0] = hsotg->eps_in[0];
3320
3321 cfg = readl(hsotg->regs + GHWCFG1);
251a17f5 3322 for (i = 1, cfg >>= 2; i < hsotg->num_of_eps; i++, cfg >>= 2) {
c6f5c050
MYK
3323 ep_type = cfg & 3;
3324 /* Direction in or both */
3325 if (!(ep_type & 2)) {
3326 hsotg->eps_in[i] = devm_kzalloc(hsotg->dev,
3327 sizeof(struct s3c_hsotg_ep), GFP_KERNEL);
3328 if (!hsotg->eps_in[i])
3329 return -ENOMEM;
3330 }
3331 /* Direction out or both */
3332 if (!(ep_type & 1)) {
3333 hsotg->eps_out[i] = devm_kzalloc(hsotg->dev,
3334 sizeof(struct s3c_hsotg_ep), GFP_KERNEL);
3335 if (!hsotg->eps_out[i])
3336 return -ENOMEM;
3337 }
3338 }
3339
3340 cfg = readl(hsotg->regs + GHWCFG3);
f889f23d 3341 hsotg->fifo_mem = (cfg >> GHWCFG3_DFIFO_DEPTH_SHIFT);
10aebc77 3342
c6f5c050 3343 cfg = readl(hsotg->regs + GHWCFG4);
f889f23d 3344 hsotg->dedicated_fifos = (cfg >> GHWCFG4_DED_FIFO_SHIFT) & 1;
10aebc77 3345
cff9eb75
MS
3346 dev_info(hsotg->dev, "EPs: %d, %s fifos, %d entries in SPRAM\n",
3347 hsotg->num_of_eps,
3348 hsotg->dedicated_fifos ? "dedicated" : "shared",
3349 hsotg->fifo_mem);
c6f5c050 3350 return 0;
5b7d70c6
BD
3351}
3352
8b9bc460
LM
3353/**
3354 * s3c_hsotg_dump - dump state of the udc
3355 * @param: The device state
3356 */
941fcce4 3357static void s3c_hsotg_dump(struct dwc2_hsotg *hsotg)
5b7d70c6 3358{
83a01804 3359#ifdef DEBUG
5b7d70c6
BD
3360 struct device *dev = hsotg->dev;
3361 void __iomem *regs = hsotg->regs;
3362 u32 val;
3363 int idx;
3364
3365 dev_info(dev, "DCFG=0x%08x, DCTL=0x%08x, DIEPMSK=%08x\n",
94cb8fd6
LM
3366 readl(regs + DCFG), readl(regs + DCTL),
3367 readl(regs + DIEPMSK));
5b7d70c6 3368
f889f23d
MYK
3369 dev_info(dev, "GAHBCFG=0x%08x, GHWCFG1=0x%08x\n",
3370 readl(regs + GAHBCFG), readl(regs + GHWCFG1));
5b7d70c6
BD
3371
3372 dev_info(dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n",
94cb8fd6 3373 readl(regs + GRXFSIZ), readl(regs + GNPTXFSIZ));
5b7d70c6
BD
3374
3375 /* show periodic fifo settings */
3376
364f8e93 3377 for (idx = 1; idx < hsotg->num_of_eps; idx++) {
47a1685f 3378 val = readl(regs + DPTXFSIZN(idx));
5b7d70c6 3379 dev_info(dev, "DPTx[%d] FSize=%d, StAddr=0x%08x\n", idx,
47a1685f
DN
3380 val >> FIFOSIZE_DEPTH_SHIFT,
3381 val & FIFOSIZE_STARTADDR_MASK);
5b7d70c6
BD
3382 }
3383
364f8e93 3384 for (idx = 0; idx < hsotg->num_of_eps; idx++) {
5b7d70c6
BD
3385 dev_info(dev,
3386 "ep%d-in: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n", idx,
94cb8fd6
LM
3387 readl(regs + DIEPCTL(idx)),
3388 readl(regs + DIEPTSIZ(idx)),
3389 readl(regs + DIEPDMA(idx)));
5b7d70c6 3390
94cb8fd6 3391 val = readl(regs + DOEPCTL(idx));
5b7d70c6
BD
3392 dev_info(dev,
3393 "ep%d-out: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n",
94cb8fd6
LM
3394 idx, readl(regs + DOEPCTL(idx)),
3395 readl(regs + DOEPTSIZ(idx)),
3396 readl(regs + DOEPDMA(idx)));
5b7d70c6
BD
3397
3398 }
3399
3400 dev_info(dev, "DVBUSDIS=0x%08x, DVBUSPULSE=%08x\n",
94cb8fd6 3401 readl(regs + DVBUSDIS), readl(regs + DVBUSPULSE));
83a01804 3402#endif
5b7d70c6
BD
3403}
3404
edd74be8
GH
3405#ifdef CONFIG_OF
3406static void s3c_hsotg_of_probe(struct dwc2_hsotg *hsotg)
3407{
3408 struct device_node *np = hsotg->dev->of_node;
0a176279
GH
3409 u32 len = 0;
3410 u32 i = 0;
edd74be8
GH
3411
3412 /* Enable dma if requested in device tree */
3413 hsotg->g_using_dma = of_property_read_bool(np, "g-use-dma");
0a176279
GH
3414
3415 /*
3416 * Register TX periodic fifo size per endpoint.
3417 * EP0 is excluded since it has no fifo configuration.
3418 */
3419 if (!of_find_property(np, "g-tx-fifo-size", &len))
3420 goto rx_fifo;
3421
3422 len /= sizeof(u32);
3423
3424 /* Read tx fifo sizes other than ep0 */
3425 if (of_property_read_u32_array(np, "g-tx-fifo-size",
3426 &hsotg->g_tx_fifo_sz[1], len))
3427 goto rx_fifo;
3428
3429 /* Add ep0 */
3430 len++;
3431
3432 /* Make remaining TX fifos unavailable */
3433 if (len < MAX_EPS_CHANNELS) {
3434 for (i = len; i < MAX_EPS_CHANNELS; i++)
3435 hsotg->g_tx_fifo_sz[i] = 0;
3436 }
3437
3438rx_fifo:
3439 /* Register RX fifo size */
3440 of_property_read_u32(np, "g-rx-fifo-size", &hsotg->g_rx_fifo_sz);
3441
3442 /* Register NPTX fifo size */
3443 of_property_read_u32(np, "g-np-tx-fifo-size",
3444 &hsotg->g_np_g_tx_fifo_sz);
edd74be8
GH
3445}
3446#else
3447static inline void s3c_hsotg_of_probe(struct dwc2_hsotg *hsotg) { }
3448#endif
3449
8b9bc460 3450/**
117777b2
DN
3451 * dwc2_gadget_init - init function for gadget
3452 * @dwc2: The data structure for the DWC2 driver.
3453 * @irq: The IRQ number for the controller.
8b9bc460 3454 */
117777b2 3455int dwc2_gadget_init(struct dwc2_hsotg *hsotg, int irq)
5b7d70c6 3456{
117777b2
DN
3457 struct device *dev = hsotg->dev;
3458 struct s3c_hsotg_plat *plat = dev->platform_data;
5b7d70c6
BD
3459 int epnum;
3460 int ret;
fc9a731e 3461 int i;
0a176279 3462 u32 p_tx_fifo[] = DWC2_G_P_LEGACY_TX_FIFO_SIZE;
5b7d70c6 3463
1b59fc7e
KD
3464 /* Set default UTMI width */
3465 hsotg->phyif = GUSBCFG_PHYIF16;
3466
edd74be8
GH
3467 s3c_hsotg_of_probe(hsotg);
3468
0a176279
GH
3469 /* Initialize to legacy fifo configuration values */
3470 hsotg->g_rx_fifo_sz = 2048;
3471 hsotg->g_np_g_tx_fifo_sz = 1024;
3472 memcpy(&hsotg->g_tx_fifo_sz[1], p_tx_fifo, sizeof(p_tx_fifo));
3473 /* Device tree specific probe */
3474 s3c_hsotg_of_probe(hsotg);
3475 /* Dump fifo information */
3476 dev_dbg(dev, "NonPeriodic TXFIFO size: %d\n",
3477 hsotg->g_np_g_tx_fifo_sz);
3478 dev_dbg(dev, "RXFIFO size: %d\n", hsotg->g_rx_fifo_sz);
3479 for (i = 0; i < MAX_EPS_CHANNELS; i++)
3480 dev_dbg(dev, "Periodic TXFIFO%2d size: %d\n", i,
3481 hsotg->g_tx_fifo_sz[i]);
74084844 3482 /*
135b3c43
YL
3483 * If platform probe couldn't find a generic PHY or an old style
3484 * USB PHY, fall back to pdata
74084844 3485 */
135b3c43
YL
3486 if (IS_ERR_OR_NULL(hsotg->phy) && IS_ERR_OR_NULL(hsotg->uphy)) {
3487 plat = dev_get_platdata(dev);
3488 if (!plat) {
3489 dev_err(dev,
3490 "no platform data or transceiver defined\n");
3491 return -EPROBE_DEFER;
3492 }
3493 hsotg->plat = plat;
3494 } else if (hsotg->phy) {
1b59fc7e
KD
3495 /*
3496 * If using the generic PHY framework, check if the PHY bus
3497 * width is 8-bit and set the phyif appropriately.
3498 */
135b3c43 3499 if (phy_get_bus_width(hsotg->phy) == 8)
1b59fc7e
KD
3500 hsotg->phyif = GUSBCFG_PHYIF8;
3501 }
b2e587db 3502
117777b2 3503 hsotg->clk = devm_clk_get(dev, "otg");
31ee04de 3504 if (IS_ERR(hsotg->clk)) {
8d736d8a 3505 hsotg->clk = NULL;
f415fbd1 3506 dev_dbg(dev, "cannot get otg clock\n");
5b7d70c6
BD
3507 }
3508
d327ab5b 3509 hsotg->gadget.max_speed = USB_SPEED_HIGH;
5b7d70c6
BD
3510 hsotg->gadget.ops = &s3c_hsotg_gadget_ops;
3511 hsotg->gadget.name = dev_name(dev);
5b7d70c6 3512
5b7d70c6
BD
3513 /* reset the system */
3514
f415fbd1
DN
3515 ret = clk_prepare_enable(hsotg->clk);
3516 if (ret) {
3517 dev_err(dev, "failed to enable otg clk\n");
3518 goto err_clk;
3519 }
3520
31ee04de 3521
fc9a731e
LM
3522 /* regulators */
3523
3524 for (i = 0; i < ARRAY_SIZE(hsotg->supplies); i++)
3525 hsotg->supplies[i].supply = s3c_hsotg_supply_names[i];
3526
cd76213e 3527 ret = devm_regulator_bulk_get(dev, ARRAY_SIZE(hsotg->supplies),
fc9a731e
LM
3528 hsotg->supplies);
3529 if (ret) {
3530 dev_err(dev, "failed to request supplies: %d\n", ret);
338edabc 3531 goto err_clk;
fc9a731e
LM
3532 }
3533
3534 ret = regulator_bulk_enable(ARRAY_SIZE(hsotg->supplies),
3535 hsotg->supplies);
3536
3537 if (ret) {
941fcce4 3538 dev_err(dev, "failed to enable supplies: %d\n", ret);
c139ec27 3539 goto err_clk;
fc9a731e
LM
3540 }
3541
41188786
LM
3542 /* usb phy enable */
3543 s3c_hsotg_phy_enable(hsotg);
5b7d70c6 3544
1b7a66b4
GH
3545 /*
3546 * Force Device mode before initialization.
3547 * This allows correctly configuring fifo for device mode.
3548 */
3549 __bic32(hsotg->regs + GUSBCFG, GUSBCFG_FORCEHOSTMODE);
3550 __orr32(hsotg->regs + GUSBCFG, GUSBCFG_FORCEDEVMODE);
3551
3552 /*
3553 * According to Synopsys databook, this sleep is needed for the force
3554 * device mode to take effect.
3555 */
3556 msleep(25);
3557
5b7d70c6 3558 s3c_hsotg_corereset(hsotg);
c6f5c050
MYK
3559 ret = s3c_hsotg_hw_cfg(hsotg);
3560 if (ret) {
3561 dev_err(hsotg->dev, "Hardware configuration failed: %d\n", ret);
3562 goto err_clk;
3563 }
3564
cff9eb75 3565 s3c_hsotg_init(hsotg);
b3f489b2 3566
1b7a66b4
GH
3567 /* Switch back to default configuration */
3568 __bic32(hsotg->regs + GUSBCFG, GUSBCFG_FORCEDEVMODE);
3569
3f95001d
MYK
3570 hsotg->ctrl_buff = devm_kzalloc(hsotg->dev,
3571 DWC2_CTRL_BUFF_SIZE, GFP_KERNEL);
3572 if (!hsotg->ctrl_buff) {
3573 dev_err(dev, "failed to allocate ctrl request buff\n");
3574 ret = -ENOMEM;
3575 goto err_supplies;
3576 }
3577
3578 hsotg->ep0_buff = devm_kzalloc(hsotg->dev,
3579 DWC2_CTRL_BUFF_SIZE, GFP_KERNEL);
3580 if (!hsotg->ep0_buff) {
3581 dev_err(dev, "failed to allocate ctrl reply buff\n");
3582 ret = -ENOMEM;
3583 goto err_supplies;
3584 }
3585
db8178c3
DN
3586 ret = devm_request_irq(hsotg->dev, irq, s3c_hsotg_irq, IRQF_SHARED,
3587 dev_name(hsotg->dev), hsotg);
eb3c56c5
MS
3588 if (ret < 0) {
3589 s3c_hsotg_phy_disable(hsotg);
3590 clk_disable_unprepare(hsotg->clk);
3591 regulator_bulk_disable(ARRAY_SIZE(hsotg->supplies),
3592 hsotg->supplies);
db8178c3 3593 dev_err(dev, "cannot claim IRQ for gadget\n");
c139ec27 3594 goto err_supplies;
eb3c56c5
MS
3595 }
3596
b3f489b2
LM
3597 /* hsotg->num_of_eps holds number of EPs other than ep0 */
3598
3599 if (hsotg->num_of_eps == 0) {
3600 dev_err(dev, "wrong number of EPs (zero)\n");
dfdda5a0 3601 ret = -EINVAL;
b3f489b2
LM
3602 goto err_supplies;
3603 }
3604
b3f489b2
LM
3605 /* setup endpoint information */
3606
3607 INIT_LIST_HEAD(&hsotg->gadget.ep_list);
c6f5c050 3608 hsotg->gadget.ep0 = &hsotg->eps_out[0]->ep;
b3f489b2
LM
3609
3610 /* allocate EP0 request */
3611
c6f5c050 3612 hsotg->ctrl_req = s3c_hsotg_ep_alloc_request(&hsotg->eps_out[0]->ep,
b3f489b2
LM
3613 GFP_KERNEL);
3614 if (!hsotg->ctrl_req) {
3615 dev_err(dev, "failed to allocate ctrl req\n");
dfdda5a0 3616 ret = -ENOMEM;
c6f5c050 3617 goto err_supplies;
b3f489b2 3618 }
5b7d70c6
BD
3619
3620 /* initialise the endpoints now the core has been initialised */
c6f5c050
MYK
3621 for (epnum = 0; epnum < hsotg->num_of_eps; epnum++) {
3622 if (hsotg->eps_in[epnum])
3623 s3c_hsotg_initep(hsotg, hsotg->eps_in[epnum],
3624 epnum, 1);
3625 if (hsotg->eps_out[epnum])
3626 s3c_hsotg_initep(hsotg, hsotg->eps_out[epnum],
3627 epnum, 0);
3628 }
5b7d70c6 3629
f65f0f10 3630 /* disable power and clock */
3a8146aa 3631 s3c_hsotg_phy_disable(hsotg);
f65f0f10
LM
3632
3633 ret = regulator_bulk_disable(ARRAY_SIZE(hsotg->supplies),
3634 hsotg->supplies);
3635 if (ret) {
117777b2 3636 dev_err(dev, "failed to disable supplies: %d\n", ret);
c6f5c050 3637 goto err_supplies;
f65f0f10
LM
3638 }
3639
117777b2 3640 ret = usb_add_gadget_udc(dev, &hsotg->gadget);
0f91349b 3641 if (ret)
c6f5c050 3642 goto err_supplies;
0f91349b 3643
5b7d70c6
BD
3644 s3c_hsotg_dump(hsotg);
3645
5b7d70c6
BD
3646 return 0;
3647
fc9a731e 3648err_supplies:
41188786 3649 s3c_hsotg_phy_disable(hsotg);
31ee04de 3650err_clk:
1d144c67 3651 clk_disable_unprepare(hsotg->clk);
338edabc 3652
5b7d70c6
BD
3653 return ret;
3654}
117777b2 3655EXPORT_SYMBOL_GPL(dwc2_gadget_init);
5b7d70c6 3656
8b9bc460
LM
3657/**
3658 * s3c_hsotg_remove - remove function for hsotg driver
3659 * @pdev: The platform information for the driver
3660 */
117777b2 3661int s3c_hsotg_remove(struct dwc2_hsotg *hsotg)
5b7d70c6 3662{
0f91349b 3663 usb_del_gadget_udc(&hsotg->gadget);
04b4a0fc 3664 clk_disable_unprepare(hsotg->clk);
31ee04de 3665
5b7d70c6
BD
3666 return 0;
3667}
117777b2 3668EXPORT_SYMBOL_GPL(s3c_hsotg_remove);
5b7d70c6 3669
117777b2 3670int s3c_hsotg_suspend(struct dwc2_hsotg *hsotg)
b83e333a 3671{
b83e333a
MS
3672 unsigned long flags;
3673 int ret = 0;
3674
9e779778
GH
3675 if (hsotg->lx_state != DWC2_L0)
3676 return ret;
3677
7ad8096e
MS
3678 mutex_lock(&hsotg->init_mutex);
3679
dc6e69e6
MS
3680 if (hsotg->driver) {
3681 int ep;
3682
b83e333a
MS
3683 dev_info(hsotg->dev, "suspending usb gadget %s\n",
3684 hsotg->driver->driver.name);
3685
dc6e69e6
MS
3686 spin_lock_irqsave(&hsotg->lock, flags);
3687 if (hsotg->enabled)
3688 s3c_hsotg_core_disconnect(hsotg);
3689 s3c_hsotg_disconnect(hsotg);
3690 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
3691 spin_unlock_irqrestore(&hsotg->lock, flags);
b83e333a 3692
dc6e69e6 3693 s3c_hsotg_phy_disable(hsotg);
b83e333a 3694
c6f5c050
MYK
3695 for (ep = 0; ep < hsotg->num_of_eps; ep++) {
3696 if (hsotg->eps_in[ep])
3697 s3c_hsotg_ep_disable(&hsotg->eps_in[ep]->ep);
3698 if (hsotg->eps_out[ep])
3699 s3c_hsotg_ep_disable(&hsotg->eps_out[ep]->ep);
3700 }
b83e333a
MS
3701
3702 ret = regulator_bulk_disable(ARRAY_SIZE(hsotg->supplies),
3703 hsotg->supplies);
d00b4142 3704 clk_disable(hsotg->clk);
b83e333a
MS
3705 }
3706
7ad8096e
MS
3707 mutex_unlock(&hsotg->init_mutex);
3708
b83e333a
MS
3709 return ret;
3710}
117777b2 3711EXPORT_SYMBOL_GPL(s3c_hsotg_suspend);
b83e333a 3712
117777b2 3713int s3c_hsotg_resume(struct dwc2_hsotg *hsotg)
b83e333a 3714{
b83e333a
MS
3715 unsigned long flags;
3716 int ret = 0;
3717
9e779778
GH
3718 if (hsotg->lx_state == DWC2_L2)
3719 return ret;
3720
7ad8096e
MS
3721 mutex_lock(&hsotg->init_mutex);
3722
b83e333a
MS
3723 if (hsotg->driver) {
3724 dev_info(hsotg->dev, "resuming usb gadget %s\n",
3725 hsotg->driver->driver.name);
d00b4142
RB
3726
3727 clk_enable(hsotg->clk);
b83e333a 3728 ret = regulator_bulk_enable(ARRAY_SIZE(hsotg->supplies),
dc6e69e6 3729 hsotg->supplies);
b83e333a 3730
dc6e69e6 3731 s3c_hsotg_phy_enable(hsotg);
b83e333a 3732
dc6e69e6 3733 spin_lock_irqsave(&hsotg->lock, flags);
643cc4de 3734 s3c_hsotg_core_init_disconnected(hsotg, false);
dc6e69e6
MS
3735 if (hsotg->enabled)
3736 s3c_hsotg_core_connect(hsotg);
3737 spin_unlock_irqrestore(&hsotg->lock, flags);
3738 }
7ad8096e 3739 mutex_unlock(&hsotg->init_mutex);
b83e333a
MS
3740
3741 return ret;
3742}
117777b2 3743EXPORT_SYMBOL_GPL(s3c_hsotg_resume);