usb: dwc2: Add core state checking
[linux-block.git] / drivers / usb / dwc2 / gadget.c
CommitLineData
5fd54ace 1// SPDX-License-Identifier: GPL-2.0
8b9bc460 2/**
dfbc6fa3
AT
3 * Copyright (c) 2011 Samsung Electronics Co., Ltd.
4 * http://www.samsung.com
5b7d70c6
BD
5 *
6 * Copyright 2008 Openmoko, Inc.
7 * Copyright 2008 Simtec Electronics
8 * Ben Dooks <ben@simtec.co.uk>
9 * http://armlinux.simtec.co.uk/
10 *
11 * S3C USB2.0 High-speed / OtG driver
8b9bc460 12 */
5b7d70c6
BD
13
14#include <linux/kernel.h>
15#include <linux/module.h>
16#include <linux/spinlock.h>
17#include <linux/interrupt.h>
18#include <linux/platform_device.h>
19#include <linux/dma-mapping.h>
7ad8096e 20#include <linux/mutex.h>
5b7d70c6
BD
21#include <linux/seq_file.h>
22#include <linux/delay.h>
23#include <linux/io.h>
5a0e3ad6 24#include <linux/slab.h>
c50f056c 25#include <linux/of_platform.h>
5b7d70c6
BD
26
27#include <linux/usb/ch9.h>
28#include <linux/usb/gadget.h>
b2e587db 29#include <linux/usb/phy.h>
5b7d70c6 30
f7c0b143 31#include "core.h"
941fcce4 32#include "hw.h"
5b7d70c6
BD
33
34/* conversion functions */
1f91b4cc 35static inline struct dwc2_hsotg_req *our_req(struct usb_request *req)
5b7d70c6 36{
1f91b4cc 37 return container_of(req, struct dwc2_hsotg_req, req);
5b7d70c6
BD
38}
39
1f91b4cc 40static inline struct dwc2_hsotg_ep *our_ep(struct usb_ep *ep)
5b7d70c6 41{
1f91b4cc 42 return container_of(ep, struct dwc2_hsotg_ep, ep);
5b7d70c6
BD
43}
44
941fcce4 45static inline struct dwc2_hsotg *to_hsotg(struct usb_gadget *gadget)
5b7d70c6 46{
941fcce4 47 return container_of(gadget, struct dwc2_hsotg, gadget);
5b7d70c6
BD
48}
49
abd064a1 50static inline void dwc2_set_bit(void __iomem *ptr, u32 val)
5b7d70c6 51{
95c8bc36 52 dwc2_writel(dwc2_readl(ptr) | val, ptr);
5b7d70c6
BD
53}
54
abd064a1 55static inline void dwc2_clear_bit(void __iomem *ptr, u32 val)
5b7d70c6 56{
95c8bc36 57 dwc2_writel(dwc2_readl(ptr) & ~val, ptr);
5b7d70c6
BD
58}
59
1f91b4cc 60static inline struct dwc2_hsotg_ep *index_to_ep(struct dwc2_hsotg *hsotg,
c6f5c050
MYK
61 u32 ep_index, u32 dir_in)
62{
63 if (dir_in)
64 return hsotg->eps_in[ep_index];
65 else
66 return hsotg->eps_out[ep_index];
67}
68
997f4f81 69/* forward declaration of functions */
1f91b4cc 70static void dwc2_hsotg_dump(struct dwc2_hsotg *hsotg);
5b7d70c6
BD
71
72/**
73 * using_dma - return the DMA status of the driver.
74 * @hsotg: The driver state.
75 *
76 * Return true if we're using DMA.
77 *
78 * Currently, we have the DMA support code worked into everywhere
79 * that needs it, but the AMBA DMA implementation in the hardware can
80 * only DMA from 32bit aligned addresses. This means that gadgets such
81 * as the CDC Ethernet cannot work as they often pass packets which are
82 * not 32bit aligned.
83 *
84 * Unfortunately the choice to use DMA or not is global to the controller
85 * and seems to be only settable when the controller is being put through
86 * a core reset. This means we either need to fix the gadgets to take
87 * account of DMA alignment, or add bounce buffers (yuerk).
88 *
edd74be8 89 * g_using_dma is set depending on dts flag.
5b7d70c6 90 */
941fcce4 91static inline bool using_dma(struct dwc2_hsotg *hsotg)
5b7d70c6 92{
05ee799f 93 return hsotg->params.g_dma;
5b7d70c6
BD
94}
95
dec4b556
VA
96/*
97 * using_desc_dma - return the descriptor DMA status of the driver.
98 * @hsotg: The driver state.
99 *
100 * Return true if we're using descriptor DMA.
101 */
102static inline bool using_desc_dma(struct dwc2_hsotg *hsotg)
103{
104 return hsotg->params.g_dma_desc;
105}
106
92d1635d
VM
107/**
108 * dwc2_gadget_incr_frame_num - Increments the targeted frame number.
109 * @hs_ep: The endpoint
110 * @increment: The value to increment by
111 *
112 * This function will also check if the frame number overruns DSTS_SOFFN_LIMIT.
113 * If an overrun occurs it will wrap the value and set the frame_overrun flag.
114 */
115static inline void dwc2_gadget_incr_frame_num(struct dwc2_hsotg_ep *hs_ep)
116{
117 hs_ep->target_frame += hs_ep->interval;
118 if (hs_ep->target_frame > DSTS_SOFFN_LIMIT) {
119 hs_ep->frame_overrun = 1;
120 hs_ep->target_frame &= DSTS_SOFFN_LIMIT;
121 } else {
122 hs_ep->frame_overrun = 0;
123 }
124}
125
5b7d70c6 126/**
1f91b4cc 127 * dwc2_hsotg_en_gsint - enable one or more of the general interrupt
5b7d70c6
BD
128 * @hsotg: The device state
129 * @ints: A bitmask of the interrupts to enable
130 */
1f91b4cc 131static void dwc2_hsotg_en_gsint(struct dwc2_hsotg *hsotg, u32 ints)
5b7d70c6 132{
95c8bc36 133 u32 gsintmsk = dwc2_readl(hsotg->regs + GINTMSK);
5b7d70c6
BD
134 u32 new_gsintmsk;
135
136 new_gsintmsk = gsintmsk | ints;
137
138 if (new_gsintmsk != gsintmsk) {
139 dev_dbg(hsotg->dev, "gsintmsk now 0x%08x\n", new_gsintmsk);
95c8bc36 140 dwc2_writel(new_gsintmsk, hsotg->regs + GINTMSK);
5b7d70c6
BD
141 }
142}
143
144/**
1f91b4cc 145 * dwc2_hsotg_disable_gsint - disable one or more of the general interrupt
5b7d70c6
BD
146 * @hsotg: The device state
147 * @ints: A bitmask of the interrupts to enable
148 */
1f91b4cc 149static void dwc2_hsotg_disable_gsint(struct dwc2_hsotg *hsotg, u32 ints)
5b7d70c6 150{
95c8bc36 151 u32 gsintmsk = dwc2_readl(hsotg->regs + GINTMSK);
5b7d70c6
BD
152 u32 new_gsintmsk;
153
154 new_gsintmsk = gsintmsk & ~ints;
155
156 if (new_gsintmsk != gsintmsk)
95c8bc36 157 dwc2_writel(new_gsintmsk, hsotg->regs + GINTMSK);
5b7d70c6
BD
158}
159
160/**
1f91b4cc 161 * dwc2_hsotg_ctrl_epint - enable/disable an endpoint irq
5b7d70c6
BD
162 * @hsotg: The device state
163 * @ep: The endpoint index
164 * @dir_in: True if direction is in.
165 * @en: The enable value, true to enable
166 *
167 * Set or clear the mask for an individual endpoint's interrupt
168 * request.
169 */
1f91b4cc 170static void dwc2_hsotg_ctrl_epint(struct dwc2_hsotg *hsotg,
9da51974 171 unsigned int ep, unsigned int dir_in,
5b7d70c6
BD
172 unsigned int en)
173{
174 unsigned long flags;
175 u32 bit = 1 << ep;
176 u32 daint;
177
178 if (!dir_in)
179 bit <<= 16;
180
181 local_irq_save(flags);
95c8bc36 182 daint = dwc2_readl(hsotg->regs + DAINTMSK);
5b7d70c6
BD
183 if (en)
184 daint |= bit;
185 else
186 daint &= ~bit;
95c8bc36 187 dwc2_writel(daint, hsotg->regs + DAINTMSK);
5b7d70c6
BD
188 local_irq_restore(flags);
189}
190
c138ecfa
SA
191/**
192 * dwc2_hsotg_tx_fifo_count - return count of TX FIFOs in device mode
193 */
194int dwc2_hsotg_tx_fifo_count(struct dwc2_hsotg *hsotg)
195{
196 if (hsotg->hw_params.en_multiple_tx_fifo)
197 /* In dedicated FIFO mode we need count of IN EPs */
9273083a 198 return hsotg->hw_params.num_dev_in_eps;
c138ecfa
SA
199 else
200 /* In shared FIFO mode we need count of Periodic IN EPs */
201 return hsotg->hw_params.num_dev_perio_in_ep;
202}
203
c138ecfa
SA
204/**
205 * dwc2_hsotg_tx_fifo_total_depth - return total FIFO depth available for
206 * device mode TX FIFOs
207 */
208int dwc2_hsotg_tx_fifo_total_depth(struct dwc2_hsotg *hsotg)
209{
c138ecfa
SA
210 int addr;
211 int tx_addr_max;
212 u32 np_tx_fifo_size;
213
214 np_tx_fifo_size = min_t(u32, hsotg->hw_params.dev_nperio_tx_fifo_size,
215 hsotg->params.g_np_tx_fifo_size);
216
217 /* Get Endpoint Info Control block size in DWORDs. */
9273083a 218 tx_addr_max = hsotg->hw_params.total_fifo_size;
c138ecfa
SA
219
220 addr = hsotg->params.g_rx_fifo_size + np_tx_fifo_size;
221 if (tx_addr_max <= addr)
222 return 0;
223
224 return tx_addr_max - addr;
225}
226
227/**
228 * dwc2_hsotg_tx_fifo_average_depth - returns average depth of device mode
229 * TX FIFOs
230 */
231int dwc2_hsotg_tx_fifo_average_depth(struct dwc2_hsotg *hsotg)
232{
233 int tx_fifo_count;
234 int tx_fifo_depth;
235
236 tx_fifo_depth = dwc2_hsotg_tx_fifo_total_depth(hsotg);
237
238 tx_fifo_count = dwc2_hsotg_tx_fifo_count(hsotg);
239
240 if (!tx_fifo_count)
241 return tx_fifo_depth;
242 else
243 return tx_fifo_depth / tx_fifo_count;
244}
245
5b7d70c6 246/**
1f91b4cc 247 * dwc2_hsotg_init_fifo - initialise non-periodic FIFOs
5b7d70c6
BD
248 * @hsotg: The device instance.
249 */
1f91b4cc 250static void dwc2_hsotg_init_fifo(struct dwc2_hsotg *hsotg)
5b7d70c6 251{
2317eacd 252 unsigned int ep;
0f002d20 253 unsigned int addr;
1703a6d3 254 int timeout;
79d6b8c5 255
0f002d20 256 u32 val;
05ee799f 257 u32 *txfsz = hsotg->params.g_tx_fifo_size;
0f002d20 258
7fcbc95c
GH
259 /* Reset fifo map if not correctly cleared during previous session */
260 WARN_ON(hsotg->fifo_map);
261 hsotg->fifo_map = 0;
262
0a176279 263 /* set RX/NPTX FIFO sizes */
05ee799f
JY
264 dwc2_writel(hsotg->params.g_rx_fifo_size, hsotg->regs + GRXFSIZ);
265 dwc2_writel((hsotg->params.g_rx_fifo_size << FIFOSIZE_STARTADDR_SHIFT) |
266 (hsotg->params.g_np_tx_fifo_size << FIFOSIZE_DEPTH_SHIFT),
267 hsotg->regs + GNPTXFSIZ);
0f002d20 268
8b9bc460
LM
269 /*
270 * arange all the rest of the TX FIFOs, as some versions of this
0f002d20
BD
271 * block have overlapping default addresses. This also ensures
272 * that if the settings have been changed, then they are set to
8b9bc460
LM
273 * known values.
274 */
0f002d20
BD
275
276 /* start at the end of the GNPTXFSIZ, rounded up */
05ee799f 277 addr = hsotg->params.g_rx_fifo_size + hsotg->params.g_np_tx_fifo_size;
0f002d20 278
8b9bc460 279 /*
0a176279 280 * Configure fifos sizes from provided configuration and assign
b203d0a2
RB
281 * them to endpoints dynamically according to maxpacket size value of
282 * given endpoint.
8b9bc460 283 */
2317eacd 284 for (ep = 1; ep < MAX_EPS_CHANNELS; ep++) {
05ee799f 285 if (!txfsz[ep])
3fa95385
JY
286 continue;
287 val = addr;
05ee799f
JY
288 val |= txfsz[ep] << FIFOSIZE_DEPTH_SHIFT;
289 WARN_ONCE(addr + txfsz[ep] > hsotg->fifo_mem,
3fa95385 290 "insufficient fifo memory");
05ee799f 291 addr += txfsz[ep];
0f002d20 292
2317eacd 293 dwc2_writel(val, hsotg->regs + DPTXFSIZN(ep));
05ee799f 294 val = dwc2_readl(hsotg->regs + DPTXFSIZN(ep));
0f002d20 295 }
1703a6d3 296
f87c842f
SA
297 dwc2_writel(hsotg->hw_params.total_fifo_size |
298 addr << GDFIFOCFG_EPINFOBASE_SHIFT,
299 hsotg->regs + GDFIFOCFG);
8b9bc460
LM
300 /*
301 * according to p428 of the design guide, we need to ensure that
302 * all fifos are flushed before continuing
303 */
1703a6d3 304
95c8bc36 305 dwc2_writel(GRSTCTL_TXFNUM(0x10) | GRSTCTL_TXFFLSH |
47a1685f 306 GRSTCTL_RXFFLSH, hsotg->regs + GRSTCTL);
1703a6d3
BD
307
308 /* wait until the fifos are both flushed */
309 timeout = 100;
310 while (1) {
95c8bc36 311 val = dwc2_readl(hsotg->regs + GRSTCTL);
1703a6d3 312
47a1685f 313 if ((val & (GRSTCTL_TXFFLSH | GRSTCTL_RXFFLSH)) == 0)
1703a6d3
BD
314 break;
315
316 if (--timeout == 0) {
317 dev_err(hsotg->dev,
318 "%s: timeout flushing fifos (GRSTCTL=%08x)\n",
319 __func__, val);
48b20bcb 320 break;
1703a6d3
BD
321 }
322
323 udelay(1);
324 }
325
326 dev_dbg(hsotg->dev, "FIFOs reset, timeout at %d\n", timeout);
5b7d70c6
BD
327}
328
329/**
330 * @ep: USB endpoint to allocate request for.
331 * @flags: Allocation flags
332 *
333 * Allocate a new USB request structure appropriate for the specified endpoint
334 */
1f91b4cc 335static struct usb_request *dwc2_hsotg_ep_alloc_request(struct usb_ep *ep,
9da51974 336 gfp_t flags)
5b7d70c6 337{
1f91b4cc 338 struct dwc2_hsotg_req *req;
5b7d70c6 339
ec33efe2 340 req = kzalloc(sizeof(*req), flags);
5b7d70c6
BD
341 if (!req)
342 return NULL;
343
344 INIT_LIST_HEAD(&req->queue);
345
5b7d70c6
BD
346 return &req->req;
347}
348
349/**
350 * is_ep_periodic - return true if the endpoint is in periodic mode.
351 * @hs_ep: The endpoint to query.
352 *
353 * Returns true if the endpoint is in periodic mode, meaning it is being
354 * used for an Interrupt or ISO transfer.
355 */
1f91b4cc 356static inline int is_ep_periodic(struct dwc2_hsotg_ep *hs_ep)
5b7d70c6
BD
357{
358 return hs_ep->periodic;
359}
360
361/**
1f91b4cc 362 * dwc2_hsotg_unmap_dma - unmap the DMA memory being used for the request
5b7d70c6
BD
363 * @hsotg: The device state.
364 * @hs_ep: The endpoint for the request
365 * @hs_req: The request being processed.
366 *
1f91b4cc 367 * This is the reverse of dwc2_hsotg_map_dma(), called for the completion
5b7d70c6 368 * of a request to ensure the buffer is ready for access by the caller.
8b9bc460 369 */
1f91b4cc 370static void dwc2_hsotg_unmap_dma(struct dwc2_hsotg *hsotg,
9da51974 371 struct dwc2_hsotg_ep *hs_ep,
1f91b4cc 372 struct dwc2_hsotg_req *hs_req)
5b7d70c6
BD
373{
374 struct usb_request *req = &hs_req->req;
9da51974 375
17d966a3 376 usb_gadget_unmap_request(&hsotg->gadget, req, hs_ep->dir_in);
5b7d70c6
BD
377}
378
0f6b80c0
VA
379/*
380 * dwc2_gadget_alloc_ctrl_desc_chains - allocate DMA descriptor chains
381 * for Control endpoint
382 * @hsotg: The device state.
383 *
384 * This function will allocate 4 descriptor chains for EP 0: 2 for
385 * Setup stage, per one for IN and OUT data/status transactions.
386 */
387static int dwc2_gadget_alloc_ctrl_desc_chains(struct dwc2_hsotg *hsotg)
388{
389 hsotg->setup_desc[0] =
390 dmam_alloc_coherent(hsotg->dev,
391 sizeof(struct dwc2_dma_desc),
392 &hsotg->setup_desc_dma[0],
393 GFP_KERNEL);
394 if (!hsotg->setup_desc[0])
395 goto fail;
396
397 hsotg->setup_desc[1] =
398 dmam_alloc_coherent(hsotg->dev,
399 sizeof(struct dwc2_dma_desc),
400 &hsotg->setup_desc_dma[1],
401 GFP_KERNEL);
402 if (!hsotg->setup_desc[1])
403 goto fail;
404
405 hsotg->ctrl_in_desc =
406 dmam_alloc_coherent(hsotg->dev,
407 sizeof(struct dwc2_dma_desc),
408 &hsotg->ctrl_in_desc_dma,
409 GFP_KERNEL);
410 if (!hsotg->ctrl_in_desc)
411 goto fail;
412
413 hsotg->ctrl_out_desc =
414 dmam_alloc_coherent(hsotg->dev,
415 sizeof(struct dwc2_dma_desc),
416 &hsotg->ctrl_out_desc_dma,
417 GFP_KERNEL);
418 if (!hsotg->ctrl_out_desc)
419 goto fail;
420
421 return 0;
422
423fail:
424 return -ENOMEM;
425}
426
5b7d70c6 427/**
1f91b4cc 428 * dwc2_hsotg_write_fifo - write packet Data to the TxFIFO
5b7d70c6
BD
429 * @hsotg: The controller state.
430 * @hs_ep: The endpoint we're going to write for.
431 * @hs_req: The request to write data for.
432 *
433 * This is called when the TxFIFO has some space in it to hold a new
434 * transmission and we have something to give it. The actual setup of
435 * the data size is done elsewhere, so all we have to do is to actually
436 * write the data.
437 *
438 * The return value is zero if there is more space (or nothing was done)
439 * otherwise -ENOSPC is returned if the FIFO space was used up.
440 *
441 * This routine is only needed for PIO
8b9bc460 442 */
1f91b4cc 443static int dwc2_hsotg_write_fifo(struct dwc2_hsotg *hsotg,
9da51974 444 struct dwc2_hsotg_ep *hs_ep,
1f91b4cc 445 struct dwc2_hsotg_req *hs_req)
5b7d70c6
BD
446{
447 bool periodic = is_ep_periodic(hs_ep);
95c8bc36 448 u32 gnptxsts = dwc2_readl(hsotg->regs + GNPTXSTS);
5b7d70c6
BD
449 int buf_pos = hs_req->req.actual;
450 int to_write = hs_ep->size_loaded;
451 void *data;
452 int can_write;
453 int pkt_round;
4fca54aa 454 int max_transfer;
5b7d70c6
BD
455
456 to_write -= (buf_pos - hs_ep->last_load);
457
458 /* if there's nothing to write, get out early */
459 if (to_write == 0)
460 return 0;
461
10aebc77 462 if (periodic && !hsotg->dedicated_fifos) {
95c8bc36 463 u32 epsize = dwc2_readl(hsotg->regs + DIEPTSIZ(hs_ep->index));
5b7d70c6
BD
464 int size_left;
465 int size_done;
466
8b9bc460
LM
467 /*
468 * work out how much data was loaded so we can calculate
469 * how much data is left in the fifo.
470 */
5b7d70c6 471
47a1685f 472 size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
5b7d70c6 473
8b9bc460
LM
474 /*
475 * if shared fifo, we cannot write anything until the
e7a9ff54
BD
476 * previous data has been completely sent.
477 */
478 if (hs_ep->fifo_load != 0) {
1f91b4cc 479 dwc2_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP);
e7a9ff54
BD
480 return -ENOSPC;
481 }
482
5b7d70c6
BD
483 dev_dbg(hsotg->dev, "%s: left=%d, load=%d, fifo=%d, size %d\n",
484 __func__, size_left,
485 hs_ep->size_loaded, hs_ep->fifo_load, hs_ep->fifo_size);
486
487 /* how much of the data has moved */
488 size_done = hs_ep->size_loaded - size_left;
489
490 /* how much data is left in the fifo */
491 can_write = hs_ep->fifo_load - size_done;
492 dev_dbg(hsotg->dev, "%s: => can_write1=%d\n",
493 __func__, can_write);
494
495 can_write = hs_ep->fifo_size - can_write;
496 dev_dbg(hsotg->dev, "%s: => can_write2=%d\n",
497 __func__, can_write);
498
499 if (can_write <= 0) {
1f91b4cc 500 dwc2_hsotg_en_gsint(hsotg, GINTSTS_PTXFEMP);
5b7d70c6
BD
501 return -ENOSPC;
502 }
10aebc77 503 } else if (hsotg->dedicated_fifos && hs_ep->index != 0) {
ad674a15
RB
504 can_write = dwc2_readl(hsotg->regs +
505 DTXFSTS(hs_ep->fifo_index));
10aebc77
BD
506
507 can_write &= 0xffff;
508 can_write *= 4;
5b7d70c6 509 } else {
47a1685f 510 if (GNPTXSTS_NP_TXQ_SPC_AVAIL_GET(gnptxsts) == 0) {
5b7d70c6
BD
511 dev_dbg(hsotg->dev,
512 "%s: no queue slots available (0x%08x)\n",
513 __func__, gnptxsts);
514
1f91b4cc 515 dwc2_hsotg_en_gsint(hsotg, GINTSTS_NPTXFEMP);
5b7d70c6
BD
516 return -ENOSPC;
517 }
518
47a1685f 519 can_write = GNPTXSTS_NP_TXF_SPC_AVAIL_GET(gnptxsts);
679f9b7c 520 can_write *= 4; /* fifo size is in 32bit quantities. */
5b7d70c6
BD
521 }
522
4fca54aa
RB
523 max_transfer = hs_ep->ep.maxpacket * hs_ep->mc;
524
525 dev_dbg(hsotg->dev, "%s: GNPTXSTS=%08x, can=%d, to=%d, max_transfer %d\n",
9da51974 526 __func__, gnptxsts, can_write, to_write, max_transfer);
5b7d70c6 527
8b9bc460
LM
528 /*
529 * limit to 512 bytes of data, it seems at least on the non-periodic
5b7d70c6
BD
530 * FIFO, requests of >512 cause the endpoint to get stuck with a
531 * fragment of the end of the transfer in it.
532 */
811f3303 533 if (can_write > 512 && !periodic)
5b7d70c6
BD
534 can_write = 512;
535
8b9bc460
LM
536 /*
537 * limit the write to one max-packet size worth of data, but allow
03e10e5a 538 * the transfer to return that it did not run out of fifo space
8b9bc460
LM
539 * doing it.
540 */
4fca54aa
RB
541 if (to_write > max_transfer) {
542 to_write = max_transfer;
03e10e5a 543
5cb2ff0c
RB
544 /* it's needed only when we do not use dedicated fifos */
545 if (!hsotg->dedicated_fifos)
1f91b4cc 546 dwc2_hsotg_en_gsint(hsotg,
9da51974 547 periodic ? GINTSTS_PTXFEMP :
47a1685f 548 GINTSTS_NPTXFEMP);
03e10e5a
BD
549 }
550
5b7d70c6
BD
551 /* see if we can write data */
552
553 if (to_write > can_write) {
554 to_write = can_write;
4fca54aa 555 pkt_round = to_write % max_transfer;
5b7d70c6 556
8b9bc460
LM
557 /*
558 * Round the write down to an
5b7d70c6
BD
559 * exact number of packets.
560 *
561 * Note, we do not currently check to see if we can ever
562 * write a full packet or not to the FIFO.
563 */
564
565 if (pkt_round)
566 to_write -= pkt_round;
567
8b9bc460
LM
568 /*
569 * enable correct FIFO interrupt to alert us when there
570 * is more room left.
571 */
5b7d70c6 572
5cb2ff0c
RB
573 /* it's needed only when we do not use dedicated fifos */
574 if (!hsotg->dedicated_fifos)
1f91b4cc 575 dwc2_hsotg_en_gsint(hsotg,
9da51974 576 periodic ? GINTSTS_PTXFEMP :
47a1685f 577 GINTSTS_NPTXFEMP);
5b7d70c6
BD
578 }
579
580 dev_dbg(hsotg->dev, "write %d/%d, can_write %d, done %d\n",
9da51974 581 to_write, hs_req->req.length, can_write, buf_pos);
5b7d70c6
BD
582
583 if (to_write <= 0)
584 return -ENOSPC;
585
586 hs_req->req.actual = buf_pos + to_write;
587 hs_ep->total_data += to_write;
588
589 if (periodic)
590 hs_ep->fifo_load += to_write;
591
592 to_write = DIV_ROUND_UP(to_write, 4);
593 data = hs_req->req.buf + buf_pos;
594
1a7ed5be 595 iowrite32_rep(hsotg->regs + EPFIFO(hs_ep->index), data, to_write);
5b7d70c6
BD
596
597 return (to_write >= can_write) ? -ENOSPC : 0;
598}
599
600/**
601 * get_ep_limit - get the maximum data legnth for this endpoint
602 * @hs_ep: The endpoint
603 *
604 * Return the maximum data that can be queued in one go on a given endpoint
605 * so that transfers that are too long can be split.
606 */
9da51974 607static unsigned int get_ep_limit(struct dwc2_hsotg_ep *hs_ep)
5b7d70c6
BD
608{
609 int index = hs_ep->index;
9da51974
JY
610 unsigned int maxsize;
611 unsigned int maxpkt;
5b7d70c6
BD
612
613 if (index != 0) {
47a1685f
DN
614 maxsize = DXEPTSIZ_XFERSIZE_LIMIT + 1;
615 maxpkt = DXEPTSIZ_PKTCNT_LIMIT + 1;
5b7d70c6 616 } else {
9da51974 617 maxsize = 64 + 64;
66e5c643 618 if (hs_ep->dir_in)
47a1685f 619 maxpkt = DIEPTSIZ0_PKTCNT_LIMIT + 1;
66e5c643 620 else
5b7d70c6 621 maxpkt = 2;
5b7d70c6
BD
622 }
623
624 /* we made the constant loading easier above by using +1 */
625 maxpkt--;
626 maxsize--;
627
8b9bc460
LM
628 /*
629 * constrain by packet count if maxpkts*pktsize is greater
630 * than the length register size.
631 */
5b7d70c6
BD
632
633 if ((maxpkt * hs_ep->ep.maxpacket) < maxsize)
634 maxsize = maxpkt * hs_ep->ep.maxpacket;
635
636 return maxsize;
637}
638
381fc8f8 639/**
38beaec6
JY
640 * dwc2_hsotg_read_frameno - read current frame number
641 * @hsotg: The device instance
642 *
643 * Return the current frame number
644 */
381fc8f8
VM
645static u32 dwc2_hsotg_read_frameno(struct dwc2_hsotg *hsotg)
646{
647 u32 dsts;
648
649 dsts = dwc2_readl(hsotg->regs + DSTS);
650 dsts &= DSTS_SOFFN_MASK;
651 dsts >>= DSTS_SOFFN_SHIFT;
652
653 return dsts;
654}
655
cf77b5fb
VA
656/**
657 * dwc2_gadget_get_chain_limit - get the maximum data payload value of the
658 * DMA descriptor chain prepared for specific endpoint
659 * @hs_ep: The endpoint
660 *
661 * Return the maximum data that can be queued in one go on a given endpoint
662 * depending on its descriptor chain capacity so that transfers that
663 * are too long can be split.
664 */
665static unsigned int dwc2_gadget_get_chain_limit(struct dwc2_hsotg_ep *hs_ep)
666{
667 int is_isoc = hs_ep->isochronous;
668 unsigned int maxsize;
669
670 if (is_isoc)
671 maxsize = hs_ep->dir_in ? DEV_DMA_ISOC_TX_NBYTES_LIMIT :
672 DEV_DMA_ISOC_RX_NBYTES_LIMIT;
673 else
674 maxsize = DEV_DMA_NBYTES_LIMIT;
675
676 /* Above size of one descriptor was chosen, multiple it */
677 maxsize *= MAX_DMA_DESC_NUM_GENERIC;
678
679 return maxsize;
680}
681
e02f9aa6
VA
682/*
683 * dwc2_gadget_get_desc_params - get DMA descriptor parameters.
684 * @hs_ep: The endpoint
685 * @mask: RX/TX bytes mask to be defined
686 *
687 * Returns maximum data payload for one descriptor after analyzing endpoint
688 * characteristics.
689 * DMA descriptor transfer bytes limit depends on EP type:
690 * Control out - MPS,
691 * Isochronous - descriptor rx/tx bytes bitfield limit,
692 * Control In/Bulk/Interrupt - multiple of mps. This will allow to not
693 * have concatenations from various descriptors within one packet.
694 *
695 * Selects corresponding mask for RX/TX bytes as well.
696 */
697static u32 dwc2_gadget_get_desc_params(struct dwc2_hsotg_ep *hs_ep, u32 *mask)
698{
699 u32 mps = hs_ep->ep.maxpacket;
700 int dir_in = hs_ep->dir_in;
701 u32 desc_size = 0;
702
703 if (!hs_ep->index && !dir_in) {
704 desc_size = mps;
705 *mask = DEV_DMA_NBYTES_MASK;
706 } else if (hs_ep->isochronous) {
707 if (dir_in) {
708 desc_size = DEV_DMA_ISOC_TX_NBYTES_LIMIT;
709 *mask = DEV_DMA_ISOC_TX_NBYTES_MASK;
710 } else {
711 desc_size = DEV_DMA_ISOC_RX_NBYTES_LIMIT;
712 *mask = DEV_DMA_ISOC_RX_NBYTES_MASK;
713 }
714 } else {
715 desc_size = DEV_DMA_NBYTES_LIMIT;
716 *mask = DEV_DMA_NBYTES_MASK;
717
718 /* Round down desc_size to be mps multiple */
719 desc_size -= desc_size % mps;
720 }
721
722 return desc_size;
723}
724
725/*
726 * dwc2_gadget_config_nonisoc_xfer_ddma - prepare non ISOC DMA desc chain.
727 * @hs_ep: The endpoint
728 * @dma_buff: DMA address to use
729 * @len: Length of the transfer
730 *
731 * This function will iterate over descriptor chain and fill its entries
732 * with corresponding information based on transfer data.
733 */
734static void dwc2_gadget_config_nonisoc_xfer_ddma(struct dwc2_hsotg_ep *hs_ep,
735 dma_addr_t dma_buff,
736 unsigned int len)
737{
738 struct dwc2_hsotg *hsotg = hs_ep->parent;
739 int dir_in = hs_ep->dir_in;
740 struct dwc2_dma_desc *desc = hs_ep->desc_list;
741 u32 mps = hs_ep->ep.maxpacket;
742 u32 maxsize = 0;
743 u32 offset = 0;
744 u32 mask = 0;
745 int i;
746
747 maxsize = dwc2_gadget_get_desc_params(hs_ep, &mask);
748
749 hs_ep->desc_count = (len / maxsize) +
750 ((len % maxsize) ? 1 : 0);
751 if (len == 0)
752 hs_ep->desc_count = 1;
753
754 for (i = 0; i < hs_ep->desc_count; ++i) {
755 desc->status = 0;
756 desc->status |= (DEV_DMA_BUFF_STS_HBUSY
757 << DEV_DMA_BUFF_STS_SHIFT);
758
759 if (len > maxsize) {
760 if (!hs_ep->index && !dir_in)
761 desc->status |= (DEV_DMA_L | DEV_DMA_IOC);
762
763 desc->status |= (maxsize <<
764 DEV_DMA_NBYTES_SHIFT & mask);
765 desc->buf = dma_buff + offset;
766
767 len -= maxsize;
768 offset += maxsize;
769 } else {
770 desc->status |= (DEV_DMA_L | DEV_DMA_IOC);
771
772 if (dir_in)
773 desc->status |= (len % mps) ? DEV_DMA_SHORT :
774 ((hs_ep->send_zlp) ? DEV_DMA_SHORT : 0);
775 if (len > maxsize)
776 dev_err(hsotg->dev, "wrong len %d\n", len);
777
778 desc->status |=
779 len << DEV_DMA_NBYTES_SHIFT & mask;
780 desc->buf = dma_buff + offset;
781 }
782
783 desc->status &= ~DEV_DMA_BUFF_STS_MASK;
784 desc->status |= (DEV_DMA_BUFF_STS_HREADY
785 << DEV_DMA_BUFF_STS_SHIFT);
786 desc++;
787 }
788}
789
540ccba0
VA
790/*
791 * dwc2_gadget_fill_isoc_desc - fills next isochronous descriptor in chain.
792 * @hs_ep: The isochronous endpoint.
793 * @dma_buff: usb requests dma buffer.
794 * @len: usb request transfer length.
795 *
796 * Finds out index of first free entry either in the bottom or up half of
797 * descriptor chain depend on which is under SW control and not processed
798 * by HW. Then fills that descriptor with the data of the arrived usb request,
799 * frame info, sets Last and IOC bits increments next_desc. If filled
800 * descriptor is not the first one, removes L bit from the previous descriptor
801 * status.
802 */
803static int dwc2_gadget_fill_isoc_desc(struct dwc2_hsotg_ep *hs_ep,
804 dma_addr_t dma_buff, unsigned int len)
805{
806 struct dwc2_dma_desc *desc;
807 struct dwc2_hsotg *hsotg = hs_ep->parent;
808 u32 index;
809 u32 maxsize = 0;
810 u32 mask = 0;
811
812 maxsize = dwc2_gadget_get_desc_params(hs_ep, &mask);
813 if (len > maxsize) {
814 dev_err(hsotg->dev, "wrong len %d\n", len);
815 return -EINVAL;
816 }
817
818 /*
819 * If SW has already filled half of chain, then return and wait for
820 * the other chain to be processed by HW.
821 */
822 if (hs_ep->next_desc == MAX_DMA_DESC_NUM_GENERIC / 2)
823 return -EBUSY;
824
825 /* Increment frame number by interval for IN */
826 if (hs_ep->dir_in)
827 dwc2_gadget_incr_frame_num(hs_ep);
828
829 index = (MAX_DMA_DESC_NUM_GENERIC / 2) * hs_ep->isoc_chain_num +
830 hs_ep->next_desc;
831
832 /* Sanity check of calculated index */
833 if ((hs_ep->isoc_chain_num && index > MAX_DMA_DESC_NUM_GENERIC) ||
834 (!hs_ep->isoc_chain_num && index > MAX_DMA_DESC_NUM_GENERIC / 2)) {
835 dev_err(hsotg->dev, "wrong index %d for iso chain\n", index);
836 return -EINVAL;
837 }
838
839 desc = &hs_ep->desc_list[index];
840
841 /* Clear L bit of previous desc if more than one entries in the chain */
842 if (hs_ep->next_desc)
843 hs_ep->desc_list[index - 1].status &= ~DEV_DMA_L;
844
845 dev_dbg(hsotg->dev, "%s: Filling ep %d, dir %s isoc desc # %d\n",
846 __func__, hs_ep->index, hs_ep->dir_in ? "in" : "out", index);
847
848 desc->status = 0;
849 desc->status |= (DEV_DMA_BUFF_STS_HBUSY << DEV_DMA_BUFF_STS_SHIFT);
850
851 desc->buf = dma_buff;
852 desc->status |= (DEV_DMA_L | DEV_DMA_IOC |
853 ((len << DEV_DMA_NBYTES_SHIFT) & mask));
854
855 if (hs_ep->dir_in) {
856 desc->status |= ((hs_ep->mc << DEV_DMA_ISOC_PID_SHIFT) &
857 DEV_DMA_ISOC_PID_MASK) |
858 ((len % hs_ep->ep.maxpacket) ?
859 DEV_DMA_SHORT : 0) |
860 ((hs_ep->target_frame <<
861 DEV_DMA_ISOC_FRNUM_SHIFT) &
862 DEV_DMA_ISOC_FRNUM_MASK);
863 }
864
865 desc->status &= ~DEV_DMA_BUFF_STS_MASK;
866 desc->status |= (DEV_DMA_BUFF_STS_HREADY << DEV_DMA_BUFF_STS_SHIFT);
867
868 /* Update index of last configured entry in the chain */
869 hs_ep->next_desc++;
870
871 return 0;
872}
873
874/*
875 * dwc2_gadget_start_isoc_ddma - start isochronous transfer in DDMA
876 * @hs_ep: The isochronous endpoint.
877 *
878 * Prepare first descriptor chain for isochronous endpoints. Afterwards
879 * write DMA address to HW and enable the endpoint.
880 *
881 * Switch between descriptor chains via isoc_chain_num to give SW opportunity
882 * to prepare second descriptor chain while first one is being processed by HW.
883 */
884static void dwc2_gadget_start_isoc_ddma(struct dwc2_hsotg_ep *hs_ep)
885{
886 struct dwc2_hsotg *hsotg = hs_ep->parent;
887 struct dwc2_hsotg_req *hs_req, *treq;
888 int index = hs_ep->index;
889 int ret;
890 u32 dma_reg;
891 u32 depctl;
892 u32 ctrl;
893
894 if (list_empty(&hs_ep->queue)) {
895 dev_dbg(hsotg->dev, "%s: No requests in queue\n", __func__);
896 return;
897 }
898
899 list_for_each_entry_safe(hs_req, treq, &hs_ep->queue, queue) {
900 ret = dwc2_gadget_fill_isoc_desc(hs_ep, hs_req->req.dma,
901 hs_req->req.length);
902 if (ret) {
903 dev_dbg(hsotg->dev, "%s: desc chain full\n", __func__);
904 break;
905 }
906 }
907
908 depctl = hs_ep->dir_in ? DIEPCTL(index) : DOEPCTL(index);
909 dma_reg = hs_ep->dir_in ? DIEPDMA(index) : DOEPDMA(index);
910
911 /* write descriptor chain address to control register */
912 dwc2_writel(hs_ep->desc_list_dma, hsotg->regs + dma_reg);
913
914 ctrl = dwc2_readl(hsotg->regs + depctl);
915 ctrl |= DXEPCTL_EPENA | DXEPCTL_CNAK;
916 dwc2_writel(ctrl, hsotg->regs + depctl);
917
918 /* Switch ISOC descriptor chain number being processed by SW*/
919 hs_ep->isoc_chain_num = (hs_ep->isoc_chain_num ^ 1) & 0x1;
920 hs_ep->next_desc = 0;
921}
922
5b7d70c6 923/**
1f91b4cc 924 * dwc2_hsotg_start_req - start a USB request from an endpoint's queue
5b7d70c6
BD
925 * @hsotg: The controller state.
926 * @hs_ep: The endpoint to process a request for
927 * @hs_req: The request to start.
928 * @continuing: True if we are doing more for the current request.
929 *
930 * Start the given request running by setting the endpoint registers
931 * appropriately, and writing any data to the FIFOs.
932 */
1f91b4cc 933static void dwc2_hsotg_start_req(struct dwc2_hsotg *hsotg,
9da51974 934 struct dwc2_hsotg_ep *hs_ep,
1f91b4cc 935 struct dwc2_hsotg_req *hs_req,
5b7d70c6
BD
936 bool continuing)
937{
938 struct usb_request *ureq = &hs_req->req;
939 int index = hs_ep->index;
940 int dir_in = hs_ep->dir_in;
941 u32 epctrl_reg;
942 u32 epsize_reg;
943 u32 epsize;
944 u32 ctrl;
9da51974
JY
945 unsigned int length;
946 unsigned int packets;
947 unsigned int maxreq;
aa3e8bc8 948 unsigned int dma_reg;
5b7d70c6
BD
949
950 if (index != 0) {
951 if (hs_ep->req && !continuing) {
952 dev_err(hsotg->dev, "%s: active request\n", __func__);
953 WARN_ON(1);
954 return;
955 } else if (hs_ep->req != hs_req && continuing) {
956 dev_err(hsotg->dev,
957 "%s: continue different req\n", __func__);
958 WARN_ON(1);
959 return;
960 }
961 }
962
aa3e8bc8 963 dma_reg = dir_in ? DIEPDMA(index) : DOEPDMA(index);
94cb8fd6
LM
964 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
965 epsize_reg = dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index);
5b7d70c6
BD
966
967 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x, ep %d, dir %s\n",
95c8bc36 968 __func__, dwc2_readl(hsotg->regs + epctrl_reg), index,
5b7d70c6
BD
969 hs_ep->dir_in ? "in" : "out");
970
9c39ddc6 971 /* If endpoint is stalled, we will restart request later */
95c8bc36 972 ctrl = dwc2_readl(hsotg->regs + epctrl_reg);
9c39ddc6 973
b2d4c54e 974 if (index && ctrl & DXEPCTL_STALL) {
9c39ddc6
AT
975 dev_warn(hsotg->dev, "%s: ep%d is stalled\n", __func__, index);
976 return;
977 }
978
5b7d70c6 979 length = ureq->length - ureq->actual;
71225bee
LM
980 dev_dbg(hsotg->dev, "ureq->length:%d ureq->actual:%d\n",
981 ureq->length, ureq->actual);
5b7d70c6 982
cf77b5fb
VA
983 if (!using_desc_dma(hsotg))
984 maxreq = get_ep_limit(hs_ep);
985 else
986 maxreq = dwc2_gadget_get_chain_limit(hs_ep);
987
5b7d70c6
BD
988 if (length > maxreq) {
989 int round = maxreq % hs_ep->ep.maxpacket;
990
991 dev_dbg(hsotg->dev, "%s: length %d, max-req %d, r %d\n",
992 __func__, length, maxreq, round);
993
994 /* round down to multiple of packets */
995 if (round)
996 maxreq -= round;
997
998 length = maxreq;
999 }
1000
1001 if (length)
1002 packets = DIV_ROUND_UP(length, hs_ep->ep.maxpacket);
1003 else
1004 packets = 1; /* send one packet if length is zero. */
1005
4fca54aa
RB
1006 if (hs_ep->isochronous && length > (hs_ep->mc * hs_ep->ep.maxpacket)) {
1007 dev_err(hsotg->dev, "req length > maxpacket*mc\n");
1008 return;
1009 }
1010
5b7d70c6 1011 if (dir_in && index != 0)
4fca54aa 1012 if (hs_ep->isochronous)
47a1685f 1013 epsize = DXEPTSIZ_MC(packets);
4fca54aa 1014 else
47a1685f 1015 epsize = DXEPTSIZ_MC(1);
5b7d70c6
BD
1016 else
1017 epsize = 0;
1018
f71b5e25
MYK
1019 /*
1020 * zero length packet should be programmed on its own and should not
1021 * be counted in DIEPTSIZ.PktCnt with other packets.
1022 */
1023 if (dir_in && ureq->zero && !continuing) {
1024 /* Test if zlp is actually required. */
1025 if ((ureq->length >= hs_ep->ep.maxpacket) &&
9da51974 1026 !(ureq->length % hs_ep->ep.maxpacket))
8a20fa45 1027 hs_ep->send_zlp = 1;
5b7d70c6
BD
1028 }
1029
47a1685f
DN
1030 epsize |= DXEPTSIZ_PKTCNT(packets);
1031 epsize |= DXEPTSIZ_XFERSIZE(length);
5b7d70c6
BD
1032
1033 dev_dbg(hsotg->dev, "%s: %d@%d/%d, 0x%08x => 0x%08x\n",
1034 __func__, packets, length, ureq->length, epsize, epsize_reg);
1035
1036 /* store the request as the current one we're doing */
1037 hs_ep->req = hs_req;
1038
aa3e8bc8
VA
1039 if (using_desc_dma(hsotg)) {
1040 u32 offset = 0;
1041 u32 mps = hs_ep->ep.maxpacket;
1042
1043 /* Adjust length: EP0 - MPS, other OUT EPs - multiple of MPS */
1044 if (!dir_in) {
1045 if (!index)
1046 length = mps;
1047 else if (length % mps)
1048 length += (mps - (length % mps));
1049 }
5b7d70c6 1050
8b9bc460 1051 /*
aa3e8bc8
VA
1052 * If more data to send, adjust DMA for EP0 out data stage.
1053 * ureq->dma stays unchanged, hence increment it by already
1054 * passed passed data count before starting new transaction.
8b9bc460 1055 */
aa3e8bc8
VA
1056 if (!index && hsotg->ep0_state == DWC2_EP0_DATA_OUT &&
1057 continuing)
1058 offset = ureq->actual;
1059
1060 /* Fill DDMA chain entries */
1061 dwc2_gadget_config_nonisoc_xfer_ddma(hs_ep, ureq->dma + offset,
1062 length);
1063
1064 /* write descriptor chain address to control register */
1065 dwc2_writel(hs_ep->desc_list_dma, hsotg->regs + dma_reg);
5b7d70c6 1066
aa3e8bc8
VA
1067 dev_dbg(hsotg->dev, "%s: %08x pad => 0x%08x\n",
1068 __func__, (u32)hs_ep->desc_list_dma, dma_reg);
1069 } else {
1070 /* write size / packets */
1071 dwc2_writel(epsize, hsotg->regs + epsize_reg);
1072
729e6574 1073 if (using_dma(hsotg) && !continuing && (length != 0)) {
aa3e8bc8
VA
1074 /*
1075 * write DMA address to control register, buffer
1076 * already synced by dwc2_hsotg_ep_queue().
1077 */
5b7d70c6 1078
aa3e8bc8
VA
1079 dwc2_writel(ureq->dma, hsotg->regs + dma_reg);
1080
1081 dev_dbg(hsotg->dev, "%s: %pad => 0x%08x\n",
1082 __func__, &ureq->dma, dma_reg);
1083 }
5b7d70c6
BD
1084 }
1085
837e9f00
VM
1086 if (hs_ep->isochronous && hs_ep->interval == 1) {
1087 hs_ep->target_frame = dwc2_hsotg_read_frameno(hsotg);
1088 dwc2_gadget_incr_frame_num(hs_ep);
1089
1090 if (hs_ep->target_frame & 0x1)
1091 ctrl |= DXEPCTL_SETODDFR;
1092 else
1093 ctrl |= DXEPCTL_SETEVENFR;
1094 }
1095
47a1685f 1096 ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */
71225bee 1097
fe0b94ab 1098 dev_dbg(hsotg->dev, "ep0 state:%d\n", hsotg->ep0_state);
71225bee
LM
1099
1100 /* For Setup request do not clear NAK */
fe0b94ab 1101 if (!(index == 0 && hsotg->ep0_state == DWC2_EP0_SETUP))
47a1685f 1102 ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */
71225bee 1103
5b7d70c6 1104 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl);
95c8bc36 1105 dwc2_writel(ctrl, hsotg->regs + epctrl_reg);
5b7d70c6 1106
8b9bc460
LM
1107 /*
1108 * set these, it seems that DMA support increments past the end
5b7d70c6 1109 * of the packet buffer so we need to calculate the length from
8b9bc460
LM
1110 * this information.
1111 */
5b7d70c6
BD
1112 hs_ep->size_loaded = length;
1113 hs_ep->last_load = ureq->actual;
1114
1115 if (dir_in && !using_dma(hsotg)) {
1116 /* set these anyway, we may need them for non-periodic in */
1117 hs_ep->fifo_load = 0;
1118
1f91b4cc 1119 dwc2_hsotg_write_fifo(hsotg, hs_ep, hs_req);
5b7d70c6
BD
1120 }
1121
8b9bc460
LM
1122 /*
1123 * Note, trying to clear the NAK here causes problems with transmit
1124 * on the S3C6400 ending up with the TXFIFO becoming full.
1125 */
5b7d70c6
BD
1126
1127 /* check ep is enabled */
95c8bc36 1128 if (!(dwc2_readl(hsotg->regs + epctrl_reg) & DXEPCTL_EPENA))
1a0ed863 1129 dev_dbg(hsotg->dev,
9da51974 1130 "ep%d: failed to become enabled (DXEPCTL=0x%08x)?\n",
95c8bc36 1131 index, dwc2_readl(hsotg->regs + epctrl_reg));
5b7d70c6 1132
47a1685f 1133 dev_dbg(hsotg->dev, "%s: DXEPCTL=0x%08x\n",
95c8bc36 1134 __func__, dwc2_readl(hsotg->regs + epctrl_reg));
afcf4169
RB
1135
1136 /* enable ep interrupts */
1f91b4cc 1137 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 1);
5b7d70c6
BD
1138}
1139
1140/**
1f91b4cc 1141 * dwc2_hsotg_map_dma - map the DMA memory being used for the request
5b7d70c6
BD
1142 * @hsotg: The device state.
1143 * @hs_ep: The endpoint the request is on.
1144 * @req: The request being processed.
1145 *
1146 * We've been asked to queue a request, so ensure that the memory buffer
1147 * is correctly setup for DMA. If we've been passed an extant DMA address
1148 * then ensure the buffer has been synced to memory. If our buffer has no
1149 * DMA memory, then we map the memory and mark our request to allow us to
1150 * cleanup on completion.
8b9bc460 1151 */
1f91b4cc 1152static int dwc2_hsotg_map_dma(struct dwc2_hsotg *hsotg,
9da51974 1153 struct dwc2_hsotg_ep *hs_ep,
5b7d70c6
BD
1154 struct usb_request *req)
1155{
e58ebcd1 1156 int ret;
5b7d70c6 1157
e58ebcd1
FB
1158 ret = usb_gadget_map_request(&hsotg->gadget, req, hs_ep->dir_in);
1159 if (ret)
1160 goto dma_error;
5b7d70c6
BD
1161
1162 return 0;
1163
1164dma_error:
1165 dev_err(hsotg->dev, "%s: failed to map buffer %p, %d bytes\n",
1166 __func__, req->buf, req->length);
1167
1168 return -EIO;
1169}
1170
1f91b4cc 1171static int dwc2_hsotg_handle_unaligned_buf_start(struct dwc2_hsotg *hsotg,
b98866c2
JY
1172 struct dwc2_hsotg_ep *hs_ep,
1173 struct dwc2_hsotg_req *hs_req)
7d24c1b5
MYK
1174{
1175 void *req_buf = hs_req->req.buf;
1176
1177 /* If dma is not being used or buffer is aligned */
1178 if (!using_dma(hsotg) || !((long)req_buf & 3))
1179 return 0;
1180
1181 WARN_ON(hs_req->saved_req_buf);
1182
1183 dev_dbg(hsotg->dev, "%s: %s: buf=%p length=%d\n", __func__,
9da51974 1184 hs_ep->ep.name, req_buf, hs_req->req.length);
7d24c1b5
MYK
1185
1186 hs_req->req.buf = kmalloc(hs_req->req.length, GFP_ATOMIC);
1187 if (!hs_req->req.buf) {
1188 hs_req->req.buf = req_buf;
1189 dev_err(hsotg->dev,
1190 "%s: unable to allocate memory for bounce buffer\n",
1191 __func__);
1192 return -ENOMEM;
1193 }
1194
1195 /* Save actual buffer */
1196 hs_req->saved_req_buf = req_buf;
1197
1198 if (hs_ep->dir_in)
1199 memcpy(hs_req->req.buf, req_buf, hs_req->req.length);
1200 return 0;
1201}
1202
b98866c2
JY
1203static void
1204dwc2_hsotg_handle_unaligned_buf_complete(struct dwc2_hsotg *hsotg,
1205 struct dwc2_hsotg_ep *hs_ep,
1206 struct dwc2_hsotg_req *hs_req)
7d24c1b5
MYK
1207{
1208 /* If dma is not being used or buffer was aligned */
1209 if (!using_dma(hsotg) || !hs_req->saved_req_buf)
1210 return;
1211
1212 dev_dbg(hsotg->dev, "%s: %s: status=%d actual-length=%d\n", __func__,
1213 hs_ep->ep.name, hs_req->req.status, hs_req->req.actual);
1214
1215 /* Copy data from bounce buffer on successful out transfer */
1216 if (!hs_ep->dir_in && !hs_req->req.status)
1217 memcpy(hs_req->saved_req_buf, hs_req->req.buf,
9da51974 1218 hs_req->req.actual);
7d24c1b5
MYK
1219
1220 /* Free bounce buffer */
1221 kfree(hs_req->req.buf);
1222
1223 hs_req->req.buf = hs_req->saved_req_buf;
1224 hs_req->saved_req_buf = NULL;
1225}
1226
381fc8f8
VM
1227/**
1228 * dwc2_gadget_target_frame_elapsed - Checks target frame
1229 * @hs_ep: The driver endpoint to check
1230 *
1231 * Returns 1 if targeted frame elapsed. If returned 1 then we need to drop
1232 * corresponding transfer.
1233 */
1234static bool dwc2_gadget_target_frame_elapsed(struct dwc2_hsotg_ep *hs_ep)
1235{
1236 struct dwc2_hsotg *hsotg = hs_ep->parent;
1237 u32 target_frame = hs_ep->target_frame;
1238 u32 current_frame = dwc2_hsotg_read_frameno(hsotg);
1239 bool frame_overrun = hs_ep->frame_overrun;
1240
1241 if (!frame_overrun && current_frame >= target_frame)
1242 return true;
1243
1244 if (frame_overrun && current_frame >= target_frame &&
1245 ((current_frame - target_frame) < DSTS_SOFFN_LIMIT / 2))
1246 return true;
1247
1248 return false;
1249}
1250
e02f9aa6
VA
1251/*
1252 * dwc2_gadget_set_ep0_desc_chain - Set EP's desc chain pointers
1253 * @hsotg: The driver state
1254 * @hs_ep: the ep descriptor chain is for
1255 *
1256 * Called to update EP0 structure's pointers depend on stage of
1257 * control transfer.
1258 */
1259static int dwc2_gadget_set_ep0_desc_chain(struct dwc2_hsotg *hsotg,
1260 struct dwc2_hsotg_ep *hs_ep)
1261{
1262 switch (hsotg->ep0_state) {
1263 case DWC2_EP0_SETUP:
1264 case DWC2_EP0_STATUS_OUT:
1265 hs_ep->desc_list = hsotg->setup_desc[0];
1266 hs_ep->desc_list_dma = hsotg->setup_desc_dma[0];
1267 break;
1268 case DWC2_EP0_DATA_IN:
1269 case DWC2_EP0_STATUS_IN:
1270 hs_ep->desc_list = hsotg->ctrl_in_desc;
1271 hs_ep->desc_list_dma = hsotg->ctrl_in_desc_dma;
1272 break;
1273 case DWC2_EP0_DATA_OUT:
1274 hs_ep->desc_list = hsotg->ctrl_out_desc;
1275 hs_ep->desc_list_dma = hsotg->ctrl_out_desc_dma;
1276 break;
1277 default:
1278 dev_err(hsotg->dev, "invalid EP 0 state in queue %d\n",
1279 hsotg->ep0_state);
1280 return -EINVAL;
1281 }
1282
1283 return 0;
1284}
1285
1f91b4cc 1286static int dwc2_hsotg_ep_queue(struct usb_ep *ep, struct usb_request *req,
9da51974 1287 gfp_t gfp_flags)
5b7d70c6 1288{
1f91b4cc
FB
1289 struct dwc2_hsotg_req *hs_req = our_req(req);
1290 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 1291 struct dwc2_hsotg *hs = hs_ep->parent;
5b7d70c6 1292 bool first;
7d24c1b5 1293 int ret;
5b7d70c6
BD
1294
1295 dev_dbg(hs->dev, "%s: req %p: %d@%p, noi=%d, zero=%d, snok=%d\n",
1296 ep->name, req, req->length, req->buf, req->no_interrupt,
1297 req->zero, req->short_not_ok);
1298
7ababa92 1299 /* Prevent new request submission when controller is suspended */
88b02f2c
GT
1300 if (hs->lx_state != DWC2_L0) {
1301 dev_dbg(hs->dev, "%s: submit request only in active state\n",
9da51974 1302 __func__);
7ababa92
GH
1303 return -EAGAIN;
1304 }
1305
5b7d70c6
BD
1306 /* initialise status of the request */
1307 INIT_LIST_HEAD(&hs_req->queue);
1308 req->actual = 0;
1309 req->status = -EINPROGRESS;
1310
1f91b4cc 1311 ret = dwc2_hsotg_handle_unaligned_buf_start(hs, hs_ep, hs_req);
7d24c1b5
MYK
1312 if (ret)
1313 return ret;
1314
5b7d70c6
BD
1315 /* if we're using DMA, sync the buffers as necessary */
1316 if (using_dma(hs)) {
1f91b4cc 1317 ret = dwc2_hsotg_map_dma(hs, hs_ep, req);
5b7d70c6
BD
1318 if (ret)
1319 return ret;
1320 }
e02f9aa6
VA
1321 /* If using descriptor DMA configure EP0 descriptor chain pointers */
1322 if (using_desc_dma(hs) && !hs_ep->index) {
1323 ret = dwc2_gadget_set_ep0_desc_chain(hs, hs_ep);
1324 if (ret)
1325 return ret;
1326 }
5b7d70c6 1327
5b7d70c6
BD
1328 first = list_empty(&hs_ep->queue);
1329 list_add_tail(&hs_req->queue, &hs_ep->queue);
1330
540ccba0
VA
1331 /*
1332 * Handle DDMA isochronous transfers separately - just add new entry
1333 * to the half of descriptor chain that is not processed by HW.
1334 * Transfer will be started once SW gets either one of NAK or
1335 * OutTknEpDis interrupts.
1336 */
1337 if (using_desc_dma(hs) && hs_ep->isochronous &&
1338 hs_ep->target_frame != TARGET_FRAME_INITIAL) {
1339 ret = dwc2_gadget_fill_isoc_desc(hs_ep, hs_req->req.dma,
1340 hs_req->req.length);
1341 if (ret)
1342 dev_dbg(hs->dev, "%s: ISO desc chain full\n", __func__);
1343
1344 return 0;
1345 }
1346
837e9f00
VM
1347 if (first) {
1348 if (!hs_ep->isochronous) {
1349 dwc2_hsotg_start_req(hs, hs_ep, hs_req, false);
1350 return 0;
1351 }
1352
1353 while (dwc2_gadget_target_frame_elapsed(hs_ep))
1354 dwc2_gadget_incr_frame_num(hs_ep);
5b7d70c6 1355
837e9f00
VM
1356 if (hs_ep->target_frame != TARGET_FRAME_INITIAL)
1357 dwc2_hsotg_start_req(hs, hs_ep, hs_req, false);
1358 }
5b7d70c6
BD
1359 return 0;
1360}
1361
1f91b4cc 1362static int dwc2_hsotg_ep_queue_lock(struct usb_ep *ep, struct usb_request *req,
9da51974 1363 gfp_t gfp_flags)
5ad1d316 1364{
1f91b4cc 1365 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 1366 struct dwc2_hsotg *hs = hs_ep->parent;
5ad1d316
LM
1367 unsigned long flags = 0;
1368 int ret = 0;
1369
1370 spin_lock_irqsave(&hs->lock, flags);
1f91b4cc 1371 ret = dwc2_hsotg_ep_queue(ep, req, gfp_flags);
5ad1d316
LM
1372 spin_unlock_irqrestore(&hs->lock, flags);
1373
1374 return ret;
1375}
1376
1f91b4cc 1377static void dwc2_hsotg_ep_free_request(struct usb_ep *ep,
9da51974 1378 struct usb_request *req)
5b7d70c6 1379{
1f91b4cc 1380 struct dwc2_hsotg_req *hs_req = our_req(req);
5b7d70c6
BD
1381
1382 kfree(hs_req);
1383}
1384
1385/**
1f91b4cc 1386 * dwc2_hsotg_complete_oursetup - setup completion callback
5b7d70c6
BD
1387 * @ep: The endpoint the request was on.
1388 * @req: The request completed.
1389 *
1390 * Called on completion of any requests the driver itself
1391 * submitted that need cleaning up.
1392 */
1f91b4cc 1393static void dwc2_hsotg_complete_oursetup(struct usb_ep *ep,
9da51974 1394 struct usb_request *req)
5b7d70c6 1395{
1f91b4cc 1396 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 1397 struct dwc2_hsotg *hsotg = hs_ep->parent;
5b7d70c6
BD
1398
1399 dev_dbg(hsotg->dev, "%s: ep %p, req %p\n", __func__, ep, req);
1400
1f91b4cc 1401 dwc2_hsotg_ep_free_request(ep, req);
5b7d70c6
BD
1402}
1403
1404/**
1405 * ep_from_windex - convert control wIndex value to endpoint
1406 * @hsotg: The driver state.
1407 * @windex: The control request wIndex field (in host order).
1408 *
1409 * Convert the given wIndex into a pointer to an driver endpoint
1410 * structure, or return NULL if it is not a valid endpoint.
8b9bc460 1411 */
1f91b4cc 1412static struct dwc2_hsotg_ep *ep_from_windex(struct dwc2_hsotg *hsotg,
9da51974 1413 u32 windex)
5b7d70c6 1414{
1f91b4cc 1415 struct dwc2_hsotg_ep *ep;
5b7d70c6
BD
1416 int dir = (windex & USB_DIR_IN) ? 1 : 0;
1417 int idx = windex & 0x7F;
1418
1419 if (windex >= 0x100)
1420 return NULL;
1421
b3f489b2 1422 if (idx > hsotg->num_of_eps)
5b7d70c6
BD
1423 return NULL;
1424
c6f5c050
MYK
1425 ep = index_to_ep(hsotg, idx, dir);
1426
5b7d70c6
BD
1427 if (idx && ep->dir_in != dir)
1428 return NULL;
1429
1430 return ep;
1431}
1432
9e14d0a5 1433/**
1f91b4cc 1434 * dwc2_hsotg_set_test_mode - Enable usb Test Modes
9e14d0a5
GH
1435 * @hsotg: The driver state.
1436 * @testmode: requested usb test mode
1437 * Enable usb Test Mode requested by the Host.
1438 */
1f91b4cc 1439int dwc2_hsotg_set_test_mode(struct dwc2_hsotg *hsotg, int testmode)
9e14d0a5 1440{
95c8bc36 1441 int dctl = dwc2_readl(hsotg->regs + DCTL);
9e14d0a5
GH
1442
1443 dctl &= ~DCTL_TSTCTL_MASK;
1444 switch (testmode) {
1445 case TEST_J:
1446 case TEST_K:
1447 case TEST_SE0_NAK:
1448 case TEST_PACKET:
1449 case TEST_FORCE_EN:
1450 dctl |= testmode << DCTL_TSTCTL_SHIFT;
1451 break;
1452 default:
1453 return -EINVAL;
1454 }
95c8bc36 1455 dwc2_writel(dctl, hsotg->regs + DCTL);
9e14d0a5
GH
1456 return 0;
1457}
1458
5b7d70c6 1459/**
1f91b4cc 1460 * dwc2_hsotg_send_reply - send reply to control request
5b7d70c6
BD
1461 * @hsotg: The device state
1462 * @ep: Endpoint 0
1463 * @buff: Buffer for request
1464 * @length: Length of reply.
1465 *
1466 * Create a request and queue it on the given endpoint. This is useful as
1467 * an internal method of sending replies to certain control requests, etc.
1468 */
1f91b4cc 1469static int dwc2_hsotg_send_reply(struct dwc2_hsotg *hsotg,
9da51974 1470 struct dwc2_hsotg_ep *ep,
5b7d70c6
BD
1471 void *buff,
1472 int length)
1473{
1474 struct usb_request *req;
1475 int ret;
1476
1477 dev_dbg(hsotg->dev, "%s: buff %p, len %d\n", __func__, buff, length);
1478
1f91b4cc 1479 req = dwc2_hsotg_ep_alloc_request(&ep->ep, GFP_ATOMIC);
5b7d70c6
BD
1480 hsotg->ep0_reply = req;
1481 if (!req) {
1482 dev_warn(hsotg->dev, "%s: cannot alloc req\n", __func__);
1483 return -ENOMEM;
1484 }
1485
1486 req->buf = hsotg->ep0_buff;
1487 req->length = length;
f71b5e25
MYK
1488 /*
1489 * zero flag is for sending zlp in DATA IN stage. It has no impact on
1490 * STATUS stage.
1491 */
1492 req->zero = 0;
1f91b4cc 1493 req->complete = dwc2_hsotg_complete_oursetup;
5b7d70c6
BD
1494
1495 if (length)
1496 memcpy(req->buf, buff, length);
5b7d70c6 1497
1f91b4cc 1498 ret = dwc2_hsotg_ep_queue(&ep->ep, req, GFP_ATOMIC);
5b7d70c6
BD
1499 if (ret) {
1500 dev_warn(hsotg->dev, "%s: cannot queue req\n", __func__);
1501 return ret;
1502 }
1503
1504 return 0;
1505}
1506
1507/**
1f91b4cc 1508 * dwc2_hsotg_process_req_status - process request GET_STATUS
5b7d70c6
BD
1509 * @hsotg: The device state
1510 * @ctrl: USB control request
1511 */
1f91b4cc 1512static int dwc2_hsotg_process_req_status(struct dwc2_hsotg *hsotg,
9da51974 1513 struct usb_ctrlrequest *ctrl)
5b7d70c6 1514{
1f91b4cc
FB
1515 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
1516 struct dwc2_hsotg_ep *ep;
5b7d70c6
BD
1517 __le16 reply;
1518 int ret;
1519
1520 dev_dbg(hsotg->dev, "%s: USB_REQ_GET_STATUS\n", __func__);
1521
1522 if (!ep0->dir_in) {
1523 dev_warn(hsotg->dev, "%s: direction out?\n", __func__);
1524 return -EINVAL;
1525 }
1526
1527 switch (ctrl->bRequestType & USB_RECIP_MASK) {
1528 case USB_RECIP_DEVICE:
38beaec6
JY
1529 /*
1530 * bit 0 => self powered
1531 * bit 1 => remote wakeup
1532 */
1533 reply = cpu_to_le16(0);
5b7d70c6
BD
1534 break;
1535
1536 case USB_RECIP_INTERFACE:
1537 /* currently, the data result should be zero */
1538 reply = cpu_to_le16(0);
1539 break;
1540
1541 case USB_RECIP_ENDPOINT:
1542 ep = ep_from_windex(hsotg, le16_to_cpu(ctrl->wIndex));
1543 if (!ep)
1544 return -ENOENT;
1545
1546 reply = cpu_to_le16(ep->halted ? 1 : 0);
1547 break;
1548
1549 default:
1550 return 0;
1551 }
1552
1553 if (le16_to_cpu(ctrl->wLength) != 2)
1554 return -EINVAL;
1555
1f91b4cc 1556 ret = dwc2_hsotg_send_reply(hsotg, ep0, &reply, 2);
5b7d70c6
BD
1557 if (ret) {
1558 dev_err(hsotg->dev, "%s: failed to send reply\n", __func__);
1559 return ret;
1560 }
1561
1562 return 1;
1563}
1564
51da43b5 1565static int dwc2_hsotg_ep_sethalt(struct usb_ep *ep, int value, bool now);
5b7d70c6 1566
9c39ddc6
AT
1567/**
1568 * get_ep_head - return the first request on the endpoint
1569 * @hs_ep: The controller endpoint to get
1570 *
1571 * Get the first request on the endpoint.
1572 */
1f91b4cc 1573static struct dwc2_hsotg_req *get_ep_head(struct dwc2_hsotg_ep *hs_ep)
9c39ddc6 1574{
ffc4b406
MY
1575 return list_first_entry_or_null(&hs_ep->queue, struct dwc2_hsotg_req,
1576 queue);
9c39ddc6
AT
1577}
1578
41cc4cd2
VM
1579/**
1580 * dwc2_gadget_start_next_request - Starts next request from ep queue
1581 * @hs_ep: Endpoint structure
1582 *
1583 * If queue is empty and EP is ISOC-OUT - unmasks OUTTKNEPDIS which is masked
1584 * in its handler. Hence we need to unmask it here to be able to do
1585 * resynchronization.
1586 */
1587static void dwc2_gadget_start_next_request(struct dwc2_hsotg_ep *hs_ep)
1588{
1589 u32 mask;
1590 struct dwc2_hsotg *hsotg = hs_ep->parent;
1591 int dir_in = hs_ep->dir_in;
1592 struct dwc2_hsotg_req *hs_req;
1593 u32 epmsk_reg = dir_in ? DIEPMSK : DOEPMSK;
1594
1595 if (!list_empty(&hs_ep->queue)) {
1596 hs_req = get_ep_head(hs_ep);
1597 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, false);
1598 return;
1599 }
1600 if (!hs_ep->isochronous)
1601 return;
1602
1603 if (dir_in) {
1604 dev_dbg(hsotg->dev, "%s: No more ISOC-IN requests\n",
1605 __func__);
1606 } else {
1607 dev_dbg(hsotg->dev, "%s: No more ISOC-OUT requests\n",
1608 __func__);
1609 mask = dwc2_readl(hsotg->regs + epmsk_reg);
1610 mask |= DOEPMSK_OUTTKNEPDISMSK;
1611 dwc2_writel(mask, hsotg->regs + epmsk_reg);
1612 }
1613}
1614
5b7d70c6 1615/**
1f91b4cc 1616 * dwc2_hsotg_process_req_feature - process request {SET,CLEAR}_FEATURE
5b7d70c6
BD
1617 * @hsotg: The device state
1618 * @ctrl: USB control request
1619 */
1f91b4cc 1620static int dwc2_hsotg_process_req_feature(struct dwc2_hsotg *hsotg,
9da51974 1621 struct usb_ctrlrequest *ctrl)
5b7d70c6 1622{
1f91b4cc
FB
1623 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
1624 struct dwc2_hsotg_req *hs_req;
5b7d70c6 1625 bool set = (ctrl->bRequest == USB_REQ_SET_FEATURE);
1f91b4cc 1626 struct dwc2_hsotg_ep *ep;
26ab3d0c 1627 int ret;
bd9ef7bf 1628 bool halted;
9e14d0a5
GH
1629 u32 recip;
1630 u32 wValue;
1631 u32 wIndex;
5b7d70c6
BD
1632
1633 dev_dbg(hsotg->dev, "%s: %s_FEATURE\n",
1634 __func__, set ? "SET" : "CLEAR");
1635
9e14d0a5
GH
1636 wValue = le16_to_cpu(ctrl->wValue);
1637 wIndex = le16_to_cpu(ctrl->wIndex);
1638 recip = ctrl->bRequestType & USB_RECIP_MASK;
1639
1640 switch (recip) {
1641 case USB_RECIP_DEVICE:
1642 switch (wValue) {
1643 case USB_DEVICE_TEST_MODE:
1644 if ((wIndex & 0xff) != 0)
1645 return -EINVAL;
1646 if (!set)
1647 return -EINVAL;
1648
1649 hsotg->test_mode = wIndex >> 8;
1f91b4cc 1650 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
9e14d0a5
GH
1651 if (ret) {
1652 dev_err(hsotg->dev,
1653 "%s: failed to send reply\n", __func__);
1654 return ret;
1655 }
1656 break;
1657 default:
1658 return -ENOENT;
1659 }
1660 break;
1661
1662 case USB_RECIP_ENDPOINT:
1663 ep = ep_from_windex(hsotg, wIndex);
5b7d70c6
BD
1664 if (!ep) {
1665 dev_dbg(hsotg->dev, "%s: no endpoint for 0x%04x\n",
9e14d0a5 1666 __func__, wIndex);
5b7d70c6
BD
1667 return -ENOENT;
1668 }
1669
9e14d0a5 1670 switch (wValue) {
5b7d70c6 1671 case USB_ENDPOINT_HALT:
bd9ef7bf
RB
1672 halted = ep->halted;
1673
51da43b5 1674 dwc2_hsotg_ep_sethalt(&ep->ep, set, true);
26ab3d0c 1675
1f91b4cc 1676 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
26ab3d0c
AT
1677 if (ret) {
1678 dev_err(hsotg->dev,
1679 "%s: failed to send reply\n", __func__);
1680 return ret;
1681 }
9c39ddc6 1682
bd9ef7bf
RB
1683 /*
1684 * we have to complete all requests for ep if it was
1685 * halted, and the halt was cleared by CLEAR_FEATURE
1686 */
1687
1688 if (!set && halted) {
9c39ddc6
AT
1689 /*
1690 * If we have request in progress,
1691 * then complete it
1692 */
1693 if (ep->req) {
1694 hs_req = ep->req;
1695 ep->req = NULL;
1696 list_del_init(&hs_req->queue);
c00dd4a6
GH
1697 if (hs_req->req.complete) {
1698 spin_unlock(&hsotg->lock);
1699 usb_gadget_giveback_request(
1700 &ep->ep, &hs_req->req);
1701 spin_lock(&hsotg->lock);
1702 }
9c39ddc6
AT
1703 }
1704
1705 /* If we have pending request, then start it */
34c0887f 1706 if (!ep->req)
41cc4cd2 1707 dwc2_gadget_start_next_request(ep);
9c39ddc6
AT
1708 }
1709
5b7d70c6
BD
1710 break;
1711
1712 default:
1713 return -ENOENT;
1714 }
9e14d0a5
GH
1715 break;
1716 default:
1717 return -ENOENT;
1718 }
5b7d70c6
BD
1719 return 1;
1720}
1721
1f91b4cc 1722static void dwc2_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg);
ab93e014 1723
c9f721b2 1724/**
1f91b4cc 1725 * dwc2_hsotg_stall_ep0 - stall ep0
c9f721b2
RB
1726 * @hsotg: The device state
1727 *
1728 * Set stall for ep0 as response for setup request.
1729 */
1f91b4cc 1730static void dwc2_hsotg_stall_ep0(struct dwc2_hsotg *hsotg)
e9ebe7c3 1731{
1f91b4cc 1732 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
c9f721b2
RB
1733 u32 reg;
1734 u32 ctrl;
1735
1736 dev_dbg(hsotg->dev, "ep0 stall (dir=%d)\n", ep0->dir_in);
1737 reg = (ep0->dir_in) ? DIEPCTL0 : DOEPCTL0;
1738
1739 /*
1740 * DxEPCTL_Stall will be cleared by EP once it has
1741 * taken effect, so no need to clear later.
1742 */
1743
95c8bc36 1744 ctrl = dwc2_readl(hsotg->regs + reg);
47a1685f
DN
1745 ctrl |= DXEPCTL_STALL;
1746 ctrl |= DXEPCTL_CNAK;
95c8bc36 1747 dwc2_writel(ctrl, hsotg->regs + reg);
c9f721b2
RB
1748
1749 dev_dbg(hsotg->dev,
47a1685f 1750 "written DXEPCTL=0x%08x to %08x (DXEPCTL=0x%08x)\n",
95c8bc36 1751 ctrl, reg, dwc2_readl(hsotg->regs + reg));
c9f721b2
RB
1752
1753 /*
1754 * complete won't be called, so we enqueue
1755 * setup request here
1756 */
1f91b4cc 1757 dwc2_hsotg_enqueue_setup(hsotg);
c9f721b2
RB
1758}
1759
5b7d70c6 1760/**
1f91b4cc 1761 * dwc2_hsotg_process_control - process a control request
5b7d70c6
BD
1762 * @hsotg: The device state
1763 * @ctrl: The control request received
1764 *
1765 * The controller has received the SETUP phase of a control request, and
1766 * needs to work out what to do next (and whether to pass it on to the
1767 * gadget driver).
1768 */
1f91b4cc 1769static void dwc2_hsotg_process_control(struct dwc2_hsotg *hsotg,
9da51974 1770 struct usb_ctrlrequest *ctrl)
5b7d70c6 1771{
1f91b4cc 1772 struct dwc2_hsotg_ep *ep0 = hsotg->eps_out[0];
5b7d70c6
BD
1773 int ret = 0;
1774 u32 dcfg;
1775
e525e743
MYK
1776 dev_dbg(hsotg->dev,
1777 "ctrl Type=%02x, Req=%02x, V=%04x, I=%04x, L=%04x\n",
1778 ctrl->bRequestType, ctrl->bRequest, ctrl->wValue,
1779 ctrl->wIndex, ctrl->wLength);
5b7d70c6 1780
fe0b94ab
MYK
1781 if (ctrl->wLength == 0) {
1782 ep0->dir_in = 1;
1783 hsotg->ep0_state = DWC2_EP0_STATUS_IN;
1784 } else if (ctrl->bRequestType & USB_DIR_IN) {
5b7d70c6 1785 ep0->dir_in = 1;
fe0b94ab
MYK
1786 hsotg->ep0_state = DWC2_EP0_DATA_IN;
1787 } else {
1788 ep0->dir_in = 0;
1789 hsotg->ep0_state = DWC2_EP0_DATA_OUT;
1790 }
5b7d70c6
BD
1791
1792 if ((ctrl->bRequestType & USB_TYPE_MASK) == USB_TYPE_STANDARD) {
1793 switch (ctrl->bRequest) {
1794 case USB_REQ_SET_ADDRESS:
6d713c15 1795 hsotg->connected = 1;
95c8bc36 1796 dcfg = dwc2_readl(hsotg->regs + DCFG);
47a1685f 1797 dcfg &= ~DCFG_DEVADDR_MASK;
d5dbd3f7
PZ
1798 dcfg |= (le16_to_cpu(ctrl->wValue) <<
1799 DCFG_DEVADDR_SHIFT) & DCFG_DEVADDR_MASK;
95c8bc36 1800 dwc2_writel(dcfg, hsotg->regs + DCFG);
5b7d70c6
BD
1801
1802 dev_info(hsotg->dev, "new address %d\n", ctrl->wValue);
1803
1f91b4cc 1804 ret = dwc2_hsotg_send_reply(hsotg, ep0, NULL, 0);
5b7d70c6
BD
1805 return;
1806
1807 case USB_REQ_GET_STATUS:
1f91b4cc 1808 ret = dwc2_hsotg_process_req_status(hsotg, ctrl);
5b7d70c6
BD
1809 break;
1810
1811 case USB_REQ_CLEAR_FEATURE:
1812 case USB_REQ_SET_FEATURE:
1f91b4cc 1813 ret = dwc2_hsotg_process_req_feature(hsotg, ctrl);
5b7d70c6
BD
1814 break;
1815 }
1816 }
1817
1818 /* as a fallback, try delivering it to the driver to deal with */
1819
1820 if (ret == 0 && hsotg->driver) {
93f599f2 1821 spin_unlock(&hsotg->lock);
5b7d70c6 1822 ret = hsotg->driver->setup(&hsotg->gadget, ctrl);
93f599f2 1823 spin_lock(&hsotg->lock);
5b7d70c6
BD
1824 if (ret < 0)
1825 dev_dbg(hsotg->dev, "driver->setup() ret %d\n", ret);
1826 }
1827
8b9bc460
LM
1828 /*
1829 * the request is either unhandlable, or is not formatted correctly
5b7d70c6
BD
1830 * so respond with a STALL for the status stage to indicate failure.
1831 */
1832
c9f721b2 1833 if (ret < 0)
1f91b4cc 1834 dwc2_hsotg_stall_ep0(hsotg);
5b7d70c6
BD
1835}
1836
5b7d70c6 1837/**
1f91b4cc 1838 * dwc2_hsotg_complete_setup - completion of a setup transfer
5b7d70c6
BD
1839 * @ep: The endpoint the request was on.
1840 * @req: The request completed.
1841 *
1842 * Called on completion of any requests the driver itself submitted for
1843 * EP0 setup packets
1844 */
1f91b4cc 1845static void dwc2_hsotg_complete_setup(struct usb_ep *ep,
9da51974 1846 struct usb_request *req)
5b7d70c6 1847{
1f91b4cc 1848 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 1849 struct dwc2_hsotg *hsotg = hs_ep->parent;
5b7d70c6
BD
1850
1851 if (req->status < 0) {
1852 dev_dbg(hsotg->dev, "%s: failed %d\n", __func__, req->status);
1853 return;
1854 }
1855
93f599f2 1856 spin_lock(&hsotg->lock);
5b7d70c6 1857 if (req->actual == 0)
1f91b4cc 1858 dwc2_hsotg_enqueue_setup(hsotg);
5b7d70c6 1859 else
1f91b4cc 1860 dwc2_hsotg_process_control(hsotg, req->buf);
93f599f2 1861 spin_unlock(&hsotg->lock);
5b7d70c6
BD
1862}
1863
1864/**
1f91b4cc 1865 * dwc2_hsotg_enqueue_setup - start a request for EP0 packets
5b7d70c6
BD
1866 * @hsotg: The device state.
1867 *
1868 * Enqueue a request on EP0 if necessary to received any SETUP packets
1869 * received from the host.
1870 */
1f91b4cc 1871static void dwc2_hsotg_enqueue_setup(struct dwc2_hsotg *hsotg)
5b7d70c6
BD
1872{
1873 struct usb_request *req = hsotg->ctrl_req;
1f91b4cc 1874 struct dwc2_hsotg_req *hs_req = our_req(req);
5b7d70c6
BD
1875 int ret;
1876
1877 dev_dbg(hsotg->dev, "%s: queueing setup request\n", __func__);
1878
1879 req->zero = 0;
1880 req->length = 8;
1881 req->buf = hsotg->ctrl_buff;
1f91b4cc 1882 req->complete = dwc2_hsotg_complete_setup;
5b7d70c6
BD
1883
1884 if (!list_empty(&hs_req->queue)) {
1885 dev_dbg(hsotg->dev, "%s already queued???\n", __func__);
1886 return;
1887 }
1888
c6f5c050 1889 hsotg->eps_out[0]->dir_in = 0;
8a20fa45 1890 hsotg->eps_out[0]->send_zlp = 0;
fe0b94ab 1891 hsotg->ep0_state = DWC2_EP0_SETUP;
5b7d70c6 1892
1f91b4cc 1893 ret = dwc2_hsotg_ep_queue(&hsotg->eps_out[0]->ep, req, GFP_ATOMIC);
5b7d70c6
BD
1894 if (ret < 0) {
1895 dev_err(hsotg->dev, "%s: failed queue (%d)\n", __func__, ret);
8b9bc460
LM
1896 /*
1897 * Don't think there's much we can do other than watch the
1898 * driver fail.
1899 */
5b7d70c6
BD
1900 }
1901}
1902
1f91b4cc 1903static void dwc2_hsotg_program_zlp(struct dwc2_hsotg *hsotg,
9da51974 1904 struct dwc2_hsotg_ep *hs_ep)
fe0b94ab
MYK
1905{
1906 u32 ctrl;
1907 u8 index = hs_ep->index;
1908 u32 epctl_reg = hs_ep->dir_in ? DIEPCTL(index) : DOEPCTL(index);
1909 u32 epsiz_reg = hs_ep->dir_in ? DIEPTSIZ(index) : DOEPTSIZ(index);
1910
ccb34a91
MYK
1911 if (hs_ep->dir_in)
1912 dev_dbg(hsotg->dev, "Sending zero-length packet on ep%d\n",
e02f9aa6 1913 index);
ccb34a91
MYK
1914 else
1915 dev_dbg(hsotg->dev, "Receiving zero-length packet on ep%d\n",
e02f9aa6
VA
1916 index);
1917 if (using_desc_dma(hsotg)) {
1918 /* Not specific buffer needed for ep0 ZLP */
1919 dma_addr_t dma = hs_ep->desc_list_dma;
fe0b94ab 1920
201ec568
MH
1921 if (!index)
1922 dwc2_gadget_set_ep0_desc_chain(hsotg, hs_ep);
1923
e02f9aa6
VA
1924 dwc2_gadget_config_nonisoc_xfer_ddma(hs_ep, dma, 0);
1925 } else {
1926 dwc2_writel(DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) |
1927 DXEPTSIZ_XFERSIZE(0), hsotg->regs +
1928 epsiz_reg);
1929 }
fe0b94ab 1930
95c8bc36 1931 ctrl = dwc2_readl(hsotg->regs + epctl_reg);
fe0b94ab
MYK
1932 ctrl |= DXEPCTL_CNAK; /* clear NAK set by core */
1933 ctrl |= DXEPCTL_EPENA; /* ensure ep enabled */
1934 ctrl |= DXEPCTL_USBACTEP;
95c8bc36 1935 dwc2_writel(ctrl, hsotg->regs + epctl_reg);
fe0b94ab
MYK
1936}
1937
5b7d70c6 1938/**
1f91b4cc 1939 * dwc2_hsotg_complete_request - complete a request given to us
5b7d70c6
BD
1940 * @hsotg: The device state.
1941 * @hs_ep: The endpoint the request was on.
1942 * @hs_req: The request to complete.
1943 * @result: The result code (0 => Ok, otherwise errno)
1944 *
1945 * The given request has finished, so call the necessary completion
1946 * if it has one and then look to see if we can start a new request
1947 * on the endpoint.
1948 *
1949 * Note, expects the ep to already be locked as appropriate.
8b9bc460 1950 */
1f91b4cc 1951static void dwc2_hsotg_complete_request(struct dwc2_hsotg *hsotg,
9da51974 1952 struct dwc2_hsotg_ep *hs_ep,
1f91b4cc 1953 struct dwc2_hsotg_req *hs_req,
5b7d70c6
BD
1954 int result)
1955{
5b7d70c6
BD
1956 if (!hs_req) {
1957 dev_dbg(hsotg->dev, "%s: nothing to complete?\n", __func__);
1958 return;
1959 }
1960
1961 dev_dbg(hsotg->dev, "complete: ep %p %s, req %p, %d => %p\n",
1962 hs_ep, hs_ep->ep.name, hs_req, result, hs_req->req.complete);
1963
8b9bc460
LM
1964 /*
1965 * only replace the status if we've not already set an error
1966 * from a previous transaction
1967 */
5b7d70c6
BD
1968
1969 if (hs_req->req.status == -EINPROGRESS)
1970 hs_req->req.status = result;
1971
44583fec
YL
1972 if (using_dma(hsotg))
1973 dwc2_hsotg_unmap_dma(hsotg, hs_ep, hs_req);
1974
1f91b4cc 1975 dwc2_hsotg_handle_unaligned_buf_complete(hsotg, hs_ep, hs_req);
7d24c1b5 1976
5b7d70c6
BD
1977 hs_ep->req = NULL;
1978 list_del_init(&hs_req->queue);
1979
8b9bc460
LM
1980 /*
1981 * call the complete request with the locks off, just in case the
1982 * request tries to queue more work for this endpoint.
1983 */
5b7d70c6
BD
1984
1985 if (hs_req->req.complete) {
22258f49 1986 spin_unlock(&hsotg->lock);
304f7e5e 1987 usb_gadget_giveback_request(&hs_ep->ep, &hs_req->req);
22258f49 1988 spin_lock(&hsotg->lock);
5b7d70c6
BD
1989 }
1990
540ccba0
VA
1991 /* In DDMA don't need to proceed to starting of next ISOC request */
1992 if (using_desc_dma(hsotg) && hs_ep->isochronous)
1993 return;
1994
8b9bc460
LM
1995 /*
1996 * Look to see if there is anything else to do. Note, the completion
5b7d70c6 1997 * of the previous request may have caused a new request to be started
8b9bc460
LM
1998 * so be careful when doing this.
1999 */
5b7d70c6 2000
34c0887f 2001 if (!hs_ep->req && result >= 0)
41cc4cd2 2002 dwc2_gadget_start_next_request(hs_ep);
5b7d70c6
BD
2003}
2004
540ccba0
VA
2005/*
2006 * dwc2_gadget_complete_isoc_request_ddma - complete an isoc request in DDMA
2007 * @hs_ep: The endpoint the request was on.
2008 *
2009 * Get first request from the ep queue, determine descriptor on which complete
2010 * happened. SW based on isoc_chain_num discovers which half of the descriptor
2011 * chain is currently in use by HW, adjusts dma_address and calculates index
2012 * of completed descriptor based on the value of DEPDMA register. Update actual
2013 * length of request, giveback to gadget.
2014 */
2015static void dwc2_gadget_complete_isoc_request_ddma(struct dwc2_hsotg_ep *hs_ep)
2016{
2017 struct dwc2_hsotg *hsotg = hs_ep->parent;
2018 struct dwc2_hsotg_req *hs_req;
2019 struct usb_request *ureq;
2020 int index;
2021 dma_addr_t dma_addr;
2022 u32 dma_reg;
2023 u32 depdma;
2024 u32 desc_sts;
2025 u32 mask;
2026
2027 hs_req = get_ep_head(hs_ep);
2028 if (!hs_req) {
2029 dev_warn(hsotg->dev, "%s: ISOC EP queue empty\n", __func__);
2030 return;
2031 }
2032 ureq = &hs_req->req;
2033
2034 dma_addr = hs_ep->desc_list_dma;
2035
2036 /*
2037 * If lower half of descriptor chain is currently use by SW,
2038 * that means higher half is being processed by HW, so shift
2039 * DMA address to higher half of descriptor chain.
2040 */
2041 if (!hs_ep->isoc_chain_num)
2042 dma_addr += sizeof(struct dwc2_dma_desc) *
2043 (MAX_DMA_DESC_NUM_GENERIC / 2);
2044
2045 dma_reg = hs_ep->dir_in ? DIEPDMA(hs_ep->index) : DOEPDMA(hs_ep->index);
2046 depdma = dwc2_readl(hsotg->regs + dma_reg);
2047
2048 index = (depdma - dma_addr) / sizeof(struct dwc2_dma_desc) - 1;
2049 desc_sts = hs_ep->desc_list[index].status;
2050
2051 mask = hs_ep->dir_in ? DEV_DMA_ISOC_TX_NBYTES_MASK :
2052 DEV_DMA_ISOC_RX_NBYTES_MASK;
2053 ureq->actual = ureq->length -
2054 ((desc_sts & mask) >> DEV_DMA_ISOC_NBYTES_SHIFT);
2055
95d2b037
VA
2056 /* Adjust actual length for ISOC Out if length is not align of 4 */
2057 if (!hs_ep->dir_in && ureq->length & 0x3)
2058 ureq->actual += 4 - (ureq->length & 0x3);
2059
540ccba0
VA
2060 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
2061}
2062
2063/*
2064 * dwc2_gadget_start_next_isoc_ddma - start next isoc request, if any.
2065 * @hs_ep: The isochronous endpoint to be re-enabled.
2066 *
2067 * If ep has been disabled due to last descriptor servicing (IN endpoint) or
2068 * BNA (OUT endpoint) check the status of other half of descriptor chain that
2069 * was under SW control till HW was busy and restart the endpoint if needed.
2070 */
2071static void dwc2_gadget_start_next_isoc_ddma(struct dwc2_hsotg_ep *hs_ep)
2072{
2073 struct dwc2_hsotg *hsotg = hs_ep->parent;
2074 u32 depctl;
2075 u32 dma_reg;
2076 u32 ctrl;
2077 u32 dma_addr = hs_ep->desc_list_dma;
2078 unsigned char index = hs_ep->index;
2079
2080 dma_reg = hs_ep->dir_in ? DIEPDMA(index) : DOEPDMA(index);
2081 depctl = hs_ep->dir_in ? DIEPCTL(index) : DOEPCTL(index);
2082
2083 ctrl = dwc2_readl(hsotg->regs + depctl);
2084
2085 /*
2086 * EP was disabled if HW has processed last descriptor or BNA was set.
2087 * So restart ep if SW has prepared new descriptor chain in ep_queue
2088 * routine while HW was busy.
2089 */
2090 if (!(ctrl & DXEPCTL_EPENA)) {
2091 if (!hs_ep->next_desc) {
2092 dev_dbg(hsotg->dev, "%s: No more ISOC requests\n",
2093 __func__);
2094 return;
2095 }
2096
2097 dma_addr += sizeof(struct dwc2_dma_desc) *
2098 (MAX_DMA_DESC_NUM_GENERIC / 2) *
2099 hs_ep->isoc_chain_num;
2100 dwc2_writel(dma_addr, hsotg->regs + dma_reg);
2101
2102 ctrl |= DXEPCTL_EPENA | DXEPCTL_CNAK;
2103 dwc2_writel(ctrl, hsotg->regs + depctl);
2104
2105 /* Switch ISOC descriptor chain number being processed by SW*/
2106 hs_ep->isoc_chain_num = (hs_ep->isoc_chain_num ^ 1) & 0x1;
2107 hs_ep->next_desc = 0;
2108
2109 dev_dbg(hsotg->dev, "%s: Restarted isochronous endpoint\n",
2110 __func__);
2111 }
2112}
2113
5b7d70c6 2114/**
1f91b4cc 2115 * dwc2_hsotg_rx_data - receive data from the FIFO for an endpoint
5b7d70c6
BD
2116 * @hsotg: The device state.
2117 * @ep_idx: The endpoint index for the data
2118 * @size: The size of data in the fifo, in bytes
2119 *
2120 * The FIFO status shows there is data to read from the FIFO for a given
2121 * endpoint, so sort out whether we need to read the data into a request
2122 * that has been made for that endpoint.
2123 */
1f91b4cc 2124static void dwc2_hsotg_rx_data(struct dwc2_hsotg *hsotg, int ep_idx, int size)
5b7d70c6 2125{
1f91b4cc
FB
2126 struct dwc2_hsotg_ep *hs_ep = hsotg->eps_out[ep_idx];
2127 struct dwc2_hsotg_req *hs_req = hs_ep->req;
94cb8fd6 2128 void __iomem *fifo = hsotg->regs + EPFIFO(ep_idx);
5b7d70c6
BD
2129 int to_read;
2130 int max_req;
2131 int read_ptr;
2132
2133 if (!hs_req) {
95c8bc36 2134 u32 epctl = dwc2_readl(hsotg->regs + DOEPCTL(ep_idx));
5b7d70c6
BD
2135 int ptr;
2136
6b448af4 2137 dev_dbg(hsotg->dev,
9da51974 2138 "%s: FIFO %d bytes on ep%d but no req (DXEPCTl=0x%08x)\n",
5b7d70c6
BD
2139 __func__, size, ep_idx, epctl);
2140
2141 /* dump the data from the FIFO, we've nothing we can do */
2142 for (ptr = 0; ptr < size; ptr += 4)
95c8bc36 2143 (void)dwc2_readl(fifo);
5b7d70c6
BD
2144
2145 return;
2146 }
2147
5b7d70c6
BD
2148 to_read = size;
2149 read_ptr = hs_req->req.actual;
2150 max_req = hs_req->req.length - read_ptr;
2151
a33e7136
BD
2152 dev_dbg(hsotg->dev, "%s: read %d/%d, done %d/%d\n",
2153 __func__, to_read, max_req, read_ptr, hs_req->req.length);
2154
5b7d70c6 2155 if (to_read > max_req) {
8b9bc460
LM
2156 /*
2157 * more data appeared than we where willing
5b7d70c6
BD
2158 * to deal with in this request.
2159 */
2160
2161 /* currently we don't deal this */
2162 WARN_ON_ONCE(1);
2163 }
2164
5b7d70c6
BD
2165 hs_ep->total_data += to_read;
2166 hs_req->req.actual += to_read;
2167 to_read = DIV_ROUND_UP(to_read, 4);
2168
8b9bc460
LM
2169 /*
2170 * note, we might over-write the buffer end by 3 bytes depending on
2171 * alignment of the data.
2172 */
1a7ed5be 2173 ioread32_rep(fifo, hs_req->req.buf + read_ptr, to_read);
5b7d70c6
BD
2174}
2175
2176/**
1f91b4cc 2177 * dwc2_hsotg_ep0_zlp - send/receive zero-length packet on control endpoint
5b7d70c6 2178 * @hsotg: The device instance
fe0b94ab 2179 * @dir_in: If IN zlp
5b7d70c6
BD
2180 *
2181 * Generate a zero-length IN packet request for terminating a SETUP
2182 * transaction.
2183 *
2184 * Note, since we don't write any data to the TxFIFO, then it is
25985edc 2185 * currently believed that we do not need to wait for any space in
5b7d70c6
BD
2186 * the TxFIFO.
2187 */
1f91b4cc 2188static void dwc2_hsotg_ep0_zlp(struct dwc2_hsotg *hsotg, bool dir_in)
5b7d70c6 2189{
c6f5c050 2190 /* eps_out[0] is used in both directions */
fe0b94ab
MYK
2191 hsotg->eps_out[0]->dir_in = dir_in;
2192 hsotg->ep0_state = dir_in ? DWC2_EP0_STATUS_IN : DWC2_EP0_STATUS_OUT;
5b7d70c6 2193
1f91b4cc 2194 dwc2_hsotg_program_zlp(hsotg, hsotg->eps_out[0]);
5b7d70c6
BD
2195}
2196
ec1f9d9f 2197static void dwc2_hsotg_change_ep_iso_parity(struct dwc2_hsotg *hsotg,
9da51974 2198 u32 epctl_reg)
ec1f9d9f
RB
2199{
2200 u32 ctrl;
2201
2202 ctrl = dwc2_readl(hsotg->regs + epctl_reg);
2203 if (ctrl & DXEPCTL_EOFRNUM)
2204 ctrl |= DXEPCTL_SETEVENFR;
2205 else
2206 ctrl |= DXEPCTL_SETODDFR;
2207 dwc2_writel(ctrl, hsotg->regs + epctl_reg);
2208}
2209
aa3e8bc8
VA
2210/*
2211 * dwc2_gadget_get_xfersize_ddma - get transferred bytes amount from desc
2212 * @hs_ep - The endpoint on which transfer went
2213 *
2214 * Iterate over endpoints descriptor chain and get info on bytes remained
2215 * in DMA descriptors after transfer has completed. Used for non isoc EPs.
2216 */
2217static unsigned int dwc2_gadget_get_xfersize_ddma(struct dwc2_hsotg_ep *hs_ep)
2218{
2219 struct dwc2_hsotg *hsotg = hs_ep->parent;
2220 unsigned int bytes_rem = 0;
2221 struct dwc2_dma_desc *desc = hs_ep->desc_list;
2222 int i;
2223 u32 status;
2224
2225 if (!desc)
2226 return -EINVAL;
2227
2228 for (i = 0; i < hs_ep->desc_count; ++i) {
2229 status = desc->status;
2230 bytes_rem += status & DEV_DMA_NBYTES_MASK;
2231
2232 if (status & DEV_DMA_STS_MASK)
2233 dev_err(hsotg->dev, "descriptor %d closed with %x\n",
2234 i, status & DEV_DMA_STS_MASK);
2235 }
2236
2237 return bytes_rem;
2238}
2239
5b7d70c6 2240/**
1f91b4cc 2241 * dwc2_hsotg_handle_outdone - handle receiving OutDone/SetupDone from RXFIFO
5b7d70c6
BD
2242 * @hsotg: The device instance
2243 * @epnum: The endpoint received from
5b7d70c6
BD
2244 *
2245 * The RXFIFO has delivered an OutDone event, which means that the data
2246 * transfer for an OUT endpoint has been completed, either by a short
2247 * packet or by the finish of a transfer.
8b9bc460 2248 */
1f91b4cc 2249static void dwc2_hsotg_handle_outdone(struct dwc2_hsotg *hsotg, int epnum)
5b7d70c6 2250{
95c8bc36 2251 u32 epsize = dwc2_readl(hsotg->regs + DOEPTSIZ(epnum));
1f91b4cc
FB
2252 struct dwc2_hsotg_ep *hs_ep = hsotg->eps_out[epnum];
2253 struct dwc2_hsotg_req *hs_req = hs_ep->req;
5b7d70c6 2254 struct usb_request *req = &hs_req->req;
9da51974 2255 unsigned int size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
5b7d70c6
BD
2256 int result = 0;
2257
2258 if (!hs_req) {
2259 dev_dbg(hsotg->dev, "%s: no request active\n", __func__);
2260 return;
2261 }
2262
fe0b94ab
MYK
2263 if (epnum == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_OUT) {
2264 dev_dbg(hsotg->dev, "zlp packet received\n");
1f91b4cc
FB
2265 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
2266 dwc2_hsotg_enqueue_setup(hsotg);
fe0b94ab
MYK
2267 return;
2268 }
2269
aa3e8bc8
VA
2270 if (using_desc_dma(hsotg))
2271 size_left = dwc2_gadget_get_xfersize_ddma(hs_ep);
2272
5b7d70c6 2273 if (using_dma(hsotg)) {
9da51974 2274 unsigned int size_done;
5b7d70c6 2275
8b9bc460
LM
2276 /*
2277 * Calculate the size of the transfer by checking how much
5b7d70c6
BD
2278 * is left in the endpoint size register and then working it
2279 * out from the amount we loaded for the transfer.
2280 *
2281 * We need to do this as DMA pointers are always 32bit aligned
2282 * so may overshoot/undershoot the transfer.
2283 */
2284
5b7d70c6
BD
2285 size_done = hs_ep->size_loaded - size_left;
2286 size_done += hs_ep->last_load;
2287
2288 req->actual = size_done;
2289 }
2290
a33e7136
BD
2291 /* if there is more request to do, schedule new transfer */
2292 if (req->actual < req->length && size_left == 0) {
1f91b4cc 2293 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, true);
a33e7136
BD
2294 return;
2295 }
2296
5b7d70c6
BD
2297 if (req->actual < req->length && req->short_not_ok) {
2298 dev_dbg(hsotg->dev, "%s: got %d/%d (short not ok) => error\n",
2299 __func__, req->actual, req->length);
2300
8b9bc460
LM
2301 /*
2302 * todo - what should we return here? there's no one else
2303 * even bothering to check the status.
2304 */
5b7d70c6
BD
2305 }
2306
ef750c71
VA
2307 /* DDMA IN status phase will start from StsPhseRcvd interrupt */
2308 if (!using_desc_dma(hsotg) && epnum == 0 &&
2309 hsotg->ep0_state == DWC2_EP0_DATA_OUT) {
fe0b94ab 2310 /* Move to STATUS IN */
1f91b4cc 2311 dwc2_hsotg_ep0_zlp(hsotg, true);
fe0b94ab 2312 return;
5b7d70c6
BD
2313 }
2314
ec1f9d9f
RB
2315 /*
2316 * Slave mode OUT transfers do not go through XferComplete so
2317 * adjust the ISOC parity here.
2318 */
2319 if (!using_dma(hsotg)) {
ec1f9d9f
RB
2320 if (hs_ep->isochronous && hs_ep->interval == 1)
2321 dwc2_hsotg_change_ep_iso_parity(hsotg, DOEPCTL(epnum));
837e9f00
VM
2322 else if (hs_ep->isochronous && hs_ep->interval > 1)
2323 dwc2_gadget_incr_frame_num(hs_ep);
ec1f9d9f
RB
2324 }
2325
1f91b4cc 2326 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, result);
5b7d70c6
BD
2327}
2328
5b7d70c6 2329/**
1f91b4cc 2330 * dwc2_hsotg_handle_rx - RX FIFO has data
5b7d70c6
BD
2331 * @hsotg: The device instance
2332 *
2333 * The IRQ handler has detected that the RX FIFO has some data in it
2334 * that requires processing, so find out what is in there and do the
2335 * appropriate read.
2336 *
25985edc 2337 * The RXFIFO is a true FIFO, the packets coming out are still in packet
5b7d70c6
BD
2338 * chunks, so if you have x packets received on an endpoint you'll get x
2339 * FIFO events delivered, each with a packet's worth of data in it.
2340 *
2341 * When using DMA, we should not be processing events from the RXFIFO
2342 * as the actual data should be sent to the memory directly and we turn
2343 * on the completion interrupts to get notifications of transfer completion.
2344 */
1f91b4cc 2345static void dwc2_hsotg_handle_rx(struct dwc2_hsotg *hsotg)
5b7d70c6 2346{
95c8bc36 2347 u32 grxstsr = dwc2_readl(hsotg->regs + GRXSTSP);
5b7d70c6
BD
2348 u32 epnum, status, size;
2349
2350 WARN_ON(using_dma(hsotg));
2351
47a1685f
DN
2352 epnum = grxstsr & GRXSTS_EPNUM_MASK;
2353 status = grxstsr & GRXSTS_PKTSTS_MASK;
5b7d70c6 2354
47a1685f
DN
2355 size = grxstsr & GRXSTS_BYTECNT_MASK;
2356 size >>= GRXSTS_BYTECNT_SHIFT;
5b7d70c6 2357
d7c747c5 2358 dev_dbg(hsotg->dev, "%s: GRXSTSP=0x%08x (%d@%d)\n",
9da51974 2359 __func__, grxstsr, size, epnum);
5b7d70c6 2360
47a1685f
DN
2361 switch ((status & GRXSTS_PKTSTS_MASK) >> GRXSTS_PKTSTS_SHIFT) {
2362 case GRXSTS_PKTSTS_GLOBALOUTNAK:
2363 dev_dbg(hsotg->dev, "GLOBALOUTNAK\n");
5b7d70c6
BD
2364 break;
2365
47a1685f 2366 case GRXSTS_PKTSTS_OUTDONE:
5b7d70c6 2367 dev_dbg(hsotg->dev, "OutDone (Frame=0x%08x)\n",
1f91b4cc 2368 dwc2_hsotg_read_frameno(hsotg));
5b7d70c6
BD
2369
2370 if (!using_dma(hsotg))
1f91b4cc 2371 dwc2_hsotg_handle_outdone(hsotg, epnum);
5b7d70c6
BD
2372 break;
2373
47a1685f 2374 case GRXSTS_PKTSTS_SETUPDONE:
5b7d70c6
BD
2375 dev_dbg(hsotg->dev,
2376 "SetupDone (Frame=0x%08x, DOPEPCTL=0x%08x)\n",
1f91b4cc 2377 dwc2_hsotg_read_frameno(hsotg),
95c8bc36 2378 dwc2_readl(hsotg->regs + DOEPCTL(0)));
fe0b94ab 2379 /*
1f91b4cc 2380 * Call dwc2_hsotg_handle_outdone here if it was not called from
fe0b94ab
MYK
2381 * GRXSTS_PKTSTS_OUTDONE. That is, if the core didn't
2382 * generate GRXSTS_PKTSTS_OUTDONE for setup packet.
2383 */
2384 if (hsotg->ep0_state == DWC2_EP0_SETUP)
1f91b4cc 2385 dwc2_hsotg_handle_outdone(hsotg, epnum);
5b7d70c6
BD
2386 break;
2387
47a1685f 2388 case GRXSTS_PKTSTS_OUTRX:
1f91b4cc 2389 dwc2_hsotg_rx_data(hsotg, epnum, size);
5b7d70c6
BD
2390 break;
2391
47a1685f 2392 case GRXSTS_PKTSTS_SETUPRX:
5b7d70c6
BD
2393 dev_dbg(hsotg->dev,
2394 "SetupRX (Frame=0x%08x, DOPEPCTL=0x%08x)\n",
1f91b4cc 2395 dwc2_hsotg_read_frameno(hsotg),
95c8bc36 2396 dwc2_readl(hsotg->regs + DOEPCTL(0)));
5b7d70c6 2397
fe0b94ab
MYK
2398 WARN_ON(hsotg->ep0_state != DWC2_EP0_SETUP);
2399
1f91b4cc 2400 dwc2_hsotg_rx_data(hsotg, epnum, size);
5b7d70c6
BD
2401 break;
2402
2403 default:
2404 dev_warn(hsotg->dev, "%s: unknown status %08x\n",
2405 __func__, grxstsr);
2406
1f91b4cc 2407 dwc2_hsotg_dump(hsotg);
5b7d70c6
BD
2408 break;
2409 }
2410}
2411
2412/**
1f91b4cc 2413 * dwc2_hsotg_ep0_mps - turn max packet size into register setting
5b7d70c6 2414 * @mps: The maximum packet size in bytes.
8b9bc460 2415 */
1f91b4cc 2416static u32 dwc2_hsotg_ep0_mps(unsigned int mps)
5b7d70c6
BD
2417{
2418 switch (mps) {
2419 case 64:
94cb8fd6 2420 return D0EPCTL_MPS_64;
5b7d70c6 2421 case 32:
94cb8fd6 2422 return D0EPCTL_MPS_32;
5b7d70c6 2423 case 16:
94cb8fd6 2424 return D0EPCTL_MPS_16;
5b7d70c6 2425 case 8:
94cb8fd6 2426 return D0EPCTL_MPS_8;
5b7d70c6
BD
2427 }
2428
2429 /* bad max packet size, warn and return invalid result */
2430 WARN_ON(1);
2431 return (u32)-1;
2432}
2433
2434/**
1f91b4cc 2435 * dwc2_hsotg_set_ep_maxpacket - set endpoint's max-packet field
5b7d70c6
BD
2436 * @hsotg: The driver state.
2437 * @ep: The index number of the endpoint
2438 * @mps: The maximum packet size in bytes
ee2c40de 2439 * @mc: The multicount value
5b7d70c6
BD
2440 *
2441 * Configure the maximum packet size for the given endpoint, updating
2442 * the hardware control registers to reflect this.
2443 */
1f91b4cc 2444static void dwc2_hsotg_set_ep_maxpacket(struct dwc2_hsotg *hsotg,
ee2c40de
VM
2445 unsigned int ep, unsigned int mps,
2446 unsigned int mc, unsigned int dir_in)
5b7d70c6 2447{
1f91b4cc 2448 struct dwc2_hsotg_ep *hs_ep;
5b7d70c6 2449 void __iomem *regs = hsotg->regs;
5b7d70c6
BD
2450 u32 reg;
2451
c6f5c050
MYK
2452 hs_ep = index_to_ep(hsotg, ep, dir_in);
2453 if (!hs_ep)
2454 return;
2455
5b7d70c6 2456 if (ep == 0) {
ee2c40de
VM
2457 u32 mps_bytes = mps;
2458
5b7d70c6 2459 /* EP0 is a special case */
ee2c40de
VM
2460 mps = dwc2_hsotg_ep0_mps(mps_bytes);
2461 if (mps > 3)
5b7d70c6 2462 goto bad_mps;
ee2c40de 2463 hs_ep->ep.maxpacket = mps_bytes;
4fca54aa 2464 hs_ep->mc = 1;
5b7d70c6 2465 } else {
ee2c40de 2466 if (mps > 1024)
5b7d70c6 2467 goto bad_mps;
ee2c40de
VM
2468 hs_ep->mc = mc;
2469 if (mc > 3)
4fca54aa 2470 goto bad_mps;
ee2c40de 2471 hs_ep->ep.maxpacket = mps;
5b7d70c6
BD
2472 }
2473
c6f5c050 2474 if (dir_in) {
95c8bc36 2475 reg = dwc2_readl(regs + DIEPCTL(ep));
c6f5c050 2476 reg &= ~DXEPCTL_MPS_MASK;
ee2c40de 2477 reg |= mps;
95c8bc36 2478 dwc2_writel(reg, regs + DIEPCTL(ep));
c6f5c050 2479 } else {
95c8bc36 2480 reg = dwc2_readl(regs + DOEPCTL(ep));
47a1685f 2481 reg &= ~DXEPCTL_MPS_MASK;
ee2c40de 2482 reg |= mps;
95c8bc36 2483 dwc2_writel(reg, regs + DOEPCTL(ep));
659ad60c 2484 }
5b7d70c6
BD
2485
2486 return;
2487
2488bad_mps:
2489 dev_err(hsotg->dev, "ep%d: bad mps of %d\n", ep, mps);
2490}
2491
9c39ddc6 2492/**
1f91b4cc 2493 * dwc2_hsotg_txfifo_flush - flush Tx FIFO
9c39ddc6
AT
2494 * @hsotg: The driver state
2495 * @idx: The index for the endpoint (0..15)
2496 */
1f91b4cc 2497static void dwc2_hsotg_txfifo_flush(struct dwc2_hsotg *hsotg, unsigned int idx)
9c39ddc6 2498{
95c8bc36
AS
2499 dwc2_writel(GRSTCTL_TXFNUM(idx) | GRSTCTL_TXFFLSH,
2500 hsotg->regs + GRSTCTL);
9c39ddc6
AT
2501
2502 /* wait until the fifo is flushed */
79d6b8c5
SA
2503 if (dwc2_hsotg_wait_bit_clear(hsotg, GRSTCTL, GRSTCTL_TXFFLSH, 100))
2504 dev_warn(hsotg->dev, "%s: timeout flushing fifo GRSTCTL_TXFFLSH\n",
2505 __func__);
9c39ddc6 2506}
5b7d70c6
BD
2507
2508/**
1f91b4cc 2509 * dwc2_hsotg_trytx - check to see if anything needs transmitting
5b7d70c6
BD
2510 * @hsotg: The driver state
2511 * @hs_ep: The driver endpoint to check.
2512 *
2513 * Check to see if there is a request that has data to send, and if so
2514 * make an attempt to write data into the FIFO.
2515 */
1f91b4cc 2516static int dwc2_hsotg_trytx(struct dwc2_hsotg *hsotg,
9da51974 2517 struct dwc2_hsotg_ep *hs_ep)
5b7d70c6 2518{
1f91b4cc 2519 struct dwc2_hsotg_req *hs_req = hs_ep->req;
5b7d70c6 2520
afcf4169
RB
2521 if (!hs_ep->dir_in || !hs_req) {
2522 /**
2523 * if request is not enqueued, we disable interrupts
2524 * for endpoints, excepting ep0
2525 */
2526 if (hs_ep->index != 0)
1f91b4cc 2527 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index,
9da51974 2528 hs_ep->dir_in, 0);
5b7d70c6 2529 return 0;
afcf4169 2530 }
5b7d70c6
BD
2531
2532 if (hs_req->req.actual < hs_req->req.length) {
2533 dev_dbg(hsotg->dev, "trying to write more for ep%d\n",
2534 hs_ep->index);
1f91b4cc 2535 return dwc2_hsotg_write_fifo(hsotg, hs_ep, hs_req);
5b7d70c6
BD
2536 }
2537
2538 return 0;
2539}
2540
2541/**
1f91b4cc 2542 * dwc2_hsotg_complete_in - complete IN transfer
5b7d70c6
BD
2543 * @hsotg: The device state.
2544 * @hs_ep: The endpoint that has just completed.
2545 *
2546 * An IN transfer has been completed, update the transfer's state and then
2547 * call the relevant completion routines.
2548 */
1f91b4cc 2549static void dwc2_hsotg_complete_in(struct dwc2_hsotg *hsotg,
9da51974 2550 struct dwc2_hsotg_ep *hs_ep)
5b7d70c6 2551{
1f91b4cc 2552 struct dwc2_hsotg_req *hs_req = hs_ep->req;
95c8bc36 2553 u32 epsize = dwc2_readl(hsotg->regs + DIEPTSIZ(hs_ep->index));
5b7d70c6
BD
2554 int size_left, size_done;
2555
2556 if (!hs_req) {
2557 dev_dbg(hsotg->dev, "XferCompl but no req\n");
2558 return;
2559 }
2560
d3ca0259 2561 /* Finish ZLP handling for IN EP0 transactions */
fe0b94ab
MYK
2562 if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_STATUS_IN) {
2563 dev_dbg(hsotg->dev, "zlp packet sent\n");
c3b22fe2
RK
2564
2565 /*
2566 * While send zlp for DWC2_EP0_STATUS_IN EP direction was
2567 * changed to IN. Change back to complete OUT transfer request
2568 */
2569 hs_ep->dir_in = 0;
2570
1f91b4cc 2571 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
9e14d0a5
GH
2572 if (hsotg->test_mode) {
2573 int ret;
2574
1f91b4cc 2575 ret = dwc2_hsotg_set_test_mode(hsotg, hsotg->test_mode);
9e14d0a5
GH
2576 if (ret < 0) {
2577 dev_dbg(hsotg->dev, "Invalid Test #%d\n",
9da51974 2578 hsotg->test_mode);
1f91b4cc 2579 dwc2_hsotg_stall_ep0(hsotg);
9e14d0a5
GH
2580 return;
2581 }
2582 }
1f91b4cc 2583 dwc2_hsotg_enqueue_setup(hsotg);
d3ca0259
LM
2584 return;
2585 }
2586
8b9bc460
LM
2587 /*
2588 * Calculate the size of the transfer by checking how much is left
5b7d70c6
BD
2589 * in the endpoint size register and then working it out from
2590 * the amount we loaded for the transfer.
2591 *
2592 * We do this even for DMA, as the transfer may have incremented
2593 * past the end of the buffer (DMA transfers are always 32bit
2594 * aligned).
2595 */
aa3e8bc8
VA
2596 if (using_desc_dma(hsotg)) {
2597 size_left = dwc2_gadget_get_xfersize_ddma(hs_ep);
2598 if (size_left < 0)
2599 dev_err(hsotg->dev, "error parsing DDMA results %d\n",
2600 size_left);
2601 } else {
2602 size_left = DXEPTSIZ_XFERSIZE_GET(epsize);
2603 }
5b7d70c6
BD
2604
2605 size_done = hs_ep->size_loaded - size_left;
2606 size_done += hs_ep->last_load;
2607
2608 if (hs_req->req.actual != size_done)
2609 dev_dbg(hsotg->dev, "%s: adjusting size done %d => %d\n",
2610 __func__, hs_req->req.actual, size_done);
2611
2612 hs_req->req.actual = size_done;
d3ca0259
LM
2613 dev_dbg(hsotg->dev, "req->length:%d req->actual:%d req->zero:%d\n",
2614 hs_req->req.length, hs_req->req.actual, hs_req->req.zero);
2615
5b7d70c6
BD
2616 if (!size_left && hs_req->req.actual < hs_req->req.length) {
2617 dev_dbg(hsotg->dev, "%s trying more for req...\n", __func__);
1f91b4cc 2618 dwc2_hsotg_start_req(hsotg, hs_ep, hs_req, true);
fe0b94ab
MYK
2619 return;
2620 }
2621
f71b5e25 2622 /* Zlp for all endpoints, for ep0 only in DATA IN stage */
8a20fa45 2623 if (hs_ep->send_zlp) {
1f91b4cc 2624 dwc2_hsotg_program_zlp(hsotg, hs_ep);
8a20fa45 2625 hs_ep->send_zlp = 0;
f71b5e25
MYK
2626 /* transfer will be completed on next complete interrupt */
2627 return;
2628 }
2629
fe0b94ab
MYK
2630 if (hs_ep->index == 0 && hsotg->ep0_state == DWC2_EP0_DATA_IN) {
2631 /* Move to STATUS OUT */
1f91b4cc 2632 dwc2_hsotg_ep0_zlp(hsotg, false);
fe0b94ab
MYK
2633 return;
2634 }
2635
1f91b4cc 2636 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req, 0);
5b7d70c6
BD
2637}
2638
32601588
VM
2639/**
2640 * dwc2_gadget_read_ep_interrupts - reads interrupts for given ep
2641 * @hsotg: The device state.
2642 * @idx: Index of ep.
2643 * @dir_in: Endpoint direction 1-in 0-out.
2644 *
2645 * Reads for endpoint with given index and direction, by masking
2646 * epint_reg with coresponding mask.
2647 */
2648static u32 dwc2_gadget_read_ep_interrupts(struct dwc2_hsotg *hsotg,
2649 unsigned int idx, int dir_in)
2650{
2651 u32 epmsk_reg = dir_in ? DIEPMSK : DOEPMSK;
2652 u32 epint_reg = dir_in ? DIEPINT(idx) : DOEPINT(idx);
2653 u32 ints;
2654 u32 mask;
2655 u32 diepempmsk;
2656
2657 mask = dwc2_readl(hsotg->regs + epmsk_reg);
2658 diepempmsk = dwc2_readl(hsotg->regs + DIEPEMPMSK);
2659 mask |= ((diepempmsk >> idx) & 0x1) ? DIEPMSK_TXFIFOEMPTY : 0;
2660 mask |= DXEPINT_SETUP_RCVD;
2661
2662 ints = dwc2_readl(hsotg->regs + epint_reg);
2663 ints &= mask;
2664 return ints;
2665}
2666
bd9971f0
VM
2667/**
2668 * dwc2_gadget_handle_ep_disabled - handle DXEPINT_EPDISBLD
2669 * @hs_ep: The endpoint on which interrupt is asserted.
2670 *
2671 * This interrupt indicates that the endpoint has been disabled per the
2672 * application's request.
2673 *
2674 * For IN endpoints flushes txfifo, in case of BULK clears DCTL_CGNPINNAK,
2675 * in case of ISOC completes current request.
2676 *
2677 * For ISOC-OUT endpoints completes expired requests. If there is remaining
2678 * request starts it.
2679 */
2680static void dwc2_gadget_handle_ep_disabled(struct dwc2_hsotg_ep *hs_ep)
2681{
2682 struct dwc2_hsotg *hsotg = hs_ep->parent;
2683 struct dwc2_hsotg_req *hs_req;
2684 unsigned char idx = hs_ep->index;
2685 int dir_in = hs_ep->dir_in;
2686 u32 epctl_reg = dir_in ? DIEPCTL(idx) : DOEPCTL(idx);
2687 int dctl = dwc2_readl(hsotg->regs + DCTL);
2688
2689 dev_dbg(hsotg->dev, "%s: EPDisbld\n", __func__);
2690
2691 if (dir_in) {
2692 int epctl = dwc2_readl(hsotg->regs + epctl_reg);
2693
2694 dwc2_hsotg_txfifo_flush(hsotg, hs_ep->fifo_index);
2695
2696 if (hs_ep->isochronous) {
2697 dwc2_hsotg_complete_in(hsotg, hs_ep);
2698 return;
2699 }
2700
2701 if ((epctl & DXEPCTL_STALL) && (epctl & DXEPCTL_EPTYPE_BULK)) {
2702 int dctl = dwc2_readl(hsotg->regs + DCTL);
2703
2704 dctl |= DCTL_CGNPINNAK;
2705 dwc2_writel(dctl, hsotg->regs + DCTL);
2706 }
2707 return;
2708 }
2709
2710 if (dctl & DCTL_GOUTNAKSTS) {
2711 dctl |= DCTL_CGOUTNAK;
2712 dwc2_writel(dctl, hsotg->regs + DCTL);
2713 }
2714
2715 if (!hs_ep->isochronous)
2716 return;
2717
2718 if (list_empty(&hs_ep->queue)) {
2719 dev_dbg(hsotg->dev, "%s: complete_ep 0x%p, ep->queue empty!\n",
2720 __func__, hs_ep);
2721 return;
2722 }
2723
2724 do {
2725 hs_req = get_ep_head(hs_ep);
2726 if (hs_req)
2727 dwc2_hsotg_complete_request(hsotg, hs_ep, hs_req,
2728 -ENODATA);
2729 dwc2_gadget_incr_frame_num(hs_ep);
2730 } while (dwc2_gadget_target_frame_elapsed(hs_ep));
2731
2732 dwc2_gadget_start_next_request(hs_ep);
2733}
2734
5321922c
VM
2735/**
2736 * dwc2_gadget_handle_out_token_ep_disabled - handle DXEPINT_OUTTKNEPDIS
2737 * @hs_ep: The endpoint on which interrupt is asserted.
2738 *
2739 * This is starting point for ISOC-OUT transfer, synchronization done with
2740 * first out token received from host while corresponding EP is disabled.
2741 *
2742 * Device does not know initial frame in which out token will come. For this
2743 * HW generates OUTTKNEPDIS - out token is received while EP is disabled. Upon
2744 * getting this interrupt SW starts calculation for next transfer frame.
2745 */
2746static void dwc2_gadget_handle_out_token_ep_disabled(struct dwc2_hsotg_ep *ep)
2747{
2748 struct dwc2_hsotg *hsotg = ep->parent;
2749 int dir_in = ep->dir_in;
2750 u32 doepmsk;
540ccba0 2751 u32 tmp;
5321922c
VM
2752
2753 if (dir_in || !ep->isochronous)
2754 return;
2755
540ccba0
VA
2756 /*
2757 * Store frame in which irq was asserted here, as
2758 * it can change while completing request below.
2759 */
2760 tmp = dwc2_hsotg_read_frameno(hsotg);
2761
5321922c
VM
2762 dwc2_hsotg_complete_request(hsotg, ep, get_ep_head(ep), -ENODATA);
2763
540ccba0
VA
2764 if (using_desc_dma(hsotg)) {
2765 if (ep->target_frame == TARGET_FRAME_INITIAL) {
2766 /* Start first ISO Out */
2767 ep->target_frame = tmp;
2768 dwc2_gadget_start_isoc_ddma(ep);
2769 }
2770 return;
2771 }
2772
5321922c
VM
2773 if (ep->interval > 1 &&
2774 ep->target_frame == TARGET_FRAME_INITIAL) {
2775 u32 dsts;
2776 u32 ctrl;
2777
2778 dsts = dwc2_readl(hsotg->regs + DSTS);
2779 ep->target_frame = dwc2_hsotg_read_frameno(hsotg);
2780 dwc2_gadget_incr_frame_num(ep);
2781
2782 ctrl = dwc2_readl(hsotg->regs + DOEPCTL(ep->index));
2783 if (ep->target_frame & 0x1)
2784 ctrl |= DXEPCTL_SETODDFR;
2785 else
2786 ctrl |= DXEPCTL_SETEVENFR;
2787
2788 dwc2_writel(ctrl, hsotg->regs + DOEPCTL(ep->index));
2789 }
2790
2791 dwc2_gadget_start_next_request(ep);
2792 doepmsk = dwc2_readl(hsotg->regs + DOEPMSK);
2793 doepmsk &= ~DOEPMSK_OUTTKNEPDISMSK;
2794 dwc2_writel(doepmsk, hsotg->regs + DOEPMSK);
2795}
2796
2797/**
38beaec6
JY
2798 * dwc2_gadget_handle_nak - handle NAK interrupt
2799 * @hs_ep: The endpoint on which interrupt is asserted.
2800 *
2801 * This is starting point for ISOC-IN transfer, synchronization done with
2802 * first IN token received from host while corresponding EP is disabled.
2803 *
2804 * Device does not know when first one token will arrive from host. On first
2805 * token arrival HW generates 2 interrupts: 'in token received while FIFO empty'
2806 * and 'NAK'. NAK interrupt for ISOC-IN means that token has arrived and ZLP was
2807 * sent in response to that as there was no data in FIFO. SW is basing on this
2808 * interrupt to obtain frame in which token has come and then based on the
2809 * interval calculates next frame for transfer.
2810 */
5321922c
VM
2811static void dwc2_gadget_handle_nak(struct dwc2_hsotg_ep *hs_ep)
2812{
2813 struct dwc2_hsotg *hsotg = hs_ep->parent;
2814 int dir_in = hs_ep->dir_in;
2815
2816 if (!dir_in || !hs_ep->isochronous)
2817 return;
2818
2819 if (hs_ep->target_frame == TARGET_FRAME_INITIAL) {
2820 hs_ep->target_frame = dwc2_hsotg_read_frameno(hsotg);
540ccba0
VA
2821
2822 if (using_desc_dma(hsotg)) {
2823 dwc2_gadget_start_isoc_ddma(hs_ep);
2824 return;
2825 }
2826
5321922c
VM
2827 if (hs_ep->interval > 1) {
2828 u32 ctrl = dwc2_readl(hsotg->regs +
2829 DIEPCTL(hs_ep->index));
2830 if (hs_ep->target_frame & 0x1)
2831 ctrl |= DXEPCTL_SETODDFR;
2832 else
2833 ctrl |= DXEPCTL_SETEVENFR;
2834
2835 dwc2_writel(ctrl, hsotg->regs + DIEPCTL(hs_ep->index));
2836 }
2837
2838 dwc2_hsotg_complete_request(hsotg, hs_ep,
2839 get_ep_head(hs_ep), 0);
2840 }
2841
2842 dwc2_gadget_incr_frame_num(hs_ep);
2843}
2844
5b7d70c6 2845/**
1f91b4cc 2846 * dwc2_hsotg_epint - handle an in/out endpoint interrupt
5b7d70c6
BD
2847 * @hsotg: The driver state
2848 * @idx: The index for the endpoint (0..15)
2849 * @dir_in: Set if this is an IN endpoint
2850 *
2851 * Process and clear any interrupt pending for an individual endpoint
8b9bc460 2852 */
1f91b4cc 2853static void dwc2_hsotg_epint(struct dwc2_hsotg *hsotg, unsigned int idx,
9da51974 2854 int dir_in)
5b7d70c6 2855{
1f91b4cc 2856 struct dwc2_hsotg_ep *hs_ep = index_to_ep(hsotg, idx, dir_in);
94cb8fd6
LM
2857 u32 epint_reg = dir_in ? DIEPINT(idx) : DOEPINT(idx);
2858 u32 epctl_reg = dir_in ? DIEPCTL(idx) : DOEPCTL(idx);
2859 u32 epsiz_reg = dir_in ? DIEPTSIZ(idx) : DOEPTSIZ(idx);
5b7d70c6 2860 u32 ints;
1479e841 2861 u32 ctrl;
5b7d70c6 2862
32601588 2863 ints = dwc2_gadget_read_ep_interrupts(hsotg, idx, dir_in);
95c8bc36 2864 ctrl = dwc2_readl(hsotg->regs + epctl_reg);
5b7d70c6 2865
a3395f0d 2866 /* Clear endpoint interrupts */
95c8bc36 2867 dwc2_writel(ints, hsotg->regs + epint_reg);
a3395f0d 2868
c6f5c050
MYK
2869 if (!hs_ep) {
2870 dev_err(hsotg->dev, "%s:Interrupt for unconfigured ep%d(%s)\n",
9da51974 2871 __func__, idx, dir_in ? "in" : "out");
c6f5c050
MYK
2872 return;
2873 }
2874
5b7d70c6
BD
2875 dev_dbg(hsotg->dev, "%s: ep%d(%s) DxEPINT=0x%08x\n",
2876 __func__, idx, dir_in ? "in" : "out", ints);
2877
b787d755
MYK
2878 /* Don't process XferCompl interrupt if it is a setup packet */
2879 if (idx == 0 && (ints & (DXEPINT_SETUP | DXEPINT_SETUP_RCVD)))
2880 ints &= ~DXEPINT_XFERCOMPL;
2881
f0afdb42
VA
2882 /*
2883 * Don't process XferCompl interrupt in DDMA if EP0 is still in SETUP
2884 * stage and xfercomplete was generated without SETUP phase done
2885 * interrupt. SW should parse received setup packet only after host's
2886 * exit from setup phase of control transfer.
2887 */
2888 if (using_desc_dma(hsotg) && idx == 0 && !hs_ep->dir_in &&
2889 hsotg->ep0_state == DWC2_EP0_SETUP && !(ints & DXEPINT_SETUP))
2890 ints &= ~DXEPINT_XFERCOMPL;
2891
837e9f00 2892 if (ints & DXEPINT_XFERCOMPL) {
5b7d70c6 2893 dev_dbg(hsotg->dev,
47a1685f 2894 "%s: XferCompl: DxEPCTL=0x%08x, DXEPTSIZ=%08x\n",
95c8bc36
AS
2895 __func__, dwc2_readl(hsotg->regs + epctl_reg),
2896 dwc2_readl(hsotg->regs + epsiz_reg));
5b7d70c6 2897
540ccba0
VA
2898 /* In DDMA handle isochronous requests separately */
2899 if (using_desc_dma(hsotg) && hs_ep->isochronous) {
2900 dwc2_gadget_complete_isoc_request_ddma(hs_ep);
2901 /* Try to start next isoc request */
2902 dwc2_gadget_start_next_isoc_ddma(hs_ep);
2903 } else if (dir_in) {
2904 /*
2905 * We get OutDone from the FIFO, so we only
2906 * need to look at completing IN requests here
2907 * if operating slave mode
2908 */
837e9f00
VM
2909 if (hs_ep->isochronous && hs_ep->interval > 1)
2910 dwc2_gadget_incr_frame_num(hs_ep);
2911
1f91b4cc 2912 dwc2_hsotg_complete_in(hsotg, hs_ep);
837e9f00
VM
2913 if (ints & DXEPINT_NAKINTRPT)
2914 ints &= ~DXEPINT_NAKINTRPT;
5b7d70c6 2915
c9a64ea8 2916 if (idx == 0 && !hs_ep->req)
1f91b4cc 2917 dwc2_hsotg_enqueue_setup(hsotg);
5b7d70c6 2918 } else if (using_dma(hsotg)) {
8b9bc460
LM
2919 /*
2920 * We're using DMA, we need to fire an OutDone here
2921 * as we ignore the RXFIFO.
2922 */
837e9f00
VM
2923 if (hs_ep->isochronous && hs_ep->interval > 1)
2924 dwc2_gadget_incr_frame_num(hs_ep);
5b7d70c6 2925
1f91b4cc 2926 dwc2_hsotg_handle_outdone(hsotg, idx);
5b7d70c6 2927 }
5b7d70c6
BD
2928 }
2929
bd9971f0
VM
2930 if (ints & DXEPINT_EPDISBLD)
2931 dwc2_gadget_handle_ep_disabled(hs_ep);
9c39ddc6 2932
5321922c
VM
2933 if (ints & DXEPINT_OUTTKNEPDIS)
2934 dwc2_gadget_handle_out_token_ep_disabled(hs_ep);
2935
2936 if (ints & DXEPINT_NAKINTRPT)
2937 dwc2_gadget_handle_nak(hs_ep);
2938
47a1685f 2939 if (ints & DXEPINT_AHBERR)
5b7d70c6 2940 dev_dbg(hsotg->dev, "%s: AHBErr\n", __func__);
5b7d70c6 2941
47a1685f 2942 if (ints & DXEPINT_SETUP) { /* Setup or Timeout */
5b7d70c6
BD
2943 dev_dbg(hsotg->dev, "%s: Setup/Timeout\n", __func__);
2944
2945 if (using_dma(hsotg) && idx == 0) {
8b9bc460
LM
2946 /*
2947 * this is the notification we've received a
5b7d70c6
BD
2948 * setup packet. In non-DMA mode we'd get this
2949 * from the RXFIFO, instead we need to process
8b9bc460
LM
2950 * the setup here.
2951 */
5b7d70c6
BD
2952
2953 if (dir_in)
2954 WARN_ON_ONCE(1);
2955 else
1f91b4cc 2956 dwc2_hsotg_handle_outdone(hsotg, 0);
5b7d70c6 2957 }
5b7d70c6
BD
2958 }
2959
ef750c71 2960 if (ints & DXEPINT_STSPHSERCVD) {
9d9a6b07
VA
2961 dev_dbg(hsotg->dev, "%s: StsPhseRcvd\n", __func__);
2962
9e95a66c
MH
2963 /* Safety check EP0 state when STSPHSERCVD asserted */
2964 if (hsotg->ep0_state == DWC2_EP0_DATA_OUT) {
2965 /* Move to STATUS IN for DDMA */
2966 if (using_desc_dma(hsotg))
2967 dwc2_hsotg_ep0_zlp(hsotg, true);
2968 }
2969
ef750c71
VA
2970 }
2971
47a1685f 2972 if (ints & DXEPINT_BACK2BACKSETUP)
5b7d70c6 2973 dev_dbg(hsotg->dev, "%s: B2BSetup/INEPNakEff\n", __func__);
5b7d70c6 2974
540ccba0
VA
2975 if (ints & DXEPINT_BNAINTR) {
2976 dev_dbg(hsotg->dev, "%s: BNA interrupt\n", __func__);
2977
2978 /*
2979 * Try to start next isoc request, if any.
2980 * Sometimes the endpoint remains enabled after BNA interrupt
2981 * assertion, which is not expected, hence we can enter here
2982 * couple of times.
2983 */
2984 if (hs_ep->isochronous)
2985 dwc2_gadget_start_next_isoc_ddma(hs_ep);
2986 }
2987
1479e841 2988 if (dir_in && !hs_ep->isochronous) {
8b9bc460 2989 /* not sure if this is important, but we'll clear it anyway */
26ddef5d 2990 if (ints & DXEPINT_INTKNTXFEMP) {
5b7d70c6
BD
2991 dev_dbg(hsotg->dev, "%s: ep%d: INTknTXFEmpMsk\n",
2992 __func__, idx);
5b7d70c6
BD
2993 }
2994
2995 /* this probably means something bad is happening */
26ddef5d 2996 if (ints & DXEPINT_INTKNEPMIS) {
5b7d70c6
BD
2997 dev_warn(hsotg->dev, "%s: ep%d: INTknEP\n",
2998 __func__, idx);
5b7d70c6 2999 }
10aebc77
BD
3000
3001 /* FIFO has space or is empty (see GAHBCFG) */
3002 if (hsotg->dedicated_fifos &&
26ddef5d 3003 ints & DXEPINT_TXFEMP) {
10aebc77
BD
3004 dev_dbg(hsotg->dev, "%s: ep%d: TxFIFOEmpty\n",
3005 __func__, idx);
70fa030f 3006 if (!using_dma(hsotg))
1f91b4cc 3007 dwc2_hsotg_trytx(hsotg, hs_ep);
10aebc77 3008 }
5b7d70c6 3009 }
5b7d70c6
BD
3010}
3011
3012/**
1f91b4cc 3013 * dwc2_hsotg_irq_enumdone - Handle EnumDone interrupt (enumeration done)
5b7d70c6
BD
3014 * @hsotg: The device state.
3015 *
3016 * Handle updating the device settings after the enumeration phase has
3017 * been completed.
8b9bc460 3018 */
1f91b4cc 3019static void dwc2_hsotg_irq_enumdone(struct dwc2_hsotg *hsotg)
5b7d70c6 3020{
95c8bc36 3021 u32 dsts = dwc2_readl(hsotg->regs + DSTS);
9b2667f1 3022 int ep0_mps = 0, ep_mps = 8;
5b7d70c6 3023
8b9bc460
LM
3024 /*
3025 * This should signal the finish of the enumeration phase
5b7d70c6 3026 * of the USB handshaking, so we should now know what rate
8b9bc460
LM
3027 * we connected at.
3028 */
5b7d70c6
BD
3029
3030 dev_dbg(hsotg->dev, "EnumDone (DSTS=0x%08x)\n", dsts);
3031
8b9bc460
LM
3032 /*
3033 * note, since we're limited by the size of transfer on EP0, and
5b7d70c6 3034 * it seems IN transfers must be a even number of packets we do
8b9bc460
LM
3035 * not advertise a 64byte MPS on EP0.
3036 */
5b7d70c6
BD
3037
3038 /* catch both EnumSpd_FS and EnumSpd_FS48 */
6d76c92c 3039 switch ((dsts & DSTS_ENUMSPD_MASK) >> DSTS_ENUMSPD_SHIFT) {
47a1685f
DN
3040 case DSTS_ENUMSPD_FS:
3041 case DSTS_ENUMSPD_FS48:
5b7d70c6 3042 hsotg->gadget.speed = USB_SPEED_FULL;
5b7d70c6 3043 ep0_mps = EP0_MPS_LIMIT;
295538ff 3044 ep_mps = 1023;
5b7d70c6
BD
3045 break;
3046
47a1685f 3047 case DSTS_ENUMSPD_HS:
5b7d70c6 3048 hsotg->gadget.speed = USB_SPEED_HIGH;
5b7d70c6 3049 ep0_mps = EP0_MPS_LIMIT;
295538ff 3050 ep_mps = 1024;
5b7d70c6
BD
3051 break;
3052
47a1685f 3053 case DSTS_ENUMSPD_LS:
5b7d70c6 3054 hsotg->gadget.speed = USB_SPEED_LOW;
552d940f
VM
3055 ep0_mps = 8;
3056 ep_mps = 8;
8b9bc460
LM
3057 /*
3058 * note, we don't actually support LS in this driver at the
5b7d70c6
BD
3059 * moment, and the documentation seems to imply that it isn't
3060 * supported by the PHYs on some of the devices.
3061 */
3062 break;
3063 }
e538dfda
MN
3064 dev_info(hsotg->dev, "new device is %s\n",
3065 usb_speed_string(hsotg->gadget.speed));
5b7d70c6 3066
8b9bc460
LM
3067 /*
3068 * we should now know the maximum packet size for an
3069 * endpoint, so set the endpoints to a default value.
3070 */
5b7d70c6
BD
3071
3072 if (ep0_mps) {
3073 int i;
c6f5c050 3074 /* Initialize ep0 for both in and out directions */
ee2c40de
VM
3075 dwc2_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 0, 1);
3076 dwc2_hsotg_set_ep_maxpacket(hsotg, 0, ep0_mps, 0, 0);
c6f5c050
MYK
3077 for (i = 1; i < hsotg->num_of_eps; i++) {
3078 if (hsotg->eps_in[i])
ee2c40de
VM
3079 dwc2_hsotg_set_ep_maxpacket(hsotg, i, ep_mps,
3080 0, 1);
c6f5c050 3081 if (hsotg->eps_out[i])
ee2c40de
VM
3082 dwc2_hsotg_set_ep_maxpacket(hsotg, i, ep_mps,
3083 0, 0);
c6f5c050 3084 }
5b7d70c6
BD
3085 }
3086
3087 /* ensure after enumeration our EP0 is active */
3088
1f91b4cc 3089 dwc2_hsotg_enqueue_setup(hsotg);
5b7d70c6
BD
3090
3091 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
95c8bc36
AS
3092 dwc2_readl(hsotg->regs + DIEPCTL0),
3093 dwc2_readl(hsotg->regs + DOEPCTL0));
5b7d70c6
BD
3094}
3095
3096/**
3097 * kill_all_requests - remove all requests from the endpoint's queue
3098 * @hsotg: The device state.
3099 * @ep: The endpoint the requests may be on.
3100 * @result: The result code to use.
5b7d70c6
BD
3101 *
3102 * Go through the requests on the given endpoint and mark them
3103 * completed with the given result code.
3104 */
941fcce4 3105static void kill_all_requests(struct dwc2_hsotg *hsotg,
1f91b4cc 3106 struct dwc2_hsotg_ep *ep,
6b448af4 3107 int result)
5b7d70c6 3108{
1f91b4cc 3109 struct dwc2_hsotg_req *req, *treq;
9da51974 3110 unsigned int size;
5b7d70c6 3111
6b448af4 3112 ep->req = NULL;
5b7d70c6 3113
6b448af4 3114 list_for_each_entry_safe(req, treq, &ep->queue, queue)
1f91b4cc 3115 dwc2_hsotg_complete_request(hsotg, ep, req,
9da51974 3116 result);
6b448af4 3117
b203d0a2
RB
3118 if (!hsotg->dedicated_fifos)
3119 return;
ad674a15 3120 size = (dwc2_readl(hsotg->regs + DTXFSTS(ep->fifo_index)) & 0xffff) * 4;
b203d0a2 3121 if (size < ep->fifo_size)
1f91b4cc 3122 dwc2_hsotg_txfifo_flush(hsotg, ep->fifo_index);
5b7d70c6
BD
3123}
3124
5b7d70c6 3125/**
1f91b4cc 3126 * dwc2_hsotg_disconnect - disconnect service
5b7d70c6
BD
3127 * @hsotg: The device state.
3128 *
5e891342
LM
3129 * The device has been disconnected. Remove all current
3130 * transactions and signal the gadget driver that this
3131 * has happened.
8b9bc460 3132 */
1f91b4cc 3133void dwc2_hsotg_disconnect(struct dwc2_hsotg *hsotg)
5b7d70c6 3134{
9da51974 3135 unsigned int ep;
5b7d70c6 3136
4ace06e8
MS
3137 if (!hsotg->connected)
3138 return;
3139
3140 hsotg->connected = 0;
9e14d0a5 3141 hsotg->test_mode = 0;
c6f5c050
MYK
3142
3143 for (ep = 0; ep < hsotg->num_of_eps; ep++) {
3144 if (hsotg->eps_in[ep])
3145 kill_all_requests(hsotg, hsotg->eps_in[ep],
9da51974 3146 -ESHUTDOWN);
c6f5c050
MYK
3147 if (hsotg->eps_out[ep])
3148 kill_all_requests(hsotg, hsotg->eps_out[ep],
9da51974 3149 -ESHUTDOWN);
c6f5c050 3150 }
5b7d70c6
BD
3151
3152 call_gadget(hsotg, disconnect);
065d3931 3153 hsotg->lx_state = DWC2_L3;
ce2b21a4
JS
3154
3155 usb_gadget_set_state(&hsotg->gadget, USB_STATE_NOTATTACHED);
5b7d70c6
BD
3156}
3157
3158/**
1f91b4cc 3159 * dwc2_hsotg_irq_fifoempty - TX FIFO empty interrupt handler
5b7d70c6
BD
3160 * @hsotg: The device state:
3161 * @periodic: True if this is a periodic FIFO interrupt
3162 */
1f91b4cc 3163static void dwc2_hsotg_irq_fifoempty(struct dwc2_hsotg *hsotg, bool periodic)
5b7d70c6 3164{
1f91b4cc 3165 struct dwc2_hsotg_ep *ep;
5b7d70c6
BD
3166 int epno, ret;
3167
3168 /* look through for any more data to transmit */
b3f489b2 3169 for (epno = 0; epno < hsotg->num_of_eps; epno++) {
c6f5c050
MYK
3170 ep = index_to_ep(hsotg, epno, 1);
3171
3172 if (!ep)
3173 continue;
5b7d70c6
BD
3174
3175 if (!ep->dir_in)
3176 continue;
3177
3178 if ((periodic && !ep->periodic) ||
3179 (!periodic && ep->periodic))
3180 continue;
3181
1f91b4cc 3182 ret = dwc2_hsotg_trytx(hsotg, ep);
5b7d70c6
BD
3183 if (ret < 0)
3184 break;
3185 }
3186}
3187
5b7d70c6 3188/* IRQ flags which will trigger a retry around the IRQ loop */
47a1685f
DN
3189#define IRQ_RETRY_MASK (GINTSTS_NPTXFEMP | \
3190 GINTSTS_PTXFEMP | \
3191 GINTSTS_RXFLVL)
5b7d70c6 3192
8b9bc460 3193/**
1f91b4cc 3194 * dwc2_hsotg_core_init - issue softreset to the core
8b9bc460
LM
3195 * @hsotg: The device state
3196 *
3197 * Issue a soft reset to the core, and await the core finishing it.
3198 */
1f91b4cc 3199void dwc2_hsotg_core_init_disconnected(struct dwc2_hsotg *hsotg,
9da51974 3200 bool is_usb_reset)
308d734e 3201{
1ee6903b 3202 u32 intmsk;
643cc4de 3203 u32 val;
ecd9a7ad 3204 u32 usbcfg;
79c3b5bb 3205 u32 dcfg = 0;
643cc4de 3206
5390d438
MYK
3207 /* Kill any ep0 requests as controller will be reinitialized */
3208 kill_all_requests(hsotg, hsotg->eps_out[0], -ECONNRESET);
3209
643cc4de 3210 if (!is_usb_reset)
6e6360b6 3211 if (dwc2_core_reset(hsotg, true))
86de4895 3212 return;
308d734e
LM
3213
3214 /*
3215 * we must now enable ep0 ready for host detection and then
3216 * set configuration.
3217 */
3218
ecd9a7ad
PR
3219 /* keep other bits untouched (so e.g. forced modes are not lost) */
3220 usbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
3221 usbcfg &= ~(GUSBCFG_TOUTCAL_MASK | GUSBCFG_PHYIF16 | GUSBCFG_SRPCAP |
ca02954a 3222 GUSBCFG_HNPCAP | GUSBCFG_USBTRDTIM_MASK);
ecd9a7ad 3223
79c3b5bb 3224 if (hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS &&
38e9002b
VM
3225 (hsotg->params.speed == DWC2_SPEED_PARAM_FULL ||
3226 hsotg->params.speed == DWC2_SPEED_PARAM_LOW)) {
79c3b5bb
VA
3227 /* FS/LS Dedicated Transceiver Interface */
3228 usbcfg |= GUSBCFG_PHYSEL;
3229 } else {
3230 /* set the PLL on, remove the HNP/SRP and set the PHY */
3231 val = (hsotg->phyif == GUSBCFG_PHYIF8) ? 9 : 5;
3232 usbcfg |= hsotg->phyif | GUSBCFG_TOUTCAL(7) |
3233 (val << GUSBCFG_USBTRDTIM_SHIFT);
3234 }
ecd9a7ad 3235 dwc2_writel(usbcfg, hsotg->regs + GUSBCFG);
308d734e 3236
1f91b4cc 3237 dwc2_hsotg_init_fifo(hsotg);
308d734e 3238
643cc4de 3239 if (!is_usb_reset)
abd064a1 3240 dwc2_set_bit(hsotg->regs + DCTL, DCTL_SFTDISCON);
308d734e 3241
79c3b5bb 3242 dcfg |= DCFG_EPMISCNT(1);
38e9002b
VM
3243
3244 switch (hsotg->params.speed) {
3245 case DWC2_SPEED_PARAM_LOW:
3246 dcfg |= DCFG_DEVSPD_LS;
3247 break;
3248 case DWC2_SPEED_PARAM_FULL:
79c3b5bb
VA
3249 if (hsotg->params.phy_type == DWC2_PHY_TYPE_PARAM_FS)
3250 dcfg |= DCFG_DEVSPD_FS48;
3251 else
3252 dcfg |= DCFG_DEVSPD_FS;
38e9002b
VM
3253 break;
3254 default:
79c3b5bb
VA
3255 dcfg |= DCFG_DEVSPD_HS;
3256 }
38e9002b 3257
79c3b5bb 3258 dwc2_writel(dcfg, hsotg->regs + DCFG);
308d734e
LM
3259
3260 /* Clear any pending OTG interrupts */
95c8bc36 3261 dwc2_writel(0xffffffff, hsotg->regs + GOTGINT);
308d734e
LM
3262
3263 /* Clear any pending interrupts */
95c8bc36 3264 dwc2_writel(0xffffffff, hsotg->regs + GINTSTS);
1ee6903b 3265 intmsk = GINTSTS_ERLYSUSP | GINTSTS_SESSREQINT |
47a1685f 3266 GINTSTS_GOUTNAKEFF | GINTSTS_GINNAKEFF |
1ee6903b
GH
3267 GINTSTS_USBRST | GINTSTS_RESETDET |
3268 GINTSTS_ENUMDONE | GINTSTS_OTGINT |
376f0401
SA
3269 GINTSTS_USBSUSP | GINTSTS_WKUPINT |
3270 GINTSTS_LPMTRANRCVD;
f4736701
VA
3271
3272 if (!using_desc_dma(hsotg))
3273 intmsk |= GINTSTS_INCOMPL_SOIN | GINTSTS_INCOMPL_SOOUT;
1ee6903b 3274
95832c00 3275 if (!hsotg->params.external_id_pin_ctl)
1ee6903b
GH
3276 intmsk |= GINTSTS_CONIDSTSCHNG;
3277
3278 dwc2_writel(intmsk, hsotg->regs + GINTMSK);
308d734e 3279
a5c18f11 3280 if (using_dma(hsotg)) {
95c8bc36 3281 dwc2_writel(GAHBCFG_GLBL_INTR_EN | GAHBCFG_DMA_EN |
d1ac8c80 3282 hsotg->params.ahbcfg,
95c8bc36 3283 hsotg->regs + GAHBCFG);
a5c18f11
VA
3284
3285 /* Set DDMA mode support in the core if needed */
3286 if (using_desc_dma(hsotg))
abd064a1 3287 dwc2_set_bit(hsotg->regs + DCFG, DCFG_DESCDMA_EN);
a5c18f11
VA
3288
3289 } else {
95c8bc36
AS
3290 dwc2_writel(((hsotg->dedicated_fifos) ?
3291 (GAHBCFG_NP_TXF_EMP_LVL |
3292 GAHBCFG_P_TXF_EMP_LVL) : 0) |
3293 GAHBCFG_GLBL_INTR_EN, hsotg->regs + GAHBCFG);
a5c18f11 3294 }
308d734e
LM
3295
3296 /*
8acc8296
RB
3297 * If INTknTXFEmpMsk is enabled, it's important to disable ep interrupts
3298 * when we have no data to transfer. Otherwise we get being flooded by
3299 * interrupts.
308d734e
LM
3300 */
3301
95c8bc36 3302 dwc2_writel(((hsotg->dedicated_fifos && !using_dma(hsotg)) ?
6ff2e832 3303 DIEPMSK_TXFIFOEMPTY | DIEPMSK_INTKNTXFEMPMSK : 0) |
47a1685f 3304 DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK |
837e9f00 3305 DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK,
47a1685f 3306 hsotg->regs + DIEPMSK);
308d734e
LM
3307
3308 /*
3309 * don't need XferCompl, we get that from RXFIFO in slave mode. In
9d9a6b07 3310 * DMA mode we may need this and StsPhseRcvd.
308d734e 3311 */
9d9a6b07
VA
3312 dwc2_writel((using_dma(hsotg) ? (DIEPMSK_XFERCOMPLMSK |
3313 DOEPMSK_STSPHSERCVDMSK) : 0) |
47a1685f 3314 DOEPMSK_EPDISBLDMSK | DOEPMSK_AHBERRMSK |
9d9a6b07 3315 DOEPMSK_SETUPMSK,
47a1685f 3316 hsotg->regs + DOEPMSK);
308d734e 3317
ec01f0b2
VA
3318 /* Enable BNA interrupt for DDMA */
3319 if (using_desc_dma(hsotg))
abd064a1 3320 dwc2_set_bit(hsotg->regs + DOEPMSK, DOEPMSK_BNAMSK);
ec01f0b2 3321
95c8bc36 3322 dwc2_writel(0, hsotg->regs + DAINTMSK);
308d734e
LM
3323
3324 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
95c8bc36
AS
3325 dwc2_readl(hsotg->regs + DIEPCTL0),
3326 dwc2_readl(hsotg->regs + DOEPCTL0));
308d734e
LM
3327
3328 /* enable in and out endpoint interrupts */
1f91b4cc 3329 dwc2_hsotg_en_gsint(hsotg, GINTSTS_OEPINT | GINTSTS_IEPINT);
308d734e
LM
3330
3331 /*
3332 * Enable the RXFIFO when in slave mode, as this is how we collect
3333 * the data. In DMA mode, we get events from the FIFO but also
3334 * things we cannot process, so do not use it.
3335 */
3336 if (!using_dma(hsotg))
1f91b4cc 3337 dwc2_hsotg_en_gsint(hsotg, GINTSTS_RXFLVL);
308d734e
LM
3338
3339 /* Enable interrupts for EP0 in and out */
1f91b4cc
FB
3340 dwc2_hsotg_ctrl_epint(hsotg, 0, 0, 1);
3341 dwc2_hsotg_ctrl_epint(hsotg, 0, 1, 1);
308d734e 3342
643cc4de 3343 if (!is_usb_reset) {
abd064a1 3344 dwc2_set_bit(hsotg->regs + DCTL, DCTL_PWRONPRGDONE);
643cc4de 3345 udelay(10); /* see openiboot */
abd064a1 3346 dwc2_clear_bit(hsotg->regs + DCTL, DCTL_PWRONPRGDONE);
643cc4de 3347 }
308d734e 3348
95c8bc36 3349 dev_dbg(hsotg->dev, "DCTL=0x%08x\n", dwc2_readl(hsotg->regs + DCTL));
308d734e
LM
3350
3351 /*
94cb8fd6 3352 * DxEPCTL_USBActEp says RO in manual, but seems to be set by
308d734e
LM
3353 * writing to the EPCTL register..
3354 */
3355
3356 /* set to read 1 8byte packet */
95c8bc36 3357 dwc2_writel(DXEPTSIZ_MC(1) | DXEPTSIZ_PKTCNT(1) |
47a1685f 3358 DXEPTSIZ_XFERSIZE(8), hsotg->regs + DOEPTSIZ0);
308d734e 3359
95c8bc36 3360 dwc2_writel(dwc2_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) |
47a1685f
DN
3361 DXEPCTL_CNAK | DXEPCTL_EPENA |
3362 DXEPCTL_USBACTEP,
94cb8fd6 3363 hsotg->regs + DOEPCTL0);
308d734e
LM
3364
3365 /* enable, but don't activate EP0in */
95c8bc36 3366 dwc2_writel(dwc2_hsotg_ep0_mps(hsotg->eps_out[0]->ep.maxpacket) |
47a1685f 3367 DXEPCTL_USBACTEP, hsotg->regs + DIEPCTL0);
308d734e 3368
308d734e 3369 /* clear global NAKs */
643cc4de
GH
3370 val = DCTL_CGOUTNAK | DCTL_CGNPINNAK;
3371 if (!is_usb_reset)
3372 val |= DCTL_SFTDISCON;
abd064a1 3373 dwc2_set_bit(hsotg->regs + DCTL, val);
308d734e 3374
21b03405
SA
3375 /* configure the core to support LPM */
3376 dwc2_gadget_init_lpm(hsotg);
3377
308d734e
LM
3378 /* must be at-least 3ms to allow bus to see disconnect */
3379 mdelay(3);
3380
065d3931 3381 hsotg->lx_state = DWC2_L0;
755d7395
VM
3382
3383 dwc2_hsotg_enqueue_setup(hsotg);
3384
3385 dev_dbg(hsotg->dev, "EP0: DIEPCTL0=0x%08x, DOEPCTL0=0x%08x\n",
3386 dwc2_readl(hsotg->regs + DIEPCTL0),
3387 dwc2_readl(hsotg->regs + DOEPCTL0));
ad38dc5d
MS
3388}
3389
1f91b4cc 3390static void dwc2_hsotg_core_disconnect(struct dwc2_hsotg *hsotg)
ad38dc5d
MS
3391{
3392 /* set the soft-disconnect bit */
abd064a1 3393 dwc2_set_bit(hsotg->regs + DCTL, DCTL_SFTDISCON);
ad38dc5d 3394}
ac3c81f3 3395
1f91b4cc 3396void dwc2_hsotg_core_connect(struct dwc2_hsotg *hsotg)
ad38dc5d 3397{
308d734e 3398 /* remove the soft-disconnect and let's go */
abd064a1 3399 dwc2_clear_bit(hsotg->regs + DCTL, DCTL_SFTDISCON);
308d734e
LM
3400}
3401
381fc8f8
VM
3402/**
3403 * dwc2_gadget_handle_incomplete_isoc_in - handle incomplete ISO IN Interrupt.
3404 * @hsotg: The device state:
3405 *
3406 * This interrupt indicates one of the following conditions occurred while
3407 * transmitting an ISOC transaction.
3408 * - Corrupted IN Token for ISOC EP.
3409 * - Packet not complete in FIFO.
3410 *
3411 * The following actions will be taken:
3412 * - Determine the EP
3413 * - Disable EP; when 'Endpoint Disabled' interrupt is received Flush FIFO
3414 */
3415static void dwc2_gadget_handle_incomplete_isoc_in(struct dwc2_hsotg *hsotg)
3416{
3417 struct dwc2_hsotg_ep *hs_ep;
3418 u32 epctrl;
1b4977c7 3419 u32 daintmsk;
381fc8f8
VM
3420 u32 idx;
3421
3422 dev_dbg(hsotg->dev, "Incomplete isoc in interrupt received:\n");
3423
1b4977c7
RK
3424 daintmsk = dwc2_readl(hsotg->regs + DAINTMSK);
3425
381fc8f8
VM
3426 for (idx = 1; idx <= hsotg->num_of_eps; idx++) {
3427 hs_ep = hsotg->eps_in[idx];
1b4977c7
RK
3428 /* Proceed only unmasked ISOC EPs */
3429 if (!hs_ep->isochronous || (BIT(idx) & ~daintmsk))
3430 continue;
3431
381fc8f8 3432 epctrl = dwc2_readl(hsotg->regs + DIEPCTL(idx));
1b4977c7 3433 if ((epctrl & DXEPCTL_EPENA) &&
381fc8f8
VM
3434 dwc2_gadget_target_frame_elapsed(hs_ep)) {
3435 epctrl |= DXEPCTL_SNAK;
3436 epctrl |= DXEPCTL_EPDIS;
3437 dwc2_writel(epctrl, hsotg->regs + DIEPCTL(idx));
3438 }
3439 }
3440
3441 /* Clear interrupt */
3442 dwc2_writel(GINTSTS_INCOMPL_SOIN, hsotg->regs + GINTSTS);
3443}
3444
3445/**
3446 * dwc2_gadget_handle_incomplete_isoc_out - handle incomplete ISO OUT Interrupt
3447 * @hsotg: The device state:
3448 *
3449 * This interrupt indicates one of the following conditions occurred while
3450 * transmitting an ISOC transaction.
3451 * - Corrupted OUT Token for ISOC EP.
3452 * - Packet not complete in FIFO.
3453 *
3454 * The following actions will be taken:
3455 * - Determine the EP
3456 * - Set DCTL_SGOUTNAK and unmask GOUTNAKEFF if target frame elapsed.
3457 */
3458static void dwc2_gadget_handle_incomplete_isoc_out(struct dwc2_hsotg *hsotg)
3459{
3460 u32 gintsts;
3461 u32 gintmsk;
689efb26 3462 u32 daintmsk;
381fc8f8
VM
3463 u32 epctrl;
3464 struct dwc2_hsotg_ep *hs_ep;
3465 int idx;
3466
3467 dev_dbg(hsotg->dev, "%s: GINTSTS_INCOMPL_SOOUT\n", __func__);
3468
689efb26
RK
3469 daintmsk = dwc2_readl(hsotg->regs + DAINTMSK);
3470 daintmsk >>= DAINT_OUTEP_SHIFT;
3471
381fc8f8
VM
3472 for (idx = 1; idx <= hsotg->num_of_eps; idx++) {
3473 hs_ep = hsotg->eps_out[idx];
689efb26
RK
3474 /* Proceed only unmasked ISOC EPs */
3475 if (!hs_ep->isochronous || (BIT(idx) & ~daintmsk))
3476 continue;
3477
381fc8f8 3478 epctrl = dwc2_readl(hsotg->regs + DOEPCTL(idx));
689efb26 3479 if ((epctrl & DXEPCTL_EPENA) &&
381fc8f8
VM
3480 dwc2_gadget_target_frame_elapsed(hs_ep)) {
3481 /* Unmask GOUTNAKEFF interrupt */
3482 gintmsk = dwc2_readl(hsotg->regs + GINTMSK);
3483 gintmsk |= GINTSTS_GOUTNAKEFF;
3484 dwc2_writel(gintmsk, hsotg->regs + GINTMSK);
3485
3486 gintsts = dwc2_readl(hsotg->regs + GINTSTS);
689efb26 3487 if (!(gintsts & GINTSTS_GOUTNAKEFF)) {
abd064a1 3488 dwc2_set_bit(hsotg->regs + DCTL, DCTL_SGOUTNAK);
689efb26
RK
3489 break;
3490 }
381fc8f8
VM
3491 }
3492 }
3493
3494 /* Clear interrupt */
3495 dwc2_writel(GINTSTS_INCOMPL_SOOUT, hsotg->regs + GINTSTS);
3496}
3497
5b7d70c6 3498/**
1f91b4cc 3499 * dwc2_hsotg_irq - handle device interrupt
5b7d70c6
BD
3500 * @irq: The IRQ number triggered
3501 * @pw: The pw value when registered the handler.
3502 */
1f91b4cc 3503static irqreturn_t dwc2_hsotg_irq(int irq, void *pw)
5b7d70c6 3504{
941fcce4 3505 struct dwc2_hsotg *hsotg = pw;
5b7d70c6
BD
3506 int retry_count = 8;
3507 u32 gintsts;
3508 u32 gintmsk;
3509
ee3de8d7
VM
3510 if (!dwc2_is_device_mode(hsotg))
3511 return IRQ_NONE;
3512
5ad1d316 3513 spin_lock(&hsotg->lock);
5b7d70c6 3514irq_retry:
95c8bc36
AS
3515 gintsts = dwc2_readl(hsotg->regs + GINTSTS);
3516 gintmsk = dwc2_readl(hsotg->regs + GINTMSK);
5b7d70c6
BD
3517
3518 dev_dbg(hsotg->dev, "%s: %08x %08x (%08x) retry %d\n",
3519 __func__, gintsts, gintsts & gintmsk, gintmsk, retry_count);
3520
3521 gintsts &= gintmsk;
3522
8fc37b82
MYK
3523 if (gintsts & GINTSTS_RESETDET) {
3524 dev_dbg(hsotg->dev, "%s: USBRstDet\n", __func__);
3525
3526 dwc2_writel(GINTSTS_RESETDET, hsotg->regs + GINTSTS);
3527
3528 /* This event must be used only if controller is suspended */
3529 if (hsotg->lx_state == DWC2_L2) {
3530 dwc2_exit_hibernation(hsotg, true);
3531 hsotg->lx_state = DWC2_L0;
3532 }
3533 }
3534
3535 if (gintsts & (GINTSTS_USBRST | GINTSTS_RESETDET)) {
8fc37b82
MYK
3536 u32 usb_status = dwc2_readl(hsotg->regs + GOTGCTL);
3537 u32 connected = hsotg->connected;
3538
3539 dev_dbg(hsotg->dev, "%s: USBRst\n", __func__);
3540 dev_dbg(hsotg->dev, "GNPTXSTS=%08x\n",
3541 dwc2_readl(hsotg->regs + GNPTXSTS));
3542
3543 dwc2_writel(GINTSTS_USBRST, hsotg->regs + GINTSTS);
3544
3545 /* Report disconnection if it is not already done. */
3546 dwc2_hsotg_disconnect(hsotg);
3547
307bc11f 3548 /* Reset device address to zero */
abd064a1 3549 dwc2_clear_bit(hsotg->regs + DCFG, DCFG_DEVADDR_MASK);
307bc11f 3550
8fc37b82
MYK
3551 if (usb_status & GOTGCTL_BSESVLD && connected)
3552 dwc2_hsotg_core_init_disconnected(hsotg, true);
3553 }
3554
47a1685f 3555 if (gintsts & GINTSTS_ENUMDONE) {
95c8bc36 3556 dwc2_writel(GINTSTS_ENUMDONE, hsotg->regs + GINTSTS);
a3395f0d 3557
1f91b4cc 3558 dwc2_hsotg_irq_enumdone(hsotg);
5b7d70c6
BD
3559 }
3560
47a1685f 3561 if (gintsts & (GINTSTS_OEPINT | GINTSTS_IEPINT)) {
95c8bc36
AS
3562 u32 daint = dwc2_readl(hsotg->regs + DAINT);
3563 u32 daintmsk = dwc2_readl(hsotg->regs + DAINTMSK);
7e804650 3564 u32 daint_out, daint_in;
5b7d70c6
BD
3565 int ep;
3566
7e804650 3567 daint &= daintmsk;
47a1685f
DN
3568 daint_out = daint >> DAINT_OUTEP_SHIFT;
3569 daint_in = daint & ~(daint_out << DAINT_OUTEP_SHIFT);
7e804650 3570
5b7d70c6
BD
3571 dev_dbg(hsotg->dev, "%s: daint=%08x\n", __func__, daint);
3572
cec87f1d
MYK
3573 for (ep = 0; ep < hsotg->num_of_eps && daint_out;
3574 ep++, daint_out >>= 1) {
5b7d70c6 3575 if (daint_out & 1)
1f91b4cc 3576 dwc2_hsotg_epint(hsotg, ep, 0);
5b7d70c6
BD
3577 }
3578
cec87f1d
MYK
3579 for (ep = 0; ep < hsotg->num_of_eps && daint_in;
3580 ep++, daint_in >>= 1) {
5b7d70c6 3581 if (daint_in & 1)
1f91b4cc 3582 dwc2_hsotg_epint(hsotg, ep, 1);
5b7d70c6 3583 }
5b7d70c6
BD
3584 }
3585
5b7d70c6
BD
3586 /* check both FIFOs */
3587
47a1685f 3588 if (gintsts & GINTSTS_NPTXFEMP) {
5b7d70c6
BD
3589 dev_dbg(hsotg->dev, "NPTxFEmp\n");
3590
8b9bc460
LM
3591 /*
3592 * Disable the interrupt to stop it happening again
5b7d70c6 3593 * unless one of these endpoint routines decides that
8b9bc460
LM
3594 * it needs re-enabling
3595 */
5b7d70c6 3596
1f91b4cc
FB
3597 dwc2_hsotg_disable_gsint(hsotg, GINTSTS_NPTXFEMP);
3598 dwc2_hsotg_irq_fifoempty(hsotg, false);
5b7d70c6
BD
3599 }
3600
47a1685f 3601 if (gintsts & GINTSTS_PTXFEMP) {
5b7d70c6
BD
3602 dev_dbg(hsotg->dev, "PTxFEmp\n");
3603
94cb8fd6 3604 /* See note in GINTSTS_NPTxFEmp */
5b7d70c6 3605
1f91b4cc
FB
3606 dwc2_hsotg_disable_gsint(hsotg, GINTSTS_PTXFEMP);
3607 dwc2_hsotg_irq_fifoempty(hsotg, true);
5b7d70c6
BD
3608 }
3609
47a1685f 3610 if (gintsts & GINTSTS_RXFLVL) {
8b9bc460
LM
3611 /*
3612 * note, since GINTSTS_RxFLvl doubles as FIFO-not-empty,
1f91b4cc 3613 * we need to retry dwc2_hsotg_handle_rx if this is still
8b9bc460
LM
3614 * set.
3615 */
5b7d70c6 3616
1f91b4cc 3617 dwc2_hsotg_handle_rx(hsotg);
5b7d70c6
BD
3618 }
3619
47a1685f 3620 if (gintsts & GINTSTS_ERLYSUSP) {
94cb8fd6 3621 dev_dbg(hsotg->dev, "GINTSTS_ErlySusp\n");
95c8bc36 3622 dwc2_writel(GINTSTS_ERLYSUSP, hsotg->regs + GINTSTS);
5b7d70c6
BD
3623 }
3624
8b9bc460
LM
3625 /*
3626 * these next two seem to crop-up occasionally causing the core
5b7d70c6 3627 * to shutdown the USB transfer, so try clearing them and logging
8b9bc460
LM
3628 * the occurrence.
3629 */
5b7d70c6 3630
47a1685f 3631 if (gintsts & GINTSTS_GOUTNAKEFF) {
837e9f00
VM
3632 u8 idx;
3633 u32 epctrl;
3634 u32 gintmsk;
d8484552 3635 u32 daintmsk;
837e9f00
VM
3636 struct dwc2_hsotg_ep *hs_ep;
3637
d8484552
RK
3638 daintmsk = dwc2_readl(hsotg->regs + DAINTMSK);
3639 daintmsk >>= DAINT_OUTEP_SHIFT;
837e9f00
VM
3640 /* Mask this interrupt */
3641 gintmsk = dwc2_readl(hsotg->regs + GINTMSK);
3642 gintmsk &= ~GINTSTS_GOUTNAKEFF;
3643 dwc2_writel(gintmsk, hsotg->regs + GINTMSK);
3644
3645 dev_dbg(hsotg->dev, "GOUTNakEff triggered\n");
3646 for (idx = 1; idx <= hsotg->num_of_eps; idx++) {
3647 hs_ep = hsotg->eps_out[idx];
d8484552
RK
3648 /* Proceed only unmasked ISOC EPs */
3649 if (!hs_ep->isochronous || (BIT(idx) & ~daintmsk))
3650 continue;
3651
837e9f00
VM
3652 epctrl = dwc2_readl(hsotg->regs + DOEPCTL(idx));
3653
d8484552 3654 if (epctrl & DXEPCTL_EPENA) {
837e9f00
VM
3655 epctrl |= DXEPCTL_SNAK;
3656 epctrl |= DXEPCTL_EPDIS;
3657 dwc2_writel(epctrl, hsotg->regs + DOEPCTL(idx));
3658 }
3659 }
a3395f0d 3660
837e9f00 3661 /* This interrupt bit is cleared in DXEPINT_EPDISBLD handler */
5b7d70c6
BD
3662 }
3663
47a1685f 3664 if (gintsts & GINTSTS_GINNAKEFF) {
5b7d70c6
BD
3665 dev_info(hsotg->dev, "GINNakEff triggered\n");
3666
abd064a1 3667 dwc2_set_bit(hsotg->regs + DCTL, DCTL_CGNPINNAK);
a3395f0d 3668
1f91b4cc 3669 dwc2_hsotg_dump(hsotg);
5b7d70c6
BD
3670 }
3671
381fc8f8
VM
3672 if (gintsts & GINTSTS_INCOMPL_SOIN)
3673 dwc2_gadget_handle_incomplete_isoc_in(hsotg);
ec1f9d9f 3674
381fc8f8
VM
3675 if (gintsts & GINTSTS_INCOMPL_SOOUT)
3676 dwc2_gadget_handle_incomplete_isoc_out(hsotg);
ec1f9d9f 3677
8b9bc460
LM
3678 /*
3679 * if we've had fifo events, we should try and go around the
3680 * loop again to see if there's any point in returning yet.
3681 */
5b7d70c6
BD
3682
3683 if (gintsts & IRQ_RETRY_MASK && --retry_count > 0)
77b6200e 3684 goto irq_retry;
5b7d70c6 3685
5ad1d316
LM
3686 spin_unlock(&hsotg->lock);
3687
5b7d70c6
BD
3688 return IRQ_HANDLED;
3689}
3690
a4f82771
VA
3691static void dwc2_hsotg_ep_stop_xfr(struct dwc2_hsotg *hsotg,
3692 struct dwc2_hsotg_ep *hs_ep)
3693{
3694 u32 epctrl_reg;
3695 u32 epint_reg;
3696
3697 epctrl_reg = hs_ep->dir_in ? DIEPCTL(hs_ep->index) :
3698 DOEPCTL(hs_ep->index);
3699 epint_reg = hs_ep->dir_in ? DIEPINT(hs_ep->index) :
3700 DOEPINT(hs_ep->index);
3701
3702 dev_dbg(hsotg->dev, "%s: stopping transfer on %s\n", __func__,
3703 hs_ep->name);
3704
3705 if (hs_ep->dir_in) {
3706 if (hsotg->dedicated_fifos || hs_ep->periodic) {
abd064a1 3707 dwc2_set_bit(hsotg->regs + epctrl_reg, DXEPCTL_SNAK);
a4f82771
VA
3708 /* Wait for Nak effect */
3709 if (dwc2_hsotg_wait_bit_set(hsotg, epint_reg,
3710 DXEPINT_INEPNAKEFF, 100))
3711 dev_warn(hsotg->dev,
3712 "%s: timeout DIEPINT.NAKEFF\n",
3713 __func__);
3714 } else {
abd064a1 3715 dwc2_set_bit(hsotg->regs + DCTL, DCTL_SGNPINNAK);
a4f82771
VA
3716 /* Wait for Nak effect */
3717 if (dwc2_hsotg_wait_bit_set(hsotg, GINTSTS,
3718 GINTSTS_GINNAKEFF, 100))
3719 dev_warn(hsotg->dev,
3720 "%s: timeout GINTSTS.GINNAKEFF\n",
3721 __func__);
3722 }
3723 } else {
3724 if (!(dwc2_readl(hsotg->regs + GINTSTS) & GINTSTS_GOUTNAKEFF))
abd064a1 3725 dwc2_set_bit(hsotg->regs + DCTL, DCTL_SGOUTNAK);
a4f82771
VA
3726
3727 /* Wait for global nak to take effect */
3728 if (dwc2_hsotg_wait_bit_set(hsotg, GINTSTS,
3729 GINTSTS_GOUTNAKEFF, 100))
3730 dev_warn(hsotg->dev, "%s: timeout GINTSTS.GOUTNAKEFF\n",
3731 __func__);
3732 }
3733
3734 /* Disable ep */
abd064a1 3735 dwc2_set_bit(hsotg->regs + epctrl_reg, DXEPCTL_EPDIS | DXEPCTL_SNAK);
a4f82771
VA
3736
3737 /* Wait for ep to be disabled */
3738 if (dwc2_hsotg_wait_bit_set(hsotg, epint_reg, DXEPINT_EPDISBLD, 100))
3739 dev_warn(hsotg->dev,
3740 "%s: timeout DOEPCTL.EPDisable\n", __func__);
3741
3742 /* Clear EPDISBLD interrupt */
abd064a1 3743 dwc2_set_bit(hsotg->regs + epint_reg, DXEPINT_EPDISBLD);
a4f82771
VA
3744
3745 if (hs_ep->dir_in) {
3746 unsigned short fifo_index;
3747
3748 if (hsotg->dedicated_fifos || hs_ep->periodic)
3749 fifo_index = hs_ep->fifo_index;
3750 else
3751 fifo_index = 0;
3752
3753 /* Flush TX FIFO */
3754 dwc2_flush_tx_fifo(hsotg, fifo_index);
3755
3756 /* Clear Global In NP NAK in Shared FIFO for non periodic ep */
3757 if (!hsotg->dedicated_fifos && !hs_ep->periodic)
abd064a1 3758 dwc2_set_bit(hsotg->regs + DCTL, DCTL_CGNPINNAK);
a4f82771
VA
3759
3760 } else {
3761 /* Remove global NAKs */
abd064a1 3762 dwc2_set_bit(hsotg->regs + DCTL, DCTL_CGOUTNAK);
a4f82771
VA
3763 }
3764}
3765
5b7d70c6 3766/**
1f91b4cc 3767 * dwc2_hsotg_ep_enable - enable the given endpoint
5b7d70c6
BD
3768 * @ep: The USB endpint to configure
3769 * @desc: The USB endpoint descriptor to configure with.
3770 *
3771 * This is called from the USB gadget code's usb_ep_enable().
8b9bc460 3772 */
1f91b4cc 3773static int dwc2_hsotg_ep_enable(struct usb_ep *ep,
9da51974 3774 const struct usb_endpoint_descriptor *desc)
5b7d70c6 3775{
1f91b4cc 3776 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 3777 struct dwc2_hsotg *hsotg = hs_ep->parent;
5b7d70c6 3778 unsigned long flags;
ca4c55ad 3779 unsigned int index = hs_ep->index;
5b7d70c6
BD
3780 u32 epctrl_reg;
3781 u32 epctrl;
3782 u32 mps;
ee2c40de 3783 u32 mc;
837e9f00 3784 u32 mask;
ca4c55ad
MYK
3785 unsigned int dir_in;
3786 unsigned int i, val, size;
19c190f9 3787 int ret = 0;
5b7d70c6
BD
3788
3789 dev_dbg(hsotg->dev,
3790 "%s: ep %s: a 0x%02x, attr 0x%02x, mps 0x%04x, intr %d\n",
3791 __func__, ep->name, desc->bEndpointAddress, desc->bmAttributes,
3792 desc->wMaxPacketSize, desc->bInterval);
3793
3794 /* not to be called for EP0 */
8c3d6092
VA
3795 if (index == 0) {
3796 dev_err(hsotg->dev, "%s: called for EP 0\n", __func__);
3797 return -EINVAL;
3798 }
5b7d70c6
BD
3799
3800 dir_in = (desc->bEndpointAddress & USB_ENDPOINT_DIR_MASK) ? 1 : 0;
3801 if (dir_in != hs_ep->dir_in) {
3802 dev_err(hsotg->dev, "%s: direction mismatch!\n", __func__);
3803 return -EINVAL;
3804 }
3805
29cc8897 3806 mps = usb_endpoint_maxp(desc);
ee2c40de 3807 mc = usb_endpoint_maxp_mult(desc);
5b7d70c6 3808
1f91b4cc 3809 /* note, we handle this here instead of dwc2_hsotg_set_ep_maxpacket */
5b7d70c6 3810
94cb8fd6 3811 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
95c8bc36 3812 epctrl = dwc2_readl(hsotg->regs + epctrl_reg);
5b7d70c6
BD
3813
3814 dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x from 0x%08x\n",
3815 __func__, epctrl, epctrl_reg);
3816
5f54c54b 3817 /* Allocate DMA descriptor chain for non-ctrl endpoints */
9383e084
VM
3818 if (using_desc_dma(hsotg) && !hs_ep->desc_list) {
3819 hs_ep->desc_list = dmam_alloc_coherent(hsotg->dev,
5f54c54b
VA
3820 MAX_DMA_DESC_NUM_GENERIC *
3821 sizeof(struct dwc2_dma_desc),
86e881e7 3822 &hs_ep->desc_list_dma, GFP_ATOMIC);
5f54c54b
VA
3823 if (!hs_ep->desc_list) {
3824 ret = -ENOMEM;
3825 goto error2;
3826 }
3827 }
3828
22258f49 3829 spin_lock_irqsave(&hsotg->lock, flags);
5b7d70c6 3830
47a1685f
DN
3831 epctrl &= ~(DXEPCTL_EPTYPE_MASK | DXEPCTL_MPS_MASK);
3832 epctrl |= DXEPCTL_MPS(mps);
5b7d70c6 3833
8b9bc460
LM
3834 /*
3835 * mark the endpoint as active, otherwise the core may ignore
3836 * transactions entirely for this endpoint
3837 */
47a1685f 3838 epctrl |= DXEPCTL_USBACTEP;
5b7d70c6 3839
5b7d70c6 3840 /* update the endpoint state */
ee2c40de 3841 dwc2_hsotg_set_ep_maxpacket(hsotg, hs_ep->index, mps, mc, dir_in);
5b7d70c6
BD
3842
3843 /* default, set to non-periodic */
1479e841 3844 hs_ep->isochronous = 0;
5b7d70c6 3845 hs_ep->periodic = 0;
a18ed7b0 3846 hs_ep->halted = 0;
1479e841 3847 hs_ep->interval = desc->bInterval;
4fca54aa 3848
5b7d70c6
BD
3849 switch (desc->bmAttributes & USB_ENDPOINT_XFERTYPE_MASK) {
3850 case USB_ENDPOINT_XFER_ISOC:
47a1685f
DN
3851 epctrl |= DXEPCTL_EPTYPE_ISO;
3852 epctrl |= DXEPCTL_SETEVENFR;
1479e841 3853 hs_ep->isochronous = 1;
142bd33f 3854 hs_ep->interval = 1 << (desc->bInterval - 1);
837e9f00 3855 hs_ep->target_frame = TARGET_FRAME_INITIAL;
ab7d2192
VA
3856 hs_ep->isoc_chain_num = 0;
3857 hs_ep->next_desc = 0;
837e9f00 3858 if (dir_in) {
1479e841 3859 hs_ep->periodic = 1;
837e9f00
VM
3860 mask = dwc2_readl(hsotg->regs + DIEPMSK);
3861 mask |= DIEPMSK_NAKMSK;
3862 dwc2_writel(mask, hsotg->regs + DIEPMSK);
3863 } else {
3864 mask = dwc2_readl(hsotg->regs + DOEPMSK);
3865 mask |= DOEPMSK_OUTTKNEPDISMSK;
3866 dwc2_writel(mask, hsotg->regs + DOEPMSK);
3867 }
1479e841 3868 break;
5b7d70c6
BD
3869
3870 case USB_ENDPOINT_XFER_BULK:
47a1685f 3871 epctrl |= DXEPCTL_EPTYPE_BULK;
5b7d70c6
BD
3872 break;
3873
3874 case USB_ENDPOINT_XFER_INT:
b203d0a2 3875 if (dir_in)
5b7d70c6 3876 hs_ep->periodic = 1;
5b7d70c6 3877
142bd33f
VM
3878 if (hsotg->gadget.speed == USB_SPEED_HIGH)
3879 hs_ep->interval = 1 << (desc->bInterval - 1);
3880
47a1685f 3881 epctrl |= DXEPCTL_EPTYPE_INTERRUPT;
5b7d70c6
BD
3882 break;
3883
3884 case USB_ENDPOINT_XFER_CONTROL:
47a1685f 3885 epctrl |= DXEPCTL_EPTYPE_CONTROL;
5b7d70c6
BD
3886 break;
3887 }
3888
8b9bc460
LM
3889 /*
3890 * if the hardware has dedicated fifos, we must give each IN EP
10aebc77
BD
3891 * a unique tx-fifo even if it is non-periodic.
3892 */
21f3bb52 3893 if (dir_in && hsotg->dedicated_fifos) {
ca4c55ad
MYK
3894 u32 fifo_index = 0;
3895 u32 fifo_size = UINT_MAX;
9da51974
JY
3896
3897 size = hs_ep->ep.maxpacket * hs_ep->mc;
5f2196bd 3898 for (i = 1; i < hsotg->num_of_eps; ++i) {
9da51974 3899 if (hsotg->fifo_map & (1 << i))
b203d0a2 3900 continue;
95c8bc36 3901 val = dwc2_readl(hsotg->regs + DPTXFSIZN(i));
9da51974 3902 val = (val >> FIFOSIZE_DEPTH_SHIFT) * 4;
b203d0a2
RB
3903 if (val < size)
3904 continue;
ca4c55ad
MYK
3905 /* Search for smallest acceptable fifo */
3906 if (val < fifo_size) {
3907 fifo_size = val;
3908 fifo_index = i;
3909 }
b203d0a2 3910 }
ca4c55ad 3911 if (!fifo_index) {
5f2196bd
MYK
3912 dev_err(hsotg->dev,
3913 "%s: No suitable fifo found\n", __func__);
b585a48b 3914 ret = -ENOMEM;
5f54c54b 3915 goto error1;
b585a48b 3916 }
ca4c55ad
MYK
3917 hsotg->fifo_map |= 1 << fifo_index;
3918 epctrl |= DXEPCTL_TXFNUM(fifo_index);
3919 hs_ep->fifo_index = fifo_index;
3920 hs_ep->fifo_size = fifo_size;
b203d0a2 3921 }
10aebc77 3922
5b7d70c6 3923 /* for non control endpoints, set PID to D0 */
837e9f00 3924 if (index && !hs_ep->isochronous)
47a1685f 3925 epctrl |= DXEPCTL_SETD0PID;
5b7d70c6
BD
3926
3927 dev_dbg(hsotg->dev, "%s: write DxEPCTL=0x%08x\n",
3928 __func__, epctrl);
3929
95c8bc36 3930 dwc2_writel(epctrl, hsotg->regs + epctrl_reg);
5b7d70c6 3931 dev_dbg(hsotg->dev, "%s: read DxEPCTL=0x%08x\n",
95c8bc36 3932 __func__, dwc2_readl(hsotg->regs + epctrl_reg));
5b7d70c6
BD
3933
3934 /* enable the endpoint interrupt */
1f91b4cc 3935 dwc2_hsotg_ctrl_epint(hsotg, index, dir_in, 1);
5b7d70c6 3936
5f54c54b 3937error1:
22258f49 3938 spin_unlock_irqrestore(&hsotg->lock, flags);
5f54c54b
VA
3939
3940error2:
3941 if (ret && using_desc_dma(hsotg) && hs_ep->desc_list) {
9383e084 3942 dmam_free_coherent(hsotg->dev, MAX_DMA_DESC_NUM_GENERIC *
5f54c54b
VA
3943 sizeof(struct dwc2_dma_desc),
3944 hs_ep->desc_list, hs_ep->desc_list_dma);
3945 hs_ep->desc_list = NULL;
3946 }
3947
19c190f9 3948 return ret;
5b7d70c6
BD
3949}
3950
8b9bc460 3951/**
1f91b4cc 3952 * dwc2_hsotg_ep_disable - disable given endpoint
8b9bc460
LM
3953 * @ep: The endpoint to disable.
3954 */
1f91b4cc 3955static int dwc2_hsotg_ep_disable(struct usb_ep *ep)
5b7d70c6 3956{
1f91b4cc 3957 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 3958 struct dwc2_hsotg *hsotg = hs_ep->parent;
5b7d70c6
BD
3959 int dir_in = hs_ep->dir_in;
3960 int index = hs_ep->index;
3961 unsigned long flags;
3962 u32 epctrl_reg;
3963 u32 ctrl;
3964
1e011293 3965 dev_dbg(hsotg->dev, "%s(ep %p)\n", __func__, ep);
5b7d70c6 3966
c6f5c050 3967 if (ep == &hsotg->eps_out[0]->ep) {
5b7d70c6
BD
3968 dev_err(hsotg->dev, "%s: called for ep0\n", __func__);
3969 return -EINVAL;
9b481092
JS
3970 }
3971
3972 if (hsotg->op_state != OTG_STATE_B_PERIPHERAL) {
3973 dev_err(hsotg->dev, "%s: called in host mode?\n", __func__);
3974 return -EINVAL;
5b7d70c6
BD
3975 }
3976
94cb8fd6 3977 epctrl_reg = dir_in ? DIEPCTL(index) : DOEPCTL(index);
5b7d70c6 3978
5ad1d316 3979 spin_lock_irqsave(&hsotg->lock, flags);
5b7d70c6 3980
95c8bc36 3981 ctrl = dwc2_readl(hsotg->regs + epctrl_reg);
a4f82771
VA
3982
3983 if (ctrl & DXEPCTL_EPENA)
3984 dwc2_hsotg_ep_stop_xfr(hsotg, hs_ep);
3985
47a1685f
DN
3986 ctrl &= ~DXEPCTL_EPENA;
3987 ctrl &= ~DXEPCTL_USBACTEP;
3988 ctrl |= DXEPCTL_SNAK;
5b7d70c6
BD
3989
3990 dev_dbg(hsotg->dev, "%s: DxEPCTL=0x%08x\n", __func__, ctrl);
95c8bc36 3991 dwc2_writel(ctrl, hsotg->regs + epctrl_reg);
5b7d70c6
BD
3992
3993 /* disable endpoint interrupts */
1f91b4cc 3994 dwc2_hsotg_ctrl_epint(hsotg, hs_ep->index, hs_ep->dir_in, 0);
5b7d70c6 3995
1141ea01
MYK
3996 /* terminate all requests with shutdown */
3997 kill_all_requests(hsotg, hs_ep, -ESHUTDOWN);
3998
1c07b20e
RB
3999 hsotg->fifo_map &= ~(1 << hs_ep->fifo_index);
4000 hs_ep->fifo_index = 0;
4001 hs_ep->fifo_size = 0;
4002
22258f49 4003 spin_unlock_irqrestore(&hsotg->lock, flags);
5b7d70c6
BD
4004 return 0;
4005}
4006
4007/**
4008 * on_list - check request is on the given endpoint
4009 * @ep: The endpoint to check.
4010 * @test: The request to test if it is on the endpoint.
8b9bc460 4011 */
1f91b4cc 4012static bool on_list(struct dwc2_hsotg_ep *ep, struct dwc2_hsotg_req *test)
5b7d70c6 4013{
1f91b4cc 4014 struct dwc2_hsotg_req *req, *treq;
5b7d70c6
BD
4015
4016 list_for_each_entry_safe(req, treq, &ep->queue, queue) {
4017 if (req == test)
4018 return true;
4019 }
4020
4021 return false;
4022}
4023
8b9bc460 4024/**
1f91b4cc 4025 * dwc2_hsotg_ep_dequeue - dequeue given endpoint
8b9bc460
LM
4026 * @ep: The endpoint to dequeue.
4027 * @req: The request to be removed from a queue.
4028 */
1f91b4cc 4029static int dwc2_hsotg_ep_dequeue(struct usb_ep *ep, struct usb_request *req)
5b7d70c6 4030{
1f91b4cc
FB
4031 struct dwc2_hsotg_req *hs_req = our_req(req);
4032 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 4033 struct dwc2_hsotg *hs = hs_ep->parent;
5b7d70c6
BD
4034 unsigned long flags;
4035
1e011293 4036 dev_dbg(hs->dev, "ep_dequeue(%p,%p)\n", ep, req);
5b7d70c6 4037
22258f49 4038 spin_lock_irqsave(&hs->lock, flags);
5b7d70c6
BD
4039
4040 if (!on_list(hs_ep, hs_req)) {
22258f49 4041 spin_unlock_irqrestore(&hs->lock, flags);
5b7d70c6
BD
4042 return -EINVAL;
4043 }
4044
c524dd5f
MYK
4045 /* Dequeue already started request */
4046 if (req == &hs_ep->req->req)
4047 dwc2_hsotg_ep_stop_xfr(hs, hs_ep);
4048
1f91b4cc 4049 dwc2_hsotg_complete_request(hs, hs_ep, hs_req, -ECONNRESET);
22258f49 4050 spin_unlock_irqrestore(&hs->lock, flags);
5b7d70c6
BD
4051
4052 return 0;
4053}
4054
8b9bc460 4055/**
1f91b4cc 4056 * dwc2_hsotg_ep_sethalt - set halt on a given endpoint
8b9bc460
LM
4057 * @ep: The endpoint to set halt.
4058 * @value: Set or unset the halt.
51da43b5
VA
4059 * @now: If true, stall the endpoint now. Otherwise return -EAGAIN if
4060 * the endpoint is busy processing requests.
4061 *
4062 * We need to stall the endpoint immediately if request comes from set_feature
4063 * protocol command handler.
8b9bc460 4064 */
51da43b5 4065static int dwc2_hsotg_ep_sethalt(struct usb_ep *ep, int value, bool now)
5b7d70c6 4066{
1f91b4cc 4067 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 4068 struct dwc2_hsotg *hs = hs_ep->parent;
5b7d70c6 4069 int index = hs_ep->index;
5b7d70c6
BD
4070 u32 epreg;
4071 u32 epctl;
9c39ddc6 4072 u32 xfertype;
5b7d70c6
BD
4073
4074 dev_info(hs->dev, "%s(ep %p %s, %d)\n", __func__, ep, ep->name, value);
4075
c9f721b2
RB
4076 if (index == 0) {
4077 if (value)
1f91b4cc 4078 dwc2_hsotg_stall_ep0(hs);
c9f721b2
RB
4079 else
4080 dev_warn(hs->dev,
4081 "%s: can't clear halt on ep0\n", __func__);
4082 return 0;
4083 }
4084
15186f10
VA
4085 if (hs_ep->isochronous) {
4086 dev_err(hs->dev, "%s is Isochronous Endpoint\n", ep->name);
4087 return -EINVAL;
4088 }
4089
51da43b5
VA
4090 if (!now && value && !list_empty(&hs_ep->queue)) {
4091 dev_dbg(hs->dev, "%s request is pending, cannot halt\n",
4092 ep->name);
4093 return -EAGAIN;
4094 }
4095
c6f5c050
MYK
4096 if (hs_ep->dir_in) {
4097 epreg = DIEPCTL(index);
95c8bc36 4098 epctl = dwc2_readl(hs->regs + epreg);
c6f5c050
MYK
4099
4100 if (value) {
5a350d53 4101 epctl |= DXEPCTL_STALL | DXEPCTL_SNAK;
c6f5c050
MYK
4102 if (epctl & DXEPCTL_EPENA)
4103 epctl |= DXEPCTL_EPDIS;
4104 } else {
4105 epctl &= ~DXEPCTL_STALL;
4106 xfertype = epctl & DXEPCTL_EPTYPE_MASK;
4107 if (xfertype == DXEPCTL_EPTYPE_BULK ||
9da51974 4108 xfertype == DXEPCTL_EPTYPE_INTERRUPT)
77b6200e 4109 epctl |= DXEPCTL_SETD0PID;
c6f5c050 4110 }
95c8bc36 4111 dwc2_writel(epctl, hs->regs + epreg);
9c39ddc6 4112 } else {
c6f5c050 4113 epreg = DOEPCTL(index);
95c8bc36 4114 epctl = dwc2_readl(hs->regs + epreg);
5b7d70c6 4115
34c0887f 4116 if (value) {
c6f5c050 4117 epctl |= DXEPCTL_STALL;
34c0887f 4118 } else {
c6f5c050
MYK
4119 epctl &= ~DXEPCTL_STALL;
4120 xfertype = epctl & DXEPCTL_EPTYPE_MASK;
4121 if (xfertype == DXEPCTL_EPTYPE_BULK ||
9da51974 4122 xfertype == DXEPCTL_EPTYPE_INTERRUPT)
77b6200e 4123 epctl |= DXEPCTL_SETD0PID;
c6f5c050 4124 }
95c8bc36 4125 dwc2_writel(epctl, hs->regs + epreg);
9c39ddc6 4126 }
5b7d70c6 4127
a18ed7b0
RB
4128 hs_ep->halted = value;
4129
5b7d70c6
BD
4130 return 0;
4131}
4132
5ad1d316 4133/**
1f91b4cc 4134 * dwc2_hsotg_ep_sethalt_lock - set halt on a given endpoint with lock held
5ad1d316
LM
4135 * @ep: The endpoint to set halt.
4136 * @value: Set or unset the halt.
4137 */
1f91b4cc 4138static int dwc2_hsotg_ep_sethalt_lock(struct usb_ep *ep, int value)
5ad1d316 4139{
1f91b4cc 4140 struct dwc2_hsotg_ep *hs_ep = our_ep(ep);
941fcce4 4141 struct dwc2_hsotg *hs = hs_ep->parent;
5ad1d316
LM
4142 unsigned long flags = 0;
4143 int ret = 0;
4144
4145 spin_lock_irqsave(&hs->lock, flags);
51da43b5 4146 ret = dwc2_hsotg_ep_sethalt(ep, value, false);
5ad1d316
LM
4147 spin_unlock_irqrestore(&hs->lock, flags);
4148
4149 return ret;
4150}
4151
ebce561a 4152static const struct usb_ep_ops dwc2_hsotg_ep_ops = {
1f91b4cc
FB
4153 .enable = dwc2_hsotg_ep_enable,
4154 .disable = dwc2_hsotg_ep_disable,
4155 .alloc_request = dwc2_hsotg_ep_alloc_request,
4156 .free_request = dwc2_hsotg_ep_free_request,
4157 .queue = dwc2_hsotg_ep_queue_lock,
4158 .dequeue = dwc2_hsotg_ep_dequeue,
4159 .set_halt = dwc2_hsotg_ep_sethalt_lock,
25985edc 4160 /* note, don't believe we have any call for the fifo routines */
5b7d70c6
BD
4161};
4162
8b9bc460 4163/**
9da51974 4164 * dwc2_hsotg_init - initialize the usb core
8b9bc460
LM
4165 * @hsotg: The driver state
4166 */
1f91b4cc 4167static void dwc2_hsotg_init(struct dwc2_hsotg *hsotg)
b3f489b2 4168{
fa4a8d72 4169 u32 trdtim;
ecd9a7ad 4170 u32 usbcfg;
b3f489b2
LM
4171 /* unmask subset of endpoint interrupts */
4172
95c8bc36
AS
4173 dwc2_writel(DIEPMSK_TIMEOUTMSK | DIEPMSK_AHBERRMSK |
4174 DIEPMSK_EPDISBLDMSK | DIEPMSK_XFERCOMPLMSK,
4175 hsotg->regs + DIEPMSK);
b3f489b2 4176
95c8bc36
AS
4177 dwc2_writel(DOEPMSK_SETUPMSK | DOEPMSK_AHBERRMSK |
4178 DOEPMSK_EPDISBLDMSK | DOEPMSK_XFERCOMPLMSK,
4179 hsotg->regs + DOEPMSK);
b3f489b2 4180
95c8bc36 4181 dwc2_writel(0, hsotg->regs + DAINTMSK);
b3f489b2
LM
4182
4183 /* Be in disconnected state until gadget is registered */
abd064a1 4184 dwc2_set_bit(hsotg->regs + DCTL, DCTL_SFTDISCON);
b3f489b2 4185
b3f489b2
LM
4186 /* setup fifos */
4187
4188 dev_dbg(hsotg->dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n",
95c8bc36
AS
4189 dwc2_readl(hsotg->regs + GRXFSIZ),
4190 dwc2_readl(hsotg->regs + GNPTXFSIZ));
b3f489b2 4191
1f91b4cc 4192 dwc2_hsotg_init_fifo(hsotg);
b3f489b2 4193
ecd9a7ad
PR
4194 /* keep other bits untouched (so e.g. forced modes are not lost) */
4195 usbcfg = dwc2_readl(hsotg->regs + GUSBCFG);
4196 usbcfg &= ~(GUSBCFG_TOUTCAL_MASK | GUSBCFG_PHYIF16 | GUSBCFG_SRPCAP |
ca02954a 4197 GUSBCFG_HNPCAP | GUSBCFG_USBTRDTIM_MASK);
ecd9a7ad 4198
b3f489b2 4199 /* set the PLL on, remove the HNP/SRP and set the PHY */
fa4a8d72 4200 trdtim = (hsotg->phyif == GUSBCFG_PHYIF8) ? 9 : 5;
ecd9a7ad
PR
4201 usbcfg |= hsotg->phyif | GUSBCFG_TOUTCAL(7) |
4202 (trdtim << GUSBCFG_USBTRDTIM_SHIFT);
4203 dwc2_writel(usbcfg, hsotg->regs + GUSBCFG);
b3f489b2 4204
f5090044 4205 if (using_dma(hsotg))
abd064a1 4206 dwc2_set_bit(hsotg->regs + GAHBCFG, GAHBCFG_DMA_EN);
b3f489b2
LM
4207}
4208
8b9bc460 4209/**
1f91b4cc 4210 * dwc2_hsotg_udc_start - prepare the udc for work
8b9bc460
LM
4211 * @gadget: The usb gadget state
4212 * @driver: The usb gadget driver
4213 *
4214 * Perform initialization to prepare udc device and driver
4215 * to work.
4216 */
1f91b4cc 4217static int dwc2_hsotg_udc_start(struct usb_gadget *gadget,
9da51974 4218 struct usb_gadget_driver *driver)
5b7d70c6 4219{
941fcce4 4220 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
5b9451f8 4221 unsigned long flags;
5b7d70c6
BD
4222 int ret;
4223
4224 if (!hsotg) {
a023da33 4225 pr_err("%s: called with no device\n", __func__);
5b7d70c6
BD
4226 return -ENODEV;
4227 }
4228
4229 if (!driver) {
4230 dev_err(hsotg->dev, "%s: no driver\n", __func__);
4231 return -EINVAL;
4232 }
4233
7177aed4 4234 if (driver->max_speed < USB_SPEED_FULL)
5b7d70c6 4235 dev_err(hsotg->dev, "%s: bad speed\n", __func__);
5b7d70c6 4236
f65f0f10 4237 if (!driver->setup) {
5b7d70c6
BD
4238 dev_err(hsotg->dev, "%s: missing entry points\n", __func__);
4239 return -EINVAL;
4240 }
4241
4242 WARN_ON(hsotg->driver);
4243
4244 driver->driver.bus = NULL;
4245 hsotg->driver = driver;
7d7b2292 4246 hsotg->gadget.dev.of_node = hsotg->dev->of_node;
5b7d70c6
BD
4247 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
4248
09a75e85
MS
4249 if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL) {
4250 ret = dwc2_lowlevel_hw_enable(hsotg);
4251 if (ret)
4252 goto err;
5b7d70c6
BD
4253 }
4254
f6c01592
GH
4255 if (!IS_ERR_OR_NULL(hsotg->uphy))
4256 otg_set_peripheral(hsotg->uphy->otg, &hsotg->gadget);
c816c47f 4257
5b9451f8 4258 spin_lock_irqsave(&hsotg->lock, flags);
d0f0ac56
JY
4259 if (dwc2_hw_is_device(hsotg)) {
4260 dwc2_hsotg_init(hsotg);
4261 dwc2_hsotg_core_init_disconnected(hsotg, false);
4262 }
4263
dc6e69e6 4264 hsotg->enabled = 0;
5b9451f8
MS
4265 spin_unlock_irqrestore(&hsotg->lock, flags);
4266
5b7d70c6 4267 dev_info(hsotg->dev, "bound driver %s\n", driver->driver.name);
5b9451f8 4268
5b7d70c6
BD
4269 return 0;
4270
4271err:
4272 hsotg->driver = NULL;
5b7d70c6
BD
4273 return ret;
4274}
4275
8b9bc460 4276/**
1f91b4cc 4277 * dwc2_hsotg_udc_stop - stop the udc
8b9bc460
LM
4278 * @gadget: The usb gadget state
4279 * @driver: The usb gadget driver
4280 *
4281 * Stop udc hw block and stay tunned for future transmissions
4282 */
1f91b4cc 4283static int dwc2_hsotg_udc_stop(struct usb_gadget *gadget)
5b7d70c6 4284{
941fcce4 4285 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
2b19a52c 4286 unsigned long flags = 0;
5b7d70c6
BD
4287 int ep;
4288
4289 if (!hsotg)
4290 return -ENODEV;
4291
5b7d70c6 4292 /* all endpoints should be shutdown */
c6f5c050
MYK
4293 for (ep = 1; ep < hsotg->num_of_eps; ep++) {
4294 if (hsotg->eps_in[ep])
1f91b4cc 4295 dwc2_hsotg_ep_disable(&hsotg->eps_in[ep]->ep);
c6f5c050 4296 if (hsotg->eps_out[ep])
1f91b4cc 4297 dwc2_hsotg_ep_disable(&hsotg->eps_out[ep]->ep);
c6f5c050 4298 }
5b7d70c6 4299
2b19a52c
LM
4300 spin_lock_irqsave(&hsotg->lock, flags);
4301
32805c35 4302 hsotg->driver = NULL;
5b7d70c6 4303 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
dc6e69e6 4304 hsotg->enabled = 0;
5b7d70c6 4305
2b19a52c
LM
4306 spin_unlock_irqrestore(&hsotg->lock, flags);
4307
f6c01592
GH
4308 if (!IS_ERR_OR_NULL(hsotg->uphy))
4309 otg_set_peripheral(hsotg->uphy->otg, NULL);
c816c47f 4310
09a75e85
MS
4311 if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
4312 dwc2_lowlevel_hw_disable(hsotg);
5b7d70c6
BD
4313
4314 return 0;
4315}
5b7d70c6 4316
8b9bc460 4317/**
1f91b4cc 4318 * dwc2_hsotg_gadget_getframe - read the frame number
8b9bc460
LM
4319 * @gadget: The usb gadget state
4320 *
4321 * Read the {micro} frame number
4322 */
1f91b4cc 4323static int dwc2_hsotg_gadget_getframe(struct usb_gadget *gadget)
5b7d70c6 4324{
1f91b4cc 4325 return dwc2_hsotg_read_frameno(to_hsotg(gadget));
5b7d70c6
BD
4326}
4327
a188b689 4328/**
1f91b4cc 4329 * dwc2_hsotg_pullup - connect/disconnect the USB PHY
a188b689
LM
4330 * @gadget: The usb gadget state
4331 * @is_on: Current state of the USB PHY
4332 *
4333 * Connect/Disconnect the USB PHY pullup
4334 */
1f91b4cc 4335static int dwc2_hsotg_pullup(struct usb_gadget *gadget, int is_on)
a188b689 4336{
941fcce4 4337 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
a188b689
LM
4338 unsigned long flags = 0;
4339
77ba9119 4340 dev_dbg(hsotg->dev, "%s: is_on: %d op_state: %d\n", __func__, is_on,
9da51974 4341 hsotg->op_state);
77ba9119
GH
4342
4343 /* Don't modify pullup state while in host mode */
4344 if (hsotg->op_state != OTG_STATE_B_PERIPHERAL) {
4345 hsotg->enabled = is_on;
4346 return 0;
4347 }
a188b689
LM
4348
4349 spin_lock_irqsave(&hsotg->lock, flags);
4350 if (is_on) {
dc6e69e6 4351 hsotg->enabled = 1;
1f91b4cc 4352 dwc2_hsotg_core_init_disconnected(hsotg, false);
66e77a24
RK
4353 /* Enable ACG feature in device mode,if supported */
4354 dwc2_enable_acg(hsotg);
1f91b4cc 4355 dwc2_hsotg_core_connect(hsotg);
a188b689 4356 } else {
1f91b4cc
FB
4357 dwc2_hsotg_core_disconnect(hsotg);
4358 dwc2_hsotg_disconnect(hsotg);
dc6e69e6 4359 hsotg->enabled = 0;
a188b689
LM
4360 }
4361
4362 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
4363 spin_unlock_irqrestore(&hsotg->lock, flags);
4364
4365 return 0;
4366}
4367
1f91b4cc 4368static int dwc2_hsotg_vbus_session(struct usb_gadget *gadget, int is_active)
83d98223
GH
4369{
4370 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
4371 unsigned long flags;
4372
4373 dev_dbg(hsotg->dev, "%s: is_active: %d\n", __func__, is_active);
4374 spin_lock_irqsave(&hsotg->lock, flags);
4375
61f7223b
GH
4376 /*
4377 * If controller is hibernated, it must exit from hibernation
4378 * before being initialized / de-initialized
4379 */
4380 if (hsotg->lx_state == DWC2_L2)
4381 dwc2_exit_hibernation(hsotg, false);
4382
83d98223 4383 if (is_active) {
cd0e641c 4384 hsotg->op_state = OTG_STATE_B_PERIPHERAL;
065d3931 4385
1f91b4cc 4386 dwc2_hsotg_core_init_disconnected(hsotg, false);
66e77a24
RK
4387 if (hsotg->enabled) {
4388 /* Enable ACG feature in device mode,if supported */
4389 dwc2_enable_acg(hsotg);
1f91b4cc 4390 dwc2_hsotg_core_connect(hsotg);
66e77a24 4391 }
83d98223 4392 } else {
1f91b4cc
FB
4393 dwc2_hsotg_core_disconnect(hsotg);
4394 dwc2_hsotg_disconnect(hsotg);
83d98223
GH
4395 }
4396
4397 spin_unlock_irqrestore(&hsotg->lock, flags);
4398 return 0;
4399}
4400
596d696a 4401/**
1f91b4cc 4402 * dwc2_hsotg_vbus_draw - report bMaxPower field
596d696a
GH
4403 * @gadget: The usb gadget state
4404 * @mA: Amount of current
4405 *
4406 * Report how much power the device may consume to the phy.
4407 */
9da51974 4408static int dwc2_hsotg_vbus_draw(struct usb_gadget *gadget, unsigned int mA)
596d696a
GH
4409{
4410 struct dwc2_hsotg *hsotg = to_hsotg(gadget);
4411
4412 if (IS_ERR_OR_NULL(hsotg->uphy))
4413 return -ENOTSUPP;
4414 return usb_phy_set_power(hsotg->uphy, mA);
4415}
4416
1f91b4cc
FB
4417static const struct usb_gadget_ops dwc2_hsotg_gadget_ops = {
4418 .get_frame = dwc2_hsotg_gadget_getframe,
4419 .udc_start = dwc2_hsotg_udc_start,
4420 .udc_stop = dwc2_hsotg_udc_stop,
4421 .pullup = dwc2_hsotg_pullup,
4422 .vbus_session = dwc2_hsotg_vbus_session,
4423 .vbus_draw = dwc2_hsotg_vbus_draw,
5b7d70c6
BD
4424};
4425
4426/**
1f91b4cc 4427 * dwc2_hsotg_initep - initialise a single endpoint
5b7d70c6
BD
4428 * @hsotg: The device state.
4429 * @hs_ep: The endpoint to be initialised.
4430 * @epnum: The endpoint number
4431 *
4432 * Initialise the given endpoint (as part of the probe and device state
4433 * creation) to give to the gadget driver. Setup the endpoint name, any
4434 * direction information and other state that may be required.
4435 */
1f91b4cc 4436static void dwc2_hsotg_initep(struct dwc2_hsotg *hsotg,
9da51974 4437 struct dwc2_hsotg_ep *hs_ep,
c6f5c050
MYK
4438 int epnum,
4439 bool dir_in)
5b7d70c6 4440{
5b7d70c6
BD
4441 char *dir;
4442
4443 if (epnum == 0)
4444 dir = "";
c6f5c050 4445 else if (dir_in)
5b7d70c6 4446 dir = "in";
c6f5c050
MYK
4447 else
4448 dir = "out";
5b7d70c6 4449
c6f5c050 4450 hs_ep->dir_in = dir_in;
5b7d70c6
BD
4451 hs_ep->index = epnum;
4452
4453 snprintf(hs_ep->name, sizeof(hs_ep->name), "ep%d%s", epnum, dir);
4454
4455 INIT_LIST_HEAD(&hs_ep->queue);
4456 INIT_LIST_HEAD(&hs_ep->ep.ep_list);
4457
5b7d70c6
BD
4458 /* add to the list of endpoints known by the gadget driver */
4459 if (epnum)
4460 list_add_tail(&hs_ep->ep.ep_list, &hsotg->gadget.ep_list);
4461
4462 hs_ep->parent = hsotg;
4463 hs_ep->ep.name = hs_ep->name;
38e9002b
VM
4464
4465 if (hsotg->params.speed == DWC2_SPEED_PARAM_LOW)
4466 usb_ep_set_maxpacket_limit(&hs_ep->ep, 8);
4467 else
4468 usb_ep_set_maxpacket_limit(&hs_ep->ep,
4469 epnum ? 1024 : EP0_MPS_LIMIT);
1f91b4cc 4470 hs_ep->ep.ops = &dwc2_hsotg_ep_ops;
5b7d70c6 4471
2954522f
RB
4472 if (epnum == 0) {
4473 hs_ep->ep.caps.type_control = true;
4474 } else {
38e9002b
VM
4475 if (hsotg->params.speed != DWC2_SPEED_PARAM_LOW) {
4476 hs_ep->ep.caps.type_iso = true;
4477 hs_ep->ep.caps.type_bulk = true;
4478 }
2954522f
RB
4479 hs_ep->ep.caps.type_int = true;
4480 }
4481
4482 if (dir_in)
4483 hs_ep->ep.caps.dir_in = true;
4484 else
4485 hs_ep->ep.caps.dir_out = true;
4486
8b9bc460
LM
4487 /*
4488 * if we're using dma, we need to set the next-endpoint pointer
5b7d70c6
BD
4489 * to be something valid.
4490 */
4491
4492 if (using_dma(hsotg)) {
47a1685f 4493 u32 next = DXEPCTL_NEXTEP((epnum + 1) % 15);
9da51974 4494
c6f5c050 4495 if (dir_in)
95c8bc36 4496 dwc2_writel(next, hsotg->regs + DIEPCTL(epnum));
c6f5c050 4497 else
95c8bc36 4498 dwc2_writel(next, hsotg->regs + DOEPCTL(epnum));
5b7d70c6
BD
4499 }
4500}
4501
b3f489b2 4502/**
1f91b4cc 4503 * dwc2_hsotg_hw_cfg - read HW configuration registers
b3f489b2
LM
4504 * @param: The device state
4505 *
4506 * Read the USB core HW configuration registers
4507 */
1f91b4cc 4508static int dwc2_hsotg_hw_cfg(struct dwc2_hsotg *hsotg)
5b7d70c6 4509{
c6f5c050
MYK
4510 u32 cfg;
4511 u32 ep_type;
4512 u32 i;
4513
b3f489b2 4514 /* check hardware configuration */
5b7d70c6 4515
43e90349
JY
4516 hsotg->num_of_eps = hsotg->hw_params.num_dev_ep;
4517
c6f5c050
MYK
4518 /* Add ep0 */
4519 hsotg->num_of_eps++;
10aebc77 4520
b98866c2
JY
4521 hsotg->eps_in[0] = devm_kzalloc(hsotg->dev,
4522 sizeof(struct dwc2_hsotg_ep),
4523 GFP_KERNEL);
c6f5c050
MYK
4524 if (!hsotg->eps_in[0])
4525 return -ENOMEM;
1f91b4cc 4526 /* Same dwc2_hsotg_ep is used in both directions for ep0 */
c6f5c050
MYK
4527 hsotg->eps_out[0] = hsotg->eps_in[0];
4528
43e90349 4529 cfg = hsotg->hw_params.dev_ep_dirs;
251a17f5 4530 for (i = 1, cfg >>= 2; i < hsotg->num_of_eps; i++, cfg >>= 2) {
c6f5c050
MYK
4531 ep_type = cfg & 3;
4532 /* Direction in or both */
4533 if (!(ep_type & 2)) {
4534 hsotg->eps_in[i] = devm_kzalloc(hsotg->dev,
1f91b4cc 4535 sizeof(struct dwc2_hsotg_ep), GFP_KERNEL);
c6f5c050
MYK
4536 if (!hsotg->eps_in[i])
4537 return -ENOMEM;
4538 }
4539 /* Direction out or both */
4540 if (!(ep_type & 1)) {
4541 hsotg->eps_out[i] = devm_kzalloc(hsotg->dev,
1f91b4cc 4542 sizeof(struct dwc2_hsotg_ep), GFP_KERNEL);
c6f5c050
MYK
4543 if (!hsotg->eps_out[i])
4544 return -ENOMEM;
4545 }
4546 }
4547
43e90349
JY
4548 hsotg->fifo_mem = hsotg->hw_params.total_fifo_size;
4549 hsotg->dedicated_fifos = hsotg->hw_params.en_multiple_tx_fifo;
10aebc77 4550
cff9eb75
MS
4551 dev_info(hsotg->dev, "EPs: %d, %s fifos, %d entries in SPRAM\n",
4552 hsotg->num_of_eps,
4553 hsotg->dedicated_fifos ? "dedicated" : "shared",
4554 hsotg->fifo_mem);
c6f5c050 4555 return 0;
5b7d70c6
BD
4556}
4557
8b9bc460 4558/**
1f91b4cc 4559 * dwc2_hsotg_dump - dump state of the udc
8b9bc460
LM
4560 * @param: The device state
4561 */
1f91b4cc 4562static void dwc2_hsotg_dump(struct dwc2_hsotg *hsotg)
5b7d70c6 4563{
83a01804 4564#ifdef DEBUG
5b7d70c6
BD
4565 struct device *dev = hsotg->dev;
4566 void __iomem *regs = hsotg->regs;
4567 u32 val;
4568 int idx;
4569
4570 dev_info(dev, "DCFG=0x%08x, DCTL=0x%08x, DIEPMSK=%08x\n",
95c8bc36
AS
4571 dwc2_readl(regs + DCFG), dwc2_readl(regs + DCTL),
4572 dwc2_readl(regs + DIEPMSK));
5b7d70c6 4573
f889f23d 4574 dev_info(dev, "GAHBCFG=0x%08x, GHWCFG1=0x%08x\n",
95c8bc36 4575 dwc2_readl(regs + GAHBCFG), dwc2_readl(regs + GHWCFG1));
5b7d70c6
BD
4576
4577 dev_info(dev, "GRXFSIZ=0x%08x, GNPTXFSIZ=0x%08x\n",
95c8bc36 4578 dwc2_readl(regs + GRXFSIZ), dwc2_readl(regs + GNPTXFSIZ));
5b7d70c6
BD
4579
4580 /* show periodic fifo settings */
4581
364f8e93 4582 for (idx = 1; idx < hsotg->num_of_eps; idx++) {
95c8bc36 4583 val = dwc2_readl(regs + DPTXFSIZN(idx));
5b7d70c6 4584 dev_info(dev, "DPTx[%d] FSize=%d, StAddr=0x%08x\n", idx,
47a1685f
DN
4585 val >> FIFOSIZE_DEPTH_SHIFT,
4586 val & FIFOSIZE_STARTADDR_MASK);
5b7d70c6
BD
4587 }
4588
364f8e93 4589 for (idx = 0; idx < hsotg->num_of_eps; idx++) {
5b7d70c6
BD
4590 dev_info(dev,
4591 "ep%d-in: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n", idx,
95c8bc36
AS
4592 dwc2_readl(regs + DIEPCTL(idx)),
4593 dwc2_readl(regs + DIEPTSIZ(idx)),
4594 dwc2_readl(regs + DIEPDMA(idx)));
5b7d70c6 4595
95c8bc36 4596 val = dwc2_readl(regs + DOEPCTL(idx));
5b7d70c6
BD
4597 dev_info(dev,
4598 "ep%d-out: EPCTL=0x%08x, SIZ=0x%08x, DMA=0x%08x\n",
95c8bc36
AS
4599 idx, dwc2_readl(regs + DOEPCTL(idx)),
4600 dwc2_readl(regs + DOEPTSIZ(idx)),
4601 dwc2_readl(regs + DOEPDMA(idx)));
5b7d70c6
BD
4602 }
4603
4604 dev_info(dev, "DVBUSDIS=0x%08x, DVBUSPULSE=%08x\n",
95c8bc36 4605 dwc2_readl(regs + DVBUSDIS), dwc2_readl(regs + DVBUSPULSE));
83a01804 4606#endif
5b7d70c6
BD
4607}
4608
8b9bc460 4609/**
117777b2
DN
4610 * dwc2_gadget_init - init function for gadget
4611 * @dwc2: The data structure for the DWC2 driver.
8b9bc460 4612 */
f3768997 4613int dwc2_gadget_init(struct dwc2_hsotg *hsotg)
5b7d70c6 4614{
117777b2 4615 struct device *dev = hsotg->dev;
5b7d70c6
BD
4616 int epnum;
4617 int ret;
43e90349 4618
0a176279
GH
4619 /* Dump fifo information */
4620 dev_dbg(dev, "NonPeriodic TXFIFO size: %d\n",
05ee799f
JY
4621 hsotg->params.g_np_tx_fifo_size);
4622 dev_dbg(dev, "RXFIFO size: %d\n", hsotg->params.g_rx_fifo_size);
5b7d70c6 4623
d327ab5b 4624 hsotg->gadget.max_speed = USB_SPEED_HIGH;
1f91b4cc 4625 hsotg->gadget.ops = &dwc2_hsotg_gadget_ops;
5b7d70c6 4626 hsotg->gadget.name = dev_name(dev);
097ee662
GH
4627 if (hsotg->dr_mode == USB_DR_MODE_OTG)
4628 hsotg->gadget.is_otg = 1;
ec4cc657
MYK
4629 else if (hsotg->dr_mode == USB_DR_MODE_PERIPHERAL)
4630 hsotg->op_state = OTG_STATE_B_PERIPHERAL;
5b7d70c6 4631
1f91b4cc 4632 ret = dwc2_hsotg_hw_cfg(hsotg);
c6f5c050
MYK
4633 if (ret) {
4634 dev_err(hsotg->dev, "Hardware configuration failed: %d\n", ret);
09a75e85 4635 return ret;
c6f5c050
MYK
4636 }
4637
3f95001d
MYK
4638 hsotg->ctrl_buff = devm_kzalloc(hsotg->dev,
4639 DWC2_CTRL_BUFF_SIZE, GFP_KERNEL);
8bae0f8c 4640 if (!hsotg->ctrl_buff)
09a75e85 4641 return -ENOMEM;
3f95001d
MYK
4642
4643 hsotg->ep0_buff = devm_kzalloc(hsotg->dev,
4644 DWC2_CTRL_BUFF_SIZE, GFP_KERNEL);
8bae0f8c 4645 if (!hsotg->ep0_buff)
09a75e85 4646 return -ENOMEM;
3f95001d 4647
0f6b80c0
VA
4648 if (using_desc_dma(hsotg)) {
4649 ret = dwc2_gadget_alloc_ctrl_desc_chains(hsotg);
4650 if (ret < 0)
4651 return ret;
4652 }
4653
f3768997
VM
4654 ret = devm_request_irq(hsotg->dev, hsotg->irq, dwc2_hsotg_irq,
4655 IRQF_SHARED, dev_name(hsotg->dev), hsotg);
eb3c56c5 4656 if (ret < 0) {
db8178c3 4657 dev_err(dev, "cannot claim IRQ for gadget\n");
09a75e85 4658 return ret;
eb3c56c5
MS
4659 }
4660
b3f489b2
LM
4661 /* hsotg->num_of_eps holds number of EPs other than ep0 */
4662
4663 if (hsotg->num_of_eps == 0) {
4664 dev_err(dev, "wrong number of EPs (zero)\n");
09a75e85 4665 return -EINVAL;
b3f489b2
LM
4666 }
4667
b3f489b2
LM
4668 /* setup endpoint information */
4669
4670 INIT_LIST_HEAD(&hsotg->gadget.ep_list);
c6f5c050 4671 hsotg->gadget.ep0 = &hsotg->eps_out[0]->ep;
b3f489b2
LM
4672
4673 /* allocate EP0 request */
4674
1f91b4cc 4675 hsotg->ctrl_req = dwc2_hsotg_ep_alloc_request(&hsotg->eps_out[0]->ep,
b3f489b2
LM
4676 GFP_KERNEL);
4677 if (!hsotg->ctrl_req) {
4678 dev_err(dev, "failed to allocate ctrl req\n");
09a75e85 4679 return -ENOMEM;
b3f489b2 4680 }
5b7d70c6
BD
4681
4682 /* initialise the endpoints now the core has been initialised */
c6f5c050
MYK
4683 for (epnum = 0; epnum < hsotg->num_of_eps; epnum++) {
4684 if (hsotg->eps_in[epnum])
1f91b4cc 4685 dwc2_hsotg_initep(hsotg, hsotg->eps_in[epnum],
9da51974 4686 epnum, 1);
c6f5c050 4687 if (hsotg->eps_out[epnum])
1f91b4cc 4688 dwc2_hsotg_initep(hsotg, hsotg->eps_out[epnum],
9da51974 4689 epnum, 0);
c6f5c050 4690 }
5b7d70c6 4691
117777b2 4692 ret = usb_add_gadget_udc(dev, &hsotg->gadget);
0f91349b 4693 if (ret)
09a75e85 4694 return ret;
0f91349b 4695
1f91b4cc 4696 dwc2_hsotg_dump(hsotg);
5b7d70c6 4697
5b7d70c6 4698 return 0;
5b7d70c6
BD
4699}
4700
8b9bc460 4701/**
1f91b4cc 4702 * dwc2_hsotg_remove - remove function for hsotg driver
8b9bc460
LM
4703 * @pdev: The platform information for the driver
4704 */
1f91b4cc 4705int dwc2_hsotg_remove(struct dwc2_hsotg *hsotg)
5b7d70c6 4706{
0f91349b 4707 usb_del_gadget_udc(&hsotg->gadget);
31ee04de 4708
5b7d70c6
BD
4709 return 0;
4710}
4711
1f91b4cc 4712int dwc2_hsotg_suspend(struct dwc2_hsotg *hsotg)
b83e333a 4713{
b83e333a 4714 unsigned long flags;
b83e333a 4715
9e779778 4716 if (hsotg->lx_state != DWC2_L0)
09a75e85 4717 return 0;
9e779778 4718
dc6e69e6
MS
4719 if (hsotg->driver) {
4720 int ep;
4721
b83e333a
MS
4722 dev_info(hsotg->dev, "suspending usb gadget %s\n",
4723 hsotg->driver->driver.name);
4724
dc6e69e6
MS
4725 spin_lock_irqsave(&hsotg->lock, flags);
4726 if (hsotg->enabled)
1f91b4cc
FB
4727 dwc2_hsotg_core_disconnect(hsotg);
4728 dwc2_hsotg_disconnect(hsotg);
dc6e69e6
MS
4729 hsotg->gadget.speed = USB_SPEED_UNKNOWN;
4730 spin_unlock_irqrestore(&hsotg->lock, flags);
b83e333a 4731
c6f5c050
MYK
4732 for (ep = 0; ep < hsotg->num_of_eps; ep++) {
4733 if (hsotg->eps_in[ep])
1f91b4cc 4734 dwc2_hsotg_ep_disable(&hsotg->eps_in[ep]->ep);
c6f5c050 4735 if (hsotg->eps_out[ep])
1f91b4cc 4736 dwc2_hsotg_ep_disable(&hsotg->eps_out[ep]->ep);
c6f5c050 4737 }
b83e333a
MS
4738 }
4739
09a75e85 4740 return 0;
b83e333a
MS
4741}
4742
1f91b4cc 4743int dwc2_hsotg_resume(struct dwc2_hsotg *hsotg)
b83e333a 4744{
b83e333a 4745 unsigned long flags;
b83e333a 4746
9e779778 4747 if (hsotg->lx_state == DWC2_L2)
09a75e85 4748 return 0;
9e779778 4749
b83e333a
MS
4750 if (hsotg->driver) {
4751 dev_info(hsotg->dev, "resuming usb gadget %s\n",
4752 hsotg->driver->driver.name);
d00b4142 4753
dc6e69e6 4754 spin_lock_irqsave(&hsotg->lock, flags);
1f91b4cc 4755 dwc2_hsotg_core_init_disconnected(hsotg, false);
66e77a24
RK
4756 if (hsotg->enabled) {
4757 /* Enable ACG feature in device mode,if supported */
4758 dwc2_enable_acg(hsotg);
1f91b4cc 4759 dwc2_hsotg_core_connect(hsotg);
66e77a24 4760 }
dc6e69e6
MS
4761 spin_unlock_irqrestore(&hsotg->lock, flags);
4762 }
b83e333a 4763
09a75e85 4764 return 0;
b83e333a 4765}
58e52ff6
JY
4766
4767/**
4768 * dwc2_backup_device_registers() - Backup controller device registers.
4769 * When suspending usb bus, registers needs to be backuped
4770 * if controller power is disabled once suspended.
4771 *
4772 * @hsotg: Programming view of the DWC_otg controller
4773 */
4774int dwc2_backup_device_registers(struct dwc2_hsotg *hsotg)
4775{
4776 struct dwc2_dregs_backup *dr;
4777 int i;
4778
4779 dev_dbg(hsotg->dev, "%s\n", __func__);
4780
4781 /* Backup dev regs */
4782 dr = &hsotg->dr_backup;
4783
4784 dr->dcfg = dwc2_readl(hsotg->regs + DCFG);
4785 dr->dctl = dwc2_readl(hsotg->regs + DCTL);
4786 dr->daintmsk = dwc2_readl(hsotg->regs + DAINTMSK);
4787 dr->diepmsk = dwc2_readl(hsotg->regs + DIEPMSK);
4788 dr->doepmsk = dwc2_readl(hsotg->regs + DOEPMSK);
4789
4790 for (i = 0; i < hsotg->num_of_eps; i++) {
4791 /* Backup IN EPs */
4792 dr->diepctl[i] = dwc2_readl(hsotg->regs + DIEPCTL(i));
4793
4794 /* Ensure DATA PID is correctly configured */
4795 if (dr->diepctl[i] & DXEPCTL_DPID)
4796 dr->diepctl[i] |= DXEPCTL_SETD1PID;
4797 else
4798 dr->diepctl[i] |= DXEPCTL_SETD0PID;
4799
4800 dr->dieptsiz[i] = dwc2_readl(hsotg->regs + DIEPTSIZ(i));
4801 dr->diepdma[i] = dwc2_readl(hsotg->regs + DIEPDMA(i));
4802
4803 /* Backup OUT EPs */
4804 dr->doepctl[i] = dwc2_readl(hsotg->regs + DOEPCTL(i));
4805
4806 /* Ensure DATA PID is correctly configured */
4807 if (dr->doepctl[i] & DXEPCTL_DPID)
4808 dr->doepctl[i] |= DXEPCTL_SETD1PID;
4809 else
4810 dr->doepctl[i] |= DXEPCTL_SETD0PID;
4811
4812 dr->doeptsiz[i] = dwc2_readl(hsotg->regs + DOEPTSIZ(i));
4813 dr->doepdma[i] = dwc2_readl(hsotg->regs + DOEPDMA(i));
4814 }
4815 dr->valid = true;
4816 return 0;
4817}
4818
4819/**
4820 * dwc2_restore_device_registers() - Restore controller device registers.
4821 * When resuming usb bus, device registers needs to be restored
4822 * if controller power were disabled.
4823 *
4824 * @hsotg: Programming view of the DWC_otg controller
4825 */
4826int dwc2_restore_device_registers(struct dwc2_hsotg *hsotg)
4827{
4828 struct dwc2_dregs_backup *dr;
4829 u32 dctl;
4830 int i;
4831
4832 dev_dbg(hsotg->dev, "%s\n", __func__);
4833
4834 /* Restore dev regs */
4835 dr = &hsotg->dr_backup;
4836 if (!dr->valid) {
4837 dev_err(hsotg->dev, "%s: no device registers to restore\n",
4838 __func__);
4839 return -EINVAL;
4840 }
4841 dr->valid = false;
4842
4843 dwc2_writel(dr->dcfg, hsotg->regs + DCFG);
4844 dwc2_writel(dr->dctl, hsotg->regs + DCTL);
4845 dwc2_writel(dr->daintmsk, hsotg->regs + DAINTMSK);
4846 dwc2_writel(dr->diepmsk, hsotg->regs + DIEPMSK);
4847 dwc2_writel(dr->doepmsk, hsotg->regs + DOEPMSK);
4848
4849 for (i = 0; i < hsotg->num_of_eps; i++) {
4850 /* Restore IN EPs */
4851 dwc2_writel(dr->diepctl[i], hsotg->regs + DIEPCTL(i));
4852 dwc2_writel(dr->dieptsiz[i], hsotg->regs + DIEPTSIZ(i));
4853 dwc2_writel(dr->diepdma[i], hsotg->regs + DIEPDMA(i));
4854
4855 /* Restore OUT EPs */
4856 dwc2_writel(dr->doepctl[i], hsotg->regs + DOEPCTL(i));
4857 dwc2_writel(dr->doeptsiz[i], hsotg->regs + DOEPTSIZ(i));
4858 dwc2_writel(dr->doepdma[i], hsotg->regs + DOEPDMA(i));
4859 }
4860
4861 /* Set the Power-On Programming done bit */
4862 dctl = dwc2_readl(hsotg->regs + DCTL);
4863 dctl |= DCTL_PWRONPRGDONE;
4864 dwc2_writel(dctl, hsotg->regs + DCTL);
4865
4866 return 0;
4867}
21b03405
SA
4868
4869/**
4870 * dwc2_gadget_init_lpm - Configure the core to support LPM in device mode
4871 *
4872 * @hsotg: Programming view of DWC_otg controller
4873 *
4874 */
4875void dwc2_gadget_init_lpm(struct dwc2_hsotg *hsotg)
4876{
4877 u32 val;
4878
4879 if (!hsotg->params.lpm)
4880 return;
4881
4882 val = GLPMCFG_LPMCAP | GLPMCFG_APPL1RES;
4883 val |= hsotg->params.hird_threshold_en ? GLPMCFG_HIRD_THRES_EN : 0;
4884 val |= hsotg->params.lpm_clock_gating ? GLPMCFG_ENBLSLPM : 0;
4885 val |= hsotg->params.hird_threshold << GLPMCFG_HIRD_THRES_SHIFT;
4886 val |= hsotg->params.besl ? GLPMCFG_ENBESL : 0;
4887 dwc2_writel(val, hsotg->regs + GLPMCFG);
4888 dev_dbg(hsotg->dev, "GLPMCFG=0x%08x\n", dwc2_readl(hsotg->regs
4889 + GLPMCFG));
4890}