tty: xuartps: Clear interrupt status register in shutdown
[linux-2.6-block.git] / drivers / tty / serial / xilinx_uartps.c
CommitLineData
61ec9016 1/*
d9bb3fb1 2 * Cadence UART driver (found in Xilinx Zynq)
61ec9016 3 *
e555a211 4 * 2011 - 2014 (C) Xilinx Inc.
61ec9016
JL
5 *
6 * This program is free software; you can redistribute it
7 * and/or modify it under the terms of the GNU General Public
8 * License as published by the Free Software Foundation;
9 * either version 2 of the License, or (at your option) any
10 * later version.
d9bb3fb1
SB
11 *
12 * This driver has originally been pushed by Xilinx using a Zynq-branding. This
13 * still shows in the naming of this file, the kconfig symbols and some symbols
14 * in the code.
61ec9016
JL
15 */
16
0c0c47bc
VL
17#if defined(CONFIG_SERIAL_XILINX_PS_UART_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
18#define SUPPORT_SYSRQ
19#endif
20
61ec9016 21#include <linux/platform_device.h>
ee160a38 22#include <linux/serial.h>
0c0c47bc 23#include <linux/console.h>
61ec9016 24#include <linux/serial_core.h>
30e1e285 25#include <linux/slab.h>
ee160a38
JS
26#include <linux/tty.h>
27#include <linux/tty_flip.h>
2326669c 28#include <linux/clk.h>
61ec9016
JL
29#include <linux/irq.h>
30#include <linux/io.h>
31#include <linux/of.h>
578b9ce0 32#include <linux/module.h>
61ec9016 33
d9bb3fb1
SB
34#define CDNS_UART_TTY_NAME "ttyPS"
35#define CDNS_UART_NAME "xuartps"
36#define CDNS_UART_MAJOR 0 /* use dynamic node allocation */
37#define CDNS_UART_MINOR 0 /* works best with devtmpfs */
38#define CDNS_UART_NR_PORTS 2
39#define CDNS_UART_FIFO_SIZE 64 /* FIFO size */
9646e4fe 40#define CDNS_UART_REGISTER_SPACE 0x1000
61ec9016 41
85baf542
S
42/* Rx Trigger level */
43static int rx_trigger_level = 56;
44module_param(rx_trigger_level, uint, S_IRUGO);
45MODULE_PARM_DESC(rx_trigger_level, "Rx trigger level, 1-63 bytes");
46
47/* Rx Timeout */
48static int rx_timeout = 10;
49module_param(rx_timeout, uint, S_IRUGO);
50MODULE_PARM_DESC(rx_timeout, "Rx timeout, 1-255");
51
e555a211 52/* Register offsets for the UART. */
d9bb3fb1
SB
53#define CDNS_UART_CR_OFFSET 0x00 /* Control Register */
54#define CDNS_UART_MR_OFFSET 0x04 /* Mode Register */
55#define CDNS_UART_IER_OFFSET 0x08 /* Interrupt Enable */
56#define CDNS_UART_IDR_OFFSET 0x0C /* Interrupt Disable */
57#define CDNS_UART_IMR_OFFSET 0x10 /* Interrupt Mask */
58#define CDNS_UART_ISR_OFFSET 0x14 /* Interrupt Status */
59#define CDNS_UART_BAUDGEN_OFFSET 0x18 /* Baud Rate Generator */
60#define CDNS_UART_RXTOUT_OFFSET 0x1C /* RX Timeout */
61#define CDNS_UART_RXWM_OFFSET 0x20 /* RX FIFO Trigger Level */
62#define CDNS_UART_MODEMCR_OFFSET 0x24 /* Modem Control */
63#define CDNS_UART_MODEMSR_OFFSET 0x28 /* Modem Status */
64#define CDNS_UART_SR_OFFSET 0x2C /* Channel Status */
65#define CDNS_UART_FIFO_OFFSET 0x30 /* FIFO */
66#define CDNS_UART_BAUDDIV_OFFSET 0x34 /* Baud Rate Divider */
67#define CDNS_UART_FLOWDEL_OFFSET 0x38 /* Flow Delay */
68#define CDNS_UART_IRRX_PWIDTH_OFFSET 0x3C /* IR Min Received Pulse Width */
69#define CDNS_UART_IRTX_PWIDTH_OFFSET 0x40 /* IR Transmitted pulse Width */
70#define CDNS_UART_TXWM_OFFSET 0x44 /* TX FIFO Trigger Level */
e555a211
SB
71
72/* Control Register Bit Definitions */
d9bb3fb1
SB
73#define CDNS_UART_CR_STOPBRK 0x00000100 /* Stop TX break */
74#define CDNS_UART_CR_STARTBRK 0x00000080 /* Set TX break */
75#define CDNS_UART_CR_TX_DIS 0x00000020 /* TX disabled. */
76#define CDNS_UART_CR_TX_EN 0x00000010 /* TX enabled */
77#define CDNS_UART_CR_RX_DIS 0x00000008 /* RX disabled. */
78#define CDNS_UART_CR_RX_EN 0x00000004 /* RX enabled */
79#define CDNS_UART_CR_TXRST 0x00000002 /* TX logic reset */
80#define CDNS_UART_CR_RXRST 0x00000001 /* RX logic reset */
81#define CDNS_UART_CR_RST_TO 0x00000040 /* Restart Timeout Counter */
61ec9016 82
e555a211
SB
83/*
84 * Mode Register:
61ec9016
JL
85 * The mode register (MR) defines the mode of transfer as well as the data
86 * format. If this register is modified during transmission or reception,
87 * data validity cannot be guaranteed.
61ec9016 88 */
d9bb3fb1
SB
89#define CDNS_UART_MR_CLKSEL 0x00000001 /* Pre-scalar selection */
90#define CDNS_UART_MR_CHMODE_L_LOOP 0x00000200 /* Local loop back mode */
91#define CDNS_UART_MR_CHMODE_NORM 0x00000000 /* Normal mode */
61ec9016 92
d9bb3fb1
SB
93#define CDNS_UART_MR_STOPMODE_2_BIT 0x00000080 /* 2 stop bits */
94#define CDNS_UART_MR_STOPMODE_1_BIT 0x00000000 /* 1 stop bit */
61ec9016 95
d9bb3fb1
SB
96#define CDNS_UART_MR_PARITY_NONE 0x00000020 /* No parity mode */
97#define CDNS_UART_MR_PARITY_MARK 0x00000018 /* Mark parity mode */
98#define CDNS_UART_MR_PARITY_SPACE 0x00000010 /* Space parity mode */
99#define CDNS_UART_MR_PARITY_ODD 0x00000008 /* Odd parity mode */
100#define CDNS_UART_MR_PARITY_EVEN 0x00000000 /* Even parity mode */
61ec9016 101
d9bb3fb1
SB
102#define CDNS_UART_MR_CHARLEN_6_BIT 0x00000006 /* 6 bits data */
103#define CDNS_UART_MR_CHARLEN_7_BIT 0x00000004 /* 7 bits data */
104#define CDNS_UART_MR_CHARLEN_8_BIT 0x00000000 /* 8 bits data */
61ec9016 105
e555a211
SB
106/*
107 * Interrupt Registers:
61ec9016
JL
108 * Interrupt control logic uses the interrupt enable register (IER) and the
109 * interrupt disable register (IDR) to set the value of the bits in the
110 * interrupt mask register (IMR). The IMR determines whether to pass an
111 * interrupt to the interrupt status register (ISR).
112 * Writing a 1 to IER Enables an interrupt, writing a 1 to IDR disables an
113 * interrupt. IMR and ISR are read only, and IER and IDR are write only.
114 * Reading either IER or IDR returns 0x00.
61ec9016
JL
115 * All four registers have the same bit definitions.
116 */
d9bb3fb1
SB
117#define CDNS_UART_IXR_TOUT 0x00000100 /* RX Timeout error interrupt */
118#define CDNS_UART_IXR_PARITY 0x00000080 /* Parity error interrupt */
119#define CDNS_UART_IXR_FRAMING 0x00000040 /* Framing error interrupt */
120#define CDNS_UART_IXR_OVERRUN 0x00000020 /* Overrun error interrupt */
121#define CDNS_UART_IXR_TXFULL 0x00000010 /* TX FIFO Full interrupt */
122#define CDNS_UART_IXR_TXEMPTY 0x00000008 /* TX FIFO empty interrupt */
123#define CDNS_UART_ISR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt */
124#define CDNS_UART_IXR_RXTRIG 0x00000001 /* RX FIFO trigger interrupt */
125#define CDNS_UART_IXR_RXFULL 0x00000004 /* RX FIFO full interrupt. */
126#define CDNS_UART_IXR_RXEMPTY 0x00000002 /* RX FIFO empty interrupt. */
127#define CDNS_UART_IXR_MASK 0x00001FFF /* Valid bit mask */
61ec9016 128
0c0c47bc 129/* Goes in read_status_mask for break detection as the HW doesn't do it*/
d9bb3fb1 130#define CDNS_UART_IXR_BRK 0x80000000
0c0c47bc 131
19038ad9
LPC
132/*
133 * Modem Control register:
134 * The read/write Modem Control register controls the interface with the modem
135 * or data set, or a peripheral device emulating a modem.
136 */
137#define CDNS_UART_MODEMCR_FCM 0x00000020 /* Automatic flow control mode */
138#define CDNS_UART_MODEMCR_RTS 0x00000002 /* Request to send output control */
139#define CDNS_UART_MODEMCR_DTR 0x00000001 /* Data Terminal Ready */
140
e555a211
SB
141/*
142 * Channel Status Register:
61ec9016
JL
143 * The channel status register (CSR) is provided to enable the control logic
144 * to monitor the status of bits in the channel interrupt status register,
145 * even if these are masked out by the interrupt mask register.
146 */
d9bb3fb1
SB
147#define CDNS_UART_SR_RXEMPTY 0x00000002 /* RX FIFO empty */
148#define CDNS_UART_SR_TXEMPTY 0x00000008 /* TX FIFO empty */
149#define CDNS_UART_SR_TXFULL 0x00000010 /* TX FIFO full */
150#define CDNS_UART_SR_RXTRIG 0x00000001 /* Rx Trigger */
61ec9016 151
e6b39bfd 152/* baud dividers min/max values */
d9bb3fb1
SB
153#define CDNS_UART_BDIV_MIN 4
154#define CDNS_UART_BDIV_MAX 255
155#define CDNS_UART_CD_MAX 65535
e6b39bfd 156
30e1e285 157/**
d9bb3fb1 158 * struct cdns_uart - device data
489810a1 159 * @port: Pointer to the UART port
d9bb3fb1
SB
160 * @uartclk: Reference clock
161 * @pclk: APB clock
489810a1
MS
162 * @baud: Current baud rate
163 * @clk_rate_change_nb: Notifier block for clock changes
30e1e285 164 */
d9bb3fb1 165struct cdns_uart {
c4b0510c 166 struct uart_port *port;
d9bb3fb1
SB
167 struct clk *uartclk;
168 struct clk *pclk;
c4b0510c
SB
169 unsigned int baud;
170 struct notifier_block clk_rate_change_nb;
30e1e285 171};
d9bb3fb1
SB
172#define to_cdns_uart(_nb) container_of(_nb, struct cdns_uart, \
173 clk_rate_change_nb);
30e1e285 174
61ec9016 175/**
d9bb3fb1 176 * cdns_uart_isr - Interrupt handler
61ec9016
JL
177 * @irq: Irq number
178 * @dev_id: Id of the port
179 *
489810a1
MS
180 * Return: IRQHANDLED
181 */
d9bb3fb1 182static irqreturn_t cdns_uart_isr(int irq, void *dev_id)
61ec9016
JL
183{
184 struct uart_port *port = (struct uart_port *)dev_id;
61ec9016
JL
185 unsigned long flags;
186 unsigned int isrstatus, numbytes;
187 unsigned int data;
188 char status = TTY_NORMAL;
189
61ec9016
JL
190 spin_lock_irqsave(&port->lock, flags);
191
192 /* Read the interrupt status register to determine which
193 * interrupt(s) is/are active.
194 */
19f22efd 195 isrstatus = readl(port->membase + CDNS_UART_ISR_OFFSET);
61ec9016 196
0c0c47bc
VL
197 /*
198 * There is no hardware break detection, so we interpret framing
199 * error with all-zeros data as a break sequence. Most of the time,
200 * there's another non-zero byte at the end of the sequence.
201 */
d9bb3fb1 202 if (isrstatus & CDNS_UART_IXR_FRAMING) {
19f22efd 203 while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
d9bb3fb1 204 CDNS_UART_SR_RXEMPTY)) {
19f22efd 205 if (!readl(port->membase + CDNS_UART_FIFO_OFFSET)) {
d9bb3fb1
SB
206 port->read_status_mask |= CDNS_UART_IXR_BRK;
207 isrstatus &= ~CDNS_UART_IXR_FRAMING;
0c0c47bc
VL
208 }
209 }
19f22efd
TB
210 writel(CDNS_UART_IXR_FRAMING,
211 port->membase + CDNS_UART_ISR_OFFSET);
0c0c47bc
VL
212 }
213
61ec9016 214 /* drop byte with parity error if IGNPAR specified */
d9bb3fb1
SB
215 if (isrstatus & port->ignore_status_mask & CDNS_UART_IXR_PARITY)
216 isrstatus &= ~(CDNS_UART_IXR_RXTRIG | CDNS_UART_IXR_TOUT);
61ec9016
JL
217
218 isrstatus &= port->read_status_mask;
219 isrstatus &= ~port->ignore_status_mask;
220
d9bb3fb1
SB
221 if ((isrstatus & CDNS_UART_IXR_TOUT) ||
222 (isrstatus & CDNS_UART_IXR_RXTRIG)) {
61ec9016 223 /* Receive Timeout Interrupt */
19f22efd
TB
224 while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
225 CDNS_UART_SR_RXEMPTY)) {
226 data = readl(port->membase + CDNS_UART_FIFO_OFFSET);
0c0c47bc
VL
227
228 /* Non-NULL byte after BREAK is garbage (99%) */
229 if (data && (port->read_status_mask &
d9bb3fb1
SB
230 CDNS_UART_IXR_BRK)) {
231 port->read_status_mask &= ~CDNS_UART_IXR_BRK;
0c0c47bc
VL
232 port->icount.brk++;
233 if (uart_handle_break(port))
234 continue;
235 }
236
c2db11ec 237#ifdef SUPPORT_SYSRQ
0c0c47bc
VL
238 /*
239 * uart_handle_sysrq_char() doesn't work if
240 * spinlocked, for some reason
241 */
242 if (port->sysrq) {
243 spin_unlock(&port->lock);
244 if (uart_handle_sysrq_char(port,
245 (unsigned char)data)) {
246 spin_lock(&port->lock);
247 continue;
248 }
249 spin_lock(&port->lock);
250 }
c2db11ec 251#endif
0c0c47bc 252
61ec9016
JL
253 port->icount.rx++;
254
d9bb3fb1 255 if (isrstatus & CDNS_UART_IXR_PARITY) {
61ec9016
JL
256 port->icount.parity++;
257 status = TTY_PARITY;
d9bb3fb1 258 } else if (isrstatus & CDNS_UART_IXR_FRAMING) {
61ec9016
JL
259 port->icount.frame++;
260 status = TTY_FRAME;
d9bb3fb1 261 } else if (isrstatus & CDNS_UART_IXR_OVERRUN) {
61ec9016 262 port->icount.overrun++;
e555a211 263 }
61ec9016 264
d9bb3fb1 265 uart_insert_char(port, isrstatus, CDNS_UART_IXR_OVERRUN,
2e124b4a 266 data, status);
61ec9016
JL
267 }
268 spin_unlock(&port->lock);
2e124b4a 269 tty_flip_buffer_push(&port->state->port);
61ec9016
JL
270 spin_lock(&port->lock);
271 }
272
273 /* Dispatch an appropriate handler */
d9bb3fb1 274 if ((isrstatus & CDNS_UART_IXR_TXEMPTY) == CDNS_UART_IXR_TXEMPTY) {
61ec9016 275 if (uart_circ_empty(&port->state->xmit)) {
19f22efd
TB
276 writel(CDNS_UART_IXR_TXEMPTY,
277 port->membase + CDNS_UART_IDR_OFFSET);
61ec9016
JL
278 } else {
279 numbytes = port->fifosize;
280 /* Break if no more data available in the UART buffer */
281 while (numbytes--) {
282 if (uart_circ_empty(&port->state->xmit))
283 break;
284 /* Get the data from the UART circular buffer
d9bb3fb1 285 * and write it to the cdns_uart's TX_FIFO
61ec9016
JL
286 * register.
287 */
19f22efd
TB
288 writel(port->state->xmit.buf[
289 port->state->xmit.tail],
290 port->membase + CDNS_UART_FIFO_OFFSET);
61ec9016
JL
291
292 port->icount.tx++;
293
294 /* Adjust the tail of the UART buffer and wrap
295 * the buffer if it reaches limit.
296 */
297 port->state->xmit.tail =
e555a211 298 (port->state->xmit.tail + 1) &
61ec9016
JL
299 (UART_XMIT_SIZE - 1);
300 }
301
302 if (uart_circ_chars_pending(
303 &port->state->xmit) < WAKEUP_CHARS)
304 uart_write_wakeup(port);
305 }
306 }
307
19f22efd 308 writel(isrstatus, port->membase + CDNS_UART_ISR_OFFSET);
61ec9016
JL
309
310 /* be sure to release the lock and tty before leaving */
311 spin_unlock_irqrestore(&port->lock, flags);
61ec9016
JL
312
313 return IRQ_HANDLED;
314}
315
316/**
d9bb3fb1 317 * cdns_uart_calc_baud_divs - Calculate baud rate divisors
e6b39bfd
SB
318 * @clk: UART module input clock
319 * @baud: Desired baud rate
320 * @rbdiv: BDIV value (return value)
321 * @rcd: CD value (return value)
322 * @div8: Value for clk_sel bit in mod (return value)
489810a1 323 * Return: baud rate, requested baud when possible, or actual baud when there
e6b39bfd
SB
324 * was too much error, zero if no valid divisors are found.
325 *
326 * Formula to obtain baud rate is
327 * baud_tx/rx rate = clk/CD * (BDIV + 1)
328 * input_clk = (Uart User Defined Clock or Apb Clock)
329 * depends on UCLKEN in MR Reg
330 * clk = input_clk or input_clk/8;
331 * depends on CLKS in MR reg
332 * CD and BDIV depends on values in
333 * baud rate generate register
334 * baud rate clock divisor register
335 */
d9bb3fb1
SB
336static unsigned int cdns_uart_calc_baud_divs(unsigned int clk,
337 unsigned int baud, u32 *rbdiv, u32 *rcd, int *div8)
61ec9016 338{
e6b39bfd
SB
339 u32 cd, bdiv;
340 unsigned int calc_baud;
341 unsigned int bestbaud = 0;
61ec9016 342 unsigned int bauderror;
e6b39bfd 343 unsigned int besterror = ~0;
61ec9016 344
d9bb3fb1 345 if (baud < clk / ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX)) {
e6b39bfd
SB
346 *div8 = 1;
347 clk /= 8;
348 } else {
349 *div8 = 0;
350 }
61ec9016 351
d9bb3fb1 352 for (bdiv = CDNS_UART_BDIV_MIN; bdiv <= CDNS_UART_BDIV_MAX; bdiv++) {
e6b39bfd 353 cd = DIV_ROUND_CLOSEST(clk, baud * (bdiv + 1));
d9bb3fb1 354 if (cd < 1 || cd > CDNS_UART_CD_MAX)
61ec9016
JL
355 continue;
356
e6b39bfd 357 calc_baud = clk / (cd * (bdiv + 1));
61ec9016
JL
358
359 if (baud > calc_baud)
360 bauderror = baud - calc_baud;
361 else
362 bauderror = calc_baud - baud;
363
e6b39bfd
SB
364 if (besterror > bauderror) {
365 *rbdiv = bdiv;
366 *rcd = cd;
367 bestbaud = calc_baud;
368 besterror = bauderror;
61ec9016
JL
369 }
370 }
e6b39bfd
SB
371 /* use the values when percent error is acceptable */
372 if (((besterror * 100) / baud) < 3)
373 bestbaud = baud;
374
375 return bestbaud;
376}
61ec9016 377
e6b39bfd 378/**
d9bb3fb1 379 * cdns_uart_set_baud_rate - Calculate and set the baud rate
e6b39bfd
SB
380 * @port: Handle to the uart port structure
381 * @baud: Baud rate to set
489810a1 382 * Return: baud rate, requested baud when possible, or actual baud when there
e6b39bfd
SB
383 * was too much error, zero if no valid divisors are found.
384 */
d9bb3fb1 385static unsigned int cdns_uart_set_baud_rate(struct uart_port *port,
e6b39bfd
SB
386 unsigned int baud)
387{
388 unsigned int calc_baud;
d54b181e 389 u32 cd = 0, bdiv = 0;
e6b39bfd
SB
390 u32 mreg;
391 int div8;
d9bb3fb1 392 struct cdns_uart *cdns_uart = port->private_data;
e6b39bfd 393
d9bb3fb1 394 calc_baud = cdns_uart_calc_baud_divs(port->uartclk, baud, &bdiv, &cd,
e6b39bfd
SB
395 &div8);
396
397 /* Write new divisors to hardware */
19f22efd 398 mreg = readl(port->membase + CDNS_UART_MR_OFFSET);
e6b39bfd 399 if (div8)
d9bb3fb1 400 mreg |= CDNS_UART_MR_CLKSEL;
e6b39bfd 401 else
d9bb3fb1 402 mreg &= ~CDNS_UART_MR_CLKSEL;
19f22efd
TB
403 writel(mreg, port->membase + CDNS_UART_MR_OFFSET);
404 writel(cd, port->membase + CDNS_UART_BAUDGEN_OFFSET);
405 writel(bdiv, port->membase + CDNS_UART_BAUDDIV_OFFSET);
d9bb3fb1 406 cdns_uart->baud = baud;
61ec9016
JL
407
408 return calc_baud;
409}
410
7ac57347 411#ifdef CONFIG_COMMON_CLK
c4b0510c 412/**
d9bb3fb1 413 * cdns_uart_clk_notitifer_cb - Clock notifier callback
c4b0510c
SB
414 * @nb: Notifier block
415 * @event: Notify event
416 * @data: Notifier data
e555a211 417 * Return: NOTIFY_OK or NOTIFY_DONE on success, NOTIFY_BAD on error.
c4b0510c 418 */
d9bb3fb1 419static int cdns_uart_clk_notifier_cb(struct notifier_block *nb,
c4b0510c
SB
420 unsigned long event, void *data)
421{
422 u32 ctrl_reg;
423 struct uart_port *port;
424 int locked = 0;
425 struct clk_notifier_data *ndata = data;
426 unsigned long flags = 0;
d9bb3fb1 427 struct cdns_uart *cdns_uart = to_cdns_uart(nb);
c4b0510c 428
d9bb3fb1 429 port = cdns_uart->port;
c4b0510c
SB
430 if (port->suspended)
431 return NOTIFY_OK;
432
433 switch (event) {
434 case PRE_RATE_CHANGE:
435 {
e555a211 436 u32 bdiv, cd;
c4b0510c
SB
437 int div8;
438
439 /*
440 * Find out if current baud-rate can be achieved with new clock
441 * frequency.
442 */
d9bb3fb1 443 if (!cdns_uart_calc_baud_divs(ndata->new_rate, cdns_uart->baud,
5ce15d2d
SB
444 &bdiv, &cd, &div8)) {
445 dev_warn(port->dev, "clock rate change rejected\n");
c4b0510c 446 return NOTIFY_BAD;
5ce15d2d 447 }
c4b0510c 448
d9bb3fb1 449 spin_lock_irqsave(&cdns_uart->port->lock, flags);
c4b0510c
SB
450
451 /* Disable the TX and RX to set baud rate */
19f22efd 452 ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1 453 ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS;
19f22efd 454 writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
c4b0510c 455
d9bb3fb1 456 spin_unlock_irqrestore(&cdns_uart->port->lock, flags);
c4b0510c
SB
457
458 return NOTIFY_OK;
459 }
460 case POST_RATE_CHANGE:
461 /*
462 * Set clk dividers to generate correct baud with new clock
463 * frequency.
464 */
465
d9bb3fb1 466 spin_lock_irqsave(&cdns_uart->port->lock, flags);
c4b0510c
SB
467
468 locked = 1;
469 port->uartclk = ndata->new_rate;
470
d9bb3fb1
SB
471 cdns_uart->baud = cdns_uart_set_baud_rate(cdns_uart->port,
472 cdns_uart->baud);
c4b0510c
SB
473 /* fall through */
474 case ABORT_RATE_CHANGE:
475 if (!locked)
d9bb3fb1 476 spin_lock_irqsave(&cdns_uart->port->lock, flags);
c4b0510c
SB
477
478 /* Set TX/RX Reset */
19f22efd 479 ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1 480 ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
19f22efd 481 writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
c4b0510c 482
19f22efd 483 while (readl(port->membase + CDNS_UART_CR_OFFSET) &
d9bb3fb1 484 (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
c4b0510c
SB
485 cpu_relax();
486
487 /*
488 * Clear the RX disable and TX disable bits and then set the TX
489 * enable bit and RX enable bit to enable the transmitter and
490 * receiver.
491 */
19f22efd
TB
492 writel(rx_timeout, port->membase + CDNS_UART_RXTOUT_OFFSET);
493 ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1
SB
494 ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
495 ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
19f22efd 496 writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
c4b0510c 497
d9bb3fb1 498 spin_unlock_irqrestore(&cdns_uart->port->lock, flags);
c4b0510c
SB
499
500 return NOTIFY_OK;
501 default:
502 return NOTIFY_DONE;
503 }
504}
7ac57347 505#endif
c4b0510c 506
61ec9016 507/**
d9bb3fb1 508 * cdns_uart_start_tx - Start transmitting bytes
61ec9016 509 * @port: Handle to the uart port structure
489810a1 510 */
d9bb3fb1 511static void cdns_uart_start_tx(struct uart_port *port)
61ec9016
JL
512{
513 unsigned int status, numbytes = port->fifosize;
514
ea8dd8e5 515 if (uart_tx_stopped(port))
61ec9016
JL
516 return;
517
e3538c37
SB
518 /*
519 * Set the TX enable bit and clear the TX disable bit to enable the
61ec9016
JL
520 * transmitter.
521 */
e3538c37
SB
522 status = readl(port->membase + CDNS_UART_CR_OFFSET);
523 status &= ~CDNS_UART_CR_TX_DIS;
524 status |= CDNS_UART_CR_TX_EN;
525 writel(status, port->membase + CDNS_UART_CR_OFFSET);
61ec9016 526
ea8dd8e5
SB
527 if (uart_circ_empty(&port->state->xmit))
528 return;
529
19f22efd 530 while (numbytes-- && ((readl(port->membase + CDNS_UART_SR_OFFSET) &
d9bb3fb1 531 CDNS_UART_SR_TXFULL)) != CDNS_UART_SR_TXFULL) {
61ec9016
JL
532 /* Break if no more data available in the UART buffer */
533 if (uart_circ_empty(&port->state->xmit))
534 break;
535
536 /* Get the data from the UART circular buffer and
d9bb3fb1 537 * write it to the cdns_uart's TX_FIFO register.
61ec9016 538 */
19f22efd
TB
539 writel(port->state->xmit.buf[port->state->xmit.tail],
540 port->membase + CDNS_UART_FIFO_OFFSET);
61ec9016
JL
541 port->icount.tx++;
542
543 /* Adjust the tail of the UART buffer and wrap
544 * the buffer if it reaches limit.
545 */
546 port->state->xmit.tail = (port->state->xmit.tail + 1) &
547 (UART_XMIT_SIZE - 1);
548 }
19f22efd 549 writel(CDNS_UART_IXR_TXEMPTY, port->membase + CDNS_UART_ISR_OFFSET);
61ec9016 550 /* Enable the TX Empty interrupt */
19f22efd 551 writel(CDNS_UART_IXR_TXEMPTY, port->membase + CDNS_UART_IER_OFFSET);
61ec9016
JL
552
553 if (uart_circ_chars_pending(&port->state->xmit) < WAKEUP_CHARS)
554 uart_write_wakeup(port);
555}
556
557/**
d9bb3fb1 558 * cdns_uart_stop_tx - Stop TX
61ec9016 559 * @port: Handle to the uart port structure
489810a1 560 */
d9bb3fb1 561static void cdns_uart_stop_tx(struct uart_port *port)
61ec9016
JL
562{
563 unsigned int regval;
564
19f22efd 565 regval = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1 566 regval |= CDNS_UART_CR_TX_DIS;
61ec9016 567 /* Disable the transmitter */
19f22efd 568 writel(regval, port->membase + CDNS_UART_CR_OFFSET);
61ec9016
JL
569}
570
571/**
d9bb3fb1 572 * cdns_uart_stop_rx - Stop RX
61ec9016 573 * @port: Handle to the uart port structure
489810a1 574 */
d9bb3fb1 575static void cdns_uart_stop_rx(struct uart_port *port)
61ec9016
JL
576{
577 unsigned int regval;
578
19f22efd 579 regval = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1 580 regval |= CDNS_UART_CR_RX_DIS;
61ec9016 581 /* Disable the receiver */
19f22efd 582 writel(regval, port->membase + CDNS_UART_CR_OFFSET);
61ec9016
JL
583}
584
585/**
d9bb3fb1 586 * cdns_uart_tx_empty - Check whether TX is empty
61ec9016
JL
587 * @port: Handle to the uart port structure
588 *
489810a1
MS
589 * Return: TIOCSER_TEMT on success, 0 otherwise
590 */
d9bb3fb1 591static unsigned int cdns_uart_tx_empty(struct uart_port *port)
61ec9016
JL
592{
593 unsigned int status;
594
19f22efd
TB
595 status = readl(port->membase + CDNS_UART_SR_OFFSET) &
596 CDNS_UART_SR_TXEMPTY;
61ec9016
JL
597 return status ? TIOCSER_TEMT : 0;
598}
599
600/**
d9bb3fb1 601 * cdns_uart_break_ctl - Based on the input ctl we have to start or stop
61ec9016
JL
602 * transmitting char breaks
603 * @port: Handle to the uart port structure
604 * @ctl: Value based on which start or stop decision is taken
489810a1 605 */
d9bb3fb1 606static void cdns_uart_break_ctl(struct uart_port *port, int ctl)
61ec9016
JL
607{
608 unsigned int status;
609 unsigned long flags;
610
611 spin_lock_irqsave(&port->lock, flags);
612
19f22efd 613 status = readl(port->membase + CDNS_UART_CR_OFFSET);
61ec9016
JL
614
615 if (ctl == -1)
19f22efd
TB
616 writel(CDNS_UART_CR_STARTBRK | status,
617 port->membase + CDNS_UART_CR_OFFSET);
61ec9016 618 else {
d9bb3fb1 619 if ((status & CDNS_UART_CR_STOPBRK) == 0)
19f22efd
TB
620 writel(CDNS_UART_CR_STOPBRK | status,
621 port->membase + CDNS_UART_CR_OFFSET);
61ec9016
JL
622 }
623 spin_unlock_irqrestore(&port->lock, flags);
624}
625
626/**
d9bb3fb1 627 * cdns_uart_set_termios - termios operations, handling data length, parity,
61ec9016
JL
628 * stop bits, flow control, baud rate
629 * @port: Handle to the uart port structure
630 * @termios: Handle to the input termios structure
631 * @old: Values of the previously saved termios structure
489810a1 632 */
d9bb3fb1 633static void cdns_uart_set_termios(struct uart_port *port,
61ec9016
JL
634 struct ktermios *termios, struct ktermios *old)
635{
636 unsigned int cval = 0;
e6b39bfd 637 unsigned int baud, minbaud, maxbaud;
61ec9016
JL
638 unsigned long flags;
639 unsigned int ctrl_reg, mode_reg;
640
641 spin_lock_irqsave(&port->lock, flags);
642
6ecde472 643 /* Wait for the transmit FIFO to empty before making changes */
19f22efd
TB
644 if (!(readl(port->membase + CDNS_UART_CR_OFFSET) &
645 CDNS_UART_CR_TX_DIS)) {
646 while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
6ecde472
NR
647 CDNS_UART_SR_TXEMPTY)) {
648 cpu_relax();
649 }
61ec9016
JL
650 }
651
652 /* Disable the TX and RX to set baud rate */
19f22efd 653 ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1 654 ctrl_reg |= CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS;
19f22efd 655 writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
61ec9016 656
e6b39bfd
SB
657 /*
658 * Min baud rate = 6bps and Max Baud Rate is 10Mbps for 100Mhz clk
659 * min and max baud should be calculated here based on port->uartclk.
660 * this way we get a valid baud and can safely call set_baud()
661 */
d9bb3fb1
SB
662 minbaud = port->uartclk /
663 ((CDNS_UART_BDIV_MAX + 1) * CDNS_UART_CD_MAX * 8);
664 maxbaud = port->uartclk / (CDNS_UART_BDIV_MIN + 1);
e6b39bfd 665 baud = uart_get_baud_rate(port, termios, old, minbaud, maxbaud);
d9bb3fb1 666 baud = cdns_uart_set_baud_rate(port, baud);
61ec9016
JL
667 if (tty_termios_baud_rate(termios))
668 tty_termios_encode_baud_rate(termios, baud, baud);
669
e555a211 670 /* Update the per-port timeout. */
61ec9016
JL
671 uart_update_timeout(port, termios->c_cflag, baud);
672
673 /* Set TX/RX Reset */
19f22efd 674 ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1 675 ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
19f22efd 676 writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
61ec9016 677
e555a211
SB
678 /*
679 * Clear the RX disable and TX disable bits and then set the TX enable
61ec9016
JL
680 * bit and RX enable bit to enable the transmitter and receiver.
681 */
19f22efd 682 ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1
SB
683 ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
684 ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
19f22efd 685 writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
61ec9016 686
19f22efd 687 writel(rx_timeout, port->membase + CDNS_UART_RXTOUT_OFFSET);
61ec9016 688
d9bb3fb1
SB
689 port->read_status_mask = CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_RXTRIG |
690 CDNS_UART_IXR_OVERRUN | CDNS_UART_IXR_TOUT;
61ec9016
JL
691 port->ignore_status_mask = 0;
692
693 if (termios->c_iflag & INPCK)
d9bb3fb1
SB
694 port->read_status_mask |= CDNS_UART_IXR_PARITY |
695 CDNS_UART_IXR_FRAMING;
61ec9016
JL
696
697 if (termios->c_iflag & IGNPAR)
d9bb3fb1
SB
698 port->ignore_status_mask |= CDNS_UART_IXR_PARITY |
699 CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN;
61ec9016
JL
700
701 /* ignore all characters if CREAD is not set */
702 if ((termios->c_cflag & CREAD) == 0)
d9bb3fb1
SB
703 port->ignore_status_mask |= CDNS_UART_IXR_RXTRIG |
704 CDNS_UART_IXR_TOUT | CDNS_UART_IXR_PARITY |
705 CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN;
61ec9016 706
19f22efd 707 mode_reg = readl(port->membase + CDNS_UART_MR_OFFSET);
61ec9016
JL
708
709 /* Handling Data Size */
710 switch (termios->c_cflag & CSIZE) {
711 case CS6:
d9bb3fb1 712 cval |= CDNS_UART_MR_CHARLEN_6_BIT;
61ec9016
JL
713 break;
714 case CS7:
d9bb3fb1 715 cval |= CDNS_UART_MR_CHARLEN_7_BIT;
61ec9016
JL
716 break;
717 default:
718 case CS8:
d9bb3fb1 719 cval |= CDNS_UART_MR_CHARLEN_8_BIT;
61ec9016
JL
720 termios->c_cflag &= ~CSIZE;
721 termios->c_cflag |= CS8;
722 break;
723 }
724
725 /* Handling Parity and Stop Bits length */
726 if (termios->c_cflag & CSTOPB)
d9bb3fb1 727 cval |= CDNS_UART_MR_STOPMODE_2_BIT; /* 2 STOP bits */
61ec9016 728 else
d9bb3fb1 729 cval |= CDNS_UART_MR_STOPMODE_1_BIT; /* 1 STOP bit */
61ec9016
JL
730
731 if (termios->c_cflag & PARENB) {
732 /* Mark or Space parity */
733 if (termios->c_cflag & CMSPAR) {
734 if (termios->c_cflag & PARODD)
d9bb3fb1 735 cval |= CDNS_UART_MR_PARITY_MARK;
61ec9016 736 else
d9bb3fb1 737 cval |= CDNS_UART_MR_PARITY_SPACE;
e6b39bfd
SB
738 } else {
739 if (termios->c_cflag & PARODD)
d9bb3fb1 740 cval |= CDNS_UART_MR_PARITY_ODD;
61ec9016 741 else
d9bb3fb1 742 cval |= CDNS_UART_MR_PARITY_EVEN;
e6b39bfd
SB
743 }
744 } else {
d9bb3fb1 745 cval |= CDNS_UART_MR_PARITY_NONE;
e6b39bfd
SB
746 }
747 cval |= mode_reg & 1;
19f22efd 748 writel(cval, port->membase + CDNS_UART_MR_OFFSET);
61ec9016
JL
749
750 spin_unlock_irqrestore(&port->lock, flags);
751}
752
753/**
d9bb3fb1 754 * cdns_uart_startup - Called when an application opens a cdns_uart port
61ec9016
JL
755 * @port: Handle to the uart port structure
756 *
e555a211 757 * Return: 0 on success, negative errno otherwise
489810a1 758 */
d9bb3fb1 759static int cdns_uart_startup(struct uart_port *port)
61ec9016
JL
760{
761 unsigned int retval = 0, status = 0;
762
d9bb3fb1 763 retval = request_irq(port->irq, cdns_uart_isr, 0, CDNS_UART_NAME,
61ec9016
JL
764 (void *)port);
765 if (retval)
766 return retval;
767
768 /* Disable the TX and RX */
19f22efd
TB
769 writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS,
770 port->membase + CDNS_UART_CR_OFFSET);
61ec9016
JL
771
772 /* Set the Control Register with TX/RX Enable, TX/RX Reset,
773 * no break chars.
774 */
19f22efd
TB
775 writel(CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST,
776 port->membase + CDNS_UART_CR_OFFSET);
61ec9016 777
19f22efd 778 status = readl(port->membase + CDNS_UART_CR_OFFSET);
61ec9016
JL
779
780 /* Clear the RX disable and TX disable bits and then set the TX enable
781 * bit and RX enable bit to enable the transmitter and receiver.
782 */
19f22efd 783 writel((status & ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS))
d9bb3fb1 784 | (CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN |
19f22efd
TB
785 CDNS_UART_CR_STOPBRK),
786 port->membase + CDNS_UART_CR_OFFSET);
61ec9016
JL
787
788 /* Set the Mode Register with normal mode,8 data bits,1 stop bit,
789 * no parity.
790 */
19f22efd 791 writel(CDNS_UART_MR_CHMODE_NORM | CDNS_UART_MR_STOPMODE_1_BIT
d9bb3fb1 792 | CDNS_UART_MR_PARITY_NONE | CDNS_UART_MR_CHARLEN_8_BIT,
19f22efd 793 port->membase + CDNS_UART_MR_OFFSET);
61ec9016 794
85baf542
S
795 /*
796 * Set the RX FIFO Trigger level to use most of the FIFO, but it
797 * can be tuned with a module parameter
798 */
19f22efd 799 writel(rx_trigger_level, port->membase + CDNS_UART_RXWM_OFFSET);
61ec9016 800
85baf542
S
801 /*
802 * Receive Timeout register is enabled but it
803 * can be tuned with a module parameter
804 */
19f22efd 805 writel(rx_timeout, port->membase + CDNS_UART_RXTOUT_OFFSET);
61ec9016 806
855f6fd9 807 /* Clear out any pending interrupts before enabling them */
19f22efd
TB
808 writel(readl(port->membase + CDNS_UART_ISR_OFFSET),
809 port->membase + CDNS_UART_ISR_OFFSET);
61ec9016
JL
810
811 /* Set the Interrupt Registers with desired interrupts */
19f22efd 812 writel(CDNS_UART_IXR_TXEMPTY | CDNS_UART_IXR_PARITY |
d9bb3fb1
SB
813 CDNS_UART_IXR_FRAMING | CDNS_UART_IXR_OVERRUN |
814 CDNS_UART_IXR_RXTRIG | CDNS_UART_IXR_TOUT,
19f22efd 815 port->membase + CDNS_UART_IER_OFFSET);
61ec9016
JL
816
817 return retval;
818}
819
820/**
d9bb3fb1 821 * cdns_uart_shutdown - Called when an application closes a cdns_uart port
61ec9016 822 * @port: Handle to the uart port structure
489810a1 823 */
d9bb3fb1 824static void cdns_uart_shutdown(struct uart_port *port)
61ec9016
JL
825{
826 int status;
827
828 /* Disable interrupts */
19f22efd
TB
829 status = readl(port->membase + CDNS_UART_IMR_OFFSET);
830 writel(status, port->membase + CDNS_UART_IDR_OFFSET);
aea8f3dd 831 writel(0xffffffff, port->membase + CDNS_UART_ISR_OFFSET);
61ec9016
JL
832
833 /* Disable the TX and RX */
19f22efd
TB
834 writel(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS,
835 port->membase + CDNS_UART_CR_OFFSET);
61ec9016
JL
836 free_irq(port->irq, port);
837}
838
839/**
d9bb3fb1 840 * cdns_uart_type - Set UART type to cdns_uart port
61ec9016
JL
841 * @port: Handle to the uart port structure
842 *
489810a1
MS
843 * Return: string on success, NULL otherwise
844 */
d9bb3fb1 845static const char *cdns_uart_type(struct uart_port *port)
61ec9016 846{
d9bb3fb1 847 return port->type == PORT_XUARTPS ? CDNS_UART_NAME : NULL;
61ec9016
JL
848}
849
850/**
d9bb3fb1 851 * cdns_uart_verify_port - Verify the port params
61ec9016
JL
852 * @port: Handle to the uart port structure
853 * @ser: Handle to the structure whose members are compared
854 *
e555a211 855 * Return: 0 on success, negative errno otherwise.
489810a1 856 */
d9bb3fb1 857static int cdns_uart_verify_port(struct uart_port *port,
61ec9016
JL
858 struct serial_struct *ser)
859{
860 if (ser->type != PORT_UNKNOWN && ser->type != PORT_XUARTPS)
861 return -EINVAL;
862 if (port->irq != ser->irq)
863 return -EINVAL;
864 if (ser->io_type != UPIO_MEM)
865 return -EINVAL;
866 if (port->iobase != ser->port)
867 return -EINVAL;
868 if (ser->hub6 != 0)
869 return -EINVAL;
870 return 0;
871}
872
873/**
d9bb3fb1
SB
874 * cdns_uart_request_port - Claim the memory region attached to cdns_uart port,
875 * called when the driver adds a cdns_uart port via
61ec9016
JL
876 * uart_add_one_port()
877 * @port: Handle to the uart port structure
878 *
e555a211 879 * Return: 0 on success, negative errno otherwise.
489810a1 880 */
d9bb3fb1 881static int cdns_uart_request_port(struct uart_port *port)
61ec9016 882{
d9bb3fb1
SB
883 if (!request_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE,
884 CDNS_UART_NAME)) {
61ec9016
JL
885 return -ENOMEM;
886 }
887
d9bb3fb1 888 port->membase = ioremap(port->mapbase, CDNS_UART_REGISTER_SPACE);
61ec9016
JL
889 if (!port->membase) {
890 dev_err(port->dev, "Unable to map registers\n");
d9bb3fb1 891 release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE);
61ec9016
JL
892 return -ENOMEM;
893 }
894 return 0;
895}
896
897/**
d9bb3fb1 898 * cdns_uart_release_port - Release UART port
61ec9016 899 * @port: Handle to the uart port structure
e555a211 900 *
d9bb3fb1
SB
901 * Release the memory region attached to a cdns_uart port. Called when the
902 * driver removes a cdns_uart port via uart_remove_one_port().
489810a1 903 */
d9bb3fb1 904static void cdns_uart_release_port(struct uart_port *port)
61ec9016 905{
d9bb3fb1 906 release_mem_region(port->mapbase, CDNS_UART_REGISTER_SPACE);
61ec9016
JL
907 iounmap(port->membase);
908 port->membase = NULL;
909}
910
911/**
d9bb3fb1 912 * cdns_uart_config_port - Configure UART port
61ec9016
JL
913 * @port: Handle to the uart port structure
914 * @flags: If any
489810a1 915 */
d9bb3fb1 916static void cdns_uart_config_port(struct uart_port *port, int flags)
61ec9016 917{
d9bb3fb1 918 if (flags & UART_CONFIG_TYPE && cdns_uart_request_port(port) == 0)
61ec9016
JL
919 port->type = PORT_XUARTPS;
920}
921
922/**
d9bb3fb1 923 * cdns_uart_get_mctrl - Get the modem control state
61ec9016
JL
924 * @port: Handle to the uart port structure
925 *
489810a1
MS
926 * Return: the modem control state
927 */
d9bb3fb1 928static unsigned int cdns_uart_get_mctrl(struct uart_port *port)
61ec9016
JL
929{
930 return TIOCM_CTS | TIOCM_DSR | TIOCM_CAR;
931}
932
d9bb3fb1 933static void cdns_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
61ec9016 934{
19038ad9
LPC
935 u32 val;
936
19f22efd 937 val = readl(port->membase + CDNS_UART_MODEMCR_OFFSET);
19038ad9
LPC
938
939 val &= ~(CDNS_UART_MODEMCR_RTS | CDNS_UART_MODEMCR_DTR);
940
941 if (mctrl & TIOCM_RTS)
942 val |= CDNS_UART_MODEMCR_RTS;
943 if (mctrl & TIOCM_DTR)
944 val |= CDNS_UART_MODEMCR_DTR;
945
19f22efd 946 writel(val, port->membase + CDNS_UART_MODEMCR_OFFSET);
61ec9016
JL
947}
948
6ee04c6c 949#ifdef CONFIG_CONSOLE_POLL
d9bb3fb1 950static int cdns_uart_poll_get_char(struct uart_port *port)
6ee04c6c 951{
6ee04c6c 952 int c;
f0f54a80 953 unsigned long flags;
6ee04c6c 954
f0f54a80 955 spin_lock_irqsave(&port->lock, flags);
6ee04c6c
VL
956
957 /* Check if FIFO is empty */
19f22efd 958 if (readl(port->membase + CDNS_UART_SR_OFFSET) & CDNS_UART_SR_RXEMPTY)
6ee04c6c
VL
959 c = NO_POLL_CHAR;
960 else /* Read a character */
19f22efd
TB
961 c = (unsigned char) readl(
962 port->membase + CDNS_UART_FIFO_OFFSET);
6ee04c6c 963
f0f54a80 964 spin_unlock_irqrestore(&port->lock, flags);
6ee04c6c
VL
965
966 return c;
967}
968
d9bb3fb1 969static void cdns_uart_poll_put_char(struct uart_port *port, unsigned char c)
6ee04c6c 970{
f0f54a80 971 unsigned long flags;
6ee04c6c 972
f0f54a80 973 spin_lock_irqsave(&port->lock, flags);
6ee04c6c
VL
974
975 /* Wait until FIFO is empty */
19f22efd
TB
976 while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
977 CDNS_UART_SR_TXEMPTY))
6ee04c6c
VL
978 cpu_relax();
979
980 /* Write a character */
19f22efd 981 writel(c, port->membase + CDNS_UART_FIFO_OFFSET);
6ee04c6c
VL
982
983 /* Wait until FIFO is empty */
19f22efd
TB
984 while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
985 CDNS_UART_SR_TXEMPTY))
6ee04c6c
VL
986 cpu_relax();
987
f0f54a80 988 spin_unlock_irqrestore(&port->lock, flags);
6ee04c6c
VL
989
990 return;
991}
992#endif
993
d9bb3fb1
SB
994static struct uart_ops cdns_uart_ops = {
995 .set_mctrl = cdns_uart_set_mctrl,
996 .get_mctrl = cdns_uart_get_mctrl,
d9bb3fb1
SB
997 .start_tx = cdns_uart_start_tx,
998 .stop_tx = cdns_uart_stop_tx,
999 .stop_rx = cdns_uart_stop_rx,
1000 .tx_empty = cdns_uart_tx_empty,
1001 .break_ctl = cdns_uart_break_ctl,
1002 .set_termios = cdns_uart_set_termios,
1003 .startup = cdns_uart_startup,
1004 .shutdown = cdns_uart_shutdown,
1005 .type = cdns_uart_type,
1006 .verify_port = cdns_uart_verify_port,
1007 .request_port = cdns_uart_request_port,
1008 .release_port = cdns_uart_release_port,
1009 .config_port = cdns_uart_config_port,
6ee04c6c 1010#ifdef CONFIG_CONSOLE_POLL
d9bb3fb1
SB
1011 .poll_get_char = cdns_uart_poll_get_char,
1012 .poll_put_char = cdns_uart_poll_put_char,
6ee04c6c 1013#endif
61ec9016
JL
1014};
1015
6db6df0e 1016static struct uart_port cdns_uart_port[CDNS_UART_NR_PORTS];
61ec9016
JL
1017
1018/**
d9bb3fb1 1019 * cdns_uart_get_port - Configure the port from platform device resource info
928e9263
MS
1020 * @id: Port id
1021 *
489810a1
MS
1022 * Return: a pointer to a uart_port or NULL for failure
1023 */
d9bb3fb1 1024static struct uart_port *cdns_uart_get_port(int id)
61ec9016
JL
1025{
1026 struct uart_port *port;
61ec9016 1027
928e9263 1028 /* Try the given port id if failed use default method */
d9bb3fb1 1029 if (cdns_uart_port[id].mapbase != 0) {
928e9263 1030 /* Find the next unused port */
d9bb3fb1
SB
1031 for (id = 0; id < CDNS_UART_NR_PORTS; id++)
1032 if (cdns_uart_port[id].mapbase == 0)
928e9263
MS
1033 break;
1034 }
61ec9016 1035
d9bb3fb1 1036 if (id >= CDNS_UART_NR_PORTS)
61ec9016
JL
1037 return NULL;
1038
d9bb3fb1 1039 port = &cdns_uart_port[id];
61ec9016
JL
1040
1041 /* At this point, we've got an empty uart_port struct, initialize it */
1042 spin_lock_init(&port->lock);
1043 port->membase = NULL;
61ec9016
JL
1044 port->irq = 0;
1045 port->type = PORT_UNKNOWN;
1046 port->iotype = UPIO_MEM32;
1047 port->flags = UPF_BOOT_AUTOCONF;
d9bb3fb1
SB
1048 port->ops = &cdns_uart_ops;
1049 port->fifosize = CDNS_UART_FIFO_SIZE;
61ec9016
JL
1050 port->line = id;
1051 port->dev = NULL;
1052 return port;
1053}
1054
61ec9016
JL
1055#ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
1056/**
d9bb3fb1 1057 * cdns_uart_console_wait_tx - Wait for the TX to be full
61ec9016 1058 * @port: Handle to the uart port structure
489810a1 1059 */
d9bb3fb1 1060static void cdns_uart_console_wait_tx(struct uart_port *port)
61ec9016 1061{
19f22efd
TB
1062 while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
1063 CDNS_UART_SR_TXEMPTY))
61ec9016
JL
1064 barrier();
1065}
1066
1067/**
d9bb3fb1 1068 * cdns_uart_console_putchar - write the character to the FIFO buffer
61ec9016
JL
1069 * @port: Handle to the uart port structure
1070 * @ch: Character to be written
489810a1 1071 */
d9bb3fb1 1072static void cdns_uart_console_putchar(struct uart_port *port, int ch)
61ec9016 1073{
d9bb3fb1 1074 cdns_uart_console_wait_tx(port);
19f22efd 1075 writel(ch, port->membase + CDNS_UART_FIFO_OFFSET);
61ec9016
JL
1076}
1077
54585ba0
MY
1078static void __init cdns_early_write(struct console *con, const char *s,
1079 unsigned n)
6fa62fc4
MS
1080{
1081 struct earlycon_device *dev = con->data;
1082
1083 uart_console_write(&dev->port, s, n, cdns_uart_console_putchar);
1084}
1085
1086static int __init cdns_early_console_setup(struct earlycon_device *device,
1087 const char *opt)
1088{
1089 if (!device->port.membase)
1090 return -ENODEV;
1091
1092 device->con->write = cdns_early_write;
1093
1094 return 0;
1095}
1096EARLYCON_DECLARE(cdns, cdns_early_console_setup);
1097
61ec9016 1098/**
d9bb3fb1 1099 * cdns_uart_console_write - perform write operation
489810a1 1100 * @co: Console handle
61ec9016
JL
1101 * @s: Pointer to character array
1102 * @count: No of characters
489810a1 1103 */
d9bb3fb1 1104static void cdns_uart_console_write(struct console *co, const char *s,
61ec9016
JL
1105 unsigned int count)
1106{
d9bb3fb1 1107 struct uart_port *port = &cdns_uart_port[co->index];
61ec9016 1108 unsigned long flags;
d3755f5e 1109 unsigned int imr, ctrl;
61ec9016
JL
1110 int locked = 1;
1111
1112 if (oops_in_progress)
1113 locked = spin_trylock_irqsave(&port->lock, flags);
1114 else
1115 spin_lock_irqsave(&port->lock, flags);
1116
1117 /* save and disable interrupt */
19f22efd
TB
1118 imr = readl(port->membase + CDNS_UART_IMR_OFFSET);
1119 writel(imr, port->membase + CDNS_UART_IDR_OFFSET);
61ec9016 1120
d3755f5e
LPC
1121 /*
1122 * Make sure that the tx part is enabled. Set the TX enable bit and
1123 * clear the TX disable bit to enable the transmitter.
1124 */
19f22efd 1125 ctrl = readl(port->membase + CDNS_UART_CR_OFFSET);
e3538c37
SB
1126 ctrl &= ~CDNS_UART_CR_TX_DIS;
1127 ctrl |= CDNS_UART_CR_TX_EN;
1128 writel(ctrl, port->membase + CDNS_UART_CR_OFFSET);
d3755f5e 1129
d9bb3fb1
SB
1130 uart_console_write(port, s, count, cdns_uart_console_putchar);
1131 cdns_uart_console_wait_tx(port);
61ec9016 1132
19f22efd 1133 writel(ctrl, port->membase + CDNS_UART_CR_OFFSET);
d3755f5e 1134
b494a5fa 1135 /* restore interrupt state */
19f22efd 1136 writel(imr, port->membase + CDNS_UART_IER_OFFSET);
61ec9016
JL
1137
1138 if (locked)
1139 spin_unlock_irqrestore(&port->lock, flags);
1140}
1141
1142/**
d9bb3fb1 1143 * cdns_uart_console_setup - Initialize the uart to default config
61ec9016
JL
1144 * @co: Console handle
1145 * @options: Initial settings of uart
1146 *
e555a211 1147 * Return: 0 on success, negative errno otherwise.
489810a1 1148 */
d9bb3fb1 1149static int __init cdns_uart_console_setup(struct console *co, char *options)
61ec9016 1150{
d9bb3fb1 1151 struct uart_port *port = &cdns_uart_port[co->index];
61ec9016
JL
1152 int baud = 9600;
1153 int bits = 8;
1154 int parity = 'n';
1155 int flow = 'n';
1156
d9bb3fb1 1157 if (co->index < 0 || co->index >= CDNS_UART_NR_PORTS)
61ec9016
JL
1158 return -EINVAL;
1159
136debf7 1160 if (!port->membase) {
f6415491
PC
1161 pr_debug("console on " CDNS_UART_TTY_NAME "%i not present\n",
1162 co->index);
61ec9016
JL
1163 return -ENODEV;
1164 }
1165
1166 if (options)
1167 uart_parse_options(options, &baud, &parity, &bits, &flow);
1168
1169 return uart_set_options(port, co, baud, parity, bits, flow);
1170}
1171
d9bb3fb1 1172static struct uart_driver cdns_uart_uart_driver;
61ec9016 1173
d9bb3fb1
SB
1174static struct console cdns_uart_console = {
1175 .name = CDNS_UART_TTY_NAME,
1176 .write = cdns_uart_console_write,
61ec9016 1177 .device = uart_console_device,
d9bb3fb1 1178 .setup = cdns_uart_console_setup,
61ec9016
JL
1179 .flags = CON_PRINTBUFFER,
1180 .index = -1, /* Specified on the cmdline (e.g. console=ttyPS ) */
d9bb3fb1 1181 .data = &cdns_uart_uart_driver,
61ec9016
JL
1182};
1183
1184/**
d9bb3fb1 1185 * cdns_uart_console_init - Initialization call
61ec9016 1186 *
e555a211 1187 * Return: 0 on success, negative errno otherwise
489810a1 1188 */
d9bb3fb1 1189static int __init cdns_uart_console_init(void)
61ec9016 1190{
d9bb3fb1 1191 register_console(&cdns_uart_console);
61ec9016
JL
1192 return 0;
1193}
1194
d9bb3fb1 1195console_initcall(cdns_uart_console_init);
61ec9016
JL
1196
1197#endif /* CONFIG_SERIAL_XILINX_PS_UART_CONSOLE */
1198
d9bb3fb1 1199static struct uart_driver cdns_uart_uart_driver = {
e555a211 1200 .owner = THIS_MODULE,
d9bb3fb1
SB
1201 .driver_name = CDNS_UART_NAME,
1202 .dev_name = CDNS_UART_TTY_NAME,
1203 .major = CDNS_UART_MAJOR,
1204 .minor = CDNS_UART_MINOR,
1205 .nr = CDNS_UART_NR_PORTS,
d3641f64 1206#ifdef CONFIG_SERIAL_XILINX_PS_UART_CONSOLE
d9bb3fb1 1207 .cons = &cdns_uart_console,
d3641f64
SB
1208#endif
1209};
1210
4b47d9aa
SB
1211#ifdef CONFIG_PM_SLEEP
1212/**
d9bb3fb1 1213 * cdns_uart_suspend - suspend event
4b47d9aa
SB
1214 * @device: Pointer to the device structure
1215 *
489810a1 1216 * Return: 0
4b47d9aa 1217 */
d9bb3fb1 1218static int cdns_uart_suspend(struct device *device)
4b47d9aa
SB
1219{
1220 struct uart_port *port = dev_get_drvdata(device);
1221 struct tty_struct *tty;
1222 struct device *tty_dev;
1223 int may_wake = 0;
1224
1225 /* Get the tty which could be NULL so don't assume it's valid */
1226 tty = tty_port_tty_get(&port->state->port);
1227 if (tty) {
1228 tty_dev = tty->dev;
1229 may_wake = device_may_wakeup(tty_dev);
1230 tty_kref_put(tty);
1231 }
1232
1233 /*
1234 * Call the API provided in serial_core.c file which handles
1235 * the suspend.
1236 */
d9bb3fb1 1237 uart_suspend_port(&cdns_uart_uart_driver, port);
4b47d9aa 1238 if (console_suspend_enabled && !may_wake) {
d9bb3fb1 1239 struct cdns_uart *cdns_uart = port->private_data;
4b47d9aa 1240
d9bb3fb1
SB
1241 clk_disable(cdns_uart->uartclk);
1242 clk_disable(cdns_uart->pclk);
4b47d9aa
SB
1243 } else {
1244 unsigned long flags = 0;
1245
1246 spin_lock_irqsave(&port->lock, flags);
1247 /* Empty the receive FIFO 1st before making changes */
19f22efd 1248 while (!(readl(port->membase + CDNS_UART_SR_OFFSET) &
d9bb3fb1 1249 CDNS_UART_SR_RXEMPTY))
19f22efd 1250 readl(port->membase + CDNS_UART_FIFO_OFFSET);
4b47d9aa 1251 /* set RX trigger level to 1 */
19f22efd 1252 writel(1, port->membase + CDNS_UART_RXWM_OFFSET);
4b47d9aa 1253 /* disable RX timeout interrups */
19f22efd
TB
1254 writel(CDNS_UART_IXR_TOUT,
1255 port->membase + CDNS_UART_IDR_OFFSET);
4b47d9aa
SB
1256 spin_unlock_irqrestore(&port->lock, flags);
1257 }
1258
1259 return 0;
1260}
1261
1262/**
d9bb3fb1 1263 * cdns_uart_resume - Resume after a previous suspend
4b47d9aa
SB
1264 * @device: Pointer to the device structure
1265 *
489810a1 1266 * Return: 0
4b47d9aa 1267 */
d9bb3fb1 1268static int cdns_uart_resume(struct device *device)
4b47d9aa
SB
1269{
1270 struct uart_port *port = dev_get_drvdata(device);
1271 unsigned long flags = 0;
1272 u32 ctrl_reg;
1273 struct tty_struct *tty;
1274 struct device *tty_dev;
1275 int may_wake = 0;
1276
1277 /* Get the tty which could be NULL so don't assume it's valid */
1278 tty = tty_port_tty_get(&port->state->port);
1279 if (tty) {
1280 tty_dev = tty->dev;
1281 may_wake = device_may_wakeup(tty_dev);
1282 tty_kref_put(tty);
1283 }
1284
1285 if (console_suspend_enabled && !may_wake) {
d9bb3fb1 1286 struct cdns_uart *cdns_uart = port->private_data;
4b47d9aa 1287
d9bb3fb1
SB
1288 clk_enable(cdns_uart->pclk);
1289 clk_enable(cdns_uart->uartclk);
4b47d9aa
SB
1290
1291 spin_lock_irqsave(&port->lock, flags);
1292
1293 /* Set TX/RX Reset */
19f22efd 1294 ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1 1295 ctrl_reg |= CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST;
19f22efd
TB
1296 writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
1297 while (readl(port->membase + CDNS_UART_CR_OFFSET) &
d9bb3fb1 1298 (CDNS_UART_CR_TXRST | CDNS_UART_CR_RXRST))
4b47d9aa
SB
1299 cpu_relax();
1300
1301 /* restore rx timeout value */
19f22efd 1302 writel(rx_timeout, port->membase + CDNS_UART_RXTOUT_OFFSET);
4b47d9aa 1303 /* Enable Tx/Rx */
19f22efd 1304 ctrl_reg = readl(port->membase + CDNS_UART_CR_OFFSET);
d9bb3fb1
SB
1305 ctrl_reg &= ~(CDNS_UART_CR_TX_DIS | CDNS_UART_CR_RX_DIS);
1306 ctrl_reg |= CDNS_UART_CR_TX_EN | CDNS_UART_CR_RX_EN;
19f22efd 1307 writel(ctrl_reg, port->membase + CDNS_UART_CR_OFFSET);
4b47d9aa
SB
1308
1309 spin_unlock_irqrestore(&port->lock, flags);
1310 } else {
1311 spin_lock_irqsave(&port->lock, flags);
1312 /* restore original rx trigger level */
19f22efd
TB
1313 writel(rx_trigger_level,
1314 port->membase + CDNS_UART_RXWM_OFFSET);
4b47d9aa 1315 /* enable RX timeout interrupt */
19f22efd
TB
1316 writel(CDNS_UART_IXR_TOUT,
1317 port->membase + CDNS_UART_IER_OFFSET);
4b47d9aa
SB
1318 spin_unlock_irqrestore(&port->lock, flags);
1319 }
1320
d9bb3fb1 1321 return uart_resume_port(&cdns_uart_uart_driver, port);
4b47d9aa
SB
1322}
1323#endif /* ! CONFIG_PM_SLEEP */
1324
d9bb3fb1
SB
1325static SIMPLE_DEV_PM_OPS(cdns_uart_dev_pm_ops, cdns_uart_suspend,
1326 cdns_uart_resume);
4b47d9aa 1327
61ec9016 1328/**
d9bb3fb1 1329 * cdns_uart_probe - Platform driver probe
61ec9016
JL
1330 * @pdev: Pointer to the platform device structure
1331 *
e555a211 1332 * Return: 0 on success, negative errno otherwise
489810a1 1333 */
d9bb3fb1 1334static int cdns_uart_probe(struct platform_device *pdev)
61ec9016 1335{
5c90c07b 1336 int rc, id, irq;
61ec9016 1337 struct uart_port *port;
5c90c07b 1338 struct resource *res;
d9bb3fb1 1339 struct cdns_uart *cdns_uart_data;
61ec9016 1340
d9bb3fb1 1341 cdns_uart_data = devm_kzalloc(&pdev->dev, sizeof(*cdns_uart_data),
c03cae17 1342 GFP_KERNEL);
d9bb3fb1 1343 if (!cdns_uart_data)
30e1e285
SB
1344 return -ENOMEM;
1345
d9bb3fb1
SB
1346 cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "pclk");
1347 if (IS_ERR(cdns_uart_data->pclk)) {
1348 cdns_uart_data->pclk = devm_clk_get(&pdev->dev, "aper_clk");
1349 if (!IS_ERR(cdns_uart_data->pclk))
1350 dev_err(&pdev->dev, "clock name 'aper_clk' is deprecated.\n");
1351 }
1352 if (IS_ERR(cdns_uart_data->pclk)) {
1353 dev_err(&pdev->dev, "pclk clock not found.\n");
1354 return PTR_ERR(cdns_uart_data->pclk);
1355 }
1356
1357 cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "uart_clk");
1358 if (IS_ERR(cdns_uart_data->uartclk)) {
1359 cdns_uart_data->uartclk = devm_clk_get(&pdev->dev, "ref_clk");
1360 if (!IS_ERR(cdns_uart_data->uartclk))
1361 dev_err(&pdev->dev, "clock name 'ref_clk' is deprecated.\n");
30e1e285 1362 }
d9bb3fb1
SB
1363 if (IS_ERR(cdns_uart_data->uartclk)) {
1364 dev_err(&pdev->dev, "uart_clk clock not found.\n");
1365 return PTR_ERR(cdns_uart_data->uartclk);
2326669c
JC
1366 }
1367
d9bb3fb1 1368 rc = clk_prepare_enable(cdns_uart_data->pclk);
30e1e285 1369 if (rc) {
d9bb3fb1 1370 dev_err(&pdev->dev, "Unable to enable pclk clock.\n");
c03cae17 1371 return rc;
30e1e285 1372 }
d9bb3fb1 1373 rc = clk_prepare_enable(cdns_uart_data->uartclk);
2326669c 1374 if (rc) {
30e1e285 1375 dev_err(&pdev->dev, "Unable to enable device clock.\n");
d9bb3fb1 1376 goto err_out_clk_dis_pclk;
61ec9016
JL
1377 }
1378
1379 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
30e1e285
SB
1380 if (!res) {
1381 rc = -ENODEV;
1382 goto err_out_clk_disable;
1383 }
61ec9016 1384
5c90c07b
MS
1385 irq = platform_get_irq(pdev, 0);
1386 if (irq <= 0) {
1387 rc = -ENXIO;
30e1e285
SB
1388 goto err_out_clk_disable;
1389 }
61ec9016 1390
7ac57347 1391#ifdef CONFIG_COMMON_CLK
d9bb3fb1
SB
1392 cdns_uart_data->clk_rate_change_nb.notifier_call =
1393 cdns_uart_clk_notifier_cb;
1394 if (clk_notifier_register(cdns_uart_data->uartclk,
1395 &cdns_uart_data->clk_rate_change_nb))
c4b0510c 1396 dev_warn(&pdev->dev, "Unable to register clock notifier.\n");
7ac57347 1397#endif
928e9263
MS
1398 /* Look for a serialN alias */
1399 id = of_alias_get_id(pdev->dev.of_node, "serial");
1400 if (id < 0)
1401 id = 0;
c4b0510c 1402
61ec9016 1403 /* Initialize the port structure */
d9bb3fb1 1404 port = cdns_uart_get_port(id);
61ec9016
JL
1405
1406 if (!port) {
1407 dev_err(&pdev->dev, "Cannot get uart_port structure\n");
30e1e285 1408 rc = -ENODEV;
c4b0510c 1409 goto err_out_notif_unreg;
61ec9016
JL
1410 } else {
1411 /* Register the port.
1412 * This function also registers this device with the tty layer
1413 * and triggers invocation of the config_port() entry point.
1414 */
1415 port->mapbase = res->start;
5c90c07b 1416 port->irq = irq;
61ec9016 1417 port->dev = &pdev->dev;
d9bb3fb1
SB
1418 port->uartclk = clk_get_rate(cdns_uart_data->uartclk);
1419 port->private_data = cdns_uart_data;
1420 cdns_uart_data->port = port;
696faedd 1421 platform_set_drvdata(pdev, port);
d9bb3fb1 1422 rc = uart_add_one_port(&cdns_uart_uart_driver, port);
61ec9016
JL
1423 if (rc) {
1424 dev_err(&pdev->dev,
1425 "uart_add_one_port() failed; err=%i\n", rc);
c4b0510c 1426 goto err_out_notif_unreg;
61ec9016
JL
1427 }
1428 return 0;
1429 }
30e1e285 1430
c4b0510c 1431err_out_notif_unreg:
7ac57347 1432#ifdef CONFIG_COMMON_CLK
d9bb3fb1
SB
1433 clk_notifier_unregister(cdns_uart_data->uartclk,
1434 &cdns_uart_data->clk_rate_change_nb);
7ac57347 1435#endif
30e1e285 1436err_out_clk_disable:
d9bb3fb1
SB
1437 clk_disable_unprepare(cdns_uart_data->uartclk);
1438err_out_clk_dis_pclk:
1439 clk_disable_unprepare(cdns_uart_data->pclk);
30e1e285
SB
1440
1441 return rc;
61ec9016
JL
1442}
1443
1444/**
d9bb3fb1 1445 * cdns_uart_remove - called when the platform driver is unregistered
61ec9016
JL
1446 * @pdev: Pointer to the platform device structure
1447 *
e555a211 1448 * Return: 0 on success, negative errno otherwise
489810a1 1449 */
d9bb3fb1 1450static int cdns_uart_remove(struct platform_device *pdev)
61ec9016 1451{
696faedd 1452 struct uart_port *port = platform_get_drvdata(pdev);
d9bb3fb1 1453 struct cdns_uart *cdns_uart_data = port->private_data;
2326669c 1454 int rc;
61ec9016 1455
d9bb3fb1 1456 /* Remove the cdns_uart port from the serial core */
7ac57347 1457#ifdef CONFIG_COMMON_CLK
d9bb3fb1
SB
1458 clk_notifier_unregister(cdns_uart_data->uartclk,
1459 &cdns_uart_data->clk_rate_change_nb);
7ac57347 1460#endif
d9bb3fb1 1461 rc = uart_remove_one_port(&cdns_uart_uart_driver, port);
2326669c 1462 port->mapbase = 0;
d9bb3fb1
SB
1463 clk_disable_unprepare(cdns_uart_data->uartclk);
1464 clk_disable_unprepare(cdns_uart_data->pclk);
61ec9016
JL
1465 return rc;
1466}
1467
61ec9016 1468/* Match table for of_platform binding */
ed0bb232 1469static const struct of_device_id cdns_uart_of_match[] = {
61ec9016 1470 { .compatible = "xlnx,xuartps", },
d9bb3fb1 1471 { .compatible = "cdns,uart-r1p8", },
61ec9016
JL
1472 {}
1473};
d9bb3fb1 1474MODULE_DEVICE_TABLE(of, cdns_uart_of_match);
61ec9016 1475
d9bb3fb1
SB
1476static struct platform_driver cdns_uart_platform_driver = {
1477 .probe = cdns_uart_probe,
1478 .remove = cdns_uart_remove,
61ec9016 1479 .driver = {
d9bb3fb1
SB
1480 .name = CDNS_UART_NAME,
1481 .of_match_table = cdns_uart_of_match,
1482 .pm = &cdns_uart_dev_pm_ops,
61ec9016
JL
1483 },
1484};
1485
d9bb3fb1 1486static int __init cdns_uart_init(void)
61ec9016
JL
1487{
1488 int retval = 0;
1489
d9bb3fb1
SB
1490 /* Register the cdns_uart driver with the serial core */
1491 retval = uart_register_driver(&cdns_uart_uart_driver);
61ec9016
JL
1492 if (retval)
1493 return retval;
1494
1495 /* Register the platform driver */
d9bb3fb1 1496 retval = platform_driver_register(&cdns_uart_platform_driver);
61ec9016 1497 if (retval)
d9bb3fb1 1498 uart_unregister_driver(&cdns_uart_uart_driver);
61ec9016
JL
1499
1500 return retval;
1501}
1502
d9bb3fb1 1503static void __exit cdns_uart_exit(void)
61ec9016 1504{
61ec9016 1505 /* Unregister the platform driver */
d9bb3fb1 1506 platform_driver_unregister(&cdns_uart_platform_driver);
61ec9016 1507
d9bb3fb1
SB
1508 /* Unregister the cdns_uart driver */
1509 uart_unregister_driver(&cdns_uart_uart_driver);
61ec9016
JL
1510}
1511
d9bb3fb1
SB
1512module_init(cdns_uart_init);
1513module_exit(cdns_uart_exit);
61ec9016 1514
d9bb3fb1 1515MODULE_DESCRIPTION("Driver for Cadence UART");
61ec9016
JL
1516MODULE_AUTHOR("Xilinx Inc.");
1517MODULE_LICENSE("GPL");