Merge tag 'kbuild-v4.18-2' of git://git.kernel.org/pub/scm/linux/kernel/git/masahiroy...
[linux-2.6-block.git] / drivers / tty / serial / imx.c
CommitLineData
e3b3d0f5 1// SPDX-License-Identifier: GPL-2.0+
1da177e4 2/*
f890cef2 3 * Driver for Motorola/Freescale IMX serial ports
1da177e4 4 *
f890cef2 5 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
1da177e4 6 *
f890cef2
UKK
7 * Author: Sascha Hauer <sascha@saschahauer.de>
8 * Copyright (C) 2004 Pengutronix
1da177e4 9 */
1da177e4
LT
10
11#if defined(CONFIG_SERIAL_IMX_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
12#define SUPPORT_SYSRQ
13#endif
14
15#include <linux/module.h>
16#include <linux/ioport.h>
17#include <linux/init.h>
18#include <linux/console.h>
19#include <linux/sysrq.h>
d052d1be 20#include <linux/platform_device.h>
1da177e4
LT
21#include <linux/tty.h>
22#include <linux/tty_flip.h>
23#include <linux/serial_core.h>
24#include <linux/serial.h>
38a41fdf 25#include <linux/clk.h>
b6e49138 26#include <linux/delay.h>
534fca06 27#include <linux/rational.h>
5a0e3ad6 28#include <linux/slab.h>
22698aa2
SG
29#include <linux/of.h>
30#include <linux/of_device.h>
e32a9f8f 31#include <linux/io.h>
b4cdc8f6 32#include <linux/dma-mapping.h>
1da177e4 33
1da177e4 34#include <asm/irq.h>
82906b13 35#include <linux/platform_data/serial-imx.h>
b4cdc8f6 36#include <linux/platform_data/dma-imx.h>
1da177e4 37
58362d5b
UKK
38#include "serial_mctrl_gpio.h"
39
ff4bfb21
SH
40/* Register definitions */
41#define URXD0 0x0 /* Receiver Register */
42#define URTX0 0x40 /* Transmitter Register */
43#define UCR1 0x80 /* Control Register 1 */
44#define UCR2 0x84 /* Control Register 2 */
45#define UCR3 0x88 /* Control Register 3 */
46#define UCR4 0x8c /* Control Register 4 */
47#define UFCR 0x90 /* FIFO Control Register */
48#define USR1 0x94 /* Status Register 1 */
49#define USR2 0x98 /* Status Register 2 */
50#define UESC 0x9c /* Escape Character Register */
51#define UTIM 0xa0 /* Escape Timer Register */
52#define UBIR 0xa4 /* BRM Incremental Register */
53#define UBMR 0xa8 /* BRM Modulator Register */
54#define UBRC 0xac /* Baud Rate Count Register */
fe6b540a
SG
55#define IMX21_ONEMS 0xb0 /* One Millisecond register */
56#define IMX1_UTS 0xd0 /* UART Test Register on i.mx1 */
57#define IMX21_UTS 0xb4 /* UART Test Register on all other i.mx*/
ff4bfb21
SH
58
59/* UART Control Register Bit Fields.*/
55d8693a 60#define URXD_DUMMY_READ (1<<16)
82313e66
SK
61#define URXD_CHARRDY (1<<15)
62#define URXD_ERR (1<<14)
63#define URXD_OVRRUN (1<<13)
64#define URXD_FRMERR (1<<12)
65#define URXD_BRK (1<<11)
66#define URXD_PRERR (1<<10)
26c47412 67#define URXD_RX_DATA (0xFF<<0)
82313e66
SK
68#define UCR1_ADEN (1<<15) /* Auto detect interrupt */
69#define UCR1_ADBR (1<<14) /* Auto detect baud rate */
70#define UCR1_TRDYEN (1<<13) /* Transmitter ready interrupt enable */
71#define UCR1_IDEN (1<<12) /* Idle condition interrupt */
b4cdc8f6 72#define UCR1_ICD_REG(x) (((x) & 3) << 10) /* idle condition detect */
82313e66 73#define UCR1_RRDYEN (1<<9) /* Recv ready interrupt enable */
302e8dcc 74#define UCR1_RXDMAEN (1<<8) /* Recv ready DMA enable */
82313e66
SK
75#define UCR1_IREN (1<<7) /* Infrared interface enable */
76#define UCR1_TXMPTYEN (1<<6) /* Transimitter empty interrupt enable */
77#define UCR1_RTSDEN (1<<5) /* RTS delta interrupt enable */
78#define UCR1_SNDBRK (1<<4) /* Send break */
302e8dcc 79#define UCR1_TXDMAEN (1<<3) /* Transmitter ready DMA enable */
82313e66 80#define IMX1_UCR1_UARTCLKEN (1<<2) /* UART clock enabled, i.mx1 only */
b4cdc8f6 81#define UCR1_ATDMAEN (1<<2) /* Aging DMA Timer Enable */
82313e66
SK
82#define UCR1_DOZE (1<<1) /* Doze */
83#define UCR1_UARTEN (1<<0) /* UART enabled */
84#define UCR2_ESCI (1<<15) /* Escape seq interrupt enable */
85#define UCR2_IRTS (1<<14) /* Ignore RTS pin */
86#define UCR2_CTSC (1<<13) /* CTS pin control */
87#define UCR2_CTS (1<<12) /* Clear to send */
88#define UCR2_ESCEN (1<<11) /* Escape enable */
89#define UCR2_PREN (1<<8) /* Parity enable */
90#define UCR2_PROE (1<<7) /* Parity odd/even */
91#define UCR2_STPB (1<<6) /* Stop */
92#define UCR2_WS (1<<5) /* Word size */
93#define UCR2_RTSEN (1<<4) /* Request to send interrupt enable */
94#define UCR2_ATEN (1<<3) /* Aging Timer Enable */
95#define UCR2_TXEN (1<<2) /* Transmitter enabled */
96#define UCR2_RXEN (1<<1) /* Receiver enabled */
97#define UCR2_SRST (1<<0) /* SW reset */
98#define UCR3_DTREN (1<<13) /* DTR interrupt enable */
99#define UCR3_PARERREN (1<<12) /* Parity enable */
100#define UCR3_FRAERREN (1<<11) /* Frame error interrupt enable */
101#define UCR3_DSR (1<<10) /* Data set ready */
102#define UCR3_DCD (1<<9) /* Data carrier detect */
103#define UCR3_RI (1<<8) /* Ring indicator */
b38cb7d2 104#define UCR3_ADNIMP (1<<7) /* Autobaud Detection Not Improved */
82313e66
SK
105#define UCR3_RXDSEN (1<<6) /* Receive status interrupt enable */
106#define UCR3_AIRINTEN (1<<5) /* Async IR wake interrupt enable */
107#define UCR3_AWAKEN (1<<4) /* Async wake interrupt enable */
27e16501 108#define UCR3_DTRDEN (1<<3) /* Data Terminal Ready Delta Enable. */
82313e66
SK
109#define IMX21_UCR3_RXDMUXSEL (1<<2) /* RXD Muxed Input Select */
110#define UCR3_INVT (1<<1) /* Inverted Infrared transmission */
111#define UCR3_BPEN (1<<0) /* Preset registers enable */
112#define UCR4_CTSTL_SHF 10 /* CTS trigger level shift */
113#define UCR4_CTSTL_MASK 0x3F /* CTS trigger is 6 bits wide */
114#define UCR4_INVR (1<<9) /* Inverted infrared reception */
115#define UCR4_ENIRI (1<<8) /* Serial infrared interrupt enable */
116#define UCR4_WKEN (1<<7) /* Wake interrupt enable */
117#define UCR4_REF16 (1<<6) /* Ref freq 16 MHz */
b4cdc8f6 118#define UCR4_IDDMAEN (1<<6) /* DMA IDLE Condition Detected */
82313e66
SK
119#define UCR4_IRSC (1<<5) /* IR special case */
120#define UCR4_TCEN (1<<3) /* Transmit complete interrupt enable */
121#define UCR4_BKEN (1<<2) /* Break condition interrupt enable */
122#define UCR4_OREN (1<<1) /* Receiver overrun interrupt enable */
123#define UCR4_DREN (1<<0) /* Recv data ready interrupt enable */
124#define UFCR_RXTL_SHF 0 /* Receiver trigger level shift */
125#define UFCR_DCEDTE (1<<6) /* DCE/DTE mode select */
126#define UFCR_RFDIV (7<<7) /* Reference freq divider mask */
127#define UFCR_RFDIV_REG(x) (((x) < 7 ? 6 - (x) : 6) << 7)
128#define UFCR_TXTL_SHF 10 /* Transmitter trigger level shift */
129#define USR1_PARITYERR (1<<15) /* Parity error interrupt flag */
130#define USR1_RTSS (1<<14) /* RTS pin status */
131#define USR1_TRDY (1<<13) /* Transmitter ready interrupt/dma flag */
132#define USR1_RTSD (1<<12) /* RTS delta */
133#define USR1_ESCF (1<<11) /* Escape seq interrupt flag */
134#define USR1_FRAMERR (1<<10) /* Frame error interrupt flag */
135#define USR1_RRDY (1<<9) /* Receiver ready interrupt/dma flag */
86a04ba6 136#define USR1_AGTIM (1<<8) /* Ageing timer interrupt flag */
27e16501 137#define USR1_DTRD (1<<7) /* DTR Delta */
82313e66
SK
138#define USR1_RXDS (1<<6) /* Receiver idle interrupt flag */
139#define USR1_AIRINT (1<<5) /* Async IR wake interrupt flag */
140#define USR1_AWAKE (1<<4) /* Aysnc wake interrupt flag */
141#define USR2_ADET (1<<15) /* Auto baud rate detect complete */
142#define USR2_TXFE (1<<14) /* Transmit buffer FIFO empty */
143#define USR2_DTRF (1<<13) /* DTR edge interrupt flag */
144#define USR2_IDLE (1<<12) /* Idle condition */
90ebc483
UKK
145#define USR2_RIDELT (1<<10) /* Ring Interrupt Delta */
146#define USR2_RIIN (1<<9) /* Ring Indicator Input */
82313e66
SK
147#define USR2_IRINT (1<<8) /* Serial infrared interrupt flag */
148#define USR2_WAKE (1<<7) /* Wake */
90ebc483 149#define USR2_DCDIN (1<<5) /* Data Carrier Detect Input */
82313e66
SK
150#define USR2_RTSF (1<<4) /* RTS edge interrupt flag */
151#define USR2_TXDC (1<<3) /* Transmitter complete */
152#define USR2_BRCD (1<<2) /* Break condition */
153#define USR2_ORE (1<<1) /* Overrun error */
154#define USR2_RDR (1<<0) /* Recv data ready */
155#define UTS_FRCPERR (1<<13) /* Force parity error */
156#define UTS_LOOP (1<<12) /* Loop tx and rx */
157#define UTS_TXEMPTY (1<<6) /* TxFIFO empty */
158#define UTS_RXEMPTY (1<<5) /* RxFIFO empty */
159#define UTS_TXFULL (1<<4) /* TxFIFO full */
160#define UTS_RXFULL (1<<3) /* RxFIFO full */
161#define UTS_SOFTRST (1<<0) /* Software reset */
ff4bfb21 162
1da177e4 163/* We've been assigned a range on the "Low-density serial ports" major */
82313e66
SK
164#define SERIAL_IMX_MAJOR 207
165#define MINOR_START 16
e3d13ff4 166#define DEV_NAME "ttymxc"
1da177e4 167
1da177e4
LT
168/*
169 * This determines how often we check the modem status signals
170 * for any change. They generally aren't connected to an IRQ
171 * so we have to poll them. We also check immediately before
172 * filling the TX fifo incase CTS has been dropped.
173 */
174#define MCTRL_TIMEOUT (250*HZ/1000)
175
176#define DRIVER_NAME "IMX-uart"
177
dbff4e9e
SH
178#define UART_NR 8
179
f95661b2 180/* i.MX21 type uart runs on all i.mx except i.MX1 and i.MX6q */
fe6b540a
SG
181enum imx_uart_type {
182 IMX1_UART,
183 IMX21_UART,
1c06bde6 184 IMX53_UART,
a496e628 185 IMX6Q_UART,
fe6b540a
SG
186};
187
188/* device type dependent stuff */
189struct imx_uart_data {
190 unsigned uts_reg;
191 enum imx_uart_type devtype;
192};
193
1da177e4
LT
194struct imx_port {
195 struct uart_port port;
196 struct timer_list timer;
197 unsigned int old_status;
26bbb3ff 198 unsigned int have_rtscts:1;
7b7e8e8e 199 unsigned int have_rtsgpio:1;
20ff2fe6 200 unsigned int dte_mode:1;
3a9465fa
SH
201 struct clk *clk_ipg;
202 struct clk *clk_per;
7d0b066f 203 const struct imx_uart_data *devdata;
b4cdc8f6 204
58362d5b
UKK
205 struct mctrl_gpios *gpios;
206
3a0ab62f
UKK
207 /* shadow registers */
208 unsigned int ucr1;
209 unsigned int ucr2;
210 unsigned int ucr3;
211 unsigned int ucr4;
212 unsigned int ufcr;
213
b4cdc8f6 214 /* DMA fields */
b4cdc8f6
HS
215 unsigned int dma_is_enabled:1;
216 unsigned int dma_is_rxing:1;
217 unsigned int dma_is_txing:1;
218 struct dma_chan *dma_chan_rx, *dma_chan_tx;
219 struct scatterlist rx_sgl, tx_sgl[2];
220 void *rx_buf;
9d297239
NH
221 struct circ_buf rx_ring;
222 unsigned int rx_periods;
223 dma_cookie_t rx_cookie;
7cb92fd2 224 unsigned int tx_bytes;
b4cdc8f6 225 unsigned int dma_tx_nents;
90bb6bd3 226 unsigned int saved_reg[10];
c868cbb7 227 bool context_saved;
1da177e4
LT
228};
229
0ad5a814
DB
230struct imx_port_ucrs {
231 unsigned int ucr1;
232 unsigned int ucr2;
233 unsigned int ucr3;
234};
235
fe6b540a
SG
236static struct imx_uart_data imx_uart_devdata[] = {
237 [IMX1_UART] = {
238 .uts_reg = IMX1_UTS,
239 .devtype = IMX1_UART,
240 },
241 [IMX21_UART] = {
242 .uts_reg = IMX21_UTS,
243 .devtype = IMX21_UART,
244 },
1c06bde6
MW
245 [IMX53_UART] = {
246 .uts_reg = IMX21_UTS,
247 .devtype = IMX53_UART,
248 },
a496e628
HS
249 [IMX6Q_UART] = {
250 .uts_reg = IMX21_UTS,
251 .devtype = IMX6Q_UART,
252 },
fe6b540a
SG
253};
254
31ada047 255static const struct platform_device_id imx_uart_devtype[] = {
fe6b540a
SG
256 {
257 .name = "imx1-uart",
258 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX1_UART],
259 }, {
260 .name = "imx21-uart",
261 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX21_UART],
1c06bde6
MW
262 }, {
263 .name = "imx53-uart",
264 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX53_UART],
a496e628
HS
265 }, {
266 .name = "imx6q-uart",
267 .driver_data = (kernel_ulong_t) &imx_uart_devdata[IMX6Q_UART],
fe6b540a
SG
268 }, {
269 /* sentinel */
270 }
271};
272MODULE_DEVICE_TABLE(platform, imx_uart_devtype);
273
ad3d4fdc 274static const struct of_device_id imx_uart_dt_ids[] = {
a496e628 275 { .compatible = "fsl,imx6q-uart", .data = &imx_uart_devdata[IMX6Q_UART], },
1c06bde6 276 { .compatible = "fsl,imx53-uart", .data = &imx_uart_devdata[IMX53_UART], },
22698aa2
SG
277 { .compatible = "fsl,imx1-uart", .data = &imx_uart_devdata[IMX1_UART], },
278 { .compatible = "fsl,imx21-uart", .data = &imx_uart_devdata[IMX21_UART], },
279 { /* sentinel */ }
280};
281MODULE_DEVICE_TABLE(of, imx_uart_dt_ids);
282
27c84426
UKK
283static void imx_uart_writel(struct imx_port *sport, u32 val, u32 offset)
284{
3a0ab62f
UKK
285 switch (offset) {
286 case UCR1:
287 sport->ucr1 = val;
288 break;
289 case UCR2:
290 sport->ucr2 = val;
291 break;
292 case UCR3:
293 sport->ucr3 = val;
294 break;
295 case UCR4:
296 sport->ucr4 = val;
297 break;
298 case UFCR:
299 sport->ufcr = val;
300 break;
301 default:
302 break;
303 }
27c84426
UKK
304 writel(val, sport->port.membase + offset);
305}
306
307static u32 imx_uart_readl(struct imx_port *sport, u32 offset)
308{
3a0ab62f
UKK
309 switch (offset) {
310 case UCR1:
311 return sport->ucr1;
312 break;
313 case UCR2:
314 /*
315 * UCR2_SRST is the only bit in the cached registers that might
316 * differ from the value that was last written. As it only
317 * clears after being set, reread conditionally.
318 */
0aa821d8 319 if (!(sport->ucr2 & UCR2_SRST))
3a0ab62f
UKK
320 sport->ucr2 = readl(sport->port.membase + offset);
321 return sport->ucr2;
322 break;
323 case UCR3:
324 return sport->ucr3;
325 break;
326 case UCR4:
327 return sport->ucr4;
328 break;
329 case UFCR:
330 return sport->ufcr;
331 break;
332 default:
333 return readl(sport->port.membase + offset);
334 }
27c84426
UKK
335}
336
9d1a50a2 337static inline unsigned imx_uart_uts_reg(struct imx_port *sport)
fe6b540a
SG
338{
339 return sport->devdata->uts_reg;
340}
341
9d1a50a2 342static inline int imx_uart_is_imx1(struct imx_port *sport)
fe6b540a
SG
343{
344 return sport->devdata->devtype == IMX1_UART;
345}
346
9d1a50a2 347static inline int imx_uart_is_imx21(struct imx_port *sport)
fe6b540a
SG
348{
349 return sport->devdata->devtype == IMX21_UART;
350}
351
9d1a50a2 352static inline int imx_uart_is_imx53(struct imx_port *sport)
1c06bde6
MW
353{
354 return sport->devdata->devtype == IMX53_UART;
355}
356
9d1a50a2 357static inline int imx_uart_is_imx6q(struct imx_port *sport)
a496e628
HS
358{
359 return sport->devdata->devtype == IMX6Q_UART;
360}
44a75411 361/*
362 * Save and restore functions for UCR1, UCR2 and UCR3 registers
363 */
93d94b37 364#if defined(CONFIG_SERIAL_IMX_CONSOLE)
9d1a50a2 365static void imx_uart_ucrs_save(struct imx_port *sport,
44a75411 366 struct imx_port_ucrs *ucr)
367{
368 /* save control registers */
27c84426
UKK
369 ucr->ucr1 = imx_uart_readl(sport, UCR1);
370 ucr->ucr2 = imx_uart_readl(sport, UCR2);
371 ucr->ucr3 = imx_uart_readl(sport, UCR3);
44a75411 372}
373
9d1a50a2 374static void imx_uart_ucrs_restore(struct imx_port *sport,
44a75411 375 struct imx_port_ucrs *ucr)
376{
377 /* restore control registers */
27c84426
UKK
378 imx_uart_writel(sport, ucr->ucr1, UCR1);
379 imx_uart_writel(sport, ucr->ucr2, UCR2);
380 imx_uart_writel(sport, ucr->ucr3, UCR3);
44a75411 381}
e8bfa760 382#endif
44a75411 383
9d1a50a2 384static void imx_uart_rts_active(struct imx_port *sport, u32 *ucr2)
58362d5b 385{
bc2be239 386 *ucr2 &= ~(UCR2_CTSC | UCR2_CTS);
58362d5b 387
a0983c74
IJ
388 sport->port.mctrl |= TIOCM_RTS;
389 mctrl_gpio_set(sport->gpios, sport->port.mctrl);
58362d5b
UKK
390}
391
9d1a50a2 392static void imx_uart_rts_inactive(struct imx_port *sport, u32 *ucr2)
58362d5b 393{
bc2be239
FE
394 *ucr2 &= ~UCR2_CTSC;
395 *ucr2 |= UCR2_CTS;
58362d5b 396
a0983c74
IJ
397 sport->port.mctrl &= ~TIOCM_RTS;
398 mctrl_gpio_set(sport->gpios, sport->port.mctrl);
58362d5b
UKK
399}
400
9d1a50a2 401static void imx_uart_rts_auto(struct imx_port *sport, u32 *ucr2)
58362d5b
UKK
402{
403 *ucr2 |= UCR2_CTSC;
404}
405
76821e22 406/* called with port.lock taken and irqs off */
9d1a50a2 407static void imx_uart_start_rx(struct uart_port *port)
76821e22
UKK
408{
409 struct imx_port *sport = (struct imx_port *)port;
410 unsigned int ucr1, ucr2;
411
412 ucr1 = imx_uart_readl(sport, UCR1);
413 ucr2 = imx_uart_readl(sport, UCR2);
414
415 ucr2 |= UCR2_RXEN;
416
417 if (sport->dma_is_enabled) {
418 ucr1 |= UCR1_RXDMAEN | UCR1_ATDMAEN;
419 } else {
420 ucr1 |= UCR1_RRDYEN;
81ca8e82 421 ucr2 |= UCR2_ATEN;
76821e22
UKK
422 }
423
424 /* Write UCR2 first as it includes RXEN */
425 imx_uart_writel(sport, ucr2, UCR2);
426 imx_uart_writel(sport, ucr1, UCR1);
427}
428
6aed2a88 429/* called with port.lock taken and irqs off */
9d1a50a2 430static void imx_uart_stop_tx(struct uart_port *port)
1da177e4
LT
431{
432 struct imx_port *sport = (struct imx_port *)port;
4444dcf1 433 u32 ucr1;
ff4bfb21 434
9ce4f8f3
GKH
435 /*
436 * We are maybe in the SMP context, so if the DMA TX thread is running
437 * on other cpu, we have to wait for it to finish.
438 */
686351f3 439 if (sport->dma_is_txing)
9ce4f8f3 440 return;
b4cdc8f6 441
4444dcf1
UKK
442 ucr1 = imx_uart_readl(sport, UCR1);
443 imx_uart_writel(sport, ucr1 & ~UCR1_TXMPTYEN, UCR1);
17b8f2a3
UKK
444
445 /* in rs485 mode disable transmitter if shifter is empty */
446 if (port->rs485.flags & SER_RS485_ENABLED &&
27c84426 447 imx_uart_readl(sport, USR2) & USR2_TXDC) {
4444dcf1 448 u32 ucr2 = imx_uart_readl(sport, UCR2), ucr4;
17b8f2a3 449 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
9d1a50a2 450 imx_uart_rts_active(sport, &ucr2);
1a613626 451 else
9d1a50a2 452 imx_uart_rts_inactive(sport, &ucr2);
4444dcf1 453 imx_uart_writel(sport, ucr2, UCR2);
17b8f2a3 454
9d1a50a2 455 imx_uart_start_rx(port);
76821e22 456
4444dcf1
UKK
457 ucr4 = imx_uart_readl(sport, UCR4);
458 ucr4 &= ~UCR4_TCEN;
459 imx_uart_writel(sport, ucr4, UCR4);
17b8f2a3 460 }
1da177e4
LT
461}
462
6aed2a88 463/* called with port.lock taken and irqs off */
9d1a50a2 464static void imx_uart_stop_rx(struct uart_port *port)
1da177e4
LT
465{
466 struct imx_port *sport = (struct imx_port *)port;
4444dcf1 467 u32 ucr1, ucr2;
ff4bfb21 468
76821e22 469 ucr1 = imx_uart_readl(sport, UCR1);
4444dcf1 470 ucr2 = imx_uart_readl(sport, UCR2);
85878399 471
76821e22
UKK
472 if (sport->dma_is_enabled) {
473 ucr1 &= ~(UCR1_RXDMAEN | UCR1_ATDMAEN);
474 } else {
475 ucr1 &= ~UCR1_RRDYEN;
81ca8e82 476 ucr2 &= ~UCR2_ATEN;
76821e22
UKK
477 }
478 imx_uart_writel(sport, ucr1, UCR1);
479
480 ucr2 &= ~UCR2_RXEN;
481 imx_uart_writel(sport, ucr2, UCR2);
1da177e4
LT
482}
483
6aed2a88 484/* called with port.lock taken and irqs off */
9d1a50a2 485static void imx_uart_enable_ms(struct uart_port *port)
1da177e4
LT
486{
487 struct imx_port *sport = (struct imx_port *)port;
488
489 mod_timer(&sport->timer, jiffies);
58362d5b
UKK
490
491 mctrl_gpio_enable_ms(sport->gpios);
1da177e4
LT
492}
493
9d1a50a2 494static void imx_uart_dma_tx(struct imx_port *sport);
6aed2a88
UKK
495
496/* called with port.lock taken and irqs off */
9d1a50a2 497static inline void imx_uart_transmit_buffer(struct imx_port *sport)
1da177e4 498{
ebd2c8f6 499 struct circ_buf *xmit = &sport->port.state->xmit;
1da177e4 500
5e42e9a3
PH
501 if (sport->port.x_char) {
502 /* Send next char */
27c84426 503 imx_uart_writel(sport, sport->port.x_char, URTX0);
7e2fb5aa
JW
504 sport->port.icount.tx++;
505 sport->port.x_char = 0;
5e42e9a3
PH
506 return;
507 }
508
509 if (uart_circ_empty(xmit) || uart_tx_stopped(&sport->port)) {
9d1a50a2 510 imx_uart_stop_tx(&sport->port);
5e42e9a3
PH
511 return;
512 }
513
91a1a909 514 if (sport->dma_is_enabled) {
4444dcf1 515 u32 ucr1;
91a1a909
JW
516 /*
517 * We've just sent a X-char Ensure the TX DMA is enabled
518 * and the TX IRQ is disabled.
519 **/
4444dcf1
UKK
520 ucr1 = imx_uart_readl(sport, UCR1);
521 ucr1 &= ~UCR1_TXMPTYEN;
91a1a909 522 if (sport->dma_is_txing) {
4444dcf1
UKK
523 ucr1 |= UCR1_TXDMAEN;
524 imx_uart_writel(sport, ucr1, UCR1);
91a1a909 525 } else {
4444dcf1 526 imx_uart_writel(sport, ucr1, UCR1);
9d1a50a2 527 imx_uart_dma_tx(sport);
91a1a909 528 }
91a1a909 529
5aabd3b0 530 return;
0c549223 531 }
5aabd3b0
IJ
532
533 while (!uart_circ_empty(xmit) &&
9d1a50a2 534 !(imx_uart_readl(sport, imx_uart_uts_reg(sport)) & UTS_TXFULL)) {
1da177e4
LT
535 /* send xmit->buf[xmit->tail]
536 * out the port here */
27c84426 537 imx_uart_writel(sport, xmit->buf[xmit->tail], URTX0);
d3810cd4 538 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
1da177e4 539 sport->port.icount.tx++;
8c0b254b 540 }
1da177e4 541
97775731
FG
542 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
543 uart_write_wakeup(&sport->port);
544
1da177e4 545 if (uart_circ_empty(xmit))
9d1a50a2 546 imx_uart_stop_tx(&sport->port);
1da177e4
LT
547}
548
9d1a50a2 549static void imx_uart_dma_tx_callback(void *data)
b4cdc8f6
HS
550{
551 struct imx_port *sport = data;
552 struct scatterlist *sgl = &sport->tx_sgl[0];
553 struct circ_buf *xmit = &sport->port.state->xmit;
554 unsigned long flags;
4444dcf1 555 u32 ucr1;
b4cdc8f6 556
42f752b3 557 spin_lock_irqsave(&sport->port.lock, flags);
b4cdc8f6 558
42f752b3 559 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
b4cdc8f6 560
4444dcf1
UKK
561 ucr1 = imx_uart_readl(sport, UCR1);
562 ucr1 &= ~UCR1_TXDMAEN;
563 imx_uart_writel(sport, ucr1, UCR1);
a2c718ce 564
b4cdc8f6 565 /* update the stat */
b4cdc8f6
HS
566 xmit->tail = (xmit->tail + sport->tx_bytes) & (UART_XMIT_SIZE - 1);
567 sport->port.icount.tx += sport->tx_bytes;
b4cdc8f6
HS
568
569 dev_dbg(sport->port.dev, "we finish the TX DMA.\n");
570
42f752b3
DB
571 sport->dma_is_txing = 0;
572
d64b8607
JW
573 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
574 uart_write_wakeup(&sport->port);
9ce4f8f3 575
0bbc9b81 576 if (!uart_circ_empty(xmit) && !uart_tx_stopped(&sport->port))
9d1a50a2 577 imx_uart_dma_tx(sport);
18665414
UKK
578 else if (sport->port.rs485.flags & SER_RS485_ENABLED) {
579 u32 ucr4 = imx_uart_readl(sport, UCR4);
580 ucr4 |= UCR4_TCEN;
581 imx_uart_writel(sport, ucr4, UCR4);
582 }
64432a85 583
0bbc9b81 584 spin_unlock_irqrestore(&sport->port.lock, flags);
b4cdc8f6
HS
585}
586
6aed2a88 587/* called with port.lock taken and irqs off */
9d1a50a2 588static void imx_uart_dma_tx(struct imx_port *sport)
b4cdc8f6 589{
b4cdc8f6
HS
590 struct circ_buf *xmit = &sport->port.state->xmit;
591 struct scatterlist *sgl = sport->tx_sgl;
592 struct dma_async_tx_descriptor *desc;
593 struct dma_chan *chan = sport->dma_chan_tx;
594 struct device *dev = sport->port.dev;
18665414 595 u32 ucr1, ucr4;
b4cdc8f6
HS
596 int ret;
597
42f752b3 598 if (sport->dma_is_txing)
b4cdc8f6
HS
599 return;
600
18665414
UKK
601 ucr4 = imx_uart_readl(sport, UCR4);
602 ucr4 &= ~UCR4_TCEN;
603 imx_uart_writel(sport, ucr4, UCR4);
604
b4cdc8f6 605 sport->tx_bytes = uart_circ_chars_pending(xmit);
b4cdc8f6 606
7942f857
DB
607 if (xmit->tail < xmit->head) {
608 sport->dma_tx_nents = 1;
609 sg_init_one(sgl, xmit->buf + xmit->tail, sport->tx_bytes);
610 } else {
b4cdc8f6
HS
611 sport->dma_tx_nents = 2;
612 sg_init_table(sgl, 2);
613 sg_set_buf(sgl, xmit->buf + xmit->tail,
614 UART_XMIT_SIZE - xmit->tail);
615 sg_set_buf(sgl + 1, xmit->buf, xmit->head);
b4cdc8f6 616 }
b4cdc8f6
HS
617
618 ret = dma_map_sg(dev, sgl, sport->dma_tx_nents, DMA_TO_DEVICE);
619 if (ret == 0) {
620 dev_err(dev, "DMA mapping error for TX.\n");
621 return;
622 }
623 desc = dmaengine_prep_slave_sg(chan, sgl, sport->dma_tx_nents,
624 DMA_MEM_TO_DEV, DMA_PREP_INTERRUPT);
625 if (!desc) {
24649821
DB
626 dma_unmap_sg(dev, sgl, sport->dma_tx_nents,
627 DMA_TO_DEVICE);
b4cdc8f6
HS
628 dev_err(dev, "We cannot prepare for the TX slave dma!\n");
629 return;
630 }
9d1a50a2 631 desc->callback = imx_uart_dma_tx_callback;
b4cdc8f6
HS
632 desc->callback_param = sport;
633
634 dev_dbg(dev, "TX: prepare to send %lu bytes by DMA.\n",
635 uart_circ_chars_pending(xmit));
a2c718ce 636
4444dcf1
UKK
637 ucr1 = imx_uart_readl(sport, UCR1);
638 ucr1 |= UCR1_TXDMAEN;
639 imx_uart_writel(sport, ucr1, UCR1);
a2c718ce 640
b4cdc8f6
HS
641 /* fire it */
642 sport->dma_is_txing = 1;
643 dmaengine_submit(desc);
644 dma_async_issue_pending(chan);
645 return;
646}
647
6aed2a88 648/* called with port.lock taken and irqs off */
9d1a50a2 649static void imx_uart_start_tx(struct uart_port *port)
1da177e4
LT
650{
651 struct imx_port *sport = (struct imx_port *)port;
4444dcf1 652 u32 ucr1;
1da177e4 653
48669b69
UKK
654 if (!sport->port.x_char && uart_circ_empty(&port->state->xmit))
655 return;
656
17b8f2a3 657 if (port->rs485.flags & SER_RS485_ENABLED) {
18665414 658 u32 ucr2;
4444dcf1
UKK
659
660 ucr2 = imx_uart_readl(sport, UCR2);
17b8f2a3 661 if (port->rs485.flags & SER_RS485_RTS_ON_SEND)
9d1a50a2 662 imx_uart_rts_active(sport, &ucr2);
1a613626 663 else
9d1a50a2 664 imx_uart_rts_inactive(sport, &ucr2);
4444dcf1 665 imx_uart_writel(sport, ucr2, UCR2);
17b8f2a3 666
76821e22 667 if (!(port->rs485.flags & SER_RS485_RX_DURING_TX))
9d1a50a2 668 imx_uart_stop_rx(port);
76821e22 669
18665414
UKK
670 /*
671 * Enable transmitter and shifter empty irq only if DMA is off.
672 * In the DMA case this is done in the tx-callback.
673 */
674 if (!sport->dma_is_enabled) {
675 u32 ucr4 = imx_uart_readl(sport, UCR4);
676 ucr4 |= UCR4_TCEN;
677 imx_uart_writel(sport, ucr4, UCR4);
678 }
17b8f2a3
UKK
679 }
680
b4cdc8f6 681 if (!sport->dma_is_enabled) {
4444dcf1
UKK
682 ucr1 = imx_uart_readl(sport, UCR1);
683 imx_uart_writel(sport, ucr1 | UCR1_TXMPTYEN, UCR1);
b4cdc8f6 684 }
1da177e4 685
b4cdc8f6 686 if (sport->dma_is_enabled) {
91a1a909
JW
687 if (sport->port.x_char) {
688 /* We have X-char to send, so enable TX IRQ and
689 * disable TX DMA to let TX interrupt to send X-char */
4444dcf1
UKK
690 ucr1 = imx_uart_readl(sport, UCR1);
691 ucr1 &= ~UCR1_TXDMAEN;
692 ucr1 |= UCR1_TXMPTYEN;
693 imx_uart_writel(sport, ucr1, UCR1);
91a1a909
JW
694 return;
695 }
696
5e42e9a3
PH
697 if (!uart_circ_empty(&port->state->xmit) &&
698 !uart_tx_stopped(port))
9d1a50a2 699 imx_uart_dma_tx(sport);
b4cdc8f6
HS
700 return;
701 }
1da177e4
LT
702}
703
9d1a50a2 704static irqreturn_t imx_uart_rtsint(int irq, void *dev_id)
ceca629e 705{
15aafa2f 706 struct imx_port *sport = dev_id;
4444dcf1 707 u32 usr1;
ceca629e
SH
708 unsigned long flags;
709
710 spin_lock_irqsave(&sport->port.lock, flags);
711
27c84426 712 imx_uart_writel(sport, USR1_RTSD, USR1);
4444dcf1
UKK
713 usr1 = imx_uart_readl(sport, USR1) & USR1_RTSS;
714 uart_handle_cts_change(&sport->port, !!usr1);
bdc04e31 715 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
ceca629e
SH
716
717 spin_unlock_irqrestore(&sport->port.lock, flags);
718 return IRQ_HANDLED;
719}
720
9d1a50a2 721static irqreturn_t imx_uart_txint(int irq, void *dev_id)
1da177e4 722{
15aafa2f 723 struct imx_port *sport = dev_id;
1da177e4
LT
724 unsigned long flags;
725
82313e66 726 spin_lock_irqsave(&sport->port.lock, flags);
9d1a50a2 727 imx_uart_transmit_buffer(sport);
82313e66 728 spin_unlock_irqrestore(&sport->port.lock, flags);
1da177e4
LT
729 return IRQ_HANDLED;
730}
731
9d1a50a2 732static irqreturn_t imx_uart_rxint(int irq, void *dev_id)
1da177e4
LT
733{
734 struct imx_port *sport = dev_id;
82313e66 735 unsigned int rx, flg, ignored = 0;
92a19f9c 736 struct tty_port *port = &sport->port.state->port;
4444dcf1 737 unsigned long flags;
1da177e4 738
82313e66 739 spin_lock_irqsave(&sport->port.lock, flags);
1da177e4 740
27c84426 741 while (imx_uart_readl(sport, USR2) & USR2_RDR) {
4444dcf1
UKK
742 u32 usr2;
743
1da177e4
LT
744 flg = TTY_NORMAL;
745 sport->port.icount.rx++;
746
27c84426 747 rx = imx_uart_readl(sport, URXD0);
0d3c3938 748
4444dcf1
UKK
749 usr2 = imx_uart_readl(sport, USR2);
750 if (usr2 & USR2_BRCD) {
27c84426 751 imx_uart_writel(sport, USR2_BRCD, USR2);
864eeed0
SH
752 if (uart_handle_break(&sport->port))
753 continue;
1da177e4
LT
754 }
755
d3810cd4 756 if (uart_handle_sysrq_char(&sport->port, (unsigned char)rx))
864eeed0
SH
757 continue;
758
019dc9ea
HW
759 if (unlikely(rx & URXD_ERR)) {
760 if (rx & URXD_BRK)
761 sport->port.icount.brk++;
762 else if (rx & URXD_PRERR)
864eeed0
SH
763 sport->port.icount.parity++;
764 else if (rx & URXD_FRMERR)
765 sport->port.icount.frame++;
766 if (rx & URXD_OVRRUN)
767 sport->port.icount.overrun++;
768
769 if (rx & sport->port.ignore_status_mask) {
770 if (++ignored > 100)
771 goto out;
772 continue;
773 }
774
8d267fd9 775 rx &= (sport->port.read_status_mask | 0xFF);
864eeed0 776
019dc9ea
HW
777 if (rx & URXD_BRK)
778 flg = TTY_BREAK;
779 else if (rx & URXD_PRERR)
864eeed0
SH
780 flg = TTY_PARITY;
781 else if (rx & URXD_FRMERR)
782 flg = TTY_FRAME;
783 if (rx & URXD_OVRRUN)
784 flg = TTY_OVERRUN;
1da177e4 785
864eeed0
SH
786#ifdef SUPPORT_SYSRQ
787 sport->port.sysrq = 0;
788#endif
789 }
1da177e4 790
55d8693a
JW
791 if (sport->port.ignore_status_mask & URXD_DUMMY_READ)
792 goto out;
793
9b289932
MS
794 if (tty_insert_flip_char(port, rx, flg) == 0)
795 sport->port.icount.buf_overrun++;
864eeed0 796 }
1da177e4
LT
797
798out:
82313e66 799 spin_unlock_irqrestore(&sport->port.lock, flags);
2e124b4a 800 tty_flip_buffer_push(port);
1da177e4 801 return IRQ_HANDLED;
1da177e4
LT
802}
803
9d1a50a2 804static void imx_uart_clear_rx_errors(struct imx_port *sport);
b4cdc8f6 805
66f95884
UKK
806/*
807 * We have a modem side uart, so the meanings of RTS and CTS are inverted.
808 */
9d1a50a2 809static unsigned int imx_uart_get_hwmctrl(struct imx_port *sport)
66f95884
UKK
810{
811 unsigned int tmp = TIOCM_DSR;
27c84426
UKK
812 unsigned usr1 = imx_uart_readl(sport, USR1);
813 unsigned usr2 = imx_uart_readl(sport, USR2);
66f95884
UKK
814
815 if (usr1 & USR1_RTSS)
816 tmp |= TIOCM_CTS;
817
818 /* in DCE mode DCDIN is always 0 */
4b75f800 819 if (!(usr2 & USR2_DCDIN))
66f95884
UKK
820 tmp |= TIOCM_CAR;
821
822 if (sport->dte_mode)
27c84426 823 if (!(imx_uart_readl(sport, USR2) & USR2_RIIN))
66f95884
UKK
824 tmp |= TIOCM_RI;
825
826 return tmp;
827}
828
829/*
830 * Handle any change of modem status signal since we were last called.
831 */
9d1a50a2 832static void imx_uart_mctrl_check(struct imx_port *sport)
66f95884
UKK
833{
834 unsigned int status, changed;
835
9d1a50a2 836 status = imx_uart_get_hwmctrl(sport);
66f95884
UKK
837 changed = status ^ sport->old_status;
838
839 if (changed == 0)
840 return;
841
842 sport->old_status = status;
843
844 if (changed & TIOCM_RI && status & TIOCM_RI)
845 sport->port.icount.rng++;
846 if (changed & TIOCM_DSR)
847 sport->port.icount.dsr++;
848 if (changed & TIOCM_CAR)
849 uart_handle_dcd_change(&sport->port, status & TIOCM_CAR);
850 if (changed & TIOCM_CTS)
851 uart_handle_cts_change(&sport->port, status & TIOCM_CTS);
852
853 wake_up_interruptible(&sport->port.state->port.delta_msr_wait);
854}
855
9d1a50a2 856static irqreturn_t imx_uart_int(int irq, void *dev_id)
e3d13ff4
SH
857{
858 struct imx_port *sport = dev_id;
43776896 859 unsigned int usr1, usr2, ucr1, ucr2, ucr3, ucr4;
4d845a62 860 irqreturn_t ret = IRQ_NONE;
e3d13ff4 861
27c84426
UKK
862 usr1 = imx_uart_readl(sport, USR1);
863 usr2 = imx_uart_readl(sport, USR2);
864 ucr1 = imx_uart_readl(sport, UCR1);
865 ucr2 = imx_uart_readl(sport, UCR2);
866 ucr3 = imx_uart_readl(sport, UCR3);
867 ucr4 = imx_uart_readl(sport, UCR4);
e3d13ff4 868
43776896
UKK
869 /*
870 * Even if a condition is true that can trigger an irq only handle it if
871 * the respective irq source is enabled. This prevents some undesired
872 * actions, for example if a character that sits in the RX FIFO and that
873 * should be fetched via DMA is tried to be fetched using PIO. Or the
874 * receiver is currently off and so reading from URXD0 results in an
875 * exception. So just mask the (raw) status bits for disabled irqs.
876 */
877 if ((ucr1 & UCR1_RRDYEN) == 0)
878 usr1 &= ~USR1_RRDY;
879 if ((ucr2 & UCR2_ATEN) == 0)
880 usr1 &= ~USR1_AGTIM;
881 if ((ucr1 & UCR1_TXMPTYEN) == 0)
882 usr1 &= ~USR1_TRDY;
883 if ((ucr4 & UCR4_TCEN) == 0)
884 usr2 &= ~USR2_TXDC;
885 if ((ucr3 & UCR3_DTRDEN) == 0)
886 usr1 &= ~USR1_DTRD;
887 if ((ucr1 & UCR1_RTSDEN) == 0)
888 usr1 &= ~USR1_RTSD;
889 if ((ucr3 & UCR3_AWAKEN) == 0)
890 usr1 &= ~USR1_AWAKE;
891 if ((ucr4 & UCR4_OREN) == 0)
892 usr2 &= ~USR2_ORE;
893
894 if (usr1 & (USR1_RRDY | USR1_AGTIM)) {
9d1a50a2 895 imx_uart_rxint(irq, dev_id);
4d845a62 896 ret = IRQ_HANDLED;
b4cdc8f6 897 }
e3d13ff4 898
43776896 899 if ((usr1 & USR1_TRDY) || (usr2 & USR2_TXDC)) {
9d1a50a2 900 imx_uart_txint(irq, dev_id);
4d845a62
UKK
901 ret = IRQ_HANDLED;
902 }
e3d13ff4 903
0399fd61 904 if (usr1 & USR1_DTRD) {
27e16501
UKK
905 unsigned long flags;
906
27c84426 907 imx_uart_writel(sport, USR1_DTRD, USR1);
27e16501
UKK
908
909 spin_lock_irqsave(&sport->port.lock, flags);
9d1a50a2 910 imx_uart_mctrl_check(sport);
27e16501
UKK
911 spin_unlock_irqrestore(&sport->port.lock, flags);
912
913 ret = IRQ_HANDLED;
914 }
915
0399fd61 916 if (usr1 & USR1_RTSD) {
9d1a50a2 917 imx_uart_rtsint(irq, dev_id);
4d845a62
UKK
918 ret = IRQ_HANDLED;
919 }
e3d13ff4 920
0399fd61 921 if (usr1 & USR1_AWAKE) {
27c84426 922 imx_uart_writel(sport, USR1_AWAKE, USR1);
4d845a62
UKK
923 ret = IRQ_HANDLED;
924 }
db1a9b55 925
0399fd61 926 if (usr2 & USR2_ORE) {
f1f836e4 927 sport->port.icount.overrun++;
27c84426 928 imx_uart_writel(sport, USR2_ORE, USR2);
4d845a62 929 ret = IRQ_HANDLED;
f1f836e4
AS
930 }
931
4d845a62 932 return ret;
e3d13ff4
SH
933}
934
1da177e4
LT
935/*
936 * Return TIOCSER_TEMT when transmitter is not busy.
937 */
9d1a50a2 938static unsigned int imx_uart_tx_empty(struct uart_port *port)
1da177e4
LT
939{
940 struct imx_port *sport = (struct imx_port *)port;
1ce43e58 941 unsigned int ret;
1da177e4 942
27c84426 943 ret = (imx_uart_readl(sport, USR2) & USR2_TXDC) ? TIOCSER_TEMT : 0;
1da177e4 944
1ce43e58 945 /* If the TX DMA is working, return 0. */
686351f3 946 if (sport->dma_is_txing)
1ce43e58
HS
947 ret = 0;
948
949 return ret;
1da177e4
LT
950}
951
6aed2a88 952/* called with port.lock taken and irqs off */
9d1a50a2 953static unsigned int imx_uart_get_mctrl(struct uart_port *port)
58362d5b
UKK
954{
955 struct imx_port *sport = (struct imx_port *)port;
9d1a50a2 956 unsigned int ret = imx_uart_get_hwmctrl(sport);
58362d5b
UKK
957
958 mctrl_gpio_get(sport->gpios, &ret);
959
960 return ret;
961}
962
6aed2a88 963/* called with port.lock taken and irqs off */
9d1a50a2 964static void imx_uart_set_mctrl(struct uart_port *port, unsigned int mctrl)
1da177e4 965{
d3810cd4 966 struct imx_port *sport = (struct imx_port *)port;
4444dcf1 967 u32 ucr3, uts;
ff4bfb21 968
17b8f2a3 969 if (!(port->rs485.flags & SER_RS485_ENABLED)) {
4444dcf1
UKK
970 u32 ucr2;
971
972 ucr2 = imx_uart_readl(sport, UCR2);
973 ucr2 &= ~(UCR2_CTS | UCR2_CTSC);
17b8f2a3 974 if (mctrl & TIOCM_RTS)
4444dcf1
UKK
975 ucr2 |= UCR2_CTS | UCR2_CTSC;
976 imx_uart_writel(sport, ucr2, UCR2);
17b8f2a3 977 }
6b471a98 978
4444dcf1 979 ucr3 = imx_uart_readl(sport, UCR3) & ~UCR3_DSR;
90ebc483 980 if (!(mctrl & TIOCM_DTR))
4444dcf1
UKK
981 ucr3 |= UCR3_DSR;
982 imx_uart_writel(sport, ucr3, UCR3);
90ebc483 983
9d1a50a2 984 uts = imx_uart_readl(sport, imx_uart_uts_reg(sport)) & ~UTS_LOOP;
6b471a98 985 if (mctrl & TIOCM_LOOP)
4444dcf1 986 uts |= UTS_LOOP;
9d1a50a2 987 imx_uart_writel(sport, uts, imx_uart_uts_reg(sport));
58362d5b
UKK
988
989 mctrl_gpio_set(sport->gpios, mctrl);
1da177e4
LT
990}
991
992/*
993 * Interrupts always disabled.
994 */
9d1a50a2 995static void imx_uart_break_ctl(struct uart_port *port, int break_state)
1da177e4
LT
996{
997 struct imx_port *sport = (struct imx_port *)port;
4444dcf1
UKK
998 unsigned long flags;
999 u32 ucr1;
1da177e4
LT
1000
1001 spin_lock_irqsave(&sport->port.lock, flags);
1002
4444dcf1 1003 ucr1 = imx_uart_readl(sport, UCR1) & ~UCR1_SNDBRK;
ff4bfb21 1004
82313e66 1005 if (break_state != 0)
4444dcf1 1006 ucr1 |= UCR1_SNDBRK;
ff4bfb21 1007
4444dcf1 1008 imx_uart_writel(sport, ucr1, UCR1);
1da177e4
LT
1009
1010 spin_unlock_irqrestore(&sport->port.lock, flags);
1011}
1012
cc568849
UKK
1013/*
1014 * This is our per-port timeout handler, for checking the
1015 * modem status signals.
1016 */
9d1a50a2 1017static void imx_uart_timeout(struct timer_list *t)
cc568849 1018{
e99e88a9 1019 struct imx_port *sport = from_timer(sport, t, timer);
cc568849
UKK
1020 unsigned long flags;
1021
1022 if (sport->port.state) {
1023 spin_lock_irqsave(&sport->port.lock, flags);
9d1a50a2 1024 imx_uart_mctrl_check(sport);
cc568849
UKK
1025 spin_unlock_irqrestore(&sport->port.lock, flags);
1026
1027 mod_timer(&sport->timer, jiffies + MCTRL_TIMEOUT);
1028 }
1029}
1030
351ea50d
GKH
1031#define RX_BUF_SIZE (PAGE_SIZE)
1032
b4cdc8f6 1033/*
905c0dec 1034 * There are two kinds of RX DMA interrupts(such as in the MX6Q):
b4cdc8f6 1035 * [1] the RX DMA buffer is full.
905c0dec 1036 * [2] the aging timer expires
b4cdc8f6 1037 *
905c0dec
LS
1038 * Condition [2] is triggered when a character has been sitting in the FIFO
1039 * for at least 8 byte durations.
b4cdc8f6 1040 */
9d1a50a2 1041static void imx_uart_dma_rx_callback(void *data)
b4cdc8f6
HS
1042{
1043 struct imx_port *sport = data;
1044 struct dma_chan *chan = sport->dma_chan_rx;
1045 struct scatterlist *sgl = &sport->rx_sgl;
7cb92fd2 1046 struct tty_port *port = &sport->port.state->port;
b4cdc8f6 1047 struct dma_tx_state state;
9d297239 1048 struct circ_buf *rx_ring = &sport->rx_ring;
b4cdc8f6 1049 enum dma_status status;
9d297239
NH
1050 unsigned int w_bytes = 0;
1051 unsigned int r_bytes;
1052 unsigned int bd_size;
b4cdc8f6 1053
f0ef8834 1054 status = dmaengine_tx_status(chan, (dma_cookie_t)0, &state);
392bceed 1055
9d297239 1056 if (status == DMA_ERROR) {
9d1a50a2 1057 imx_uart_clear_rx_errors(sport);
9d297239
NH
1058 return;
1059 }
1060
1061 if (!(sport->port.ignore_status_mask & URXD_DUMMY_READ)) {
b4cdc8f6 1062
9d297239
NH
1063 /*
1064 * The state-residue variable represents the empty space
1065 * relative to the entire buffer. Taking this in consideration
1066 * the head is always calculated base on the buffer total
1067 * length - DMA transaction residue. The UART script from the
1068 * SDMA firmware will jump to the next buffer descriptor,
1069 * once a DMA transaction if finalized (IMX53 RM - A.4.1.2.4).
1070 * Taking this in consideration the tail is always at the
1071 * beginning of the buffer descriptor that contains the head.
1072 */
9b289932 1073
9d297239
NH
1074 /* Calculate the head */
1075 rx_ring->head = sg_dma_len(sgl) - state.residue;
1076
1077 /* Calculate the tail. */
1078 bd_size = sg_dma_len(sgl) / sport->rx_periods;
1079 rx_ring->tail = ((rx_ring->head-1) / bd_size) * bd_size;
1080
1081 if (rx_ring->head <= sg_dma_len(sgl) &&
1082 rx_ring->head > rx_ring->tail) {
1083
1084 /* Move data from tail to head */
1085 r_bytes = rx_ring->head - rx_ring->tail;
1086
1087 /* CPU claims ownership of RX DMA buffer */
1088 dma_sync_sg_for_cpu(sport->port.dev, sgl, 1,
1089 DMA_FROM_DEVICE);
1090
1091 w_bytes = tty_insert_flip_string(port,
1092 sport->rx_buf + rx_ring->tail, r_bytes);
1093
1094 /* UART retrieves ownership of RX DMA buffer */
1095 dma_sync_sg_for_device(sport->port.dev, sgl, 1,
1096 DMA_FROM_DEVICE);
1097
1098 if (w_bytes != r_bytes)
9b289932 1099 sport->port.icount.buf_overrun++;
9d297239
NH
1100
1101 sport->port.icount.rx += w_bytes;
1102 } else {
1103 WARN_ON(rx_ring->head > sg_dma_len(sgl));
1104 WARN_ON(rx_ring->head <= rx_ring->tail);
9b289932 1105 }
976b39cd 1106 }
7cb92fd2 1107
9d297239
NH
1108 if (w_bytes) {
1109 tty_flip_buffer_push(port);
1110 dev_dbg(sport->port.dev, "We get %d bytes.\n", w_bytes);
1111 }
b4cdc8f6
HS
1112}
1113
351ea50d
GKH
1114/* RX DMA buffer periods */
1115#define RX_DMA_PERIODS 4
1116
9d1a50a2 1117static int imx_uart_start_rx_dma(struct imx_port *sport)
b4cdc8f6
HS
1118{
1119 struct scatterlist *sgl = &sport->rx_sgl;
1120 struct dma_chan *chan = sport->dma_chan_rx;
1121 struct device *dev = sport->port.dev;
1122 struct dma_async_tx_descriptor *desc;
1123 int ret;
1124
9d297239
NH
1125 sport->rx_ring.head = 0;
1126 sport->rx_ring.tail = 0;
351ea50d 1127 sport->rx_periods = RX_DMA_PERIODS;
9d297239 1128
351ea50d 1129 sg_init_one(sgl, sport->rx_buf, RX_BUF_SIZE);
b4cdc8f6
HS
1130 ret = dma_map_sg(dev, sgl, 1, DMA_FROM_DEVICE);
1131 if (ret == 0) {
1132 dev_err(dev, "DMA mapping error for RX.\n");
1133 return -EINVAL;
1134 }
9d297239
NH
1135
1136 desc = dmaengine_prep_dma_cyclic(chan, sg_dma_address(sgl),
1137 sg_dma_len(sgl), sg_dma_len(sgl) / sport->rx_periods,
1138 DMA_DEV_TO_MEM, DMA_PREP_INTERRUPT);
1139
b4cdc8f6 1140 if (!desc) {
24649821 1141 dma_unmap_sg(dev, sgl, 1, DMA_FROM_DEVICE);
b4cdc8f6
HS
1142 dev_err(dev, "We cannot prepare for the RX slave dma!\n");
1143 return -EINVAL;
1144 }
9d1a50a2 1145 desc->callback = imx_uart_dma_rx_callback;
b4cdc8f6
HS
1146 desc->callback_param = sport;
1147
1148 dev_dbg(dev, "RX: prepare for the DMA.\n");
4139fd76 1149 sport->dma_is_rxing = 1;
9d297239 1150 sport->rx_cookie = dmaengine_submit(desc);
b4cdc8f6
HS
1151 dma_async_issue_pending(chan);
1152 return 0;
1153}
41d98b5d 1154
9d1a50a2 1155static void imx_uart_clear_rx_errors(struct imx_port *sport)
41d98b5d 1156{
45ca673e 1157 struct tty_port *port = &sport->port.state->port;
4444dcf1 1158 u32 usr1, usr2;
41d98b5d 1159
4444dcf1
UKK
1160 usr1 = imx_uart_readl(sport, USR1);
1161 usr2 = imx_uart_readl(sport, USR2);
41d98b5d 1162
4444dcf1 1163 if (usr2 & USR2_BRCD) {
41d98b5d 1164 sport->port.icount.brk++;
27c84426 1165 imx_uart_writel(sport, USR2_BRCD, USR2);
45ca673e
TK
1166 uart_handle_break(&sport->port);
1167 if (tty_insert_flip_char(port, 0, TTY_BREAK) == 0)
1168 sport->port.icount.buf_overrun++;
1169 tty_flip_buffer_push(port);
1170 } else {
1171 dev_err(sport->port.dev, "DMA transaction error.\n");
4444dcf1 1172 if (usr1 & USR1_FRAMERR) {
45ca673e 1173 sport->port.icount.frame++;
27c84426 1174 imx_uart_writel(sport, USR1_FRAMERR, USR1);
4444dcf1 1175 } else if (usr1 & USR1_PARITYERR) {
45ca673e 1176 sport->port.icount.parity++;
27c84426 1177 imx_uart_writel(sport, USR1_PARITYERR, USR1);
45ca673e 1178 }
41d98b5d
NH
1179 }
1180
4444dcf1 1181 if (usr2 & USR2_ORE) {
41d98b5d 1182 sport->port.icount.overrun++;
27c84426 1183 imx_uart_writel(sport, USR2_ORE, USR2);
41d98b5d
NH
1184 }
1185
1186}
b4cdc8f6 1187
cc32382d
LS
1188#define TXTL_DEFAULT 2 /* reset default */
1189#define RXTL_DEFAULT 1 /* reset default */
184bd70b
LS
1190#define TXTL_DMA 8 /* DMA burst setting */
1191#define RXTL_DMA 9 /* DMA burst setting */
cc32382d 1192
9d1a50a2
UKK
1193static void imx_uart_setup_ufcr(struct imx_port *sport,
1194 unsigned char txwl, unsigned char rxwl)
cc32382d
LS
1195{
1196 unsigned int val;
1197
1198 /* set receiver / transmitter trigger level */
27c84426 1199 val = imx_uart_readl(sport, UFCR) & (UFCR_RFDIV | UFCR_DCEDTE);
cc32382d 1200 val |= txwl << UFCR_TXTL_SHF | rxwl;
27c84426 1201 imx_uart_writel(sport, val, UFCR);
cc32382d
LS
1202}
1203
b4cdc8f6
HS
1204static void imx_uart_dma_exit(struct imx_port *sport)
1205{
1206 if (sport->dma_chan_rx) {
e5e89602 1207 dmaengine_terminate_sync(sport->dma_chan_rx);
b4cdc8f6
HS
1208 dma_release_channel(sport->dma_chan_rx);
1209 sport->dma_chan_rx = NULL;
9d297239 1210 sport->rx_cookie = -EINVAL;
b4cdc8f6
HS
1211 kfree(sport->rx_buf);
1212 sport->rx_buf = NULL;
1213 }
1214
1215 if (sport->dma_chan_tx) {
e5e89602 1216 dmaengine_terminate_sync(sport->dma_chan_tx);
b4cdc8f6
HS
1217 dma_release_channel(sport->dma_chan_tx);
1218 sport->dma_chan_tx = NULL;
1219 }
b4cdc8f6
HS
1220}
1221
1222static int imx_uart_dma_init(struct imx_port *sport)
1223{
b09c74ae 1224 struct dma_slave_config slave_config = {};
b4cdc8f6
HS
1225 struct device *dev = sport->port.dev;
1226 int ret;
1227
1228 /* Prepare for RX : */
1229 sport->dma_chan_rx = dma_request_slave_channel(dev, "rx");
1230 if (!sport->dma_chan_rx) {
1231 dev_dbg(dev, "cannot get the DMA channel.\n");
1232 ret = -EINVAL;
1233 goto err;
1234 }
1235
1236 slave_config.direction = DMA_DEV_TO_MEM;
1237 slave_config.src_addr = sport->port.mapbase + URXD0;
1238 slave_config.src_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
184bd70b
LS
1239 /* one byte less than the watermark level to enable the aging timer */
1240 slave_config.src_maxburst = RXTL_DMA - 1;
b4cdc8f6
HS
1241 ret = dmaengine_slave_config(sport->dma_chan_rx, &slave_config);
1242 if (ret) {
1243 dev_err(dev, "error in RX dma configuration.\n");
1244 goto err;
1245 }
1246
f654b23c 1247 sport->rx_buf = kzalloc(RX_BUF_SIZE, GFP_KERNEL);
b4cdc8f6 1248 if (!sport->rx_buf) {
b4cdc8f6
HS
1249 ret = -ENOMEM;
1250 goto err;
1251 }
9d297239 1252 sport->rx_ring.buf = sport->rx_buf;
b4cdc8f6
HS
1253
1254 /* Prepare for TX : */
1255 sport->dma_chan_tx = dma_request_slave_channel(dev, "tx");
1256 if (!sport->dma_chan_tx) {
1257 dev_err(dev, "cannot get the TX DMA channel!\n");
1258 ret = -EINVAL;
1259 goto err;
1260 }
1261
1262 slave_config.direction = DMA_MEM_TO_DEV;
1263 slave_config.dst_addr = sport->port.mapbase + URTX0;
1264 slave_config.dst_addr_width = DMA_SLAVE_BUSWIDTH_1_BYTE;
184bd70b 1265 slave_config.dst_maxburst = TXTL_DMA;
b4cdc8f6
HS
1266 ret = dmaengine_slave_config(sport->dma_chan_tx, &slave_config);
1267 if (ret) {
1268 dev_err(dev, "error in TX dma configuration.");
1269 goto err;
1270 }
1271
b4cdc8f6
HS
1272 return 0;
1273err:
1274 imx_uart_dma_exit(sport);
1275 return ret;
1276}
1277
9d1a50a2 1278static void imx_uart_enable_dma(struct imx_port *sport)
b4cdc8f6 1279{
4444dcf1 1280 u32 ucr1;
b4cdc8f6 1281
9d1a50a2 1282 imx_uart_setup_ufcr(sport, TXTL_DMA, RXTL_DMA);
02b0abd3 1283
b4cdc8f6 1284 /* set UCR1 */
4444dcf1
UKK
1285 ucr1 = imx_uart_readl(sport, UCR1);
1286 ucr1 |= UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN;
1287 imx_uart_writel(sport, ucr1, UCR1);
b4cdc8f6 1288
b4cdc8f6
HS
1289 sport->dma_is_enabled = 1;
1290}
1291
9d1a50a2 1292static void imx_uart_disable_dma(struct imx_port *sport)
b4cdc8f6 1293{
676a31d8 1294 u32 ucr1;
b4cdc8f6
HS
1295
1296 /* clear UCR1 */
4444dcf1
UKK
1297 ucr1 = imx_uart_readl(sport, UCR1);
1298 ucr1 &= ~(UCR1_RXDMAEN | UCR1_TXDMAEN | UCR1_ATDMAEN);
1299 imx_uart_writel(sport, ucr1, UCR1);
b4cdc8f6 1300
9d1a50a2 1301 imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
184bd70b 1302
b4cdc8f6 1303 sport->dma_is_enabled = 0;
b4cdc8f6
HS
1304}
1305
1c5250d6
VL
1306/* half the RX buffer size */
1307#define CTSTL 16
1308
9d1a50a2 1309static int imx_uart_startup(struct uart_port *port)
1da177e4
LT
1310{
1311 struct imx_port *sport = (struct imx_port *)port;
458e2c82 1312 int retval, i;
4444dcf1 1313 unsigned long flags;
4238c00b 1314 int dma_is_inited = 0;
4444dcf1 1315 u32 ucr1, ucr2, ucr4;
1da177e4 1316
1cf93e0d
HS
1317 retval = clk_prepare_enable(sport->clk_per);
1318 if (retval)
cb0f0a5f 1319 return retval;
1cf93e0d
HS
1320 retval = clk_prepare_enable(sport->clk_ipg);
1321 if (retval) {
1322 clk_disable_unprepare(sport->clk_per);
cb0f0a5f 1323 return retval;
0c375501 1324 }
28eb4274 1325
9d1a50a2 1326 imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
1da177e4
LT
1327
1328 /* disable the DREN bit (Data Ready interrupt enable) before
1329 * requesting IRQs
1330 */
4444dcf1 1331 ucr4 = imx_uart_readl(sport, UCR4);
b6e49138 1332
1c5250d6 1333 /* set the trigger level for CTS */
4444dcf1
UKK
1334 ucr4 &= ~(UCR4_CTSTL_MASK << UCR4_CTSTL_SHF);
1335 ucr4 |= CTSTL << UCR4_CTSTL_SHF;
1c5250d6 1336
4444dcf1 1337 imx_uart_writel(sport, ucr4 & ~UCR4_DREN, UCR4);
1da177e4 1338
7e11577e 1339 /* Can we enable the DMA support? */
4238c00b
UKK
1340 if (!uart_console(port) && imx_uart_dma_init(sport) == 0)
1341 dma_is_inited = 1;
7e11577e 1342
53794183 1343 spin_lock_irqsave(&sport->port.lock, flags);
772f8991 1344 /* Reset fifo's and state machines */
458e2c82
FE
1345 i = 100;
1346
4444dcf1
UKK
1347 ucr2 = imx_uart_readl(sport, UCR2);
1348 ucr2 &= ~UCR2_SRST;
1349 imx_uart_writel(sport, ucr2, UCR2);
458e2c82 1350
27c84426 1351 while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
458e2c82 1352 udelay(1);
b6e49138 1353
1da177e4
LT
1354 /*
1355 * Finally, clear and enable interrupts
1356 */
27c84426
UKK
1357 imx_uart_writel(sport, USR1_RTSD | USR1_DTRD, USR1);
1358 imx_uart_writel(sport, USR2_ORE, USR2);
ff4bfb21 1359
4444dcf1 1360 ucr1 = imx_uart_readl(sport, UCR1) & ~UCR1_RRDYEN;
4444dcf1 1361 ucr1 |= UCR1_UARTEN;
6376cd39 1362 if (sport->have_rtscts)
4444dcf1 1363 ucr1 |= UCR1_RTSDEN;
b6e49138 1364
4444dcf1 1365 imx_uart_writel(sport, ucr1, UCR1);
1da177e4 1366
4444dcf1 1367 ucr4 = imx_uart_readl(sport, UCR4) & ~UCR4_OREN;
1f043572 1368 if (!sport->dma_is_enabled)
4444dcf1
UKK
1369 ucr4 |= UCR4_OREN;
1370 imx_uart_writel(sport, ucr4, UCR4);
6f026d6b 1371
4444dcf1
UKK
1372 ucr2 = imx_uart_readl(sport, UCR2) & ~UCR2_ATEN;
1373 ucr2 |= (UCR2_RXEN | UCR2_TXEN);
bff09b09 1374 if (!sport->have_rtscts)
4444dcf1 1375 ucr2 |= UCR2_IRTS;
16804d68
UKK
1376 /*
1377 * make sure the edge sensitive RTS-irq is disabled,
1378 * we're using RTSD instead.
1379 */
9d1a50a2 1380 if (!imx_uart_is_imx1(sport))
4444dcf1
UKK
1381 ucr2 &= ~UCR2_RTSEN;
1382 imx_uart_writel(sport, ucr2, UCR2);
1da177e4 1383
9d1a50a2 1384 if (!imx_uart_is_imx1(sport)) {
4444dcf1
UKK
1385 u32 ucr3;
1386
1387 ucr3 = imx_uart_readl(sport, UCR3);
16804d68 1388
4444dcf1 1389 ucr3 |= UCR3_DTRDEN | UCR3_RI | UCR3_DCD;
16804d68
UKK
1390
1391 if (sport->dte_mode)
e61c38d8 1392 /* disable broken interrupts */
4444dcf1 1393 ucr3 &= ~(UCR3_RI | UCR3_DCD);
16804d68 1394
4444dcf1 1395 imx_uart_writel(sport, ucr3, UCR3);
37d6fb62 1396 }
4411805b 1397
1da177e4
LT
1398 /*
1399 * Enable modem status interrupts
1400 */
9d1a50a2 1401 imx_uart_enable_ms(&sport->port);
18a42088 1402
76821e22 1403 if (dma_is_inited) {
9d1a50a2
UKK
1404 imx_uart_enable_dma(sport);
1405 imx_uart_start_rx_dma(sport);
76821e22
UKK
1406 } else {
1407 ucr1 = imx_uart_readl(sport, UCR1);
1408 ucr1 |= UCR1_RRDYEN;
1409 imx_uart_writel(sport, ucr1, UCR1);
81ca8e82
UKK
1410
1411 ucr2 = imx_uart_readl(sport, UCR2);
1412 ucr2 |= UCR2_ATEN;
1413 imx_uart_writel(sport, ucr2, UCR2);
76821e22 1414 }
18a42088 1415
82313e66 1416 spin_unlock_irqrestore(&sport->port.lock, flags);
1da177e4
LT
1417
1418 return 0;
1da177e4
LT
1419}
1420
9d1a50a2 1421static void imx_uart_shutdown(struct uart_port *port)
1da177e4
LT
1422{
1423 struct imx_port *sport = (struct imx_port *)port;
9ec1882d 1424 unsigned long flags;
339c7a87 1425 u32 ucr1, ucr2, ucr4;
1da177e4 1426
b4cdc8f6 1427 if (sport->dma_is_enabled) {
e5e89602 1428 dmaengine_terminate_sync(sport->dma_chan_tx);
7722c240
SR
1429 if (sport->dma_is_txing) {
1430 dma_unmap_sg(sport->port.dev, &sport->tx_sgl[0],
1431 sport->dma_tx_nents, DMA_TO_DEVICE);
1432 sport->dma_is_txing = 0;
1433 }
e5e89602 1434 dmaengine_terminate_sync(sport->dma_chan_rx);
7722c240
SR
1435 if (sport->dma_is_rxing) {
1436 dma_unmap_sg(sport->port.dev, &sport->rx_sgl,
1437 1, DMA_FROM_DEVICE);
1438 sport->dma_is_rxing = 0;
1439 }
a4688bcd 1440
73631813 1441 spin_lock_irqsave(&sport->port.lock, flags);
9d1a50a2
UKK
1442 imx_uart_stop_tx(port);
1443 imx_uart_stop_rx(port);
1444 imx_uart_disable_dma(sport);
73631813 1445 spin_unlock_irqrestore(&sport->port.lock, flags);
b4cdc8f6
HS
1446 imx_uart_dma_exit(sport);
1447 }
1448
58362d5b
UKK
1449 mctrl_gpio_disable_ms(sport->gpios);
1450
9ec1882d 1451 spin_lock_irqsave(&sport->port.lock, flags);
4444dcf1 1452 ucr2 = imx_uart_readl(sport, UCR2);
0fdf1787 1453 ucr2 &= ~(UCR2_TXEN | UCR2_ATEN);
4444dcf1 1454 imx_uart_writel(sport, ucr2, UCR2);
339c7a87
SR
1455
1456 ucr4 = imx_uart_readl(sport, UCR4);
1457 ucr4 &= ~UCR4_OREN;
1458 imx_uart_writel(sport, ucr4, UCR4);
9ec1882d 1459 spin_unlock_irqrestore(&sport->port.lock, flags);
2e146392 1460
1da177e4
LT
1461 /*
1462 * Stop our timer.
1463 */
1464 del_timer_sync(&sport->timer);
1465
1da177e4
LT
1466 /*
1467 * Disable all interrupts, port and break condition.
1468 */
1469
9ec1882d 1470 spin_lock_irqsave(&sport->port.lock, flags);
4444dcf1 1471 ucr1 = imx_uart_readl(sport, UCR1);
76821e22 1472 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN | UCR1_UARTEN | UCR1_RXDMAEN | UCR1_ATDMAEN);
b6e49138 1473
4444dcf1 1474 imx_uart_writel(sport, ucr1, UCR1);
9ec1882d 1475 spin_unlock_irqrestore(&sport->port.lock, flags);
28eb4274 1476
1cf93e0d
HS
1477 clk_disable_unprepare(sport->clk_per);
1478 clk_disable_unprepare(sport->clk_ipg);
1da177e4
LT
1479}
1480
6aed2a88 1481/* called with port.lock taken and irqs off */
9d1a50a2 1482static void imx_uart_flush_buffer(struct uart_port *port)
eb56b7ed
HS
1483{
1484 struct imx_port *sport = (struct imx_port *)port;
82e86ae9 1485 struct scatterlist *sgl = &sport->tx_sgl[0];
4444dcf1 1486 u32 ucr2;
4f86a95d 1487 int i = 100, ubir, ubmr, uts;
eb56b7ed 1488
82e86ae9
DB
1489 if (!sport->dma_chan_tx)
1490 return;
1491
1492 sport->tx_bytes = 0;
1493 dmaengine_terminate_all(sport->dma_chan_tx);
1494 if (sport->dma_is_txing) {
4444dcf1
UKK
1495 u32 ucr1;
1496
82e86ae9
DB
1497 dma_unmap_sg(sport->port.dev, sgl, sport->dma_tx_nents,
1498 DMA_TO_DEVICE);
4444dcf1
UKK
1499 ucr1 = imx_uart_readl(sport, UCR1);
1500 ucr1 &= ~UCR1_TXDMAEN;
1501 imx_uart_writel(sport, ucr1, UCR1);
0f7bdbd2 1502 sport->dma_is_txing = 0;
eb56b7ed 1503 }
934084a9
FE
1504
1505 /*
1506 * According to the Reference Manual description of the UART SRST bit:
263763c1 1507 *
934084a9
FE
1508 * "Reset the transmit and receive state machines,
1509 * all FIFOs and register USR1, USR2, UBIR, UBMR, UBRC, URXD, UTXD
263763c1
MW
1510 * and UTS[6-3]".
1511 *
1512 * We don't need to restore the old values from USR1, USR2, URXD and
1513 * UTXD. UBRC is read only, so only save/restore the other three
1514 * registers.
934084a9 1515 */
27c84426
UKK
1516 ubir = imx_uart_readl(sport, UBIR);
1517 ubmr = imx_uart_readl(sport, UBMR);
1518 uts = imx_uart_readl(sport, IMX21_UTS);
934084a9 1519
4444dcf1
UKK
1520 ucr2 = imx_uart_readl(sport, UCR2);
1521 ucr2 &= ~UCR2_SRST;
1522 imx_uart_writel(sport, ucr2, UCR2);
934084a9 1523
27c84426 1524 while (!(imx_uart_readl(sport, UCR2) & UCR2_SRST) && (--i > 0))
934084a9
FE
1525 udelay(1);
1526
1527 /* Restore the registers */
27c84426
UKK
1528 imx_uart_writel(sport, ubir, UBIR);
1529 imx_uart_writel(sport, ubmr, UBMR);
1530 imx_uart_writel(sport, uts, IMX21_UTS);
eb56b7ed
HS
1531}
1532
1da177e4 1533static void
9d1a50a2
UKK
1534imx_uart_set_termios(struct uart_port *port, struct ktermios *termios,
1535 struct ktermios *old)
1da177e4
LT
1536{
1537 struct imx_port *sport = (struct imx_port *)port;
1538 unsigned long flags;
4444dcf1 1539 u32 ucr2, old_ucr1, old_ucr2, ufcr;
58362d5b 1540 unsigned int baud, quot;
1da177e4 1541 unsigned int old_csize = old ? old->c_cflag & CSIZE : CS8;
4444dcf1 1542 unsigned long div;
534fca06 1543 unsigned long num, denom;
d7f8d437 1544 uint64_t tdiv64;
1da177e4 1545
1da177e4
LT
1546 /*
1547 * We only support CS7 and CS8.
1548 */
1549 while ((termios->c_cflag & CSIZE) != CS7 &&
1550 (termios->c_cflag & CSIZE) != CS8) {
1551 termios->c_cflag &= ~CSIZE;
1552 termios->c_cflag |= old_csize;
1553 old_csize = CS8;
1554 }
1555
1556 if ((termios->c_cflag & CSIZE) == CS8)
1557 ucr2 = UCR2_WS | UCR2_SRST | UCR2_IRTS;
1558 else
1559 ucr2 = UCR2_SRST | UCR2_IRTS;
1560
1561 if (termios->c_cflag & CRTSCTS) {
82313e66 1562 if (sport->have_rtscts) {
5b802344 1563 ucr2 &= ~UCR2_IRTS;
17b8f2a3 1564
12fe59f9 1565 if (port->rs485.flags & SER_RS485_ENABLED) {
17b8f2a3
UKK
1566 /*
1567 * RTS is mandatory for rs485 operation, so keep
1568 * it under manual control and keep transmitter
1569 * disabled.
1570 */
58362d5b
UKK
1571 if (port->rs485.flags &
1572 SER_RS485_RTS_AFTER_SEND)
9d1a50a2 1573 imx_uart_rts_active(sport, &ucr2);
1a613626 1574 else
9d1a50a2 1575 imx_uart_rts_inactive(sport, &ucr2);
12fe59f9 1576 } else {
9d1a50a2 1577 imx_uart_rts_auto(sport, &ucr2);
12fe59f9 1578 }
5b802344
SH
1579 } else {
1580 termios->c_cflag &= ~CRTSCTS;
1581 }
58362d5b 1582 } else if (port->rs485.flags & SER_RS485_ENABLED) {
17b8f2a3 1583 /* disable transmitter */
58362d5b 1584 if (port->rs485.flags & SER_RS485_RTS_AFTER_SEND)
9d1a50a2 1585 imx_uart_rts_active(sport, &ucr2);
1a613626 1586 else
9d1a50a2 1587 imx_uart_rts_inactive(sport, &ucr2);
58362d5b
UKK
1588 }
1589
1da177e4
LT
1590
1591 if (termios->c_cflag & CSTOPB)
1592 ucr2 |= UCR2_STPB;
1593 if (termios->c_cflag & PARENB) {
1594 ucr2 |= UCR2_PREN;
3261e362 1595 if (termios->c_cflag & PARODD)
1da177e4
LT
1596 ucr2 |= UCR2_PROE;
1597 }
1598
995234da
EM
1599 del_timer_sync(&sport->timer);
1600
1da177e4
LT
1601 /*
1602 * Ask the core to calculate the divisor for us.
1603 */
036bb15e 1604 baud = uart_get_baud_rate(port, termios, old, 50, port->uartclk / 16);
1da177e4
LT
1605 quot = uart_get_divisor(port, baud);
1606
1607 spin_lock_irqsave(&sport->port.lock, flags);
1608
1609 sport->port.read_status_mask = 0;
1610 if (termios->c_iflag & INPCK)
1611 sport->port.read_status_mask |= (URXD_FRMERR | URXD_PRERR);
1612 if (termios->c_iflag & (BRKINT | PARMRK))
1613 sport->port.read_status_mask |= URXD_BRK;
1614
1615 /*
1616 * Characters to ignore
1617 */
1618 sport->port.ignore_status_mask = 0;
1619 if (termios->c_iflag & IGNPAR)
865cea85 1620 sport->port.ignore_status_mask |= URXD_PRERR | URXD_FRMERR;
1da177e4
LT
1621 if (termios->c_iflag & IGNBRK) {
1622 sport->port.ignore_status_mask |= URXD_BRK;
1623 /*
1624 * If we're ignoring parity and break indicators,
1625 * ignore overruns too (for real raw support).
1626 */
1627 if (termios->c_iflag & IGNPAR)
1628 sport->port.ignore_status_mask |= URXD_OVRRUN;
1629 }
1630
55d8693a
JW
1631 if ((termios->c_cflag & CREAD) == 0)
1632 sport->port.ignore_status_mask |= URXD_DUMMY_READ;
1633
1da177e4
LT
1634 /*
1635 * Update the per-port timeout.
1636 */
1637 uart_update_timeout(port, termios->c_cflag, baud);
1638
1639 /*
1640 * disable interrupts and drain transmitter
1641 */
27c84426
UKK
1642 old_ucr1 = imx_uart_readl(sport, UCR1);
1643 imx_uart_writel(sport,
1644 old_ucr1 & ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN),
1645 UCR1);
81ca8e82
UKK
1646 old_ucr2 = imx_uart_readl(sport, UCR2);
1647 imx_uart_writel(sport, old_ucr2 & ~UCR2_ATEN, UCR2);
1da177e4 1648
27c84426 1649 while (!(imx_uart_readl(sport, USR2) & USR2_TXDC))
1da177e4
LT
1650 barrier();
1651
1652 /* then, disable everything */
81ca8e82 1653 imx_uart_writel(sport, old_ucr2 & ~(UCR2_TXEN | UCR2_RXEN | UCR2_ATEN), UCR2);
86a04ba6 1654 old_ucr2 &= (UCR2_TXEN | UCR2_RXEN | UCR2_ATEN);
1da177e4 1655
afe9cbb1
UKK
1656 /* custom-baudrate handling */
1657 div = sport->port.uartclk / (baud * 16);
1658 if (baud == 38400 && quot != div)
1659 baud = sport->port.uartclk / (quot * 16);
1660
1661 div = sport->port.uartclk / (baud * 16);
1662 if (div > 7)
1663 div = 7;
1664 if (!div)
036bb15e
SH
1665 div = 1;
1666
534fca06
OS
1667 rational_best_approximation(16 * div * baud, sport->port.uartclk,
1668 1 << 16, 1 << 16, &num, &denom);
036bb15e 1669
eab4f5af
AC
1670 tdiv64 = sport->port.uartclk;
1671 tdiv64 *= num;
1672 do_div(tdiv64, denom * 16 * div);
1673 tty_termios_encode_baud_rate(termios,
1a2c4b31 1674 (speed_t)tdiv64, (speed_t)tdiv64);
d7f8d437 1675
534fca06
OS
1676 num -= 1;
1677 denom -= 1;
036bb15e 1678
27c84426 1679 ufcr = imx_uart_readl(sport, UFCR);
b6e49138 1680 ufcr = (ufcr & (~UFCR_RFDIV)) | UFCR_RFDIV_REG(div);
27c84426 1681 imx_uart_writel(sport, ufcr, UFCR);
036bb15e 1682
27c84426
UKK
1683 imx_uart_writel(sport, num, UBIR);
1684 imx_uart_writel(sport, denom, UBMR);
534fca06 1685
9d1a50a2 1686 if (!imx_uart_is_imx1(sport))
27c84426
UKK
1687 imx_uart_writel(sport, sport->port.uartclk / div / 1000,
1688 IMX21_ONEMS);
ff4bfb21 1689
27c84426 1690 imx_uart_writel(sport, old_ucr1, UCR1);
1da177e4 1691
ff4bfb21 1692 /* set the parity, stop bits and data size */
27c84426 1693 imx_uart_writel(sport, ucr2 | old_ucr2, UCR2);
1da177e4
LT
1694
1695 if (UART_ENABLE_MS(&sport->port, termios->c_cflag))
9d1a50a2 1696 imx_uart_enable_ms(&sport->port);
1da177e4
LT
1697
1698 spin_unlock_irqrestore(&sport->port.lock, flags);
1699}
1700
9d1a50a2 1701static const char *imx_uart_type(struct uart_port *port)
1da177e4
LT
1702{
1703 struct imx_port *sport = (struct imx_port *)port;
1704
1705 return sport->port.type == PORT_IMX ? "IMX" : NULL;
1706}
1707
1da177e4
LT
1708/*
1709 * Configure/autoconfigure the port.
1710 */
9d1a50a2 1711static void imx_uart_config_port(struct uart_port *port, int flags)
1da177e4
LT
1712{
1713 struct imx_port *sport = (struct imx_port *)port;
1714
da82f997 1715 if (flags & UART_CONFIG_TYPE)
1da177e4
LT
1716 sport->port.type = PORT_IMX;
1717}
1718
1719/*
1720 * Verify the new serial_struct (for TIOCSSERIAL).
1721 * The only change we allow are to the flags and type, and
1722 * even then only between PORT_IMX and PORT_UNKNOWN
1723 */
1724static int
9d1a50a2 1725imx_uart_verify_port(struct uart_port *port, struct serial_struct *ser)
1da177e4
LT
1726{
1727 struct imx_port *sport = (struct imx_port *)port;
1728 int ret = 0;
1729
1730 if (ser->type != PORT_UNKNOWN && ser->type != PORT_IMX)
1731 ret = -EINVAL;
1732 if (sport->port.irq != ser->irq)
1733 ret = -EINVAL;
1734 if (ser->io_type != UPIO_MEM)
1735 ret = -EINVAL;
1736 if (sport->port.uartclk / 16 != ser->baud_base)
1737 ret = -EINVAL;
a50c44ce 1738 if (sport->port.mapbase != (unsigned long)ser->iomem_base)
1da177e4
LT
1739 ret = -EINVAL;
1740 if (sport->port.iobase != ser->port)
1741 ret = -EINVAL;
1742 if (ser->hub6 != 0)
1743 ret = -EINVAL;
1744 return ret;
1745}
1746
01f56abd 1747#if defined(CONFIG_CONSOLE_POLL)
6b8bdad9 1748
9d1a50a2 1749static int imx_uart_poll_init(struct uart_port *port)
6b8bdad9
DT
1750{
1751 struct imx_port *sport = (struct imx_port *)port;
1752 unsigned long flags;
4444dcf1 1753 u32 ucr1, ucr2;
6b8bdad9
DT
1754 int retval;
1755
1756 retval = clk_prepare_enable(sport->clk_ipg);
1757 if (retval)
1758 return retval;
1759 retval = clk_prepare_enable(sport->clk_per);
1760 if (retval)
1761 clk_disable_unprepare(sport->clk_ipg);
1762
9d1a50a2 1763 imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
6b8bdad9
DT
1764
1765 spin_lock_irqsave(&sport->port.lock, flags);
1766
76821e22
UKK
1767 /*
1768 * Be careful about the order of enabling bits here. First enable the
1769 * receiver (UARTEN + RXEN) and only then the corresponding irqs.
1770 * This prevents that a character that already sits in the RX fifo is
1771 * triggering an irq but the try to fetch it from there results in an
1772 * exception because UARTEN or RXEN is still off.
1773 */
4444dcf1 1774 ucr1 = imx_uart_readl(sport, UCR1);
76821e22
UKK
1775 ucr2 = imx_uart_readl(sport, UCR2);
1776
9d1a50a2 1777 if (imx_uart_is_imx1(sport))
4444dcf1 1778 ucr1 |= IMX1_UCR1_UARTCLKEN;
6b8bdad9 1779
76821e22
UKK
1780 ucr1 |= UCR1_UARTEN;
1781 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RTSDEN | UCR1_RRDYEN);
1782
4444dcf1 1783 ucr2 |= UCR2_RXEN;
81ca8e82 1784 ucr2 &= ~UCR2_ATEN;
76821e22
UKK
1785
1786 imx_uart_writel(sport, ucr1, UCR1);
4444dcf1 1787 imx_uart_writel(sport, ucr2, UCR2);
6b8bdad9 1788
76821e22
UKK
1789 /* now enable irqs */
1790 imx_uart_writel(sport, ucr1 | UCR1_RRDYEN, UCR1);
81ca8e82 1791 imx_uart_writel(sport, ucr2 | UCR2_ATEN, UCR2);
76821e22 1792
6b8bdad9
DT
1793 spin_unlock_irqrestore(&sport->port.lock, flags);
1794
1795 return 0;
1796}
1797
9d1a50a2 1798static int imx_uart_poll_get_char(struct uart_port *port)
01f56abd 1799{
27c84426
UKK
1800 struct imx_port *sport = (struct imx_port *)port;
1801 if (!(imx_uart_readl(sport, USR2) & USR2_RDR))
26c47412 1802 return NO_POLL_CHAR;
01f56abd 1803
27c84426 1804 return imx_uart_readl(sport, URXD0) & URXD_RX_DATA;
01f56abd
SA
1805}
1806
9d1a50a2 1807static void imx_uart_poll_put_char(struct uart_port *port, unsigned char c)
01f56abd 1808{
27c84426 1809 struct imx_port *sport = (struct imx_port *)port;
01f56abd
SA
1810 unsigned int status;
1811
01f56abd
SA
1812 /* drain */
1813 do {
27c84426 1814 status = imx_uart_readl(sport, USR1);
01f56abd
SA
1815 } while (~status & USR1_TRDY);
1816
1817 /* write */
27c84426 1818 imx_uart_writel(sport, c, URTX0);
01f56abd
SA
1819
1820 /* flush */
1821 do {
27c84426 1822 status = imx_uart_readl(sport, USR2);
01f56abd 1823 } while (~status & USR2_TXDC);
01f56abd
SA
1824}
1825#endif
1826
6aed2a88 1827/* called with port.lock taken and irqs off or from .probe without locking */
9d1a50a2
UKK
1828static int imx_uart_rs485_config(struct uart_port *port,
1829 struct serial_rs485 *rs485conf)
17b8f2a3
UKK
1830{
1831 struct imx_port *sport = (struct imx_port *)port;
4444dcf1 1832 u32 ucr2;
17b8f2a3
UKK
1833
1834 /* unimplemented */
1835 rs485conf->delay_rts_before_send = 0;
1836 rs485conf->delay_rts_after_send = 0;
17b8f2a3
UKK
1837
1838 /* RTS is required to control the transmitter */
7b7e8e8e 1839 if (!sport->have_rtscts && !sport->have_rtsgpio)
17b8f2a3
UKK
1840 rs485conf->flags &= ~SER_RS485_ENABLED;
1841
1842 if (rs485conf->flags & SER_RS485_ENABLED) {
6d215f83
SA
1843 /* Enable receiver if low-active RTS signal is requested */
1844 if (sport->have_rtscts && !sport->have_rtsgpio &&
1845 !(rs485conf->flags & SER_RS485_RTS_ON_SEND))
1846 rs485conf->flags |= SER_RS485_RX_DURING_TX;
1847
17b8f2a3 1848 /* disable transmitter */
4444dcf1 1849 ucr2 = imx_uart_readl(sport, UCR2);
17b8f2a3 1850 if (rs485conf->flags & SER_RS485_RTS_AFTER_SEND)
9d1a50a2 1851 imx_uart_rts_active(sport, &ucr2);
1a613626 1852 else
9d1a50a2 1853 imx_uart_rts_inactive(sport, &ucr2);
4444dcf1 1854 imx_uart_writel(sport, ucr2, UCR2);
17b8f2a3
UKK
1855 }
1856
7d1cadca
BS
1857 /* Make sure Rx is enabled in case Tx is active with Rx disabled */
1858 if (!(rs485conf->flags & SER_RS485_ENABLED) ||
76821e22 1859 rs485conf->flags & SER_RS485_RX_DURING_TX)
9d1a50a2 1860 imx_uart_start_rx(port);
7d1cadca 1861
17b8f2a3
UKK
1862 port->rs485 = *rs485conf;
1863
1864 return 0;
1865}
1866
9d1a50a2
UKK
1867static const struct uart_ops imx_uart_pops = {
1868 .tx_empty = imx_uart_tx_empty,
1869 .set_mctrl = imx_uart_set_mctrl,
1870 .get_mctrl = imx_uart_get_mctrl,
1871 .stop_tx = imx_uart_stop_tx,
1872 .start_tx = imx_uart_start_tx,
1873 .stop_rx = imx_uart_stop_rx,
1874 .enable_ms = imx_uart_enable_ms,
1875 .break_ctl = imx_uart_break_ctl,
1876 .startup = imx_uart_startup,
1877 .shutdown = imx_uart_shutdown,
1878 .flush_buffer = imx_uart_flush_buffer,
1879 .set_termios = imx_uart_set_termios,
1880 .type = imx_uart_type,
1881 .config_port = imx_uart_config_port,
1882 .verify_port = imx_uart_verify_port,
01f56abd 1883#if defined(CONFIG_CONSOLE_POLL)
9d1a50a2
UKK
1884 .poll_init = imx_uart_poll_init,
1885 .poll_get_char = imx_uart_poll_get_char,
1886 .poll_put_char = imx_uart_poll_put_char,
01f56abd 1887#endif
1da177e4
LT
1888};
1889
9d1a50a2 1890static struct imx_port *imx_uart_ports[UART_NR];
1da177e4
LT
1891
1892#ifdef CONFIG_SERIAL_IMX_CONSOLE
9d1a50a2 1893static void imx_uart_console_putchar(struct uart_port *port, int ch)
d358788f
RK
1894{
1895 struct imx_port *sport = (struct imx_port *)port;
ff4bfb21 1896
9d1a50a2 1897 while (imx_uart_readl(sport, imx_uart_uts_reg(sport)) & UTS_TXFULL)
d358788f 1898 barrier();
ff4bfb21 1899
27c84426 1900 imx_uart_writel(sport, ch, URTX0);
d358788f 1901}
1da177e4
LT
1902
1903/*
1904 * Interrupts are disabled on entering
1905 */
1906static void
9d1a50a2 1907imx_uart_console_write(struct console *co, const char *s, unsigned int count)
1da177e4 1908{
9d1a50a2 1909 struct imx_port *sport = imx_uart_ports[co->index];
0ad5a814
DB
1910 struct imx_port_ucrs old_ucr;
1911 unsigned int ucr1;
f30e8260 1912 unsigned long flags = 0;
677fe555 1913 int locked = 1;
1cf93e0d
HS
1914 int retval;
1915
0c727a42 1916 retval = clk_enable(sport->clk_per);
1cf93e0d
HS
1917 if (retval)
1918 return;
0c727a42 1919 retval = clk_enable(sport->clk_ipg);
1cf93e0d 1920 if (retval) {
0c727a42 1921 clk_disable(sport->clk_per);
1cf93e0d
HS
1922 return;
1923 }
9ec1882d 1924
677fe555
TG
1925 if (sport->port.sysrq)
1926 locked = 0;
1927 else if (oops_in_progress)
1928 locked = spin_trylock_irqsave(&sport->port.lock, flags);
1929 else
1930 spin_lock_irqsave(&sport->port.lock, flags);
1da177e4
LT
1931
1932 /*
0ad5a814 1933 * First, save UCR1/2/3 and then disable interrupts
1da177e4 1934 */
9d1a50a2 1935 imx_uart_ucrs_save(sport, &old_ucr);
0ad5a814 1936 ucr1 = old_ucr.ucr1;
1da177e4 1937
9d1a50a2 1938 if (imx_uart_is_imx1(sport))
fe6b540a 1939 ucr1 |= IMX1_UCR1_UARTCLKEN;
37d6fb62
SH
1940 ucr1 |= UCR1_UARTEN;
1941 ucr1 &= ~(UCR1_TXMPTYEN | UCR1_RRDYEN | UCR1_RTSDEN);
1942
27c84426 1943 imx_uart_writel(sport, ucr1, UCR1);
ff4bfb21 1944
27c84426 1945 imx_uart_writel(sport, old_ucr.ucr2 | UCR2_TXEN, UCR2);
1da177e4 1946
9d1a50a2 1947 uart_console_write(&sport->port, s, count, imx_uart_console_putchar);
1da177e4
LT
1948
1949 /*
1950 * Finally, wait for transmitter to become empty
0ad5a814 1951 * and restore UCR1/2/3
1da177e4 1952 */
27c84426 1953 while (!(imx_uart_readl(sport, USR2) & USR2_TXDC));
1da177e4 1954
9d1a50a2 1955 imx_uart_ucrs_restore(sport, &old_ucr);
9ec1882d 1956
677fe555
TG
1957 if (locked)
1958 spin_unlock_irqrestore(&sport->port.lock, flags);
1cf93e0d 1959
0c727a42
FE
1960 clk_disable(sport->clk_ipg);
1961 clk_disable(sport->clk_per);
1da177e4
LT
1962}
1963
1964/*
1965 * If the port was already initialised (eg, by a boot loader),
1966 * try to determine the current setup.
1967 */
1968static void __init
9d1a50a2
UKK
1969imx_uart_console_get_options(struct imx_port *sport, int *baud,
1970 int *parity, int *bits)
1da177e4 1971{
587897f5 1972
27c84426 1973 if (imx_uart_readl(sport, UCR1) & UCR1_UARTEN) {
1da177e4 1974 /* ok, the port was enabled */
82313e66 1975 unsigned int ucr2, ubir, ubmr, uartclk;
587897f5
SH
1976 unsigned int baud_raw;
1977 unsigned int ucfr_rfdiv;
1da177e4 1978
27c84426 1979 ucr2 = imx_uart_readl(sport, UCR2);
1da177e4
LT
1980
1981 *parity = 'n';
1982 if (ucr2 & UCR2_PREN) {
1983 if (ucr2 & UCR2_PROE)
1984 *parity = 'o';
1985 else
1986 *parity = 'e';
1987 }
1988
1989 if (ucr2 & UCR2_WS)
1990 *bits = 8;
1991 else
1992 *bits = 7;
1993
27c84426
UKK
1994 ubir = imx_uart_readl(sport, UBIR) & 0xffff;
1995 ubmr = imx_uart_readl(sport, UBMR) & 0xffff;
587897f5 1996
27c84426 1997 ucfr_rfdiv = (imx_uart_readl(sport, UFCR) & UFCR_RFDIV) >> 7;
587897f5
SH
1998 if (ucfr_rfdiv == 6)
1999 ucfr_rfdiv = 7;
2000 else
2001 ucfr_rfdiv = 6 - ucfr_rfdiv;
2002
3a9465fa 2003 uartclk = clk_get_rate(sport->clk_per);
587897f5
SH
2004 uartclk /= ucfr_rfdiv;
2005
2006 { /*
2007 * The next code provides exact computation of
2008 * baud_raw = round(((uartclk/16) * (ubir + 1)) / (ubmr + 1))
2009 * without need of float support or long long division,
2010 * which would be required to prevent 32bit arithmetic overflow
2011 */
2012 unsigned int mul = ubir + 1;
2013 unsigned int div = 16 * (ubmr + 1);
2014 unsigned int rem = uartclk % div;
2015
2016 baud_raw = (uartclk / div) * mul;
2017 baud_raw += (rem * mul + div / 2) / div;
2018 *baud = (baud_raw + 50) / 100 * 100;
2019 }
2020
82313e66 2021 if (*baud != baud_raw)
50bbdba3 2022 pr_info("Console IMX rounded baud rate from %d to %d\n",
587897f5 2023 baud_raw, *baud);
1da177e4
LT
2024 }
2025}
2026
2027static int __init
9d1a50a2 2028imx_uart_console_setup(struct console *co, char *options)
1da177e4
LT
2029{
2030 struct imx_port *sport;
2031 int baud = 9600;
2032 int bits = 8;
2033 int parity = 'n';
2034 int flow = 'n';
1cf93e0d 2035 int retval;
1da177e4
LT
2036
2037 /*
2038 * Check whether an invalid uart number has been specified, and
2039 * if so, search for the first available port that does have
2040 * console support.
2041 */
9d1a50a2 2042 if (co->index == -1 || co->index >= ARRAY_SIZE(imx_uart_ports))
1da177e4 2043 co->index = 0;
9d1a50a2 2044 sport = imx_uart_ports[co->index];
82313e66 2045 if (sport == NULL)
e76afc4e 2046 return -ENODEV;
1da177e4 2047
1cf93e0d
HS
2048 /* For setting the registers, we only need to enable the ipg clock. */
2049 retval = clk_prepare_enable(sport->clk_ipg);
2050 if (retval)
2051 goto error_console;
2052
1da177e4
LT
2053 if (options)
2054 uart_parse_options(options, &baud, &parity, &bits, &flow);
2055 else
9d1a50a2 2056 imx_uart_console_get_options(sport, &baud, &parity, &bits);
1da177e4 2057
9d1a50a2 2058 imx_uart_setup_ufcr(sport, TXTL_DEFAULT, RXTL_DEFAULT);
587897f5 2059
1cf93e0d
HS
2060 retval = uart_set_options(&sport->port, co, baud, parity, bits, flow);
2061
0c727a42
FE
2062 clk_disable(sport->clk_ipg);
2063 if (retval) {
2064 clk_unprepare(sport->clk_ipg);
2065 goto error_console;
2066 }
2067
2068 retval = clk_prepare(sport->clk_per);
2069 if (retval)
2070 clk_disable_unprepare(sport->clk_ipg);
1cf93e0d
HS
2071
2072error_console:
2073 return retval;
1da177e4
LT
2074}
2075
9d1a50a2
UKK
2076static struct uart_driver imx_uart_uart_driver;
2077static struct console imx_uart_console = {
e3d13ff4 2078 .name = DEV_NAME,
9d1a50a2 2079 .write = imx_uart_console_write,
1da177e4 2080 .device = uart_console_device,
9d1a50a2 2081 .setup = imx_uart_console_setup,
1da177e4
LT
2082 .flags = CON_PRINTBUFFER,
2083 .index = -1,
9d1a50a2 2084 .data = &imx_uart_uart_driver,
1da177e4
LT
2085};
2086
9d1a50a2 2087#define IMX_CONSOLE &imx_uart_console
913c6c0e
LS
2088
2089#ifdef CONFIG_OF
9d1a50a2 2090static void imx_uart_console_early_putchar(struct uart_port *port, int ch)
913c6c0e 2091{
27c84426
UKK
2092 struct imx_port *sport = (struct imx_port *)port;
2093
2094 while (imx_uart_readl(sport, IMX21_UTS) & UTS_TXFULL)
913c6c0e
LS
2095 cpu_relax();
2096
27c84426 2097 imx_uart_writel(sport, ch, URTX0);
913c6c0e
LS
2098}
2099
9d1a50a2
UKK
2100static void imx_uart_console_early_write(struct console *con, const char *s,
2101 unsigned count)
913c6c0e
LS
2102{
2103 struct earlycon_device *dev = con->data;
2104
9d1a50a2 2105 uart_console_write(&dev->port, s, count, imx_uart_console_early_putchar);
913c6c0e
LS
2106}
2107
2108static int __init
2109imx_console_early_setup(struct earlycon_device *dev, const char *opt)
2110{
2111 if (!dev->port.membase)
2112 return -ENODEV;
2113
9d1a50a2 2114 dev->con->write = imx_uart_console_early_write;
913c6c0e
LS
2115
2116 return 0;
2117}
2118OF_EARLYCON_DECLARE(ec_imx6q, "fsl,imx6q-uart", imx_console_early_setup);
2119OF_EARLYCON_DECLARE(ec_imx21, "fsl,imx21-uart", imx_console_early_setup);
2120#endif
2121
1da177e4
LT
2122#else
2123#define IMX_CONSOLE NULL
2124#endif
2125
9d1a50a2 2126static struct uart_driver imx_uart_uart_driver = {
1da177e4
LT
2127 .owner = THIS_MODULE,
2128 .driver_name = DRIVER_NAME,
e3d13ff4 2129 .dev_name = DEV_NAME,
1da177e4
LT
2130 .major = SERIAL_IMX_MAJOR,
2131 .minor = MINOR_START,
9d1a50a2 2132 .nr = ARRAY_SIZE(imx_uart_ports),
1da177e4
LT
2133 .cons = IMX_CONSOLE,
2134};
2135
22698aa2 2136#ifdef CONFIG_OF
20bb8095
UKK
2137/*
2138 * This function returns 1 iff pdev isn't a device instatiated by dt, 0 iff it
2139 * could successfully get all information from dt or a negative errno.
2140 */
9d1a50a2
UKK
2141static int imx_uart_probe_dt(struct imx_port *sport,
2142 struct platform_device *pdev)
22698aa2
SG
2143{
2144 struct device_node *np = pdev->dev.of_node;
ff05967a 2145 int ret;
22698aa2 2146
5f8b9043
LC
2147 sport->devdata = of_device_get_match_data(&pdev->dev);
2148 if (!sport->devdata)
20bb8095
UKK
2149 /* no device tree device */
2150 return 1;
22698aa2 2151
ff05967a
SG
2152 ret = of_alias_get_id(np, "serial");
2153 if (ret < 0) {
2154 dev_err(&pdev->dev, "failed to get alias id, errno %d\n", ret);
a197a191 2155 return ret;
ff05967a
SG
2156 }
2157 sport->port.line = ret;
22698aa2 2158
1006ed7e
GU
2159 if (of_get_property(np, "uart-has-rtscts", NULL) ||
2160 of_get_property(np, "fsl,uart-has-rtscts", NULL) /* deprecated */)
22698aa2
SG
2161 sport->have_rtscts = 1;
2162
20ff2fe6
HS
2163 if (of_get_property(np, "fsl,dte-mode", NULL))
2164 sport->dte_mode = 1;
2165
7b7e8e8e
FE
2166 if (of_get_property(np, "rts-gpios", NULL))
2167 sport->have_rtsgpio = 1;
2168
22698aa2
SG
2169 return 0;
2170}
2171#else
9d1a50a2
UKK
2172static inline int imx_uart_probe_dt(struct imx_port *sport,
2173 struct platform_device *pdev)
22698aa2 2174{
20bb8095 2175 return 1;
22698aa2
SG
2176}
2177#endif
2178
9d1a50a2
UKK
2179static void imx_uart_probe_pdata(struct imx_port *sport,
2180 struct platform_device *pdev)
22698aa2 2181{
574de559 2182 struct imxuart_platform_data *pdata = dev_get_platdata(&pdev->dev);
22698aa2
SG
2183
2184 sport->port.line = pdev->id;
2185 sport->devdata = (struct imx_uart_data *) pdev->id_entry->driver_data;
2186
2187 if (!pdata)
2188 return;
2189
2190 if (pdata->flags & IMXUART_HAVE_RTSCTS)
2191 sport->have_rtscts = 1;
22698aa2
SG
2192}
2193
9d1a50a2 2194static int imx_uart_probe(struct platform_device *pdev)
1da177e4 2195{
dbff4e9e 2196 struct imx_port *sport;
dbff4e9e 2197 void __iomem *base;
4444dcf1
UKK
2198 int ret = 0;
2199 u32 ucr1;
dbff4e9e 2200 struct resource *res;
842633bd 2201 int txirq, rxirq, rtsirq;
dbff4e9e 2202
42d34191 2203 sport = devm_kzalloc(&pdev->dev, sizeof(*sport), GFP_KERNEL);
dbff4e9e
SH
2204 if (!sport)
2205 return -ENOMEM;
5b802344 2206
9d1a50a2 2207 ret = imx_uart_probe_dt(sport, pdev);
20bb8095 2208 if (ret > 0)
9d1a50a2 2209 imx_uart_probe_pdata(sport, pdev);
20bb8095 2210 else if (ret < 0)
42d34191 2211 return ret;
22698aa2 2212
9d1a50a2 2213 if (sport->port.line >= ARRAY_SIZE(imx_uart_ports)) {
56734448
GU
2214 dev_err(&pdev->dev, "serial%d out of range\n",
2215 sport->port.line);
2216 return -EINVAL;
2217 }
2218
dbff4e9e 2219 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
da82f997
AS
2220 base = devm_ioremap_resource(&pdev->dev, res);
2221 if (IS_ERR(base))
2222 return PTR_ERR(base);
dbff4e9e 2223
842633bd
UKK
2224 rxirq = platform_get_irq(pdev, 0);
2225 txirq = platform_get_irq(pdev, 1);
2226 rtsirq = platform_get_irq(pdev, 2);
2227
dbff4e9e
SH
2228 sport->port.dev = &pdev->dev;
2229 sport->port.mapbase = res->start;
2230 sport->port.membase = base;
2231 sport->port.type = PORT_IMX,
2232 sport->port.iotype = UPIO_MEM;
842633bd 2233 sport->port.irq = rxirq;
dbff4e9e 2234 sport->port.fifosize = 32;
9d1a50a2
UKK
2235 sport->port.ops = &imx_uart_pops;
2236 sport->port.rs485_config = imx_uart_rs485_config;
dbff4e9e 2237 sport->port.flags = UPF_BOOT_AUTOCONF;
9d1a50a2 2238 timer_setup(&sport->timer, imx_uart_timeout, 0);
38a41fdf 2239
58362d5b
UKK
2240 sport->gpios = mctrl_gpio_init(&sport->port, 0);
2241 if (IS_ERR(sport->gpios))
2242 return PTR_ERR(sport->gpios);
2243
3a9465fa
SH
2244 sport->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
2245 if (IS_ERR(sport->clk_ipg)) {
2246 ret = PTR_ERR(sport->clk_ipg);
833462e9 2247 dev_err(&pdev->dev, "failed to get ipg clk: %d\n", ret);
42d34191 2248 return ret;
38a41fdf 2249 }
38a41fdf 2250
3a9465fa
SH
2251 sport->clk_per = devm_clk_get(&pdev->dev, "per");
2252 if (IS_ERR(sport->clk_per)) {
2253 ret = PTR_ERR(sport->clk_per);
833462e9 2254 dev_err(&pdev->dev, "failed to get per clk: %d\n", ret);
42d34191 2255 return ret;
3a9465fa
SH
2256 }
2257
3a9465fa 2258 sport->port.uartclk = clk_get_rate(sport->clk_per);
dbff4e9e 2259
8a61f0c7
FE
2260 /* For register access, we only need to enable the ipg clock. */
2261 ret = clk_prepare_enable(sport->clk_ipg);
1e512d45
UKK
2262 if (ret) {
2263 dev_err(&pdev->dev, "failed to enable per clk: %d\n", ret);
8a61f0c7 2264 return ret;
1e512d45 2265 }
8a61f0c7 2266
3a0ab62f
UKK
2267 /* initialize shadow register values */
2268 sport->ucr1 = readl(sport->port.membase + UCR1);
2269 sport->ucr2 = readl(sport->port.membase + UCR2);
2270 sport->ucr3 = readl(sport->port.membase + UCR3);
2271 sport->ucr4 = readl(sport->port.membase + UCR4);
2272 sport->ufcr = readl(sport->port.membase + UFCR);
2273
743f93f8
LW
2274 uart_get_rs485_mode(&pdev->dev, &sport->port.rs485);
2275
b8f3bff0 2276 if (sport->port.rs485.flags & SER_RS485_ENABLED &&
5d7f77ec 2277 (!sport->have_rtscts && !sport->have_rtsgpio))
b8f3bff0
LW
2278 dev_err(&pdev->dev, "no RTS control, disabling rs485\n");
2279
6d215f83
SA
2280 /*
2281 * If using the i.MX UART RTS/CTS control then the RTS (CTS_B)
2282 * signal cannot be set low during transmission in case the
2283 * receiver is off (limitation of the i.MX UART IP).
2284 */
2285 if (sport->port.rs485.flags & SER_RS485_ENABLED &&
2286 sport->have_rtscts && !sport->have_rtsgpio &&
2287 (!(sport->port.rs485.flags & SER_RS485_RTS_ON_SEND) &&
2288 !(sport->port.rs485.flags & SER_RS485_RX_DURING_TX)))
2289 dev_err(&pdev->dev,
2290 "low-active RTS not possible when receiver is off, enabling receiver\n");
2291
9d1a50a2 2292 imx_uart_rs485_config(&sport->port, &sport->port.rs485);
b8f3bff0 2293
8a61f0c7 2294 /* Disable interrupts before requesting them */
4444dcf1
UKK
2295 ucr1 = imx_uart_readl(sport, UCR1);
2296 ucr1 &= ~(UCR1_ADEN | UCR1_TRDYEN | UCR1_IDEN | UCR1_RRDYEN |
8a61f0c7 2297 UCR1_TXMPTYEN | UCR1_RTSDEN);
4444dcf1 2298 imx_uart_writel(sport, ucr1, UCR1);
8a61f0c7 2299
9d1a50a2 2300 if (!imx_uart_is_imx1(sport) && sport->dte_mode) {
e61c38d8
UKK
2301 /*
2302 * The DCEDTE bit changes the direction of DSR, DCD, DTR and RI
2303 * and influences if UCR3_RI and UCR3_DCD changes the level of RI
2304 * and DCD (when they are outputs) or enables the respective
2305 * irqs. So set this bit early, i.e. before requesting irqs.
2306 */
4444dcf1
UKK
2307 u32 ufcr = imx_uart_readl(sport, UFCR);
2308 if (!(ufcr & UFCR_DCEDTE))
2309 imx_uart_writel(sport, ufcr | UFCR_DCEDTE, UFCR);
e61c38d8
UKK
2310
2311 /*
2312 * Disable UCR3_RI and UCR3_DCD irqs. They are also not
2313 * enabled later because they cannot be cleared
2314 * (confirmed on i.MX25) which makes them unusable.
2315 */
27c84426
UKK
2316 imx_uart_writel(sport,
2317 IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP | UCR3_DSR,
2318 UCR3);
e61c38d8
UKK
2319
2320 } else {
4444dcf1
UKK
2321 u32 ucr3 = UCR3_DSR;
2322 u32 ufcr = imx_uart_readl(sport, UFCR);
2323 if (ufcr & UFCR_DCEDTE)
2324 imx_uart_writel(sport, ufcr & ~UFCR_DCEDTE, UFCR);
6df765dc 2325
9d1a50a2 2326 if (!imx_uart_is_imx1(sport))
6df765dc 2327 ucr3 |= IMX21_UCR3_RXDMUXSEL | UCR3_ADNIMP;
27c84426 2328 imx_uart_writel(sport, ucr3, UCR3);
e61c38d8
UKK
2329 }
2330
8a61f0c7
FE
2331 clk_disable_unprepare(sport->clk_ipg);
2332
c0d1c6b0
FE
2333 /*
2334 * Allocate the IRQ(s) i.MX1 has three interrupts whereas later
2335 * chips only have one interrupt.
2336 */
842633bd 2337 if (txirq > 0) {
9d1a50a2 2338 ret = devm_request_irq(&pdev->dev, rxirq, imx_uart_rxint, 0,
c0d1c6b0 2339 dev_name(&pdev->dev), sport);
1e512d45
UKK
2340 if (ret) {
2341 dev_err(&pdev->dev, "failed to request rx irq: %d\n",
2342 ret);
c0d1c6b0 2343 return ret;
1e512d45 2344 }
c0d1c6b0 2345
9d1a50a2 2346 ret = devm_request_irq(&pdev->dev, txirq, imx_uart_txint, 0,
c0d1c6b0 2347 dev_name(&pdev->dev), sport);
1e512d45
UKK
2348 if (ret) {
2349 dev_err(&pdev->dev, "failed to request tx irq: %d\n",
2350 ret);
c0d1c6b0 2351 return ret;
1e512d45 2352 }
c0d1c6b0 2353 } else {
9d1a50a2 2354 ret = devm_request_irq(&pdev->dev, rxirq, imx_uart_int, 0,
c0d1c6b0 2355 dev_name(&pdev->dev), sport);
1e512d45
UKK
2356 if (ret) {
2357 dev_err(&pdev->dev, "failed to request irq: %d\n", ret);
c0d1c6b0 2358 return ret;
1e512d45 2359 }
c0d1c6b0
FE
2360 }
2361
9d1a50a2 2362 imx_uart_ports[sport->port.line] = sport;
5b802344 2363
0a86a86b 2364 platform_set_drvdata(pdev, sport);
5b802344 2365
9d1a50a2 2366 return uart_add_one_port(&imx_uart_uart_driver, &sport->port);
1da177e4
LT
2367}
2368
9d1a50a2 2369static int imx_uart_remove(struct platform_device *pdev)
1da177e4 2370{
2582d8c1 2371 struct imx_port *sport = platform_get_drvdata(pdev);
1da177e4 2372
9d1a50a2 2373 return uart_remove_one_port(&imx_uart_uart_driver, &sport->port);
1da177e4
LT
2374}
2375
9d1a50a2 2376static void imx_uart_restore_context(struct imx_port *sport)
c868cbb7
EV
2377{
2378 if (!sport->context_saved)
2379 return;
2380
27c84426
UKK
2381 imx_uart_writel(sport, sport->saved_reg[4], UFCR);
2382 imx_uart_writel(sport, sport->saved_reg[5], UESC);
2383 imx_uart_writel(sport, sport->saved_reg[6], UTIM);
2384 imx_uart_writel(sport, sport->saved_reg[7], UBIR);
2385 imx_uart_writel(sport, sport->saved_reg[8], UBMR);
2386 imx_uart_writel(sport, sport->saved_reg[9], IMX21_UTS);
2387 imx_uart_writel(sport, sport->saved_reg[0], UCR1);
2388 imx_uart_writel(sport, sport->saved_reg[1] | UCR2_SRST, UCR2);
2389 imx_uart_writel(sport, sport->saved_reg[2], UCR3);
2390 imx_uart_writel(sport, sport->saved_reg[3], UCR4);
c868cbb7
EV
2391 sport->context_saved = false;
2392}
2393
9d1a50a2 2394static void imx_uart_save_context(struct imx_port *sport)
c868cbb7
EV
2395{
2396 /* Save necessary regs */
27c84426
UKK
2397 sport->saved_reg[0] = imx_uart_readl(sport, UCR1);
2398 sport->saved_reg[1] = imx_uart_readl(sport, UCR2);
2399 sport->saved_reg[2] = imx_uart_readl(sport, UCR3);
2400 sport->saved_reg[3] = imx_uart_readl(sport, UCR4);
2401 sport->saved_reg[4] = imx_uart_readl(sport, UFCR);
2402 sport->saved_reg[5] = imx_uart_readl(sport, UESC);
2403 sport->saved_reg[6] = imx_uart_readl(sport, UTIM);
2404 sport->saved_reg[7] = imx_uart_readl(sport, UBIR);
2405 sport->saved_reg[8] = imx_uart_readl(sport, UBMR);
2406 sport->saved_reg[9] = imx_uart_readl(sport, IMX21_UTS);
c868cbb7
EV
2407 sport->context_saved = true;
2408}
2409
9d1a50a2 2410static void imx_uart_enable_wakeup(struct imx_port *sport, bool on)
189550b8 2411{
4444dcf1 2412 u32 ucr3;
189550b8 2413
4444dcf1 2414 ucr3 = imx_uart_readl(sport, UCR3);
09df0b34 2415 if (on) {
27c84426 2416 imx_uart_writel(sport, USR1_AWAKE, USR1);
4444dcf1
UKK
2417 ucr3 |= UCR3_AWAKEN;
2418 } else {
2419 ucr3 &= ~UCR3_AWAKEN;
09df0b34 2420 }
4444dcf1 2421 imx_uart_writel(sport, ucr3, UCR3);
bc85734b 2422
38b1f0fb 2423 if (sport->have_rtscts) {
4444dcf1 2424 u32 ucr1 = imx_uart_readl(sport, UCR1);
38b1f0fb 2425 if (on)
4444dcf1 2426 ucr1 |= UCR1_RTSDEN;
38b1f0fb 2427 else
4444dcf1
UKK
2428 ucr1 &= ~UCR1_RTSDEN;
2429 imx_uart_writel(sport, ucr1, UCR1);
38b1f0fb 2430 }
189550b8
EV
2431}
2432
9d1a50a2 2433static int imx_uart_suspend_noirq(struct device *dev)
90bb6bd3 2434{
a406c4b8 2435 struct imx_port *sport = dev_get_drvdata(dev);
90bb6bd3 2436
9d1a50a2 2437 imx_uart_save_context(sport);
90bb6bd3
SW
2438
2439 clk_disable(sport->clk_ipg);
2440
2441 return 0;
2442}
2443
9d1a50a2 2444static int imx_uart_resume_noirq(struct device *dev)
90bb6bd3 2445{
a406c4b8 2446 struct imx_port *sport = dev_get_drvdata(dev);
90bb6bd3
SW
2447 int ret;
2448
2449 ret = clk_enable(sport->clk_ipg);
2450 if (ret)
2451 return ret;
2452
9d1a50a2 2453 imx_uart_restore_context(sport);
90bb6bd3 2454
90bb6bd3
SW
2455 return 0;
2456}
2457
9d1a50a2 2458static int imx_uart_suspend(struct device *dev)
90bb6bd3 2459{
a406c4b8 2460 struct imx_port *sport = dev_get_drvdata(dev);
09df0b34 2461 int ret;
90bb6bd3 2462
9d1a50a2 2463 uart_suspend_port(&imx_uart_uart_driver, &sport->port);
81b289cc 2464 disable_irq(sport->port.irq);
90bb6bd3 2465
09df0b34
MK
2466 ret = clk_prepare_enable(sport->clk_ipg);
2467 if (ret)
2468 return ret;
2469
2470 /* enable wakeup from i.MX UART */
9d1a50a2 2471 imx_uart_enable_wakeup(sport, true);
09df0b34
MK
2472
2473 return 0;
90bb6bd3
SW
2474}
2475
9d1a50a2 2476static int imx_uart_resume(struct device *dev)
90bb6bd3 2477{
a406c4b8 2478 struct imx_port *sport = dev_get_drvdata(dev);
90bb6bd3
SW
2479
2480 /* disable wakeup from i.MX UART */
9d1a50a2 2481 imx_uart_enable_wakeup(sport, false);
90bb6bd3 2482
9d1a50a2 2483 uart_resume_port(&imx_uart_uart_driver, &sport->port);
81b289cc 2484 enable_irq(sport->port.irq);
90bb6bd3 2485
09df0b34 2486 clk_disable_unprepare(sport->clk_ipg);
29add68d 2487
90bb6bd3
SW
2488 return 0;
2489}
2490
9d1a50a2 2491static int imx_uart_freeze(struct device *dev)
94be6d74 2492{
a406c4b8 2493 struct imx_port *sport = dev_get_drvdata(dev);
94be6d74 2494
9d1a50a2 2495 uart_suspend_port(&imx_uart_uart_driver, &sport->port);
94be6d74 2496
09df0b34 2497 return clk_prepare_enable(sport->clk_ipg);
94be6d74
PZ
2498}
2499
9d1a50a2 2500static int imx_uart_thaw(struct device *dev)
94be6d74 2501{
a406c4b8 2502 struct imx_port *sport = dev_get_drvdata(dev);
94be6d74 2503
9d1a50a2 2504 uart_resume_port(&imx_uart_uart_driver, &sport->port);
94be6d74 2505
09df0b34 2506 clk_disable_unprepare(sport->clk_ipg);
94be6d74
PZ
2507
2508 return 0;
2509}
2510
9d1a50a2
UKK
2511static const struct dev_pm_ops imx_uart_pm_ops = {
2512 .suspend_noirq = imx_uart_suspend_noirq,
2513 .resume_noirq = imx_uart_resume_noirq,
2514 .freeze_noirq = imx_uart_suspend_noirq,
2515 .restore_noirq = imx_uart_resume_noirq,
2516 .suspend = imx_uart_suspend,
2517 .resume = imx_uart_resume,
2518 .freeze = imx_uart_freeze,
2519 .thaw = imx_uart_thaw,
2520 .restore = imx_uart_thaw,
90bb6bd3
SW
2521};
2522
9d1a50a2
UKK
2523static struct platform_driver imx_uart_platform_driver = {
2524 .probe = imx_uart_probe,
2525 .remove = imx_uart_remove,
1da177e4 2526
9d1a50a2
UKK
2527 .id_table = imx_uart_devtype,
2528 .driver = {
2529 .name = "imx-uart",
22698aa2 2530 .of_match_table = imx_uart_dt_ids,
9d1a50a2 2531 .pm = &imx_uart_pm_ops,
3ae5eaec 2532 },
1da177e4
LT
2533};
2534
9d1a50a2 2535static int __init imx_uart_init(void)
1da177e4 2536{
9d1a50a2 2537 int ret = uart_register_driver(&imx_uart_uart_driver);
1da177e4 2538
1da177e4
LT
2539 if (ret)
2540 return ret;
2541
9d1a50a2 2542 ret = platform_driver_register(&imx_uart_platform_driver);
1da177e4 2543 if (ret != 0)
9d1a50a2 2544 uart_unregister_driver(&imx_uart_uart_driver);
1da177e4 2545
f227824e 2546 return ret;
1da177e4
LT
2547}
2548
9d1a50a2 2549static void __exit imx_uart_exit(void)
1da177e4 2550{
9d1a50a2
UKK
2551 platform_driver_unregister(&imx_uart_platform_driver);
2552 uart_unregister_driver(&imx_uart_uart_driver);
1da177e4
LT
2553}
2554
9d1a50a2
UKK
2555module_init(imx_uart_init);
2556module_exit(imx_uart_exit);
1da177e4
LT
2557
2558MODULE_AUTHOR("Sascha Hauer");
2559MODULE_DESCRIPTION("IMX generic serial port driver");
2560MODULE_LICENSE("GPL");
e169c139 2561MODULE_ALIAS("platform:imx-uart");