Merge tag 'upstream-4.18-rc1' of git://git.infradead.org/linux-ubifs
[linux-2.6-block.git] / drivers / tty / serial / clps711x.c
CommitLineData
e3b3d0f5 1// SPDX-License-Identifier: GPL-2.0+
1da177e4 2/*
1da177e4
LT
3 * Driver for CLPS711x serial ports
4 *
5 * Based on drivers/char/serial.c, by Linus Torvalds, Theodore Ts'o.
6 *
7 * Copyright 1999 ARM Limited
8 * Copyright (C) 2000 Deep Blue Solutions Ltd.
1da177e4 9 */
1da177e4
LT
10
11#if defined(CONFIG_SERIAL_CLPS711X_CONSOLE) && defined(CONFIG_MAGIC_SYSRQ)
12#define SUPPORT_SYSRQ
13#endif
14
15#include <linux/module.h>
1da177e4 16#include <linux/device.h>
a1c25f2b 17#include <linux/console.h>
1da177e4
LT
18#include <linux/serial_core.h>
19#include <linux/serial.h>
c08f0153 20#include <linux/clk.h>
bc000245 21#include <linux/io.h>
a1c25f2b
AS
22#include <linux/tty.h>
23#include <linux/tty_flip.h>
24#include <linux/ioport.h>
bc000245 25#include <linux/of.h>
95113728 26#include <linux/platform_device.h>
bc000245 27#include <linux/regmap.h>
1da177e4 28
bc000245
AS
29#include <linux/mfd/syscon.h>
30#include <linux/mfd/syscon/clps711x.h>
1da177e4 31
62b0a1b3
AS
32#include "serial_mctrl_gpio.h"
33
bc000245 34#define UART_CLPS711X_DEVNAME "ttyCL"
117d5d42
AS
35#define UART_CLPS711X_NR 2
36#define UART_CLPS711X_MAJOR 204
37#define UART_CLPS711X_MINOR 40
95113728 38
bc000245
AS
39#define UARTDR_OFFSET (0x00)
40#define UBRLCR_OFFSET (0x40)
41
42#define UARTDR_FRMERR (1 << 8)
43#define UARTDR_PARERR (1 << 9)
44#define UARTDR_OVERR (1 << 10)
45
46#define UBRLCR_BAUD_MASK ((1 << 12) - 1)
47#define UBRLCR_BREAK (1 << 12)
48#define UBRLCR_PRTEN (1 << 13)
49#define UBRLCR_EVENPRT (1 << 14)
50#define UBRLCR_XSTOP (1 << 15)
51#define UBRLCR_FIFOEN (1 << 16)
52#define UBRLCR_WRDLEN5 (0 << 17)
53#define UBRLCR_WRDLEN6 (1 << 17)
54#define UBRLCR_WRDLEN7 (2 << 17)
55#define UBRLCR_WRDLEN8 (3 << 17)
56#define UBRLCR_WRDLEN_MASK (3 << 17)
1da177e4 57
117d5d42 58struct clps711x_port {
bc000245
AS
59 struct uart_port port;
60 unsigned int tx_enabled;
61 int rx_irq;
62 struct regmap *syscon;
62b0a1b3 63 struct mctrl_gpios *gpios;
bc000245
AS
64};
65
66static struct uart_driver clps711x_uart = {
67 .owner = THIS_MODULE,
68 .driver_name = UART_CLPS711X_DEVNAME,
69 .dev_name = UART_CLPS711X_DEVNAME,
70 .major = UART_CLPS711X_MAJOR,
71 .minor = UART_CLPS711X_MINOR,
72 .nr = UART_CLPS711X_NR,
117d5d42
AS
73};
74
a1c25f2b 75static void uart_clps711x_stop_tx(struct uart_port *port)
1da177e4 76{
3c7e9eb1
AS
77 struct clps711x_port *s = dev_get_drvdata(port->dev);
78
bc000245
AS
79 if (s->tx_enabled) {
80 disable_irq(port->irq);
81 s->tx_enabled = 0;
1da177e4
LT
82 }
83}
84
a1c25f2b 85static void uart_clps711x_start_tx(struct uart_port *port)
1da177e4 86{
3c7e9eb1
AS
87 struct clps711x_port *s = dev_get_drvdata(port->dev);
88
bc000245
AS
89 if (!s->tx_enabled) {
90 s->tx_enabled = 1;
91 enable_irq(port->irq);
1da177e4
LT
92 }
93}
94
135cc790 95static irqreturn_t uart_clps711x_int_rx(int irq, void *dev_id)
1da177e4
LT
96{
97 struct uart_port *port = dev_id;
bc000245
AS
98 struct clps711x_port *s = dev_get_drvdata(port->dev);
99 unsigned int status, flg;
bc000245 100 u16 ch;
1da177e4 101
f27de95c 102 for (;;) {
093a9e2a
AS
103 u32 sysflg = 0;
104
bc000245
AS
105 regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
106 if (sysflg & SYSFLG_URXFE)
f27de95c 107 break;
1da177e4 108
093a9e2a 109 ch = readw(port->membase + UARTDR_OFFSET);
f27de95c
AS
110 status = ch & (UARTDR_FRMERR | UARTDR_PARERR | UARTDR_OVERR);
111 ch &= 0xff;
112
113 port->icount.rx++;
1da177e4
LT
114 flg = TTY_NORMAL;
115
f27de95c
AS
116 if (unlikely(status)) {
117 if (status & UARTDR_PARERR)
2a9604b8 118 port->icount.parity++;
f27de95c 119 else if (status & UARTDR_FRMERR)
2a9604b8 120 port->icount.frame++;
f27de95c 121 else if (status & UARTDR_OVERR)
2a9604b8 122 port->icount.overrun++;
1da177e4 123
f27de95c 124 status &= port->read_status_mask;
1da177e4 125
f27de95c 126 if (status & UARTDR_PARERR)
2a9604b8 127 flg = TTY_PARITY;
f27de95c 128 else if (status & UARTDR_FRMERR)
2a9604b8 129 flg = TTY_FRAME;
f27de95c
AS
130 else if (status & UARTDR_OVERR)
131 flg = TTY_OVERRUN;
2a9604b8 132 }
1da177e4 133
7d12e780 134 if (uart_handle_sysrq_char(port, ch))
f27de95c 135 continue;
1da177e4 136
f27de95c
AS
137 if (status & port->ignore_status_mask)
138 continue;
2a9604b8 139
f27de95c 140 uart_insert_char(port, status, UARTDR_OVERR, ch, flg);
1da177e4 141 }
f27de95c 142
2e124b4a 143 tty_flip_buffer_push(&port->state->port);
f27de95c 144
2a9604b8 145 return IRQ_HANDLED;
1da177e4
LT
146}
147
135cc790 148static irqreturn_t uart_clps711x_int_tx(int irq, void *dev_id)
1da177e4
LT
149{
150 struct uart_port *port = dev_id;
3c7e9eb1 151 struct clps711x_port *s = dev_get_drvdata(port->dev);
ebd2c8f6 152 struct circ_buf *xmit = &port->state->xmit;
1da177e4
LT
153
154 if (port->x_char) {
093a9e2a 155 writew(port->x_char, port->membase + UARTDR_OFFSET);
1da177e4
LT
156 port->icount.tx++;
157 port->x_char = 0;
158 return IRQ_HANDLED;
159 }
7a6fbc9a 160
3c7e9eb1 161 if (uart_circ_empty(xmit) || uart_tx_stopped(port)) {
bc000245
AS
162 if (s->tx_enabled) {
163 disable_irq_nosync(port->irq);
164 s->tx_enabled = 0;
165 }
3c7e9eb1
AS
166 return IRQ_HANDLED;
167 }
1da177e4 168
cf03a884 169 while (!uart_circ_empty(xmit)) {
093a9e2a
AS
170 u32 sysflg = 0;
171
172 writew(xmit->buf[xmit->tail], port->membase + UARTDR_OFFSET);
1da177e4
LT
173 xmit->tail = (xmit->tail + 1) & (UART_XMIT_SIZE - 1);
174 port->icount.tx++;
bc000245
AS
175
176 regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
177 if (sysflg & SYSFLG_UTXFF)
1da177e4 178 break;
cf03a884 179 }
1da177e4
LT
180
181 if (uart_circ_chars_pending(xmit) < WAKEUP_CHARS)
182 uart_write_wakeup(port);
183
1da177e4
LT
184 return IRQ_HANDLED;
185}
186
a1c25f2b 187static unsigned int uart_clps711x_tx_empty(struct uart_port *port)
1da177e4 188{
bc000245 189 struct clps711x_port *s = dev_get_drvdata(port->dev);
093a9e2a 190 u32 sysflg = 0;
bc000245
AS
191
192 regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
193
194 return (sysflg & SYSFLG_UBUSY) ? 0 : TIOCSER_TEMT;
1da177e4
LT
195}
196
a1c25f2b 197static unsigned int uart_clps711x_get_mctrl(struct uart_port *port)
1da177e4 198{
62b0a1b3 199 unsigned int result = TIOCM_DSR | TIOCM_CTS | TIOCM_CAR;
bc000245 200 struct clps711x_port *s = dev_get_drvdata(port->dev);
1da177e4 201
62b0a1b3 202 return mctrl_gpio_get(s->gpios, &result);
1da177e4
LT
203}
204
a1c25f2b 205static void uart_clps711x_set_mctrl(struct uart_port *port, unsigned int mctrl)
1da177e4 206{
62b0a1b3
AS
207 struct clps711x_port *s = dev_get_drvdata(port->dev);
208
209 mctrl_gpio_set(s->gpios, mctrl);
1da177e4
LT
210}
211
a1c25f2b 212static void uart_clps711x_break_ctl(struct uart_port *port, int break_state)
1da177e4 213{
1da177e4
LT
214 unsigned int ubrlcr;
215
093a9e2a 216 ubrlcr = readl(port->membase + UBRLCR_OFFSET);
ec335526 217 if (break_state)
1da177e4
LT
218 ubrlcr |= UBRLCR_BREAK;
219 else
220 ubrlcr &= ~UBRLCR_BREAK;
093a9e2a 221 writel(ubrlcr, port->membase + UBRLCR_OFFSET);
1da177e4
LT
222}
223
732a84a0
PH
224static void uart_clps711x_set_ldisc(struct uart_port *port,
225 struct ktermios *termios)
71b9e8c6
AS
226{
227 if (!port->line) {
228 struct clps711x_port *s = dev_get_drvdata(port->dev);
229
230 regmap_update_bits(s->syscon, SYSCON_OFFSET, SYSCON1_SIREN,
732a84a0 231 (termios->c_line == N_IRDA) ? SYSCON1_SIREN : 0);
71b9e8c6
AS
232 }
233}
234
a1c25f2b 235static int uart_clps711x_startup(struct uart_port *port)
1da177e4 236{
3c7e9eb1 237 struct clps711x_port *s = dev_get_drvdata(port->dev);
1da177e4 238
f52ede2a 239 /* Disable break */
093a9e2a
AS
240 writel(readl(port->membase + UBRLCR_OFFSET) & ~UBRLCR_BREAK,
241 port->membase + UBRLCR_OFFSET);
f52ede2a
AS
242
243 /* Enable the port */
bc000245
AS
244 return regmap_update_bits(s->syscon, SYSCON_OFFSET,
245 SYSCON_UARTEN, SYSCON_UARTEN);
1da177e4
LT
246}
247
a1c25f2b 248static void uart_clps711x_shutdown(struct uart_port *port)
1da177e4 249{
bc000245 250 struct clps711x_port *s = dev_get_drvdata(port->dev);
1da177e4 251
f52ede2a 252 /* Disable the port */
bc000245 253 regmap_update_bits(s->syscon, SYSCON_OFFSET, SYSCON_UARTEN, 0);
1da177e4
LT
254}
255
a1c25f2b
AS
256static void uart_clps711x_set_termios(struct uart_port *port,
257 struct ktermios *termios,
258 struct ktermios *old)
1da177e4 259{
bc000245
AS
260 u32 ubrlcr;
261 unsigned int baud, quot;
1da177e4 262
7ae75e94
AS
263 /* Mask termios capabilities we don't support */
264 termios->c_cflag &= ~CMSPAR;
265 termios->c_iflag &= ~(BRKINT | IGNBRK);
1da177e4 266
c08f0153
AS
267 /* Ask the core to calculate the divisor for us */
268 baud = uart_get_baud_rate(port, termios, old, port->uartclk / 4096,
269 port->uartclk / 16);
1da177e4
LT
270 quot = uart_get_divisor(port, baud);
271
272 switch (termios->c_cflag & CSIZE) {
273 case CS5:
274 ubrlcr = UBRLCR_WRDLEN5;
275 break;
276 case CS6:
277 ubrlcr = UBRLCR_WRDLEN6;
278 break;
279 case CS7:
280 ubrlcr = UBRLCR_WRDLEN7;
281 break;
a1c25f2b
AS
282 case CS8:
283 default:
1da177e4
LT
284 ubrlcr = UBRLCR_WRDLEN8;
285 break;
286 }
7ae75e94 287
1da177e4
LT
288 if (termios->c_cflag & CSTOPB)
289 ubrlcr |= UBRLCR_XSTOP;
7ae75e94 290
1da177e4
LT
291 if (termios->c_cflag & PARENB) {
292 ubrlcr |= UBRLCR_PRTEN;
293 if (!(termios->c_cflag & PARODD))
294 ubrlcr |= UBRLCR_EVENPRT;
295 }
cf03a884
AS
296
297 /* Enable FIFO */
298 ubrlcr |= UBRLCR_FIFOEN;
1da177e4 299
7ae75e94 300 /* Set read status mask */
1da177e4
LT
301 port->read_status_mask = UARTDR_OVERR;
302 if (termios->c_iflag & INPCK)
303 port->read_status_mask |= UARTDR_PARERR | UARTDR_FRMERR;
304
7ae75e94 305 /* Set status ignore mask */
1da177e4 306 port->ignore_status_mask = 0;
7ae75e94
AS
307 if (!(termios->c_cflag & CREAD))
308 port->ignore_status_mask |= UARTDR_OVERR | UARTDR_PARERR |
309 UARTDR_FRMERR;
1da177e4 310
7ae75e94 311 uart_update_timeout(port, termios->c_cflag, baud);
1da177e4 312
093a9e2a 313 writel(ubrlcr | (quot - 1), port->membase + UBRLCR_OFFSET);
1da177e4
LT
314}
315
a1c25f2b 316static const char *uart_clps711x_type(struct uart_port *port)
1da177e4 317{
a1c25f2b 318 return (port->type == PORT_CLPS711X) ? "CLPS711X" : NULL;
1da177e4
LT
319}
320
a1c25f2b 321static void uart_clps711x_config_port(struct uart_port *port, int flags)
1da177e4
LT
322{
323 if (flags & UART_CONFIG_TYPE)
324 port->type = PORT_CLPS711X;
325}
326
bc000245 327static void uart_clps711x_nop_void(struct uart_port *port)
1da177e4
LT
328{
329}
330
bc000245 331static int uart_clps711x_nop_int(struct uart_port *port)
1da177e4
LT
332{
333 return 0;
334}
335
a1c25f2b
AS
336static const struct uart_ops uart_clps711x_ops = {
337 .tx_empty = uart_clps711x_tx_empty,
338 .set_mctrl = uart_clps711x_set_mctrl,
339 .get_mctrl = uart_clps711x_get_mctrl,
340 .stop_tx = uart_clps711x_stop_tx,
341 .start_tx = uart_clps711x_start_tx,
bc000245 342 .stop_rx = uart_clps711x_nop_void,
a1c25f2b 343 .break_ctl = uart_clps711x_break_ctl,
71b9e8c6 344 .set_ldisc = uart_clps711x_set_ldisc,
a1c25f2b
AS
345 .startup = uart_clps711x_startup,
346 .shutdown = uart_clps711x_shutdown,
347 .set_termios = uart_clps711x_set_termios,
348 .type = uart_clps711x_type,
349 .config_port = uart_clps711x_config_port,
bc000245
AS
350 .release_port = uart_clps711x_nop_void,
351 .request_port = uart_clps711x_nop_int,
1da177e4
LT
352};
353
1da177e4 354#ifdef CONFIG_SERIAL_CLPS711X_CONSOLE
117d5d42 355static void uart_clps711x_console_putchar(struct uart_port *port, int ch)
d358788f 356{
bc000245 357 struct clps711x_port *s = dev_get_drvdata(port->dev);
2f310b8e 358 u32 sysflg = 0;
bc000245 359
63e3ad32 360 /* Wait for FIFO is not full */
2f310b8e 361 do {
bc000245 362 regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
2f310b8e 363 } while (sysflg & SYSFLG_UTXFF);
117d5d42 364
093a9e2a 365 writew(ch, port->membase + UARTDR_OFFSET);
d358788f
RK
366}
367
117d5d42
AS
368static void uart_clps711x_console_write(struct console *co, const char *c,
369 unsigned n)
1da177e4 370{
bc000245
AS
371 struct uart_port *port = clps711x_uart.state[co->index].uart_port;
372 struct clps711x_port *s = dev_get_drvdata(port->dev);
2f310b8e 373 u32 sysflg = 0;
1da177e4 374
117d5d42 375 uart_console_write(port, c, n, uart_clps711x_console_putchar);
1da177e4 376
117d5d42 377 /* Wait for transmitter to become empty */
2f310b8e 378 do {
bc000245 379 regmap_read(s->syscon, SYSFLG_OFFSET, &sysflg);
2f310b8e 380 } while (sysflg & SYSFLG_UBUSY);
1da177e4
LT
381}
382
bc000245 383static int uart_clps711x_console_setup(struct console *co, char *options)
1da177e4 384{
bc000245
AS
385 int baud = 38400, bits = 8, parity = 'n', flow = 'n';
386 int ret, index = co->index;
387 struct clps711x_port *s;
388 struct uart_port *port;
bc000245 389 unsigned int quot;
093a9e2a 390 u32 ubrlcr;
1da177e4 391
bc000245
AS
392 if (index < 0 || index >= UART_CLPS711X_NR)
393 return -EINVAL;
1da177e4 394
bc000245
AS
395 port = clps711x_uart.state[index].uart_port;
396 if (!port)
397 return -ENODEV;
1da177e4 398
bc000245 399 s = dev_get_drvdata(port->dev);
1da177e4 400
bc000245 401 if (!options) {
093a9e2a
AS
402 u32 syscon = 0;
403
bc000245
AS
404 regmap_read(s->syscon, SYSCON_OFFSET, &syscon);
405 if (syscon & SYSCON_UARTEN) {
093a9e2a 406 ubrlcr = readl(port->membase + UBRLCR_OFFSET);
1da177e4 407
bc000245
AS
408 if (ubrlcr & UBRLCR_PRTEN) {
409 if (ubrlcr & UBRLCR_EVENPRT)
410 parity = 'e';
411 else
412 parity = 'o';
413 }
1da177e4 414
bc000245
AS
415 if ((ubrlcr & UBRLCR_WRDLEN_MASK) == UBRLCR_WRDLEN7)
416 bits = 7;
417
418 quot = ubrlcr & UBRLCR_BAUD_MASK;
419 baud = port->uartclk / (16 * (quot + 1));
420 }
421 } else
1da177e4 422 uart_parse_options(options, &baud, &parity, &bits, &flow);
1da177e4 423
bc000245
AS
424 ret = uart_set_options(port, co, baud, parity, bits, flow);
425 if (ret)
426 return ret;
427
428 return regmap_update_bits(s->syscon, SYSCON_OFFSET,
429 SYSCON_UARTEN, SYSCON_UARTEN);
1da177e4 430}
bc000245
AS
431
432static struct console clps711x_console = {
433 .name = UART_CLPS711X_DEVNAME,
434 .device = uart_console_device,
435 .write = uart_clps711x_console_write,
436 .setup = uart_clps711x_console_setup,
437 .flags = CON_PRINTBUFFER,
438 .index = -1,
439};
1da177e4
LT
440#endif
441
9671f099 442static int uart_clps711x_probe(struct platform_device *pdev)
1da177e4 443{
bc000245
AS
444 struct device_node *np = pdev->dev.of_node;
445 int ret, index = np ? of_alias_get_id(np, "serial") : pdev->id;
117d5d42 446 struct clps711x_port *s;
bc000245
AS
447 struct resource *res;
448 struct clk *uart_clk;
8f5405c9 449 int irq;
1da177e4 450
bc000245
AS
451 if (index < 0 || index >= UART_CLPS711X_NR)
452 return -EINVAL;
453
454 s = devm_kzalloc(&pdev->dev, sizeof(*s), GFP_KERNEL);
455 if (!s)
117d5d42 456 return -ENOMEM;
bc000245
AS
457
458 uart_clk = devm_clk_get(&pdev->dev, NULL);
459 if (IS_ERR(uart_clk))
460 return PTR_ERR(uart_clk);
461
462 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
463 s->port.membase = devm_ioremap_resource(&pdev->dev, res);
464 if (IS_ERR(s->port.membase))
465 return PTR_ERR(s->port.membase);
466
8f5405c9
GR
467 irq = platform_get_irq(pdev, 0);
468 if (irq < 0)
469 return irq;
470 s->port.irq = irq;
bc000245
AS
471
472 s->rx_irq = platform_get_irq(pdev, 1);
8f5405c9 473 if (s->rx_irq < 0)
bc000245
AS
474 return s->rx_irq;
475
476 if (!np) {
477 char syscon_name[9];
478
479 sprintf(syscon_name, "syscon.%i", index + 1);
480 s->syscon = syscon_regmap_lookup_by_pdevname(syscon_name);
481 if (IS_ERR(s->syscon))
482 return PTR_ERR(s->syscon);
bc000245
AS
483 } else {
484 s->syscon = syscon_regmap_lookup_by_phandle(np, "syscon");
485 if (IS_ERR(s->syscon))
486 return PTR_ERR(s->syscon);
117d5d42 487 }
bc000245
AS
488
489 s->port.line = index;
490 s->port.dev = &pdev->dev;
491 s->port.iotype = UPIO_MEM32;
492 s->port.mapbase = res->start;
493 s->port.type = PORT_CLPS711X;
494 s->port.fifosize = 16;
495 s->port.flags = UPF_SKIP_TEST | UPF_FIXED_TYPE;
496 s->port.uartclk = clk_get_rate(uart_clk);
497 s->port.ops = &uart_clps711x_ops;
498
117d5d42 499 platform_set_drvdata(pdev, s);
1da177e4 500
7d8c70d8 501 s->gpios = mctrl_gpio_init_noauto(&pdev->dev, 0);
f059a455
UKK
502 if (IS_ERR(s->gpios))
503 return PTR_ERR(s->gpios);
62b0a1b3 504
bc000245
AS
505 ret = uart_add_one_port(&clps711x_uart, &s->port);
506 if (ret)
507 return ret;
c08f0153 508
bc000245
AS
509 /* Disable port */
510 if (!uart_console(&s->port))
511 regmap_update_bits(s->syscon, SYSCON_OFFSET, SYSCON_UARTEN, 0);
512
513 s->tx_enabled = 1;
514
515 ret = devm_request_irq(&pdev->dev, s->port.irq, uart_clps711x_int_tx, 0,
516 dev_name(&pdev->dev), &s->port);
117d5d42 517 if (ret) {
bc000245 518 uart_remove_one_port(&clps711x_uart, &s->port);
43b829b3 519 return ret;
117d5d42 520 }
1da177e4 521
bc000245
AS
522 ret = devm_request_irq(&pdev->dev, s->rx_irq, uart_clps711x_int_rx, 0,
523 dev_name(&pdev->dev), &s->port);
524 if (ret)
525 uart_remove_one_port(&clps711x_uart, &s->port);
1da177e4 526
bc000245 527 return ret;
1da177e4
LT
528}
529
ae8d8a14 530static int uart_clps711x_remove(struct platform_device *pdev)
1da177e4 531{
117d5d42 532 struct clps711x_port *s = platform_get_drvdata(pdev);
95113728 533
bc000245 534 return uart_remove_one_port(&clps711x_uart, &s->port);
1da177e4
LT
535}
536
bc000245 537static const struct of_device_id __maybe_unused clps711x_uart_dt_ids[] = {
d305345c 538 { .compatible = "cirrus,ep7209-uart", },
bc000245
AS
539 { }
540};
541MODULE_DEVICE_TABLE(of, clps711x_uart_dt_ids);
542
543static struct platform_driver clps711x_uart_platform = {
95113728 544 .driver = {
bc000245 545 .name = "clps711x-uart",
bc000245 546 .of_match_table = of_match_ptr(clps711x_uart_dt_ids),
95113728
AS
547 },
548 .probe = uart_clps711x_probe,
2d47b716 549 .remove = uart_clps711x_remove,
95113728 550};
95113728
AS
551
552static int __init uart_clps711x_init(void)
553{
bc000245
AS
554 int ret;
555
556#ifdef CONFIG_SERIAL_CLPS711X_CONSOLE
557 clps711x_uart.cons = &clps711x_console;
558 clps711x_console.data = &clps711x_uart;
559#endif
560
561 ret = uart_register_driver(&clps711x_uart);
562 if (ret)
563 return ret;
564
565 return platform_driver_register(&clps711x_uart_platform);
95113728
AS
566}
567module_init(uart_clps711x_init);
568
569static void __exit uart_clps711x_exit(void)
570{
bc000245
AS
571 platform_driver_unregister(&clps711x_uart_platform);
572 uart_unregister_driver(&clps711x_uart);
95113728
AS
573}
574module_exit(uart_clps711x_exit);
1da177e4
LT
575
576MODULE_AUTHOR("Deep Blue Solutions Ltd");
95113728 577MODULE_DESCRIPTION("CLPS711X serial driver");
1da177e4 578MODULE_LICENSE("GPL");