net: dsa: microchip: ksz8795: Don't use phy_port_cnt in VLAN table lookup
[linux-2.6-block.git] / drivers / tty / mxser.c
CommitLineData
e3b3d0f5 1// SPDX-License-Identifier: GPL-2.0+
1da177e4
LT
2/*
3 * mxser.c -- MOXA Smartio/Industio family multiport serial driver.
4 *
80ff8a80
JS
5 * Copyright (C) 1999-2006 Moxa Technologies (support@moxa.com).
6 * Copyright (C) 2006-2008 Jiri Slaby <jirislaby@gmail.com>
1da177e4 7 *
1c45607a
JS
8 * This code is loosely based on the 1.8 moxa driver which is based on
9 * Linux serial driver, written by Linus Torvalds, Theodore T'so and
10 * others.
1da177e4 11 *
1da177e4 12 * Fed through a cleanup, indent and remove of non 2.6 code by Alan Cox
8eb04cf3
AC
13 * <alan@lxorguk.ukuu.org.uk>. The original 1.8 code is available on
14 * www.moxa.com.
1da177e4 15 * - Fixed x86_64 cleanness
1da177e4
LT
16 */
17
1da177e4 18#include <linux/module.h>
1da177e4
LT
19#include <linux/errno.h>
20#include <linux/signal.h>
21#include <linux/sched.h>
22#include <linux/timer.h>
23#include <linux/interrupt.h>
24#include <linux/tty.h>
25#include <linux/tty_flip.h>
26#include <linux/serial.h>
27#include <linux/serial_reg.h>
28#include <linux/major.h>
29#include <linux/string.h>
30#include <linux/fcntl.h>
31#include <linux/ptrace.h>
1da177e4
LT
32#include <linux/ioport.h>
33#include <linux/mm.h>
1da177e4
LT
34#include <linux/delay.h>
35#include <linux/pci.h>
1977f032 36#include <linux/bitops.h>
5a0e3ad6 37#include <linux/slab.h>
5a3c6b25 38#include <linux/ratelimit.h>
1da177e4 39
1da177e4
LT
40#include <asm/io.h>
41#include <asm/irq.h>
7c0f6ba6 42#include <linux/uaccess.h>
1da177e4 43
4463cc5b
JS
44/*
45 * Semi-public control interfaces
46 */
47
48/*
49 * MOXA ioctls
50 */
51
52#define MOXA 0x400
4463cc5b
JS
53#define MOXA_SET_OP_MODE (MOXA + 66)
54#define MOXA_GET_OP_MODE (MOXA + 67)
55
56#define RS232_MODE 0
57#define RS485_2WIRE_MODE 1
58#define RS422_MODE 2
59#define RS485_4WIRE_MODE 3
60#define OP_MODE_MASK 3
61
4463cc5b
JS
62/* --------------------------------------------------- */
63
4463cc5b
JS
64/*
65 * Follow just what Moxa Must chip defines.
66 *
464fbf6c
JS
67 * When LCR register (offset 0x03) is written the following value, the Must chip
68 * will enter enhanced mode. And a write to EFR (offset 0x02) bit 6,7 will
4463cc5b
JS
69 * change bank.
70 */
464fbf6c 71#define MOXA_MUST_ENTER_ENHANCED 0xBF
4463cc5b 72
464fbf6c 73/* when enhanced mode is enabled, access to general bank register */
4463cc5b
JS
74#define MOXA_MUST_GDL_REGISTER 0x07
75#define MOXA_MUST_GDL_MASK 0x7F
76#define MOXA_MUST_GDL_HAS_BAD_DATA 0x80
77
78#define MOXA_MUST_LSR_RERR 0x80 /* error in receive FIFO */
464fbf6c
JS
79/* enhanced register bank select and enhanced mode setting register */
80/* This works only when LCR register equals to 0xBF */
4463cc5b 81#define MOXA_MUST_EFR_REGISTER 0x02
464fbf6c
JS
82#define MOXA_MUST_EFR_EFRB_ENABLE 0x10 /* enhanced mode enable */
83/* enhanced register bank set 0, 1, 2 */
4463cc5b
JS
84#define MOXA_MUST_EFR_BANK0 0x00
85#define MOXA_MUST_EFR_BANK1 0x40
86#define MOXA_MUST_EFR_BANK2 0x80
87#define MOXA_MUST_EFR_BANK3 0xC0
88#define MOXA_MUST_EFR_BANK_MASK 0xC0
89
90/* set XON1 value register, when LCR=0xBF and change to bank0 */
91#define MOXA_MUST_XON1_REGISTER 0x04
92
93/* set XON2 value register, when LCR=0xBF and change to bank0 */
94#define MOXA_MUST_XON2_REGISTER 0x05
95
96/* set XOFF1 value register, when LCR=0xBF and change to bank0 */
97#define MOXA_MUST_XOFF1_REGISTER 0x06
98
99/* set XOFF2 value register, when LCR=0xBF and change to bank0 */
100#define MOXA_MUST_XOFF2_REGISTER 0x07
101
102#define MOXA_MUST_RBRTL_REGISTER 0x04
103#define MOXA_MUST_RBRTH_REGISTER 0x05
104#define MOXA_MUST_RBRTI_REGISTER 0x06
105#define MOXA_MUST_THRTL_REGISTER 0x07
106#define MOXA_MUST_ENUM_REGISTER 0x04
107#define MOXA_MUST_HWID_REGISTER 0x05
108#define MOXA_MUST_ECR_REGISTER 0x06
109#define MOXA_MUST_CSR_REGISTER 0x07
110
111#define MOXA_MUST_FCR_GDA_MODE_ENABLE 0x20 /* good data mode enable */
112#define MOXA_MUST_FCR_GDA_ONLY_ENABLE 0x10 /* only good data put into RxFIFO */
113
114#define MOXA_MUST_IER_ECTSI 0x80 /* enable CTS interrupt */
115#define MOXA_MUST_IER_ERTSI 0x40 /* enable RTS interrupt */
116#define MOXA_MUST_IER_XINT 0x20 /* enable Xon/Xoff interrupt */
117#define MOXA_MUST_IER_EGDAI 0x10 /* enable GDA interrupt */
118
119#define MOXA_MUST_RECV_ISR (UART_IER_RDI | MOXA_MUST_IER_EGDAI)
120
121/* GDA interrupt pending */
122#define MOXA_MUST_IIR_GDA 0x1C
123#define MOXA_MUST_IIR_RDA 0x04
124#define MOXA_MUST_IIR_RTO 0x0C
125#define MOXA_MUST_IIR_LSR 0x06
126
127/* received Xon/Xoff or specical interrupt pending */
128#define MOXA_MUST_IIR_XSC 0x10
129
130/* RTS/CTS change state interrupt pending */
131#define MOXA_MUST_IIR_RTSCTS 0x20
132#define MOXA_MUST_IIR_MASK 0x3E
133
134#define MOXA_MUST_MCR_XON_FLAG 0x40
135#define MOXA_MUST_MCR_XON_ANY 0x80
136#define MOXA_MUST_MCR_TX_XON 0x08
137
138#define MOXA_MUST_EFR_SF_MASK 0x0F /* software flow control on chip mask value */
139#define MOXA_MUST_EFR_SF_TX1 0x08 /* send Xon1/Xoff1 */
140#define MOXA_MUST_EFR_SF_TX2 0x04 /* send Xon2/Xoff2 */
141#define MOXA_MUST_EFR_SF_TX12 0x0C /* send Xon1,Xon2/Xoff1,Xoff2 */
142#define MOXA_MUST_EFR_SF_TX_NO 0x00 /* don't send Xon/Xoff */
143#define MOXA_MUST_EFR_SF_TX_MASK 0x0C /* Tx software flow control mask */
144#define MOXA_MUST_EFR_SF_RX_NO 0x00 /* don't receive Xon/Xoff */
145#define MOXA_MUST_EFR_SF_RX1 0x02 /* receive Xon1/Xoff1 */
146#define MOXA_MUST_EFR_SF_RX2 0x01 /* receive Xon2/Xoff2 */
147#define MOXA_MUST_EFR_SF_RX12 0x03 /* receive Xon1,Xon2/Xoff1,Xoff2 */
148#define MOXA_MUST_EFR_SF_RX_MASK 0x03 /* Rx software flow control mask */
1da177e4 149
1da177e4 150#define MXSERMAJOR 174
1da177e4 151
1da177e4 152#define MXSER_BOARDS 4 /* Max. boards */
1da177e4 153#define MXSER_PORTS_PER_BOARD 8 /* Max. ports per board */
1c45607a
JS
154#define MXSER_PORTS (MXSER_BOARDS * MXSER_PORTS_PER_BOARD)
155#define MXSER_ISR_PASS_LIMIT 100
1da177e4 156
1da177e4
LT
157#define WAKEUP_CHARS 256
158
a6970c39 159#define MXSER_BAUD_BASE 921600
d811b26b 160#define MXSER_CUSTOM_DIVISOR (MXSER_BAUD_BASE * 16)
a6970c39 161
e129deff 162#define PCI_DEVICE_ID_POS104UL 0x1044
1c45607a 163#define PCI_DEVICE_ID_CB108 0x1080
e129deff 164#define PCI_DEVICE_ID_CP102UF 0x1023
502f295f 165#define PCI_DEVICE_ID_CP112UL 0x1120
1c45607a 166#define PCI_DEVICE_ID_CB114 0x1142
80ff8a80 167#define PCI_DEVICE_ID_CP114UL 0x1143
1c45607a
JS
168#define PCI_DEVICE_ID_CB134I 0x1341
169#define PCI_DEVICE_ID_CP138U 0x1380
1da177e4 170
c24c31ff
JS
171#define MXSER_NPORTS(ddata) ((ddata) & 0xffU)
172#define MXSER_HIGHBAUD 0x0100
1da177e4 173
e4558366
JS
174enum mxser_must_hwid {
175 MOXA_OTHER_UART = 0x00,
176 MOXA_MUST_MU150_HWID = 0x01,
177 MOXA_MUST_MU860_HWID = 0x02,
178};
179
1c45607a 180static const struct {
dc33f644
JS
181 u8 type;
182 u8 fifo_size;
183 u8 rx_high_water;
184 u8 rx_low_water;
185 speed_t max_baud;
1c45607a 186} Gpci_uart_info[] = {
dc33f644
JS
187 { MOXA_OTHER_UART, 16, 14, 1, 921600 },
188 { MOXA_MUST_MU150_HWID, 64, 48, 16, 230400 },
189 { MOXA_MUST_MU860_HWID, 128, 96, 32, 921600 }
1da177e4 190};
1c45607a 191#define UART_INFO_NUM ARRAY_SIZE(Gpci_uart_info)
1da177e4 192
1da177e4 193
1c45607a
JS
194/* driver_data correspond to the lines in the structure above
195 see also ISA probe function before you change something */
3385ecf8 196static const struct pci_device_id mxser_pcibrds[] = {
c24c31ff
JS
197 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_C168), .driver_data = 8 },
198 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_C104), .driver_data = 4 },
15254902 199 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_CP132), .driver_data = 2 },
c24c31ff 200 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_CP114), .driver_data = 4 },
15254902 201 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_CT114), .driver_data = 4 },
c24c31ff
JS
202 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_CP102), .driver_data = 2 | MXSER_HIGHBAUD },
203 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_CP104U), .driver_data = 4 },
204 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_CP168U), .driver_data = 8 },
205 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_CP132U), .driver_data = 2 },
206 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_CP134U), .driver_data = 4 },
207 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_CP104JU),.driver_data = 4 },
208 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_RC7000), .driver_data = 8 }, /* RC7000 */
209 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_CP118U), .driver_data = 8 },
210 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_CP102UL),.driver_data = 2 },
211 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_CP102U), .driver_data = 2 },
212 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_CP118EL),.driver_data = 8 },
213 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_CP168EL),.driver_data = 8 },
214 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_MOXA_CP104EL),.driver_data = 4 },
215 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_CB108), .driver_data = 8 },
216 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_CB114), .driver_data = 4 },
217 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_CB134I), .driver_data = 4 },
218 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_CP138U), .driver_data = 8 },
219 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_POS104UL), .driver_data = 4 },
220 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_CP114UL), .driver_data = 4 },
221 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_CP102UF), .driver_data = 2 },
222 { PCI_VDEVICE(MOXA, PCI_DEVICE_ID_CP112UL), .driver_data = 2 },
1c45607a 223 { }
1da177e4 224};
1da177e4
LT
225MODULE_DEVICE_TABLE(pci, mxser_pcibrds);
226
1da177e4 227static int ttymajor = MXSERMAJOR;
1da177e4
LT
228
229/* Variables for insmod */
230
231MODULE_AUTHOR("Casper Yang");
232MODULE_DESCRIPTION("MOXA Smartio/Industio Family Multiport Board Device Driver");
8d3b33f6 233module_param(ttymajor, int, 0);
1da177e4
LT
234MODULE_LICENSE("GPL");
235
1c45607a
JS
236struct mxser_board;
237
238struct mxser_port {
0ad9e7d1 239 struct tty_port port;
1c45607a 240 struct mxser_board *board;
1c45607a
JS
241
242 unsigned long ioaddr;
243 unsigned long opmode_ioaddr;
1da177e4 244
dc33f644
JS
245 u8 rx_high_water;
246 u8 rx_low_water;
1da177e4 247 int type; /* UART type */
1c45607a 248
a93963e4
JS
249 unsigned char x_char; /* xon/xoff character */
250 u8 IER; /* Interrupt Enable Register */
251 u8 MCR; /* Modem control register */
1c45607a 252
1c45607a
JS
253 unsigned char ldisc_stop_rx;
254
1c45607a 255 struct async_icount icount; /* kernel counters for 4 input interrupts */
104583b5 256 unsigned int timeout;
1c45607a 257
a93963e4
JS
258 u8 read_status_mask;
259 u8 ignore_status_mask;
dc33f644 260 u8 xmit_fifo_size;
02e43144
JS
261 unsigned int xmit_head;
262 unsigned int xmit_tail;
263 unsigned int xmit_cnt;
cd7b4b39 264 int closing;
1c45607a 265
1da177e4 266 spinlock_t slock;
1c45607a
JS
267};
268
269struct mxser_board {
270 unsigned int idx;
c24c31ff 271 unsigned short nports;
1c45607a 272 int irq;
1c45607a 273 unsigned long vector;
1c45607a 274
e4558366 275 enum mxser_must_hwid must_hwid;
928f9464 276 speed_t max_baud;
1c45607a 277
ad1c92ff 278 struct mxser_port ports[];
1da177e4
LT
279};
280
f8b6b327 281static DECLARE_BITMAP(mxser_boards, MXSER_BOARDS);
1da177e4 282static struct tty_driver *mxvar_sdriver;
1da177e4 283
edb7d27c
JS
284static u8 __mxser_must_set_EFR(unsigned long baseio, u8 clear, u8 set,
285 bool restore_LCR)
148ff86b 286{
edb7d27c 287 u8 oldlcr, efr;
148ff86b
CH
288
289 oldlcr = inb(baseio + UART_LCR);
464fbf6c 290 outb(MOXA_MUST_ENTER_ENHANCED, baseio + UART_LCR);
148ff86b
CH
291
292 efr = inb(baseio + MOXA_MUST_EFR_REGISTER);
edb7d27c
JS
293 efr &= ~clear;
294 efr |= set;
148ff86b
CH
295
296 outb(efr, baseio + MOXA_MUST_EFR_REGISTER);
148ff86b 297
edb7d27c
JS
298 if (restore_LCR)
299 outb(oldlcr, baseio + UART_LCR);
148ff86b 300
edb7d27c 301 return oldlcr;
148ff86b
CH
302}
303
b286484b 304static u8 mxser_must_select_bank(unsigned long baseio, u8 bank)
148ff86b 305{
b286484b
JS
306 return __mxser_must_set_EFR(baseio, MOXA_MUST_EFR_BANK_MASK, bank,
307 false);
308}
148ff86b 309
b286484b
JS
310static void mxser_set_must_xon1_value(unsigned long baseio, u8 value)
311{
312 u8 oldlcr = mxser_must_select_bank(baseio, MOXA_MUST_EFR_BANK0);
148ff86b
CH
313 outb(value, baseio + MOXA_MUST_XON1_REGISTER);
314 outb(oldlcr, baseio + UART_LCR);
315}
316
317static void mxser_set_must_xoff1_value(unsigned long baseio, u8 value)
318{
b286484b 319 u8 oldlcr = mxser_must_select_bank(baseio, MOXA_MUST_EFR_BANK0);
148ff86b
CH
320 outb(value, baseio + MOXA_MUST_XOFF1_REGISTER);
321 outb(oldlcr, baseio + UART_LCR);
322}
323
324static void mxser_set_must_fifo_value(struct mxser_port *info)
325{
b286484b 326 u8 oldlcr = mxser_must_select_bank(info->ioaddr, MOXA_MUST_EFR_BANK1);
dc33f644
JS
327 outb(info->rx_high_water, info->ioaddr + MOXA_MUST_RBRTH_REGISTER);
328 outb(info->rx_high_water, info->ioaddr + MOXA_MUST_RBRTI_REGISTER);
329 outb(info->rx_low_water, info->ioaddr + MOXA_MUST_RBRTL_REGISTER);
148ff86b
CH
330 outb(oldlcr, info->ioaddr + UART_LCR);
331}
332
333static void mxser_set_must_enum_value(unsigned long baseio, u8 value)
334{
b286484b 335 u8 oldlcr = mxser_must_select_bank(baseio, MOXA_MUST_EFR_BANK2);
148ff86b
CH
336 outb(value, baseio + MOXA_MUST_ENUM_REGISTER);
337 outb(oldlcr, baseio + UART_LCR);
338}
339
b286484b 340static u8 mxser_get_must_hardware_id(unsigned long baseio)
148ff86b 341{
b286484b
JS
342 u8 oldlcr = mxser_must_select_bank(baseio, MOXA_MUST_EFR_BANK2);
343 u8 id = inb(baseio + MOXA_MUST_HWID_REGISTER);
148ff86b 344 outb(oldlcr, baseio + UART_LCR);
b286484b
JS
345
346 return id;
148ff86b
CH
347}
348
edb7d27c
JS
349static void mxser_must_set_EFR(unsigned long baseio, u8 clear, u8 set)
350{
351 __mxser_must_set_EFR(baseio, clear, set, true);
352}
353
354static void mxser_must_set_enhance_mode(unsigned long baseio, bool enable)
355{
356 mxser_must_set_EFR(baseio,
357 enable ? 0 : MOXA_MUST_EFR_EFRB_ENABLE,
358 enable ? MOXA_MUST_EFR_EFRB_ENABLE : 0);
359}
360
b441eb0f 361static void mxser_must_no_sw_flow_control(unsigned long baseio)
148ff86b 362{
b441eb0f 363 mxser_must_set_EFR(baseio, MOXA_MUST_EFR_SF_MASK, 0);
148ff86b
CH
364}
365
b441eb0f 366static void mxser_must_set_tx_sw_flow_control(unsigned long baseio, bool enable)
148ff86b 367{
b441eb0f
JS
368 mxser_must_set_EFR(baseio, MOXA_MUST_EFR_SF_TX_MASK,
369 enable ? MOXA_MUST_EFR_SF_TX1 : 0);
148ff86b
CH
370}
371
b441eb0f 372static void mxser_must_set_rx_sw_flow_control(unsigned long baseio, bool enable)
148ff86b 373{
b441eb0f
JS
374 mxser_must_set_EFR(baseio, MOXA_MUST_EFR_SF_RX_MASK,
375 enable ? MOXA_MUST_EFR_SF_RX1 : 0);
148ff86b
CH
376}
377
e4558366 378static enum mxser_must_hwid mxser_must_get_hwid(unsigned long io)
1da177e4
LT
379{
380 u8 oldmcr, hwid;
381 int i;
382
383 outb(0, io + UART_LCR);
edb7d27c 384 mxser_must_set_enhance_mode(io, false);
1da177e4
LT
385 oldmcr = inb(io + UART_MCR);
386 outb(0, io + UART_MCR);
148ff86b 387 mxser_set_must_xon1_value(io, 0x11);
1da177e4
LT
388 if ((hwid = inb(io + UART_MCR)) != 0) {
389 outb(oldmcr, io + UART_MCR);
8ea2c2ec 390 return MOXA_OTHER_UART;
1da177e4
LT
391 }
392
b286484b 393 hwid = mxser_get_must_hardware_id(io);
e4558366 394 for (i = 1; i < UART_INFO_NUM; i++) /* 0 = OTHER_UART */
1c45607a 395 if (hwid == Gpci_uart_info[i].type)
e4558366
JS
396 return hwid;
397
1da177e4
LT
398 return MOXA_OTHER_UART;
399}
400
5d1ea1ad
JS
401static bool mxser_16550A_or_MUST(struct mxser_port *info)
402{
403 return info->type == PORT_16550A || info->board->must_hwid;
404}
405
c3db20c3 406static void mxser_process_txrx_fifo(struct mxser_port *info)
1da177e4 407{
c3db20c3 408 unsigned int i;
1da177e4 409
c3db20c3 410 if (info->type == PORT_16450 || info->type == PORT_8250) {
1da177e4
LT
411 info->rx_high_water = 1;
412 info->rx_low_water = 1;
413 info->xmit_fifo_size = 1;
c3db20c3
JS
414 return;
415 }
416
417 for (i = 0; i < UART_INFO_NUM; i++)
418 if (info->board->must_hwid == Gpci_uart_info[i].type) {
419 info->rx_low_water = Gpci_uart_info[i].rx_low_water;
420 info->rx_high_water = Gpci_uart_info[i].rx_high_water;
421 info->xmit_fifo_size = Gpci_uart_info[i].fifo_size;
422 break;
423 }
1da177e4
LT
424}
425
740165f7
JS
426static void __mxser_start_tx(struct mxser_port *info)
427{
428 outb(info->IER & ~UART_IER_THRI, info->ioaddr + UART_IER);
429 info->IER |= UART_IER_THRI;
430 outb(info->IER, info->ioaddr + UART_IER);
431}
432
433static void mxser_start_tx(struct mxser_port *info)
434{
435 unsigned long flags;
436
437 spin_lock_irqsave(&info->slock, flags);
438 __mxser_start_tx(info);
439 spin_unlock_irqrestore(&info->slock, flags);
440}
441
442static void __mxser_stop_tx(struct mxser_port *info)
443{
444 info->IER &= ~UART_IER_THRI;
445 outb(info->IER, info->ioaddr + UART_IER);
446}
447
31f35939
AC
448static int mxser_carrier_raised(struct tty_port *port)
449{
450 struct mxser_port *mp = container_of(port, struct mxser_port, port);
451 return (inb(mp->ioaddr + UART_MSR) & UART_MSR_DCD)?1:0;
452}
453
fcc8ac18 454static void mxser_dtr_rts(struct tty_port *port, int on)
5d951fb4
AC
455{
456 struct mxser_port *mp = container_of(port, struct mxser_port, port);
457 unsigned long flags;
007bbdc8 458 u8 mcr;
5d951fb4
AC
459
460 spin_lock_irqsave(&mp->slock, flags);
007bbdc8 461 mcr = inb(mp->ioaddr + UART_MCR);
fcc8ac18 462 if (on)
007bbdc8 463 mcr |= UART_MCR_DTR | UART_MCR_RTS;
fcc8ac18 464 else
007bbdc8
JS
465 mcr &= ~(UART_MCR_DTR | UART_MCR_RTS);
466 outb(mcr, mp->ioaddr + UART_MCR);
5d951fb4
AC
467 spin_unlock_irqrestore(&mp->slock, flags);
468}
469
dc33f644 470static int mxser_set_baud(struct tty_struct *tty, speed_t newspd)
1da177e4 471{
216ba023 472 struct mxser_port *info = tty->driver_data;
104583b5 473 unsigned int quot = 0, baud;
1c45607a 474 unsigned char cval;
104583b5 475 u64 timeout;
1da177e4 476
928f9464 477 if (newspd > info->board->max_baud)
1c45607a 478 return -1;
1da177e4 479
1c45607a 480 if (newspd == 134) {
a6970c39 481 quot = 2 * MXSER_BAUD_BASE / 269;
216ba023 482 tty_encode_baud_rate(tty, 134, 134);
1c45607a 483 } else if (newspd) {
a6970c39 484 quot = MXSER_BAUD_BASE / newspd;
1c45607a
JS
485 if (quot == 0)
486 quot = 1;
a6970c39 487 baud = MXSER_BAUD_BASE / quot;
216ba023 488 tty_encode_baud_rate(tty, baud, baud);
1c45607a
JS
489 } else {
490 quot = 0;
491 }
1da177e4 492
104583b5
JS
493 /*
494 * worst case (128 * 1000 * 10 * 18432) needs 35 bits, so divide in the
495 * u64 domain
496 */
497 timeout = (u64)info->xmit_fifo_size * HZ * 10 * quot;
a6970c39 498 do_div(timeout, MXSER_BAUD_BASE);
104583b5 499 info->timeout = timeout + HZ / 50; /* Add .02 seconds of slop */
1da177e4 500
1c45607a
JS
501 if (quot) {
502 info->MCR |= UART_MCR_DTR;
503 outb(info->MCR, info->ioaddr + UART_MCR);
504 } else {
505 info->MCR &= ~UART_MCR_DTR;
506 outb(info->MCR, info->ioaddr + UART_MCR);
507 return 0;
508 }
1da177e4 509
1c45607a 510 cval = inb(info->ioaddr + UART_LCR);
1da177e4 511
1c45607a 512 outb(cval | UART_LCR_DLAB, info->ioaddr + UART_LCR); /* set DLAB */
1da177e4 513
1c45607a
JS
514 outb(quot & 0xff, info->ioaddr + UART_DLL); /* LS of divisor */
515 outb(quot >> 8, info->ioaddr + UART_DLM); /* MS of divisor */
516 outb(cval, info->ioaddr + UART_LCR); /* reset DLAB */
1da177e4 517
1c45607a 518#ifdef BOTHER
216ba023 519 if (C_BAUD(tty) == BOTHER) {
a6970c39 520 quot = MXSER_BAUD_BASE % newspd;
1c45607a
JS
521 quot *= 8;
522 if (quot % newspd > newspd / 2) {
523 quot /= newspd;
524 quot++;
525 } else
526 quot /= newspd;
527
148ff86b 528 mxser_set_must_enum_value(info->ioaddr, quot);
1c45607a
JS
529 } else
530#endif
148ff86b 531 mxser_set_must_enum_value(info->ioaddr, 0);
1da177e4 532
8ea2c2ec 533 return 0;
1da177e4 534}
1da177e4 535
be486667
JS
536static void mxser_handle_cts(struct tty_struct *tty, struct mxser_port *info,
537 u8 msr)
538{
539 bool cts = msr & UART_MSR_CTS;
540
541 if (tty->hw_stopped) {
542 if (cts) {
543 tty->hw_stopped = 0;
544
5d1ea1ad 545 if (!mxser_16550A_or_MUST(info))
740165f7 546 __mxser_start_tx(info);
be486667
JS
547 tty_wakeup(tty);
548 }
549 return;
550 } else if (cts)
551 return;
552
553 tty->hw_stopped = 1;
5d1ea1ad 554 if (!mxser_16550A_or_MUST(info))
740165f7 555 __mxser_stop_tx(info);
be486667
JS
556}
557
1c45607a
JS
558/*
559 * This routine is called to set the UART divisor registers to match
560 * the specified baud rate for a serial port.
561 */
beca62c4 562static void mxser_change_speed(struct tty_struct *tty)
1da177e4 563{
216ba023 564 struct mxser_port *info = tty->driver_data;
1c45607a 565 unsigned cflag, cval, fcr;
1da177e4 566
adc8d746 567 cflag = tty->termios.c_cflag;
1da177e4 568
ef3dff8a 569 mxser_set_baud(tty, tty_get_baud_rate(tty));
1da177e4 570
1c45607a
JS
571 /* byte size and parity */
572 switch (cflag & CSIZE) {
2c21832b 573 default:
1c45607a 574 case CS5:
2c21832b 575 cval = UART_LCR_WLEN5;
1c45607a
JS
576 break;
577 case CS6:
2c21832b 578 cval = UART_LCR_WLEN6;
1c45607a
JS
579 break;
580 case CS7:
2c21832b 581 cval = UART_LCR_WLEN7;
1c45607a
JS
582 break;
583 case CS8:
2c21832b 584 cval = UART_LCR_WLEN8;
1c45607a 585 break;
1c45607a 586 }
2c21832b 587
1c45607a 588 if (cflag & CSTOPB)
2c21832b 589 cval |= UART_LCR_STOP;
1c45607a
JS
590 if (cflag & PARENB)
591 cval |= UART_LCR_PARITY;
592 if (!(cflag & PARODD))
593 cval |= UART_LCR_EPAR;
594 if (cflag & CMSPAR)
595 cval |= UART_LCR_SPAR;
1da177e4 596
1c45607a 597 if ((info->type == PORT_8250) || (info->type == PORT_16450)) {
292955a7 598 if (info->board->must_hwid) {
1c45607a
JS
599 fcr = UART_FCR_ENABLE_FIFO;
600 fcr |= MOXA_MUST_FCR_GDA_MODE_ENABLE;
148ff86b 601 mxser_set_must_fifo_value(info);
1c45607a
JS
602 } else
603 fcr = 0;
604 } else {
605 fcr = UART_FCR_ENABLE_FIFO;
292955a7 606 if (info->board->must_hwid) {
1c45607a 607 fcr |= MOXA_MUST_FCR_GDA_MODE_ENABLE;
148ff86b 608 mxser_set_must_fifo_value(info);
1c45607a 609 } else {
dc33f644 610 switch (info->rx_high_water) {
1c45607a
JS
611 case 1:
612 fcr |= UART_FCR_TRIGGER_1;
613 break;
614 case 4:
615 fcr |= UART_FCR_TRIGGER_4;
616 break;
617 case 8:
618 fcr |= UART_FCR_TRIGGER_8;
619 break;
620 default:
621 fcr |= UART_FCR_TRIGGER_14;
622 break;
623 }
1da177e4 624 }
1da177e4
LT
625 }
626
1c45607a
JS
627 /* CTS flow control flag and modem status interrupts */
628 info->IER &= ~UART_IER_MSI;
629 info->MCR &= ~UART_MCR_AFE;
5604a98e 630 tty_port_set_cts_flow(&info->port, cflag & CRTSCTS);
1c45607a 631 if (cflag & CRTSCTS) {
1c45607a 632 info->IER |= UART_IER_MSI;
5d1ea1ad 633 if (mxser_16550A_or_MUST(info)) {
1c45607a
JS
634 info->MCR |= UART_MCR_AFE;
635 } else {
be486667
JS
636 mxser_handle_cts(tty, info,
637 inb(info->ioaddr + UART_MSR));
1da177e4 638 }
1c45607a
JS
639 }
640 outb(info->MCR, info->ioaddr + UART_MCR);
2d68655d
PH
641 tty_port_set_check_carrier(&info->port, ~cflag & CLOCAL);
642 if (~cflag & CLOCAL)
1c45607a 643 info->IER |= UART_IER_MSI;
1c45607a
JS
644 outb(info->IER, info->ioaddr + UART_IER);
645
646 /*
647 * Set up parity check flag
648 */
649 info->read_status_mask = UART_LSR_OE | UART_LSR_THRE | UART_LSR_DR;
216ba023 650 if (I_INPCK(tty))
1c45607a 651 info->read_status_mask |= UART_LSR_FE | UART_LSR_PE;
216ba023 652 if (I_BRKINT(tty) || I_PARMRK(tty))
1c45607a 653 info->read_status_mask |= UART_LSR_BI;
1da177e4 654
1c45607a 655 info->ignore_status_mask = 0;
1da177e4 656
216ba023 657 if (I_IGNBRK(tty)) {
1c45607a
JS
658 info->ignore_status_mask |= UART_LSR_BI;
659 info->read_status_mask |= UART_LSR_BI;
8ea2c2ec 660 /*
1c45607a
JS
661 * If we're ignore parity and break indicators, ignore
662 * overruns too. (For real raw support).
8ea2c2ec 663 */
216ba023 664 if (I_IGNPAR(tty)) {
1c45607a
JS
665 info->ignore_status_mask |=
666 UART_LSR_OE |
667 UART_LSR_PE |
668 UART_LSR_FE;
669 info->read_status_mask |=
670 UART_LSR_OE |
671 UART_LSR_PE |
672 UART_LSR_FE;
673 }
1da177e4 674 }
292955a7 675 if (info->board->must_hwid) {
216ba023
AC
676 mxser_set_must_xon1_value(info->ioaddr, START_CHAR(tty));
677 mxser_set_must_xoff1_value(info->ioaddr, STOP_CHAR(tty));
b441eb0f
JS
678 mxser_must_set_rx_sw_flow_control(info->ioaddr, I_IXON(tty));
679 mxser_must_set_tx_sw_flow_control(info->ioaddr, I_IXOFF(tty));
1da177e4 680 }
1da177e4 681
1da177e4 682
1c45607a
JS
683 outb(fcr, info->ioaddr + UART_FCR); /* set fcr */
684 outb(cval, info->ioaddr + UART_LCR);
1da177e4
LT
685}
686
216ba023
AC
687static void mxser_check_modem_status(struct tty_struct *tty,
688 struct mxser_port *port, int status)
1da177e4 689{
1c45607a
JS
690 /* update input line counters */
691 if (status & UART_MSR_TERI)
692 port->icount.rng++;
693 if (status & UART_MSR_DDSR)
694 port->icount.dsr++;
695 if (status & UART_MSR_DDCD)
696 port->icount.dcd++;
697 if (status & UART_MSR_DCTS)
698 port->icount.cts++;
bdc04e31 699 wake_up_interruptible(&port->port.delta_msr_wait);
1da177e4 700
2d68655d 701 if (tty_port_check_carrier(&port->port) && (status & UART_MSR_DDCD)) {
1c45607a 702 if (status & UART_MSR_DCD)
0ad9e7d1 703 wake_up_interruptible(&port->port.open_wait);
1c45607a 704 }
1da177e4 705
be486667
JS
706 if (tty_port_cts_enabled(&port->port))
707 mxser_handle_cts(tty, port, status);
1da177e4
LT
708}
709
6769140d 710static int mxser_activate(struct tty_port *port, struct tty_struct *tty)
1da177e4 711{
6769140d 712 struct mxser_port *info = container_of(port, struct mxser_port, port);
1c45607a
JS
713 unsigned long page;
714 unsigned long flags;
1da177e4 715
1c45607a
JS
716 page = __get_free_page(GFP_KERNEL);
717 if (!page)
718 return -ENOMEM;
1da177e4 719
1c45607a 720 spin_lock_irqsave(&info->slock, flags);
1da177e4 721
987a4cfe 722 if (!info->type) {
216ba023 723 set_bit(TTY_IO_ERROR, &tty->flags);
1c45607a
JS
724 free_page(page);
725 spin_unlock_irqrestore(&info->slock, flags);
1da177e4 726 return 0;
1c45607a 727 }
6769140d 728 info->port.xmit_buf = (unsigned char *) page;
1da177e4 729
1da177e4 730 /*
1c45607a
JS
731 * Clear the FIFO buffers and disable them
732 * (they will be reenabled in mxser_change_speed())
1da177e4 733 */
292955a7 734 if (info->board->must_hwid)
1c45607a
JS
735 outb((UART_FCR_CLEAR_RCVR |
736 UART_FCR_CLEAR_XMIT |
737 MOXA_MUST_FCR_GDA_MODE_ENABLE), info->ioaddr + UART_FCR);
738 else
739 outb((UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT),
740 info->ioaddr + UART_FCR);
1da177e4 741
1c45607a
JS
742 /*
743 * At this point there's no way the LSR could still be 0xFF;
744 * if it is, then bail out, because there's likely no UART
745 * here.
746 */
747 if (inb(info->ioaddr + UART_LSR) == 0xff) {
748 spin_unlock_irqrestore(&info->slock, flags);
749 if (capable(CAP_SYS_ADMIN)) {
f43a510d 750 set_bit(TTY_IO_ERROR, &tty->flags);
1c45607a
JS
751 return 0;
752 } else
753 return -ENODEV;
754 }
1da177e4 755
1c45607a
JS
756 /*
757 * Clear the interrupt registers.
758 */
759 (void) inb(info->ioaddr + UART_LSR);
760 (void) inb(info->ioaddr + UART_RX);
761 (void) inb(info->ioaddr + UART_IIR);
762 (void) inb(info->ioaddr + UART_MSR);
763
764 /*
765 * Now, initialize the UART
766 */
767 outb(UART_LCR_WLEN8, info->ioaddr + UART_LCR); /* reset DLAB */
768 info->MCR = UART_MCR_DTR | UART_MCR_RTS;
769 outb(info->MCR, info->ioaddr + UART_MCR);
770
771 /*
772 * Finally, enable interrupts
773 */
774 info->IER = UART_IER_MSI | UART_IER_RLSI | UART_IER_RDI;
775
292955a7 776 if (info->board->must_hwid)
1c45607a
JS
777 info->IER |= MOXA_MUST_IER_EGDAI;
778 outb(info->IER, info->ioaddr + UART_IER); /* enable interrupts */
779
780 /*
781 * And clear the interrupt registers again for luck.
782 */
783 (void) inb(info->ioaddr + UART_LSR);
784 (void) inb(info->ioaddr + UART_RX);
785 (void) inb(info->ioaddr + UART_IIR);
786 (void) inb(info->ioaddr + UART_MSR);
787
216ba023 788 clear_bit(TTY_IO_ERROR, &tty->flags);
1c45607a
JS
789 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
790
791 /*
792 * and set the speed of the serial port
793 */
2799707f 794 mxser_change_speed(tty);
1c45607a
JS
795 spin_unlock_irqrestore(&info->slock, flags);
796
797 return 0;
798}
799
800/*
6769140d 801 * This routine will shutdown a serial port
1c45607a 802 */
6769140d 803static void mxser_shutdown_port(struct tty_port *port)
1c45607a 804{
6769140d 805 struct mxser_port *info = container_of(port, struct mxser_port, port);
1c45607a
JS
806 unsigned long flags;
807
1c45607a
JS
808 spin_lock_irqsave(&info->slock, flags);
809
810 /*
811 * clear delta_msr_wait queue to avoid mem leaks: we may free the irq
812 * here so the queue might never be waken up
813 */
bdc04e31 814 wake_up_interruptible(&info->port.delta_msr_wait);
1c45607a
JS
815
816 /*
6769140d 817 * Free the xmit buffer, if necessary
1c45607a 818 */
0ad9e7d1
AC
819 if (info->port.xmit_buf) {
820 free_page((unsigned long) info->port.xmit_buf);
821 info->port.xmit_buf = NULL;
1da177e4
LT
822 }
823
1c45607a
JS
824 info->IER = 0;
825 outb(0x00, info->ioaddr + UART_IER);
826
1c45607a 827 /* clear Rx/Tx FIFO's */
292955a7 828 if (info->board->must_hwid)
1c45607a
JS
829 outb(UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT |
830 MOXA_MUST_FCR_GDA_MODE_ENABLE,
831 info->ioaddr + UART_FCR);
832 else
833 outb(UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT,
834 info->ioaddr + UART_FCR);
835
836 /* read data port to reset things */
837 (void) inb(info->ioaddr + UART_RX);
838
1c45607a 839
292955a7 840 if (info->board->must_hwid)
b441eb0f 841 mxser_must_no_sw_flow_control(info->ioaddr);
1c45607a
JS
842
843 spin_unlock_irqrestore(&info->slock, flags);
844}
845
846/*
847 * This routine is called whenever a serial port is opened. It
848 * enables interrupts for a serial port, linking in its async structure into
849 * the IRQ chain. It also performs the serial-specific
850 * initialization for the tty structure.
851 */
852static int mxser_open(struct tty_struct *tty, struct file *filp)
853{
42ad25fc
JS
854 struct tty_port *tport = tty->port;
855 struct mxser_port *port = container_of(tport, struct mxser_port, port);
1c45607a 856
42ad25fc 857 tty->driver_data = port;
1c45607a 858
42ad25fc 859 return tty_port_open(tport, tty, filp);
1da177e4
LT
860}
861
978e595f
AC
862static void mxser_flush_buffer(struct tty_struct *tty)
863{
864 struct mxser_port *info = tty->driver_data;
865 char fcr;
866 unsigned long flags;
867
868
869 spin_lock_irqsave(&info->slock, flags);
870 info->xmit_cnt = info->xmit_head = info->xmit_tail = 0;
871
872 fcr = inb(info->ioaddr + UART_FCR);
873 outb((fcr | UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT),
874 info->ioaddr + UART_FCR);
875 outb(fcr, info->ioaddr + UART_FCR);
876
877 spin_unlock_irqrestore(&info->slock, flags);
878
879 tty_wakeup(tty);
880}
881
882
6769140d 883static void mxser_close_port(struct tty_port *port)
1da177e4 884{
1e2b0254 885 struct mxser_port *info = container_of(port, struct mxser_port, port);
1da177e4 886 unsigned long timeout;
1da177e4
LT
887 /*
888 * At this point we stop accepting input. To do this, we
889 * disable the receive line status interrupts, and tell the
890 * interrupt driver to stop checking the data ready bit in the
891 * line status register.
892 */
893 info->IER &= ~UART_IER_RLSI;
292955a7 894 if (info->board->must_hwid)
1da177e4 895 info->IER &= ~MOXA_MUST_RECV_ISR;
1c45607a 896
6769140d
AC
897 outb(info->IER, info->ioaddr + UART_IER);
898 /*
899 * Before we drop DTR, make sure the UART transmitter
900 * has completely drained; this is especially
901 * important if there is a transmit FIFO!
902 */
903 timeout = jiffies + HZ;
904 while (!(inb(info->ioaddr + UART_LSR) & UART_LSR_TEMT)) {
905 schedule_timeout_interruptible(5);
906 if (time_after(jiffies, timeout))
907 break;
1da177e4 908 }
1e2b0254
AC
909}
910
911/*
912 * This routine is called when the serial port gets closed. First, we
913 * wait for the last remaining data to be sent. Then, we unlink its
914 * async structure from the interrupt chain if necessary, and we free
915 * that IRQ if nothing is left in the chain.
916 */
917static void mxser_close(struct tty_struct *tty, struct file *filp)
918{
919 struct mxser_port *info = tty->driver_data;
920 struct tty_port *port = &info->port;
921
389fc82e 922 if (info == NULL)
1e2b0254
AC
923 return;
924 if (tty_port_close_start(port, tty, filp) == 0)
925 return;
cd7b4b39 926 info->closing = 1;
6769140d
AC
927 mutex_lock(&port->mutex);
928 mxser_close_port(port);
1e2b0254 929 mxser_flush_buffer(tty);
d41861ca
PH
930 if (tty_port_initialized(port) && C_HUPCL(tty))
931 tty_port_lower_dtr_rts(port);
6769140d 932 mxser_shutdown_port(port);
d41861ca 933 tty_port_set_initialized(port, 0);
6769140d 934 mutex_unlock(&port->mutex);
cd7b4b39 935 info->closing = 0;
a6614999
AC
936 /* Right now the tty_port set is done outside of the close_end helper
937 as we don't yet have everyone using refcounts */
938 tty_port_close_end(port, tty);
939 tty_port_tty_set(port, NULL);
1da177e4
LT
940}
941
942static int mxser_write(struct tty_struct *tty, const unsigned char *buf, int count)
943{
944 int c, total = 0;
1c45607a 945 struct mxser_port *info = tty->driver_data;
1da177e4
LT
946 unsigned long flags;
947
0ad9e7d1 948 if (!info->port.xmit_buf)
8ea2c2ec 949 return 0;
1da177e4
LT
950
951 while (1) {
8ea2c2ec
JJ
952 c = min_t(int, count, min(SERIAL_XMIT_SIZE - info->xmit_cnt - 1,
953 SERIAL_XMIT_SIZE - info->xmit_head));
1da177e4
LT
954 if (c <= 0)
955 break;
956
0ad9e7d1 957 memcpy(info->port.xmit_buf + info->xmit_head, buf, c);
1da177e4 958 spin_lock_irqsave(&info->slock, flags);
8ea2c2ec
JJ
959 info->xmit_head = (info->xmit_head + c) &
960 (SERIAL_XMIT_SIZE - 1);
1da177e4
LT
961 info->xmit_cnt += c;
962 spin_unlock_irqrestore(&info->slock, flags);
963
964 buf += c;
965 count -= c;
966 total += c;
1da177e4
LT
967 }
968
5d1ea1ad
JS
969 if (info->xmit_cnt && !tty->flow.stopped)
970 if (!tty->hw_stopped || mxser_16550A_or_MUST(info))
740165f7 971 mxser_start_tx(info);
5d1ea1ad 972
1da177e4
LT
973 return total;
974}
975
0be2eade 976static int mxser_put_char(struct tty_struct *tty, unsigned char ch)
1da177e4 977{
1c45607a 978 struct mxser_port *info = tty->driver_data;
1da177e4
LT
979 unsigned long flags;
980
0ad9e7d1 981 if (!info->port.xmit_buf)
0be2eade 982 return 0;
1da177e4
LT
983
984 if (info->xmit_cnt >= SERIAL_XMIT_SIZE - 1)
0be2eade 985 return 0;
1da177e4
LT
986
987 spin_lock_irqsave(&info->slock, flags);
0ad9e7d1 988 info->port.xmit_buf[info->xmit_head++] = ch;
1da177e4
LT
989 info->xmit_head &= SERIAL_XMIT_SIZE - 1;
990 info->xmit_cnt++;
991 spin_unlock_irqrestore(&info->slock, flags);
8aff64e0 992
0be2eade 993 return 1;
1da177e4
LT
994}
995
996
997static void mxser_flush_chars(struct tty_struct *tty)
998{
1c45607a 999 struct mxser_port *info = tty->driver_data;
1da177e4 1000
265ceff7 1001 if (!info->xmit_cnt || tty->flow.stopped || !info->port.xmit_buf ||
5d1ea1ad 1002 (tty->hw_stopped && !mxser_16550A_or_MUST(info)))
1da177e4
LT
1003 return;
1004
740165f7 1005 mxser_start_tx(info);
1da177e4
LT
1006}
1007
03b3b1a2 1008static unsigned int mxser_write_room(struct tty_struct *tty)
1da177e4 1009{
1c45607a 1010 struct mxser_port *info = tty->driver_data;
1da177e4
LT
1011 int ret;
1012
1013 ret = SERIAL_XMIT_SIZE - info->xmit_cnt - 1;
ace7dd96 1014 return ret < 0 ? 0 : ret;
1da177e4
LT
1015}
1016
fff4ef17 1017static unsigned int mxser_chars_in_buffer(struct tty_struct *tty)
1da177e4 1018{
1c45607a 1019 struct mxser_port *info = tty->driver_data;
1da177e4
LT
1020 return info->xmit_cnt;
1021}
1022
1c45607a
JS
1023/*
1024 * ------------------------------------------------------------
1025 * friends of mxser_ioctl()
1026 * ------------------------------------------------------------
1027 */
216ba023 1028static int mxser_get_serial_info(struct tty_struct *tty,
6da5b587 1029 struct serial_struct *ss)
1c45607a 1030{
216ba023 1031 struct mxser_port *info = tty->driver_data;
6da5b587 1032 struct tty_port *port = &info->port;
be6cf583 1033 unsigned int closing_wait, close_delay;
6da5b587 1034
6da5b587 1035 mutex_lock(&port->mutex);
be6cf583
JH
1036
1037 close_delay = jiffies_to_msecs(info->port.close_delay) / 10;
1038 closing_wait = info->port.closing_wait;
1039 if (closing_wait != ASYNC_CLOSING_WAIT_NONE)
1040 closing_wait = jiffies_to_msecs(closing_wait) / 10;
1041
6da5b587
AV
1042 ss->type = info->type,
1043 ss->line = tty->index,
1044 ss->port = info->ioaddr,
1045 ss->irq = info->board->irq,
1046 ss->flags = info->port.flags,
a6970c39 1047 ss->baud_base = MXSER_BAUD_BASE,
be6cf583
JH
1048 ss->close_delay = close_delay;
1049 ss->closing_wait = closing_wait;
d811b26b 1050 ss->custom_divisor = MXSER_CUSTOM_DIVISOR,
6da5b587 1051 mutex_unlock(&port->mutex);
1c45607a
JS
1052 return 0;
1053}
1054
216ba023 1055static int mxser_set_serial_info(struct tty_struct *tty,
6da5b587 1056 struct serial_struct *ss)
1da177e4 1057{
216ba023 1058 struct mxser_port *info = tty->driver_data;
07f86c03 1059 struct tty_port *port = &info->port;
80ff8a80 1060 speed_t baud;
1c45607a 1061 unsigned long sl_flags;
06cc52ef 1062 unsigned int old_speed, close_delay, closing_wait;
1c45607a 1063 int retval = 0;
1da177e4 1064
6da5b587
AV
1065 if (tty_io_error(tty))
1066 return -EIO;
1067
1068 mutex_lock(&port->mutex);
1da177e4 1069
6da5b587
AV
1070 if (ss->irq != info->board->irq ||
1071 ss->port != info->ioaddr) {
1072 mutex_unlock(&port->mutex);
80ff8a80 1073 return -EINVAL;
6da5b587 1074 }
1da177e4 1075
06cc52ef 1076 old_speed = port->flags & ASYNC_SPD_MASK;
1da177e4 1077
be6cf583
JH
1078 close_delay = msecs_to_jiffies(ss->close_delay * 10);
1079 closing_wait = ss->closing_wait;
1080 if (closing_wait != ASYNC_CLOSING_WAIT_NONE)
1081 closing_wait = msecs_to_jiffies(closing_wait * 10);
1082
1c45607a 1083 if (!capable(CAP_SYS_ADMIN)) {
a6970c39 1084 if ((ss->baud_base != MXSER_BAUD_BASE) ||
1b3086b6
JS
1085 (close_delay != port->close_delay) ||
1086 (closing_wait != port->closing_wait) ||
1087 ((ss->flags & ~ASYNC_USR_MASK) != (port->flags & ~ASYNC_USR_MASK))) {
6da5b587 1088 mutex_unlock(&port->mutex);
1c45607a 1089 return -EPERM;
6da5b587 1090 }
1b3086b6
JS
1091 port->flags = (port->flags & ~ASYNC_USR_MASK) |
1092 (ss->flags & ASYNC_USR_MASK);
1c45607a 1093 } else {
1da177e4 1094 /*
1c45607a
JS
1095 * OK, past this point, all the error checking has been done.
1096 * At this point, we start making changes.....
1da177e4 1097 */
07f86c03 1098 port->flags = ((port->flags & ~ASYNC_FLAGS) |
6da5b587 1099 (ss->flags & ASYNC_FLAGS));
be6cf583
JH
1100 port->close_delay = close_delay;
1101 port->closing_wait = closing_wait;
07f86c03 1102 if ((port->flags & ASYNC_SPD_MASK) == ASYNC_SPD_CUST &&
a6970c39 1103 (ss->baud_base != MXSER_BAUD_BASE ||
6da5b587 1104 ss->custom_divisor !=
d811b26b 1105 MXSER_CUSTOM_DIVISOR)) {
6da5b587
AV
1106 if (ss->custom_divisor == 0) {
1107 mutex_unlock(&port->mutex);
07f86c03 1108 return -EINVAL;
6da5b587
AV
1109 }
1110 baud = ss->baud_base / ss->custom_divisor;
216ba023 1111 tty_encode_baud_rate(tty, baud, baud);
80ff8a80 1112 }
fc83815c 1113
b91cfb25 1114 info->type = ss->type;
1da177e4 1115
c3db20c3 1116 mxser_process_txrx_fifo(info);
b91cfb25 1117 }
1c45607a 1118
d41861ca 1119 if (tty_port_initialized(port)) {
06cc52ef 1120 if (old_speed != (port->flags & ASYNC_SPD_MASK)) {
1c45607a 1121 spin_lock_irqsave(&info->slock, sl_flags);
2799707f 1122 mxser_change_speed(tty);
1c45607a 1123 spin_unlock_irqrestore(&info->slock, sl_flags);
1da177e4 1124 }
6769140d 1125 } else {
07f86c03 1126 retval = mxser_activate(port, tty);
6769140d 1127 if (retval == 0)
d41861ca 1128 tty_port_set_initialized(port, 1);
6769140d 1129 }
6da5b587 1130 mutex_unlock(&port->mutex);
1c45607a
JS
1131 return retval;
1132}
1da177e4 1133
1c45607a
JS
1134/*
1135 * mxser_get_lsr_info - get line status register info
1136 *
1137 * Purpose: Let user call ioctl() to get info when the UART physically
1138 * is emptied. On bus types like RS485, the transmitter must
1139 * release the bus after transmitting. This must be done when
1140 * the transmit shift register is empty, not be done when the
1141 * transmit holding register is empty. This functionality
1142 * allows an RS485 driver to be written in user space.
1143 */
1144static int mxser_get_lsr_info(struct mxser_port *info,
1145 unsigned int __user *value)
1146{
1147 unsigned char status;
1148 unsigned int result;
1149 unsigned long flags;
1da177e4 1150
1c45607a
JS
1151 spin_lock_irqsave(&info->slock, flags);
1152 status = inb(info->ioaddr + UART_LSR);
1153 spin_unlock_irqrestore(&info->slock, flags);
1154 result = ((status & UART_LSR_TEMT) ? TIOCSER_TEMT : 0);
1155 return put_user(result, value);
1156}
1da177e4 1157
60b33c13 1158static int mxser_tiocmget(struct tty_struct *tty)
1c45607a
JS
1159{
1160 struct mxser_port *info = tty->driver_data;
1161 unsigned char control, status;
1162 unsigned long flags;
1da177e4 1163
18900ca6 1164 if (tty_io_error(tty))
1c45607a 1165 return -EIO;
1da177e4 1166
1c45607a 1167 spin_lock_irqsave(&info->slock, flags);
202acdaa 1168 control = info->MCR;
1c45607a
JS
1169 status = inb(info->ioaddr + UART_MSR);
1170 if (status & UART_MSR_ANY_DELTA)
216ba023 1171 mxser_check_modem_status(tty, info, status);
1c45607a 1172 spin_unlock_irqrestore(&info->slock, flags);
202acdaa 1173
1c45607a
JS
1174 return ((control & UART_MCR_RTS) ? TIOCM_RTS : 0) |
1175 ((control & UART_MCR_DTR) ? TIOCM_DTR : 0) |
1176 ((status & UART_MSR_DCD) ? TIOCM_CAR : 0) |
1177 ((status & UART_MSR_RI) ? TIOCM_RNG : 0) |
1178 ((status & UART_MSR_DSR) ? TIOCM_DSR : 0) |
1179 ((status & UART_MSR_CTS) ? TIOCM_CTS : 0);
1180}
1da177e4 1181
20b9d177 1182static int mxser_tiocmset(struct tty_struct *tty,
1c45607a
JS
1183 unsigned int set, unsigned int clear)
1184{
1185 struct mxser_port *info = tty->driver_data;
1186 unsigned long flags;
1da177e4 1187
18900ca6 1188 if (tty_io_error(tty))
1c45607a 1189 return -EIO;
1da177e4 1190
1c45607a 1191 spin_lock_irqsave(&info->slock, flags);
1da177e4 1192
1c45607a
JS
1193 if (set & TIOCM_RTS)
1194 info->MCR |= UART_MCR_RTS;
1195 if (set & TIOCM_DTR)
1196 info->MCR |= UART_MCR_DTR;
1da177e4 1197
1c45607a
JS
1198 if (clear & TIOCM_RTS)
1199 info->MCR &= ~UART_MCR_RTS;
1200 if (clear & TIOCM_DTR)
1201 info->MCR &= ~UART_MCR_DTR;
8ea2c2ec 1202
1c45607a
JS
1203 outb(info->MCR, info->ioaddr + UART_MCR);
1204 spin_unlock_irqrestore(&info->slock, flags);
1205 return 0;
1206}
1da177e4 1207
1c45607a
JS
1208static int mxser_cflags_changed(struct mxser_port *info, unsigned long arg,
1209 struct async_icount *cprev)
1da177e4 1210{
1c45607a
JS
1211 struct async_icount cnow;
1212 unsigned long flags;
1213 int ret;
1da177e4 1214
1c45607a
JS
1215 spin_lock_irqsave(&info->slock, flags);
1216 cnow = info->icount; /* atomic copy */
1217 spin_unlock_irqrestore(&info->slock, flags);
1da177e4 1218
1c45607a
JS
1219 ret = ((arg & TIOCM_RNG) && (cnow.rng != cprev->rng)) ||
1220 ((arg & TIOCM_DSR) && (cnow.dsr != cprev->dsr)) ||
1221 ((arg & TIOCM_CD) && (cnow.dcd != cprev->dcd)) ||
1222 ((arg & TIOCM_CTS) && (cnow.cts != cprev->cts));
1da177e4 1223
1c45607a
JS
1224 *cprev = cnow;
1225
1226 return ret;
1227}
1228
9fae5f85
JS
1229/* We should likely switch to TIOCGRS485/TIOCSRS485. */
1230static int mxser_ioctl_op_mode(struct mxser_port *port, int index, bool set,
1231 int __user *u_opmode)
1232{
9fae5f85
JS
1233 int opmode, p = index % 4;
1234 int shiftbit = p * 2;
238d117d 1235 u8 val;
9fae5f85
JS
1236
1237 if (port->board->must_hwid != MOXA_MUST_MU860_HWID)
1238 return -EFAULT;
1239
1240 if (set) {
1241 if (get_user(opmode, u_opmode))
1242 return -EFAULT;
1243
238d117d
JS
1244 if (opmode & ~OP_MODE_MASK)
1245 return -EINVAL;
9fae5f85
JS
1246
1247 spin_lock_irq(&port->slock);
1248 val = inb(port->opmode_ioaddr);
238d117d 1249 val &= ~(OP_MODE_MASK << shiftbit);
9fae5f85
JS
1250 val |= (opmode << shiftbit);
1251 outb(val, port->opmode_ioaddr);
1252 spin_unlock_irq(&port->slock);
9fae5f85 1253
238d117d 1254 return 0;
9fae5f85
JS
1255 }
1256
238d117d
JS
1257 spin_lock_irq(&port->slock);
1258 opmode = inb(port->opmode_ioaddr) >> shiftbit;
1259 spin_unlock_irq(&port->slock);
1260
1261 return put_user(opmode & OP_MODE_MASK, u_opmode);
9fae5f85
JS
1262}
1263
6caa76b7 1264static int mxser_ioctl(struct tty_struct *tty,
1c45607a 1265 unsigned int cmd, unsigned long arg)
1da177e4 1266{
1c45607a
JS
1267 struct mxser_port *info = tty->driver_data;
1268 struct async_icount cnow;
1c45607a
JS
1269 unsigned long flags;
1270 void __user *argp = (void __user *)arg;
1da177e4 1271
9fae5f85
JS
1272 if (cmd == MOXA_SET_OP_MODE || cmd == MOXA_GET_OP_MODE)
1273 return mxser_ioctl_op_mode(info, tty->index,
1274 cmd == MOXA_SET_OP_MODE, argp);
1c45607a 1275
6da5b587 1276 if (cmd != TIOCMIWAIT && tty_io_error(tty))
1c45607a
JS
1277 return -EIO;
1278
1279 switch (cmd) {
1c45607a 1280 case TIOCSERGETLSR: /* Get line status register */
9d6d162d 1281 return mxser_get_lsr_info(info, argp);
1c45607a
JS
1282 /*
1283 * Wait for any of the 4 modem inputs (DCD,RI,DSR,CTS) to change
1284 * - mask passed in arg for lines of interest
1285 * (use |'ed TIOCM_RNG/DSR/CD/CTS for masking)
1286 * Caller should use TIOCGICOUNT to see which one it was
1287 */
1288 case TIOCMIWAIT:
1289 spin_lock_irqsave(&info->slock, flags);
1290 cnow = info->icount; /* note the counters on entry */
1291 spin_unlock_irqrestore(&info->slock, flags);
1292
bdc04e31 1293 return wait_event_interruptible(info->port.delta_msr_wait,
1c45607a 1294 mxser_cflags_changed(info, arg, &cnow));
1c45607a
JS
1295 default:
1296 return -ENOIOCTLCMD;
1297 }
1298 return 0;
1299}
1300
0587102c
AC
1301 /*
1302 * Get counter of input serial line interrupts (DCD,RI,DSR,CTS)
1303 * Return: write counters to the user passed counter struct
1304 * NB: both 1->0 and 0->1 transitions are counted except for
1305 * RI where only 0->1 is counted.
1306 */
1307
1308static int mxser_get_icount(struct tty_struct *tty,
1309 struct serial_icounter_struct *icount)
1310
1311{
1312 struct mxser_port *info = tty->driver_data;
1313 struct async_icount cnow;
1314 unsigned long flags;
1315
1316 spin_lock_irqsave(&info->slock, flags);
1317 cnow = info->icount;
1318 spin_unlock_irqrestore(&info->slock, flags);
1319
1320 icount->frame = cnow.frame;
1321 icount->brk = cnow.brk;
1322 icount->overrun = cnow.overrun;
1323 icount->buf_overrun = cnow.buf_overrun;
1324 icount->parity = cnow.parity;
1325 icount->rx = cnow.rx;
1326 icount->tx = cnow.tx;
1327 icount->cts = cnow.cts;
1328 icount->dsr = cnow.dsr;
1329 icount->rng = cnow.rng;
1330 icount->dcd = cnow.dcd;
1331 return 0;
1332}
1333
1c45607a
JS
1334static void mxser_stoprx(struct tty_struct *tty)
1335{
1336 struct mxser_port *info = tty->driver_data;
1337
1338 info->ldisc_stop_rx = 1;
1339 if (I_IXOFF(tty)) {
292955a7 1340 if (info->board->must_hwid) {
1c45607a
JS
1341 info->IER &= ~MOXA_MUST_RECV_ISR;
1342 outb(info->IER, info->ioaddr + UART_IER);
1343 } else {
1344 info->x_char = STOP_CHAR(tty);
1345 outb(0, info->ioaddr + UART_IER);
1346 info->IER |= UART_IER_THRI;
1347 outb(info->IER, info->ioaddr + UART_IER);
1da177e4
LT
1348 }
1349 }
1350
9db276f8 1351 if (C_CRTSCTS(tty)) {
1c45607a
JS
1352 info->MCR &= ~UART_MCR_RTS;
1353 outb(info->MCR, info->ioaddr + UART_MCR);
1da177e4
LT
1354 }
1355}
1356
1357/*
1358 * This routine is called by the upper-layer tty layer to signal that
1359 * incoming characters should be throttled.
1360 */
1361static void mxser_throttle(struct tty_struct *tty)
1362{
1da177e4 1363 mxser_stoprx(tty);
1da177e4
LT
1364}
1365
1366static void mxser_unthrottle(struct tty_struct *tty)
1367{
1c45607a 1368 struct mxser_port *info = tty->driver_data;
1da177e4 1369
1c45607a
JS
1370 /* startrx */
1371 info->ldisc_stop_rx = 0;
1372 if (I_IXOFF(tty)) {
1373 if (info->x_char)
1374 info->x_char = 0;
1375 else {
292955a7 1376 if (info->board->must_hwid) {
1c45607a
JS
1377 info->IER |= MOXA_MUST_RECV_ISR;
1378 outb(info->IER, info->ioaddr + UART_IER);
1379 } else {
1380 info->x_char = START_CHAR(tty);
1381 outb(0, info->ioaddr + UART_IER);
1382 info->IER |= UART_IER_THRI;
1383 outb(info->IER, info->ioaddr + UART_IER);
1384 }
1da177e4 1385 }
1c45607a 1386 }
1da177e4 1387
9db276f8 1388 if (C_CRTSCTS(tty)) {
1c45607a
JS
1389 info->MCR |= UART_MCR_RTS;
1390 outb(info->MCR, info->ioaddr + UART_MCR);
1da177e4
LT
1391 }
1392}
1393
1394/*
1395 * mxser_stop() and mxser_start()
1396 *
6e94dbc7 1397 * This routines are called before setting or resetting tty->flow.stopped.
1da177e4
LT
1398 * They enable or disable transmitter interrupts, as necessary.
1399 */
1400static void mxser_stop(struct tty_struct *tty)
1401{
1c45607a 1402 struct mxser_port *info = tty->driver_data;
1da177e4
LT
1403 unsigned long flags;
1404
1405 spin_lock_irqsave(&info->slock, flags);
740165f7
JS
1406 if (info->IER & UART_IER_THRI)
1407 __mxser_stop_tx(info);
1da177e4
LT
1408 spin_unlock_irqrestore(&info->slock, flags);
1409}
1410
1411static void mxser_start(struct tty_struct *tty)
1412{
1c45607a 1413 struct mxser_port *info = tty->driver_data;
1da177e4
LT
1414 unsigned long flags;
1415
1416 spin_lock_irqsave(&info->slock, flags);
740165f7
JS
1417 if (info->xmit_cnt && info->port.xmit_buf)
1418 __mxser_start_tx(info);
1da177e4
LT
1419 spin_unlock_irqrestore(&info->slock, flags);
1420}
1421
1c45607a
JS
1422static void mxser_set_termios(struct tty_struct *tty, struct ktermios *old_termios)
1423{
1424 struct mxser_port *info = tty->driver_data;
1425 unsigned long flags;
1426
1427 spin_lock_irqsave(&info->slock, flags);
2799707f 1428 mxser_change_speed(tty);
1c45607a
JS
1429 spin_unlock_irqrestore(&info->slock, flags);
1430
9db276f8 1431 if ((old_termios->c_cflag & CRTSCTS) && !C_CRTSCTS(tty)) {
1c45607a
JS
1432 tty->hw_stopped = 0;
1433 mxser_start(tty);
1434 }
1435
1436 /* Handle sw stopped */
9db276f8 1437 if ((old_termios->c_iflag & IXON) && !I_IXON(tty)) {
6e94dbc7 1438 tty->flow.stopped = 0;
1c45607a 1439
292955a7 1440 if (info->board->must_hwid) {
1c45607a 1441 spin_lock_irqsave(&info->slock, flags);
b441eb0f 1442 mxser_must_set_rx_sw_flow_control(info->ioaddr, false);
1c45607a
JS
1443 spin_unlock_irqrestore(&info->slock, flags);
1444 }
1445
1446 mxser_start(tty);
1447 }
1448}
1449
1da177e4
LT
1450/*
1451 * mxser_wait_until_sent() --- wait until the transmitter is empty
1452 */
1453static void mxser_wait_until_sent(struct tty_struct *tty, int timeout)
1454{
1c45607a 1455 struct mxser_port *info = tty->driver_data;
1da177e4 1456 unsigned long orig_jiffies, char_time;
07f86c03 1457 unsigned long flags;
1da177e4
LT
1458 int lsr;
1459
1460 if (info->type == PORT_UNKNOWN)
1461 return;
1462
1463 if (info->xmit_fifo_size == 0)
1464 return; /* Just in case.... */
1465
1466 orig_jiffies = jiffies;
1467 /*
1468 * Set the check interval to be 1/5 of the estimated time to
1469 * send a single character, and make it at least 1. The check
1470 * interval should also be less than the timeout.
1471 *
1472 * Note: we have to use pretty tight timings here to satisfy
1473 * the NIST-PCTS.
1474 */
1475 char_time = (info->timeout - HZ / 50) / info->xmit_fifo_size;
1476 char_time = char_time / 5;
1477 if (char_time == 0)
1478 char_time = 1;
1479 if (timeout && timeout < char_time)
1480 char_time = timeout;
1481 /*
1482 * If the transmitter hasn't cleared in twice the approximate
1483 * amount of time to send the entire FIFO, it probably won't
1484 * ever clear. This assumes the UART isn't doing flow
1485 * control, which is currently the case. Hence, if it ever
1486 * takes longer than info->timeout, this is probably due to a
1487 * UART bug of some kind. So, we clamp the timeout parameter at
1488 * 2*info->timeout.
1489 */
1490 if (!timeout || timeout > 2 * info->timeout)
1491 timeout = 2 * info->timeout;
8bab534b 1492
07f86c03 1493 spin_lock_irqsave(&info->slock, flags);
1c45607a 1494 while (!((lsr = inb(info->ioaddr + UART_LSR)) & UART_LSR_TEMT)) {
07f86c03 1495 spin_unlock_irqrestore(&info->slock, flags);
da4cd8df 1496 schedule_timeout_interruptible(char_time);
07f86c03 1497 spin_lock_irqsave(&info->slock, flags);
1da177e4 1498 if (signal_pending(current))
1c45607a
JS
1499 break;
1500 if (timeout && time_after(jiffies, orig_jiffies + timeout))
1501 break;
1da177e4 1502 }
07f86c03 1503 spin_unlock_irqrestore(&info->slock, flags);
1c45607a 1504 set_current_state(TASK_RUNNING);
1c45607a 1505}
1da177e4 1506
1c45607a
JS
1507/*
1508 * This routine is called by tty_hangup() when a hangup is signaled.
1509 */
1510static void mxser_hangup(struct tty_struct *tty)
1511{
1512 struct mxser_port *info = tty->driver_data;
1da177e4 1513
1c45607a 1514 mxser_flush_buffer(tty);
3b6826b2 1515 tty_port_hangup(&info->port);
1da177e4
LT
1516}
1517
1c45607a
JS
1518/*
1519 * mxser_rs_break() --- routine which turns the break handling on or off
1520 */
9e98966c 1521static int mxser_rs_break(struct tty_struct *tty, int break_state)
1da177e4 1522{
1c45607a 1523 struct mxser_port *info = tty->driver_data;
1da177e4 1524 unsigned long flags;
59908433 1525 u8 lcr;
1da177e4 1526
1c45607a 1527 spin_lock_irqsave(&info->slock, flags);
59908433 1528 lcr = inb(info->ioaddr + UART_LCR);
1c45607a 1529 if (break_state == -1)
59908433 1530 lcr |= UART_LCR_SBC;
1c45607a 1531 else
59908433
JS
1532 lcr &= ~UART_LCR_SBC;
1533 outb(lcr, info->ioaddr + UART_LCR);
1c45607a 1534 spin_unlock_irqrestore(&info->slock, flags);
59908433 1535
9e98966c 1536 return 0;
1c45607a 1537}
1da177e4 1538
e5ce1bce 1539static bool mxser_receive_chars_new(struct tty_struct *tty,
95b3ea4c 1540 struct mxser_port *port, u8 status)
e5ce1bce
JS
1541{
1542 enum mxser_must_hwid hwid = port->board->must_hwid;
1543 u8 gdl;
1544
1545 if (hwid == MOXA_OTHER_UART)
1546 return false;
70640052 1547 if (status & UART_LSR_BRK_ERROR_BITS)
e5ce1bce
JS
1548 return false;
1549 if (hwid == MOXA_MUST_MU860_HWID && (status & MOXA_MUST_LSR_RERR))
1550 return false;
1551 if (status & MOXA_MUST_LSR_RERR)
1552 return false;
1553
1554 gdl = inb(port->ioaddr + MOXA_MUST_GDL_REGISTER);
1555 if (hwid == MOXA_MUST_MU150_HWID)
1556 gdl &= MOXA_MUST_GDL_MASK;
1557
1558 if (gdl >= tty->receive_room && !port->ldisc_stop_rx)
1559 mxser_stoprx(tty);
1560
1561 while (gdl--) {
1562 u8 ch = inb(port->ioaddr + UART_RX);
1563 tty_insert_flip_char(&port->port, ch, 0);
e5ce1bce
JS
1564 }
1565
1566 return true;
1567}
1568
0c419421 1569static u8 mxser_receive_chars_old(struct tty_struct *tty,
95b3ea4c 1570 struct mxser_port *port, u8 status)
1c45607a 1571{
0c419421
JS
1572 enum mxser_must_hwid hwid = port->board->must_hwid;
1573 int recv_room = tty->receive_room;
1c45607a 1574 int ignored = 0;
1c45607a 1575 int max = 256;
95b3ea4c 1576 int cnt = 0;
0c419421 1577 u8 ch;
1c45607a
JS
1578
1579 do {
1580 if (max-- < 0)
1581 break;
1da177e4 1582
1c45607a 1583 ch = inb(port->ioaddr + UART_RX);
0c419421 1584 if (hwid && (status & UART_LSR_OE))
aaa28e9f
JS
1585 outb(UART_FCR_ENABLE_FIFO | UART_FCR_CLEAR_RCVR |
1586 MOXA_MUST_FCR_GDA_MODE_ENABLE,
1587 port->ioaddr + UART_FCR);
15517806
JS
1588 status &= port->read_status_mask;
1589 if (status & port->ignore_status_mask) {
1c45607a
JS
1590 if (++ignored > 100)
1591 break;
1592 } else {
1593 char flag = 0;
70640052 1594 if (status & UART_LSR_BRK_ERROR_BITS) {
15517806 1595 if (status & UART_LSR_BI) {
1c45607a
JS
1596 flag = TTY_BREAK;
1597 port->icount.brk++;
1da177e4 1598
0ad9e7d1 1599 if (port->port.flags & ASYNC_SAK)
1c45607a 1600 do_SAK(tty);
15517806 1601 } else if (status & UART_LSR_PE) {
1c45607a
JS
1602 flag = TTY_PARITY;
1603 port->icount.parity++;
15517806 1604 } else if (status & UART_LSR_FE) {
1c45607a
JS
1605 flag = TTY_FRAME;
1606 port->icount.frame++;
15517806 1607 } else if (status & UART_LSR_OE) {
1c45607a
JS
1608 flag = TTY_OVERRUN;
1609 port->icount.overrun++;
6de6e5c4 1610 }
1c45607a 1611 }
92a19f9c 1612 tty_insert_flip_char(&port->port, ch, flag);
95b3ea4c
JS
1613 cnt++;
1614 if (cnt >= recv_room) {
1c45607a
JS
1615 if (!port->ldisc_stop_rx)
1616 mxser_stoprx(tty);
1617 break;
1618 }
1da177e4 1619
1c45607a 1620 }
1da177e4 1621
0c419421 1622 if (hwid)
1c45607a 1623 break;
1da177e4 1624
15517806
JS
1625 status = inb(port->ioaddr + UART_LSR);
1626 } while (status & UART_LSR_DR);
1da177e4 1627
0c419421
JS
1628 return status;
1629}
1630
1631static u8 mxser_receive_chars(struct tty_struct *tty,
1632 struct mxser_port *port, u8 status)
1633{
0c419421
JS
1634 if (tty->receive_room == 0 && !port->ldisc_stop_rx)
1635 mxser_stoprx(tty);
1636
95b3ea4c
JS
1637 if (!mxser_receive_chars_new(tty, port, status))
1638 status = mxser_receive_chars_old(tty, port, status);
0c419421 1639
2e124b4a 1640 tty_flip_buffer_push(&port->port);
15517806
JS
1641
1642 return status;
1da177e4
LT
1643}
1644
216ba023 1645static void mxser_transmit_chars(struct tty_struct *tty, struct mxser_port *port)
1da177e4 1646{
1c45607a 1647 int count, cnt;
1da177e4 1648
1c45607a
JS
1649 if (port->x_char) {
1650 outb(port->x_char, port->ioaddr + UART_TX);
1651 port->x_char = 0;
1c45607a
JS
1652 port->icount.tx++;
1653 return;
1654 }
1da177e4 1655
0ad9e7d1 1656 if (port->port.xmit_buf == NULL)
1c45607a 1657 return;
1da177e4 1658
265ceff7 1659 if (!port->xmit_cnt || tty->flow.stopped ||
5d1ea1ad 1660 (tty->hw_stopped && !mxser_16550A_or_MUST(port))) {
740165f7 1661 __mxser_stop_tx(port);
1c45607a 1662 return;
1da177e4
LT
1663 }
1664
1c45607a
JS
1665 cnt = port->xmit_cnt;
1666 count = port->xmit_fifo_size;
1667 do {
0ad9e7d1 1668 outb(port->port.xmit_buf[port->xmit_tail++],
1c45607a
JS
1669 port->ioaddr + UART_TX);
1670 port->xmit_tail = port->xmit_tail & (SERIAL_XMIT_SIZE - 1);
265ceff7 1671 if (!--port->xmit_cnt)
1c45607a
JS
1672 break;
1673 } while (--count > 0);
1da177e4 1674
1c45607a 1675 port->icount.tx += (cnt - port->xmit_cnt);
1da177e4 1676
464eb8f5 1677 if (port->xmit_cnt < WAKEUP_CHARS)
216ba023 1678 tty_wakeup(tty);
1c45607a 1679
265ceff7 1680 if (!port->xmit_cnt)
740165f7 1681 __mxser_stop_tx(port);
1da177e4
LT
1682}
1683
9e40ea1f
JS
1684static bool mxser_port_isr(struct mxser_port *port)
1685{
1686 struct tty_struct *tty;
1687 u8 iir, msr, status;
1688 bool error = false;
1689
1690 iir = inb(port->ioaddr + UART_IIR);
1691 if (iir & UART_IIR_NO_INT)
1692 return true;
1693
1694 iir &= MOXA_MUST_IIR_MASK;
1695 tty = tty_port_tty_get(&port->port);
1696 if (!tty || port->closing || !tty_port_initialized(&port->port)) {
1697 status = inb(port->ioaddr + UART_LSR);
aaa28e9f
JS
1698 outb(MOXA_MUST_FCR_GDA_MODE_ENABLE | UART_FCR_ENABLE_FIFO |
1699 UART_FCR_CLEAR_RCVR | UART_FCR_CLEAR_XMIT,
1700 port->ioaddr + UART_FCR);
9e40ea1f
JS
1701 inb(port->ioaddr + UART_MSR);
1702
1703 error = true;
1704 goto put_tty;
1705 }
1706
1707 status = inb(port->ioaddr + UART_LSR);
1708
9e40ea1f
JS
1709 if (port->board->must_hwid) {
1710 if (iir == MOXA_MUST_IIR_GDA ||
1711 iir == MOXA_MUST_IIR_RDA ||
1712 iir == MOXA_MUST_IIR_RTO ||
1713 iir == MOXA_MUST_IIR_LSR)
1714 status = mxser_receive_chars(tty, port, status);
1715 } else {
1716 status &= port->read_status_mask;
1717 if (status & UART_LSR_DR)
1718 status = mxser_receive_chars(tty, port, status);
1719 }
1720
1721 msr = inb(port->ioaddr + UART_MSR);
1722 if (msr & UART_MSR_ANY_DELTA)
1723 mxser_check_modem_status(tty, port, msr);
1724
1725 if (port->board->must_hwid) {
1726 if (iir == 0x02 && (status & UART_LSR_THRE))
1727 mxser_transmit_chars(tty, port);
1728 } else {
1729 if (status & UART_LSR_THRE)
1730 mxser_transmit_chars(tty, port);
1731 }
1732
1733put_tty:
1734 tty_kref_put(tty);
1735
1736 return error;
1737}
1738
1da177e4 1739/*
1c45607a 1740 * This is the serial driver's generic interrupt routine
1da177e4 1741 */
1c45607a 1742static irqreturn_t mxser_interrupt(int irq, void *dev_id)
1da177e4 1743{
cef222cb 1744 struct mxser_board *brd = dev_id;
1c45607a 1745 struct mxser_port *port;
1c45607a 1746 unsigned int int_cnt, pass_counter = 0;
c24c31ff 1747 unsigned int i, max = brd->nports;
1c45607a 1748 int handled = IRQ_NONE;
9cb5c9c3 1749 u8 irqbits, bits, mask = BIT(max) - 1;
1da177e4 1750
1c45607a 1751 while (pass_counter++ < MXSER_ISR_PASS_LIMIT) {
9cb5c9c3
JS
1752 irqbits = inb(brd->vector) & mask;
1753 if (irqbits == mask)
1c45607a 1754 break;
1da177e4 1755
1c45607a
JS
1756 handled = IRQ_HANDLED;
1757 for (i = 0, bits = 1; i < max; i++, irqbits |= bits, bits <<= 1) {
9cb5c9c3 1758 if (irqbits == mask)
1c45607a
JS
1759 break;
1760 if (bits & irqbits)
1761 continue;
1762 port = &brd->ports[i];
1763
1764 int_cnt = 0;
1765 spin_lock(&port->slock);
1766 do {
9e40ea1f 1767 if (mxser_port_isr(port))
1c45607a 1768 break;
1c45607a
JS
1769 } while (int_cnt++ < MXSER_ISR_PASS_LIMIT);
1770 spin_unlock(&port->slock);
1771 }
1772 }
1da177e4 1773
1c45607a
JS
1774 return handled;
1775}
1da177e4 1776
1c45607a
JS
1777static const struct tty_operations mxser_ops = {
1778 .open = mxser_open,
1779 .close = mxser_close,
1780 .write = mxser_write,
1781 .put_char = mxser_put_char,
1782 .flush_chars = mxser_flush_chars,
1783 .write_room = mxser_write_room,
1784 .chars_in_buffer = mxser_chars_in_buffer,
1785 .flush_buffer = mxser_flush_buffer,
1786 .ioctl = mxser_ioctl,
1787 .throttle = mxser_throttle,
1788 .unthrottle = mxser_unthrottle,
1789 .set_termios = mxser_set_termios,
1790 .stop = mxser_stop,
1791 .start = mxser_start,
1792 .hangup = mxser_hangup,
1793 .break_ctl = mxser_rs_break,
1794 .wait_until_sent = mxser_wait_until_sent,
1795 .tiocmget = mxser_tiocmget,
1796 .tiocmset = mxser_tiocmset,
6da5b587
AV
1797 .set_serial = mxser_set_serial_info,
1798 .get_serial = mxser_get_serial_info,
0587102c 1799 .get_icount = mxser_get_icount,
1c45607a 1800};
1da177e4 1801
04b757df 1802static const struct tty_port_operations mxser_port_ops = {
31f35939 1803 .carrier_raised = mxser_carrier_raised,
fcc8ac18 1804 .dtr_rts = mxser_dtr_rts,
6769140d
AC
1805 .activate = mxser_activate,
1806 .shutdown = mxser_shutdown_port,
31f35939
AC
1807};
1808
1c45607a
JS
1809/*
1810 * The MOXA Smartio/Industio serial driver boot-time initialization code!
1811 */
1da177e4 1812
c24c31ff 1813static void mxser_initbrd(struct mxser_board *brd, bool high_baud)
1da177e4 1814{
1c45607a
JS
1815 struct mxser_port *info;
1816 unsigned int i;
57faa7d6
JS
1817 bool is_mu860;
1818
1819 brd->must_hwid = mxser_must_get_hwid(brd->ports[0].ioaddr);
1820 is_mu860 = brd->must_hwid == MOXA_MUST_MU860_HWID;
1821
1822 for (i = 0; i < UART_INFO_NUM; i++) {
1823 if (Gpci_uart_info[i].type == brd->must_hwid) {
1824 brd->max_baud = Gpci_uart_info[i].max_baud;
1825
1826 /* exception....CP-102 */
c24c31ff 1827 if (high_baud)
57faa7d6
JS
1828 brd->max_baud = 921600;
1829 break;
1830 }
1831 }
1832
1833 if (is_mu860) {
1834 /* set to RS232 mode by default */
1835 outb(0, brd->vector + 4);
1836 outb(0, brd->vector + 0x0c);
1837 }
1da177e4 1838
c24c31ff 1839 for (i = 0; i < brd->nports; i++) {
1c45607a 1840 info = &brd->ports[i];
57faa7d6
JS
1841 if (is_mu860) {
1842 if (i < 4)
1843 info->opmode_ioaddr = brd->vector + 4;
1844 else
1845 info->opmode_ioaddr = brd->vector + 0x0c;
1846 }
44b7d1b3 1847 tty_port_init(&info->port);
31f35939 1848 info->port.ops = &mxser_port_ops;
1c45607a 1849 info->board = brd;
1c45607a 1850 info->ldisc_stop_rx = 0;
1da177e4 1851
1c45607a 1852 /* Enhance mode enabled here */
292955a7 1853 if (brd->must_hwid != MOXA_OTHER_UART)
edb7d27c 1854 mxser_must_set_enhance_mode(info->ioaddr, true);
1da177e4 1855
58a2ddb3 1856 info->type = PORT_16550A;
1da177e4 1857
c3db20c3 1858 mxser_process_txrx_fifo(info);
1da177e4 1859
44b7d1b3
AC
1860 info->port.close_delay = 5 * HZ / 10;
1861 info->port.closing_wait = 30 * HZ;
1c45607a 1862 spin_lock_init(&info->slock);
1da177e4 1863
1c45607a
JS
1864 /* before set INT ISR, disable all int */
1865 outb(inb(info->ioaddr + UART_IER) & 0xf0,
1866 info->ioaddr + UART_IER);
1867 }
1c45607a 1868}
1da177e4 1869
9671f099 1870static int mxser_probe(struct pci_dev *pdev,
1c45607a 1871 const struct pci_device_id *ent)
1da177e4 1872{
1c45607a 1873 struct mxser_board *brd;
13d4aba8 1874 unsigned int i, base;
1c45607a 1875 unsigned long ioaddress;
c24c31ff 1876 unsigned short nports = MXSER_NPORTS(ent->driver_data);
9e17df37 1877 struct device *tty_dev;
1c45607a 1878 int retval = -EINVAL;
1da177e4 1879
f8b6b327 1880 i = find_first_zero_bit(mxser_boards, MXSER_BOARDS);
1c45607a 1881 if (i >= MXSER_BOARDS) {
83766bc6
JS
1882 dev_err(&pdev->dev, "too many boards found (maximum %d), board "
1883 "not configured\n", MXSER_BOARDS);
1c45607a
JS
1884 goto err;
1885 }
1886
ad1c92ff
JS
1887 brd = devm_kzalloc(&pdev->dev, struct_size(brd, ports, nports),
1888 GFP_KERNEL);
f8b6b327
JS
1889 if (!brd)
1890 goto err;
1891
13d4aba8 1892 brd->idx = i;
f8b6b327 1893 __set_bit(brd->idx, mxser_boards);
13d4aba8 1894 base = i * MXSER_PORTS_PER_BOARD;
1c45607a 1895
dcb04e21 1896 retval = pcim_enable_device(pdev);
1c45607a 1897 if (retval) {
83766bc6 1898 dev_err(&pdev->dev, "PCI enable failed\n");
f8b6b327 1899 goto err_zero;
1c45607a
JS
1900 }
1901
1902 /* io address */
1903 ioaddress = pci_resource_start(pdev, 2);
1904 retval = pci_request_region(pdev, 2, "mxser(IO)");
1905 if (retval)
f8b6b327 1906 goto err_zero;
1c45607a 1907
c24c31ff
JS
1908 brd->nports = nports;
1909 for (i = 0; i < nports; i++)
1c45607a
JS
1910 brd->ports[i].ioaddr = ioaddress + 8 * i;
1911
1912 /* vector */
1913 ioaddress = pci_resource_start(pdev, 3);
1914 retval = pci_request_region(pdev, 3, "mxser(vector)");
1915 if (retval)
df480518 1916 goto err_zero;
1c45607a
JS
1917 brd->vector = ioaddress;
1918
1919 /* irq */
1920 brd->irq = pdev->irq;
1921
c24c31ff 1922 mxser_initbrd(brd, ent->driver_data & MXSER_HIGHBAUD);
7f0e79dc
JS
1923
1924 retval = devm_request_irq(&pdev->dev, brd->irq, mxser_interrupt,
1925 IRQF_SHARED, "mxser", brd);
1926 if (retval) {
1927 dev_err(&pdev->dev, "request irq failed");
1928 goto err_relbrd;
1929 }
1c45607a 1930
c24c31ff 1931 for (i = 0; i < nports; i++) {
9e17df37 1932 tty_dev = tty_port_register_device(&brd->ports[i].port,
13d4aba8 1933 mxvar_sdriver, base + i, &pdev->dev);
9e17df37
AK
1934 if (IS_ERR(tty_dev)) {
1935 retval = PTR_ERR(tty_dev);
1b581f17 1936 for (; i > 0; i--)
9e17df37 1937 tty_unregister_device(mxvar_sdriver,
13d4aba8 1938 base + i - 1);
9e17df37
AK
1939 goto err_relbrd;
1940 }
1941 }
1c45607a
JS
1942
1943 pci_set_drvdata(pdev, brd);
1944
1945 return 0;
9e17df37 1946err_relbrd:
c24c31ff 1947 for (i = 0; i < nports; i++)
9e17df37 1948 tty_port_destroy(&brd->ports[i].port);
df480518 1949err_zero:
f8b6b327 1950 __clear_bit(brd->idx, mxser_boards);
1c45607a
JS
1951err:
1952 return retval;
1da177e4
LT
1953}
1954
ae8d8a14 1955static void mxser_remove(struct pci_dev *pdev)
1da177e4 1956{
1c45607a 1957 struct mxser_board *brd = pci_get_drvdata(pdev);
13d4aba8 1958 unsigned int i, base = brd->idx * MXSER_PORTS_PER_BOARD;
d450f085 1959
c24c31ff 1960 for (i = 0; i < brd->nports; i++) {
13d4aba8 1961 tty_unregister_device(mxvar_sdriver, base + i);
d450f085
JS
1962 tty_port_destroy(&brd->ports[i].port);
1963 }
1da177e4 1964
f8b6b327 1965 __clear_bit(brd->idx, mxser_boards);
1da177e4
LT
1966}
1967
1c45607a
JS
1968static struct pci_driver mxser_driver = {
1969 .name = "mxser",
1970 .id_table = mxser_pcibrds,
1971 .probe = mxser_probe,
91116cba 1972 .remove = mxser_remove
1c45607a
JS
1973};
1974
1975static int __init mxser_module_init(void)
1da177e4 1976{
1df00924 1977 int retval;
1da177e4 1978
389fc82e 1979 mxvar_sdriver = alloc_tty_driver(MXSER_PORTS);
1c45607a
JS
1980 if (!mxvar_sdriver)
1981 return -ENOMEM;
1982
1c45607a 1983 /* Initialize the tty_driver structure */
1c45607a
JS
1984 mxvar_sdriver->name = "ttyMI";
1985 mxvar_sdriver->major = ttymajor;
1986 mxvar_sdriver->minor_start = 0;
1c45607a
JS
1987 mxvar_sdriver->type = TTY_DRIVER_TYPE_SERIAL;
1988 mxvar_sdriver->subtype = SERIAL_TYPE_NORMAL;
1989 mxvar_sdriver->init_termios = tty_std_termios;
1990 mxvar_sdriver->init_termios.c_cflag = B9600|CS8|CREAD|HUPCL|CLOCAL;
1991 mxvar_sdriver->flags = TTY_DRIVER_REAL_RAW|TTY_DRIVER_DYNAMIC_DEV;
1992 tty_set_operations(mxvar_sdriver, &mxser_ops);
1993
1994 retval = tty_register_driver(mxvar_sdriver);
1995 if (retval) {
1996 printk(KERN_ERR "Couldn't install MOXA Smartio/Industio family "
1997 "tty driver !\n");
1998 goto err_put;
1da177e4 1999 }
1c45607a 2000
1c45607a
JS
2001 retval = pci_register_driver(&mxser_driver);
2002 if (retval) {
83766bc6 2003 printk(KERN_ERR "mxser: can't register pci driver\n");
29134367 2004 goto err_unr;
1c45607a
JS
2005 }
2006
1c45607a
JS
2007 return 0;
2008err_unr:
2009 tty_unregister_driver(mxvar_sdriver);
2010err_put:
2011 put_tty_driver(mxvar_sdriver);
2012 return retval;
2013}
2014
2015static void __exit mxser_module_exit(void)
2016{
1c45607a 2017 pci_unregister_driver(&mxser_driver);
1c45607a
JS
2018 tty_unregister_driver(mxvar_sdriver);
2019 put_tty_driver(mxvar_sdriver);
1da177e4
LT
2020}
2021
2022module_init(mxser_module_init);
2023module_exit(mxser_module_exit);