staging: ozwpan: Fix bug where kfree is called twice.
[linux-2.6-block.git] / drivers / staging / vme / bridges / vme_ca91cx42.c
CommitLineData
60479690
MW
1/*
2 * Support for the Tundra Universe I/II VME-PCI Bridge Chips
3 *
66bd8db5
MW
4 * Author: Martyn Welch <martyn.welch@ge.com>
5 * Copyright 2008 GE Intelligent Platforms Embedded Systems, Inc.
60479690
MW
6 *
7 * Based on work by Tom Armistead and Ajit Prem
8 * Copyright 2004 Motorola Inc.
9 *
10 * Derived from ca91c042.c by Michael Wyrick
11 *
12 * This program is free software; you can redistribute it and/or modify it
13 * under the terms of the GNU General Public License as published by the
14 * Free Software Foundation; either version 2 of the License, or (at your
15 * option) any later version.
16 */
17
60479690
MW
18#include <linux/module.h>
19#include <linux/mm.h>
20#include <linux/types.h>
21#include <linux/errno.h>
60479690
MW
22#include <linux/pci.h>
23#include <linux/dma-mapping.h>
24#include <linux/poll.h>
25#include <linux/interrupt.h>
26#include <linux/spinlock.h>
6af783c8 27#include <linux/sched.h>
5a0e3ad6 28#include <linux/slab.h>
7946328f
MW
29#include <linux/time.h>
30#include <linux/io.h>
31#include <linux/uaccess.h>
60479690
MW
32
33#include "../vme.h"
34#include "../vme_bridge.h"
35#include "vme_ca91cx42.h"
36
3d0f8bc7
MW
37static int __init ca91cx42_init(void);
38static int ca91cx42_probe(struct pci_dev *, const struct pci_device_id *);
39static void ca91cx42_remove(struct pci_dev *);
40static void __exit ca91cx42_exit(void);
60479690 41
12b2d5c0
MW
42/* Module parameters */
43static int geoid;
44
584721ca 45static const char driver_name[] = "vme_ca91cx42";
60479690 46
2cea0cf2 47static DEFINE_PCI_DEVICE_TABLE(ca91cx42_ids) = {
3d0f8bc7
MW
48 { PCI_DEVICE(PCI_VENDOR_ID_TUNDRA, PCI_DEVICE_ID_TUNDRA_CA91C142) },
49 { },
60479690
MW
50};
51
3d0f8bc7
MW
52static struct pci_driver ca91cx42_driver = {
53 .name = driver_name,
54 .id_table = ca91cx42_ids,
55 .probe = ca91cx42_probe,
56 .remove = ca91cx42_remove,
60479690
MW
57};
58
29848ac9 59static u32 ca91cx42_DMA_irqhandler(struct ca91cx42_driver *bridge)
60479690 60{
886953e9 61 wake_up(&bridge->dma_queue);
60479690 62
3d0f8bc7
MW
63 return CA91CX42_LINT_DMA;
64}
60479690 65
29848ac9 66static u32 ca91cx42_LM_irqhandler(struct ca91cx42_driver *bridge, u32 stat)
3d0f8bc7
MW
67{
68 int i;
69 u32 serviced = 0;
60479690 70
3d0f8bc7
MW
71 for (i = 0; i < 4; i++) {
72 if (stat & CA91CX42_LINT_LM[i]) {
73 /* We only enable interrupts if the callback is set */
29848ac9 74 bridge->lm_callback[i](i);
3d0f8bc7 75 serviced |= CA91CX42_LINT_LM[i];
60479690 76 }
60479690 77 }
60479690 78
3d0f8bc7
MW
79 return serviced;
80}
60479690 81
3d0f8bc7 82/* XXX This needs to be split into 4 queues */
29848ac9 83static u32 ca91cx42_MB_irqhandler(struct ca91cx42_driver *bridge, int mbox_mask)
3d0f8bc7 84{
886953e9 85 wake_up(&bridge->mbox_queue);
60479690 86
3d0f8bc7
MW
87 return CA91CX42_LINT_MBOX;
88}
60479690 89
29848ac9 90static u32 ca91cx42_IACK_irqhandler(struct ca91cx42_driver *bridge)
3d0f8bc7 91{
886953e9 92 wake_up(&bridge->iack_queue);
60479690 93
3d0f8bc7 94 return CA91CX42_LINT_SW_IACK;
60479690
MW
95}
96
48d9356e 97static u32 ca91cx42_VERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
60479690
MW
98{
99 int val;
48d9356e
MW
100 struct ca91cx42_driver *bridge;
101
102 bridge = ca91cx42_bridge->driver_priv;
60479690 103
29848ac9 104 val = ioread32(bridge->base + DGCS);
60479690
MW
105
106 if (!(val & 0x00000800)) {
48d9356e
MW
107 dev_err(ca91cx42_bridge->parent, "ca91cx42_VERR_irqhandler DMA "
108 "Read Error DGCS=%08X\n", val);
60479690 109 }
3d0f8bc7
MW
110
111 return CA91CX42_LINT_VERR;
60479690
MW
112}
113
48d9356e 114static u32 ca91cx42_LERR_irqhandler(struct vme_bridge *ca91cx42_bridge)
60479690
MW
115{
116 int val;
48d9356e 117 struct ca91cx42_driver *bridge;
60479690 118
48d9356e 119 bridge = ca91cx42_bridge->driver_priv;
60479690 120
48d9356e 121 val = ioread32(bridge->base + DGCS);
60479690 122
48d9356e
MW
123 if (!(val & 0x00000800))
124 dev_err(ca91cx42_bridge->parent, "ca91cx42_LERR_irqhandler DMA "
125 "Read Error DGCS=%08X\n", val);
60479690 126
3d0f8bc7 127 return CA91CX42_LINT_LERR;
60479690
MW
128}
129
3d0f8bc7 130
29848ac9
MW
131static u32 ca91cx42_VIRQ_irqhandler(struct vme_bridge *ca91cx42_bridge,
132 int stat)
60479690 133{
3d0f8bc7 134 int vec, i, serviced = 0;
29848ac9
MW
135 struct ca91cx42_driver *bridge;
136
137 bridge = ca91cx42_bridge->driver_priv;
138
60479690
MW
139
140 for (i = 7; i > 0; i--) {
3d0f8bc7 141 if (stat & (1 << i)) {
29848ac9 142 vec = ioread32(bridge->base +
3d0f8bc7
MW
143 CA91CX42_V_STATID[i]) & 0xff;
144
c813f592 145 vme_irq_handler(ca91cx42_bridge, i, vec);
3d0f8bc7
MW
146
147 serviced |= (1 << i);
60479690
MW
148 }
149 }
3d0f8bc7
MW
150
151 return serviced;
60479690
MW
152}
153
29848ac9 154static irqreturn_t ca91cx42_irqhandler(int irq, void *ptr)
60479690 155{
3d0f8bc7 156 u32 stat, enable, serviced = 0;
29848ac9
MW
157 struct vme_bridge *ca91cx42_bridge;
158 struct ca91cx42_driver *bridge;
60479690 159
29848ac9 160 ca91cx42_bridge = ptr;
60479690 161
29848ac9
MW
162 bridge = ca91cx42_bridge->driver_priv;
163
164 enable = ioread32(bridge->base + LINT_EN);
165 stat = ioread32(bridge->base + LINT_STAT);
60479690 166
3d0f8bc7
MW
167 /* Only look at unmasked interrupts */
168 stat &= enable;
169
170 if (unlikely(!stat))
171 return IRQ_NONE;
172
173 if (stat & CA91CX42_LINT_DMA)
29848ac9 174 serviced |= ca91cx42_DMA_irqhandler(bridge);
3d0f8bc7
MW
175 if (stat & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
176 CA91CX42_LINT_LM3))
29848ac9 177 serviced |= ca91cx42_LM_irqhandler(bridge, stat);
3d0f8bc7 178 if (stat & CA91CX42_LINT_MBOX)
29848ac9 179 serviced |= ca91cx42_MB_irqhandler(bridge, stat);
3d0f8bc7 180 if (stat & CA91CX42_LINT_SW_IACK)
29848ac9 181 serviced |= ca91cx42_IACK_irqhandler(bridge);
3d0f8bc7 182 if (stat & CA91CX42_LINT_VERR)
48d9356e 183 serviced |= ca91cx42_VERR_irqhandler(ca91cx42_bridge);
3d0f8bc7 184 if (stat & CA91CX42_LINT_LERR)
48d9356e 185 serviced |= ca91cx42_LERR_irqhandler(ca91cx42_bridge);
3d0f8bc7
MW
186 if (stat & (CA91CX42_LINT_VIRQ1 | CA91CX42_LINT_VIRQ2 |
187 CA91CX42_LINT_VIRQ3 | CA91CX42_LINT_VIRQ4 |
188 CA91CX42_LINT_VIRQ5 | CA91CX42_LINT_VIRQ6 |
189 CA91CX42_LINT_VIRQ7))
29848ac9 190 serviced |= ca91cx42_VIRQ_irqhandler(ca91cx42_bridge, stat);
3d0f8bc7
MW
191
192 /* Clear serviced interrupts */
56fc5081 193 iowrite32(serviced, bridge->base + LINT_STAT);
60479690
MW
194
195 return IRQ_HANDLED;
196}
197
29848ac9 198static int ca91cx42_irq_init(struct vme_bridge *ca91cx42_bridge)
60479690 199{
3d0f8bc7
MW
200 int result, tmp;
201 struct pci_dev *pdev;
29848ac9
MW
202 struct ca91cx42_driver *bridge;
203
204 bridge = ca91cx42_bridge->driver_priv;
60479690 205
3d0f8bc7 206 /* Need pdev */
29848ac9 207 pdev = container_of(ca91cx42_bridge->parent, struct pci_dev, dev);
60479690 208
3d0f8bc7 209 /* Initialise list for VME bus errors */
886953e9 210 INIT_LIST_HEAD(&ca91cx42_bridge->vme_errors);
60479690 211
886953e9 212 mutex_init(&ca91cx42_bridge->irq_mtx);
c813f592 213
3d0f8bc7
MW
214 /* Disable interrupts from PCI to VME */
215 iowrite32(0, bridge->base + VINT_EN);
60479690 216
3d0f8bc7
MW
217 /* Disable PCI interrupts */
218 iowrite32(0, bridge->base + LINT_EN);
219 /* Clear Any Pending PCI Interrupts */
220 iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
60479690 221
3d0f8bc7 222 result = request_irq(pdev->irq, ca91cx42_irqhandler, IRQF_SHARED,
29848ac9 223 driver_name, ca91cx42_bridge);
3d0f8bc7
MW
224 if (result) {
225 dev_err(&pdev->dev, "Can't get assigned pci irq vector %02X\n",
226 pdev->irq);
227 return result;
60479690
MW
228 }
229
3d0f8bc7
MW
230 /* Ensure all interrupts are mapped to PCI Interrupt 0 */
231 iowrite32(0, bridge->base + LINT_MAP0);
232 iowrite32(0, bridge->base + LINT_MAP1);
233 iowrite32(0, bridge->base + LINT_MAP2);
234
235 /* Enable DMA, mailbox & LM Interrupts */
236 tmp = CA91CX42_LINT_MBOX3 | CA91CX42_LINT_MBOX2 | CA91CX42_LINT_MBOX1 |
237 CA91CX42_LINT_MBOX0 | CA91CX42_LINT_SW_IACK |
238 CA91CX42_LINT_VERR | CA91CX42_LINT_LERR | CA91CX42_LINT_DMA;
239
240 iowrite32(tmp, bridge->base + LINT_EN);
60479690 241
3d0f8bc7 242 return 0;
60479690
MW
243}
244
29848ac9
MW
245static void ca91cx42_irq_exit(struct ca91cx42_driver *bridge,
246 struct pci_dev *pdev)
60479690 247{
3d0f8bc7 248 /* Disable interrupts from PCI to VME */
29848ac9 249 iowrite32(0, bridge->base + VINT_EN);
60479690 250
3d0f8bc7 251 /* Disable PCI interrupts */
29848ac9 252 iowrite32(0, bridge->base + LINT_EN);
3d0f8bc7 253 /* Clear Any Pending PCI Interrupts */
29848ac9 254 iowrite32(0x00FFFFFF, bridge->base + LINT_STAT);
60479690 255
3d0f8bc7
MW
256 free_irq(pdev->irq, pdev);
257}
60479690 258
54b4a779
VB
259static int ca91cx42_iack_received(struct ca91cx42_driver *bridge, int level)
260{
261 u32 tmp;
262
263 tmp = ioread32(bridge->base + LINT_STAT);
264
265 if (tmp & (1 << level))
266 return 0;
267 else
268 return 1;
269}
270
3d0f8bc7
MW
271/*
272 * Set up an VME interrupt
273 */
efbb979d
EC
274static void ca91cx42_irq_set(struct vme_bridge *ca91cx42_bridge, int level,
275 int state, int sync)
c813f592 276
3d0f8bc7 277{
c813f592 278 struct pci_dev *pdev;
3d0f8bc7 279 u32 tmp;
29848ac9
MW
280 struct ca91cx42_driver *bridge;
281
282 bridge = ca91cx42_bridge->driver_priv;
60479690 283
3d0f8bc7 284 /* Enable IRQ level */
29848ac9 285 tmp = ioread32(bridge->base + LINT_EN);
3d0f8bc7 286
c813f592 287 if (state == 0)
3d0f8bc7 288 tmp &= ~CA91CX42_LINT_VIRQ[level];
c813f592
MW
289 else
290 tmp |= CA91CX42_LINT_VIRQ[level];
60479690 291
29848ac9 292 iowrite32(tmp, bridge->base + LINT_EN);
c813f592
MW
293
294 if ((state == 0) && (sync != 0)) {
3d0f8bc7
MW
295 pdev = container_of(ca91cx42_bridge->parent, struct pci_dev,
296 dev);
297
298 synchronize_irq(pdev->irq);
60479690 299 }
60479690
MW
300}
301
efbb979d 302static int ca91cx42_irq_generate(struct vme_bridge *ca91cx42_bridge, int level,
29848ac9 303 int statid)
60479690 304{
3d0f8bc7 305 u32 tmp;
29848ac9
MW
306 struct ca91cx42_driver *bridge;
307
308 bridge = ca91cx42_bridge->driver_priv;
60479690 309
3d0f8bc7
MW
310 /* Universe can only generate even vectors */
311 if (statid & 1)
312 return -EINVAL;
60479690 313
886953e9 314 mutex_lock(&bridge->vme_int);
60479690 315
29848ac9 316 tmp = ioread32(bridge->base + VINT_EN);
60479690 317
3d0f8bc7 318 /* Set Status/ID */
29848ac9 319 iowrite32(statid << 24, bridge->base + STATID);
3d0f8bc7
MW
320
321 /* Assert VMEbus IRQ */
322 tmp = tmp | (1 << (level + 24));
29848ac9 323 iowrite32(tmp, bridge->base + VINT_EN);
60479690 324
3d0f8bc7 325 /* Wait for IACK */
54b4a779
VB
326 wait_event_interruptible(bridge->iack_queue,
327 ca91cx42_iack_received(bridge, level));
3d0f8bc7
MW
328
329 /* Return interrupt to low state */
29848ac9 330 tmp = ioread32(bridge->base + VINT_EN);
3d0f8bc7 331 tmp = tmp & ~(1 << (level + 24));
29848ac9 332 iowrite32(tmp, bridge->base + VINT_EN);
3d0f8bc7 333
886953e9 334 mutex_unlock(&bridge->vme_int);
3d0f8bc7
MW
335
336 return 0;
60479690
MW
337}
338
efbb979d 339static int ca91cx42_slave_set(struct vme_slave_resource *image, int enabled,
3d0f8bc7 340 unsigned long long vme_base, unsigned long long size,
6af04b06 341 dma_addr_t pci_base, u32 aspace, u32 cycle)
60479690 342{
21e0cf6d 343 unsigned int i, addr = 0, granularity;
3d0f8bc7
MW
344 unsigned int temp_ctl = 0;
345 unsigned int vme_bound, pci_offset;
48d9356e 346 struct vme_bridge *ca91cx42_bridge;
29848ac9
MW
347 struct ca91cx42_driver *bridge;
348
48d9356e
MW
349 ca91cx42_bridge = image->parent;
350
351 bridge = ca91cx42_bridge->driver_priv;
60479690 352
3d0f8bc7 353 i = image->number;
60479690 354
3d0f8bc7
MW
355 switch (aspace) {
356 case VME_A16:
357 addr |= CA91CX42_VSI_CTL_VAS_A16;
358 break;
359 case VME_A24:
360 addr |= CA91CX42_VSI_CTL_VAS_A24;
361 break;
362 case VME_A32:
363 addr |= CA91CX42_VSI_CTL_VAS_A32;
364 break;
365 case VME_USER1:
366 addr |= CA91CX42_VSI_CTL_VAS_USER1;
367 break;
368 case VME_USER2:
369 addr |= CA91CX42_VSI_CTL_VAS_USER2;
370 break;
371 case VME_A64:
372 case VME_CRCSR:
373 case VME_USER3:
374 case VME_USER4:
375 default:
48d9356e 376 dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
3d0f8bc7
MW
377 return -EINVAL;
378 break;
60479690
MW
379 }
380
3d0f8bc7
MW
381 /*
382 * Bound address is a valid address for the window, adjust
383 * accordingly
384 */
21e0cf6d 385 vme_bound = vme_base + size;
3d0f8bc7
MW
386 pci_offset = pci_base - vme_base;
387
3d0f8bc7
MW
388 if ((i == 0) || (i == 4))
389 granularity = 0x1000;
390 else
391 granularity = 0x10000;
392
393 if (vme_base & (granularity - 1)) {
48d9356e
MW
394 dev_err(ca91cx42_bridge->parent, "Invalid VME base "
395 "alignment\n");
3d0f8bc7
MW
396 return -EINVAL;
397 }
398 if (vme_bound & (granularity - 1)) {
48d9356e
MW
399 dev_err(ca91cx42_bridge->parent, "Invalid VME bound "
400 "alignment\n");
3d0f8bc7
MW
401 return -EINVAL;
402 }
403 if (pci_offset & (granularity - 1)) {
48d9356e
MW
404 dev_err(ca91cx42_bridge->parent, "Invalid PCI Offset "
405 "alignment\n");
3d0f8bc7 406 return -EINVAL;
60479690
MW
407 }
408
3d0f8bc7 409 /* Disable while we are mucking around */
29848ac9 410 temp_ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
3d0f8bc7 411 temp_ctl &= ~CA91CX42_VSI_CTL_EN;
29848ac9 412 iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
60479690 413
3d0f8bc7 414 /* Setup mapping */
29848ac9
MW
415 iowrite32(vme_base, bridge->base + CA91CX42_VSI_BS[i]);
416 iowrite32(vme_bound, bridge->base + CA91CX42_VSI_BD[i]);
417 iowrite32(pci_offset, bridge->base + CA91CX42_VSI_TO[i]);
3d0f8bc7 418
3d0f8bc7
MW
419 /* Setup address space */
420 temp_ctl &= ~CA91CX42_VSI_CTL_VAS_M;
421 temp_ctl |= addr;
422
423 /* Setup cycle types */
424 temp_ctl &= ~(CA91CX42_VSI_CTL_PGM_M | CA91CX42_VSI_CTL_SUPER_M);
425 if (cycle & VME_SUPER)
426 temp_ctl |= CA91CX42_VSI_CTL_SUPER_SUPR;
427 if (cycle & VME_USER)
428 temp_ctl |= CA91CX42_VSI_CTL_SUPER_NPRIV;
429 if (cycle & VME_PROG)
430 temp_ctl |= CA91CX42_VSI_CTL_PGM_PGM;
431 if (cycle & VME_DATA)
432 temp_ctl |= CA91CX42_VSI_CTL_PGM_DATA;
433
434 /* Write ctl reg without enable */
29848ac9 435 iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
3d0f8bc7
MW
436
437 if (enabled)
438 temp_ctl |= CA91CX42_VSI_CTL_EN;
439
29848ac9 440 iowrite32(temp_ctl, bridge->base + CA91CX42_VSI_CTL[i]);
3d0f8bc7
MW
441
442 return 0;
60479690
MW
443}
444
efbb979d 445static int ca91cx42_slave_get(struct vme_slave_resource *image, int *enabled,
3d0f8bc7 446 unsigned long long *vme_base, unsigned long long *size,
6af04b06 447 dma_addr_t *pci_base, u32 *aspace, u32 *cycle)
60479690 448{
3d0f8bc7
MW
449 unsigned int i, granularity = 0, ctl = 0;
450 unsigned long long vme_bound, pci_offset;
29848ac9
MW
451 struct ca91cx42_driver *bridge;
452
453 bridge = image->parent->driver_priv;
3d0f8bc7
MW
454
455 i = image->number;
60479690 456
3d0f8bc7
MW
457 if ((i == 0) || (i == 4))
458 granularity = 0x1000;
459 else
460 granularity = 0x10000;
461
462 /* Read Registers */
29848ac9 463 ctl = ioread32(bridge->base + CA91CX42_VSI_CTL[i]);
3d0f8bc7 464
29848ac9
MW
465 *vme_base = ioread32(bridge->base + CA91CX42_VSI_BS[i]);
466 vme_bound = ioread32(bridge->base + CA91CX42_VSI_BD[i]);
467 pci_offset = ioread32(bridge->base + CA91CX42_VSI_TO[i]);
3d0f8bc7
MW
468
469 *pci_base = (dma_addr_t)vme_base + pci_offset;
470 *size = (unsigned long long)((vme_bound - *vme_base) + granularity);
471
472 *enabled = 0;
473 *aspace = 0;
474 *cycle = 0;
475
476 if (ctl & CA91CX42_VSI_CTL_EN)
477 *enabled = 1;
478
479 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A16)
480 *aspace = VME_A16;
481 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A24)
482 *aspace = VME_A24;
483 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_A32)
484 *aspace = VME_A32;
485 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER1)
486 *aspace = VME_USER1;
487 if ((ctl & CA91CX42_VSI_CTL_VAS_M) == CA91CX42_VSI_CTL_VAS_USER2)
488 *aspace = VME_USER2;
489
490 if (ctl & CA91CX42_VSI_CTL_SUPER_SUPR)
491 *cycle |= VME_SUPER;
492 if (ctl & CA91CX42_VSI_CTL_SUPER_NPRIV)
493 *cycle |= VME_USER;
494 if (ctl & CA91CX42_VSI_CTL_PGM_PGM)
495 *cycle |= VME_PROG;
496 if (ctl & CA91CX42_VSI_CTL_PGM_DATA)
497 *cycle |= VME_DATA;
498
499 return 0;
500}
501
502/*
503 * Allocate and map PCI Resource
504 */
505static int ca91cx42_alloc_resource(struct vme_master_resource *image,
506 unsigned long long size)
507{
508 unsigned long long existing_size;
509 int retval = 0;
510 struct pci_dev *pdev;
29848ac9
MW
511 struct vme_bridge *ca91cx42_bridge;
512
513 ca91cx42_bridge = image->parent;
3d0f8bc7
MW
514
515 /* Find pci_dev container of dev */
516 if (ca91cx42_bridge->parent == NULL) {
48d9356e 517 dev_err(ca91cx42_bridge->parent, "Dev entry NULL\n");
3d0f8bc7
MW
518 return -EINVAL;
519 }
520 pdev = container_of(ca91cx42_bridge->parent, struct pci_dev, dev);
521
8fafb476
MW
522 existing_size = (unsigned long long)(image->bus_resource.end -
523 image->bus_resource.start);
3d0f8bc7
MW
524
525 /* If the existing size is OK, return */
526 if (existing_size == (size - 1))
527 return 0;
528
529 if (existing_size != 0) {
530 iounmap(image->kern_base);
531 image->kern_base = NULL;
794a8946 532 kfree(image->bus_resource.name);
886953e9
EC
533 release_resource(&image->bus_resource);
534 memset(&image->bus_resource, 0, sizeof(struct resource));
3d0f8bc7
MW
535 }
536
8fafb476 537 if (image->bus_resource.name == NULL) {
0aa3f139 538 image->bus_resource.name = kmalloc(VMENAMSIZ+3, GFP_ATOMIC);
8fafb476 539 if (image->bus_resource.name == NULL) {
48d9356e
MW
540 dev_err(ca91cx42_bridge->parent, "Unable to allocate "
541 "memory for resource name\n");
3d0f8bc7
MW
542 retval = -ENOMEM;
543 goto err_name;
544 }
60479690 545 }
3d0f8bc7 546
8fafb476 547 sprintf((char *)image->bus_resource.name, "%s.%d",
3d0f8bc7
MW
548 ca91cx42_bridge->name, image->number);
549
8fafb476
MW
550 image->bus_resource.start = 0;
551 image->bus_resource.end = (unsigned long)size;
552 image->bus_resource.flags = IORESOURCE_MEM;
3d0f8bc7
MW
553
554 retval = pci_bus_alloc_resource(pdev->bus,
886953e9 555 &image->bus_resource, size, size, PCIBIOS_MIN_MEM,
3d0f8bc7
MW
556 0, NULL, NULL);
557 if (retval) {
48d9356e
MW
558 dev_err(ca91cx42_bridge->parent, "Failed to allocate mem "
559 "resource for window %d size 0x%lx start 0x%lx\n",
3d0f8bc7 560 image->number, (unsigned long)size,
8fafb476 561 (unsigned long)image->bus_resource.start);
3d0f8bc7 562 goto err_resource;
60479690 563 }
3d0f8bc7
MW
564
565 image->kern_base = ioremap_nocache(
8fafb476 566 image->bus_resource.start, size);
3d0f8bc7 567 if (image->kern_base == NULL) {
48d9356e 568 dev_err(ca91cx42_bridge->parent, "Failed to remap resource\n");
3d0f8bc7
MW
569 retval = -ENOMEM;
570 goto err_remap;
60479690
MW
571 }
572
3d0f8bc7
MW
573 return 0;
574
3d0f8bc7 575err_remap:
886953e9 576 release_resource(&image->bus_resource);
3d0f8bc7 577err_resource:
8fafb476 578 kfree(image->bus_resource.name);
886953e9 579 memset(&image->bus_resource, 0, sizeof(struct resource));
3d0f8bc7
MW
580err_name:
581 return retval;
582}
583
584/*
4860ab74
MW
585 * Free and unmap PCI Resource
586 */
3d0f8bc7
MW
587static void ca91cx42_free_resource(struct vme_master_resource *image)
588{
589 iounmap(image->kern_base);
590 image->kern_base = NULL;
886953e9 591 release_resource(&image->bus_resource);
8fafb476 592 kfree(image->bus_resource.name);
886953e9 593 memset(&image->bus_resource, 0, sizeof(struct resource));
3d0f8bc7
MW
594}
595
596
efbb979d 597static int ca91cx42_master_set(struct vme_master_resource *image, int enabled,
6af04b06
MW
598 unsigned long long vme_base, unsigned long long size, u32 aspace,
599 u32 cycle, u32 dwidth)
3d0f8bc7
MW
600{
601 int retval = 0;
21e0cf6d 602 unsigned int i, granularity = 0;
3d0f8bc7
MW
603 unsigned int temp_ctl = 0;
604 unsigned long long pci_bound, vme_offset, pci_base;
48d9356e 605 struct vme_bridge *ca91cx42_bridge;
29848ac9
MW
606 struct ca91cx42_driver *bridge;
607
48d9356e
MW
608 ca91cx42_bridge = image->parent;
609
610 bridge = ca91cx42_bridge->driver_priv;
3d0f8bc7 611
21e0cf6d
MW
612 i = image->number;
613
614 if ((i == 0) || (i == 4))
615 granularity = 0x1000;
616 else
617 granularity = 0x10000;
618
3d0f8bc7 619 /* Verify input data */
21e0cf6d 620 if (vme_base & (granularity - 1)) {
48d9356e
MW
621 dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
622 "alignment\n");
3d0f8bc7
MW
623 retval = -EINVAL;
624 goto err_window;
625 }
21e0cf6d 626 if (size & (granularity - 1)) {
48d9356e
MW
627 dev_err(ca91cx42_bridge->parent, "Invalid VME Window "
628 "alignment\n");
3d0f8bc7
MW
629 retval = -EINVAL;
630 goto err_window;
631 }
632
886953e9 633 spin_lock(&image->lock);
3d0f8bc7 634
3d0f8bc7
MW
635 /*
636 * Let's allocate the resource here rather than further up the stack as
25985edc 637 * it avoids pushing loads of bus dependent stuff up the stack
3d0f8bc7
MW
638 */
639 retval = ca91cx42_alloc_resource(image, size);
640 if (retval) {
886953e9 641 spin_unlock(&image->lock);
48d9356e
MW
642 dev_err(ca91cx42_bridge->parent, "Unable to allocate memory "
643 "for resource name\n");
3d0f8bc7
MW
644 retval = -ENOMEM;
645 goto err_res;
646 }
647
8fafb476 648 pci_base = (unsigned long long)image->bus_resource.start;
3d0f8bc7
MW
649
650 /*
651 * Bound address is a valid address for the window, adjust
652 * according to window granularity.
653 */
21e0cf6d 654 pci_bound = pci_base + size;
3d0f8bc7
MW
655 vme_offset = vme_base - pci_base;
656
3d0f8bc7 657 /* Disable while we are mucking around */
29848ac9 658 temp_ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
3d0f8bc7 659 temp_ctl &= ~CA91CX42_LSI_CTL_EN;
29848ac9 660 iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
3d0f8bc7 661
3d0f8bc7
MW
662 /* Setup cycle types */
663 temp_ctl &= ~CA91CX42_LSI_CTL_VCT_M;
664 if (cycle & VME_BLT)
665 temp_ctl |= CA91CX42_LSI_CTL_VCT_BLT;
666 if (cycle & VME_MBLT)
667 temp_ctl |= CA91CX42_LSI_CTL_VCT_MBLT;
668
669 /* Setup data width */
670 temp_ctl &= ~CA91CX42_LSI_CTL_VDW_M;
671 switch (dwidth) {
672 case VME_D8:
673 temp_ctl |= CA91CX42_LSI_CTL_VDW_D8;
674 break;
675 case VME_D16:
676 temp_ctl |= CA91CX42_LSI_CTL_VDW_D16;
677 break;
678 case VME_D32:
679 temp_ctl |= CA91CX42_LSI_CTL_VDW_D32;
680 break;
681 case VME_D64:
682 temp_ctl |= CA91CX42_LSI_CTL_VDW_D64;
683 break;
684 default:
886953e9 685 spin_unlock(&image->lock);
48d9356e 686 dev_err(ca91cx42_bridge->parent, "Invalid data width\n");
3d0f8bc7
MW
687 retval = -EINVAL;
688 goto err_dwidth;
689 break;
60479690 690 }
3d0f8bc7
MW
691
692 /* Setup address space */
693 temp_ctl &= ~CA91CX42_LSI_CTL_VAS_M;
694 switch (aspace) {
60479690 695 case VME_A16:
3d0f8bc7 696 temp_ctl |= CA91CX42_LSI_CTL_VAS_A16;
60479690
MW
697 break;
698 case VME_A24:
3d0f8bc7 699 temp_ctl |= CA91CX42_LSI_CTL_VAS_A24;
60479690
MW
700 break;
701 case VME_A32:
3d0f8bc7
MW
702 temp_ctl |= CA91CX42_LSI_CTL_VAS_A32;
703 break;
704 case VME_CRCSR:
705 temp_ctl |= CA91CX42_LSI_CTL_VAS_CRCSR;
60479690
MW
706 break;
707 case VME_USER1:
3d0f8bc7 708 temp_ctl |= CA91CX42_LSI_CTL_VAS_USER1;
60479690
MW
709 break;
710 case VME_USER2:
3d0f8bc7
MW
711 temp_ctl |= CA91CX42_LSI_CTL_VAS_USER2;
712 break;
713 case VME_A64:
714 case VME_USER3:
715 case VME_USER4:
716 default:
886953e9 717 spin_unlock(&image->lock);
48d9356e 718 dev_err(ca91cx42_bridge->parent, "Invalid address space\n");
3d0f8bc7
MW
719 retval = -EINVAL;
720 goto err_aspace;
60479690
MW
721 break;
722 }
723
3d0f8bc7
MW
724 temp_ctl &= ~(CA91CX42_LSI_CTL_PGM_M | CA91CX42_LSI_CTL_SUPER_M);
725 if (cycle & VME_SUPER)
726 temp_ctl |= CA91CX42_LSI_CTL_SUPER_SUPR;
727 if (cycle & VME_PROG)
728 temp_ctl |= CA91CX42_LSI_CTL_PGM_PGM;
60479690 729
3d0f8bc7 730 /* Setup mapping */
29848ac9
MW
731 iowrite32(pci_base, bridge->base + CA91CX42_LSI_BS[i]);
732 iowrite32(pci_bound, bridge->base + CA91CX42_LSI_BD[i]);
733 iowrite32(vme_offset, bridge->base + CA91CX42_LSI_TO[i]);
3d0f8bc7
MW
734
735 /* Write ctl reg without enable */
29848ac9 736 iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
3d0f8bc7
MW
737
738 if (enabled)
739 temp_ctl |= CA91CX42_LSI_CTL_EN;
740
29848ac9 741 iowrite32(temp_ctl, bridge->base + CA91CX42_LSI_CTL[i]);
3d0f8bc7 742
886953e9 743 spin_unlock(&image->lock);
3d0f8bc7
MW
744 return 0;
745
746err_aspace:
747err_dwidth:
748 ca91cx42_free_resource(image);
749err_res:
750err_window:
751 return retval;
752}
753
efbb979d
EC
754static int __ca91cx42_master_get(struct vme_master_resource *image,
755 int *enabled, unsigned long long *vme_base, unsigned long long *size,
6af04b06 756 u32 *aspace, u32 *cycle, u32 *dwidth)
3d0f8bc7
MW
757{
758 unsigned int i, ctl;
759 unsigned long long pci_base, pci_bound, vme_offset;
29848ac9
MW
760 struct ca91cx42_driver *bridge;
761
762 bridge = image->parent->driver_priv;
3d0f8bc7
MW
763
764 i = image->number;
765
29848ac9 766 ctl = ioread32(bridge->base + CA91CX42_LSI_CTL[i]);
3d0f8bc7 767
29848ac9
MW
768 pci_base = ioread32(bridge->base + CA91CX42_LSI_BS[i]);
769 vme_offset = ioread32(bridge->base + CA91CX42_LSI_TO[i]);
770 pci_bound = ioread32(bridge->base + CA91CX42_LSI_BD[i]);
3d0f8bc7
MW
771
772 *vme_base = pci_base + vme_offset;
21e0cf6d 773 *size = (unsigned long long)(pci_bound - pci_base);
3d0f8bc7
MW
774
775 *enabled = 0;
776 *aspace = 0;
777 *cycle = 0;
778 *dwidth = 0;
779
780 if (ctl & CA91CX42_LSI_CTL_EN)
781 *enabled = 1;
782
783 /* Setup address space */
784 switch (ctl & CA91CX42_LSI_CTL_VAS_M) {
785 case CA91CX42_LSI_CTL_VAS_A16:
786 *aspace = VME_A16;
787 break;
788 case CA91CX42_LSI_CTL_VAS_A24:
789 *aspace = VME_A24;
790 break;
791 case CA91CX42_LSI_CTL_VAS_A32:
792 *aspace = VME_A32;
793 break;
794 case CA91CX42_LSI_CTL_VAS_CRCSR:
795 *aspace = VME_CRCSR;
796 break;
797 case CA91CX42_LSI_CTL_VAS_USER1:
798 *aspace = VME_USER1;
799 break;
800 case CA91CX42_LSI_CTL_VAS_USER2:
801 *aspace = VME_USER2;
802 break;
803 }
804
805 /* XXX Not sure howto check for MBLT */
806 /* Setup cycle types */
807 if (ctl & CA91CX42_LSI_CTL_VCT_BLT)
808 *cycle |= VME_BLT;
809 else
810 *cycle |= VME_SCT;
811
812 if (ctl & CA91CX42_LSI_CTL_SUPER_SUPR)
813 *cycle |= VME_SUPER;
814 else
815 *cycle |= VME_USER;
816
817 if (ctl & CA91CX42_LSI_CTL_PGM_PGM)
818 *cycle = VME_PROG;
819 else
820 *cycle = VME_DATA;
821
822 /* Setup data width */
823 switch (ctl & CA91CX42_LSI_CTL_VDW_M) {
824 case CA91CX42_LSI_CTL_VDW_D8:
825 *dwidth = VME_D8;
826 break;
827 case CA91CX42_LSI_CTL_VDW_D16:
828 *dwidth = VME_D16;
829 break;
830 case CA91CX42_LSI_CTL_VDW_D32:
831 *dwidth = VME_D32;
832 break;
833 case CA91CX42_LSI_CTL_VDW_D64:
834 *dwidth = VME_D64;
835 break;
836 }
837
3d0f8bc7
MW
838 return 0;
839}
840
efbb979d 841static int ca91cx42_master_get(struct vme_master_resource *image, int *enabled,
6af04b06
MW
842 unsigned long long *vme_base, unsigned long long *size, u32 *aspace,
843 u32 *cycle, u32 *dwidth)
3d0f8bc7
MW
844{
845 int retval;
846
886953e9 847 spin_lock(&image->lock);
3d0f8bc7
MW
848
849 retval = __ca91cx42_master_get(image, enabled, vme_base, size, aspace,
850 cycle, dwidth);
851
886953e9 852 spin_unlock(&image->lock);
3d0f8bc7
MW
853
854 return retval;
855}
856
efbb979d
EC
857static ssize_t ca91cx42_master_read(struct vme_master_resource *image,
858 void *buf, size_t count, loff_t offset)
3d0f8bc7 859{
21e0cf6d 860 ssize_t retval;
53059aa0
AB
861 void *addr = image->kern_base + offset;
862 unsigned int done = 0;
863 unsigned int count32;
864
865 if (count == 0)
866 return 0;
60479690 867
886953e9 868 spin_lock(&image->lock);
60479690 869
53059aa0
AB
870 /* The following code handles VME address alignment problem
871 * in order to assure the maximal data width cycle.
872 * We cannot use memcpy_xxx directly here because it
873 * may cut data transfer in 8-bits cycles, thus making
874 * D16 cycle impossible.
875 * From the other hand, the bridge itself assures that
876 * maximal configured data cycle is used and splits it
877 * automatically for non-aligned addresses.
878 */
b91a9363 879 if ((uintptr_t)addr & 0x1) {
53059aa0
AB
880 *(u8 *)buf = ioread8(addr);
881 done += 1;
882 if (done == count)
883 goto out;
884 }
b91a9363 885 if ((uintptr_t)addr & 0x2) {
53059aa0
AB
886 if ((count - done) < 2) {
887 *(u8 *)(buf + done) = ioread8(addr + done);
888 done += 1;
889 goto out;
890 } else {
891 *(u16 *)(buf + done) = ioread16(addr + done);
892 done += 2;
893 }
894 }
60479690 895
53059aa0
AB
896 count32 = (count - done) & ~0x3;
897 if (count32 > 0) {
898 memcpy_fromio(buf + done, addr + done, (unsigned int)count);
899 done += count32;
900 }
901
902 if ((count - done) & 0x2) {
903 *(u16 *)(buf + done) = ioread16(addr + done);
904 done += 2;
905 }
906 if ((count - done) & 0x1) {
907 *(u8 *)(buf + done) = ioread8(addr + done);
908 done += 1;
909 }
910out:
911 retval = count;
886953e9 912 spin_unlock(&image->lock);
3d0f8bc7
MW
913
914 return retval;
60479690
MW
915}
916
efbb979d
EC
917static ssize_t ca91cx42_master_write(struct vme_master_resource *image,
918 void *buf, size_t count, loff_t offset)
60479690 919{
53059aa0
AB
920 ssize_t retval;
921 void *addr = image->kern_base + offset;
922 unsigned int done = 0;
923 unsigned int count32;
924
925 if (count == 0)
926 return 0;
60479690 927
886953e9 928 spin_lock(&image->lock);
60479690 929
53059aa0
AB
930 /* Here we apply for the same strategy we do in master_read
931 * function in order to assure D16 cycle when required.
932 */
b91a9363 933 if ((uintptr_t)addr & 0x1) {
53059aa0
AB
934 iowrite8(*(u8 *)buf, addr);
935 done += 1;
936 if (done == count)
937 goto out;
938 }
b91a9363 939 if ((uintptr_t)addr & 0x2) {
53059aa0
AB
940 if ((count - done) < 2) {
941 iowrite8(*(u8 *)(buf + done), addr + done);
942 done += 1;
943 goto out;
944 } else {
945 iowrite16(*(u16 *)(buf + done), addr + done);
946 done += 2;
947 }
948 }
949
950 count32 = (count - done) & ~0x3;
951 if (count32 > 0) {
952 memcpy_toio(addr + done, buf + done, count32);
953 done += count32;
954 }
955
956 if ((count - done) & 0x2) {
957 iowrite16(*(u16 *)(buf + done), addr + done);
958 done += 2;
959 }
960 if ((count - done) & 0x1) {
961 iowrite8(*(u8 *)(buf + done), addr + done);
962 done += 1;
963 }
964out:
3d0f8bc7
MW
965 retval = count;
966
886953e9
EC
967 spin_unlock(&image->lock);
968
3d0f8bc7 969 return retval;
60479690
MW
970}
971
efbb979d 972static unsigned int ca91cx42_master_rmw(struct vme_master_resource *image,
04e10e15
MW
973 unsigned int mask, unsigned int compare, unsigned int swap,
974 loff_t offset)
975{
b91a9363
MV
976 u32 result;
977 uintptr_t pci_addr;
04e10e15
MW
978 int i;
979 struct ca91cx42_driver *bridge;
980 struct device *dev;
981
982 bridge = image->parent->driver_priv;
983 dev = image->parent->parent;
984
985 /* Find the PCI address that maps to the desired VME address */
986 i = image->number;
987
988 /* Locking as we can only do one of these at a time */
886953e9 989 mutex_lock(&bridge->vme_rmw);
04e10e15
MW
990
991 /* Lock image */
886953e9 992 spin_lock(&image->lock);
04e10e15 993
b91a9363 994 pci_addr = (uintptr_t)image->kern_base + offset;
04e10e15
MW
995
996 /* Address must be 4-byte aligned */
997 if (pci_addr & 0x3) {
998 dev_err(dev, "RMW Address not 4-byte aligned\n");
7c0ace54
JL
999 result = -EINVAL;
1000 goto out;
04e10e15
MW
1001 }
1002
1003 /* Ensure RMW Disabled whilst configuring */
1004 iowrite32(0, bridge->base + SCYC_CTL);
1005
1006 /* Configure registers */
1007 iowrite32(mask, bridge->base + SCYC_EN);
1008 iowrite32(compare, bridge->base + SCYC_CMP);
1009 iowrite32(swap, bridge->base + SCYC_SWP);
1010 iowrite32(pci_addr, bridge->base + SCYC_ADDR);
1011
1012 /* Enable RMW */
1013 iowrite32(CA91CX42_SCYC_CTL_CYC_RMW, bridge->base + SCYC_CTL);
1014
1015 /* Kick process off with a read to the required address. */
1016 result = ioread32(image->kern_base + offset);
1017
1018 /* Disable RMW */
1019 iowrite32(0, bridge->base + SCYC_CTL);
1020
7c0ace54 1021out:
886953e9 1022 spin_unlock(&image->lock);
04e10e15 1023
886953e9 1024 mutex_unlock(&bridge->vme_rmw);
04e10e15
MW
1025
1026 return result;
1027}
1028
efbb979d
EC
1029static int ca91cx42_dma_list_add(struct vme_dma_list *list,
1030 struct vme_dma_attr *src, struct vme_dma_attr *dest, size_t count)
4860ab74
MW
1031{
1032 struct ca91cx42_dma_entry *entry, *prev;
1033 struct vme_dma_pci *pci_attr;
1034 struct vme_dma_vme *vme_attr;
1035 dma_addr_t desc_ptr;
1036 int retval = 0;
48d9356e
MW
1037 struct device *dev;
1038
1039 dev = list->parent->parent->parent;
4860ab74
MW
1040
1041 /* XXX descriptor must be aligned on 64-bit boundaries */
32414878 1042 entry = kmalloc(sizeof(struct ca91cx42_dma_entry), GFP_KERNEL);
4860ab74 1043 if (entry == NULL) {
48d9356e 1044 dev_err(dev, "Failed to allocate memory for dma resource "
4860ab74
MW
1045 "structure\n");
1046 retval = -ENOMEM;
1047 goto err_mem;
1048 }
1049
1050 /* Test descriptor alignment */
886953e9 1051 if ((unsigned long)&entry->descriptor & CA91CX42_DCPP_M) {
48d9356e 1052 dev_err(dev, "Descriptor not aligned to 16 byte boundary as "
886953e9 1053 "required: %p\n", &entry->descriptor);
4860ab74
MW
1054 retval = -EINVAL;
1055 goto err_align;
1056 }
1057
886953e9 1058 memset(&entry->descriptor, 0, sizeof(struct ca91cx42_dma_descriptor));
4860ab74
MW
1059
1060 if (dest->type == VME_DMA_VME) {
1061 entry->descriptor.dctl |= CA91CX42_DCTL_L2V;
feffce47
KV
1062 vme_attr = dest->private;
1063 pci_attr = src->private;
4860ab74 1064 } else {
feffce47
KV
1065 vme_attr = src->private;
1066 pci_attr = dest->private;
4860ab74
MW
1067 }
1068
25985edc 1069 /* Check we can do fulfill required attributes */
4860ab74
MW
1070 if ((vme_attr->aspace & ~(VME_A16 | VME_A24 | VME_A32 | VME_USER1 |
1071 VME_USER2)) != 0) {
1072
48d9356e 1073 dev_err(dev, "Unsupported cycle type\n");
4860ab74
MW
1074 retval = -EINVAL;
1075 goto err_aspace;
1076 }
1077
1078 if ((vme_attr->cycle & ~(VME_SCT | VME_BLT | VME_SUPER | VME_USER |
1079 VME_PROG | VME_DATA)) != 0) {
1080
48d9356e 1081 dev_err(dev, "Unsupported cycle type\n");
4860ab74
MW
1082 retval = -EINVAL;
1083 goto err_cycle;
1084 }
1085
25985edc 1086 /* Check to see if we can fulfill source and destination */
4860ab74
MW
1087 if (!(((src->type == VME_DMA_PCI) && (dest->type == VME_DMA_VME)) ||
1088 ((src->type == VME_DMA_VME) && (dest->type == VME_DMA_PCI)))) {
1089
48d9356e 1090 dev_err(dev, "Cannot perform transfer with this "
4860ab74
MW
1091 "source-destination combination\n");
1092 retval = -EINVAL;
1093 goto err_direct;
1094 }
1095
1096 /* Setup cycle types */
1097 if (vme_attr->cycle & VME_BLT)
1098 entry->descriptor.dctl |= CA91CX42_DCTL_VCT_BLT;
1099
1100 /* Setup data width */
1101 switch (vme_attr->dwidth) {
1102 case VME_D8:
1103 entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D8;
1104 break;
1105 case VME_D16:
1106 entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D16;
1107 break;
1108 case VME_D32:
1109 entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D32;
1110 break;
1111 case VME_D64:
1112 entry->descriptor.dctl |= CA91CX42_DCTL_VDW_D64;
1113 break;
1114 default:
48d9356e 1115 dev_err(dev, "Invalid data width\n");
4860ab74
MW
1116 return -EINVAL;
1117 }
1118
1119 /* Setup address space */
1120 switch (vme_attr->aspace) {
1121 case VME_A16:
1122 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A16;
1123 break;
1124 case VME_A24:
1125 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A24;
1126 break;
1127 case VME_A32:
1128 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_A32;
1129 break;
1130 case VME_USER1:
1131 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER1;
1132 break;
1133 case VME_USER2:
1134 entry->descriptor.dctl |= CA91CX42_DCTL_VAS_USER2;
1135 break;
1136 default:
48d9356e 1137 dev_err(dev, "Invalid address space\n");
4860ab74
MW
1138 return -EINVAL;
1139 break;
1140 }
1141
1142 if (vme_attr->cycle & VME_SUPER)
1143 entry->descriptor.dctl |= CA91CX42_DCTL_SUPER_SUPR;
1144 if (vme_attr->cycle & VME_PROG)
1145 entry->descriptor.dctl |= CA91CX42_DCTL_PGM_PGM;
1146
1147 entry->descriptor.dtbc = count;
1148 entry->descriptor.dla = pci_attr->address;
1149 entry->descriptor.dva = vme_attr->address;
1150 entry->descriptor.dcpp = CA91CX42_DCPP_NULL;
1151
1152 /* Add to list */
886953e9 1153 list_add_tail(&entry->list, &list->entries);
4860ab74
MW
1154
1155 /* Fill out previous descriptors "Next Address" */
886953e9 1156 if (entry->list.prev != &list->entries) {
4860ab74
MW
1157 prev = list_entry(entry->list.prev, struct ca91cx42_dma_entry,
1158 list);
1159 /* We need the bus address for the pointer */
886953e9 1160 desc_ptr = virt_to_bus(&entry->descriptor);
4860ab74
MW
1161 prev->descriptor.dcpp = desc_ptr & ~CA91CX42_DCPP_M;
1162 }
1163
1164 return 0;
1165
1166err_cycle:
1167err_aspace:
1168err_direct:
1169err_align:
1170 kfree(entry);
1171err_mem:
1172 return retval;
1173}
1174
1175static int ca91cx42_dma_busy(struct vme_bridge *ca91cx42_bridge)
1176{
1177 u32 tmp;
1178 struct ca91cx42_driver *bridge;
1179
1180 bridge = ca91cx42_bridge->driver_priv;
1181
1182 tmp = ioread32(bridge->base + DGCS);
1183
1184 if (tmp & CA91CX42_DGCS_ACT)
1185 return 0;
1186 else
1187 return 1;
1188}
1189
efbb979d 1190static int ca91cx42_dma_list_exec(struct vme_dma_list *list)
4860ab74
MW
1191{
1192 struct vme_dma_resource *ctrlr;
1193 struct ca91cx42_dma_entry *entry;
1194 int retval = 0;
1195 dma_addr_t bus_addr;
1196 u32 val;
48d9356e 1197 struct device *dev;
4860ab74
MW
1198 struct ca91cx42_driver *bridge;
1199
1200 ctrlr = list->parent;
1201
1202 bridge = ctrlr->parent->driver_priv;
48d9356e 1203 dev = ctrlr->parent->parent;
4860ab74 1204
886953e9 1205 mutex_lock(&ctrlr->mtx);
4860ab74 1206
886953e9 1207 if (!(list_empty(&ctrlr->running))) {
4860ab74
MW
1208 /*
1209 * XXX We have an active DMA transfer and currently haven't
1210 * sorted out the mechanism for "pending" DMA transfers.
1211 * Return busy.
1212 */
1213 /* Need to add to pending here */
886953e9 1214 mutex_unlock(&ctrlr->mtx);
4860ab74
MW
1215 return -EBUSY;
1216 } else {
886953e9 1217 list_add(&list->list, &ctrlr->running);
4860ab74
MW
1218 }
1219
1220 /* Get first bus address and write into registers */
886953e9 1221 entry = list_first_entry(&list->entries, struct ca91cx42_dma_entry,
4860ab74
MW
1222 list);
1223
886953e9 1224 bus_addr = virt_to_bus(&entry->descriptor);
4860ab74 1225
886953e9 1226 mutex_unlock(&ctrlr->mtx);
4860ab74
MW
1227
1228 iowrite32(0, bridge->base + DTBC);
1229 iowrite32(bus_addr & ~CA91CX42_DCPP_M, bridge->base + DCPP);
1230
1231 /* Start the operation */
1232 val = ioread32(bridge->base + DGCS);
1233
1234 /* XXX Could set VMEbus On and Off Counters here */
1235 val &= (CA91CX42_DGCS_VON_M | CA91CX42_DGCS_VOFF_M);
1236
1237 val |= (CA91CX42_DGCS_CHAIN | CA91CX42_DGCS_STOP | CA91CX42_DGCS_HALT |
1238 CA91CX42_DGCS_DONE | CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
1239 CA91CX42_DGCS_PERR);
1240
1241 iowrite32(val, bridge->base + DGCS);
1242
1243 val |= CA91CX42_DGCS_GO;
1244
1245 iowrite32(val, bridge->base + DGCS);
1246
1247 wait_event_interruptible(bridge->dma_queue,
1248 ca91cx42_dma_busy(ctrlr->parent));
1249
1250 /*
1251 * Read status register, this register is valid until we kick off a
1252 * new transfer.
1253 */
1254 val = ioread32(bridge->base + DGCS);
1255
1256 if (val & (CA91CX42_DGCS_LERR | CA91CX42_DGCS_VERR |
1257 CA91CX42_DGCS_PERR)) {
1258
48d9356e 1259 dev_err(dev, "ca91c042: DMA Error. DGCS=%08X\n", val);
4860ab74
MW
1260 val = ioread32(bridge->base + DCTL);
1261 }
1262
1263 /* Remove list from running list */
886953e9
EC
1264 mutex_lock(&ctrlr->mtx);
1265 list_del(&list->list);
1266 mutex_unlock(&ctrlr->mtx);
4860ab74
MW
1267
1268 return retval;
1269
1270}
1271
efbb979d 1272static int ca91cx42_dma_list_empty(struct vme_dma_list *list)
4860ab74
MW
1273{
1274 struct list_head *pos, *temp;
1275 struct ca91cx42_dma_entry *entry;
1276
1277 /* detach and free each entry */
886953e9 1278 list_for_each_safe(pos, temp, &list->entries) {
4860ab74
MW
1279 list_del(pos);
1280 entry = list_entry(pos, struct ca91cx42_dma_entry, list);
1281 kfree(entry);
1282 }
1283
1284 return 0;
1285}
1286
2b82beb8
MW
1287/*
1288 * All 4 location monitors reside at the same base - this is therefore a
1289 * system wide configuration.
1290 *
1291 * This does not enable the LM monitor - that should be done when the first
1292 * callback is attached and disabled when the last callback is removed.
1293 */
efbb979d 1294static int ca91cx42_lm_set(struct vme_lm_resource *lm,
6af04b06 1295 unsigned long long lm_base, u32 aspace, u32 cycle)
2b82beb8
MW
1296{
1297 u32 temp_base, lm_ctl = 0;
1298 int i;
1299 struct ca91cx42_driver *bridge;
1300 struct device *dev;
1301
1302 bridge = lm->parent->driver_priv;
1303 dev = lm->parent->parent;
1304
1305 /* Check the alignment of the location monitor */
1306 temp_base = (u32)lm_base;
1307 if (temp_base & 0xffff) {
1308 dev_err(dev, "Location monitor must be aligned to 64KB "
1309 "boundary");
1310 return -EINVAL;
1311 }
1312
886953e9 1313 mutex_lock(&lm->mtx);
2b82beb8
MW
1314
1315 /* If we already have a callback attached, we can't move it! */
1316 for (i = 0; i < lm->monitors; i++) {
1317 if (bridge->lm_callback[i] != NULL) {
886953e9 1318 mutex_unlock(&lm->mtx);
2b82beb8
MW
1319 dev_err(dev, "Location monitor callback attached, "
1320 "can't reset\n");
1321 return -EBUSY;
1322 }
1323 }
1324
1325 switch (aspace) {
1326 case VME_A16:
1327 lm_ctl |= CA91CX42_LM_CTL_AS_A16;
1328 break;
1329 case VME_A24:
1330 lm_ctl |= CA91CX42_LM_CTL_AS_A24;
1331 break;
1332 case VME_A32:
1333 lm_ctl |= CA91CX42_LM_CTL_AS_A32;
1334 break;
1335 default:
886953e9 1336 mutex_unlock(&lm->mtx);
2b82beb8
MW
1337 dev_err(dev, "Invalid address space\n");
1338 return -EINVAL;
1339 break;
1340 }
1341
1342 if (cycle & VME_SUPER)
1343 lm_ctl |= CA91CX42_LM_CTL_SUPR;
1344 if (cycle & VME_USER)
1345 lm_ctl |= CA91CX42_LM_CTL_NPRIV;
1346 if (cycle & VME_PROG)
1347 lm_ctl |= CA91CX42_LM_CTL_PGM;
1348 if (cycle & VME_DATA)
1349 lm_ctl |= CA91CX42_LM_CTL_DATA;
1350
1351 iowrite32(lm_base, bridge->base + LM_BS);
1352 iowrite32(lm_ctl, bridge->base + LM_CTL);
1353
886953e9 1354 mutex_unlock(&lm->mtx);
2b82beb8
MW
1355
1356 return 0;
1357}
1358
1359/* Get configuration of the callback monitor and return whether it is enabled
1360 * or disabled.
1361 */
efbb979d 1362static int ca91cx42_lm_get(struct vme_lm_resource *lm,
6af04b06 1363 unsigned long long *lm_base, u32 *aspace, u32 *cycle)
2b82beb8
MW
1364{
1365 u32 lm_ctl, enabled = 0;
1366 struct ca91cx42_driver *bridge;
1367
1368 bridge = lm->parent->driver_priv;
1369
886953e9 1370 mutex_lock(&lm->mtx);
2b82beb8
MW
1371
1372 *lm_base = (unsigned long long)ioread32(bridge->base + LM_BS);
1373 lm_ctl = ioread32(bridge->base + LM_CTL);
1374
1375 if (lm_ctl & CA91CX42_LM_CTL_EN)
1376 enabled = 1;
1377
1378 if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A16)
1379 *aspace = VME_A16;
1380 if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A24)
1381 *aspace = VME_A24;
1382 if ((lm_ctl & CA91CX42_LM_CTL_AS_M) == CA91CX42_LM_CTL_AS_A32)
1383 *aspace = VME_A32;
1384
1385 *cycle = 0;
1386 if (lm_ctl & CA91CX42_LM_CTL_SUPR)
1387 *cycle |= VME_SUPER;
1388 if (lm_ctl & CA91CX42_LM_CTL_NPRIV)
1389 *cycle |= VME_USER;
1390 if (lm_ctl & CA91CX42_LM_CTL_PGM)
1391 *cycle |= VME_PROG;
1392 if (lm_ctl & CA91CX42_LM_CTL_DATA)
1393 *cycle |= VME_DATA;
1394
886953e9 1395 mutex_unlock(&lm->mtx);
2b82beb8
MW
1396
1397 return enabled;
1398}
1399
1400/*
1401 * Attach a callback to a specific location monitor.
1402 *
1403 * Callback will be passed the monitor triggered.
1404 */
efbb979d 1405static int ca91cx42_lm_attach(struct vme_lm_resource *lm, int monitor,
2b82beb8
MW
1406 void (*callback)(int))
1407{
1408 u32 lm_ctl, tmp;
1409 struct ca91cx42_driver *bridge;
1410 struct device *dev;
1411
1412 bridge = lm->parent->driver_priv;
1413 dev = lm->parent->parent;
1414
886953e9 1415 mutex_lock(&lm->mtx);
2b82beb8
MW
1416
1417 /* Ensure that the location monitor is configured - need PGM or DATA */
1418 lm_ctl = ioread32(bridge->base + LM_CTL);
1419 if ((lm_ctl & (CA91CX42_LM_CTL_PGM | CA91CX42_LM_CTL_DATA)) == 0) {
886953e9 1420 mutex_unlock(&lm->mtx);
2b82beb8
MW
1421 dev_err(dev, "Location monitor not properly configured\n");
1422 return -EINVAL;
1423 }
1424
1425 /* Check that a callback isn't already attached */
1426 if (bridge->lm_callback[monitor] != NULL) {
886953e9 1427 mutex_unlock(&lm->mtx);
2b82beb8
MW
1428 dev_err(dev, "Existing callback attached\n");
1429 return -EBUSY;
1430 }
1431
1432 /* Attach callback */
1433 bridge->lm_callback[monitor] = callback;
1434
1435 /* Enable Location Monitor interrupt */
1436 tmp = ioread32(bridge->base + LINT_EN);
1437 tmp |= CA91CX42_LINT_LM[monitor];
1438 iowrite32(tmp, bridge->base + LINT_EN);
1439
1440 /* Ensure that global Location Monitor Enable set */
1441 if ((lm_ctl & CA91CX42_LM_CTL_EN) == 0) {
1442 lm_ctl |= CA91CX42_LM_CTL_EN;
1443 iowrite32(lm_ctl, bridge->base + LM_CTL);
1444 }
1445
886953e9 1446 mutex_unlock(&lm->mtx);
2b82beb8
MW
1447
1448 return 0;
1449}
1450
1451/*
1452 * Detach a callback function forn a specific location monitor.
1453 */
efbb979d 1454static int ca91cx42_lm_detach(struct vme_lm_resource *lm, int monitor)
2b82beb8
MW
1455{
1456 u32 tmp;
1457 struct ca91cx42_driver *bridge;
1458
1459 bridge = lm->parent->driver_priv;
1460
886953e9 1461 mutex_lock(&lm->mtx);
2b82beb8
MW
1462
1463 /* Disable Location Monitor and ensure previous interrupts are clear */
1464 tmp = ioread32(bridge->base + LINT_EN);
1465 tmp &= ~CA91CX42_LINT_LM[monitor];
1466 iowrite32(tmp, bridge->base + LINT_EN);
1467
1468 iowrite32(CA91CX42_LINT_LM[monitor],
1469 bridge->base + LINT_STAT);
1470
1471 /* Detach callback */
1472 bridge->lm_callback[monitor] = NULL;
1473
1474 /* If all location monitors disabled, disable global Location Monitor */
1475 if ((tmp & (CA91CX42_LINT_LM0 | CA91CX42_LINT_LM1 | CA91CX42_LINT_LM2 |
1476 CA91CX42_LINT_LM3)) == 0) {
1477 tmp = ioread32(bridge->base + LM_CTL);
1478 tmp &= ~CA91CX42_LM_CTL_EN;
1479 iowrite32(tmp, bridge->base + LM_CTL);
1480 }
1481
886953e9 1482 mutex_unlock(&lm->mtx);
2b82beb8
MW
1483
1484 return 0;
1485}
1486
efbb979d 1487static int ca91cx42_slot_get(struct vme_bridge *ca91cx42_bridge)
60479690 1488{
3d0f8bc7 1489 u32 slot = 0;
29848ac9
MW
1490 struct ca91cx42_driver *bridge;
1491
1492 bridge = ca91cx42_bridge->driver_priv;
60479690 1493
12b2d5c0 1494 if (!geoid) {
29848ac9 1495 slot = ioread32(bridge->base + VCSR_BS);
12b2d5c0
MW
1496 slot = ((slot & CA91CX42_VCSR_BS_SLOT_M) >> 27);
1497 } else
1498 slot = geoid;
1499
3d0f8bc7
MW
1500 return (int)slot;
1501
1502}
1503
7f58f025
MV
1504void *ca91cx42_alloc_consistent(struct device *parent, size_t size,
1505 dma_addr_t *dma)
1506{
1507 struct pci_dev *pdev;
1508
1509 /* Find pci_dev container of dev */
1510 pdev = container_of(parent, struct pci_dev, dev);
1511
1512 return pci_alloc_consistent(pdev, size, dma);
1513}
1514
1515void ca91cx42_free_consistent(struct device *parent, size_t size, void *vaddr,
1516 dma_addr_t dma)
1517{
1518 struct pci_dev *pdev;
1519
1520 /* Find pci_dev container of dev */
1521 pdev = container_of(parent, struct pci_dev, dev);
1522
1523 pci_free_consistent(pdev, size, vaddr, dma);
1524}
1525
3d0f8bc7
MW
1526static int __init ca91cx42_init(void)
1527{
1528 return pci_register_driver(&ca91cx42_driver);
1529}
1530
1531/*
1532 * Configure CR/CSR space
1533 *
1534 * Access to the CR/CSR can be configured at power-up. The location of the
1535 * CR/CSR registers in the CR/CSR address space is determined by the boards
1536 * Auto-ID or Geographic address. This function ensures that the window is
1537 * enabled at an offset consistent with the boards geopgraphic address.
1538 */
29848ac9
MW
1539static int ca91cx42_crcsr_init(struct vme_bridge *ca91cx42_bridge,
1540 struct pci_dev *pdev)
3d0f8bc7
MW
1541{
1542 unsigned int crcsr_addr;
1543 int tmp, slot;
29848ac9
MW
1544 struct ca91cx42_driver *bridge;
1545
1546 bridge = ca91cx42_bridge->driver_priv;
3d0f8bc7 1547
29848ac9 1548 slot = ca91cx42_slot_get(ca91cx42_bridge);
25331ba2
MW
1549
1550 /* Write CSR Base Address if slot ID is supplied as a module param */
1551 if (geoid)
1552 iowrite32(geoid << 27, bridge->base + VCSR_BS);
1553
3d0f8bc7
MW
1554 dev_info(&pdev->dev, "CR/CSR Offset: %d\n", slot);
1555 if (slot == 0) {
1556 dev_err(&pdev->dev, "Slot number is unset, not configuring "
1557 "CR/CSR space\n");
1558 return -EINVAL;
60479690 1559 }
3d0f8bc7
MW
1560
1561 /* Allocate mem for CR/CSR image */
29848ac9 1562 bridge->crcsr_kernel = pci_alloc_consistent(pdev, VME_CRCSR_BUF_SIZE,
886953e9 1563 &bridge->crcsr_bus);
29848ac9 1564 if (bridge->crcsr_kernel == NULL) {
3d0f8bc7
MW
1565 dev_err(&pdev->dev, "Failed to allocate memory for CR/CSR "
1566 "image\n");
1567 return -ENOMEM;
60479690
MW
1568 }
1569
29848ac9 1570 memset(bridge->crcsr_kernel, 0, VME_CRCSR_BUF_SIZE);
60479690 1571
3d0f8bc7 1572 crcsr_addr = slot * (512 * 1024);
29848ac9 1573 iowrite32(bridge->crcsr_bus - crcsr_addr, bridge->base + VCSR_TO);
60479690 1574
29848ac9 1575 tmp = ioread32(bridge->base + VCSR_CTL);
3d0f8bc7 1576 tmp |= CA91CX42_VCSR_CTL_EN;
29848ac9 1577 iowrite32(tmp, bridge->base + VCSR_CTL);
60479690 1578
3d0f8bc7 1579 return 0;
60479690
MW
1580}
1581
29848ac9
MW
1582static void ca91cx42_crcsr_exit(struct vme_bridge *ca91cx42_bridge,
1583 struct pci_dev *pdev)
60479690 1584{
3d0f8bc7 1585 u32 tmp;
29848ac9
MW
1586 struct ca91cx42_driver *bridge;
1587
1588 bridge = ca91cx42_bridge->driver_priv;
60479690 1589
3d0f8bc7 1590 /* Turn off CR/CSR space */
29848ac9 1591 tmp = ioread32(bridge->base + VCSR_CTL);
3d0f8bc7 1592 tmp &= ~CA91CX42_VCSR_CTL_EN;
29848ac9 1593 iowrite32(tmp, bridge->base + VCSR_CTL);
60479690 1594
3d0f8bc7 1595 /* Free image */
29848ac9 1596 iowrite32(0, bridge->base + VCSR_TO);
60479690 1597
29848ac9
MW
1598 pci_free_consistent(pdev, VME_CRCSR_BUF_SIZE, bridge->crcsr_kernel,
1599 bridge->crcsr_bus);
3d0f8bc7 1600}
60479690 1601
3d0f8bc7
MW
1602static int ca91cx42_probe(struct pci_dev *pdev, const struct pci_device_id *id)
1603{
1604 int retval, i;
1605 u32 data;
1606 struct list_head *pos = NULL;
29848ac9
MW
1607 struct vme_bridge *ca91cx42_bridge;
1608 struct ca91cx42_driver *ca91cx42_device;
3d0f8bc7
MW
1609 struct vme_master_resource *master_image;
1610 struct vme_slave_resource *slave_image;
3d0f8bc7 1611 struct vme_dma_resource *dma_ctrlr;
3d0f8bc7
MW
1612 struct vme_lm_resource *lm;
1613
1614 /* We want to support more than one of each bridge so we need to
1615 * dynamically allocate the bridge structure
1616 */
7a6cb0d5 1617 ca91cx42_bridge = kzalloc(sizeof(struct vme_bridge), GFP_KERNEL);
3d0f8bc7
MW
1618
1619 if (ca91cx42_bridge == NULL) {
1620 dev_err(&pdev->dev, "Failed to allocate memory for device "
1621 "structure\n");
1622 retval = -ENOMEM;
1623 goto err_struct;
1624 }
1625
7a6cb0d5 1626 ca91cx42_device = kzalloc(sizeof(struct ca91cx42_driver), GFP_KERNEL);
29848ac9
MW
1627
1628 if (ca91cx42_device == NULL) {
1629 dev_err(&pdev->dev, "Failed to allocate memory for device "
1630 "structure\n");
1631 retval = -ENOMEM;
1632 goto err_driver;
1633 }
1634
29848ac9
MW
1635 ca91cx42_bridge->driver_priv = ca91cx42_device;
1636
3d0f8bc7
MW
1637 /* Enable the device */
1638 retval = pci_enable_device(pdev);
1639 if (retval) {
1640 dev_err(&pdev->dev, "Unable to enable device\n");
1641 goto err_enable;
1642 }
1643
1644 /* Map Registers */
1645 retval = pci_request_regions(pdev, driver_name);
1646 if (retval) {
1647 dev_err(&pdev->dev, "Unable to reserve resources\n");
1648 goto err_resource;
1649 }
1650
1651 /* map registers in BAR 0 */
29848ac9 1652 ca91cx42_device->base = ioremap_nocache(pci_resource_start(pdev, 0),
3d0f8bc7 1653 4096);
29848ac9 1654 if (!ca91cx42_device->base) {
3d0f8bc7
MW
1655 dev_err(&pdev->dev, "Unable to remap CRG region\n");
1656 retval = -EIO;
1657 goto err_remap;
1658 }
1659
1660 /* Check to see if the mapping worked out */
29848ac9 1661 data = ioread32(ca91cx42_device->base + CA91CX42_PCI_ID) & 0x0000FFFF;
3d0f8bc7
MW
1662 if (data != PCI_VENDOR_ID_TUNDRA) {
1663 dev_err(&pdev->dev, "PCI_ID check failed\n");
1664 retval = -EIO;
1665 goto err_test;
1666 }
1667
1668 /* Initialize wait queues & mutual exclusion flags */
886953e9
EC
1669 init_waitqueue_head(&ca91cx42_device->dma_queue);
1670 init_waitqueue_head(&ca91cx42_device->iack_queue);
1671 mutex_init(&ca91cx42_device->vme_int);
1672 mutex_init(&ca91cx42_device->vme_rmw);
3d0f8bc7 1673
886953e9 1674 ca91cx42_bridge->parent = &pdev->dev;
3d0f8bc7
MW
1675 strcpy(ca91cx42_bridge->name, driver_name);
1676
1677 /* Setup IRQ */
1678 retval = ca91cx42_irq_init(ca91cx42_bridge);
1679 if (retval != 0) {
1680 dev_err(&pdev->dev, "Chip Initialization failed.\n");
1681 goto err_irq;
1682 }
1683
1684 /* Add master windows to list */
886953e9 1685 INIT_LIST_HEAD(&ca91cx42_bridge->master_resources);
3d0f8bc7
MW
1686 for (i = 0; i < CA91C142_MAX_MASTER; i++) {
1687 master_image = kmalloc(sizeof(struct vme_master_resource),
1688 GFP_KERNEL);
1689 if (master_image == NULL) {
1690 dev_err(&pdev->dev, "Failed to allocate memory for "
1691 "master resource structure\n");
1692 retval = -ENOMEM;
1693 goto err_master;
1694 }
1695 master_image->parent = ca91cx42_bridge;
886953e9 1696 spin_lock_init(&master_image->lock);
3d0f8bc7
MW
1697 master_image->locked = 0;
1698 master_image->number = i;
1699 master_image->address_attr = VME_A16 | VME_A24 | VME_A32 |
1700 VME_CRCSR | VME_USER1 | VME_USER2;
1701 master_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
1702 VME_SUPER | VME_USER | VME_PROG | VME_DATA;
1703 master_image->width_attr = VME_D8 | VME_D16 | VME_D32 | VME_D64;
886953e9 1704 memset(&master_image->bus_resource, 0,
3d0f8bc7
MW
1705 sizeof(struct resource));
1706 master_image->kern_base = NULL;
886953e9
EC
1707 list_add_tail(&master_image->list,
1708 &ca91cx42_bridge->master_resources);
3d0f8bc7
MW
1709 }
1710
1711 /* Add slave windows to list */
886953e9 1712 INIT_LIST_HEAD(&ca91cx42_bridge->slave_resources);
3d0f8bc7
MW
1713 for (i = 0; i < CA91C142_MAX_SLAVE; i++) {
1714 slave_image = kmalloc(sizeof(struct vme_slave_resource),
1715 GFP_KERNEL);
1716 if (slave_image == NULL) {
1717 dev_err(&pdev->dev, "Failed to allocate memory for "
1718 "slave resource structure\n");
1719 retval = -ENOMEM;
1720 goto err_slave;
1721 }
1722 slave_image->parent = ca91cx42_bridge;
886953e9 1723 mutex_init(&slave_image->mtx);
3d0f8bc7
MW
1724 slave_image->locked = 0;
1725 slave_image->number = i;
1726 slave_image->address_attr = VME_A24 | VME_A32 | VME_USER1 |
1727 VME_USER2;
1728
1729 /* Only windows 0 and 4 support A16 */
1730 if (i == 0 || i == 4)
1731 slave_image->address_attr |= VME_A16;
1732
1733 slave_image->cycle_attr = VME_SCT | VME_BLT | VME_MBLT |
1734 VME_SUPER | VME_USER | VME_PROG | VME_DATA;
886953e9
EC
1735 list_add_tail(&slave_image->list,
1736 &ca91cx42_bridge->slave_resources);
3d0f8bc7 1737 }
4860ab74 1738
3d0f8bc7 1739 /* Add dma engines to list */
886953e9 1740 INIT_LIST_HEAD(&ca91cx42_bridge->dma_resources);
3d0f8bc7
MW
1741 for (i = 0; i < CA91C142_MAX_DMA; i++) {
1742 dma_ctrlr = kmalloc(sizeof(struct vme_dma_resource),
1743 GFP_KERNEL);
1744 if (dma_ctrlr == NULL) {
1745 dev_err(&pdev->dev, "Failed to allocate memory for "
1746 "dma resource structure\n");
1747 retval = -ENOMEM;
1748 goto err_dma;
1749 }
1750 dma_ctrlr->parent = ca91cx42_bridge;
886953e9 1751 mutex_init(&dma_ctrlr->mtx);
3d0f8bc7
MW
1752 dma_ctrlr->locked = 0;
1753 dma_ctrlr->number = i;
4f723df4
MW
1754 dma_ctrlr->route_attr = VME_DMA_VME_TO_MEM |
1755 VME_DMA_MEM_TO_VME;
886953e9
EC
1756 INIT_LIST_HEAD(&dma_ctrlr->pending);
1757 INIT_LIST_HEAD(&dma_ctrlr->running);
1758 list_add_tail(&dma_ctrlr->list,
1759 &ca91cx42_bridge->dma_resources);
3d0f8bc7 1760 }
4860ab74 1761
3d0f8bc7 1762 /* Add location monitor to list */
886953e9 1763 INIT_LIST_HEAD(&ca91cx42_bridge->lm_resources);
3d0f8bc7
MW
1764 lm = kmalloc(sizeof(struct vme_lm_resource), GFP_KERNEL);
1765 if (lm == NULL) {
1766 dev_err(&pdev->dev, "Failed to allocate memory for "
1767 "location monitor resource structure\n");
1768 retval = -ENOMEM;
1769 goto err_lm;
1770 }
1771 lm->parent = ca91cx42_bridge;
886953e9 1772 mutex_init(&lm->mtx);
3d0f8bc7
MW
1773 lm->locked = 0;
1774 lm->number = 1;
1775 lm->monitors = 4;
886953e9 1776 list_add_tail(&lm->list, &ca91cx42_bridge->lm_resources);
3d0f8bc7
MW
1777
1778 ca91cx42_bridge->slave_get = ca91cx42_slave_get;
1779 ca91cx42_bridge->slave_set = ca91cx42_slave_set;
1780 ca91cx42_bridge->master_get = ca91cx42_master_get;
1781 ca91cx42_bridge->master_set = ca91cx42_master_set;
1782 ca91cx42_bridge->master_read = ca91cx42_master_read;
1783 ca91cx42_bridge->master_write = ca91cx42_master_write;
3d0f8bc7
MW
1784 ca91cx42_bridge->master_rmw = ca91cx42_master_rmw;
1785 ca91cx42_bridge->dma_list_add = ca91cx42_dma_list_add;
1786 ca91cx42_bridge->dma_list_exec = ca91cx42_dma_list_exec;
1787 ca91cx42_bridge->dma_list_empty = ca91cx42_dma_list_empty;
c813f592
MW
1788 ca91cx42_bridge->irq_set = ca91cx42_irq_set;
1789 ca91cx42_bridge->irq_generate = ca91cx42_irq_generate;
3d0f8bc7
MW
1790 ca91cx42_bridge->lm_set = ca91cx42_lm_set;
1791 ca91cx42_bridge->lm_get = ca91cx42_lm_get;
1792 ca91cx42_bridge->lm_attach = ca91cx42_lm_attach;
1793 ca91cx42_bridge->lm_detach = ca91cx42_lm_detach;
3d0f8bc7 1794 ca91cx42_bridge->slot_get = ca91cx42_slot_get;
7f58f025
MV
1795 ca91cx42_bridge->alloc_consistent = ca91cx42_alloc_consistent;
1796 ca91cx42_bridge->free_consistent = ca91cx42_free_consistent;
3d0f8bc7 1797
29848ac9 1798 data = ioread32(ca91cx42_device->base + MISC_CTL);
3d0f8bc7
MW
1799 dev_info(&pdev->dev, "Board is%s the VME system controller\n",
1800 (data & CA91CX42_MISC_CTL_SYSCON) ? "" : " not");
29848ac9
MW
1801 dev_info(&pdev->dev, "Slot ID is %d\n",
1802 ca91cx42_slot_get(ca91cx42_bridge));
3d0f8bc7 1803
7946328f 1804 if (ca91cx42_crcsr_init(ca91cx42_bridge, pdev))
3d0f8bc7 1805 dev_err(&pdev->dev, "CR/CSR configuration failed.\n");
60479690 1806
3d0f8bc7
MW
1807 /* Need to save ca91cx42_bridge pointer locally in link list for use in
1808 * ca91cx42_remove()
1809 */
1810 retval = vme_register_bridge(ca91cx42_bridge);
1811 if (retval != 0) {
1812 dev_err(&pdev->dev, "Chip Registration failed.\n");
1813 goto err_reg;
1814 }
1815
29848ac9
MW
1816 pci_set_drvdata(pdev, ca91cx42_bridge);
1817
3d0f8bc7
MW
1818 return 0;
1819
3d0f8bc7 1820err_reg:
29848ac9 1821 ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
3d0f8bc7
MW
1822err_lm:
1823 /* resources are stored in link list */
886953e9 1824 list_for_each(pos, &ca91cx42_bridge->lm_resources) {
3d0f8bc7
MW
1825 lm = list_entry(pos, struct vme_lm_resource, list);
1826 list_del(pos);
1827 kfree(lm);
1828 }
3d0f8bc7
MW
1829err_dma:
1830 /* resources are stored in link list */
886953e9 1831 list_for_each(pos, &ca91cx42_bridge->dma_resources) {
3d0f8bc7
MW
1832 dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
1833 list_del(pos);
1834 kfree(dma_ctrlr);
60479690 1835 }
3d0f8bc7
MW
1836err_slave:
1837 /* resources are stored in link list */
886953e9 1838 list_for_each(pos, &ca91cx42_bridge->slave_resources) {
3d0f8bc7
MW
1839 slave_image = list_entry(pos, struct vme_slave_resource, list);
1840 list_del(pos);
1841 kfree(slave_image);
1842 }
1843err_master:
1844 /* resources are stored in link list */
886953e9 1845 list_for_each(pos, &ca91cx42_bridge->master_resources) {
3d0f8bc7
MW
1846 master_image = list_entry(pos, struct vme_master_resource,
1847 list);
1848 list_del(pos);
1849 kfree(master_image);
1850 }
1851
29848ac9 1852 ca91cx42_irq_exit(ca91cx42_device, pdev);
3d0f8bc7
MW
1853err_irq:
1854err_test:
29848ac9 1855 iounmap(ca91cx42_device->base);
3d0f8bc7
MW
1856err_remap:
1857 pci_release_regions(pdev);
1858err_resource:
1859 pci_disable_device(pdev);
1860err_enable:
29848ac9
MW
1861 kfree(ca91cx42_device);
1862err_driver:
3d0f8bc7
MW
1863 kfree(ca91cx42_bridge);
1864err_struct:
1865 return retval;
60479690 1866
60479690
MW
1867}
1868
efbb979d 1869static void ca91cx42_remove(struct pci_dev *pdev)
60479690 1870{
3d0f8bc7
MW
1871 struct list_head *pos = NULL;
1872 struct vme_master_resource *master_image;
1873 struct vme_slave_resource *slave_image;
1874 struct vme_dma_resource *dma_ctrlr;
1875 struct vme_lm_resource *lm;
29848ac9
MW
1876 struct ca91cx42_driver *bridge;
1877 struct vme_bridge *ca91cx42_bridge = pci_get_drvdata(pdev);
1878
1879 bridge = ca91cx42_bridge->driver_priv;
1880
60479690 1881
3d0f8bc7 1882 /* Turn off Ints */
29848ac9 1883 iowrite32(0, bridge->base + LINT_EN);
3d0f8bc7
MW
1884
1885 /* Turn off the windows */
29848ac9
MW
1886 iowrite32(0x00800000, bridge->base + LSI0_CTL);
1887 iowrite32(0x00800000, bridge->base + LSI1_CTL);
1888 iowrite32(0x00800000, bridge->base + LSI2_CTL);
1889 iowrite32(0x00800000, bridge->base + LSI3_CTL);
1890 iowrite32(0x00800000, bridge->base + LSI4_CTL);
1891 iowrite32(0x00800000, bridge->base + LSI5_CTL);
1892 iowrite32(0x00800000, bridge->base + LSI6_CTL);
1893 iowrite32(0x00800000, bridge->base + LSI7_CTL);
1894 iowrite32(0x00F00000, bridge->base + VSI0_CTL);
1895 iowrite32(0x00F00000, bridge->base + VSI1_CTL);
1896 iowrite32(0x00F00000, bridge->base + VSI2_CTL);
1897 iowrite32(0x00F00000, bridge->base + VSI3_CTL);
1898 iowrite32(0x00F00000, bridge->base + VSI4_CTL);
1899 iowrite32(0x00F00000, bridge->base + VSI5_CTL);
1900 iowrite32(0x00F00000, bridge->base + VSI6_CTL);
1901 iowrite32(0x00F00000, bridge->base + VSI7_CTL);
3d0f8bc7
MW
1902
1903 vme_unregister_bridge(ca91cx42_bridge);
bb9ea89e
MW
1904
1905 ca91cx42_crcsr_exit(ca91cx42_bridge, pdev);
1906
3d0f8bc7 1907 /* resources are stored in link list */
886953e9 1908 list_for_each(pos, &ca91cx42_bridge->lm_resources) {
3d0f8bc7
MW
1909 lm = list_entry(pos, struct vme_lm_resource, list);
1910 list_del(pos);
1911 kfree(lm);
60479690 1912 }
3d0f8bc7
MW
1913
1914 /* resources are stored in link list */
886953e9 1915 list_for_each(pos, &ca91cx42_bridge->dma_resources) {
3d0f8bc7
MW
1916 dma_ctrlr = list_entry(pos, struct vme_dma_resource, list);
1917 list_del(pos);
1918 kfree(dma_ctrlr);
60479690
MW
1919 }
1920
3d0f8bc7 1921 /* resources are stored in link list */
886953e9 1922 list_for_each(pos, &ca91cx42_bridge->slave_resources) {
3d0f8bc7
MW
1923 slave_image = list_entry(pos, struct vme_slave_resource, list);
1924 list_del(pos);
1925 kfree(slave_image);
1926 }
60479690 1927
3d0f8bc7 1928 /* resources are stored in link list */
886953e9 1929 list_for_each(pos, &ca91cx42_bridge->master_resources) {
3d0f8bc7
MW
1930 master_image = list_entry(pos, struct vme_master_resource,
1931 list);
1932 list_del(pos);
1933 kfree(master_image);
1934 }
60479690 1935
29848ac9 1936 ca91cx42_irq_exit(bridge, pdev);
60479690 1937
29848ac9 1938 iounmap(bridge->base);
60479690 1939
3d0f8bc7 1940 pci_release_regions(pdev);
60479690 1941
3d0f8bc7
MW
1942 pci_disable_device(pdev);
1943
1944 kfree(ca91cx42_bridge);
60479690
MW
1945}
1946
3d0f8bc7 1947static void __exit ca91cx42_exit(void)
60479690 1948{
3d0f8bc7
MW
1949 pci_unregister_driver(&ca91cx42_driver);
1950}
60479690 1951
12b2d5c0
MW
1952MODULE_PARM_DESC(geoid, "Override geographical addressing");
1953module_param(geoid, int, 0);
1954
3d0f8bc7
MW
1955MODULE_DESCRIPTION("VME driver for the Tundra Universe II VME bridge");
1956MODULE_LICENSE("GPL");
60479690 1957
3d0f8bc7
MW
1958module_init(ca91cx42_init);
1959module_exit(ca91cx42_exit);