ssb: pick PCMCIA host code support from b43 driver
[linux-block.git] / drivers / ssb / main.c
CommitLineData
61e115a5
MB
1/*
2 * Sonics Silicon Backplane
3 * Subsystem core
4 *
5 * Copyright 2005, Broadcom Corporation
eb032b98 6 * Copyright 2006, 2007, Michael Buesch <m@bues.ch>
61e115a5
MB
7 *
8 * Licensed under the GNU/GPL. See COPYING for details.
9 */
10
11#include "ssb_private.h"
12
13#include <linux/delay.h>
6faf035c 14#include <linux/io.h>
20a112d0 15#include <linux/module.h>
bde327ef 16#include <linux/platform_device.h>
61e115a5
MB
17#include <linux/ssb/ssb.h>
18#include <linux/ssb/ssb_regs.h>
aab547ce 19#include <linux/ssb/ssb_driver_gige.h>
61e115a5
MB
20#include <linux/dma-mapping.h>
21#include <linux/pci.h>
24ea602e 22#include <linux/mmc/sdio_func.h>
5a0e3ad6 23#include <linux/slab.h>
61e115a5 24
61e115a5
MB
25#include <pcmcia/cistpl.h>
26#include <pcmcia/ds.h>
27
28
29MODULE_DESCRIPTION("Sonics Silicon Backplane driver");
30MODULE_LICENSE("GPL");
31
32
33/* Temporary list of yet-to-be-attached buses */
34static LIST_HEAD(attach_queue);
35/* List if running buses */
36static LIST_HEAD(buses);
37/* Software ID counter */
38static unsigned int next_busnumber;
39/* buses_mutes locks the two buslists and the next_busnumber.
40 * Don't lock this directly, but use ssb_buses_[un]lock() below. */
41static DEFINE_MUTEX(buses_mutex);
42
43/* There are differences in the codeflow, if the bus is
44 * initialized from early boot, as various needed services
45 * are not available early. This is a mechanism to delay
46 * these initializations to after early boot has finished.
47 * It's also used to avoid mutex locking, as that's not
48 * available and needed early. */
49static bool ssb_is_early_boot = 1;
50
51static void ssb_buses_lock(void);
52static void ssb_buses_unlock(void);
53
54
55#ifdef CONFIG_SSB_PCIHOST
56struct ssb_bus *ssb_pci_dev_to_bus(struct pci_dev *pdev)
57{
58 struct ssb_bus *bus;
59
60 ssb_buses_lock();
61 list_for_each_entry(bus, &buses, list) {
62 if (bus->bustype == SSB_BUSTYPE_PCI &&
63 bus->host_pci == pdev)
64 goto found;
65 }
66 bus = NULL;
67found:
68 ssb_buses_unlock();
69
70 return bus;
71}
72#endif /* CONFIG_SSB_PCIHOST */
73
e7ec2e32
MB
74#ifdef CONFIG_SSB_PCMCIAHOST
75struct ssb_bus *ssb_pcmcia_dev_to_bus(struct pcmcia_device *pdev)
76{
77 struct ssb_bus *bus;
78
79 ssb_buses_lock();
80 list_for_each_entry(bus, &buses, list) {
81 if (bus->bustype == SSB_BUSTYPE_PCMCIA &&
82 bus->host_pcmcia == pdev)
83 goto found;
84 }
85 bus = NULL;
86found:
87 ssb_buses_unlock();
88
89 return bus;
90}
91#endif /* CONFIG_SSB_PCMCIAHOST */
92
aab547ce
MB
93int ssb_for_each_bus_call(unsigned long data,
94 int (*func)(struct ssb_bus *bus, unsigned long data))
95{
96 struct ssb_bus *bus;
97 int res;
98
99 ssb_buses_lock();
100 list_for_each_entry(bus, &buses, list) {
101 res = func(bus, data);
102 if (res >= 0) {
103 ssb_buses_unlock();
104 return res;
105 }
106 }
107 ssb_buses_unlock();
108
109 return -ENODEV;
110}
111
61e115a5
MB
112static struct ssb_device *ssb_device_get(struct ssb_device *dev)
113{
114 if (dev)
115 get_device(dev->dev);
116 return dev;
117}
118
119static void ssb_device_put(struct ssb_device *dev)
120{
121 if (dev)
122 put_device(dev->dev);
123}
124
61e115a5
MB
125static int ssb_device_resume(struct device *dev)
126{
127 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
128 struct ssb_driver *ssb_drv;
61e115a5
MB
129 int err = 0;
130
61e115a5
MB
131 if (dev->driver) {
132 ssb_drv = drv_to_ssb_drv(dev->driver);
133 if (ssb_drv && ssb_drv->resume)
134 err = ssb_drv->resume(ssb_dev);
135 if (err)
136 goto out;
137 }
138out:
139 return err;
140}
141
61e115a5
MB
142static int ssb_device_suspend(struct device *dev, pm_message_t state)
143{
144 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
145 struct ssb_driver *ssb_drv;
61e115a5
MB
146 int err = 0;
147
148 if (dev->driver) {
149 ssb_drv = drv_to_ssb_drv(dev->driver);
150 if (ssb_drv && ssb_drv->suspend)
151 err = ssb_drv->suspend(ssb_dev, state);
152 if (err)
153 goto out;
154 }
8fe2b65a
MB
155out:
156 return err;
157}
61e115a5 158
8fe2b65a
MB
159int ssb_bus_resume(struct ssb_bus *bus)
160{
161 int err;
162
163 /* Reset HW state information in memory, so that HW is
164 * completely reinitialized. */
165 bus->mapped_device = NULL;
166#ifdef CONFIG_SSB_DRIVER_PCICORE
167 bus->pcicore.setup_done = 0;
168#endif
169
170 err = ssb_bus_powerup(bus, 0);
171 if (err)
172 return err;
173 err = ssb_pcmcia_hardware_setup(bus);
174 if (err) {
175 ssb_bus_may_powerdown(bus);
176 return err;
61e115a5 177 }
8fe2b65a
MB
178 ssb_chipco_resume(&bus->chipco);
179 ssb_bus_may_powerdown(bus);
61e115a5 180
8fe2b65a
MB
181 return 0;
182}
183EXPORT_SYMBOL(ssb_bus_resume);
184
185int ssb_bus_suspend(struct ssb_bus *bus)
186{
187 ssb_chipco_suspend(&bus->chipco);
188 ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
189
190 return 0;
61e115a5 191}
8fe2b65a 192EXPORT_SYMBOL(ssb_bus_suspend);
61e115a5 193
d72bb40f 194#ifdef CONFIG_SSB_SPROM
3ba6018a
MB
195/** ssb_devices_freeze - Freeze all devices on the bus.
196 *
197 * After freezing no device driver will be handling a device
198 * on this bus anymore. ssb_devices_thaw() must be called after
199 * a successful freeze to reactivate the devices.
200 *
201 * @bus: The bus.
202 * @ctx: Context structure. Pass this to ssb_devices_thaw().
203 */
204int ssb_devices_freeze(struct ssb_bus *bus, struct ssb_freeze_context *ctx)
61e115a5 205{
3ba6018a
MB
206 struct ssb_device *sdev;
207 struct ssb_driver *sdrv;
208 unsigned int i;
209
210 memset(ctx, 0, sizeof(*ctx));
211 ctx->bus = bus;
212 SSB_WARN_ON(bus->nr_devices > ARRAY_SIZE(ctx->device_frozen));
61e115a5 213
61e115a5 214 for (i = 0; i < bus->nr_devices; i++) {
3ba6018a
MB
215 sdev = ssb_device_get(&bus->devices[i]);
216
217 if (!sdev->dev || !sdev->dev->driver ||
218 !device_is_registered(sdev->dev)) {
219 ssb_device_put(sdev);
61e115a5 220 continue;
61e115a5 221 }
f3ff9247
AS
222 sdrv = drv_to_ssb_drv(sdev->dev->driver);
223 if (SSB_WARN_ON(!sdrv->remove))
61e115a5 224 continue;
3ba6018a
MB
225 sdrv->remove(sdev);
226 ctx->device_frozen[i] = 1;
61e115a5
MB
227 }
228
229 return 0;
61e115a5
MB
230}
231
3ba6018a
MB
232/** ssb_devices_thaw - Unfreeze all devices on the bus.
233 *
234 * This will re-attach the device drivers and re-init the devices.
235 *
236 * @ctx: The context structure from ssb_devices_freeze()
237 */
238int ssb_devices_thaw(struct ssb_freeze_context *ctx)
61e115a5 239{
3ba6018a
MB
240 struct ssb_bus *bus = ctx->bus;
241 struct ssb_device *sdev;
242 struct ssb_driver *sdrv;
243 unsigned int i;
244 int err, result = 0;
61e115a5
MB
245
246 for (i = 0; i < bus->nr_devices; i++) {
3ba6018a 247 if (!ctx->device_frozen[i])
61e115a5 248 continue;
3ba6018a
MB
249 sdev = &bus->devices[i];
250
251 if (SSB_WARN_ON(!sdev->dev || !sdev->dev->driver))
61e115a5 252 continue;
3ba6018a
MB
253 sdrv = drv_to_ssb_drv(sdev->dev->driver);
254 if (SSB_WARN_ON(!sdrv || !sdrv->probe))
61e115a5 255 continue;
3ba6018a
MB
256
257 err = sdrv->probe(sdev, &sdev->id);
61e115a5 258 if (err) {
33a606ac
JP
259 ssb_err("Failed to thaw device %s\n",
260 dev_name(sdev->dev));
3ba6018a 261 result = err;
61e115a5 262 }
3ba6018a 263 ssb_device_put(sdev);
61e115a5
MB
264 }
265
3ba6018a 266 return result;
61e115a5 267}
d72bb40f 268#endif /* CONFIG_SSB_SPROM */
61e115a5
MB
269
270static void ssb_device_shutdown(struct device *dev)
271{
272 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
273 struct ssb_driver *ssb_drv;
274
275 if (!dev->driver)
276 return;
277 ssb_drv = drv_to_ssb_drv(dev->driver);
278 if (ssb_drv && ssb_drv->shutdown)
279 ssb_drv->shutdown(ssb_dev);
280}
281
282static int ssb_device_remove(struct device *dev)
283{
284 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
285 struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
286
287 if (ssb_drv && ssb_drv->remove)
288 ssb_drv->remove(ssb_dev);
289 ssb_device_put(ssb_dev);
290
291 return 0;
292}
293
294static int ssb_device_probe(struct device *dev)
295{
296 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
297 struct ssb_driver *ssb_drv = drv_to_ssb_drv(dev->driver);
298 int err = 0;
299
300 ssb_device_get(ssb_dev);
301 if (ssb_drv && ssb_drv->probe)
302 err = ssb_drv->probe(ssb_dev, &ssb_dev->id);
303 if (err)
304 ssb_device_put(ssb_dev);
305
306 return err;
307}
308
309static int ssb_match_devid(const struct ssb_device_id *tabid,
310 const struct ssb_device_id *devid)
311{
312 if ((tabid->vendor != devid->vendor) &&
313 tabid->vendor != SSB_ANY_VENDOR)
314 return 0;
315 if ((tabid->coreid != devid->coreid) &&
316 tabid->coreid != SSB_ANY_ID)
317 return 0;
318 if ((tabid->revision != devid->revision) &&
319 tabid->revision != SSB_ANY_REV)
320 return 0;
321 return 1;
322}
323
324static int ssb_bus_match(struct device *dev, struct device_driver *drv)
325{
326 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
327 struct ssb_driver *ssb_drv = drv_to_ssb_drv(drv);
328 const struct ssb_device_id *id;
329
330 for (id = ssb_drv->id_table;
331 id->vendor || id->coreid || id->revision;
332 id++) {
333 if (ssb_match_devid(id, &ssb_dev->id))
334 return 1; /* found */
335 }
336
337 return 0;
338}
339
7ac0326c 340static int ssb_device_uevent(struct device *dev, struct kobj_uevent_env *env)
61e115a5
MB
341{
342 struct ssb_device *ssb_dev = dev_to_ssb_dev(dev);
61e115a5
MB
343
344 if (!dev)
345 return -ENODEV;
346
7ac0326c 347 return add_uevent_var(env,
61e115a5
MB
348 "MODALIAS=ssb:v%04Xid%04Xrev%02X",
349 ssb_dev->id.vendor, ssb_dev->id.coreid,
350 ssb_dev->id.revision);
61e115a5
MB
351}
352
aa3bf280
HM
353#define ssb_config_attr(attrib, field, format_string) \
354static ssize_t \
355attrib##_show(struct device *dev, struct device_attribute *attr, char *buf) \
356{ \
357 return sprintf(buf, format_string, dev_to_ssb_dev(dev)->field); \
4e9072d6
GKH
358} \
359static DEVICE_ATTR_RO(attrib);
aa3bf280
HM
360
361ssb_config_attr(core_num, core_index, "%u\n")
362ssb_config_attr(coreid, id.coreid, "0x%04x\n")
363ssb_config_attr(vendor, id.vendor, "0x%04x\n")
364ssb_config_attr(revision, id.revision, "%u\n")
365ssb_config_attr(irq, irq, "%u\n")
366static ssize_t
367name_show(struct device *dev, struct device_attribute *attr, char *buf)
368{
369 return sprintf(buf, "%s\n",
370 ssb_core_name(dev_to_ssb_dev(dev)->id.coreid));
371}
4e9072d6
GKH
372static DEVICE_ATTR_RO(name);
373
374static struct attribute *ssb_device_attrs[] = {
375 &dev_attr_name.attr,
376 &dev_attr_core_num.attr,
377 &dev_attr_coreid.attr,
378 &dev_attr_vendor.attr,
379 &dev_attr_revision.attr,
380 &dev_attr_irq.attr,
381 NULL,
aa3bf280 382};
4e9072d6 383ATTRIBUTE_GROUPS(ssb_device);
aa3bf280 384
61e115a5
MB
385static struct bus_type ssb_bustype = {
386 .name = "ssb",
387 .match = ssb_bus_match,
388 .probe = ssb_device_probe,
389 .remove = ssb_device_remove,
390 .shutdown = ssb_device_shutdown,
391 .suspend = ssb_device_suspend,
392 .resume = ssb_device_resume,
393 .uevent = ssb_device_uevent,
4e9072d6 394 .dev_groups = ssb_device_groups,
61e115a5
MB
395};
396
397static void ssb_buses_lock(void)
398{
399 /* See the comment at the ssb_is_early_boot definition */
400 if (!ssb_is_early_boot)
401 mutex_lock(&buses_mutex);
402}
403
404static void ssb_buses_unlock(void)
405{
406 /* See the comment at the ssb_is_early_boot definition */
407 if (!ssb_is_early_boot)
408 mutex_unlock(&buses_mutex);
409}
410
411static void ssb_devices_unregister(struct ssb_bus *bus)
412{
413 struct ssb_device *sdev;
414 int i;
415
416 for (i = bus->nr_devices - 1; i >= 0; i--) {
417 sdev = &(bus->devices[i]);
418 if (sdev->dev)
419 device_unregister(sdev->dev);
420 }
bde327ef
HM
421
422#ifdef CONFIG_SSB_EMBEDDED
423 if (bus->bustype == SSB_BUSTYPE_SSB)
424 platform_device_unregister(bus->watchdog);
425#endif
61e115a5
MB
426}
427
428void ssb_bus_unregister(struct ssb_bus *bus)
429{
600485ed
HM
430 int err;
431
432 err = ssb_gpio_unregister(bus);
433 if (err == -EBUSY)
33a606ac 434 ssb_dbg("Some GPIOs are still in use\n");
600485ed 435 else if (err)
33a606ac 436 ssb_dbg("Can not unregister GPIO driver: %i\n", err);
600485ed 437
61e115a5
MB
438 ssb_buses_lock();
439 ssb_devices_unregister(bus);
440 list_del(&bus->list);
441 ssb_buses_unlock();
442
e7ec2e32 443 ssb_pcmcia_exit(bus);
61e115a5
MB
444 ssb_pci_exit(bus);
445 ssb_iounmap(bus);
446}
447EXPORT_SYMBOL(ssb_bus_unregister);
448
449static void ssb_release_dev(struct device *dev)
450{
451 struct __ssb_dev_wrapper *devwrap;
452
453 devwrap = container_of(dev, struct __ssb_dev_wrapper, dev);
454 kfree(devwrap);
455}
456
457static int ssb_devices_register(struct ssb_bus *bus)
458{
459 struct ssb_device *sdev;
460 struct device *dev;
461 struct __ssb_dev_wrapper *devwrap;
462 int i, err = 0;
463 int dev_idx = 0;
464
465 for (i = 0; i < bus->nr_devices; i++) {
466 sdev = &(bus->devices[i]);
467
468 /* We don't register SSB-system devices to the kernel,
469 * as the drivers for them are built into SSB. */
470 switch (sdev->id.coreid) {
471 case SSB_DEV_CHIPCOMMON:
472 case SSB_DEV_PCI:
473 case SSB_DEV_PCIE:
474 case SSB_DEV_PCMCIA:
475 case SSB_DEV_MIPS:
476 case SSB_DEV_MIPS_3302:
477 case SSB_DEV_EXTIF:
478 continue;
479 }
480
481 devwrap = kzalloc(sizeof(*devwrap), GFP_KERNEL);
482 if (!devwrap) {
33a606ac 483 ssb_err("Could not allocate device\n");
61e115a5
MB
484 err = -ENOMEM;
485 goto error;
486 }
487 dev = &devwrap->dev;
488 devwrap->sdev = sdev;
489
490 dev->release = ssb_release_dev;
491 dev->bus = &ssb_bustype;
b7b05fe7 492 dev_set_name(dev, "ssb%u:%d", bus->busnumber, dev_idx);
61e115a5
MB
493
494 switch (bus->bustype) {
495 case SSB_BUSTYPE_PCI:
496#ifdef CONFIG_SSB_PCIHOST
497 sdev->irq = bus->host_pci->irq;
498 dev->parent = &bus->host_pci->dev;
14f92952 499 sdev->dma_dev = dev->parent;
61e115a5
MB
500#endif
501 break;
502 case SSB_BUSTYPE_PCMCIA:
503#ifdef CONFIG_SSB_PCMCIAHOST
eb14120f 504 sdev->irq = bus->host_pcmcia->irq;
61e115a5 505 dev->parent = &bus->host_pcmcia->dev;
24ea602e
AH
506#endif
507 break;
508 case SSB_BUSTYPE_SDIO:
391ae22a 509#ifdef CONFIG_SSB_SDIOHOST
24ea602e 510 dev->parent = &bus->host_sdio->dev;
61e115a5
MB
511#endif
512 break;
513 case SSB_BUSTYPE_SSB:
ac82da33 514 dev->dma_mask = &dev->coherent_dma_mask;
14f92952 515 sdev->dma_dev = dev;
61e115a5
MB
516 break;
517 }
518
519 sdev->dev = dev;
520 err = device_register(dev);
521 if (err) {
33a606ac 522 ssb_err("Could not register %s\n", dev_name(dev));
61e115a5
MB
523 /* Set dev to NULL to not unregister
524 * dev on error unwinding. */
525 sdev->dev = NULL;
526 kfree(devwrap);
527 goto error;
528 }
529 dev_idx++;
530 }
531
c7a4a9e3
RM
532#ifdef CONFIG_SSB_DRIVER_MIPS
533 if (bus->mipscore.pflash.present) {
534 err = platform_device_register(&ssb_pflash_dev);
535 if (err)
536 pr_err("Error registering parallel flash\n");
537 }
538#endif
539
7b5d6043
RM
540#ifdef CONFIG_SSB_SFLASH
541 if (bus->mipscore.sflash.present) {
542 err = platform_device_register(&ssb_sflash_dev);
543 if (err)
544 pr_err("Error registering serial flash\n");
545 }
546#endif
547
61e115a5
MB
548 return 0;
549error:
550 /* Unwind the already registered devices. */
551 ssb_devices_unregister(bus);
552 return err;
553}
554
555/* Needs ssb_buses_lock() */
163247c1 556static int ssb_attach_queued_buses(void)
61e115a5
MB
557{
558 struct ssb_bus *bus, *n;
559 int err = 0;
560 int drop_them_all = 0;
561
562 list_for_each_entry_safe(bus, n, &attach_queue, list) {
563 if (drop_them_all) {
564 list_del(&bus->list);
565 continue;
566 }
567 /* Can't init the PCIcore in ssb_bus_register(), as that
568 * is too early in boot for embedded systems
569 * (no udelay() available). So do it here in attach stage.
570 */
571 err = ssb_bus_powerup(bus, 0);
572 if (err)
573 goto error;
574 ssb_pcicore_init(&bus->pcicore);
bde327ef
HM
575 if (bus->bustype == SSB_BUSTYPE_SSB)
576 ssb_watchdog_register(bus);
7c1bc0da
RM
577
578 err = ssb_gpio_init(bus);
579 if (err == -ENOTSUPP)
580 ssb_dbg("GPIO driver not activated\n");
581 else if (err)
582 ssb_dbg("Error registering GPIO driver: %i\n", err);
583
61e115a5
MB
584 ssb_bus_may_powerdown(bus);
585
586 err = ssb_devices_register(bus);
587error:
588 if (err) {
589 drop_them_all = 1;
590 list_del(&bus->list);
591 continue;
592 }
593 list_move_tail(&bus->list, &buses);
594 }
595
596 return err;
597}
598
ffc7689d
MB
599static u8 ssb_ssb_read8(struct ssb_device *dev, u16 offset)
600{
601 struct ssb_bus *bus = dev->bus;
602
603 offset += dev->core_index * SSB_CORE_SIZE;
604 return readb(bus->mmio + offset);
605}
606
61e115a5
MB
607static u16 ssb_ssb_read16(struct ssb_device *dev, u16 offset)
608{
609 struct ssb_bus *bus = dev->bus;
610
611 offset += dev->core_index * SSB_CORE_SIZE;
612 return readw(bus->mmio + offset);
613}
614
615static u32 ssb_ssb_read32(struct ssb_device *dev, u16 offset)
616{
617 struct ssb_bus *bus = dev->bus;
618
619 offset += dev->core_index * SSB_CORE_SIZE;
620 return readl(bus->mmio + offset);
621}
622
d625a29b
MB
623#ifdef CONFIG_SSB_BLOCKIO
624static void ssb_ssb_block_read(struct ssb_device *dev, void *buffer,
625 size_t count, u16 offset, u8 reg_width)
626{
627 struct ssb_bus *bus = dev->bus;
628 void __iomem *addr;
629
630 offset += dev->core_index * SSB_CORE_SIZE;
631 addr = bus->mmio + offset;
632
633 switch (reg_width) {
634 case sizeof(u8): {
635 u8 *buf = buffer;
636
637 while (count) {
638 *buf = __raw_readb(addr);
639 buf++;
640 count--;
641 }
642 break;
643 }
644 case sizeof(u16): {
645 __le16 *buf = buffer;
646
647 SSB_WARN_ON(count & 1);
648 while (count) {
649 *buf = (__force __le16)__raw_readw(addr);
650 buf++;
651 count -= 2;
652 }
653 break;
654 }
655 case sizeof(u32): {
656 __le32 *buf = buffer;
657
658 SSB_WARN_ON(count & 3);
659 while (count) {
660 *buf = (__force __le32)__raw_readl(addr);
661 buf++;
662 count -= 4;
663 }
664 break;
665 }
666 default:
667 SSB_WARN_ON(1);
668 }
669}
670#endif /* CONFIG_SSB_BLOCKIO */
671
ffc7689d
MB
672static void ssb_ssb_write8(struct ssb_device *dev, u16 offset, u8 value)
673{
674 struct ssb_bus *bus = dev->bus;
675
676 offset += dev->core_index * SSB_CORE_SIZE;
677 writeb(value, bus->mmio + offset);
678}
679
61e115a5
MB
680static void ssb_ssb_write16(struct ssb_device *dev, u16 offset, u16 value)
681{
682 struct ssb_bus *bus = dev->bus;
683
684 offset += dev->core_index * SSB_CORE_SIZE;
685 writew(value, bus->mmio + offset);
686}
687
688static void ssb_ssb_write32(struct ssb_device *dev, u16 offset, u32 value)
689{
690 struct ssb_bus *bus = dev->bus;
691
692 offset += dev->core_index * SSB_CORE_SIZE;
693 writel(value, bus->mmio + offset);
694}
695
d625a29b
MB
696#ifdef CONFIG_SSB_BLOCKIO
697static void ssb_ssb_block_write(struct ssb_device *dev, const void *buffer,
698 size_t count, u16 offset, u8 reg_width)
699{
700 struct ssb_bus *bus = dev->bus;
701 void __iomem *addr;
702
703 offset += dev->core_index * SSB_CORE_SIZE;
704 addr = bus->mmio + offset;
705
706 switch (reg_width) {
707 case sizeof(u8): {
708 const u8 *buf = buffer;
709
710 while (count) {
711 __raw_writeb(*buf, addr);
712 buf++;
713 count--;
714 }
715 break;
716 }
717 case sizeof(u16): {
718 const __le16 *buf = buffer;
719
720 SSB_WARN_ON(count & 1);
721 while (count) {
722 __raw_writew((__force u16)(*buf), addr);
723 buf++;
724 count -= 2;
725 }
726 break;
727 }
728 case sizeof(u32): {
729 const __le32 *buf = buffer;
730
731 SSB_WARN_ON(count & 3);
732 while (count) {
733 __raw_writel((__force u32)(*buf), addr);
734 buf++;
735 count -= 4;
736 }
737 break;
738 }
739 default:
740 SSB_WARN_ON(1);
741 }
742}
743#endif /* CONFIG_SSB_BLOCKIO */
744
61e115a5
MB
745/* Ops for the plain SSB bus without a host-device (no PCI or PCMCIA). */
746static const struct ssb_bus_ops ssb_ssb_ops = {
ffc7689d 747 .read8 = ssb_ssb_read8,
61e115a5
MB
748 .read16 = ssb_ssb_read16,
749 .read32 = ssb_ssb_read32,
ffc7689d 750 .write8 = ssb_ssb_write8,
61e115a5
MB
751 .write16 = ssb_ssb_write16,
752 .write32 = ssb_ssb_write32,
d625a29b
MB
753#ifdef CONFIG_SSB_BLOCKIO
754 .block_read = ssb_ssb_block_read,
755 .block_write = ssb_ssb_block_write,
756#endif
61e115a5
MB
757};
758
759static int ssb_fetch_invariants(struct ssb_bus *bus,
760 ssb_invariants_func_t get_invariants)
761{
762 struct ssb_init_invariants iv;
763 int err;
764
765 memset(&iv, 0, sizeof(iv));
766 err = get_invariants(bus, &iv);
767 if (err)
768 goto out;
769 memcpy(&bus->boardinfo, &iv.boardinfo, sizeof(iv.boardinfo));
770 memcpy(&bus->sprom, &iv.sprom, sizeof(iv.sprom));
7cb44615 771 bus->has_cardbus_slot = iv.has_cardbus_slot;
61e115a5
MB
772out:
773 return err;
774}
775
163247c1
GKH
776static int ssb_bus_register(struct ssb_bus *bus,
777 ssb_invariants_func_t get_invariants,
778 unsigned long baseaddr)
61e115a5
MB
779{
780 int err;
781
782 spin_lock_init(&bus->bar_lock);
783 INIT_LIST_HEAD(&bus->list);
53521d8c
MB
784#ifdef CONFIG_SSB_EMBEDDED
785 spin_lock_init(&bus->gpio_lock);
786#endif
61e115a5
MB
787
788 /* Powerup the bus */
789 err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
790 if (err)
791 goto out;
24ea602e
AH
792
793 /* Init SDIO-host device (if any), before the scan */
794 err = ssb_sdio_init(bus);
795 if (err)
796 goto err_disable_xtal;
797
61e115a5
MB
798 ssb_buses_lock();
799 bus->busnumber = next_busnumber;
800 /* Scan for devices (cores) */
801 err = ssb_bus_scan(bus, baseaddr);
802 if (err)
24ea602e 803 goto err_sdio_exit;
61e115a5
MB
804
805 /* Init PCI-host device (if any) */
806 err = ssb_pci_init(bus);
807 if (err)
808 goto err_unmap;
809 /* Init PCMCIA-host device (if any) */
810 err = ssb_pcmcia_init(bus);
811 if (err)
812 goto err_pci_exit;
813
814 /* Initialize basic system devices (if available) */
815 err = ssb_bus_powerup(bus, 0);
816 if (err)
817 goto err_pcmcia_exit;
818 ssb_chipcommon_init(&bus->chipco);
394bc7e3 819 ssb_extif_init(&bus->extif);
61e115a5
MB
820 ssb_mipscore_init(&bus->mipscore);
821 err = ssb_fetch_invariants(bus, get_invariants);
822 if (err) {
823 ssb_bus_may_powerdown(bus);
824 goto err_pcmcia_exit;
825 }
826 ssb_bus_may_powerdown(bus);
827
828 /* Queue it for attach.
829 * See the comment at the ssb_is_early_boot definition. */
830 list_add_tail(&bus->list, &attach_queue);
831 if (!ssb_is_early_boot) {
832 /* This is not early boot, so we must attach the bus now */
833 err = ssb_attach_queued_buses();
834 if (err)
835 goto err_dequeue;
836 }
837 next_busnumber++;
838 ssb_buses_unlock();
839
840out:
841 return err;
842
843err_dequeue:
844 list_del(&bus->list);
845err_pcmcia_exit:
e7ec2e32 846 ssb_pcmcia_exit(bus);
61e115a5
MB
847err_pci_exit:
848 ssb_pci_exit(bus);
849err_unmap:
850 ssb_iounmap(bus);
24ea602e
AH
851err_sdio_exit:
852 ssb_sdio_exit(bus);
61e115a5
MB
853err_disable_xtal:
854 ssb_buses_unlock();
855 ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
856 return err;
857}
858
859#ifdef CONFIG_SSB_PCIHOST
163247c1 860int ssb_bus_pcibus_register(struct ssb_bus *bus, struct pci_dev *host_pci)
61e115a5
MB
861{
862 int err;
863
864 bus->bustype = SSB_BUSTYPE_PCI;
865 bus->host_pci = host_pci;
866 bus->ops = &ssb_pci_ops;
867
868 err = ssb_bus_register(bus, ssb_pci_get_invariants, 0);
869 if (!err) {
33a606ac
JP
870 ssb_info("Sonics Silicon Backplane found on PCI device %s\n",
871 dev_name(&host_pci->dev));
ce9626ea 872 } else {
33a606ac
JP
873 ssb_err("Failed to register PCI version of SSB with error %d\n",
874 err);
61e115a5
MB
875 }
876
877 return err;
878}
61e115a5
MB
879#endif /* CONFIG_SSB_PCIHOST */
880
881#ifdef CONFIG_SSB_PCMCIAHOST
163247c1
GKH
882int ssb_bus_pcmciabus_register(struct ssb_bus *bus,
883 struct pcmcia_device *pcmcia_dev,
884 unsigned long baseaddr)
61e115a5
MB
885{
886 int err;
887
888 bus->bustype = SSB_BUSTYPE_PCMCIA;
889 bus->host_pcmcia = pcmcia_dev;
890 bus->ops = &ssb_pcmcia_ops;
891
892 err = ssb_bus_register(bus, ssb_pcmcia_get_invariants, baseaddr);
893 if (!err) {
33a606ac
JP
894 ssb_info("Sonics Silicon Backplane found on PCMCIA device %s\n",
895 pcmcia_dev->devname);
61e115a5
MB
896 }
897
898 return err;
899}
61e115a5
MB
900#endif /* CONFIG_SSB_PCMCIAHOST */
901
24ea602e 902#ifdef CONFIG_SSB_SDIOHOST
163247c1
GKH
903int ssb_bus_sdiobus_register(struct ssb_bus *bus, struct sdio_func *func,
904 unsigned int quirks)
24ea602e
AH
905{
906 int err;
907
908 bus->bustype = SSB_BUSTYPE_SDIO;
909 bus->host_sdio = func;
910 bus->ops = &ssb_sdio_ops;
911 bus->quirks = quirks;
912
913 err = ssb_bus_register(bus, ssb_sdio_get_invariants, ~0);
914 if (!err) {
33a606ac
JP
915 ssb_info("Sonics Silicon Backplane found on SDIO device %s\n",
916 sdio_func_id(func));
24ea602e
AH
917 }
918
919 return err;
920}
921EXPORT_SYMBOL(ssb_bus_sdiobus_register);
922#endif /* CONFIG_SSB_PCMCIAHOST */
923
163247c1
GKH
924int ssb_bus_ssbbus_register(struct ssb_bus *bus, unsigned long baseaddr,
925 ssb_invariants_func_t get_invariants)
61e115a5
MB
926{
927 int err;
928
929 bus->bustype = SSB_BUSTYPE_SSB;
930 bus->ops = &ssb_ssb_ops;
931
932 err = ssb_bus_register(bus, get_invariants, baseaddr);
933 if (!err) {
33a606ac
JP
934 ssb_info("Sonics Silicon Backplane found at address 0x%08lX\n",
935 baseaddr);
61e115a5
MB
936 }
937
938 return err;
939}
940
941int __ssb_driver_register(struct ssb_driver *drv, struct module *owner)
942{
943 drv->drv.name = drv->name;
944 drv->drv.bus = &ssb_bustype;
945 drv->drv.owner = owner;
946
947 return driver_register(&drv->drv);
948}
949EXPORT_SYMBOL(__ssb_driver_register);
950
951void ssb_driver_unregister(struct ssb_driver *drv)
952{
953 driver_unregister(&drv->drv);
954}
955EXPORT_SYMBOL(ssb_driver_unregister);
956
957void ssb_set_devtypedata(struct ssb_device *dev, void *data)
958{
959 struct ssb_bus *bus = dev->bus;
960 struct ssb_device *ent;
961 int i;
962
963 for (i = 0; i < bus->nr_devices; i++) {
964 ent = &(bus->devices[i]);
965 if (ent->id.vendor != dev->id.vendor)
966 continue;
967 if (ent->id.coreid != dev->id.coreid)
968 continue;
969
970 ent->devtypedata = data;
971 }
972}
973EXPORT_SYMBOL(ssb_set_devtypedata);
974
975static u32 clkfactor_f6_resolve(u32 v)
976{
977 /* map the magic values */
978 switch (v) {
979 case SSB_CHIPCO_CLK_F6_2:
980 return 2;
981 case SSB_CHIPCO_CLK_F6_3:
982 return 3;
983 case SSB_CHIPCO_CLK_F6_4:
984 return 4;
985 case SSB_CHIPCO_CLK_F6_5:
986 return 5;
987 case SSB_CHIPCO_CLK_F6_6:
988 return 6;
989 case SSB_CHIPCO_CLK_F6_7:
990 return 7;
991 }
992 return 0;
993}
994
995/* Calculate the speed the backplane would run at a given set of clockcontrol values */
996u32 ssb_calc_clock_rate(u32 plltype, u32 n, u32 m)
997{
998 u32 n1, n2, clock, m1, m2, m3, mc;
999
1000 n1 = (n & SSB_CHIPCO_CLK_N1);
1001 n2 = ((n & SSB_CHIPCO_CLK_N2) >> SSB_CHIPCO_CLK_N2_SHIFT);
1002
1003 switch (plltype) {
1004 case SSB_PLLTYPE_6: /* 100/200 or 120/240 only */
1005 if (m & SSB_CHIPCO_CLK_T6_MMASK)
e913d468
HM
1006 return SSB_CHIPCO_CLK_T6_M1;
1007 return SSB_CHIPCO_CLK_T6_M0;
61e115a5
MB
1008 case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
1009 case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
1010 case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
1011 case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
1012 n1 = clkfactor_f6_resolve(n1);
1013 n2 += SSB_CHIPCO_CLK_F5_BIAS;
1014 break;
1015 case SSB_PLLTYPE_2: /* 48Mhz, 4 dividers */
1016 n1 += SSB_CHIPCO_CLK_T2_BIAS;
1017 n2 += SSB_CHIPCO_CLK_T2_BIAS;
1018 SSB_WARN_ON(!((n1 >= 2) && (n1 <= 7)));
1019 SSB_WARN_ON(!((n2 >= 5) && (n2 <= 23)));
1020 break;
1021 case SSB_PLLTYPE_5: /* 25Mhz, 4 dividers */
1022 return 100000000;
1023 default:
1024 SSB_WARN_ON(1);
1025 }
1026
1027 switch (plltype) {
1028 case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
1029 case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
1030 clock = SSB_CHIPCO_CLK_BASE2 * n1 * n2;
1031 break;
1032 default:
1033 clock = SSB_CHIPCO_CLK_BASE1 * n1 * n2;
1034 }
1035 if (!clock)
1036 return 0;
1037
1038 m1 = (m & SSB_CHIPCO_CLK_M1);
1039 m2 = ((m & SSB_CHIPCO_CLK_M2) >> SSB_CHIPCO_CLK_M2_SHIFT);
1040 m3 = ((m & SSB_CHIPCO_CLK_M3) >> SSB_CHIPCO_CLK_M3_SHIFT);
1041 mc = ((m & SSB_CHIPCO_CLK_MC) >> SSB_CHIPCO_CLK_MC_SHIFT);
1042
1043 switch (plltype) {
1044 case SSB_PLLTYPE_1: /* 48Mhz base, 3 dividers */
1045 case SSB_PLLTYPE_3: /* 25Mhz, 2 dividers */
1046 case SSB_PLLTYPE_4: /* 48Mhz, 4 dividers */
1047 case SSB_PLLTYPE_7: /* 25Mhz, 4 dividers */
1048 m1 = clkfactor_f6_resolve(m1);
1049 if ((plltype == SSB_PLLTYPE_1) ||
1050 (plltype == SSB_PLLTYPE_3))
1051 m2 += SSB_CHIPCO_CLK_F5_BIAS;
1052 else
1053 m2 = clkfactor_f6_resolve(m2);
1054 m3 = clkfactor_f6_resolve(m3);
1055
1056 switch (mc) {
1057 case SSB_CHIPCO_CLK_MC_BYPASS:
1058 return clock;
1059 case SSB_CHIPCO_CLK_MC_M1:
1060 return (clock / m1);
1061 case SSB_CHIPCO_CLK_MC_M1M2:
1062 return (clock / (m1 * m2));
1063 case SSB_CHIPCO_CLK_MC_M1M2M3:
1064 return (clock / (m1 * m2 * m3));
1065 case SSB_CHIPCO_CLK_MC_M1M3:
1066 return (clock / (m1 * m3));
1067 }
1068 return 0;
1069 case SSB_PLLTYPE_2:
1070 m1 += SSB_CHIPCO_CLK_T2_BIAS;
1071 m2 += SSB_CHIPCO_CLK_T2M2_BIAS;
1072 m3 += SSB_CHIPCO_CLK_T2_BIAS;
1073 SSB_WARN_ON(!((m1 >= 2) && (m1 <= 7)));
1074 SSB_WARN_ON(!((m2 >= 3) && (m2 <= 10)));
1075 SSB_WARN_ON(!((m3 >= 2) && (m3 <= 7)));
1076
1077 if (!(mc & SSB_CHIPCO_CLK_T2MC_M1BYP))
1078 clock /= m1;
1079 if (!(mc & SSB_CHIPCO_CLK_T2MC_M2BYP))
1080 clock /= m2;
1081 if (!(mc & SSB_CHIPCO_CLK_T2MC_M3BYP))
1082 clock /= m3;
1083 return clock;
1084 default:
1085 SSB_WARN_ON(1);
1086 }
1087 return 0;
1088}
1089
1090/* Get the current speed the backplane is running at */
1091u32 ssb_clockspeed(struct ssb_bus *bus)
1092{
1093 u32 rate;
1094 u32 plltype;
1095 u32 clkctl_n, clkctl_m;
1096
d486a5b4
HM
1097 if (bus->chipco.capabilities & SSB_CHIPCO_CAP_PMU)
1098 return ssb_pmu_get_controlclock(&bus->chipco);
1099
61e115a5
MB
1100 if (ssb_extif_available(&bus->extif))
1101 ssb_extif_get_clockcontrol(&bus->extif, &plltype,
1102 &clkctl_n, &clkctl_m);
1103 else if (bus->chipco.dev)
1104 ssb_chipco_get_clockcontrol(&bus->chipco, &plltype,
1105 &clkctl_n, &clkctl_m);
1106 else
1107 return 0;
1108
1109 if (bus->chip_id == 0x5365) {
1110 rate = 100000000;
1111 } else {
1112 rate = ssb_calc_clock_rate(plltype, clkctl_n, clkctl_m);
1113 if (plltype == SSB_PLLTYPE_3) /* 25Mhz, 2 dividers */
1114 rate /= 2;
1115 }
1116
1117 return rate;
1118}
1119EXPORT_SYMBOL(ssb_clockspeed);
1120
1121static u32 ssb_tmslow_reject_bitmask(struct ssb_device *dev)
1122{
c272ef44
LF
1123 u32 rev = ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_SSBREV;
1124
04ad1fb2 1125 /* The REJECT bit seems to be different for Backplane rev 2.3 */
c272ef44 1126 switch (rev) {
61e115a5 1127 case SSB_IDLOW_SSBREV_22:
04ad1fb2
RM
1128 case SSB_IDLOW_SSBREV_24:
1129 case SSB_IDLOW_SSBREV_26:
1130 return SSB_TMSLOW_REJECT;
61e115a5
MB
1131 case SSB_IDLOW_SSBREV_23:
1132 return SSB_TMSLOW_REJECT_23;
04ad1fb2 1133 case SSB_IDLOW_SSBREV_25: /* TODO - find the proper REJECT bit */
c272ef44 1134 case SSB_IDLOW_SSBREV_27: /* same here */
04ad1fb2 1135 return SSB_TMSLOW_REJECT; /* this is a guess */
16f7031a
LF
1136 case SSB_IDLOW_SSBREV:
1137 break;
61e115a5 1138 default:
6cdd6400 1139 WARN(1, KERN_INFO "ssb: Backplane Revision 0x%.8X\n", rev);
61e115a5 1140 }
04ad1fb2 1141 return (SSB_TMSLOW_REJECT | SSB_TMSLOW_REJECT_23);
61e115a5
MB
1142}
1143
1144int ssb_device_is_enabled(struct ssb_device *dev)
1145{
1146 u32 val;
1147 u32 reject;
1148
1149 reject = ssb_tmslow_reject_bitmask(dev);
1150 val = ssb_read32(dev, SSB_TMSLOW);
1151 val &= SSB_TMSLOW_CLOCK | SSB_TMSLOW_RESET | reject;
1152
1153 return (val == SSB_TMSLOW_CLOCK);
1154}
1155EXPORT_SYMBOL(ssb_device_is_enabled);
1156
1157static void ssb_flush_tmslow(struct ssb_device *dev)
1158{
1159 /* Make _really_ sure the device has finished the TMSLOW
1160 * register write transaction, as we risk running into
1161 * a machine check exception otherwise.
1162 * Do this by reading the register back to commit the
1163 * PCI write and delay an additional usec for the device
1164 * to react to the change. */
1165 ssb_read32(dev, SSB_TMSLOW);
1166 udelay(1);
1167}
1168
1169void ssb_device_enable(struct ssb_device *dev, u32 core_specific_flags)
1170{
1171 u32 val;
1172
1173 ssb_device_disable(dev, core_specific_flags);
1174 ssb_write32(dev, SSB_TMSLOW,
1175 SSB_TMSLOW_RESET | SSB_TMSLOW_CLOCK |
1176 SSB_TMSLOW_FGC | core_specific_flags);
1177 ssb_flush_tmslow(dev);
1178
1179 /* Clear SERR if set. This is a hw bug workaround. */
1180 if (ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_SERR)
1181 ssb_write32(dev, SSB_TMSHIGH, 0);
1182
1183 val = ssb_read32(dev, SSB_IMSTATE);
1184 if (val & (SSB_IMSTATE_IBE | SSB_IMSTATE_TO)) {
1185 val &= ~(SSB_IMSTATE_IBE | SSB_IMSTATE_TO);
1186 ssb_write32(dev, SSB_IMSTATE, val);
1187 }
1188
1189 ssb_write32(dev, SSB_TMSLOW,
1190 SSB_TMSLOW_CLOCK | SSB_TMSLOW_FGC |
1191 core_specific_flags);
1192 ssb_flush_tmslow(dev);
1193
1194 ssb_write32(dev, SSB_TMSLOW, SSB_TMSLOW_CLOCK |
1195 core_specific_flags);
1196 ssb_flush_tmslow(dev);
1197}
1198EXPORT_SYMBOL(ssb_device_enable);
1199
8c68bd40 1200/* Wait for bitmask in a register to get set or cleared.
61e115a5 1201 * timeout is in units of ten-microseconds */
8c68bd40
MB
1202static int ssb_wait_bits(struct ssb_device *dev, u16 reg, u32 bitmask,
1203 int timeout, int set)
61e115a5
MB
1204{
1205 int i;
1206 u32 val;
1207
1208 for (i = 0; i < timeout; i++) {
1209 val = ssb_read32(dev, reg);
1210 if (set) {
8c68bd40 1211 if ((val & bitmask) == bitmask)
61e115a5
MB
1212 return 0;
1213 } else {
1214 if (!(val & bitmask))
1215 return 0;
1216 }
1217 udelay(10);
1218 }
1219 printk(KERN_ERR PFX "Timeout waiting for bitmask %08X on "
1220 "register %04X to %s.\n",
1221 bitmask, reg, (set ? "set" : "clear"));
1222
1223 return -ETIMEDOUT;
1224}
1225
1226void ssb_device_disable(struct ssb_device *dev, u32 core_specific_flags)
1227{
b1a1bcf7 1228 u32 reject, val;
61e115a5
MB
1229
1230 if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_RESET)
1231 return;
1232
1233 reject = ssb_tmslow_reject_bitmask(dev);
b1a1bcf7 1234
011d1835
RM
1235 if (ssb_read32(dev, SSB_TMSLOW) & SSB_TMSLOW_CLOCK) {
1236 ssb_write32(dev, SSB_TMSLOW, reject | SSB_TMSLOW_CLOCK);
1237 ssb_wait_bits(dev, SSB_TMSLOW, reject, 1000, 1);
1238 ssb_wait_bits(dev, SSB_TMSHIGH, SSB_TMSHIGH_BUSY, 1000, 0);
1239
1240 if (ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_INITIATOR) {
1241 val = ssb_read32(dev, SSB_IMSTATE);
1242 val |= SSB_IMSTATE_REJECT;
1243 ssb_write32(dev, SSB_IMSTATE, val);
1244 ssb_wait_bits(dev, SSB_IMSTATE, SSB_IMSTATE_BUSY, 1000,
1245 0);
1246 }
b1a1bcf7 1247
011d1835
RM
1248 ssb_write32(dev, SSB_TMSLOW,
1249 SSB_TMSLOW_FGC | SSB_TMSLOW_CLOCK |
1250 reject | SSB_TMSLOW_RESET |
1251 core_specific_flags);
1252 ssb_flush_tmslow(dev);
61e115a5 1253
011d1835
RM
1254 if (ssb_read32(dev, SSB_IDLOW) & SSB_IDLOW_INITIATOR) {
1255 val = ssb_read32(dev, SSB_IMSTATE);
1256 val &= ~SSB_IMSTATE_REJECT;
1257 ssb_write32(dev, SSB_IMSTATE, val);
1258 }
b1a1bcf7
RM
1259 }
1260
61e115a5
MB
1261 ssb_write32(dev, SSB_TMSLOW,
1262 reject | SSB_TMSLOW_RESET |
1263 core_specific_flags);
1264 ssb_flush_tmslow(dev);
1265}
1266EXPORT_SYMBOL(ssb_device_disable);
1267
04023afc
RM
1268/* Some chipsets need routing known for PCIe and 64-bit DMA */
1269static bool ssb_dma_translation_special_bit(struct ssb_device *dev)
1270{
1271 u16 chip_id = dev->bus->chip_id;
1272
1273 if (dev->id.coreid == SSB_DEV_80211) {
1274 return (chip_id == 0x4322 || chip_id == 43221 ||
1275 chip_id == 43231 || chip_id == 43222);
1276 }
1277
1278 return 0;
1279}
1280
61e115a5
MB
1281u32 ssb_dma_translation(struct ssb_device *dev)
1282{
1283 switch (dev->bus->bustype) {
1284 case SSB_BUSTYPE_SSB:
1285 return 0;
1286 case SSB_BUSTYPE_PCI:
04023afc
RM
1287 if (pci_is_pcie(dev->bus->host_pci) &&
1288 ssb_read32(dev, SSB_TMSHIGH) & SSB_TMSHIGH_DMA64) {
a9770a81 1289 return SSB_PCIE_DMA_H32;
04023afc
RM
1290 } else {
1291 if (ssb_dma_translation_special_bit(dev))
1292 return SSB_PCIE_DMA_H32;
1293 else
1294 return SSB_PCI_DMA;
1295 }
f225763a
MB
1296 default:
1297 __ssb_dma_not_implemented(dev);
61e115a5
MB
1298 }
1299 return 0;
1300}
1301EXPORT_SYMBOL(ssb_dma_translation);
1302
61e115a5
MB
1303int ssb_bus_may_powerdown(struct ssb_bus *bus)
1304{
1305 struct ssb_chipcommon *cc;
1306 int err = 0;
1307
1308 /* On buses where more than one core may be working
1309 * at a time, we must not powerdown stuff if there are
1310 * still cores that may want to run. */
1311 if (bus->bustype == SSB_BUSTYPE_SSB)
1312 goto out;
1313
1314 cc = &bus->chipco;
881400a2
SB
1315
1316 if (!cc->dev)
1317 goto out;
1318 if (cc->dev->id.revision < 5)
1319 goto out;
1320
61e115a5
MB
1321 ssb_chipco_set_clockmode(cc, SSB_CLKMODE_SLOW);
1322 err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 0);
1323 if (err)
1324 goto error;
1325out:
1326#ifdef CONFIG_SSB_DEBUG
1327 bus->powered_up = 0;
1328#endif
1329 return err;
1330error:
33a606ac 1331 ssb_err("Bus powerdown failed\n");
61e115a5
MB
1332 goto out;
1333}
1334EXPORT_SYMBOL(ssb_bus_may_powerdown);
1335
1336int ssb_bus_powerup(struct ssb_bus *bus, bool dynamic_pctl)
1337{
61e115a5
MB
1338 int err;
1339 enum ssb_clkmode mode;
1340
1341 err = ssb_pci_xtal(bus, SSB_GPIO_XTAL | SSB_GPIO_PLL, 1);
1342 if (err)
1343 goto error;
61e115a5
MB
1344
1345#ifdef CONFIG_SSB_DEBUG
1346 bus->powered_up = 1;
1347#endif
a6ef8143
RM
1348
1349 mode = dynamic_pctl ? SSB_CLKMODE_DYNAMIC : SSB_CLKMODE_FAST;
1350 ssb_chipco_set_clockmode(&bus->chipco, mode);
1351
61e115a5
MB
1352 return 0;
1353error:
33a606ac 1354 ssb_err("Bus powerup failed\n");
61e115a5
MB
1355 return err;
1356}
1357EXPORT_SYMBOL(ssb_bus_powerup);
1358
8576f815
RM
1359static void ssb_broadcast_value(struct ssb_device *dev,
1360 u32 address, u32 data)
1361{
1159024d 1362#ifdef CONFIG_SSB_DRIVER_PCICORE
8576f815
RM
1363 /* This is used for both, PCI and ChipCommon core, so be careful. */
1364 BUILD_BUG_ON(SSB_PCICORE_BCAST_ADDR != SSB_CHIPCO_BCAST_ADDR);
1365 BUILD_BUG_ON(SSB_PCICORE_BCAST_DATA != SSB_CHIPCO_BCAST_DATA);
1159024d 1366#endif
8576f815 1367
1159024d
JL
1368 ssb_write32(dev, SSB_CHIPCO_BCAST_ADDR, address);
1369 ssb_read32(dev, SSB_CHIPCO_BCAST_ADDR); /* flush */
1370 ssb_write32(dev, SSB_CHIPCO_BCAST_DATA, data);
1371 ssb_read32(dev, SSB_CHIPCO_BCAST_DATA); /* flush */
8576f815
RM
1372}
1373
1374void ssb_commit_settings(struct ssb_bus *bus)
1375{
1376 struct ssb_device *dev;
1377
1159024d 1378#ifdef CONFIG_SSB_DRIVER_PCICORE
8576f815 1379 dev = bus->chipco.dev ? bus->chipco.dev : bus->pcicore.dev;
1159024d
JL
1380#else
1381 dev = bus->chipco.dev;
1382#endif
8576f815
RM
1383 if (WARN_ON(!dev))
1384 return;
1385 /* This forces an update of the cached registers. */
1386 ssb_broadcast_value(dev, 0xFD8, 0);
1387}
1388EXPORT_SYMBOL(ssb_commit_settings);
1389
61e115a5
MB
1390u32 ssb_admatch_base(u32 adm)
1391{
1392 u32 base = 0;
1393
1394 switch (adm & SSB_ADM_TYPE) {
1395 case SSB_ADM_TYPE0:
1396 base = (adm & SSB_ADM_BASE0);
1397 break;
1398 case SSB_ADM_TYPE1:
1399 SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
1400 base = (adm & SSB_ADM_BASE1);
1401 break;
1402 case SSB_ADM_TYPE2:
1403 SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
1404 base = (adm & SSB_ADM_BASE2);
1405 break;
1406 default:
1407 SSB_WARN_ON(1);
1408 }
1409
1410 return base;
1411}
1412EXPORT_SYMBOL(ssb_admatch_base);
1413
1414u32 ssb_admatch_size(u32 adm)
1415{
1416 u32 size = 0;
1417
1418 switch (adm & SSB_ADM_TYPE) {
1419 case SSB_ADM_TYPE0:
1420 size = ((adm & SSB_ADM_SZ0) >> SSB_ADM_SZ0_SHIFT);
1421 break;
1422 case SSB_ADM_TYPE1:
1423 SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
1424 size = ((adm & SSB_ADM_SZ1) >> SSB_ADM_SZ1_SHIFT);
1425 break;
1426 case SSB_ADM_TYPE2:
1427 SSB_WARN_ON(adm & SSB_ADM_NEG); /* unsupported */
1428 size = ((adm & SSB_ADM_SZ2) >> SSB_ADM_SZ2_SHIFT);
1429 break;
1430 default:
1431 SSB_WARN_ON(1);
1432 }
1433 size = (1 << (size + 1));
1434
1435 return size;
1436}
1437EXPORT_SYMBOL(ssb_admatch_size);
1438
1439static int __init ssb_modinit(void)
1440{
1441 int err;
1442
1443 /* See the comment at the ssb_is_early_boot definition */
1444 ssb_is_early_boot = 0;
1445 err = bus_register(&ssb_bustype);
1446 if (err)
1447 return err;
1448
1449 /* Maybe we already registered some buses at early boot.
1450 * Check for this and attach them
1451 */
1452 ssb_buses_lock();
1453 err = ssb_attach_queued_buses();
1454 ssb_buses_unlock();
e6c463e3 1455 if (err) {
61e115a5 1456 bus_unregister(&ssb_bustype);
e6c463e3
MB
1457 goto out;
1458 }
61e115a5
MB
1459
1460 err = b43_pci_ssb_bridge_init();
1461 if (err) {
33a606ac 1462 ssb_err("Broadcom 43xx PCI-SSB-bridge initialization failed\n");
aab547ce
MB
1463 /* don't fail SSB init because of this */
1464 err = 0;
1465 }
399500da
RM
1466 err = ssb_host_pcmcia_init();
1467 if (err) {
1468 ssb_err("PCMCIA host initialization failed\n");
1469 /* don't fail SSB init because of this */
1470 err = 0;
1471 }
aab547ce
MB
1472 err = ssb_gige_init();
1473 if (err) {
33a606ac 1474 ssb_err("SSB Broadcom Gigabit Ethernet driver initialization failed\n");
61e115a5
MB
1475 /* don't fail SSB init because of this */
1476 err = 0;
1477 }
e6c463e3 1478out:
61e115a5
MB
1479 return err;
1480}
8d8c90e3
MB
1481/* ssb must be initialized after PCI but before the ssb drivers.
1482 * That means we must use some initcall between subsys_initcall
1483 * and device_initcall. */
1484fs_initcall(ssb_modinit);
61e115a5
MB
1485
1486static void __exit ssb_modexit(void)
1487{
aab547ce 1488 ssb_gige_exit();
399500da 1489 ssb_host_pcmcia_exit();
61e115a5
MB
1490 b43_pci_ssb_bridge_exit();
1491 bus_unregister(&ssb_bustype);
1492}
1493module_exit(ssb_modexit)