spi-imx: fix initial chipselect settings
[linux-block.git] / drivers / spi / spi_imx.c
CommitLineData
b5f3294f
SH
1/*
2 * Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3 * Copyright (C) 2008 Juergen Beisert
4 *
5 * This program is free software; you can redistribute it and/or
6 * modify it under the terms of the GNU General Public License
7 * as published by the Free Software Foundation; either version 2
8 * of the License, or (at your option) any later version.
9 * This program is distributed in the hope that it will be useful,
10 * but WITHOUT ANY WARRANTY; without even the implied warranty of
11 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
12 * GNU General Public License for more details.
13 *
14 * You should have received a copy of the GNU General Public License
15 * along with this program; if not, write to the
16 * Free Software Foundation
17 * 51 Franklin Street, Fifth Floor
18 * Boston, MA 02110-1301, USA.
19 */
20
21#include <linux/clk.h>
22#include <linux/completion.h>
23#include <linux/delay.h>
24#include <linux/err.h>
25#include <linux/gpio.h>
26#include <linux/init.h>
27#include <linux/interrupt.h>
28#include <linux/io.h>
29#include <linux/irq.h>
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/platform_device.h>
33#include <linux/spi/spi.h>
34#include <linux/spi/spi_bitbang.h>
35#include <linux/types.h>
36
37#include <mach/spi.h>
38
39#define DRIVER_NAME "spi_imx"
40
41#define MXC_CSPIRXDATA 0x00
42#define MXC_CSPITXDATA 0x04
43#define MXC_CSPICTRL 0x08
44#define MXC_CSPIINT 0x0c
45#define MXC_RESET 0x1c
46
47/* generic defines to abstract from the different register layouts */
48#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
49#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
50
6cdeb002 51struct spi_imx_config {
b5f3294f
SH
52 unsigned int speed_hz;
53 unsigned int bpw;
54 unsigned int mode;
55 int cs;
56};
57
6cdeb002 58struct spi_imx_data {
b5f3294f
SH
59 struct spi_bitbang bitbang;
60
61 struct completion xfer_done;
62 void *base;
63 int irq;
64 struct clk *clk;
65 unsigned long spi_clk;
66 int *chipselect;
67
68 unsigned int count;
6cdeb002
UKK
69 void (*tx)(struct spi_imx_data *);
70 void (*rx)(struct spi_imx_data *);
b5f3294f
SH
71 void *rx_buf;
72 const void *tx_buf;
73 unsigned int txfifo; /* number of words pushed in tx FIFO */
74
75 /* SoC specific functions */
6cdeb002
UKK
76 void (*intctrl)(struct spi_imx_data *, int);
77 int (*config)(struct spi_imx_data *, struct spi_imx_config *);
78 void (*trigger)(struct spi_imx_data *);
79 int (*rx_available)(struct spi_imx_data *);
b5f3294f
SH
80};
81
82#define MXC_SPI_BUF_RX(type) \
6cdeb002 83static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
b5f3294f 84{ \
6cdeb002 85 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
b5f3294f 86 \
6cdeb002
UKK
87 if (spi_imx->rx_buf) { \
88 *(type *)spi_imx->rx_buf = val; \
89 spi_imx->rx_buf += sizeof(type); \
b5f3294f
SH
90 } \
91}
92
93#define MXC_SPI_BUF_TX(type) \
6cdeb002 94static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
b5f3294f
SH
95{ \
96 type val = 0; \
97 \
6cdeb002
UKK
98 if (spi_imx->tx_buf) { \
99 val = *(type *)spi_imx->tx_buf; \
100 spi_imx->tx_buf += sizeof(type); \
b5f3294f
SH
101 } \
102 \
6cdeb002 103 spi_imx->count -= sizeof(type); \
b5f3294f 104 \
6cdeb002 105 writel(val, spi_imx->base + MXC_CSPITXDATA); \
b5f3294f
SH
106}
107
108MXC_SPI_BUF_RX(u8)
109MXC_SPI_BUF_TX(u8)
110MXC_SPI_BUF_RX(u16)
111MXC_SPI_BUF_TX(u16)
112MXC_SPI_BUF_RX(u32)
113MXC_SPI_BUF_TX(u32)
114
115/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
116 * (which is currently not the case in this driver)
117 */
118static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
119 256, 384, 512, 768, 1024};
120
121/* MX21, MX27 */
6cdeb002 122static unsigned int spi_imx_clkdiv_1(unsigned int fin,
b5f3294f
SH
123 unsigned int fspi)
124{
125 int i, max;
126
127 if (cpu_is_mx21())
128 max = 18;
129 else
130 max = 16;
131
132 for (i = 2; i < max; i++)
133 if (fspi * mxc_clkdivs[i] >= fin)
134 return i;
135
136 return max;
137}
138
139/* MX1, MX31, MX35 */
6cdeb002 140static unsigned int spi_imx_clkdiv_2(unsigned int fin,
b5f3294f
SH
141 unsigned int fspi)
142{
143 int i, div = 4;
144
145 for (i = 0; i < 7; i++) {
146 if (fspi * div >= fin)
147 return i;
148 div <<= 1;
149 }
150
151 return 7;
152}
153
154#define MX31_INTREG_TEEN (1 << 0)
155#define MX31_INTREG_RREN (1 << 3)
156
157#define MX31_CSPICTRL_ENABLE (1 << 0)
158#define MX31_CSPICTRL_MASTER (1 << 1)
159#define MX31_CSPICTRL_XCH (1 << 2)
160#define MX31_CSPICTRL_POL (1 << 4)
161#define MX31_CSPICTRL_PHA (1 << 5)
162#define MX31_CSPICTRL_SSCTL (1 << 6)
163#define MX31_CSPICTRL_SSPOL (1 << 7)
164#define MX31_CSPICTRL_BC_SHIFT 8
165#define MX35_CSPICTRL_BL_SHIFT 20
166#define MX31_CSPICTRL_CS_SHIFT 24
167#define MX35_CSPICTRL_CS_SHIFT 12
168#define MX31_CSPICTRL_DR_SHIFT 16
169
170#define MX31_CSPISTATUS 0x14
171#define MX31_STATUS_RR (1 << 3)
172
173/* These functions also work for the i.MX35, but be aware that
174 * the i.MX35 has a slightly different register layout for bits
175 * we do not use here.
176 */
6cdeb002 177static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
178{
179 unsigned int val = 0;
180
181 if (enable & MXC_INT_TE)
182 val |= MX31_INTREG_TEEN;
183 if (enable & MXC_INT_RR)
184 val |= MX31_INTREG_RREN;
185
6cdeb002 186 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
187}
188
6cdeb002 189static void mx31_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
190{
191 unsigned int reg;
192
6cdeb002 193 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 194 reg |= MX31_CSPICTRL_XCH;
6cdeb002 195 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
196}
197
6cdeb002
UKK
198static int mx31_config(struct spi_imx_data *spi_imx,
199 struct spi_imx_config *config)
b5f3294f
SH
200{
201 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
202
6cdeb002 203 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
b5f3294f
SH
204 MX31_CSPICTRL_DR_SHIFT;
205
206 if (cpu_is_mx31())
207 reg |= (config->bpw - 1) << MX31_CSPICTRL_BC_SHIFT;
208 else if (cpu_is_mx35()) {
209 reg |= (config->bpw - 1) << MX35_CSPICTRL_BL_SHIFT;
210 reg |= MX31_CSPICTRL_SSCTL;
211 }
212
213 if (config->mode & SPI_CPHA)
214 reg |= MX31_CSPICTRL_PHA;
215 if (config->mode & SPI_CPOL)
216 reg |= MX31_CSPICTRL_POL;
217 if (config->mode & SPI_CS_HIGH)
218 reg |= MX31_CSPICTRL_SSPOL;
219 if (config->cs < 0) {
220 if (cpu_is_mx31())
221 reg |= (config->cs + 32) << MX31_CSPICTRL_CS_SHIFT;
222 else if (cpu_is_mx35())
223 reg |= (config->cs + 32) << MX35_CSPICTRL_CS_SHIFT;
224 }
225
6cdeb002 226 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
227
228 return 0;
229}
230
6cdeb002 231static int mx31_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 232{
6cdeb002 233 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
b5f3294f
SH
234}
235
236#define MX27_INTREG_RR (1 << 4)
237#define MX27_INTREG_TEEN (1 << 9)
238#define MX27_INTREG_RREN (1 << 13)
239
240#define MX27_CSPICTRL_POL (1 << 5)
241#define MX27_CSPICTRL_PHA (1 << 6)
242#define MX27_CSPICTRL_SSPOL (1 << 8)
243#define MX27_CSPICTRL_XCH (1 << 9)
244#define MX27_CSPICTRL_ENABLE (1 << 10)
245#define MX27_CSPICTRL_MASTER (1 << 11)
246#define MX27_CSPICTRL_DR_SHIFT 14
247#define MX27_CSPICTRL_CS_SHIFT 19
248
6cdeb002 249static void mx27_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
250{
251 unsigned int val = 0;
252
253 if (enable & MXC_INT_TE)
254 val |= MX27_INTREG_TEEN;
255 if (enable & MXC_INT_RR)
256 val |= MX27_INTREG_RREN;
257
6cdeb002 258 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
259}
260
6cdeb002 261static void mx27_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
262{
263 unsigned int reg;
264
6cdeb002 265 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 266 reg |= MX27_CSPICTRL_XCH;
6cdeb002 267 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
268}
269
6cdeb002
UKK
270static int mx27_config(struct spi_imx_data *spi_imx,
271 struct spi_imx_config *config)
b5f3294f
SH
272{
273 unsigned int reg = MX27_CSPICTRL_ENABLE | MX27_CSPICTRL_MASTER;
274
6cdeb002 275 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, config->speed_hz) <<
b5f3294f
SH
276 MX27_CSPICTRL_DR_SHIFT;
277 reg |= config->bpw - 1;
278
279 if (config->mode & SPI_CPHA)
280 reg |= MX27_CSPICTRL_PHA;
281 if (config->mode & SPI_CPOL)
282 reg |= MX27_CSPICTRL_POL;
283 if (config->mode & SPI_CS_HIGH)
284 reg |= MX27_CSPICTRL_SSPOL;
285 if (config->cs < 0)
286 reg |= (config->cs + 32) << MX27_CSPICTRL_CS_SHIFT;
287
6cdeb002 288 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
289
290 return 0;
291}
292
6cdeb002 293static int mx27_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 294{
6cdeb002 295 return readl(spi_imx->base + MXC_CSPIINT) & MX27_INTREG_RR;
b5f3294f
SH
296}
297
298#define MX1_INTREG_RR (1 << 3)
299#define MX1_INTREG_TEEN (1 << 8)
300#define MX1_INTREG_RREN (1 << 11)
301
302#define MX1_CSPICTRL_POL (1 << 4)
303#define MX1_CSPICTRL_PHA (1 << 5)
304#define MX1_CSPICTRL_XCH (1 << 8)
305#define MX1_CSPICTRL_ENABLE (1 << 9)
306#define MX1_CSPICTRL_MASTER (1 << 10)
307#define MX1_CSPICTRL_DR_SHIFT 13
308
6cdeb002 309static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
310{
311 unsigned int val = 0;
312
313 if (enable & MXC_INT_TE)
314 val |= MX1_INTREG_TEEN;
315 if (enable & MXC_INT_RR)
316 val |= MX1_INTREG_RREN;
317
6cdeb002 318 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
319}
320
6cdeb002 321static void mx1_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
322{
323 unsigned int reg;
324
6cdeb002 325 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 326 reg |= MX1_CSPICTRL_XCH;
6cdeb002 327 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
328}
329
6cdeb002
UKK
330static int mx1_config(struct spi_imx_data *spi_imx,
331 struct spi_imx_config *config)
b5f3294f
SH
332{
333 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
334
6cdeb002 335 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, config->speed_hz) <<
b5f3294f
SH
336 MX1_CSPICTRL_DR_SHIFT;
337 reg |= config->bpw - 1;
338
339 if (config->mode & SPI_CPHA)
340 reg |= MX1_CSPICTRL_PHA;
341 if (config->mode & SPI_CPOL)
342 reg |= MX1_CSPICTRL_POL;
343
6cdeb002 344 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
345
346 return 0;
347}
348
6cdeb002 349static int mx1_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 350{
6cdeb002 351 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
b5f3294f
SH
352}
353
6cdeb002 354static void spi_imx_chipselect(struct spi_device *spi, int is_active)
b5f3294f 355{
6cdeb002 356 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
b5f3294f 357 unsigned int cs = 0;
6cdeb002
UKK
358 int gpio = spi_imx->chipselect[spi->chip_select];
359 struct spi_imx_config config;
b5f3294f
SH
360
361 if (spi->mode & SPI_CS_HIGH)
362 cs = 1;
363
364 if (is_active == BITBANG_CS_INACTIVE) {
365 if (gpio >= 0)
366 gpio_set_value(gpio, !cs);
367 return;
368 }
369
370 config.bpw = spi->bits_per_word;
371 config.speed_hz = spi->max_speed_hz;
372 config.mode = spi->mode;
6cdeb002 373 config.cs = spi_imx->chipselect[spi->chip_select];
b5f3294f 374
6cdeb002 375 spi_imx->config(spi_imx, &config);
b5f3294f
SH
376
377 /* Initialize the functions for transfer */
378 if (config.bpw <= 8) {
6cdeb002
UKK
379 spi_imx->rx = spi_imx_buf_rx_u8;
380 spi_imx->tx = spi_imx_buf_tx_u8;
b5f3294f 381 } else if (config.bpw <= 16) {
6cdeb002
UKK
382 spi_imx->rx = spi_imx_buf_rx_u16;
383 spi_imx->tx = spi_imx_buf_tx_u16;
b5f3294f 384 } else if (config.bpw <= 32) {
6cdeb002
UKK
385 spi_imx->rx = spi_imx_buf_rx_u32;
386 spi_imx->tx = spi_imx_buf_tx_u32;
b5f3294f
SH
387 } else
388 BUG();
389
390 if (gpio >= 0)
391 gpio_set_value(gpio, cs);
392
393 return;
394}
395
6cdeb002 396static void spi_imx_push(struct spi_imx_data *spi_imx)
b5f3294f 397{
6cdeb002
UKK
398 while (spi_imx->txfifo < 8) {
399 if (!spi_imx->count)
b5f3294f 400 break;
6cdeb002
UKK
401 spi_imx->tx(spi_imx);
402 spi_imx->txfifo++;
b5f3294f
SH
403 }
404
6cdeb002 405 spi_imx->trigger(spi_imx);
b5f3294f
SH
406}
407
6cdeb002 408static irqreturn_t spi_imx_isr(int irq, void *dev_id)
b5f3294f 409{
6cdeb002 410 struct spi_imx_data *spi_imx = dev_id;
b5f3294f 411
6cdeb002
UKK
412 while (spi_imx->rx_available(spi_imx)) {
413 spi_imx->rx(spi_imx);
414 spi_imx->txfifo--;
b5f3294f
SH
415 }
416
6cdeb002
UKK
417 if (spi_imx->count) {
418 spi_imx_push(spi_imx);
b5f3294f
SH
419 return IRQ_HANDLED;
420 }
421
6cdeb002 422 if (spi_imx->txfifo) {
b5f3294f
SH
423 /* No data left to push, but still waiting for rx data,
424 * enable receive data available interrupt.
425 */
6cdeb002 426 spi_imx->intctrl(spi_imx, MXC_INT_RR);
b5f3294f
SH
427 return IRQ_HANDLED;
428 }
429
6cdeb002
UKK
430 spi_imx->intctrl(spi_imx, 0);
431 complete(&spi_imx->xfer_done);
b5f3294f
SH
432
433 return IRQ_HANDLED;
434}
435
6cdeb002 436static int spi_imx_setupxfer(struct spi_device *spi,
b5f3294f
SH
437 struct spi_transfer *t)
438{
6cdeb002
UKK
439 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
440 struct spi_imx_config config;
b5f3294f
SH
441
442 config.bpw = t ? t->bits_per_word : spi->bits_per_word;
443 config.speed_hz = t ? t->speed_hz : spi->max_speed_hz;
444 config.mode = spi->mode;
445
462d26b5
SH
446 if (!config.speed_hz)
447 config.speed_hz = spi->max_speed_hz;
448 if (!config.bpw)
449 config.bpw = spi->bits_per_word;
450 if (!config.speed_hz)
451 config.speed_hz = spi->max_speed_hz;
452
6cdeb002 453 spi_imx->config(spi_imx, &config);
b5f3294f
SH
454
455 return 0;
456}
457
6cdeb002 458static int spi_imx_transfer(struct spi_device *spi,
b5f3294f
SH
459 struct spi_transfer *transfer)
460{
6cdeb002 461 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
b5f3294f 462
6cdeb002
UKK
463 spi_imx->tx_buf = transfer->tx_buf;
464 spi_imx->rx_buf = transfer->rx_buf;
465 spi_imx->count = transfer->len;
466 spi_imx->txfifo = 0;
b5f3294f 467
6cdeb002 468 init_completion(&spi_imx->xfer_done);
b5f3294f 469
6cdeb002 470 spi_imx_push(spi_imx);
b5f3294f 471
6cdeb002 472 spi_imx->intctrl(spi_imx, MXC_INT_TE);
b5f3294f 473
6cdeb002 474 wait_for_completion(&spi_imx->xfer_done);
b5f3294f
SH
475
476 return transfer->len;
477}
478
6cdeb002 479static int spi_imx_setup(struct spi_device *spi)
b5f3294f 480{
6c23e5d4
SH
481 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
482 int gpio = spi_imx->chipselect[spi->chip_select];
483
b5f3294f
SH
484 if (!spi->bits_per_word)
485 spi->bits_per_word = 8;
486
487 pr_debug("%s: mode %d, %u bpw, %d hz\n", __func__,
488 spi->mode, spi->bits_per_word, spi->max_speed_hz);
489
6c23e5d4
SH
490 if (gpio >= 0)
491 gpio_direction_output(gpio, spi->mode & SPI_CS_HIGH ? 0 : 1);
492
6cdeb002 493 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
b5f3294f
SH
494
495 return 0;
496}
497
6cdeb002 498static void spi_imx_cleanup(struct spi_device *spi)
b5f3294f
SH
499{
500}
501
6cdeb002 502static int __init spi_imx_probe(struct platform_device *pdev)
b5f3294f
SH
503{
504 struct spi_imx_master *mxc_platform_info;
505 struct spi_master *master;
6cdeb002 506 struct spi_imx_data *spi_imx;
b5f3294f
SH
507 struct resource *res;
508 int i, ret;
509
510 mxc_platform_info = (struct spi_imx_master *)pdev->dev.platform_data;
511 if (!mxc_platform_info) {
512 dev_err(&pdev->dev, "can't get the platform data\n");
513 return -EINVAL;
514 }
515
6cdeb002 516 master = spi_alloc_master(&pdev->dev, sizeof(struct spi_imx_data));
b5f3294f
SH
517 if (!master)
518 return -ENOMEM;
519
520 platform_set_drvdata(pdev, master);
521
522 master->bus_num = pdev->id;
523 master->num_chipselect = mxc_platform_info->num_chipselect;
524
6cdeb002
UKK
525 spi_imx = spi_master_get_devdata(master);
526 spi_imx->bitbang.master = spi_master_get(master);
527 spi_imx->chipselect = mxc_platform_info->chipselect;
b5f3294f
SH
528
529 for (i = 0; i < master->num_chipselect; i++) {
6cdeb002 530 if (spi_imx->chipselect[i] < 0)
b5f3294f 531 continue;
6cdeb002 532 ret = gpio_request(spi_imx->chipselect[i], DRIVER_NAME);
b5f3294f
SH
533 if (ret) {
534 i--;
535 while (i > 0)
6cdeb002
UKK
536 if (spi_imx->chipselect[i] >= 0)
537 gpio_free(spi_imx->chipselect[i--]);
b5f3294f
SH
538 dev_err(&pdev->dev, "can't get cs gpios");
539 goto out_master_put;
540 }
b5f3294f
SH
541 }
542
6cdeb002
UKK
543 spi_imx->bitbang.chipselect = spi_imx_chipselect;
544 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
545 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
546 spi_imx->bitbang.master->setup = spi_imx_setup;
547 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
b5f3294f 548
6cdeb002 549 init_completion(&spi_imx->xfer_done);
b5f3294f
SH
550
551 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
552 if (!res) {
553 dev_err(&pdev->dev, "can't get platform resource\n");
554 ret = -ENOMEM;
555 goto out_gpio_free;
556 }
557
558 if (!request_mem_region(res->start, resource_size(res), pdev->name)) {
559 dev_err(&pdev->dev, "request_mem_region failed\n");
560 ret = -EBUSY;
561 goto out_gpio_free;
562 }
563
6cdeb002
UKK
564 spi_imx->base = ioremap(res->start, resource_size(res));
565 if (!spi_imx->base) {
b5f3294f
SH
566 ret = -EINVAL;
567 goto out_release_mem;
568 }
569
6cdeb002
UKK
570 spi_imx->irq = platform_get_irq(pdev, 0);
571 if (!spi_imx->irq) {
b5f3294f
SH
572 ret = -EINVAL;
573 goto out_iounmap;
574 }
575
6cdeb002 576 ret = request_irq(spi_imx->irq, spi_imx_isr, 0, DRIVER_NAME, spi_imx);
b5f3294f 577 if (ret) {
6cdeb002 578 dev_err(&pdev->dev, "can't get irq%d: %d\n", spi_imx->irq, ret);
b5f3294f
SH
579 goto out_iounmap;
580 }
581
582 if (cpu_is_mx31() || cpu_is_mx35()) {
6cdeb002
UKK
583 spi_imx->intctrl = mx31_intctrl;
584 spi_imx->config = mx31_config;
585 spi_imx->trigger = mx31_trigger;
586 spi_imx->rx_available = mx31_rx_available;
b5f3294f 587 } else if (cpu_is_mx27() || cpu_is_mx21()) {
6cdeb002
UKK
588 spi_imx->intctrl = mx27_intctrl;
589 spi_imx->config = mx27_config;
590 spi_imx->trigger = mx27_trigger;
591 spi_imx->rx_available = mx27_rx_available;
b5f3294f 592 } else if (cpu_is_mx1()) {
6cdeb002
UKK
593 spi_imx->intctrl = mx1_intctrl;
594 spi_imx->config = mx1_config;
595 spi_imx->trigger = mx1_trigger;
596 spi_imx->rx_available = mx1_rx_available;
b5f3294f
SH
597 } else
598 BUG();
599
6cdeb002
UKK
600 spi_imx->clk = clk_get(&pdev->dev, NULL);
601 if (IS_ERR(spi_imx->clk)) {
b5f3294f 602 dev_err(&pdev->dev, "unable to get clock\n");
6cdeb002 603 ret = PTR_ERR(spi_imx->clk);
b5f3294f
SH
604 goto out_free_irq;
605 }
606
6cdeb002
UKK
607 clk_enable(spi_imx->clk);
608 spi_imx->spi_clk = clk_get_rate(spi_imx->clk);
b5f3294f
SH
609
610 if (!cpu_is_mx31() || !cpu_is_mx35())
6cdeb002 611 writel(1, spi_imx->base + MXC_RESET);
b5f3294f 612
6cdeb002 613 spi_imx->intctrl(spi_imx, 0);
b5f3294f 614
6cdeb002 615 ret = spi_bitbang_start(&spi_imx->bitbang);
b5f3294f
SH
616 if (ret) {
617 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
618 goto out_clk_put;
619 }
620
621 dev_info(&pdev->dev, "probed\n");
622
623 return ret;
624
625out_clk_put:
6cdeb002
UKK
626 clk_disable(spi_imx->clk);
627 clk_put(spi_imx->clk);
b5f3294f 628out_free_irq:
6cdeb002 629 free_irq(spi_imx->irq, spi_imx);
b5f3294f 630out_iounmap:
6cdeb002 631 iounmap(spi_imx->base);
b5f3294f
SH
632out_release_mem:
633 release_mem_region(res->start, resource_size(res));
634out_gpio_free:
635 for (i = 0; i < master->num_chipselect; i++)
6cdeb002
UKK
636 if (spi_imx->chipselect[i] >= 0)
637 gpio_free(spi_imx->chipselect[i]);
b5f3294f
SH
638out_master_put:
639 spi_master_put(master);
640 kfree(master);
641 platform_set_drvdata(pdev, NULL);
642 return ret;
643}
644
6cdeb002 645static int __exit spi_imx_remove(struct platform_device *pdev)
b5f3294f
SH
646{
647 struct spi_master *master = platform_get_drvdata(pdev);
648 struct resource *res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
6cdeb002 649 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
b5f3294f
SH
650 int i;
651
6cdeb002 652 spi_bitbang_stop(&spi_imx->bitbang);
b5f3294f 653
6cdeb002
UKK
654 writel(0, spi_imx->base + MXC_CSPICTRL);
655 clk_disable(spi_imx->clk);
656 clk_put(spi_imx->clk);
657 free_irq(spi_imx->irq, spi_imx);
658 iounmap(spi_imx->base);
b5f3294f
SH
659
660 for (i = 0; i < master->num_chipselect; i++)
6cdeb002
UKK
661 if (spi_imx->chipselect[i] >= 0)
662 gpio_free(spi_imx->chipselect[i]);
b5f3294f
SH
663
664 spi_master_put(master);
665
666 release_mem_region(res->start, resource_size(res));
667
668 platform_set_drvdata(pdev, NULL);
669
670 return 0;
671}
672
6cdeb002 673static struct platform_driver spi_imx_driver = {
b5f3294f
SH
674 .driver = {
675 .name = DRIVER_NAME,
676 .owner = THIS_MODULE,
677 },
6cdeb002
UKK
678 .probe = spi_imx_probe,
679 .remove = __exit_p(spi_imx_remove),
b5f3294f
SH
680};
681
6cdeb002 682static int __init spi_imx_init(void)
b5f3294f 683{
6cdeb002 684 return platform_driver_register(&spi_imx_driver);
b5f3294f
SH
685}
686
6cdeb002 687static void __exit spi_imx_exit(void)
b5f3294f 688{
6cdeb002 689 platform_driver_unregister(&spi_imx_driver);
b5f3294f
SH
690}
691
6cdeb002
UKK
692module_init(spi_imx_init);
693module_exit(spi_imx_exit);
b5f3294f
SH
694
695MODULE_DESCRIPTION("SPI Master Controller driver");
696MODULE_AUTHOR("Sascha Hauer, Pengutronix");
697MODULE_LICENSE("GPL");