Linux 6.16-rc6
[linux-2.6-block.git] / drivers / spi / spi-ti-qspi.c
CommitLineData
41a1c9ec 1// SPDX-License-Identifier: GPL-2.0-only
505a1495
SP
2/*
3 * TI QSPI driver
4 *
3ea4eac3 5 * Copyright (C) 2013 Texas Instruments Incorporated - https://www.ti.com
505a1495 6 * Author: Sourav Poddar <sourav.poddar@ti.com>
505a1495
SP
7 */
8
9#include <linux/kernel.h>
10#include <linux/init.h>
11#include <linux/interrupt.h>
12#include <linux/module.h>
13#include <linux/device.h>
14#include <linux/delay.h>
15#include <linux/dma-mapping.h>
16#include <linux/dmaengine.h>
17#include <linux/omap-dma.h>
18#include <linux/platform_device.h>
19#include <linux/err.h>
20#include <linux/clk.h>
21#include <linux/io.h>
22#include <linux/slab.h>
23#include <linux/pm_runtime.h>
24#include <linux/of.h>
505a1495 25#include <linux/pinctrl/consumer.h>
4dea6c9b
V
26#include <linux/mfd/syscon.h>
27#include <linux/regmap.h>
c687c46e 28#include <linux/sizes.h>
505a1495
SP
29
30#include <linux/spi/spi.h>
b95cb394 31#include <linux/spi/spi-mem.h>
505a1495
SP
32
33struct ti_qspi_regs {
34 u32 clkctrl;
35};
36
37struct ti_qspi {
5720ec0a
V
38 struct completion transfer_complete;
39
505a1495
SP
40 /* list synchronization */
41 struct mutex list_lock;
42
9d93c8d9 43 struct spi_controller *host;
505a1495 44 void __iomem *base;
6b3938ae 45 void __iomem *mmap_base;
b95cb394 46 size_t mmap_size;
4dea6c9b
V
47 struct regmap *ctrl_base;
48 unsigned int ctrl_reg;
505a1495
SP
49 struct clk *fclk;
50 struct device *dev;
51
52 struct ti_qspi_regs ctx_reg;
53
5720ec0a 54 dma_addr_t mmap_phys_base;
c687c46e
V
55 dma_addr_t rx_bb_dma_addr;
56 void *rx_bb_addr;
5720ec0a
V
57 struct dma_chan *rx_chan;
58
505a1495
SP
59 u32 cmd;
60 u32 dc;
6b3938ae 61
4dea6c9b 62 bool mmap_enabled;
c52c91bb 63 int current_cs;
505a1495
SP
64};
65
66#define QSPI_PID (0x0)
67#define QSPI_SYSCONFIG (0x10)
505a1495
SP
68#define QSPI_SPI_CLOCK_CNTRL_REG (0x40)
69#define QSPI_SPI_DC_REG (0x44)
70#define QSPI_SPI_CMD_REG (0x48)
71#define QSPI_SPI_STATUS_REG (0x4c)
72#define QSPI_SPI_DATA_REG (0x50)
4dea6c9b 73#define QSPI_SPI_SETUP_REG(n) ((0x54 + 4 * n))
505a1495 74#define QSPI_SPI_SWITCH_REG (0x64)
505a1495
SP
75#define QSPI_SPI_DATA_REG_1 (0x68)
76#define QSPI_SPI_DATA_REG_2 (0x6c)
77#define QSPI_SPI_DATA_REG_3 (0x70)
78
79#define QSPI_COMPLETION_TIMEOUT msecs_to_jiffies(2000)
80
505a1495
SP
81/* Clock Control */
82#define QSPI_CLK_EN (1 << 31)
83#define QSPI_CLK_DIV_MAX 0xffff
84
85/* Command */
86#define QSPI_EN_CS(n) (n << 28)
87#define QSPI_WLEN(n) ((n - 1) << 19)
88#define QSPI_3_PIN (1 << 18)
89#define QSPI_RD_SNGL (1 << 16)
90#define QSPI_WR_SNGL (2 << 16)
91#define QSPI_RD_DUAL (3 << 16)
92#define QSPI_RD_QUAD (7 << 16)
93#define QSPI_INVAL (4 << 16)
505a1495 94#define QSPI_FLEN(n) ((n - 1) << 0)
f682c4ff
V
95#define QSPI_WLEN_MAX_BITS 128
96#define QSPI_WLEN_MAX_BYTES 16
ea1b60fb 97#define QSPI_WLEN_MASK QSPI_WLEN(QSPI_WLEN_MAX_BITS)
505a1495
SP
98
99/* STATUS REGISTER */
00611047 100#define BUSY 0x01
505a1495
SP
101#define WC 0x02
102
505a1495
SP
103/* Device Control */
104#define QSPI_DD(m, n) (m << (3 + n * 8))
105#define QSPI_CKPHA(n) (1 << (2 + n * 8))
106#define QSPI_CSPOL(n) (1 << (1 + n * 8))
107#define QSPI_CKPOL(n) (1 << (n * 8))
108
109#define QSPI_FRAME 4096
110
111#define QSPI_AUTOSUSPEND_TIMEOUT 2000
112
4dea6c9b
V
113#define MEM_CS_EN(n) ((n + 1) << 8)
114#define MEM_CS_MASK (7 << 8)
115
116#define MM_SWITCH 0x1
117
118#define QSPI_SETUP_RD_NORMAL (0x0 << 12)
119#define QSPI_SETUP_RD_DUAL (0x1 << 12)
120#define QSPI_SETUP_RD_QUAD (0x3 << 12)
121#define QSPI_SETUP_ADDR_SHIFT 8
122#define QSPI_SETUP_DUMMY_SHIFT 10
123
c687c46e
V
124#define QSPI_DMA_BUFFER_SIZE SZ_64K
125
505a1495
SP
126static inline unsigned long ti_qspi_read(struct ti_qspi *qspi,
127 unsigned long reg)
128{
129 return readl(qspi->base + reg);
130}
131
132static inline void ti_qspi_write(struct ti_qspi *qspi,
133 unsigned long val, unsigned long reg)
134{
135 writel(val, qspi->base + reg);
136}
137
138static int ti_qspi_setup(struct spi_device *spi)
139{
9d93c8d9 140 struct ti_qspi *qspi = spi_controller_get_devdata(spi->controller);
8d0b5128 141 int ret;
505a1495 142
9d93c8d9
YY
143 if (spi->controller->busy) {
144 dev_dbg(qspi->dev, "host busy doing other transfers\n");
505a1495
SP
145 return -EBUSY;
146 }
147
9d93c8d9 148 if (!qspi->host->max_speed_hz) {
505a1495
SP
149 dev_err(qspi->dev, "spi max frequency not defined\n");
150 return -EINVAL;
151 }
152
9d93c8d9 153 spi->max_speed_hz = min(spi->max_speed_hz, qspi->host->max_speed_hz);
505a1495 154
c03ae487 155 ret = pm_runtime_resume_and_get(qspi->dev);
05b96675 156 if (ret < 0) {
505a1495
SP
157 dev_err(qspi->dev, "pm_runtime_get_sync() failed\n");
158 return ret;
159 }
160
505a1495
SP
161 pm_runtime_mark_last_busy(qspi->dev);
162 ret = pm_runtime_put_autosuspend(qspi->dev);
163 if (ret < 0) {
164 dev_err(qspi->dev, "pm_runtime_put_autosuspend() failed\n");
165 return ret;
166 }
167
168 return 0;
169}
170
8d0b5128
AN
171static void ti_qspi_setup_clk(struct ti_qspi *qspi, u32 speed_hz)
172{
173 struct ti_qspi_regs *ctx_reg = &qspi->ctx_reg;
174 int clk_div;
175 u32 clk_ctrl_reg, clk_rate, clk_ctrl_new;
176
177 clk_rate = clk_get_rate(qspi->fclk);
178 clk_div = DIV_ROUND_UP(clk_rate, speed_hz) - 1;
179 clk_div = clamp(clk_div, 0, QSPI_CLK_DIV_MAX);
180 dev_dbg(qspi->dev, "hz: %d, clock divider %d\n", speed_hz, clk_div);
181
182 pm_runtime_resume_and_get(qspi->dev);
183
184 clk_ctrl_new = QSPI_CLK_EN | clk_div;
185 if (ctx_reg->clkctrl != clk_ctrl_new) {
186 clk_ctrl_reg = ti_qspi_read(qspi, QSPI_SPI_CLOCK_CNTRL_REG);
187
188 clk_ctrl_reg &= ~QSPI_CLK_EN;
189
190 /* disable SCLK */
191 ti_qspi_write(qspi, clk_ctrl_reg, QSPI_SPI_CLOCK_CNTRL_REG);
192
193 /* enable SCLK */
194 ti_qspi_write(qspi, clk_ctrl_new, QSPI_SPI_CLOCK_CNTRL_REG);
195 ctx_reg->clkctrl = clk_ctrl_new;
196 }
197
198 pm_runtime_mark_last_busy(qspi->dev);
199 pm_runtime_put_autosuspend(qspi->dev);
200}
201
505a1495
SP
202static void ti_qspi_restore_ctx(struct ti_qspi *qspi)
203{
204 struct ti_qspi_regs *ctx_reg = &qspi->ctx_reg;
205
206 ti_qspi_write(qspi, ctx_reg->clkctrl, QSPI_SPI_CLOCK_CNTRL_REG);
207}
208
00611047
M
209static inline u32 qspi_is_busy(struct ti_qspi *qspi)
210{
211 u32 stat;
212 unsigned long timeout = jiffies + QSPI_COMPLETION_TIMEOUT;
213
214 stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
215 while ((stat & BUSY) && time_after(timeout, jiffies)) {
216 cpu_relax();
217 stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
218 }
219
220 WARN(stat & BUSY, "qspi busy\n");
221 return stat & BUSY;
222}
223
57c2ecd9
V
224static inline int ti_qspi_poll_wc(struct ti_qspi *qspi)
225{
226 u32 stat;
227 unsigned long timeout = jiffies + QSPI_COMPLETION_TIMEOUT;
228
229 do {
230 stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
231 if (stat & WC)
232 return 0;
233 cpu_relax();
234 } while (time_after(timeout, jiffies));
235
236 stat = ti_qspi_read(qspi, QSPI_SPI_STATUS_REG);
237 if (stat & WC)
238 return 0;
239 return -ETIMEDOUT;
240}
241
1ff7760f
BH
242static int qspi_write_msg(struct ti_qspi *qspi, struct spi_transfer *t,
243 int count)
505a1495 244{
1ff7760f 245 int wlen, xfer_len;
505a1495
SP
246 unsigned int cmd;
247 const u8 *txbuf;
f682c4ff 248 u32 data;
505a1495
SP
249
250 txbuf = t->tx_buf;
251 cmd = qspi->cmd | QSPI_WR_SNGL;
3ab54620 252 wlen = t->bits_per_word >> 3; /* in bytes */
f682c4ff 253 xfer_len = wlen;
505a1495
SP
254
255 while (count) {
00611047
M
256 if (qspi_is_busy(qspi))
257 return -EBUSY;
258
505a1495 259 switch (wlen) {
3ab54620 260 case 1:
505a1495
SP
261 dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %02x\n",
262 cmd, qspi->dc, *txbuf);
f682c4ff
V
263 if (count >= QSPI_WLEN_MAX_BYTES) {
264 u32 *txp = (u32 *)txbuf;
265
266 data = cpu_to_be32(*txp++);
267 writel(data, qspi->base +
268 QSPI_SPI_DATA_REG_3);
269 data = cpu_to_be32(*txp++);
270 writel(data, qspi->base +
271 QSPI_SPI_DATA_REG_2);
272 data = cpu_to_be32(*txp++);
273 writel(data, qspi->base +
274 QSPI_SPI_DATA_REG_1);
275 data = cpu_to_be32(*txp++);
276 writel(data, qspi->base +
277 QSPI_SPI_DATA_REG);
278 xfer_len = QSPI_WLEN_MAX_BYTES;
279 cmd |= QSPI_WLEN(QSPI_WLEN_MAX_BITS);
280 } else {
281 writeb(*txbuf, qspi->base + QSPI_SPI_DATA_REG);
282 cmd = qspi->cmd | QSPI_WR_SNGL;
283 xfer_len = wlen;
284 cmd |= QSPI_WLEN(wlen);
285 }
505a1495 286 break;
3ab54620 287 case 2:
505a1495
SP
288 dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %04x\n",
289 cmd, qspi->dc, *txbuf);
290 writew(*((u16 *)txbuf), qspi->base + QSPI_SPI_DATA_REG);
505a1495 291 break;
3ab54620 292 case 4:
505a1495
SP
293 dev_dbg(qspi->dev, "tx cmd %08x dc %08x data %08x\n",
294 cmd, qspi->dc, *txbuf);
295 writel(*((u32 *)txbuf), qspi->base + QSPI_SPI_DATA_REG);
505a1495
SP
296 break;
297 }
3ab54620
AL
298
299 ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
57c2ecd9 300 if (ti_qspi_poll_wc(qspi)) {
3ab54620
AL
301 dev_err(qspi->dev, "write timed out\n");
302 return -ETIMEDOUT;
303 }
f682c4ff
V
304 txbuf += xfer_len;
305 count -= xfer_len;
505a1495
SP
306 }
307
308 return 0;
309}
310
1ff7760f
BH
311static int qspi_read_msg(struct ti_qspi *qspi, struct spi_transfer *t,
312 int count)
505a1495 313{
1ff7760f 314 int wlen;
505a1495 315 unsigned int cmd;
e7cc5cfb
JP
316 u32 rx;
317 u8 rxlen, rx_wlen;
505a1495
SP
318 u8 *rxbuf;
319
320 rxbuf = t->rx_buf;
70e2e976
SP
321 cmd = qspi->cmd;
322 switch (t->rx_nbits) {
323 case SPI_NBITS_DUAL:
324 cmd |= QSPI_RD_DUAL;
325 break;
326 case SPI_NBITS_QUAD:
327 cmd |= QSPI_RD_QUAD;
328 break;
329 default:
330 cmd |= QSPI_RD_SNGL;
331 break;
332 }
3ab54620 333 wlen = t->bits_per_word >> 3; /* in bytes */
6925212f 334 rx_wlen = wlen;
505a1495
SP
335
336 while (count) {
337 dev_dbg(qspi->dev, "rx cmd %08x dc %08x\n", cmd, qspi->dc);
00611047
M
338 if (qspi_is_busy(qspi))
339 return -EBUSY;
340
e7cc5cfb
JP
341 switch (wlen) {
342 case 1:
343 /*
344 * Optimize the 8-bit words transfers, as used by
345 * the SPI flash devices.
346 */
347 if (count >= QSPI_WLEN_MAX_BYTES) {
348 rxlen = QSPI_WLEN_MAX_BYTES;
349 } else {
350 rxlen = min(count, 4);
351 }
352 rx_wlen = rxlen << 3;
353 cmd &= ~QSPI_WLEN_MASK;
354 cmd |= QSPI_WLEN(rx_wlen);
355 break;
356 default:
357 rxlen = wlen;
358 break;
359 }
360
505a1495 361 ti_qspi_write(qspi, cmd, QSPI_SPI_CMD_REG);
57c2ecd9 362 if (ti_qspi_poll_wc(qspi)) {
505a1495
SP
363 dev_err(qspi->dev, "read timed out\n");
364 return -ETIMEDOUT;
365 }
e7cc5cfb 366
505a1495 367 switch (wlen) {
3ab54620 368 case 1:
e7cc5cfb
JP
369 /*
370 * Optimize the 8-bit words transfers, as used by
371 * the SPI flash devices.
372 */
373 if (count >= QSPI_WLEN_MAX_BYTES) {
374 u32 *rxp = (u32 *) rxbuf;
375 rx = readl(qspi->base + QSPI_SPI_DATA_REG_3);
376 *rxp++ = be32_to_cpu(rx);
377 rx = readl(qspi->base + QSPI_SPI_DATA_REG_2);
378 *rxp++ = be32_to_cpu(rx);
379 rx = readl(qspi->base + QSPI_SPI_DATA_REG_1);
380 *rxp++ = be32_to_cpu(rx);
381 rx = readl(qspi->base + QSPI_SPI_DATA_REG);
382 *rxp++ = be32_to_cpu(rx);
383 } else {
384 u8 *rxp = rxbuf;
385 rx = readl(qspi->base + QSPI_SPI_DATA_REG);
386 if (rx_wlen >= 8)
387 *rxp++ = rx >> (rx_wlen - 8);
388 if (rx_wlen >= 16)
389 *rxp++ = rx >> (rx_wlen - 16);
390 if (rx_wlen >= 24)
391 *rxp++ = rx >> (rx_wlen - 24);
392 if (rx_wlen >= 32)
393 *rxp++ = rx;
394 }
505a1495 395 break;
3ab54620 396 case 2:
505a1495 397 *((u16 *)rxbuf) = readw(qspi->base + QSPI_SPI_DATA_REG);
505a1495 398 break;
3ab54620 399 case 4:
505a1495 400 *((u32 *)rxbuf) = readl(qspi->base + QSPI_SPI_DATA_REG);
505a1495
SP
401 break;
402 }
e7cc5cfb
JP
403 rxbuf += rxlen;
404 count -= rxlen;
505a1495
SP
405 }
406
407 return 0;
408}
409
1ff7760f
BH
410static int qspi_transfer_msg(struct ti_qspi *qspi, struct spi_transfer *t,
411 int count)
505a1495
SP
412{
413 int ret;
414
415 if (t->tx_buf) {
1ff7760f 416 ret = qspi_write_msg(qspi, t, count);
505a1495
SP
417 if (ret) {
418 dev_dbg(qspi->dev, "Error while writing\n");
419 return ret;
420 }
421 }
422
423 if (t->rx_buf) {
1ff7760f 424 ret = qspi_read_msg(qspi, t, count);
505a1495
SP
425 if (ret) {
426 dev_dbg(qspi->dev, "Error while reading\n");
427 return ret;
428 }
429 }
430
431 return 0;
432}
433
5720ec0a
V
434static void ti_qspi_dma_callback(void *param)
435{
436 struct ti_qspi *qspi = param;
437
438 complete(&qspi->transfer_complete);
439}
440
441static int ti_qspi_dma_xfer(struct ti_qspi *qspi, dma_addr_t dma_dst,
442 dma_addr_t dma_src, size_t len)
443{
444 struct dma_chan *chan = qspi->rx_chan;
5720ec0a
V
445 dma_cookie_t cookie;
446 enum dma_ctrl_flags flags = DMA_CTRL_ACK | DMA_PREP_INTERRUPT;
447 struct dma_async_tx_descriptor *tx;
448 int ret;
8b1ea69a 449 unsigned long time_left;
5720ec0a 450
1351aaeb 451 tx = dmaengine_prep_dma_memcpy(chan, dma_dst, dma_src, len, flags);
5720ec0a
V
452 if (!tx) {
453 dev_err(qspi->dev, "device_prep_dma_memcpy error\n");
454 return -EIO;
455 }
456
457 tx->callback = ti_qspi_dma_callback;
458 tx->callback_param = qspi;
459 cookie = tx->tx_submit(tx);
d06a3507 460 reinit_completion(&qspi->transfer_complete);
5720ec0a
V
461
462 ret = dma_submit_error(cookie);
463 if (ret) {
464 dev_err(qspi->dev, "dma_submit_error %d\n", cookie);
465 return -EIO;
466 }
467
468 dma_async_issue_pending(chan);
8b1ea69a 469 time_left = wait_for_completion_timeout(&qspi->transfer_complete,
5720ec0a 470 msecs_to_jiffies(len));
8b1ea69a 471 if (time_left == 0) {
5720ec0a
V
472 dmaengine_terminate_sync(chan);
473 dev_err(qspi->dev, "DMA wait_for_completion_timeout\n");
474 return -ETIMEDOUT;
475 }
476
477 return 0;
478}
479
b95cb394
BB
480static int ti_qspi_dma_bounce_buffer(struct ti_qspi *qspi, loff_t offs,
481 void *to, size_t readsize)
c687c46e 482{
b95cb394 483 dma_addr_t dma_src = qspi->mmap_phys_base + offs;
c687c46e
V
484 int ret = 0;
485
486 /*
487 * Use bounce buffer as FS like jffs2, ubifs may pass
488 * buffers that does not belong to kernel lowmem region.
489 */
490 while (readsize != 0) {
491 size_t xfer_len = min_t(size_t, QSPI_DMA_BUFFER_SIZE,
492 readsize);
493
494 ret = ti_qspi_dma_xfer(qspi, qspi->rx_bb_dma_addr,
495 dma_src, xfer_len);
496 if (ret != 0)
497 return ret;
498 memcpy(to, qspi->rx_bb_addr, xfer_len);
499 readsize -= xfer_len;
500 dma_src += xfer_len;
501 to += xfer_len;
502 }
503
504 return ret;
505}
506
5720ec0a
V
507static int ti_qspi_dma_xfer_sg(struct ti_qspi *qspi, struct sg_table rx_sg,
508 loff_t from)
509{
510 struct scatterlist *sg;
511 dma_addr_t dma_src = qspi->mmap_phys_base + from;
512 dma_addr_t dma_dst;
513 int i, len, ret;
514
515 for_each_sg(rx_sg.sgl, sg, rx_sg.nents, i) {
516 dma_dst = sg_dma_address(sg);
517 len = sg_dma_len(sg);
518 ret = ti_qspi_dma_xfer(qspi, dma_dst, dma_src, len);
519 if (ret)
520 return ret;
521 dma_src += len;
522 }
523
524 return 0;
525}
526
4dea6c9b
V
527static void ti_qspi_enable_memory_map(struct spi_device *spi)
528{
9d93c8d9 529 struct ti_qspi *qspi = spi_controller_get_devdata(spi->controller);
4dea6c9b
V
530
531 ti_qspi_write(qspi, MM_SWITCH, QSPI_SPI_SWITCH_REG);
532 if (qspi->ctrl_base) {
533 regmap_update_bits(qspi->ctrl_base, qspi->ctrl_reg,
673c865e 534 MEM_CS_MASK,
9e264f3f 535 MEM_CS_EN(spi_get_chipselect(spi, 0)));
4dea6c9b
V
536 }
537 qspi->mmap_enabled = true;
9e264f3f 538 qspi->current_cs = spi_get_chipselect(spi, 0);
4dea6c9b
V
539}
540
541static void ti_qspi_disable_memory_map(struct spi_device *spi)
542{
9d93c8d9 543 struct ti_qspi *qspi = spi_controller_get_devdata(spi->controller);
4dea6c9b
V
544
545 ti_qspi_write(qspi, 0, QSPI_SPI_SWITCH_REG);
546 if (qspi->ctrl_base)
547 regmap_update_bits(qspi->ctrl_base, qspi->ctrl_reg,
673c865e 548 MEM_CS_MASK, 0);
4dea6c9b 549 qspi->mmap_enabled = false;
c52c91bb 550 qspi->current_cs = -1;
4dea6c9b
V
551}
552
b95cb394
BB
553static void ti_qspi_setup_mmap_read(struct spi_device *spi, u8 opcode,
554 u8 data_nbits, u8 addr_width,
555 u8 dummy_bytes)
4dea6c9b 556{
9d93c8d9 557 struct ti_qspi *qspi = spi_controller_get_devdata(spi->controller);
b95cb394 558 u32 memval = opcode;
4dea6c9b 559
b95cb394 560 switch (data_nbits) {
4dea6c9b
V
561 case SPI_NBITS_QUAD:
562 memval |= QSPI_SETUP_RD_QUAD;
563 break;
564 case SPI_NBITS_DUAL:
565 memval |= QSPI_SETUP_RD_DUAL;
566 break;
567 default:
568 memval |= QSPI_SETUP_RD_NORMAL;
569 break;
570 }
b95cb394
BB
571 memval |= ((addr_width - 1) << QSPI_SETUP_ADDR_SHIFT |
572 dummy_bytes << QSPI_SETUP_DUMMY_SHIFT);
4dea6c9b 573 ti_qspi_write(qspi, memval,
9e264f3f 574 QSPI_SPI_SETUP_REG(spi_get_chipselect(spi, 0)));
4dea6c9b
V
575}
576
e97f4914
JP
577static int ti_qspi_adjust_op_size(struct spi_mem *mem, struct spi_mem_op *op)
578{
9d93c8d9 579 struct ti_qspi *qspi = spi_controller_get_devdata(mem->spi->controller);
e97f4914
JP
580 size_t max_len;
581
582 if (op->data.dir == SPI_MEM_DATA_IN) {
583 if (op->addr.val < qspi->mmap_size) {
584 /* Limit MMIO to the mmaped region */
585 if (op->addr.val + op->data.nbytes > qspi->mmap_size) {
586 max_len = qspi->mmap_size - op->addr.val;
587 op->data.nbytes = min((size_t) op->data.nbytes,
588 max_len);
589 }
590 } else {
591 /*
592 * Use fallback mode (SW generated transfers) above the
593 * mmaped region.
594 * Adjust size to comply with the QSPI max frame length.
595 */
596 max_len = QSPI_FRAME;
597 max_len -= 1 + op->addr.nbytes + op->dummy.nbytes;
598 op->data.nbytes = min((size_t) op->data.nbytes,
599 max_len);
600 }
601 }
602
603 return 0;
604}
605
b95cb394
BB
606static int ti_qspi_exec_mem_op(struct spi_mem *mem,
607 const struct spi_mem_op *op)
608{
9d93c8d9 609 struct ti_qspi *qspi = spi_controller_get_devdata(mem->spi->controller);
b95cb394
BB
610 u32 from = 0;
611 int ret = 0;
612
613 /* Only optimize read path. */
614 if (!op->data.nbytes || op->data.dir != SPI_MEM_DATA_IN ||
615 !op->addr.nbytes || op->addr.nbytes > 4)
cff49d58 616 return -EOPNOTSUPP;
b95cb394
BB
617
618 /* Address exceeds MMIO window size, fall back to regular mode. */
619 from = op->addr.val;
620 if (from + op->data.nbytes > qspi->mmap_size)
cff49d58 621 return -EOPNOTSUPP;
b95cb394
BB
622
623 mutex_lock(&qspi->list_lock);
624
9e264f3f 625 if (!qspi->mmap_enabled || qspi->current_cs != spi_get_chipselect(mem->spi, 0)) {
b2fac319 626 ti_qspi_setup_clk(qspi, op->max_freq);
b95cb394 627 ti_qspi_enable_memory_map(mem->spi);
8d0b5128 628 }
b95cb394
BB
629 ti_qspi_setup_mmap_read(mem->spi, op->cmd.opcode, op->data.buswidth,
630 op->addr.nbytes, op->dummy.nbytes);
631
632 if (qspi->rx_chan) {
633 struct sg_table sgt;
634
635 if (virt_addr_valid(op->data.buf.in) &&
9d93c8d9 636 !spi_controller_dma_map_mem_op_data(mem->spi->controller, op,
b95cb394
BB
637 &sgt)) {
638 ret = ti_qspi_dma_xfer_sg(qspi, sgt, from);
9d93c8d9 639 spi_controller_dma_unmap_mem_op_data(mem->spi->controller,
b95cb394
BB
640 op, &sgt);
641 } else {
642 ret = ti_qspi_dma_bounce_buffer(qspi, from,
643 op->data.buf.in,
644 op->data.nbytes);
645 }
646 } else {
647 memcpy_fromio(op->data.buf.in, qspi->mmap_base + from,
648 op->data.nbytes);
649 }
650
651 mutex_unlock(&qspi->list_lock);
652
653 return ret;
654}
655
656static const struct spi_controller_mem_ops ti_qspi_mem_ops = {
657 .exec_op = ti_qspi_exec_mem_op,
e97f4914 658 .adjust_op_size = ti_qspi_adjust_op_size,
b95cb394
BB
659};
660
b2fac319
MR
661static const struct spi_controller_mem_caps ti_qspi_mem_caps = {
662 .per_op_freq = true,
663};
664
9d93c8d9 665static int ti_qspi_start_transfer_one(struct spi_controller *host,
505a1495
SP
666 struct spi_message *m)
667{
9d93c8d9 668 struct ti_qspi *qspi = spi_controller_get_devdata(host);
505a1495
SP
669 struct spi_device *spi = m->spi;
670 struct spi_transfer *t;
671 int status = 0, ret;
1ff7760f
BH
672 unsigned int frame_len_words, transfer_len_words;
673 int wlen;
505a1495
SP
674
675 /* setup device control reg */
676 qspi->dc = 0;
677
678 if (spi->mode & SPI_CPHA)
9e264f3f 679 qspi->dc |= QSPI_CKPHA(spi_get_chipselect(spi, 0));
505a1495 680 if (spi->mode & SPI_CPOL)
9e264f3f 681 qspi->dc |= QSPI_CKPOL(spi_get_chipselect(spi, 0));
505a1495 682 if (spi->mode & SPI_CS_HIGH)
9e264f3f 683 qspi->dc |= QSPI_CSPOL(spi_get_chipselect(spi, 0));
505a1495 684
ea1b60fb
BH
685 frame_len_words = 0;
686 list_for_each_entry(t, &m->transfers, transfer_list)
687 frame_len_words += t->len / (t->bits_per_word >> 3);
688 frame_len_words = min_t(unsigned int, frame_len_words, QSPI_FRAME);
505a1495
SP
689
690 /* setup command reg */
691 qspi->cmd = 0;
9e264f3f 692 qspi->cmd |= QSPI_EN_CS(spi_get_chipselect(spi, 0));
ea1b60fb 693 qspi->cmd |= QSPI_FLEN(frame_len_words);
505a1495 694
505a1495
SP
695 ti_qspi_write(qspi, qspi->dc, QSPI_SPI_DC_REG);
696
697 mutex_lock(&qspi->list_lock);
698
4dea6c9b
V
699 if (qspi->mmap_enabled)
700 ti_qspi_disable_memory_map(spi);
701
505a1495 702 list_for_each_entry(t, &m->transfers, transfer_list) {
ea1b60fb
BH
703 qspi->cmd = ((qspi->cmd & ~QSPI_WLEN_MASK) |
704 QSPI_WLEN(t->bits_per_word));
505a1495 705
1ff7760f
BH
706 wlen = t->bits_per_word >> 3;
707 transfer_len_words = min(t->len / wlen, frame_len_words);
708
8d0b5128 709 ti_qspi_setup_clk(qspi, t->speed_hz);
1ff7760f 710 ret = qspi_transfer_msg(qspi, t, transfer_len_words * wlen);
505a1495
SP
711 if (ret) {
712 dev_dbg(qspi->dev, "transfer message failed\n");
b6460366 713 mutex_unlock(&qspi->list_lock);
505a1495
SP
714 return -EINVAL;
715 }
716
1ff7760f
BH
717 m->actual_length += transfer_len_words * wlen;
718 frame_len_words -= transfer_len_words;
719 if (frame_len_words == 0)
720 break;
505a1495
SP
721 }
722
723 mutex_unlock(&qspi->list_lock);
724
bc27a539 725 ti_qspi_write(qspi, qspi->cmd | QSPI_INVAL, QSPI_SPI_CMD_REG);
505a1495 726 m->status = status;
9d93c8d9 727 spi_finalize_current_message(host);
505a1495 728
505a1495
SP
729 return status;
730}
731
505a1495
SP
732static int ti_qspi_runtime_resume(struct device *dev)
733{
734 struct ti_qspi *qspi;
505a1495 735
f17414c4 736 qspi = dev_get_drvdata(dev);
505a1495
SP
737 ti_qspi_restore_ctx(qspi);
738
739 return 0;
740}
741
1d309cd6
TA
742static void ti_qspi_dma_cleanup(struct ti_qspi *qspi)
743{
744 if (qspi->rx_bb_addr)
745 dma_free_coherent(qspi->dev, QSPI_DMA_BUFFER_SIZE,
746 qspi->rx_bb_addr,
747 qspi->rx_bb_dma_addr);
748
749 if (qspi->rx_chan)
750 dma_release_channel(qspi->rx_chan);
751}
752
505a1495
SP
753static const struct of_device_id ti_qspi_match[] = {
754 {.compatible = "ti,dra7xxx-qspi" },
09222fc3 755 {.compatible = "ti,am4372-qspi" },
505a1495
SP
756 {},
757};
e1432d30 758MODULE_DEVICE_TABLE(of, ti_qspi_match);
505a1495
SP
759
760static int ti_qspi_probe(struct platform_device *pdev)
761{
762 struct ti_qspi *qspi;
9d93c8d9 763 struct spi_controller *host;
4dea6c9b 764 struct resource *r, *res_mmap;
505a1495
SP
765 struct device_node *np = pdev->dev.of_node;
766 u32 max_freq;
767 int ret = 0, num_cs, irq;
5720ec0a 768 dma_cap_mask_t mask;
505a1495 769
9d93c8d9
YY
770 host = spi_alloc_host(&pdev->dev, sizeof(*qspi));
771 if (!host)
505a1495
SP
772 return -ENOMEM;
773
9d93c8d9 774 host->mode_bits = SPI_CPOL | SPI_CPHA | SPI_RX_DUAL | SPI_RX_QUAD;
505a1495 775
9d93c8d9
YY
776 host->flags = SPI_CONTROLLER_HALF_DUPLEX;
777 host->setup = ti_qspi_setup;
778 host->auto_runtime_pm = true;
779 host->transfer_one_message = ti_qspi_start_transfer_one;
780 host->dev.of_node = pdev->dev.of_node;
781 host->bits_per_word_mask = SPI_BPW_MASK(32) | SPI_BPW_MASK(16) |
782 SPI_BPW_MASK(8);
783 host->mem_ops = &ti_qspi_mem_ops;
b2fac319 784 host->mem_caps = &ti_qspi_mem_caps;
505a1495
SP
785
786 if (!of_property_read_u32(np, "num-cs", &num_cs))
9d93c8d9 787 host->num_chipselect = num_cs;
505a1495 788
9d93c8d9
YY
789 qspi = spi_controller_get_devdata(host);
790 qspi->host = host;
505a1495 791 qspi->dev = &pdev->dev;
160a0613 792 platform_set_drvdata(pdev, qspi);
505a1495 793
6b3938ae
SP
794 r = platform_get_resource_byname(pdev, IORESOURCE_MEM, "qspi_base");
795 if (r == NULL) {
796 r = platform_get_resource(pdev, IORESOURCE_MEM, 0);
797 if (r == NULL) {
798 dev_err(&pdev->dev, "missing platform data\n");
cce59c22 799 ret = -ENODEV;
9d93c8d9 800 goto free_host;
6b3938ae
SP
801 }
802 }
505a1495 803
6b3938ae
SP
804 res_mmap = platform_get_resource_byname(pdev,
805 IORESOURCE_MEM, "qspi_mmap");
806 if (res_mmap == NULL) {
807 res_mmap = platform_get_resource(pdev, IORESOURCE_MEM, 1);
808 if (res_mmap == NULL) {
809 dev_err(&pdev->dev,
810 "memory mapped resource not required\n");
6b3938ae
SP
811 }
812 }
6282f122
BB
813
814 if (res_mmap)
815 qspi->mmap_size = resource_size(res_mmap);
6b3938ae 816
505a1495
SP
817 irq = platform_get_irq(pdev, 0);
818 if (irq < 0) {
cce59c22 819 ret = irq;
9d93c8d9 820 goto free_host;
505a1495
SP
821 }
822
505a1495
SP
823 mutex_init(&qspi->list_lock);
824
825 qspi->base = devm_ioremap_resource(&pdev->dev, r);
826 if (IS_ERR(qspi->base)) {
827 ret = PTR_ERR(qspi->base);
9d93c8d9 828 goto free_host;
505a1495
SP
829 }
830
4dea6c9b 831
270ddc23 832 if (of_property_present(np, "syscon-chipselects")) {
4dea6c9b 833 qspi->ctrl_base =
40ba3c90
KK
834 syscon_regmap_lookup_by_phandle_args(np, "syscon-chipselects",
835 1, &qspi->ctrl_reg);
cce59c22
P
836 if (IS_ERR(qspi->ctrl_base)) {
837 ret = PTR_ERR(qspi->ctrl_base);
9d93c8d9 838 goto free_host;
cce59c22 839 }
6b3938ae
SP
840 }
841
505a1495
SP
842 qspi->fclk = devm_clk_get(&pdev->dev, "fck");
843 if (IS_ERR(qspi->fclk)) {
844 ret = PTR_ERR(qspi->fclk);
845 dev_err(&pdev->dev, "could not get clk: %d\n", ret);
846 }
847
505a1495
SP
848 pm_runtime_use_autosuspend(&pdev->dev);
849 pm_runtime_set_autosuspend_delay(&pdev->dev, QSPI_AUTOSUSPEND_TIMEOUT);
850 pm_runtime_enable(&pdev->dev);
851
852 if (!of_property_read_u32(np, "spi-max-frequency", &max_freq))
9d93c8d9 853 host->max_speed_hz = max_freq;
505a1495 854
5720ec0a
V
855 dma_cap_zero(mask);
856 dma_cap_set(DMA_MEMCPY, mask);
505a1495 857
5720ec0a 858 qspi->rx_chan = dma_request_chan_by_mask(&mask);
7abfe04c 859 if (IS_ERR(qspi->rx_chan)) {
5720ec0a
V
860 dev_err(qspi->dev,
861 "No Rx DMA available, trying mmap mode\n");
7abfe04c 862 qspi->rx_chan = NULL;
5720ec0a
V
863 goto no_dma;
864 }
c687c46e
V
865 qspi->rx_bb_addr = dma_alloc_coherent(qspi->dev,
866 QSPI_DMA_BUFFER_SIZE,
867 &qspi->rx_bb_dma_addr,
868 GFP_KERNEL | GFP_DMA);
869 if (!qspi->rx_bb_addr) {
870 dev_err(qspi->dev,
871 "dma_alloc_coherent failed, using PIO mode\n");
872 dma_release_channel(qspi->rx_chan);
873 goto no_dma;
874 }
9d93c8d9 875 host->dma_rx = qspi->rx_chan;
5720ec0a
V
876 init_completion(&qspi->transfer_complete);
877 if (res_mmap)
878 qspi->mmap_phys_base = (dma_addr_t)res_mmap->start;
879
880no_dma:
881 if (!qspi->rx_chan && res_mmap) {
882 qspi->mmap_base = devm_ioremap_resource(&pdev->dev, res_mmap);
883 if (IS_ERR(qspi->mmap_base)) {
884 dev_info(&pdev->dev,
885 "mmap failed with error %ld using PIO mode\n",
886 PTR_ERR(qspi->mmap_base));
887 qspi->mmap_base = NULL;
9d93c8d9 888 host->mem_ops = NULL;
5720ec0a
V
889 }
890 }
891 qspi->mmap_enabled = false;
c52c91bb 892 qspi->current_cs = -1;
5720ec0a 893
9d93c8d9 894 ret = devm_spi_register_controller(&pdev->dev, host);
5720ec0a
V
895 if (!ret)
896 return 0;
505a1495 897
1d309cd6
TA
898 ti_qspi_dma_cleanup(qspi);
899
cce59c22 900 pm_runtime_disable(&pdev->dev);
9d93c8d9
YY
901free_host:
902 spi_controller_put(host);
505a1495
SP
903 return ret;
904}
905
2f2802d1 906static void ti_qspi_remove(struct platform_device *pdev)
505a1495 907{
3ac066e2
JJH
908 struct ti_qspi *qspi = platform_get_drvdata(pdev);
909 int rc;
910
9d93c8d9 911 rc = spi_controller_suspend(qspi->host);
2f2802d1 912 if (rc) {
9d93c8d9 913 dev_alert(&pdev->dev, "spi_controller_suspend() failed (%pe)\n",
2f2802d1
UKK
914 ERR_PTR(rc));
915 return;
916 }
3ac066e2 917
e6b5140b 918 pm_runtime_put_sync(&pdev->dev);
cbcabb7a
SP
919 pm_runtime_disable(&pdev->dev);
920
1d309cd6 921 ti_qspi_dma_cleanup(qspi);
505a1495
SP
922}
923
924static const struct dev_pm_ops ti_qspi_pm_ops = {
925 .runtime_resume = ti_qspi_runtime_resume,
926};
927
928static struct platform_driver ti_qspi_driver = {
929 .probe = ti_qspi_probe,
494c3dc4 930 .remove = ti_qspi_remove,
505a1495 931 .driver = {
5a33d30f 932 .name = "ti-qspi",
505a1495
SP
933 .pm = &ti_qspi_pm_ops,
934 .of_match_table = ti_qspi_match,
935 }
936};
937
938module_platform_driver(ti_qspi_driver);
939
940MODULE_AUTHOR("Sourav Poddar <sourav.poddar@ti.com>");
941MODULE_LICENSE("GPL v2");
942MODULE_DESCRIPTION("TI QSPI controller driver");
5a33d30f 943MODULE_ALIAS("platform:ti-qspi");