iommu/amd: Fix unity mapping initialization race
[linux-2.6-block.git] / drivers / spi / spi-pxa2xx.c
CommitLineData
e0c9905e
SS
1/*
2 * Copyright (C) 2005 Stephen Street / StreetFire Sound Labs
a0d2642e 3 * Copyright (C) 2013, Intel Corporation
e0c9905e
SS
4 *
5 * This program is free software; you can redistribute it and/or modify
6 * it under the terms of the GNU General Public License as published by
7 * the Free Software Foundation; either version 2 of the License, or
8 * (at your option) any later version.
9 *
10 * This program is distributed in the hope that it will be useful,
11 * but WITHOUT ANY WARRANTY; without even the implied warranty of
12 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
13 * GNU General Public License for more details.
e0c9905e
SS
14 */
15
8b136baa 16#include <linux/bitops.h>
e0c9905e
SS
17#include <linux/init.h>
18#include <linux/module.h>
19#include <linux/device.h>
20#include <linux/ioport.h>
21#include <linux/errno.h>
cbfd6a21 22#include <linux/err.h>
e0c9905e 23#include <linux/interrupt.h>
9df461ec 24#include <linux/kernel.h>
34cadd9c 25#include <linux/pci.h>
e0c9905e 26#include <linux/platform_device.h>
8348c259 27#include <linux/spi/pxa2xx_spi.h>
e0c9905e 28#include <linux/spi/spi.h>
e0c9905e 29#include <linux/delay.h>
a7bb3909 30#include <linux/gpio.h>
5a0e3ad6 31#include <linux/slab.h>
3343b7a6 32#include <linux/clk.h>
7d94a505 33#include <linux/pm_runtime.h>
a3496855 34#include <linux/acpi.h>
e0c9905e 35
cd7bed00 36#include "spi-pxa2xx.h"
e0c9905e
SS
37
38MODULE_AUTHOR("Stephen Street");
037cdafe 39MODULE_DESCRIPTION("PXA2xx SSP SPI Controller");
e0c9905e 40MODULE_LICENSE("GPL");
7e38c3c4 41MODULE_ALIAS("platform:pxa2xx-spi");
e0c9905e 42
f1f640a9
VS
43#define TIMOUT_DFLT 1000
44
b97c74bd
NF
45/*
46 * for testing SSCR1 changes that require SSP restart, basically
47 * everything except the service and interrupt enables, the pxa270 developer
48 * manual says only SSCR1_SCFR, SSCR1_SPH, SSCR1_SPO need to be in this
49 * list, but the PXA255 dev man says all bits without really meaning the
50 * service and interrupt enables
51 */
52#define SSCR1_CHANGE_MASK (SSCR1_TTELP | SSCR1_TTE | SSCR1_SCFR \
8d94cc50 53 | SSCR1_ECRA | SSCR1_ECRB | SSCR1_SCLKDIR \
b97c74bd
NF
54 | SSCR1_SFRMDIR | SSCR1_RWOT | SSCR1_TRAIL \
55 | SSCR1_IFS | SSCR1_STRF | SSCR1_EFWR \
56 | SSCR1_RFT | SSCR1_TFT | SSCR1_MWDS \
57 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
8d94cc50 58
e5262d05
WC
59#define QUARK_X1000_SSCR1_CHANGE_MASK (QUARK_X1000_SSCR1_STRF \
60 | QUARK_X1000_SSCR1_EFWR \
61 | QUARK_X1000_SSCR1_RFT \
62 | QUARK_X1000_SSCR1_TFT \
63 | SSCR1_SPH | SSCR1_SPO | SSCR1_LBM)
64
624ea72e
JN
65#define LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE BIT(24)
66#define LPSS_CS_CONTROL_SW_MODE BIT(0)
67#define LPSS_CS_CONTROL_CS_HIGH BIT(1)
8b136baa
JN
68#define LPSS_CAPS_CS_EN_SHIFT 9
69#define LPSS_CAPS_CS_EN_MASK (0xf << LPSS_CAPS_CS_EN_SHIFT)
a0d2642e 70
dccf7369
JN
71struct lpss_config {
72 /* LPSS offset from drv_data->ioaddr */
73 unsigned offset;
74 /* Register offsets from drv_data->lpss_base or -1 */
75 int reg_general;
76 int reg_ssp;
77 int reg_cs_ctrl;
8b136baa 78 int reg_capabilities;
dccf7369
JN
79 /* FIFO thresholds */
80 u32 rx_threshold;
81 u32 tx_threshold_lo;
82 u32 tx_threshold_hi;
c1e4a53c
MW
83 /* Chip select control */
84 unsigned cs_sel_shift;
85 unsigned cs_sel_mask;
30f3a6ab 86 unsigned cs_num;
dccf7369
JN
87};
88
89/* Keep these sorted with enum pxa_ssp_type */
90static const struct lpss_config lpss_platforms[] = {
91 { /* LPSS_LPT_SSP */
92 .offset = 0x800,
93 .reg_general = 0x08,
94 .reg_ssp = 0x0c,
95 .reg_cs_ctrl = 0x18,
8b136baa 96 .reg_capabilities = -1,
dccf7369
JN
97 .rx_threshold = 64,
98 .tx_threshold_lo = 160,
99 .tx_threshold_hi = 224,
100 },
101 { /* LPSS_BYT_SSP */
102 .offset = 0x400,
103 .reg_general = 0x08,
104 .reg_ssp = 0x0c,
105 .reg_cs_ctrl = 0x18,
8b136baa 106 .reg_capabilities = -1,
dccf7369
JN
107 .rx_threshold = 64,
108 .tx_threshold_lo = 160,
109 .tx_threshold_hi = 224,
110 },
30f3a6ab
MW
111 { /* LPSS_BSW_SSP */
112 .offset = 0x400,
113 .reg_general = 0x08,
114 .reg_ssp = 0x0c,
115 .reg_cs_ctrl = 0x18,
116 .reg_capabilities = -1,
117 .rx_threshold = 64,
118 .tx_threshold_lo = 160,
119 .tx_threshold_hi = 224,
120 .cs_sel_shift = 2,
121 .cs_sel_mask = 1 << 2,
122 .cs_num = 2,
123 },
34cadd9c
JN
124 { /* LPSS_SPT_SSP */
125 .offset = 0x200,
126 .reg_general = -1,
127 .reg_ssp = 0x20,
128 .reg_cs_ctrl = 0x24,
66ec246e 129 .reg_capabilities = -1,
34cadd9c
JN
130 .rx_threshold = 1,
131 .tx_threshold_lo = 32,
132 .tx_threshold_hi = 56,
133 },
b7c08cf8
JN
134 { /* LPSS_BXT_SSP */
135 .offset = 0x200,
136 .reg_general = -1,
137 .reg_ssp = 0x20,
138 .reg_cs_ctrl = 0x24,
139 .reg_capabilities = 0xfc,
140 .rx_threshold = 1,
141 .tx_threshold_lo = 16,
142 .tx_threshold_hi = 48,
c1e4a53c
MW
143 .cs_sel_shift = 8,
144 .cs_sel_mask = 3 << 8,
b7c08cf8 145 },
dccf7369
JN
146};
147
148static inline const struct lpss_config
149*lpss_get_config(const struct driver_data *drv_data)
150{
151 return &lpss_platforms[drv_data->ssp_type - LPSS_LPT_SSP];
152}
153
a0d2642e
MW
154static bool is_lpss_ssp(const struct driver_data *drv_data)
155{
03fbf488
JN
156 switch (drv_data->ssp_type) {
157 case LPSS_LPT_SSP:
158 case LPSS_BYT_SSP:
30f3a6ab 159 case LPSS_BSW_SSP:
34cadd9c 160 case LPSS_SPT_SSP:
b7c08cf8 161 case LPSS_BXT_SSP:
03fbf488
JN
162 return true;
163 default:
164 return false;
165 }
a0d2642e
MW
166}
167
e5262d05
WC
168static bool is_quark_x1000_ssp(const struct driver_data *drv_data)
169{
170 return drv_data->ssp_type == QUARK_X1000_SSP;
171}
172
4fdb2424
WC
173static u32 pxa2xx_spi_get_ssrc1_change_mask(const struct driver_data *drv_data)
174{
175 switch (drv_data->ssp_type) {
e5262d05
WC
176 case QUARK_X1000_SSP:
177 return QUARK_X1000_SSCR1_CHANGE_MASK;
4fdb2424
WC
178 default:
179 return SSCR1_CHANGE_MASK;
180 }
181}
182
183static u32
184pxa2xx_spi_get_rx_default_thre(const struct driver_data *drv_data)
185{
186 switch (drv_data->ssp_type) {
e5262d05
WC
187 case QUARK_X1000_SSP:
188 return RX_THRESH_QUARK_X1000_DFLT;
4fdb2424
WC
189 default:
190 return RX_THRESH_DFLT;
191 }
192}
193
194static bool pxa2xx_spi_txfifo_full(const struct driver_data *drv_data)
195{
4fdb2424
WC
196 u32 mask;
197
198 switch (drv_data->ssp_type) {
e5262d05
WC
199 case QUARK_X1000_SSP:
200 mask = QUARK_X1000_SSSR_TFL_MASK;
201 break;
4fdb2424
WC
202 default:
203 mask = SSSR_TFL_MASK;
204 break;
205 }
206
c039dd27 207 return (pxa2xx_spi_read(drv_data, SSSR) & mask) == mask;
4fdb2424
WC
208}
209
210static void pxa2xx_spi_clear_rx_thre(const struct driver_data *drv_data,
211 u32 *sccr1_reg)
212{
213 u32 mask;
214
215 switch (drv_data->ssp_type) {
e5262d05
WC
216 case QUARK_X1000_SSP:
217 mask = QUARK_X1000_SSCR1_RFT;
218 break;
4fdb2424
WC
219 default:
220 mask = SSCR1_RFT;
221 break;
222 }
223 *sccr1_reg &= ~mask;
224}
225
226static void pxa2xx_spi_set_rx_thre(const struct driver_data *drv_data,
227 u32 *sccr1_reg, u32 threshold)
228{
229 switch (drv_data->ssp_type) {
e5262d05
WC
230 case QUARK_X1000_SSP:
231 *sccr1_reg |= QUARK_X1000_SSCR1_RxTresh(threshold);
232 break;
4fdb2424
WC
233 default:
234 *sccr1_reg |= SSCR1_RxTresh(threshold);
235 break;
236 }
237}
238
239static u32 pxa2xx_configure_sscr0(const struct driver_data *drv_data,
240 u32 clk_div, u8 bits)
241{
242 switch (drv_data->ssp_type) {
e5262d05
WC
243 case QUARK_X1000_SSP:
244 return clk_div
245 | QUARK_X1000_SSCR0_Motorola
246 | QUARK_X1000_SSCR0_DataSize(bits > 32 ? 8 : bits)
247 | SSCR0_SSE;
4fdb2424
WC
248 default:
249 return clk_div
250 | SSCR0_Motorola
251 | SSCR0_DataSize(bits > 16 ? bits - 16 : bits)
252 | SSCR0_SSE
253 | (bits > 16 ? SSCR0_EDSS : 0);
254 }
255}
256
a0d2642e
MW
257/*
258 * Read and write LPSS SSP private registers. Caller must first check that
259 * is_lpss_ssp() returns true before these can be called.
260 */
261static u32 __lpss_ssp_read_priv(struct driver_data *drv_data, unsigned offset)
262{
263 WARN_ON(!drv_data->lpss_base);
264 return readl(drv_data->lpss_base + offset);
265}
266
267static void __lpss_ssp_write_priv(struct driver_data *drv_data,
268 unsigned offset, u32 value)
269{
270 WARN_ON(!drv_data->lpss_base);
271 writel(value, drv_data->lpss_base + offset);
272}
273
274/*
275 * lpss_ssp_setup - perform LPSS SSP specific setup
276 * @drv_data: pointer to the driver private data
277 *
278 * Perform LPSS SSP specific setup. This function must be called first if
279 * one is going to use LPSS SSP private registers.
280 */
281static void lpss_ssp_setup(struct driver_data *drv_data)
282{
dccf7369
JN
283 const struct lpss_config *config;
284 u32 value;
a0d2642e 285
dccf7369
JN
286 config = lpss_get_config(drv_data);
287 drv_data->lpss_base = drv_data->ioaddr + config->offset;
a0d2642e
MW
288
289 /* Enable software chip select control */
0e897218 290 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
624ea72e
JN
291 value &= ~(LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH);
292 value |= LPSS_CS_CONTROL_SW_MODE | LPSS_CS_CONTROL_CS_HIGH;
dccf7369 293 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
0054e28d
MW
294
295 /* Enable multiblock DMA transfers */
1de70612 296 if (drv_data->master_info->enable_dma) {
dccf7369 297 __lpss_ssp_write_priv(drv_data, config->reg_ssp, 1);
1de70612 298
82ba2c2a
JN
299 if (config->reg_general >= 0) {
300 value = __lpss_ssp_read_priv(drv_data,
301 config->reg_general);
624ea72e 302 value |= LPSS_GENERAL_REG_RXTO_HOLDOFF_DISABLE;
82ba2c2a
JN
303 __lpss_ssp_write_priv(drv_data,
304 config->reg_general, value);
305 }
1de70612 306 }
a0d2642e
MW
307}
308
c1e4a53c
MW
309static void lpss_ssp_select_cs(struct driver_data *drv_data,
310 const struct lpss_config *config)
311{
312 u32 value, cs;
313
314 if (!config->cs_sel_mask)
315 return;
316
317 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
318
319 cs = drv_data->cur_msg->spi->chip_select;
320 cs <<= config->cs_sel_shift;
321 if (cs != (value & config->cs_sel_mask)) {
322 /*
323 * When switching another chip select output active the
324 * output must be selected first and wait 2 ssp_clk cycles
325 * before changing state to active. Otherwise a short
326 * glitch will occur on the previous chip select since
327 * output select is latched but state control is not.
328 */
329 value &= ~config->cs_sel_mask;
330 value |= cs;
331 __lpss_ssp_write_priv(drv_data,
332 config->reg_cs_ctrl, value);
333 ndelay(1000000000 /
334 (drv_data->master->max_speed_hz / 2));
335 }
336}
337
a0d2642e
MW
338static void lpss_ssp_cs_control(struct driver_data *drv_data, bool enable)
339{
dccf7369 340 const struct lpss_config *config;
c1e4a53c 341 u32 value;
a0d2642e 342
dccf7369
JN
343 config = lpss_get_config(drv_data);
344
c1e4a53c
MW
345 if (enable)
346 lpss_ssp_select_cs(drv_data, config);
347
dccf7369 348 value = __lpss_ssp_read_priv(drv_data, config->reg_cs_ctrl);
c1e4a53c 349 if (enable)
624ea72e 350 value &= ~LPSS_CS_CONTROL_CS_HIGH;
c1e4a53c 351 else
624ea72e 352 value |= LPSS_CS_CONTROL_CS_HIGH;
dccf7369 353 __lpss_ssp_write_priv(drv_data, config->reg_cs_ctrl, value);
a0d2642e
MW
354}
355
a7bb3909
EM
356static void cs_assert(struct driver_data *drv_data)
357{
358 struct chip_data *chip = drv_data->cur_chip;
359
2a8626a9 360 if (drv_data->ssp_type == CE4100_SSP) {
c039dd27 361 pxa2xx_spi_write(drv_data, SSSR, drv_data->cur_chip->frm);
2a8626a9
SAS
362 return;
363 }
364
a7bb3909
EM
365 if (chip->cs_control) {
366 chip->cs_control(PXA2XX_CS_ASSERT);
367 return;
368 }
369
a0d2642e 370 if (gpio_is_valid(chip->gpio_cs)) {
a7bb3909 371 gpio_set_value(chip->gpio_cs, chip->gpio_cs_inverted);
a0d2642e
MW
372 return;
373 }
374
7566bcc7
JN
375 if (is_lpss_ssp(drv_data))
376 lpss_ssp_cs_control(drv_data, true);
a7bb3909
EM
377}
378
379static void cs_deassert(struct driver_data *drv_data)
380{
381 struct chip_data *chip = drv_data->cur_chip;
382
2a8626a9
SAS
383 if (drv_data->ssp_type == CE4100_SSP)
384 return;
385
a7bb3909 386 if (chip->cs_control) {
2b2562d3 387 chip->cs_control(PXA2XX_CS_DEASSERT);
a7bb3909
EM
388 return;
389 }
390
a0d2642e 391 if (gpio_is_valid(chip->gpio_cs)) {
a7bb3909 392 gpio_set_value(chip->gpio_cs, !chip->gpio_cs_inverted);
a0d2642e
MW
393 return;
394 }
395
7566bcc7
JN
396 if (is_lpss_ssp(drv_data))
397 lpss_ssp_cs_control(drv_data, false);
a7bb3909
EM
398}
399
cd7bed00 400int pxa2xx_spi_flush(struct driver_data *drv_data)
e0c9905e
SS
401{
402 unsigned long limit = loops_per_jiffy << 1;
403
e0c9905e 404 do {
c039dd27
JN
405 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
406 pxa2xx_spi_read(drv_data, SSDR);
407 } while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY) && --limit);
2a8626a9 408 write_SSSR_CS(drv_data, SSSR_ROR);
e0c9905e
SS
409
410 return limit;
411}
412
8d94cc50 413static int null_writer(struct driver_data *drv_data)
e0c9905e 414{
9708c121 415 u8 n_bytes = drv_data->n_bytes;
e0c9905e 416
4fdb2424 417 if (pxa2xx_spi_txfifo_full(drv_data)
8d94cc50
SS
418 || (drv_data->tx == drv_data->tx_end))
419 return 0;
420
c039dd27 421 pxa2xx_spi_write(drv_data, SSDR, 0);
8d94cc50
SS
422 drv_data->tx += n_bytes;
423
424 return 1;
e0c9905e
SS
425}
426
8d94cc50 427static int null_reader(struct driver_data *drv_data)
e0c9905e 428{
9708c121 429 u8 n_bytes = drv_data->n_bytes;
e0c9905e 430
c039dd27
JN
431 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
432 && (drv_data->rx < drv_data->rx_end)) {
433 pxa2xx_spi_read(drv_data, SSDR);
e0c9905e
SS
434 drv_data->rx += n_bytes;
435 }
8d94cc50
SS
436
437 return drv_data->rx == drv_data->rx_end;
e0c9905e
SS
438}
439
8d94cc50 440static int u8_writer(struct driver_data *drv_data)
e0c9905e 441{
4fdb2424 442 if (pxa2xx_spi_txfifo_full(drv_data)
8d94cc50
SS
443 || (drv_data->tx == drv_data->tx_end))
444 return 0;
445
c039dd27 446 pxa2xx_spi_write(drv_data, SSDR, *(u8 *)(drv_data->tx));
8d94cc50
SS
447 ++drv_data->tx;
448
449 return 1;
e0c9905e
SS
450}
451
8d94cc50 452static int u8_reader(struct driver_data *drv_data)
e0c9905e 453{
c039dd27
JN
454 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
455 && (drv_data->rx < drv_data->rx_end)) {
456 *(u8 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
e0c9905e
SS
457 ++drv_data->rx;
458 }
8d94cc50
SS
459
460 return drv_data->rx == drv_data->rx_end;
e0c9905e
SS
461}
462
8d94cc50 463static int u16_writer(struct driver_data *drv_data)
e0c9905e 464{
4fdb2424 465 if (pxa2xx_spi_txfifo_full(drv_data)
8d94cc50
SS
466 || (drv_data->tx == drv_data->tx_end))
467 return 0;
468
c039dd27 469 pxa2xx_spi_write(drv_data, SSDR, *(u16 *)(drv_data->tx));
8d94cc50
SS
470 drv_data->tx += 2;
471
472 return 1;
e0c9905e
SS
473}
474
8d94cc50 475static int u16_reader(struct driver_data *drv_data)
e0c9905e 476{
c039dd27
JN
477 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
478 && (drv_data->rx < drv_data->rx_end)) {
479 *(u16 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
e0c9905e
SS
480 drv_data->rx += 2;
481 }
8d94cc50
SS
482
483 return drv_data->rx == drv_data->rx_end;
e0c9905e 484}
8d94cc50
SS
485
486static int u32_writer(struct driver_data *drv_data)
e0c9905e 487{
4fdb2424 488 if (pxa2xx_spi_txfifo_full(drv_data)
8d94cc50
SS
489 || (drv_data->tx == drv_data->tx_end))
490 return 0;
491
c039dd27 492 pxa2xx_spi_write(drv_data, SSDR, *(u32 *)(drv_data->tx));
8d94cc50
SS
493 drv_data->tx += 4;
494
495 return 1;
e0c9905e
SS
496}
497
8d94cc50 498static int u32_reader(struct driver_data *drv_data)
e0c9905e 499{
c039dd27
JN
500 while ((pxa2xx_spi_read(drv_data, SSSR) & SSSR_RNE)
501 && (drv_data->rx < drv_data->rx_end)) {
502 *(u32 *)(drv_data->rx) = pxa2xx_spi_read(drv_data, SSDR);
e0c9905e
SS
503 drv_data->rx += 4;
504 }
8d94cc50
SS
505
506 return drv_data->rx == drv_data->rx_end;
e0c9905e
SS
507}
508
cd7bed00 509void *pxa2xx_spi_next_transfer(struct driver_data *drv_data)
e0c9905e
SS
510{
511 struct spi_message *msg = drv_data->cur_msg;
512 struct spi_transfer *trans = drv_data->cur_transfer;
513
514 /* Move to next transfer */
515 if (trans->transfer_list.next != &msg->transfers) {
516 drv_data->cur_transfer =
517 list_entry(trans->transfer_list.next,
518 struct spi_transfer,
519 transfer_list);
520 return RUNNING_STATE;
521 } else
522 return DONE_STATE;
523}
524
e0c9905e 525/* caller already set message->status; dma and pio irqs are blocked */
5daa3ba0 526static void giveback(struct driver_data *drv_data)
e0c9905e
SS
527{
528 struct spi_transfer* last_transfer;
5daa3ba0 529 struct spi_message *msg;
7a8d44bc 530 unsigned long timeout;
e0c9905e 531
5daa3ba0
SS
532 msg = drv_data->cur_msg;
533 drv_data->cur_msg = NULL;
534 drv_data->cur_transfer = NULL;
5daa3ba0 535
23e2c2aa 536 last_transfer = list_last_entry(&msg->transfers, struct spi_transfer,
e0c9905e
SS
537 transfer_list);
538
8423597d
NF
539 /* Delay if requested before any change in chip select */
540 if (last_transfer->delay_usecs)
541 udelay(last_transfer->delay_usecs);
542
7a8d44bc
JN
543 /* Wait until SSP becomes idle before deasserting the CS */
544 timeout = jiffies + msecs_to_jiffies(10);
545 while (pxa2xx_spi_read(drv_data, SSSR) & SSSR_BSY &&
546 !time_after(jiffies, timeout))
547 cpu_relax();
548
8423597d
NF
549 /* Drop chip select UNLESS cs_change is true or we are returning
550 * a message with an error, or next message is for another chip
551 */
e0c9905e 552 if (!last_transfer->cs_change)
a7bb3909 553 cs_deassert(drv_data);
8423597d
NF
554 else {
555 struct spi_message *next_msg;
556
557 /* Holding of cs was hinted, but we need to make sure
558 * the next message is for the same chip. Don't waste
559 * time with the following tests unless this was hinted.
560 *
561 * We cannot postpone this until pump_messages, because
562 * after calling msg->complete (below) the driver that
563 * sent the current message could be unloaded, which
564 * could invalidate the cs_control() callback...
565 */
566
567 /* get a pointer to the next message, if any */
7f86bde9 568 next_msg = spi_get_next_queued_message(drv_data->master);
8423597d
NF
569
570 /* see if the next and current messages point
571 * to the same chip
572 */
a52db659
CR
573 if ((next_msg && next_msg->spi != msg->spi) ||
574 msg->state == ERROR_STATE)
a7bb3909 575 cs_deassert(drv_data);
8423597d 576 }
e0c9905e 577
a7bb3909 578 drv_data->cur_chip = NULL;
c957e8f0 579 spi_finalize_current_message(drv_data->master);
e0c9905e
SS
580}
581
579d3bb2
SAS
582static void reset_sccr1(struct driver_data *drv_data)
583{
579d3bb2
SAS
584 struct chip_data *chip = drv_data->cur_chip;
585 u32 sccr1_reg;
586
c039dd27 587 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1) & ~drv_data->int_cr1;
579d3bb2
SAS
588 sccr1_reg &= ~SSCR1_RFT;
589 sccr1_reg |= chip->threshold;
c039dd27 590 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
579d3bb2
SAS
591}
592
8d94cc50 593static void int_error_stop(struct driver_data *drv_data, const char* msg)
e0c9905e 594{
8d94cc50 595 /* Stop and reset SSP */
2a8626a9 596 write_SSSR_CS(drv_data, drv_data->clear_sr);
579d3bb2 597 reset_sccr1(drv_data);
2a8626a9 598 if (!pxa25x_ssp_comp(drv_data))
c039dd27 599 pxa2xx_spi_write(drv_data, SSTO, 0);
cd7bed00 600 pxa2xx_spi_flush(drv_data);
c039dd27
JN
601 pxa2xx_spi_write(drv_data, SSCR0,
602 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
e0c9905e 603
8d94cc50 604 dev_err(&drv_data->pdev->dev, "%s\n", msg);
e0c9905e 605
8d94cc50
SS
606 drv_data->cur_msg->state = ERROR_STATE;
607 tasklet_schedule(&drv_data->pump_transfers);
608}
5daa3ba0 609
8d94cc50
SS
610static void int_transfer_complete(struct driver_data *drv_data)
611{
07550df0 612 /* Clear and disable interrupts */
2a8626a9 613 write_SSSR_CS(drv_data, drv_data->clear_sr);
579d3bb2 614 reset_sccr1(drv_data);
2a8626a9 615 if (!pxa25x_ssp_comp(drv_data))
c039dd27 616 pxa2xx_spi_write(drv_data, SSTO, 0);
e0c9905e 617
25985edc 618 /* Update total byte transferred return count actual bytes read */
8d94cc50
SS
619 drv_data->cur_msg->actual_length += drv_data->len -
620 (drv_data->rx_end - drv_data->rx);
e0c9905e 621
8423597d
NF
622 /* Transfer delays and chip select release are
623 * handled in pump_transfers or giveback
624 */
e0c9905e 625
8d94cc50 626 /* Move to next transfer */
cd7bed00 627 drv_data->cur_msg->state = pxa2xx_spi_next_transfer(drv_data);
e0c9905e 628
8d94cc50
SS
629 /* Schedule transfer tasklet */
630 tasklet_schedule(&drv_data->pump_transfers);
631}
e0c9905e 632
8d94cc50
SS
633static irqreturn_t interrupt_transfer(struct driver_data *drv_data)
634{
c039dd27
JN
635 u32 irq_mask = (pxa2xx_spi_read(drv_data, SSCR1) & SSCR1_TIE) ?
636 drv_data->mask_sr : drv_data->mask_sr & ~SSSR_TFS;
e0c9905e 637
c039dd27 638 u32 irq_status = pxa2xx_spi_read(drv_data, SSSR) & irq_mask;
e0c9905e 639
8d94cc50
SS
640 if (irq_status & SSSR_ROR) {
641 int_error_stop(drv_data, "interrupt_transfer: fifo overrun");
642 return IRQ_HANDLED;
643 }
e0c9905e 644
8d94cc50 645 if (irq_status & SSSR_TINT) {
c039dd27 646 pxa2xx_spi_write(drv_data, SSSR, SSSR_TINT);
8d94cc50
SS
647 if (drv_data->read(drv_data)) {
648 int_transfer_complete(drv_data);
649 return IRQ_HANDLED;
650 }
651 }
e0c9905e 652
8d94cc50
SS
653 /* Drain rx fifo, Fill tx fifo and prevent overruns */
654 do {
655 if (drv_data->read(drv_data)) {
656 int_transfer_complete(drv_data);
657 return IRQ_HANDLED;
658 }
659 } while (drv_data->write(drv_data));
e0c9905e 660
8d94cc50
SS
661 if (drv_data->read(drv_data)) {
662 int_transfer_complete(drv_data);
663 return IRQ_HANDLED;
664 }
e0c9905e 665
8d94cc50 666 if (drv_data->tx == drv_data->tx_end) {
579d3bb2
SAS
667 u32 bytes_left;
668 u32 sccr1_reg;
669
c039dd27 670 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
579d3bb2
SAS
671 sccr1_reg &= ~SSCR1_TIE;
672
673 /*
674 * PXA25x_SSP has no timeout, set up rx threshould for the
25985edc 675 * remaining RX bytes.
579d3bb2 676 */
2a8626a9 677 if (pxa25x_ssp_comp(drv_data)) {
4fdb2424 678 u32 rx_thre;
579d3bb2 679
4fdb2424 680 pxa2xx_spi_clear_rx_thre(drv_data, &sccr1_reg);
579d3bb2
SAS
681
682 bytes_left = drv_data->rx_end - drv_data->rx;
683 switch (drv_data->n_bytes) {
684 case 4:
685 bytes_left >>= 1;
686 case 2:
687 bytes_left >>= 1;
8d94cc50 688 }
579d3bb2 689
4fdb2424
WC
690 rx_thre = pxa2xx_spi_get_rx_default_thre(drv_data);
691 if (rx_thre > bytes_left)
692 rx_thre = bytes_left;
579d3bb2 693
4fdb2424 694 pxa2xx_spi_set_rx_thre(drv_data, &sccr1_reg, rx_thre);
e0c9905e 695 }
c039dd27 696 pxa2xx_spi_write(drv_data, SSCR1, sccr1_reg);
e0c9905e
SS
697 }
698
5daa3ba0
SS
699 /* We did something */
700 return IRQ_HANDLED;
e0c9905e
SS
701}
702
7d12e780 703static irqreturn_t ssp_int(int irq, void *dev_id)
e0c9905e 704{
c7bec5ab 705 struct driver_data *drv_data = dev_id;
7d94a505 706 u32 sccr1_reg;
49cbb1e0
SAS
707 u32 mask = drv_data->mask_sr;
708 u32 status;
709
7d94a505
MW
710 /*
711 * The IRQ might be shared with other peripherals so we must first
712 * check that are we RPM suspended or not. If we are we assume that
713 * the IRQ was not for us (we shouldn't be RPM suspended when the
714 * interrupt is enabled).
715 */
716 if (pm_runtime_suspended(&drv_data->pdev->dev))
717 return IRQ_NONE;
718
269e4a41
MW
719 /*
720 * If the device is not yet in RPM suspended state and we get an
721 * interrupt that is meant for another device, check if status bits
722 * are all set to one. That means that the device is already
723 * powered off.
724 */
c039dd27 725 status = pxa2xx_spi_read(drv_data, SSSR);
269e4a41
MW
726 if (status == ~0)
727 return IRQ_NONE;
728
c039dd27 729 sccr1_reg = pxa2xx_spi_read(drv_data, SSCR1);
49cbb1e0
SAS
730
731 /* Ignore possible writes if we don't need to write */
732 if (!(sccr1_reg & SSCR1_TIE))
733 mask &= ~SSSR_TFS;
734
02bc933e
TJN
735 /* Ignore RX timeout interrupt if it is disabled */
736 if (!(sccr1_reg & SSCR1_TINTE))
737 mask &= ~SSSR_TINT;
738
49cbb1e0
SAS
739 if (!(status & mask))
740 return IRQ_NONE;
e0c9905e
SS
741
742 if (!drv_data->cur_msg) {
5daa3ba0 743
c039dd27
JN
744 pxa2xx_spi_write(drv_data, SSCR0,
745 pxa2xx_spi_read(drv_data, SSCR0)
746 & ~SSCR0_SSE);
747 pxa2xx_spi_write(drv_data, SSCR1,
748 pxa2xx_spi_read(drv_data, SSCR1)
749 & ~drv_data->int_cr1);
2a8626a9 750 if (!pxa25x_ssp_comp(drv_data))
c039dd27 751 pxa2xx_spi_write(drv_data, SSTO, 0);
2a8626a9 752 write_SSSR_CS(drv_data, drv_data->clear_sr);
5daa3ba0 753
f6bd03a7
JN
754 dev_err(&drv_data->pdev->dev,
755 "bad message state in interrupt handler\n");
5daa3ba0 756
e0c9905e
SS
757 /* Never fail */
758 return IRQ_HANDLED;
759 }
760
761 return drv_data->transfer_handler(drv_data);
762}
763
e5262d05 764/*
9df461ec
AS
765 * The Quark SPI has an additional 24 bit register (DDS_CLK_RATE) to multiply
766 * input frequency by fractions of 2^24. It also has a divider by 5.
767 *
768 * There are formulas to get baud rate value for given input frequency and
769 * divider parameters, such as DDS_CLK_RATE and SCR:
770 *
771 * Fsys = 200MHz
772 *
773 * Fssp = Fsys * DDS_CLK_RATE / 2^24 (1)
774 * Baud rate = Fsclk = Fssp / (2 * (SCR + 1)) (2)
775 *
776 * DDS_CLK_RATE either 2^n or 2^n / 5.
777 * SCR is in range 0 .. 255
778 *
779 * Divisor = 5^i * 2^j * 2 * k
780 * i = [0, 1] i = 1 iff j = 0 or j > 3
781 * j = [0, 23] j = 0 iff i = 1
782 * k = [1, 256]
783 * Special case: j = 0, i = 1: Divisor = 2 / 5
784 *
785 * Accordingly to the specification the recommended values for DDS_CLK_RATE
786 * are:
787 * Case 1: 2^n, n = [0, 23]
788 * Case 2: 2^24 * 2 / 5 (0x666666)
789 * Case 3: less than or equal to 2^24 / 5 / 16 (0x33333)
790 *
791 * In all cases the lowest possible value is better.
792 *
793 * The function calculates parameters for all cases and chooses the one closest
794 * to the asked baud rate.
e5262d05 795 */
9df461ec
AS
796static unsigned int quark_x1000_get_clk_div(int rate, u32 *dds)
797{
798 unsigned long xtal = 200000000;
799 unsigned long fref = xtal / 2; /* mandatory division by 2,
800 see (2) */
801 /* case 3 */
802 unsigned long fref1 = fref / 2; /* case 1 */
803 unsigned long fref2 = fref * 2 / 5; /* case 2 */
804 unsigned long scale;
805 unsigned long q, q1, q2;
806 long r, r1, r2;
807 u32 mul;
808
809 /* Case 1 */
810
811 /* Set initial value for DDS_CLK_RATE */
812 mul = (1 << 24) >> 1;
813
814 /* Calculate initial quot */
3ad48062 815 q1 = DIV_ROUND_UP(fref1, rate);
9df461ec
AS
816
817 /* Scale q1 if it's too big */
818 if (q1 > 256) {
819 /* Scale q1 to range [1, 512] */
820 scale = fls_long(q1 - 1);
821 if (scale > 9) {
822 q1 >>= scale - 9;
823 mul >>= scale - 9;
e5262d05 824 }
9df461ec
AS
825
826 /* Round the result if we have a remainder */
827 q1 += q1 & 1;
828 }
829
830 /* Decrease DDS_CLK_RATE as much as we can without loss in precision */
831 scale = __ffs(q1);
832 q1 >>= scale;
833 mul >>= scale;
834
835 /* Get the remainder */
836 r1 = abs(fref1 / (1 << (24 - fls_long(mul))) / q1 - rate);
837
838 /* Case 2 */
839
3ad48062 840 q2 = DIV_ROUND_UP(fref2, rate);
9df461ec
AS
841 r2 = abs(fref2 / q2 - rate);
842
843 /*
844 * Choose the best between two: less remainder we have the better. We
845 * can't go case 2 if q2 is greater than 256 since SCR register can
846 * hold only values 0 .. 255.
847 */
848 if (r2 >= r1 || q2 > 256) {
849 /* case 1 is better */
850 r = r1;
851 q = q1;
852 } else {
853 /* case 2 is better */
854 r = r2;
855 q = q2;
856 mul = (1 << 24) * 2 / 5;
e5262d05
WC
857 }
858
3ad48062 859 /* Check case 3 only if the divisor is big enough */
9df461ec
AS
860 if (fref / rate >= 80) {
861 u64 fssp;
862 u32 m;
863
864 /* Calculate initial quot */
3ad48062 865 q1 = DIV_ROUND_UP(fref, rate);
9df461ec
AS
866 m = (1 << 24) / q1;
867
868 /* Get the remainder */
869 fssp = (u64)fref * m;
870 do_div(fssp, 1 << 24);
871 r1 = abs(fssp - rate);
872
873 /* Choose this one if it suits better */
874 if (r1 < r) {
875 /* case 3 is better */
876 q = 1;
877 mul = m;
878 }
879 }
e5262d05 880
9df461ec
AS
881 *dds = mul;
882 return q - 1;
e5262d05
WC
883}
884
3343b7a6 885static unsigned int ssp_get_clk_div(struct driver_data *drv_data, int rate)
2f1a74e5 886{
0eca7cf2 887 unsigned long ssp_clk = drv_data->master->max_speed_hz;
3343b7a6
MW
888 const struct ssp_device *ssp = drv_data->ssp;
889
890 rate = min_t(int, ssp_clk, rate);
2f1a74e5 891
2a8626a9 892 if (ssp->type == PXA25x_SSP || ssp->type == CE4100_SSP)
025ffe88 893 return (ssp_clk / (2 * rate) - 1) & 0xff;
2f1a74e5 894 else
025ffe88 895 return (ssp_clk / rate - 1) & 0xfff;
2f1a74e5 896}
897
e5262d05 898static unsigned int pxa2xx_ssp_get_clk_div(struct driver_data *drv_data,
d2c2f6a4 899 int rate)
e5262d05 900{
d2c2f6a4 901 struct chip_data *chip = drv_data->cur_chip;
025ffe88 902 unsigned int clk_div;
e5262d05
WC
903
904 switch (drv_data->ssp_type) {
905 case QUARK_X1000_SSP:
9df461ec 906 clk_div = quark_x1000_get_clk_div(rate, &chip->dds_rate);
eecacf73 907 break;
e5262d05 908 default:
025ffe88 909 clk_div = ssp_get_clk_div(drv_data, rate);
eecacf73 910 break;
e5262d05 911 }
025ffe88 912 return clk_div << 8;
e5262d05
WC
913}
914
e0c9905e
SS
915static void pump_transfers(unsigned long data)
916{
917 struct driver_data *drv_data = (struct driver_data *)data;
918 struct spi_message *message = NULL;
919 struct spi_transfer *transfer = NULL;
920 struct spi_transfer *previous = NULL;
921 struct chip_data *chip = NULL;
9708c121
SS
922 u32 clk_div = 0;
923 u8 bits = 0;
924 u32 speed = 0;
925 u32 cr0;
8d94cc50
SS
926 u32 cr1;
927 u32 dma_thresh = drv_data->cur_chip->dma_threshold;
928 u32 dma_burst = drv_data->cur_chip->dma_burst_size;
4fdb2424 929 u32 change_mask = pxa2xx_spi_get_ssrc1_change_mask(drv_data);
7d1f1bf6 930 int err;
e0c9905e
SS
931
932 /* Get current state information */
933 message = drv_data->cur_msg;
934 transfer = drv_data->cur_transfer;
935 chip = drv_data->cur_chip;
936
937 /* Handle for abort */
938 if (message->state == ERROR_STATE) {
939 message->status = -EIO;
5daa3ba0 940 giveback(drv_data);
e0c9905e
SS
941 return;
942 }
943
944 /* Handle end of message */
945 if (message->state == DONE_STATE) {
946 message->status = 0;
5daa3ba0 947 giveback(drv_data);
e0c9905e
SS
948 return;
949 }
950
8423597d 951 /* Delay if requested at end of transfer before CS change */
e0c9905e
SS
952 if (message->state == RUNNING_STATE) {
953 previous = list_entry(transfer->transfer_list.prev,
954 struct spi_transfer,
955 transfer_list);
956 if (previous->delay_usecs)
957 udelay(previous->delay_usecs);
8423597d
NF
958
959 /* Drop chip select only if cs_change is requested */
960 if (previous->cs_change)
a7bb3909 961 cs_deassert(drv_data);
e0c9905e
SS
962 }
963
cd7bed00
MW
964 /* Check if we can DMA this transfer */
965 if (!pxa2xx_spi_dma_is_possible(transfer->len) && chip->enable_dma) {
7e964455
NF
966
967 /* reject already-mapped transfers; PIO won't always work */
968 if (message->is_dma_mapped
969 || transfer->rx_dma || transfer->tx_dma) {
970 dev_err(&drv_data->pdev->dev,
f6bd03a7
JN
971 "pump_transfers: mapped transfer length of "
972 "%u is greater than %d\n",
7e964455
NF
973 transfer->len, MAX_DMA_LEN);
974 message->status = -EINVAL;
975 giveback(drv_data);
976 return;
977 }
978
979 /* warn ... we force this to PIO mode */
f6bd03a7
JN
980 dev_warn_ratelimited(&message->spi->dev,
981 "pump_transfers: DMA disabled for transfer length %ld "
982 "greater than %d\n",
983 (long)drv_data->len, MAX_DMA_LEN);
8d94cc50
SS
984 }
985
e0c9905e 986 /* Setup the transfer state based on the type of transfer */
cd7bed00 987 if (pxa2xx_spi_flush(drv_data) == 0) {
e0c9905e
SS
988 dev_err(&drv_data->pdev->dev, "pump_transfers: flush failed\n");
989 message->status = -EIO;
5daa3ba0 990 giveback(drv_data);
e0c9905e
SS
991 return;
992 }
9708c121 993 drv_data->n_bytes = chip->n_bytes;
e0c9905e
SS
994 drv_data->tx = (void *)transfer->tx_buf;
995 drv_data->tx_end = drv_data->tx + transfer->len;
996 drv_data->rx = transfer->rx_buf;
997 drv_data->rx_end = drv_data->rx + transfer->len;
cd7bed00 998 drv_data->len = transfer->len;
e0c9905e
SS
999 drv_data->write = drv_data->tx ? chip->write : null_writer;
1000 drv_data->read = drv_data->rx ? chip->read : null_reader;
9708c121
SS
1001
1002 /* Change speed and bit per word on a per transfer */
196b0e2c
JN
1003 bits = transfer->bits_per_word;
1004 speed = transfer->speed_hz;
1005
d2c2f6a4 1006 clk_div = pxa2xx_ssp_get_clk_div(drv_data, speed);
196b0e2c
JN
1007
1008 if (bits <= 8) {
1009 drv_data->n_bytes = 1;
1010 drv_data->read = drv_data->read != null_reader ?
1011 u8_reader : null_reader;
1012 drv_data->write = drv_data->write != null_writer ?
1013 u8_writer : null_writer;
1014 } else if (bits <= 16) {
1015 drv_data->n_bytes = 2;
1016 drv_data->read = drv_data->read != null_reader ?
1017 u16_reader : null_reader;
1018 drv_data->write = drv_data->write != null_writer ?
1019 u16_writer : null_writer;
1020 } else if (bits <= 32) {
1021 drv_data->n_bytes = 4;
1022 drv_data->read = drv_data->read != null_reader ?
1023 u32_reader : null_reader;
1024 drv_data->write = drv_data->write != null_writer ?
1025 u32_writer : null_writer;
9708c121 1026 }
196b0e2c
JN
1027 /*
1028 * if bits/word is changed in dma mode, then must check the
1029 * thresholds and burst also
1030 */
1031 if (chip->enable_dma) {
1032 if (pxa2xx_spi_set_dma_burst_and_threshold(chip,
1033 message->spi,
1034 bits, &dma_burst,
1035 &dma_thresh))
1036 dev_warn_ratelimited(&message->spi->dev,
1037 "pump_transfers: DMA burst size reduced to match bits_per_word\n");
9708c121
SS
1038 }
1039
e0c9905e
SS
1040 message->state = RUNNING_STATE;
1041
7e964455 1042 drv_data->dma_mapped = 0;
cd7bed00
MW
1043 if (pxa2xx_spi_dma_is_possible(drv_data->len))
1044 drv_data->dma_mapped = pxa2xx_spi_map_dma_buffers(drv_data);
7e964455 1045 if (drv_data->dma_mapped) {
e0c9905e
SS
1046
1047 /* Ensure we have the correct interrupt handler */
cd7bed00
MW
1048 drv_data->transfer_handler = pxa2xx_spi_dma_transfer;
1049
7d1f1bf6
AS
1050 err = pxa2xx_spi_dma_prepare(drv_data, dma_burst);
1051 if (err) {
1052 message->status = err;
1053 giveback(drv_data);
1054 return;
1055 }
e0c9905e 1056
8d94cc50
SS
1057 /* Clear status and start DMA engine */
1058 cr1 = chip->cr1 | dma_thresh | drv_data->dma_cr1;
c039dd27 1059 pxa2xx_spi_write(drv_data, SSSR, drv_data->clear_sr);
cd7bed00
MW
1060
1061 pxa2xx_spi_dma_start(drv_data);
e0c9905e
SS
1062 } else {
1063 /* Ensure we have the correct interrupt handler */
1064 drv_data->transfer_handler = interrupt_transfer;
1065
8d94cc50
SS
1066 /* Clear status */
1067 cr1 = chip->cr1 | chip->threshold | drv_data->int_cr1;
2a8626a9 1068 write_SSSR_CS(drv_data, drv_data->clear_sr);
8d94cc50
SS
1069 }
1070
ee03672d
JN
1071 /* NOTE: PXA25x_SSP _could_ use external clocking ... */
1072 cr0 = pxa2xx_configure_sscr0(drv_data, clk_div, bits);
1073 if (!pxa25x_ssp_comp(drv_data))
1074 dev_dbg(&message->spi->dev, "%u Hz actual, %s\n",
1075 drv_data->master->max_speed_hz
1076 / (1 + ((cr0 & SSCR0_SCR(0xfff)) >> 8)),
1077 drv_data->dma_mapped ? "DMA" : "PIO");
1078 else
1079 dev_dbg(&message->spi->dev, "%u Hz actual, %s\n",
1080 drv_data->master->max_speed_hz / 2
1081 / (1 + ((cr0 & SSCR0_SCR(0x0ff)) >> 8)),
1082 drv_data->dma_mapped ? "DMA" : "PIO");
1083
a0d2642e 1084 if (is_lpss_ssp(drv_data)) {
c039dd27
JN
1085 if ((pxa2xx_spi_read(drv_data, SSIRF) & 0xff)
1086 != chip->lpss_rx_threshold)
1087 pxa2xx_spi_write(drv_data, SSIRF,
1088 chip->lpss_rx_threshold);
1089 if ((pxa2xx_spi_read(drv_data, SSITF) & 0xffff)
1090 != chip->lpss_tx_threshold)
1091 pxa2xx_spi_write(drv_data, SSITF,
1092 chip->lpss_tx_threshold);
a0d2642e
MW
1093 }
1094
e5262d05 1095 if (is_quark_x1000_ssp(drv_data) &&
c039dd27
JN
1096 (pxa2xx_spi_read(drv_data, DDS_RATE) != chip->dds_rate))
1097 pxa2xx_spi_write(drv_data, DDS_RATE, chip->dds_rate);
e5262d05 1098
8d94cc50 1099 /* see if we need to reload the config registers */
c039dd27
JN
1100 if ((pxa2xx_spi_read(drv_data, SSCR0) != cr0)
1101 || (pxa2xx_spi_read(drv_data, SSCR1) & change_mask)
1102 != (cr1 & change_mask)) {
b97c74bd 1103 /* stop the SSP, and update the other bits */
c039dd27 1104 pxa2xx_spi_write(drv_data, SSCR0, cr0 & ~SSCR0_SSE);
2a8626a9 1105 if (!pxa25x_ssp_comp(drv_data))
c039dd27 1106 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
b97c74bd 1107 /* first set CR1 without interrupt and service enables */
c039dd27 1108 pxa2xx_spi_write(drv_data, SSCR1, cr1 & change_mask);
b97c74bd 1109 /* restart the SSP */
c039dd27 1110 pxa2xx_spi_write(drv_data, SSCR0, cr0);
b97c74bd 1111
8d94cc50 1112 } else {
2a8626a9 1113 if (!pxa25x_ssp_comp(drv_data))
c039dd27 1114 pxa2xx_spi_write(drv_data, SSTO, chip->timeout);
e0c9905e 1115 }
b97c74bd 1116
a7bb3909 1117 cs_assert(drv_data);
b97c74bd
NF
1118
1119 /* after chip select, release the data by enabling service
1120 * requests and interrupts, without changing any mode bits */
c039dd27 1121 pxa2xx_spi_write(drv_data, SSCR1, cr1);
e0c9905e
SS
1122}
1123
7f86bde9
MW
1124static int pxa2xx_spi_transfer_one_message(struct spi_master *master,
1125 struct spi_message *msg)
e0c9905e 1126{
7f86bde9 1127 struct driver_data *drv_data = spi_master_get_devdata(master);
e0c9905e 1128
7f86bde9 1129 drv_data->cur_msg = msg;
e0c9905e
SS
1130 /* Initial message state*/
1131 drv_data->cur_msg->state = START_STATE;
1132 drv_data->cur_transfer = list_entry(drv_data->cur_msg->transfers.next,
1133 struct spi_transfer,
1134 transfer_list);
1135
8d94cc50
SS
1136 /* prepare to setup the SSP, in pump_transfers, using the per
1137 * chip configuration */
e0c9905e 1138 drv_data->cur_chip = spi_get_ctldata(drv_data->cur_msg->spi);
e0c9905e
SS
1139
1140 /* Mark as busy and launch transfers */
1141 tasklet_schedule(&drv_data->pump_transfers);
e0c9905e
SS
1142 return 0;
1143}
1144
7d94a505
MW
1145static int pxa2xx_spi_unprepare_transfer(struct spi_master *master)
1146{
1147 struct driver_data *drv_data = spi_master_get_devdata(master);
1148
1149 /* Disable the SSP now */
c039dd27
JN
1150 pxa2xx_spi_write(drv_data, SSCR0,
1151 pxa2xx_spi_read(drv_data, SSCR0) & ~SSCR0_SSE);
7d94a505 1152
7d94a505
MW
1153 return 0;
1154}
1155
a7bb3909
EM
1156static int setup_cs(struct spi_device *spi, struct chip_data *chip,
1157 struct pxa2xx_spi_chip *chip_info)
1158{
1159 int err = 0;
1160
1161 if (chip == NULL || chip_info == NULL)
1162 return 0;
1163
1164 /* NOTE: setup() can be called multiple times, possibly with
1165 * different chip_info, release previously requested GPIO
1166 */
1167 if (gpio_is_valid(chip->gpio_cs))
1168 gpio_free(chip->gpio_cs);
1169
1170 /* If (*cs_control) is provided, ignore GPIO chip select */
1171 if (chip_info->cs_control) {
1172 chip->cs_control = chip_info->cs_control;
1173 return 0;
1174 }
1175
1176 if (gpio_is_valid(chip_info->gpio_cs)) {
1177 err = gpio_request(chip_info->gpio_cs, "SPI_CS");
1178 if (err) {
f6bd03a7
JN
1179 dev_err(&spi->dev, "failed to request chip select GPIO%d\n",
1180 chip_info->gpio_cs);
a7bb3909
EM
1181 return err;
1182 }
1183
1184 chip->gpio_cs = chip_info->gpio_cs;
1185 chip->gpio_cs_inverted = spi->mode & SPI_CS_HIGH;
1186
1187 err = gpio_direction_output(chip->gpio_cs,
1188 !chip->gpio_cs_inverted);
1189 }
1190
1191 return err;
1192}
1193
e0c9905e
SS
1194static int setup(struct spi_device *spi)
1195{
1196 struct pxa2xx_spi_chip *chip_info = NULL;
1197 struct chip_data *chip;
dccf7369 1198 const struct lpss_config *config;
e0c9905e 1199 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
a0d2642e
MW
1200 uint tx_thres, tx_hi_thres, rx_thres;
1201
e5262d05
WC
1202 switch (drv_data->ssp_type) {
1203 case QUARK_X1000_SSP:
1204 tx_thres = TX_THRESH_QUARK_X1000_DFLT;
1205 tx_hi_thres = 0;
1206 rx_thres = RX_THRESH_QUARK_X1000_DFLT;
1207 break;
03fbf488
JN
1208 case LPSS_LPT_SSP:
1209 case LPSS_BYT_SSP:
30f3a6ab 1210 case LPSS_BSW_SSP:
34cadd9c 1211 case LPSS_SPT_SSP:
b7c08cf8 1212 case LPSS_BXT_SSP:
dccf7369
JN
1213 config = lpss_get_config(drv_data);
1214 tx_thres = config->tx_threshold_lo;
1215 tx_hi_thres = config->tx_threshold_hi;
1216 rx_thres = config->rx_threshold;
e5262d05
WC
1217 break;
1218 default:
a0d2642e
MW
1219 tx_thres = TX_THRESH_DFLT;
1220 tx_hi_thres = 0;
1221 rx_thres = RX_THRESH_DFLT;
e5262d05 1222 break;
a0d2642e 1223 }
e0c9905e 1224
8d94cc50 1225 /* Only alloc on first setup */
e0c9905e 1226 chip = spi_get_ctldata(spi);
8d94cc50 1227 if (!chip) {
e0c9905e 1228 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
9deae459 1229 if (!chip)
e0c9905e
SS
1230 return -ENOMEM;
1231
2a8626a9
SAS
1232 if (drv_data->ssp_type == CE4100_SSP) {
1233 if (spi->chip_select > 4) {
f6bd03a7
JN
1234 dev_err(&spi->dev,
1235 "failed setup: cs number must not be > 4.\n");
2a8626a9
SAS
1236 kfree(chip);
1237 return -EINVAL;
1238 }
1239
1240 chip->frm = spi->chip_select;
1241 } else
1242 chip->gpio_cs = -1;
e0c9905e 1243 chip->enable_dma = 0;
f1f640a9 1244 chip->timeout = TIMOUT_DFLT;
e0c9905e
SS
1245 }
1246
8d94cc50
SS
1247 /* protocol drivers may change the chip settings, so...
1248 * if chip_info exists, use it */
1249 chip_info = spi->controller_data;
1250
e0c9905e 1251 /* chip_info isn't always needed */
8d94cc50 1252 chip->cr1 = 0;
e0c9905e 1253 if (chip_info) {
f1f640a9
VS
1254 if (chip_info->timeout)
1255 chip->timeout = chip_info->timeout;
1256 if (chip_info->tx_threshold)
1257 tx_thres = chip_info->tx_threshold;
a0d2642e
MW
1258 if (chip_info->tx_hi_threshold)
1259 tx_hi_thres = chip_info->tx_hi_threshold;
f1f640a9
VS
1260 if (chip_info->rx_threshold)
1261 rx_thres = chip_info->rx_threshold;
1262 chip->enable_dma = drv_data->master_info->enable_dma;
e0c9905e 1263 chip->dma_threshold = 0;
e0c9905e
SS
1264 if (chip_info->enable_loopback)
1265 chip->cr1 = SSCR1_LBM;
a3496855
MW
1266 } else if (ACPI_HANDLE(&spi->dev)) {
1267 /*
1268 * Slave devices enumerated from ACPI namespace don't
1269 * usually have chip_info but we still might want to use
1270 * DMA with them.
1271 */
1272 chip->enable_dma = drv_data->master_info->enable_dma;
e0c9905e
SS
1273 }
1274
a0d2642e
MW
1275 chip->lpss_rx_threshold = SSIRF_RxThresh(rx_thres);
1276 chip->lpss_tx_threshold = SSITF_TxLoThresh(tx_thres)
1277 | SSITF_TxHiThresh(tx_hi_thres);
1278
8d94cc50
SS
1279 /* set dma burst and threshold outside of chip_info path so that if
1280 * chip_info goes away after setting chip->enable_dma, the
1281 * burst and threshold can still respond to changes in bits_per_word */
1282 if (chip->enable_dma) {
1283 /* set up legal burst and threshold for dma */
cd7bed00
MW
1284 if (pxa2xx_spi_set_dma_burst_and_threshold(chip, spi,
1285 spi->bits_per_word,
8d94cc50
SS
1286 &chip->dma_burst_size,
1287 &chip->dma_threshold)) {
f6bd03a7
JN
1288 dev_warn(&spi->dev,
1289 "in setup: DMA burst size reduced to match bits_per_word\n");
8d94cc50
SS
1290 }
1291 }
1292
e5262d05
WC
1293 switch (drv_data->ssp_type) {
1294 case QUARK_X1000_SSP:
1295 chip->threshold = (QUARK_X1000_SSCR1_RxTresh(rx_thres)
1296 & QUARK_X1000_SSCR1_RFT)
1297 | (QUARK_X1000_SSCR1_TxTresh(tx_thres)
1298 & QUARK_X1000_SSCR1_TFT);
1299 break;
1300 default:
1301 chip->threshold = (SSCR1_RxTresh(rx_thres) & SSCR1_RFT) |
1302 (SSCR1_TxTresh(tx_thres) & SSCR1_TFT);
1303 break;
1304 }
1305
7f6ee1ad
JC
1306 chip->cr1 &= ~(SSCR1_SPO | SSCR1_SPH);
1307 chip->cr1 |= (((spi->mode & SPI_CPHA) != 0) ? SSCR1_SPH : 0)
1308 | (((spi->mode & SPI_CPOL) != 0) ? SSCR1_SPO : 0);
e0c9905e 1309
b833172f
MW
1310 if (spi->mode & SPI_LOOP)
1311 chip->cr1 |= SSCR1_LBM;
1312
e0c9905e
SS
1313 if (spi->bits_per_word <= 8) {
1314 chip->n_bytes = 1;
e0c9905e
SS
1315 chip->read = u8_reader;
1316 chip->write = u8_writer;
1317 } else if (spi->bits_per_word <= 16) {
1318 chip->n_bytes = 2;
e0c9905e
SS
1319 chip->read = u16_reader;
1320 chip->write = u16_writer;
1321 } else if (spi->bits_per_word <= 32) {
e0c9905e 1322 chip->n_bytes = 4;
e0c9905e
SS
1323 chip->read = u32_reader;
1324 chip->write = u32_writer;
e0c9905e
SS
1325 }
1326
1327 spi_set_ctldata(spi, chip);
1328
2a8626a9
SAS
1329 if (drv_data->ssp_type == CE4100_SSP)
1330 return 0;
1331
a7bb3909 1332 return setup_cs(spi, chip, chip_info);
e0c9905e
SS
1333}
1334
0ffa0285 1335static void cleanup(struct spi_device *spi)
e0c9905e 1336{
0ffa0285 1337 struct chip_data *chip = spi_get_ctldata(spi);
2a8626a9 1338 struct driver_data *drv_data = spi_master_get_devdata(spi->master);
e0c9905e 1339
7348d82a
DR
1340 if (!chip)
1341 return;
1342
2a8626a9 1343 if (drv_data->ssp_type != CE4100_SSP && gpio_is_valid(chip->gpio_cs))
a7bb3909
EM
1344 gpio_free(chip->gpio_cs);
1345
e0c9905e
SS
1346 kfree(chip);
1347}
1348
0db64215 1349#ifdef CONFIG_PCI
a3496855 1350#ifdef CONFIG_ACPI
03fbf488 1351
8422ddf7 1352static const struct acpi_device_id pxa2xx_spi_acpi_match[] = {
03fbf488
JN
1353 { "INT33C0", LPSS_LPT_SSP },
1354 { "INT33C1", LPSS_LPT_SSP },
1355 { "INT3430", LPSS_LPT_SSP },
1356 { "INT3431", LPSS_LPT_SSP },
1357 { "80860F0E", LPSS_BYT_SSP },
30f3a6ab 1358 { "8086228E", LPSS_BSW_SSP },
03fbf488
JN
1359 { },
1360};
1361MODULE_DEVICE_TABLE(acpi, pxa2xx_spi_acpi_match);
1362
0db64215
JN
1363static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
1364{
1365 unsigned int devid;
1366 int port_id = -1;
1367
1368 if (adev && adev->pnp.unique_id &&
1369 !kstrtouint(adev->pnp.unique_id, 0, &devid))
1370 port_id = devid;
1371 return port_id;
1372}
1373#else /* !CONFIG_ACPI */
1374static int pxa2xx_spi_get_port_id(struct acpi_device *adev)
1375{
1376 return -1;
1377}
1378#endif
1379
34cadd9c
JN
1380/*
1381 * PCI IDs of compound devices that integrate both host controller and private
1382 * integrated DMA engine. Please note these are not used in module
1383 * autoloading and probing in this module but matching the LPSS SSP type.
1384 */
1385static const struct pci_device_id pxa2xx_spi_pci_compound_match[] = {
1386 /* SPT-LP */
1387 { PCI_VDEVICE(INTEL, 0x9d29), LPSS_SPT_SSP },
1388 { PCI_VDEVICE(INTEL, 0x9d2a), LPSS_SPT_SSP },
1389 /* SPT-H */
1390 { PCI_VDEVICE(INTEL, 0xa129), LPSS_SPT_SSP },
1391 { PCI_VDEVICE(INTEL, 0xa12a), LPSS_SPT_SSP },
c1b03f11 1392 /* BXT A-Step */
b7c08cf8
JN
1393 { PCI_VDEVICE(INTEL, 0x0ac2), LPSS_BXT_SSP },
1394 { PCI_VDEVICE(INTEL, 0x0ac4), LPSS_BXT_SSP },
1395 { PCI_VDEVICE(INTEL, 0x0ac6), LPSS_BXT_SSP },
c1b03f11
JN
1396 /* BXT B-Step */
1397 { PCI_VDEVICE(INTEL, 0x1ac2), LPSS_BXT_SSP },
1398 { PCI_VDEVICE(INTEL, 0x1ac4), LPSS_BXT_SSP },
1399 { PCI_VDEVICE(INTEL, 0x1ac6), LPSS_BXT_SSP },
b7c08cf8
JN
1400 /* APL */
1401 { PCI_VDEVICE(INTEL, 0x5ac2), LPSS_BXT_SSP },
1402 { PCI_VDEVICE(INTEL, 0x5ac4), LPSS_BXT_SSP },
1403 { PCI_VDEVICE(INTEL, 0x5ac6), LPSS_BXT_SSP },
94e5c23d 1404 { },
34cadd9c
JN
1405};
1406
1407static bool pxa2xx_spi_idma_filter(struct dma_chan *chan, void *param)
1408{
1409 struct device *dev = param;
1410
1411 if (dev != chan->device->dev->parent)
1412 return false;
1413
1414 return true;
1415}
1416
a3496855 1417static struct pxa2xx_spi_master *
0db64215 1418pxa2xx_spi_init_pdata(struct platform_device *pdev)
a3496855
MW
1419{
1420 struct pxa2xx_spi_master *pdata;
a3496855
MW
1421 struct acpi_device *adev;
1422 struct ssp_device *ssp;
1423 struct resource *res;
34cadd9c
JN
1424 const struct acpi_device_id *adev_id = NULL;
1425 const struct pci_device_id *pcidev_id = NULL;
3b8b6d05 1426 int type;
a3496855 1427
b9f6940a 1428 adev = ACPI_COMPANION(&pdev->dev);
a3496855 1429
34cadd9c
JN
1430 if (dev_is_pci(pdev->dev.parent))
1431 pcidev_id = pci_match_id(pxa2xx_spi_pci_compound_match,
1432 to_pci_dev(pdev->dev.parent));
0db64215 1433 else if (adev)
34cadd9c
JN
1434 adev_id = acpi_match_device(pdev->dev.driver->acpi_match_table,
1435 &pdev->dev);
0db64215
JN
1436 else
1437 return NULL;
34cadd9c
JN
1438
1439 if (adev_id)
1440 type = (int)adev_id->driver_data;
1441 else if (pcidev_id)
1442 type = (int)pcidev_id->driver_data;
03fbf488
JN
1443 else
1444 return NULL;
1445
cc0ee987 1446 pdata = devm_kzalloc(&pdev->dev, sizeof(*pdata), GFP_KERNEL);
9deae459 1447 if (!pdata)
a3496855 1448 return NULL;
a3496855
MW
1449
1450 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1451 if (!res)
1452 return NULL;
1453
1454 ssp = &pdata->ssp;
1455
1456 ssp->phys_base = res->start;
cbfd6a21
SK
1457 ssp->mmio_base = devm_ioremap_resource(&pdev->dev, res);
1458 if (IS_ERR(ssp->mmio_base))
6dc81f6f 1459 return NULL;
a3496855 1460
34cadd9c
JN
1461 if (pcidev_id) {
1462 pdata->tx_param = pdev->dev.parent;
1463 pdata->rx_param = pdev->dev.parent;
1464 pdata->dma_filter = pxa2xx_spi_idma_filter;
1465 }
1466
a3496855
MW
1467 ssp->clk = devm_clk_get(&pdev->dev, NULL);
1468 ssp->irq = platform_get_irq(pdev, 0);
03fbf488 1469 ssp->type = type;
a3496855 1470 ssp->pdev = pdev;
0db64215 1471 ssp->port_id = pxa2xx_spi_get_port_id(adev);
a3496855
MW
1472
1473 pdata->num_chipselect = 1;
cddb339b 1474 pdata->enable_dma = true;
a3496855
MW
1475
1476 return pdata;
1477}
1478
0db64215 1479#else /* !CONFIG_PCI */
a3496855 1480static inline struct pxa2xx_spi_master *
0db64215 1481pxa2xx_spi_init_pdata(struct platform_device *pdev)
a3496855
MW
1482{
1483 return NULL;
1484}
1485#endif
1486
0c27d9cf
MW
1487static int pxa2xx_spi_fw_translate_cs(struct spi_master *master, unsigned cs)
1488{
1489 struct driver_data *drv_data = spi_master_get_devdata(master);
1490
1491 if (has_acpi_companion(&drv_data->pdev->dev)) {
1492 switch (drv_data->ssp_type) {
1493 /*
1494 * For Atoms the ACPI DeviceSelection used by the Windows
1495 * driver starts from 1 instead of 0 so translate it here
1496 * to match what Linux expects.
1497 */
1498 case LPSS_BYT_SSP:
30f3a6ab 1499 case LPSS_BSW_SSP:
0c27d9cf
MW
1500 return cs - 1;
1501
1502 default:
1503 break;
1504 }
1505 }
1506
1507 return cs;
1508}
1509
fd4a319b 1510static int pxa2xx_spi_probe(struct platform_device *pdev)
e0c9905e
SS
1511{
1512 struct device *dev = &pdev->dev;
1513 struct pxa2xx_spi_master *platform_info;
1514 struct spi_master *master;
65a00a20 1515 struct driver_data *drv_data;
2f1a74e5 1516 struct ssp_device *ssp;
8b136baa 1517 const struct lpss_config *config;
65a00a20 1518 int status;
c039dd27 1519 u32 tmp;
e0c9905e 1520
851bacf5
MW
1521 platform_info = dev_get_platdata(dev);
1522 if (!platform_info) {
0db64215 1523 platform_info = pxa2xx_spi_init_pdata(pdev);
a3496855
MW
1524 if (!platform_info) {
1525 dev_err(&pdev->dev, "missing platform data\n");
1526 return -ENODEV;
1527 }
851bacf5 1528 }
e0c9905e 1529
baffe169 1530 ssp = pxa_ssp_request(pdev->id, pdev->name);
851bacf5
MW
1531 if (!ssp)
1532 ssp = &platform_info->ssp;
1533
1534 if (!ssp->mmio_base) {
1535 dev_err(&pdev->dev, "failed to get ssp\n");
e0c9905e
SS
1536 return -ENODEV;
1537 }
1538
757fe8d5 1539 master = spi_alloc_master(dev, sizeof(struct driver_data));
e0c9905e 1540 if (!master) {
65a00a20 1541 dev_err(&pdev->dev, "cannot alloc spi_master\n");
baffe169 1542 pxa_ssp_free(ssp);
e0c9905e
SS
1543 return -ENOMEM;
1544 }
1545 drv_data = spi_master_get_devdata(master);
1546 drv_data->master = master;
1547 drv_data->master_info = platform_info;
1548 drv_data->pdev = pdev;
2f1a74e5 1549 drv_data->ssp = ssp;
e0c9905e 1550
21486af0 1551 master->dev.of_node = pdev->dev.of_node;
e7db06b5 1552 /* the spi->mode bits understood by this driver: */
b833172f 1553 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH | SPI_LOOP;
e7db06b5 1554
851bacf5 1555 master->bus_num = ssp->port_id;
7ad0ba91 1556 master->dma_alignment = DMA_ALIGNMENT;
e0c9905e
SS
1557 master->cleanup = cleanup;
1558 master->setup = setup;
7f86bde9 1559 master->transfer_one_message = pxa2xx_spi_transfer_one_message;
7d94a505 1560 master->unprepare_transfer_hardware = pxa2xx_spi_unprepare_transfer;
0c27d9cf 1561 master->fw_translate_cs = pxa2xx_spi_fw_translate_cs;
7dd62787 1562 master->auto_runtime_pm = true;
8c3ad488 1563 master->flags = SPI_MASTER_MUST_RX | SPI_MASTER_MUST_TX;
e0c9905e 1564
2f1a74e5 1565 drv_data->ssp_type = ssp->type;
e0c9905e 1566
2f1a74e5 1567 drv_data->ioaddr = ssp->mmio_base;
1568 drv_data->ssdr_physical = ssp->phys_base + SSDR;
2a8626a9 1569 if (pxa25x_ssp_comp(drv_data)) {
e5262d05
WC
1570 switch (drv_data->ssp_type) {
1571 case QUARK_X1000_SSP:
1572 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1573 break;
1574 default:
1575 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1576 break;
1577 }
1578
e0c9905e
SS
1579 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE;
1580 drv_data->dma_cr1 = 0;
1581 drv_data->clear_sr = SSSR_ROR;
1582 drv_data->mask_sr = SSSR_RFS | SSSR_TFS | SSSR_ROR;
1583 } else {
24778be2 1584 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
e0c9905e 1585 drv_data->int_cr1 = SSCR1_TIE | SSCR1_RIE | SSCR1_TINTE;
5928808e 1586 drv_data->dma_cr1 = DEFAULT_DMA_CR1;
e0c9905e
SS
1587 drv_data->clear_sr = SSSR_ROR | SSSR_TINT;
1588 drv_data->mask_sr = SSSR_TINT | SSSR_RFS | SSSR_TFS | SSSR_ROR;
1589 }
1590
49cbb1e0
SAS
1591 status = request_irq(ssp->irq, ssp_int, IRQF_SHARED, dev_name(dev),
1592 drv_data);
e0c9905e 1593 if (status < 0) {
65a00a20 1594 dev_err(&pdev->dev, "cannot get IRQ %d\n", ssp->irq);
e0c9905e
SS
1595 goto out_error_master_alloc;
1596 }
1597
1598 /* Setup DMA if requested */
e0c9905e 1599 if (platform_info->enable_dma) {
cd7bed00
MW
1600 status = pxa2xx_spi_dma_setup(drv_data);
1601 if (status) {
cddb339b 1602 dev_dbg(dev, "no DMA channels available, using PIO\n");
cd7bed00 1603 platform_info->enable_dma = false;
e0c9905e 1604 }
e0c9905e
SS
1605 }
1606
1607 /* Enable SOC clock */
3343b7a6
MW
1608 clk_prepare_enable(ssp->clk);
1609
0eca7cf2 1610 master->max_speed_hz = clk_get_rate(ssp->clk);
e0c9905e
SS
1611
1612 /* Load default SSP configuration */
c039dd27 1613 pxa2xx_spi_write(drv_data, SSCR0, 0);
e5262d05
WC
1614 switch (drv_data->ssp_type) {
1615 case QUARK_X1000_SSP:
c039dd27
JN
1616 tmp = QUARK_X1000_SSCR1_RxTresh(RX_THRESH_QUARK_X1000_DFLT)
1617 | QUARK_X1000_SSCR1_TxTresh(TX_THRESH_QUARK_X1000_DFLT);
1618 pxa2xx_spi_write(drv_data, SSCR1, tmp);
e5262d05
WC
1619
1620 /* using the Motorola SPI protocol and use 8 bit frame */
c039dd27
JN
1621 pxa2xx_spi_write(drv_data, SSCR0,
1622 QUARK_X1000_SSCR0_Motorola
1623 | QUARK_X1000_SSCR0_DataSize(8));
e5262d05
WC
1624 break;
1625 default:
c039dd27
JN
1626 tmp = SSCR1_RxTresh(RX_THRESH_DFLT) |
1627 SSCR1_TxTresh(TX_THRESH_DFLT);
1628 pxa2xx_spi_write(drv_data, SSCR1, tmp);
1629 tmp = SSCR0_SCR(2) | SSCR0_Motorola | SSCR0_DataSize(8);
1630 pxa2xx_spi_write(drv_data, SSCR0, tmp);
e5262d05
WC
1631 break;
1632 }
1633
2a8626a9 1634 if (!pxa25x_ssp_comp(drv_data))
c039dd27 1635 pxa2xx_spi_write(drv_data, SSTO, 0);
e5262d05
WC
1636
1637 if (!is_quark_x1000_ssp(drv_data))
c039dd27 1638 pxa2xx_spi_write(drv_data, SSPSP, 0);
e0c9905e 1639
8b136baa
JN
1640 if (is_lpss_ssp(drv_data)) {
1641 lpss_ssp_setup(drv_data);
1642 config = lpss_get_config(drv_data);
1643 if (config->reg_capabilities >= 0) {
1644 tmp = __lpss_ssp_read_priv(drv_data,
1645 config->reg_capabilities);
1646 tmp &= LPSS_CAPS_CS_EN_MASK;
1647 tmp >>= LPSS_CAPS_CS_EN_SHIFT;
1648 platform_info->num_chipselect = ffz(tmp);
30f3a6ab
MW
1649 } else if (config->cs_num) {
1650 platform_info->num_chipselect = config->cs_num;
8b136baa
JN
1651 }
1652 }
1653 master->num_chipselect = platform_info->num_chipselect;
1654
7f86bde9
MW
1655 tasklet_init(&drv_data->pump_transfers, pump_transfers,
1656 (unsigned long)drv_data);
e0c9905e 1657
836d1a22
AO
1658 pm_runtime_set_autosuspend_delay(&pdev->dev, 50);
1659 pm_runtime_use_autosuspend(&pdev->dev);
1660 pm_runtime_set_active(&pdev->dev);
1661 pm_runtime_enable(&pdev->dev);
1662
e0c9905e
SS
1663 /* Register with the SPI framework */
1664 platform_set_drvdata(pdev, drv_data);
a807fcd0 1665 status = devm_spi_register_master(&pdev->dev, master);
e0c9905e
SS
1666 if (status != 0) {
1667 dev_err(&pdev->dev, "problem registering spi master\n");
7f86bde9 1668 goto out_error_clock_enabled;
e0c9905e
SS
1669 }
1670
1671 return status;
1672
e0c9905e 1673out_error_clock_enabled:
3343b7a6 1674 clk_disable_unprepare(ssp->clk);
cd7bed00 1675 pxa2xx_spi_dma_release(drv_data);
2f1a74e5 1676 free_irq(ssp->irq, drv_data);
e0c9905e
SS
1677
1678out_error_master_alloc:
1679 spi_master_put(master);
baffe169 1680 pxa_ssp_free(ssp);
e0c9905e
SS
1681 return status;
1682}
1683
1684static int pxa2xx_spi_remove(struct platform_device *pdev)
1685{
1686 struct driver_data *drv_data = platform_get_drvdata(pdev);
51e911e2 1687 struct ssp_device *ssp;
e0c9905e
SS
1688
1689 if (!drv_data)
1690 return 0;
51e911e2 1691 ssp = drv_data->ssp;
e0c9905e 1692
7d94a505
MW
1693 pm_runtime_get_sync(&pdev->dev);
1694
e0c9905e 1695 /* Disable the SSP at the peripheral and SOC level */
c039dd27 1696 pxa2xx_spi_write(drv_data, SSCR0, 0);
3343b7a6 1697 clk_disable_unprepare(ssp->clk);
e0c9905e
SS
1698
1699 /* Release DMA */
cd7bed00
MW
1700 if (drv_data->master_info->enable_dma)
1701 pxa2xx_spi_dma_release(drv_data);
e0c9905e 1702
7d94a505
MW
1703 pm_runtime_put_noidle(&pdev->dev);
1704 pm_runtime_disable(&pdev->dev);
1705
e0c9905e 1706 /* Release IRQ */
2f1a74e5 1707 free_irq(ssp->irq, drv_data);
1708
1709 /* Release SSP */
baffe169 1710 pxa_ssp_free(ssp);
e0c9905e 1711
e0c9905e
SS
1712 return 0;
1713}
1714
1715static void pxa2xx_spi_shutdown(struct platform_device *pdev)
1716{
1717 int status = 0;
1718
1719 if ((status = pxa2xx_spi_remove(pdev)) != 0)
1720 dev_err(&pdev->dev, "shutdown failed with %d\n", status);
1721}
1722
382cebb0 1723#ifdef CONFIG_PM_SLEEP
86d2593a 1724static int pxa2xx_spi_suspend(struct device *dev)
e0c9905e 1725{
86d2593a 1726 struct driver_data *drv_data = dev_get_drvdata(dev);
2f1a74e5 1727 struct ssp_device *ssp = drv_data->ssp;
e0c9905e
SS
1728 int status = 0;
1729
7f86bde9 1730 status = spi_master_suspend(drv_data->master);
e0c9905e
SS
1731 if (status != 0)
1732 return status;
c039dd27 1733 pxa2xx_spi_write(drv_data, SSCR0, 0);
2b9375b9
DES
1734
1735 if (!pm_runtime_suspended(dev))
1736 clk_disable_unprepare(ssp->clk);
e0c9905e
SS
1737
1738 return 0;
1739}
1740
86d2593a 1741static int pxa2xx_spi_resume(struct device *dev)
e0c9905e 1742{
86d2593a 1743 struct driver_data *drv_data = dev_get_drvdata(dev);
2f1a74e5 1744 struct ssp_device *ssp = drv_data->ssp;
e0c9905e
SS
1745 int status = 0;
1746
1747 /* Enable the SSP clock */
2b9375b9
DES
1748 if (!pm_runtime_suspended(dev))
1749 clk_prepare_enable(ssp->clk);
e0c9905e 1750
c50325f7 1751 /* Restore LPSS private register bits */
48421adf
JN
1752 if (is_lpss_ssp(drv_data))
1753 lpss_ssp_setup(drv_data);
c50325f7 1754
e0c9905e 1755 /* Start the queue running */
7f86bde9 1756 status = spi_master_resume(drv_data->master);
e0c9905e 1757 if (status != 0) {
86d2593a 1758 dev_err(dev, "problem starting queue (%d)\n", status);
e0c9905e
SS
1759 return status;
1760 }
1761
1762 return 0;
1763}
7d94a505
MW
1764#endif
1765
ec833050 1766#ifdef CONFIG_PM
7d94a505
MW
1767static int pxa2xx_spi_runtime_suspend(struct device *dev)
1768{
1769 struct driver_data *drv_data = dev_get_drvdata(dev);
1770
1771 clk_disable_unprepare(drv_data->ssp->clk);
1772 return 0;
1773}
1774
1775static int pxa2xx_spi_runtime_resume(struct device *dev)
1776{
1777 struct driver_data *drv_data = dev_get_drvdata(dev);
1778
1779 clk_prepare_enable(drv_data->ssp->clk);
1780 return 0;
1781}
1782#endif
86d2593a 1783
47145210 1784static const struct dev_pm_ops pxa2xx_spi_pm_ops = {
7d94a505
MW
1785 SET_SYSTEM_SLEEP_PM_OPS(pxa2xx_spi_suspend, pxa2xx_spi_resume)
1786 SET_RUNTIME_PM_OPS(pxa2xx_spi_runtime_suspend,
1787 pxa2xx_spi_runtime_resume, NULL)
86d2593a 1788};
e0c9905e
SS
1789
1790static struct platform_driver driver = {
1791 .driver = {
86d2593a 1792 .name = "pxa2xx-spi",
86d2593a 1793 .pm = &pxa2xx_spi_pm_ops,
a3496855 1794 .acpi_match_table = ACPI_PTR(pxa2xx_spi_acpi_match),
e0c9905e 1795 },
fbd29a14 1796 .probe = pxa2xx_spi_probe,
d1e44d9c 1797 .remove = pxa2xx_spi_remove,
e0c9905e 1798 .shutdown = pxa2xx_spi_shutdown,
e0c9905e
SS
1799};
1800
1801static int __init pxa2xx_spi_init(void)
1802{
fbd29a14 1803 return platform_driver_register(&driver);
e0c9905e 1804}
5b61a749 1805subsys_initcall(pxa2xx_spi_init);
e0c9905e
SS
1806
1807static void __exit pxa2xx_spi_exit(void)
1808{
1809 platform_driver_unregister(&driver);
1810}
1811module_exit(pxa2xx_spi_exit);