mfd: kempld-core: Constify variables that point to const structure
[linux-2.6-block.git] / drivers / spi / spi-imx.c
CommitLineData
79650597
FE
1// SPDX-License-Identifier: GPL-2.0+
2// Copyright 2004-2007 Freescale Semiconductor, Inc. All Rights Reserved.
3// Copyright (C) 2008 Juergen Beisert
b5f3294f
SH
4
5#include <linux/clk.h>
6#include <linux/completion.h>
7#include <linux/delay.h>
f62caccd
RG
8#include <linux/dmaengine.h>
9#include <linux/dma-mapping.h>
b5f3294f
SH
10#include <linux/err.h>
11#include <linux/gpio.h>
b5f3294f
SH
12#include <linux/interrupt.h>
13#include <linux/io.h>
14#include <linux/irq.h>
15#include <linux/kernel.h>
16#include <linux/module.h>
17#include <linux/platform_device.h>
5a0e3ad6 18#include <linux/slab.h>
b5f3294f
SH
19#include <linux/spi/spi.h>
20#include <linux/spi/spi_bitbang.h>
21#include <linux/types.h>
22a85e4c
SG
22#include <linux/of.h>
23#include <linux/of_device.h>
24#include <linux/of_gpio.h>
b5f3294f 25
f62caccd 26#include <linux/platform_data/dma-imx.h>
82906b13 27#include <linux/platform_data/spi-imx.h>
b5f3294f
SH
28
29#define DRIVER_NAME "spi_imx"
30
31#define MXC_CSPIRXDATA 0x00
32#define MXC_CSPITXDATA 0x04
33#define MXC_CSPICTRL 0x08
34#define MXC_CSPIINT 0x0c
35#define MXC_RESET 0x1c
36
37/* generic defines to abstract from the different register layouts */
38#define MXC_INT_RR (1 << 0) /* Receive data ready interrupt */
39#define MXC_INT_TE (1 << 1) /* Transmit FIFO empty interrupt */
71abd290 40#define MXC_INT_RDR BIT(4) /* Receive date threshold interrupt */
b5f3294f 41
f62caccd
RG
42/* The maximum bytes that a sdma BD can transfer.*/
43#define MAX_SDMA_BD_BYTES (1 << 15)
1673c81d 44#define MX51_ECSPI_CTRL_MAX_BURST 512
71abd290 45/* The maximum bytes that IMX53_ECSPI can transfer in slave mode.*/
46#define MX53_MAX_TRANSFER_BYTES 512
b5f3294f 47
f4ba6315 48enum spi_imx_devtype {
04ee5854
SG
49 IMX1_CSPI,
50 IMX21_CSPI,
51 IMX27_CSPI,
52 IMX31_CSPI,
53 IMX35_CSPI, /* CSPI on all i.mx except above */
26e4bb86 54 IMX51_ECSPI, /* ECSPI on i.mx51 */
55 IMX53_ECSPI, /* ECSPI on i.mx53 and later */
f4ba6315
UKK
56};
57
58struct spi_imx_data;
59
60struct spi_imx_devtype_data {
61 void (*intctrl)(struct spi_imx_data *, int);
d52345b6 62 int (*config)(struct spi_device *);
f4ba6315
UKK
63 void (*trigger)(struct spi_imx_data *);
64 int (*rx_available)(struct spi_imx_data *);
1723e66b 65 void (*reset)(struct spi_imx_data *);
71abd290 66 void (*disable)(struct spi_imx_data *);
fd8d4e2d 67 bool has_dmamode;
71abd290 68 bool has_slavemode;
fd8d4e2d 69 unsigned int fifo_size;
1673c81d 70 bool dynamic_burst;
04ee5854 71 enum spi_imx_devtype devtype;
f4ba6315
UKK
72};
73
6cdeb002 74struct spi_imx_data {
b5f3294f 75 struct spi_bitbang bitbang;
6aa800ca 76 struct device *dev;
b5f3294f
SH
77
78 struct completion xfer_done;
cc4d22ae 79 void __iomem *base;
f12ae171
AB
80 unsigned long base_phys;
81
aa29d840
SH
82 struct clk *clk_per;
83 struct clk *clk_ipg;
b5f3294f 84 unsigned long spi_clk;
4bfe927a 85 unsigned int spi_bus_clk;
b5f3294f 86
d52345b6
SH
87 unsigned int speed_hz;
88 unsigned int bits_per_word;
f72efa7e 89 unsigned int spi_drctl;
f12ae171 90
1673c81d 91 unsigned int count, remainder;
6cdeb002
UKK
92 void (*tx)(struct spi_imx_data *);
93 void (*rx)(struct spi_imx_data *);
b5f3294f
SH
94 void *rx_buf;
95 const void *tx_buf;
96 unsigned int txfifo; /* number of words pushed in tx FIFO */
1673c81d 97 unsigned int dynamic_burst, read_u32;
98 unsigned int word_mask;
b5f3294f 99
71abd290 100 /* Slave mode */
101 bool slave_mode;
102 bool slave_aborted;
103 unsigned int slave_burst;
104
f62caccd 105 /* DMA */
f62caccd 106 bool usedma;
0dfbaa89 107 u32 wml;
f62caccd
RG
108 struct completion dma_rx_completion;
109 struct completion dma_tx_completion;
110
80023cb3 111 const struct spi_imx_devtype_data *devtype_data;
b5f3294f
SH
112};
113
04ee5854
SG
114static inline int is_imx27_cspi(struct spi_imx_data *d)
115{
116 return d->devtype_data->devtype == IMX27_CSPI;
117}
118
119static inline int is_imx35_cspi(struct spi_imx_data *d)
120{
121 return d->devtype_data->devtype == IMX35_CSPI;
122}
123
f8a87617
AB
124static inline int is_imx51_ecspi(struct spi_imx_data *d)
125{
126 return d->devtype_data->devtype == IMX51_ECSPI;
127}
128
26e4bb86 129static inline int is_imx53_ecspi(struct spi_imx_data *d)
130{
131 return d->devtype_data->devtype == IMX53_ECSPI;
132}
133
b5f3294f 134#define MXC_SPI_BUF_RX(type) \
6cdeb002 135static void spi_imx_buf_rx_##type(struct spi_imx_data *spi_imx) \
b5f3294f 136{ \
6cdeb002 137 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA); \
b5f3294f 138 \
6cdeb002
UKK
139 if (spi_imx->rx_buf) { \
140 *(type *)spi_imx->rx_buf = val; \
141 spi_imx->rx_buf += sizeof(type); \
b5f3294f
SH
142 } \
143}
144
145#define MXC_SPI_BUF_TX(type) \
6cdeb002 146static void spi_imx_buf_tx_##type(struct spi_imx_data *spi_imx) \
b5f3294f
SH
147{ \
148 type val = 0; \
149 \
6cdeb002
UKK
150 if (spi_imx->tx_buf) { \
151 val = *(type *)spi_imx->tx_buf; \
152 spi_imx->tx_buf += sizeof(type); \
b5f3294f
SH
153 } \
154 \
6cdeb002 155 spi_imx->count -= sizeof(type); \
b5f3294f 156 \
6cdeb002 157 writel(val, spi_imx->base + MXC_CSPITXDATA); \
b5f3294f
SH
158}
159
160MXC_SPI_BUF_RX(u8)
161MXC_SPI_BUF_TX(u8)
162MXC_SPI_BUF_RX(u16)
163MXC_SPI_BUF_TX(u16)
164MXC_SPI_BUF_RX(u32)
165MXC_SPI_BUF_TX(u32)
166
167/* First entry is reserved, second entry is valid only if SDHC_SPIEN is set
168 * (which is currently not the case in this driver)
169 */
170static int mxc_clkdivs[] = {0, 3, 4, 6, 8, 12, 16, 24, 32, 48, 64, 96, 128, 192,
171 256, 384, 512, 768, 1024};
172
173/* MX21, MX27 */
6cdeb002 174static unsigned int spi_imx_clkdiv_1(unsigned int fin,
32df9ff2 175 unsigned int fspi, unsigned int max, unsigned int *fres)
b5f3294f 176{
04ee5854 177 int i;
b5f3294f
SH
178
179 for (i = 2; i < max; i++)
180 if (fspi * mxc_clkdivs[i] >= fin)
32df9ff2 181 break;
b5f3294f 182
32df9ff2
RB
183 *fres = fin / mxc_clkdivs[i];
184 return i;
b5f3294f
SH
185}
186
0b599603 187/* MX1, MX31, MX35, MX51 CSPI */
6cdeb002 188static unsigned int spi_imx_clkdiv_2(unsigned int fin,
2636ba8f 189 unsigned int fspi, unsigned int *fres)
b5f3294f
SH
190{
191 int i, div = 4;
192
193 for (i = 0; i < 7; i++) {
194 if (fspi * div >= fin)
2636ba8f 195 goto out;
b5f3294f
SH
196 div <<= 1;
197 }
198
2636ba8f
MK
199out:
200 *fres = fin / div;
201 return i;
b5f3294f
SH
202}
203
2e312f6c 204static int spi_imx_bytes_per_word(const int bits_per_word)
f12ae171 205{
2e312f6c 206 return DIV_ROUND_UP(bits_per_word, BITS_PER_BYTE);
f12ae171
AB
207}
208
f62caccd
RG
209static bool spi_imx_can_dma(struct spi_master *master, struct spi_device *spi,
210 struct spi_transfer *transfer)
211{
212 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
2e312f6c 213 unsigned int bytes_per_word, i;
f12ae171
AB
214
215 if (!master->dma_rx)
216 return false;
217
71abd290 218 if (spi_imx->slave_mode)
219 return false;
220
2e312f6c 221 bytes_per_word = spi_imx_bytes_per_word(transfer->bits_per_word);
f12ae171 222
2e312f6c 223 if (bytes_per_word != 1 && bytes_per_word != 2 && bytes_per_word != 4)
f12ae171
AB
224 return false;
225
fd8d4e2d 226 for (i = spi_imx->devtype_data->fifo_size / 2; i > 0; i--) {
2e312f6c 227 if (!(transfer->len % (i * bytes_per_word)))
66459c5a
JW
228 break;
229 }
f12ae171 230
66459c5a 231 if (i == 0)
f12ae171 232 return false;
f62caccd 233
66459c5a 234 spi_imx->wml = i;
1673c81d 235 spi_imx->dynamic_burst = 0;
66459c5a 236
f12ae171 237 return true;
f62caccd
RG
238}
239
66de757c
SG
240#define MX51_ECSPI_CTRL 0x08
241#define MX51_ECSPI_CTRL_ENABLE (1 << 0)
242#define MX51_ECSPI_CTRL_XCH (1 << 2)
f62caccd 243#define MX51_ECSPI_CTRL_SMC (1 << 3)
66de757c 244#define MX51_ECSPI_CTRL_MODE_MASK (0xf << 4)
f72efa7e 245#define MX51_ECSPI_CTRL_DRCTL(drctl) ((drctl) << 16)
66de757c
SG
246#define MX51_ECSPI_CTRL_POSTDIV_OFFSET 8
247#define MX51_ECSPI_CTRL_PREDIV_OFFSET 12
248#define MX51_ECSPI_CTRL_CS(cs) ((cs) << 18)
249#define MX51_ECSPI_CTRL_BL_OFFSET 20
1673c81d 250#define MX51_ECSPI_CTRL_BL_MASK (0xfff << 20)
66de757c
SG
251
252#define MX51_ECSPI_CONFIG 0x0c
253#define MX51_ECSPI_CONFIG_SCLKPHA(cs) (1 << ((cs) + 0))
254#define MX51_ECSPI_CONFIG_SCLKPOL(cs) (1 << ((cs) + 4))
255#define MX51_ECSPI_CONFIG_SBBCTRL(cs) (1 << ((cs) + 8))
256#define MX51_ECSPI_CONFIG_SSBPOL(cs) (1 << ((cs) + 12))
c09b890b 257#define MX51_ECSPI_CONFIG_SCLKCTL(cs) (1 << ((cs) + 20))
66de757c
SG
258
259#define MX51_ECSPI_INT 0x10
260#define MX51_ECSPI_INT_TEEN (1 << 0)
261#define MX51_ECSPI_INT_RREN (1 << 3)
71abd290 262#define MX51_ECSPI_INT_RDREN (1 << 4)
66de757c 263
f62caccd 264#define MX51_ECSPI_DMA 0x14
d629c2a0
SH
265#define MX51_ECSPI_DMA_TX_WML(wml) ((wml) & 0x3f)
266#define MX51_ECSPI_DMA_RX_WML(wml) (((wml) & 0x3f) << 16)
267#define MX51_ECSPI_DMA_RXT_WML(wml) (((wml) & 0x3f) << 24)
f62caccd 268
2b0fd069
SH
269#define MX51_ECSPI_DMA_TEDEN (1 << 7)
270#define MX51_ECSPI_DMA_RXDEN (1 << 23)
271#define MX51_ECSPI_DMA_RXTDEN (1 << 31)
f62caccd 272
66de757c
SG
273#define MX51_ECSPI_STAT 0x18
274#define MX51_ECSPI_STAT_RR (1 << 3)
0b599603 275
9f6aa42b
FE
276#define MX51_ECSPI_TESTREG 0x20
277#define MX51_ECSPI_TESTREG_LBC BIT(31)
278
1673c81d 279static void spi_imx_buf_rx_swap_u32(struct spi_imx_data *spi_imx)
280{
281 unsigned int val = readl(spi_imx->base + MXC_CSPIRXDATA);
5904c9d3 282#ifdef __LITTLE_ENDIAN
1673c81d 283 unsigned int bytes_per_word;
5904c9d3 284#endif
1673c81d 285
286 if (spi_imx->rx_buf) {
287#ifdef __LITTLE_ENDIAN
288 bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
289 if (bytes_per_word == 1)
290 val = cpu_to_be32(val);
291 else if (bytes_per_word == 2)
292 val = (val << 16) | (val >> 16);
293#endif
294 val &= spi_imx->word_mask;
295 *(u32 *)spi_imx->rx_buf = val;
296 spi_imx->rx_buf += sizeof(u32);
297 }
298}
299
300static void spi_imx_buf_rx_swap(struct spi_imx_data *spi_imx)
301{
302 unsigned int bytes_per_word;
303
304 bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
305 if (spi_imx->read_u32) {
306 spi_imx_buf_rx_swap_u32(spi_imx);
307 return;
308 }
309
310 if (bytes_per_word == 1)
311 spi_imx_buf_rx_u8(spi_imx);
312 else if (bytes_per_word == 2)
313 spi_imx_buf_rx_u16(spi_imx);
314}
315
316static void spi_imx_buf_tx_swap_u32(struct spi_imx_data *spi_imx)
317{
318 u32 val = 0;
5904c9d3 319#ifdef __LITTLE_ENDIAN
1673c81d 320 unsigned int bytes_per_word;
5904c9d3 321#endif
1673c81d 322
323 if (spi_imx->tx_buf) {
324 val = *(u32 *)spi_imx->tx_buf;
325 val &= spi_imx->word_mask;
326 spi_imx->tx_buf += sizeof(u32);
327 }
328
329 spi_imx->count -= sizeof(u32);
330#ifdef __LITTLE_ENDIAN
331 bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
332
333 if (bytes_per_word == 1)
334 val = cpu_to_be32(val);
335 else if (bytes_per_word == 2)
336 val = (val << 16) | (val >> 16);
337#endif
338 writel(val, spi_imx->base + MXC_CSPITXDATA);
339}
340
341static void spi_imx_buf_tx_swap(struct spi_imx_data *spi_imx)
342{
343 u32 ctrl, val;
344 unsigned int bytes_per_word;
345
346 if (spi_imx->count == spi_imx->remainder) {
347 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
348 ctrl &= ~MX51_ECSPI_CTRL_BL_MASK;
349 if (spi_imx->count > MX51_ECSPI_CTRL_MAX_BURST) {
350 spi_imx->remainder = spi_imx->count %
351 MX51_ECSPI_CTRL_MAX_BURST;
352 val = MX51_ECSPI_CTRL_MAX_BURST * 8 - 1;
353 } else if (spi_imx->count >= sizeof(u32)) {
354 spi_imx->remainder = spi_imx->count % sizeof(u32);
355 val = (spi_imx->count - spi_imx->remainder) * 8 - 1;
356 } else {
357 spi_imx->remainder = 0;
358 val = spi_imx->bits_per_word - 1;
359 spi_imx->read_u32 = 0;
360 }
361
362 ctrl |= (val << MX51_ECSPI_CTRL_BL_OFFSET);
363 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
364 }
365
366 if (spi_imx->count >= sizeof(u32)) {
367 spi_imx_buf_tx_swap_u32(spi_imx);
368 return;
369 }
370
371 bytes_per_word = spi_imx_bytes_per_word(spi_imx->bits_per_word);
372
373 if (bytes_per_word == 1)
374 spi_imx_buf_tx_u8(spi_imx);
375 else if (bytes_per_word == 2)
376 spi_imx_buf_tx_u16(spi_imx);
377}
378
71abd290 379static void mx53_ecspi_rx_slave(struct spi_imx_data *spi_imx)
380{
381 u32 val = be32_to_cpu(readl(spi_imx->base + MXC_CSPIRXDATA));
382
383 if (spi_imx->rx_buf) {
384 int n_bytes = spi_imx->slave_burst % sizeof(val);
385
386 if (!n_bytes)
387 n_bytes = sizeof(val);
388
389 memcpy(spi_imx->rx_buf,
390 ((u8 *)&val) + sizeof(val) - n_bytes, n_bytes);
391
392 spi_imx->rx_buf += n_bytes;
393 spi_imx->slave_burst -= n_bytes;
394 }
395}
396
397static void mx53_ecspi_tx_slave(struct spi_imx_data *spi_imx)
398{
399 u32 val = 0;
400 int n_bytes = spi_imx->count % sizeof(val);
401
402 if (!n_bytes)
403 n_bytes = sizeof(val);
404
405 if (spi_imx->tx_buf) {
406 memcpy(((u8 *)&val) + sizeof(val) - n_bytes,
407 spi_imx->tx_buf, n_bytes);
408 val = cpu_to_be32(val);
409 spi_imx->tx_buf += n_bytes;
410 }
411
412 spi_imx->count -= n_bytes;
413
414 writel(val, spi_imx->base + MXC_CSPITXDATA);
415}
416
0b599603 417/* MX51 eCSPI */
6aa800ca
SH
418static unsigned int mx51_ecspi_clkdiv(struct spi_imx_data *spi_imx,
419 unsigned int fspi, unsigned int *fres)
0b599603
UKK
420{
421 /*
422 * there are two 4-bit dividers, the pre-divider divides by
423 * $pre, the post-divider by 2^$post
424 */
425 unsigned int pre, post;
6aa800ca 426 unsigned int fin = spi_imx->spi_clk;
0b599603
UKK
427
428 if (unlikely(fspi > fin))
429 return 0;
430
431 post = fls(fin) - fls(fspi);
432 if (fin > fspi << post)
433 post++;
434
435 /* now we have: (fin <= fspi << post) with post being minimal */
436
437 post = max(4U, post) - 4;
438 if (unlikely(post > 0xf)) {
6aa800ca
SH
439 dev_err(spi_imx->dev, "cannot set clock freq: %u (base freq: %u)\n",
440 fspi, fin);
0b599603
UKK
441 return 0xff;
442 }
443
444 pre = DIV_ROUND_UP(fin, fspi << post) - 1;
445
6aa800ca 446 dev_dbg(spi_imx->dev, "%s: fin: %u, fspi: %u, post: %u, pre: %u\n",
0b599603 447 __func__, fin, fspi, post, pre);
6fd8b850
MV
448
449 /* Resulting frequency for the SCLK line. */
450 *fres = (fin / (pre + 1)) >> post;
451
66de757c
SG
452 return (pre << MX51_ECSPI_CTRL_PREDIV_OFFSET) |
453 (post << MX51_ECSPI_CTRL_POSTDIV_OFFSET);
0b599603
UKK
454}
455
f989bc69 456static void mx51_ecspi_intctrl(struct spi_imx_data *spi_imx, int enable)
0b599603
UKK
457{
458 unsigned val = 0;
459
460 if (enable & MXC_INT_TE)
66de757c 461 val |= MX51_ECSPI_INT_TEEN;
0b599603
UKK
462
463 if (enable & MXC_INT_RR)
66de757c 464 val |= MX51_ECSPI_INT_RREN;
0b599603 465
71abd290 466 if (enable & MXC_INT_RDR)
467 val |= MX51_ECSPI_INT_RDREN;
468
66de757c 469 writel(val, spi_imx->base + MX51_ECSPI_INT);
0b599603
UKK
470}
471
f989bc69 472static void mx51_ecspi_trigger(struct spi_imx_data *spi_imx)
0b599603 473{
b03c3884 474 u32 reg;
f62caccd 475
b03c3884
SH
476 reg = readl(spi_imx->base + MX51_ECSPI_CTRL);
477 reg |= MX51_ECSPI_CTRL_XCH;
66de757c 478 writel(reg, spi_imx->base + MX51_ECSPI_CTRL);
0b599603
UKK
479}
480
71abd290 481static void mx51_ecspi_disable(struct spi_imx_data *spi_imx)
482{
483 u32 ctrl;
484
485 ctrl = readl(spi_imx->base + MX51_ECSPI_CTRL);
486 ctrl &= ~MX51_ECSPI_CTRL_ENABLE;
487 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
488}
489
d52345b6 490static int mx51_ecspi_config(struct spi_device *spi)
0b599603 491{
b36581df 492 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
793c7f92 493 u32 ctrl = MX51_ECSPI_CTRL_ENABLE;
d52345b6 494 u32 clk = spi_imx->speed_hz, delay, reg;
793c7f92 495 u32 cfg = readl(spi_imx->base + MX51_ECSPI_CONFIG);
0b599603 496
71abd290 497 /* set Master or Slave mode */
498 if (spi_imx->slave_mode)
499 ctrl &= ~MX51_ECSPI_CTRL_MODE_MASK;
500 else
501 ctrl |= MX51_ECSPI_CTRL_MODE_MASK;
0b599603 502
f72efa7e
LM
503 /*
504 * Enable SPI_RDY handling (falling edge/level triggered).
505 */
506 if (spi->mode & SPI_READY)
507 ctrl |= MX51_ECSPI_CTRL_DRCTL(spi_imx->spi_drctl);
508
0b599603 509 /* set clock speed */
d52345b6 510 ctrl |= mx51_ecspi_clkdiv(spi_imx, spi_imx->speed_hz, &clk);
4bfe927a 511 spi_imx->spi_bus_clk = clk;
0b599603
UKK
512
513 /* set chip select to use */
b36581df 514 ctrl |= MX51_ECSPI_CTRL_CS(spi->chip_select);
0b599603 515
71abd290 516 if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
517 ctrl |= (spi_imx->slave_burst * 8 - 1)
518 << MX51_ECSPI_CTRL_BL_OFFSET;
519 else
520 ctrl |= (spi_imx->bits_per_word - 1)
521 << MX51_ECSPI_CTRL_BL_OFFSET;
0b599603 522
71abd290 523 /*
524 * eCSPI burst completion by Chip Select signal in Slave mode
525 * is not functional for imx53 Soc, config SPI burst completed when
526 * BURST_LENGTH + 1 bits are received
527 */
528 if (spi_imx->slave_mode && is_imx53_ecspi(spi_imx))
529 cfg &= ~MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
530 else
531 cfg |= MX51_ECSPI_CONFIG_SBBCTRL(spi->chip_select);
0b599603 532
c0c7a5d7 533 if (spi->mode & SPI_CPHA)
b36581df 534 cfg |= MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
793c7f92 535 else
b36581df 536 cfg &= ~MX51_ECSPI_CONFIG_SCLKPHA(spi->chip_select);
0b599603 537
c0c7a5d7 538 if (spi->mode & SPI_CPOL) {
b36581df
AS
539 cfg |= MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
540 cfg |= MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
793c7f92 541 } else {
b36581df
AS
542 cfg &= ~MX51_ECSPI_CONFIG_SCLKPOL(spi->chip_select);
543 cfg &= ~MX51_ECSPI_CONFIG_SCLKCTL(spi->chip_select);
c09b890b 544 }
c0c7a5d7 545 if (spi->mode & SPI_CS_HIGH)
b36581df 546 cfg |= MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
793c7f92 547 else
b36581df 548 cfg &= ~MX51_ECSPI_CONFIG_SSBPOL(spi->chip_select);
0b599603 549
b03c3884
SH
550 if (spi_imx->usedma)
551 ctrl |= MX51_ECSPI_CTRL_SMC;
552
f677f17c
AB
553 /* CTRL register always go first to bring out controller from reset */
554 writel(ctrl, spi_imx->base + MX51_ECSPI_CTRL);
555
9f6aa42b 556 reg = readl(spi_imx->base + MX51_ECSPI_TESTREG);
c0c7a5d7 557 if (spi->mode & SPI_LOOP)
9f6aa42b
FE
558 reg |= MX51_ECSPI_TESTREG_LBC;
559 else
560 reg &= ~MX51_ECSPI_TESTREG_LBC;
561 writel(reg, spi_imx->base + MX51_ECSPI_TESTREG);
562
66de757c 563 writel(cfg, spi_imx->base + MX51_ECSPI_CONFIG);
0b599603 564
6fd8b850
MV
565 /*
566 * Wait until the changes in the configuration register CONFIGREG
567 * propagate into the hardware. It takes exactly one tick of the
568 * SCLK clock, but we will wait two SCLK clock just to be sure. The
569 * effect of the delay it takes for the hardware to apply changes
570 * is noticable if the SCLK clock run very slow. In such a case, if
571 * the polarity of SCLK should be inverted, the GPIO ChipSelect might
572 * be asserted before the SCLK polarity changes, which would disrupt
573 * the SPI communication as the device on the other end would consider
574 * the change of SCLK polarity as a clock tick already.
575 */
576 delay = (2 * 1000000) / clk;
577 if (likely(delay < 10)) /* SCLK is faster than 100 kHz */
578 udelay(delay);
579 else /* SCLK is _very_ slow */
580 usleep_range(delay, delay + 10);
581
f62caccd
RG
582 /*
583 * Configure the DMA register: setup the watermark
584 * and enable DMA request.
585 */
2b0fd069 586
d629c2a0
SH
587 writel(MX51_ECSPI_DMA_RX_WML(spi_imx->wml) |
588 MX51_ECSPI_DMA_TX_WML(spi_imx->wml) |
589 MX51_ECSPI_DMA_RXT_WML(spi_imx->wml) |
2b0fd069
SH
590 MX51_ECSPI_DMA_TEDEN | MX51_ECSPI_DMA_RXDEN |
591 MX51_ECSPI_DMA_RXTDEN, spi_imx->base + MX51_ECSPI_DMA);
f62caccd 592
0b599603
UKK
593 return 0;
594}
595
f989bc69 596static int mx51_ecspi_rx_available(struct spi_imx_data *spi_imx)
0b599603 597{
66de757c 598 return readl(spi_imx->base + MX51_ECSPI_STAT) & MX51_ECSPI_STAT_RR;
0b599603
UKK
599}
600
f989bc69 601static void mx51_ecspi_reset(struct spi_imx_data *spi_imx)
0b599603
UKK
602{
603 /* drain receive buffer */
66de757c 604 while (mx51_ecspi_rx_available(spi_imx))
0b599603
UKK
605 readl(spi_imx->base + MXC_CSPIRXDATA);
606}
607
b5f3294f
SH
608#define MX31_INTREG_TEEN (1 << 0)
609#define MX31_INTREG_RREN (1 << 3)
610
611#define MX31_CSPICTRL_ENABLE (1 << 0)
612#define MX31_CSPICTRL_MASTER (1 << 1)
613#define MX31_CSPICTRL_XCH (1 << 2)
2dd33f9c 614#define MX31_CSPICTRL_SMC (1 << 3)
b5f3294f
SH
615#define MX31_CSPICTRL_POL (1 << 4)
616#define MX31_CSPICTRL_PHA (1 << 5)
617#define MX31_CSPICTRL_SSCTL (1 << 6)
618#define MX31_CSPICTRL_SSPOL (1 << 7)
619#define MX31_CSPICTRL_BC_SHIFT 8
620#define MX35_CSPICTRL_BL_SHIFT 20
621#define MX31_CSPICTRL_CS_SHIFT 24
622#define MX35_CSPICTRL_CS_SHIFT 12
623#define MX31_CSPICTRL_DR_SHIFT 16
624
2dd33f9c
MK
625#define MX31_CSPI_DMAREG 0x10
626#define MX31_DMAREG_RH_DEN (1<<4)
627#define MX31_DMAREG_TH_DEN (1<<1)
628
b5f3294f
SH
629#define MX31_CSPISTATUS 0x14
630#define MX31_STATUS_RR (1 << 3)
631
15ca9215
MK
632#define MX31_CSPI_TESTREG 0x1C
633#define MX31_TEST_LBC (1 << 14)
634
b5f3294f
SH
635/* These functions also work for the i.MX35, but be aware that
636 * the i.MX35 has a slightly different register layout for bits
637 * we do not use here.
638 */
f989bc69 639static void mx31_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
640{
641 unsigned int val = 0;
642
643 if (enable & MXC_INT_TE)
644 val |= MX31_INTREG_TEEN;
645 if (enable & MXC_INT_RR)
646 val |= MX31_INTREG_RREN;
647
6cdeb002 648 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
649}
650
f989bc69 651static void mx31_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
652{
653 unsigned int reg;
654
6cdeb002 655 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 656 reg |= MX31_CSPICTRL_XCH;
6cdeb002 657 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
658}
659
d52345b6 660static int mx31_config(struct spi_device *spi)
1723e66b 661{
b36581df 662 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1723e66b 663 unsigned int reg = MX31_CSPICTRL_ENABLE | MX31_CSPICTRL_MASTER;
2636ba8f 664 unsigned int clk;
1723e66b 665
d52345b6 666 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
1723e66b 667 MX31_CSPICTRL_DR_SHIFT;
2636ba8f 668 spi_imx->spi_bus_clk = clk;
1723e66b 669
04ee5854 670 if (is_imx35_cspi(spi_imx)) {
d52345b6 671 reg |= (spi_imx->bits_per_word - 1) << MX35_CSPICTRL_BL_SHIFT;
2a64a90a
SG
672 reg |= MX31_CSPICTRL_SSCTL;
673 } else {
d52345b6 674 reg |= (spi_imx->bits_per_word - 1) << MX31_CSPICTRL_BC_SHIFT;
2a64a90a 675 }
1723e66b 676
c0c7a5d7 677 if (spi->mode & SPI_CPHA)
1723e66b 678 reg |= MX31_CSPICTRL_PHA;
c0c7a5d7 679 if (spi->mode & SPI_CPOL)
1723e66b 680 reg |= MX31_CSPICTRL_POL;
c0c7a5d7 681 if (spi->mode & SPI_CS_HIGH)
1723e66b 682 reg |= MX31_CSPICTRL_SSPOL;
602c8f44
GU
683 if (!gpio_is_valid(spi->cs_gpio))
684 reg |= (spi->chip_select) <<
04ee5854
SG
685 (is_imx35_cspi(spi_imx) ? MX35_CSPICTRL_CS_SHIFT :
686 MX31_CSPICTRL_CS_SHIFT);
1723e66b 687
2dd33f9c
MK
688 if (spi_imx->usedma)
689 reg |= MX31_CSPICTRL_SMC;
690
1723e66b
UKK
691 writel(reg, spi_imx->base + MXC_CSPICTRL);
692
15ca9215
MK
693 reg = readl(spi_imx->base + MX31_CSPI_TESTREG);
694 if (spi->mode & SPI_LOOP)
695 reg |= MX31_TEST_LBC;
696 else
697 reg &= ~MX31_TEST_LBC;
698 writel(reg, spi_imx->base + MX31_CSPI_TESTREG);
699
2dd33f9c
MK
700 if (spi_imx->usedma) {
701 /* configure DMA requests when RXFIFO is half full and
702 when TXFIFO is half empty */
703 writel(MX31_DMAREG_RH_DEN | MX31_DMAREG_TH_DEN,
704 spi_imx->base + MX31_CSPI_DMAREG);
705 }
706
1723e66b
UKK
707 return 0;
708}
709
f989bc69 710static int mx31_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 711{
6cdeb002 712 return readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR;
b5f3294f
SH
713}
714
f989bc69 715static void mx31_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
716{
717 /* drain receive buffer */
2a64a90a 718 while (readl(spi_imx->base + MX31_CSPISTATUS) & MX31_STATUS_RR)
1723e66b
UKK
719 readl(spi_imx->base + MXC_CSPIRXDATA);
720}
721
3451fb15
SG
722#define MX21_INTREG_RR (1 << 4)
723#define MX21_INTREG_TEEN (1 << 9)
724#define MX21_INTREG_RREN (1 << 13)
725
726#define MX21_CSPICTRL_POL (1 << 5)
727#define MX21_CSPICTRL_PHA (1 << 6)
728#define MX21_CSPICTRL_SSPOL (1 << 8)
729#define MX21_CSPICTRL_XCH (1 << 9)
730#define MX21_CSPICTRL_ENABLE (1 << 10)
731#define MX21_CSPICTRL_MASTER (1 << 11)
732#define MX21_CSPICTRL_DR_SHIFT 14
733#define MX21_CSPICTRL_CS_SHIFT 19
734
f989bc69 735static void mx21_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
736{
737 unsigned int val = 0;
738
739 if (enable & MXC_INT_TE)
3451fb15 740 val |= MX21_INTREG_TEEN;
b5f3294f 741 if (enable & MXC_INT_RR)
3451fb15 742 val |= MX21_INTREG_RREN;
b5f3294f 743
6cdeb002 744 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
745}
746
f989bc69 747static void mx21_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
748{
749 unsigned int reg;
750
6cdeb002 751 reg = readl(spi_imx->base + MXC_CSPICTRL);
3451fb15 752 reg |= MX21_CSPICTRL_XCH;
6cdeb002 753 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
754}
755
d52345b6 756static int mx21_config(struct spi_device *spi)
b5f3294f 757{
b36581df 758 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
3451fb15 759 unsigned int reg = MX21_CSPICTRL_ENABLE | MX21_CSPICTRL_MASTER;
04ee5854 760 unsigned int max = is_imx27_cspi(spi_imx) ? 16 : 18;
32df9ff2
RB
761 unsigned int clk;
762
d52345b6 763 reg |= spi_imx_clkdiv_1(spi_imx->spi_clk, spi_imx->speed_hz, max, &clk)
32df9ff2
RB
764 << MX21_CSPICTRL_DR_SHIFT;
765 spi_imx->spi_bus_clk = clk;
b5f3294f 766
d52345b6 767 reg |= spi_imx->bits_per_word - 1;
b5f3294f 768
c0c7a5d7 769 if (spi->mode & SPI_CPHA)
3451fb15 770 reg |= MX21_CSPICTRL_PHA;
c0c7a5d7 771 if (spi->mode & SPI_CPOL)
3451fb15 772 reg |= MX21_CSPICTRL_POL;
c0c7a5d7 773 if (spi->mode & SPI_CS_HIGH)
3451fb15 774 reg |= MX21_CSPICTRL_SSPOL;
602c8f44
GU
775 if (!gpio_is_valid(spi->cs_gpio))
776 reg |= spi->chip_select << MX21_CSPICTRL_CS_SHIFT;
b5f3294f 777
6cdeb002 778 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
779
780 return 0;
781}
782
f989bc69 783static int mx21_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 784{
3451fb15 785 return readl(spi_imx->base + MXC_CSPIINT) & MX21_INTREG_RR;
b5f3294f
SH
786}
787
f989bc69 788static void mx21_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
789{
790 writel(1, spi_imx->base + MXC_RESET);
791}
792
b5f3294f
SH
793#define MX1_INTREG_RR (1 << 3)
794#define MX1_INTREG_TEEN (1 << 8)
795#define MX1_INTREG_RREN (1 << 11)
796
797#define MX1_CSPICTRL_POL (1 << 4)
798#define MX1_CSPICTRL_PHA (1 << 5)
799#define MX1_CSPICTRL_XCH (1 << 8)
800#define MX1_CSPICTRL_ENABLE (1 << 9)
801#define MX1_CSPICTRL_MASTER (1 << 10)
802#define MX1_CSPICTRL_DR_SHIFT 13
803
f989bc69 804static void mx1_intctrl(struct spi_imx_data *spi_imx, int enable)
b5f3294f
SH
805{
806 unsigned int val = 0;
807
808 if (enable & MXC_INT_TE)
809 val |= MX1_INTREG_TEEN;
810 if (enable & MXC_INT_RR)
811 val |= MX1_INTREG_RREN;
812
6cdeb002 813 writel(val, spi_imx->base + MXC_CSPIINT);
b5f3294f
SH
814}
815
f989bc69 816static void mx1_trigger(struct spi_imx_data *spi_imx)
b5f3294f
SH
817{
818 unsigned int reg;
819
6cdeb002 820 reg = readl(spi_imx->base + MXC_CSPICTRL);
b5f3294f 821 reg |= MX1_CSPICTRL_XCH;
6cdeb002 822 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
823}
824
d52345b6 825static int mx1_config(struct spi_device *spi)
b5f3294f 826{
b36581df 827 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
b5f3294f 828 unsigned int reg = MX1_CSPICTRL_ENABLE | MX1_CSPICTRL_MASTER;
2636ba8f 829 unsigned int clk;
b5f3294f 830
d52345b6 831 reg |= spi_imx_clkdiv_2(spi_imx->spi_clk, spi_imx->speed_hz, &clk) <<
b5f3294f 832 MX1_CSPICTRL_DR_SHIFT;
2636ba8f
MK
833 spi_imx->spi_bus_clk = clk;
834
d52345b6 835 reg |= spi_imx->bits_per_word - 1;
b5f3294f 836
c0c7a5d7 837 if (spi->mode & SPI_CPHA)
b5f3294f 838 reg |= MX1_CSPICTRL_PHA;
c0c7a5d7 839 if (spi->mode & SPI_CPOL)
b5f3294f
SH
840 reg |= MX1_CSPICTRL_POL;
841
6cdeb002 842 writel(reg, spi_imx->base + MXC_CSPICTRL);
b5f3294f
SH
843
844 return 0;
845}
846
f989bc69 847static int mx1_rx_available(struct spi_imx_data *spi_imx)
b5f3294f 848{
6cdeb002 849 return readl(spi_imx->base + MXC_CSPIINT) & MX1_INTREG_RR;
b5f3294f
SH
850}
851
f989bc69 852static void mx1_reset(struct spi_imx_data *spi_imx)
1723e66b
UKK
853{
854 writel(1, spi_imx->base + MXC_RESET);
855}
856
04ee5854
SG
857static struct spi_imx_devtype_data imx1_cspi_devtype_data = {
858 .intctrl = mx1_intctrl,
859 .config = mx1_config,
860 .trigger = mx1_trigger,
861 .rx_available = mx1_rx_available,
862 .reset = mx1_reset,
fd8d4e2d 863 .fifo_size = 8,
864 .has_dmamode = false,
1673c81d 865 .dynamic_burst = false,
71abd290 866 .has_slavemode = false,
04ee5854
SG
867 .devtype = IMX1_CSPI,
868};
869
870static struct spi_imx_devtype_data imx21_cspi_devtype_data = {
871 .intctrl = mx21_intctrl,
872 .config = mx21_config,
873 .trigger = mx21_trigger,
874 .rx_available = mx21_rx_available,
875 .reset = mx21_reset,
fd8d4e2d 876 .fifo_size = 8,
877 .has_dmamode = false,
1673c81d 878 .dynamic_burst = false,
71abd290 879 .has_slavemode = false,
04ee5854
SG
880 .devtype = IMX21_CSPI,
881};
882
883static struct spi_imx_devtype_data imx27_cspi_devtype_data = {
884 /* i.mx27 cspi shares the functions with i.mx21 one */
885 .intctrl = mx21_intctrl,
886 .config = mx21_config,
887 .trigger = mx21_trigger,
888 .rx_available = mx21_rx_available,
889 .reset = mx21_reset,
fd8d4e2d 890 .fifo_size = 8,
891 .has_dmamode = false,
1673c81d 892 .dynamic_burst = false,
71abd290 893 .has_slavemode = false,
04ee5854
SG
894 .devtype = IMX27_CSPI,
895};
896
897static struct spi_imx_devtype_data imx31_cspi_devtype_data = {
898 .intctrl = mx31_intctrl,
899 .config = mx31_config,
900 .trigger = mx31_trigger,
901 .rx_available = mx31_rx_available,
902 .reset = mx31_reset,
fd8d4e2d 903 .fifo_size = 8,
904 .has_dmamode = false,
1673c81d 905 .dynamic_burst = false,
71abd290 906 .has_slavemode = false,
04ee5854
SG
907 .devtype = IMX31_CSPI,
908};
909
910static struct spi_imx_devtype_data imx35_cspi_devtype_data = {
911 /* i.mx35 and later cspi shares the functions with i.mx31 one */
912 .intctrl = mx31_intctrl,
913 .config = mx31_config,
914 .trigger = mx31_trigger,
915 .rx_available = mx31_rx_available,
916 .reset = mx31_reset,
fd8d4e2d 917 .fifo_size = 8,
918 .has_dmamode = true,
1673c81d 919 .dynamic_burst = false,
71abd290 920 .has_slavemode = false,
04ee5854
SG
921 .devtype = IMX35_CSPI,
922};
923
924static struct spi_imx_devtype_data imx51_ecspi_devtype_data = {
925 .intctrl = mx51_ecspi_intctrl,
926 .config = mx51_ecspi_config,
927 .trigger = mx51_ecspi_trigger,
928 .rx_available = mx51_ecspi_rx_available,
929 .reset = mx51_ecspi_reset,
fd8d4e2d 930 .fifo_size = 64,
931 .has_dmamode = true,
1673c81d 932 .dynamic_burst = true,
71abd290 933 .has_slavemode = true,
934 .disable = mx51_ecspi_disable,
04ee5854
SG
935 .devtype = IMX51_ECSPI,
936};
937
26e4bb86 938static struct spi_imx_devtype_data imx53_ecspi_devtype_data = {
939 .intctrl = mx51_ecspi_intctrl,
940 .config = mx51_ecspi_config,
941 .trigger = mx51_ecspi_trigger,
942 .rx_available = mx51_ecspi_rx_available,
943 .reset = mx51_ecspi_reset,
944 .fifo_size = 64,
945 .has_dmamode = true,
71abd290 946 .has_slavemode = true,
947 .disable = mx51_ecspi_disable,
26e4bb86 948 .devtype = IMX53_ECSPI,
949};
950
db1b8200 951static const struct platform_device_id spi_imx_devtype[] = {
04ee5854
SG
952 {
953 .name = "imx1-cspi",
954 .driver_data = (kernel_ulong_t) &imx1_cspi_devtype_data,
955 }, {
956 .name = "imx21-cspi",
957 .driver_data = (kernel_ulong_t) &imx21_cspi_devtype_data,
958 }, {
959 .name = "imx27-cspi",
960 .driver_data = (kernel_ulong_t) &imx27_cspi_devtype_data,
961 }, {
962 .name = "imx31-cspi",
963 .driver_data = (kernel_ulong_t) &imx31_cspi_devtype_data,
964 }, {
965 .name = "imx35-cspi",
966 .driver_data = (kernel_ulong_t) &imx35_cspi_devtype_data,
967 }, {
968 .name = "imx51-ecspi",
969 .driver_data = (kernel_ulong_t) &imx51_ecspi_devtype_data,
26e4bb86 970 }, {
971 .name = "imx53-ecspi",
972 .driver_data = (kernel_ulong_t) &imx53_ecspi_devtype_data,
04ee5854
SG
973 }, {
974 /* sentinel */
975 }
f4ba6315
UKK
976};
977
22a85e4c
SG
978static const struct of_device_id spi_imx_dt_ids[] = {
979 { .compatible = "fsl,imx1-cspi", .data = &imx1_cspi_devtype_data, },
980 { .compatible = "fsl,imx21-cspi", .data = &imx21_cspi_devtype_data, },
981 { .compatible = "fsl,imx27-cspi", .data = &imx27_cspi_devtype_data, },
982 { .compatible = "fsl,imx31-cspi", .data = &imx31_cspi_devtype_data, },
983 { .compatible = "fsl,imx35-cspi", .data = &imx35_cspi_devtype_data, },
984 { .compatible = "fsl,imx51-ecspi", .data = &imx51_ecspi_devtype_data, },
26e4bb86 985 { .compatible = "fsl,imx53-ecspi", .data = &imx53_ecspi_devtype_data, },
22a85e4c
SG
986 { /* sentinel */ }
987};
27743e0b 988MODULE_DEVICE_TABLE(of, spi_imx_dt_ids);
22a85e4c 989
6cdeb002 990static void spi_imx_chipselect(struct spi_device *spi, int is_active)
b5f3294f 991{
e6a0a8bf
UKK
992 int active = is_active != BITBANG_CS_INACTIVE;
993 int dev_is_lowactive = !(spi->mode & SPI_CS_HIGH);
b5f3294f 994
ab2f3572
OR
995 if (spi->mode & SPI_NO_CS)
996 return;
997
b36581df 998 if (!gpio_is_valid(spi->cs_gpio))
b5f3294f 999 return;
b5f3294f 1000
b36581df 1001 gpio_set_value(spi->cs_gpio, dev_is_lowactive ^ active);
b5f3294f
SH
1002}
1003
6cdeb002 1004static void spi_imx_push(struct spi_imx_data *spi_imx)
b5f3294f 1005{
fd8d4e2d 1006 while (spi_imx->txfifo < spi_imx->devtype_data->fifo_size) {
6cdeb002 1007 if (!spi_imx->count)
b5f3294f 1008 break;
1673c81d 1009 if (spi_imx->txfifo && (spi_imx->count == spi_imx->remainder))
1010 break;
6cdeb002
UKK
1011 spi_imx->tx(spi_imx);
1012 spi_imx->txfifo++;
b5f3294f
SH
1013 }
1014
71abd290 1015 if (!spi_imx->slave_mode)
1016 spi_imx->devtype_data->trigger(spi_imx);
b5f3294f
SH
1017}
1018
6cdeb002 1019static irqreturn_t spi_imx_isr(int irq, void *dev_id)
b5f3294f 1020{
6cdeb002 1021 struct spi_imx_data *spi_imx = dev_id;
b5f3294f 1022
71abd290 1023 while (spi_imx->txfifo &&
1024 spi_imx->devtype_data->rx_available(spi_imx)) {
6cdeb002
UKK
1025 spi_imx->rx(spi_imx);
1026 spi_imx->txfifo--;
b5f3294f
SH
1027 }
1028
6cdeb002
UKK
1029 if (spi_imx->count) {
1030 spi_imx_push(spi_imx);
b5f3294f
SH
1031 return IRQ_HANDLED;
1032 }
1033
6cdeb002 1034 if (spi_imx->txfifo) {
b5f3294f
SH
1035 /* No data left to push, but still waiting for rx data,
1036 * enable receive data available interrupt.
1037 */
edd501bb 1038 spi_imx->devtype_data->intctrl(
f4ba6315 1039 spi_imx, MXC_INT_RR);
b5f3294f
SH
1040 return IRQ_HANDLED;
1041 }
1042
edd501bb 1043 spi_imx->devtype_data->intctrl(spi_imx, 0);
6cdeb002 1044 complete(&spi_imx->xfer_done);
b5f3294f
SH
1045
1046 return IRQ_HANDLED;
1047}
1048
65017ee2 1049static int spi_imx_dma_configure(struct spi_master *master)
f12ae171
AB
1050{
1051 int ret;
1052 enum dma_slave_buswidth buswidth;
1053 struct dma_slave_config rx = {}, tx = {};
1054 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1055
65017ee2 1056 switch (spi_imx_bytes_per_word(spi_imx->bits_per_word)) {
f12ae171
AB
1057 case 4:
1058 buswidth = DMA_SLAVE_BUSWIDTH_4_BYTES;
1059 break;
1060 case 2:
1061 buswidth = DMA_SLAVE_BUSWIDTH_2_BYTES;
1062 break;
1063 case 1:
1064 buswidth = DMA_SLAVE_BUSWIDTH_1_BYTE;
1065 break;
1066 default:
1067 return -EINVAL;
1068 }
1069
1070 tx.direction = DMA_MEM_TO_DEV;
1071 tx.dst_addr = spi_imx->base_phys + MXC_CSPITXDATA;
1072 tx.dst_addr_width = buswidth;
1073 tx.dst_maxburst = spi_imx->wml;
1074 ret = dmaengine_slave_config(master->dma_tx, &tx);
1075 if (ret) {
1076 dev_err(spi_imx->dev, "TX dma configuration failed with %d\n", ret);
1077 return ret;
1078 }
1079
1080 rx.direction = DMA_DEV_TO_MEM;
1081 rx.src_addr = spi_imx->base_phys + MXC_CSPIRXDATA;
1082 rx.src_addr_width = buswidth;
1083 rx.src_maxburst = spi_imx->wml;
1084 ret = dmaengine_slave_config(master->dma_rx, &rx);
1085 if (ret) {
1086 dev_err(spi_imx->dev, "RX dma configuration failed with %d\n", ret);
1087 return ret;
1088 }
1089
f12ae171
AB
1090 return 0;
1091}
1092
6cdeb002 1093static int spi_imx_setupxfer(struct spi_device *spi,
b5f3294f
SH
1094 struct spi_transfer *t)
1095{
6cdeb002 1096 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
f12ae171 1097 int ret;
b5f3294f 1098
abb1ff19
SH
1099 if (!t)
1100 return 0;
1101
d52345b6
SH
1102 spi_imx->bits_per_word = t->bits_per_word;
1103 spi_imx->speed_hz = t->speed_hz;
b5f3294f 1104
e6a0a8bf 1105 /* Initialize the functions for transfer */
71abd290 1106 if (spi_imx->devtype_data->dynamic_burst && !spi_imx->slave_mode) {
1673c81d 1107 u32 mask;
1108
1109 spi_imx->dynamic_burst = 0;
1110 spi_imx->remainder = 0;
1111 spi_imx->read_u32 = 1;
1112
1113 mask = (1 << spi_imx->bits_per_word) - 1;
1114 spi_imx->rx = spi_imx_buf_rx_swap;
1115 spi_imx->tx = spi_imx_buf_tx_swap;
1116 spi_imx->dynamic_burst = 1;
1117 spi_imx->remainder = t->len;
1118
1119 if (spi_imx->bits_per_word <= 8)
1120 spi_imx->word_mask = mask << 24 | mask << 16
1121 | mask << 8 | mask;
1122 else if (spi_imx->bits_per_word <= 16)
1123 spi_imx->word_mask = mask << 16 | mask;
1124 else
1125 spi_imx->word_mask = mask;
6051426f 1126 } else {
1673c81d 1127 if (spi_imx->bits_per_word <= 8) {
1128 spi_imx->rx = spi_imx_buf_rx_u8;
1129 spi_imx->tx = spi_imx_buf_tx_u8;
1130 } else if (spi_imx->bits_per_word <= 16) {
1131 spi_imx->rx = spi_imx_buf_rx_u16;
1132 spi_imx->tx = spi_imx_buf_tx_u16;
1133 } else {
1134 spi_imx->rx = spi_imx_buf_rx_u32;
1135 spi_imx->tx = spi_imx_buf_tx_u32;
1136 }
24778be2 1137 }
e6a0a8bf 1138
c008a800
SH
1139 if (spi_imx_can_dma(spi_imx->bitbang.master, spi, t))
1140 spi_imx->usedma = 1;
1141 else
1142 spi_imx->usedma = 0;
1143
f12ae171 1144 if (spi_imx->usedma) {
65017ee2 1145 ret = spi_imx_dma_configure(spi->master);
f12ae171
AB
1146 if (ret)
1147 return ret;
1148 }
1149
71abd290 1150 if (is_imx53_ecspi(spi_imx) && spi_imx->slave_mode) {
1151 spi_imx->rx = mx53_ecspi_rx_slave;
1152 spi_imx->tx = mx53_ecspi_tx_slave;
1153 spi_imx->slave_burst = t->len;
1154 }
1155
d52345b6 1156 spi_imx->devtype_data->config(spi);
b5f3294f
SH
1157
1158 return 0;
1159}
1160
f62caccd
RG
1161static void spi_imx_sdma_exit(struct spi_imx_data *spi_imx)
1162{
1163 struct spi_master *master = spi_imx->bitbang.master;
1164
1165 if (master->dma_rx) {
1166 dma_release_channel(master->dma_rx);
1167 master->dma_rx = NULL;
1168 }
1169
1170 if (master->dma_tx) {
1171 dma_release_channel(master->dma_tx);
1172 master->dma_tx = NULL;
1173 }
f62caccd
RG
1174}
1175
1176static int spi_imx_sdma_init(struct device *dev, struct spi_imx_data *spi_imx,
f12ae171 1177 struct spi_master *master)
f62caccd 1178{
f62caccd
RG
1179 int ret;
1180
a02bb401
RG
1181 /* use pio mode for i.mx6dl chip TKT238285 */
1182 if (of_machine_is_compatible("fsl,imx6dl"))
1183 return 0;
1184
fd8d4e2d 1185 spi_imx->wml = spi_imx->devtype_data->fifo_size / 2;
0dfbaa89 1186
f62caccd 1187 /* Prepare for TX DMA: */
3760047a
AB
1188 master->dma_tx = dma_request_slave_channel_reason(dev, "tx");
1189 if (IS_ERR(master->dma_tx)) {
1190 ret = PTR_ERR(master->dma_tx);
1191 dev_dbg(dev, "can't get the TX DMA channel, error %d!\n", ret);
1192 master->dma_tx = NULL;
f62caccd
RG
1193 goto err;
1194 }
1195
f62caccd 1196 /* Prepare for RX : */
3760047a
AB
1197 master->dma_rx = dma_request_slave_channel_reason(dev, "rx");
1198 if (IS_ERR(master->dma_rx)) {
1199 ret = PTR_ERR(master->dma_rx);
1200 dev_dbg(dev, "can't get the RX DMA channel, error %d\n", ret);
1201 master->dma_rx = NULL;
f62caccd
RG
1202 goto err;
1203 }
1204
f62caccd
RG
1205 init_completion(&spi_imx->dma_rx_completion);
1206 init_completion(&spi_imx->dma_tx_completion);
1207 master->can_dma = spi_imx_can_dma;
1208 master->max_dma_len = MAX_SDMA_BD_BYTES;
1209 spi_imx->bitbang.master->flags = SPI_MASTER_MUST_RX |
1210 SPI_MASTER_MUST_TX;
f62caccd
RG
1211
1212 return 0;
1213err:
1214 spi_imx_sdma_exit(spi_imx);
1215 return ret;
1216}
1217
1218static void spi_imx_dma_rx_callback(void *cookie)
1219{
1220 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
1221
1222 complete(&spi_imx->dma_rx_completion);
1223}
1224
1225static void spi_imx_dma_tx_callback(void *cookie)
1226{
1227 struct spi_imx_data *spi_imx = (struct spi_imx_data *)cookie;
1228
1229 complete(&spi_imx->dma_tx_completion);
1230}
1231
4bfe927a
AB
1232static int spi_imx_calculate_timeout(struct spi_imx_data *spi_imx, int size)
1233{
1234 unsigned long timeout = 0;
1235
1236 /* Time with actual data transfer and CS change delay related to HW */
1237 timeout = (8 + 4) * size / spi_imx->spi_bus_clk;
1238
1239 /* Add extra second for scheduler related activities */
1240 timeout += 1;
1241
1242 /* Double calculated timeout */
1243 return msecs_to_jiffies(2 * timeout * MSEC_PER_SEC);
1244}
1245
f62caccd
RG
1246static int spi_imx_dma_transfer(struct spi_imx_data *spi_imx,
1247 struct spi_transfer *transfer)
1248{
6b6192c0 1249 struct dma_async_tx_descriptor *desc_tx, *desc_rx;
4bfe927a 1250 unsigned long transfer_timeout;
56536a7f 1251 unsigned long timeout;
f62caccd
RG
1252 struct spi_master *master = spi_imx->bitbang.master;
1253 struct sg_table *tx = &transfer->tx_sg, *rx = &transfer->rx_sg;
1254
6b6192c0
SH
1255 /*
1256 * The TX DMA setup starts the transfer, so make sure RX is configured
1257 * before TX.
1258 */
1259 desc_rx = dmaengine_prep_slave_sg(master->dma_rx,
1260 rx->sgl, rx->nents, DMA_DEV_TO_MEM,
1261 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1262 if (!desc_rx)
1263 return -EINVAL;
f62caccd 1264
6b6192c0
SH
1265 desc_rx->callback = spi_imx_dma_rx_callback;
1266 desc_rx->callback_param = (void *)spi_imx;
1267 dmaengine_submit(desc_rx);
1268 reinit_completion(&spi_imx->dma_rx_completion);
1269 dma_async_issue_pending(master->dma_rx);
f62caccd 1270
6b6192c0
SH
1271 desc_tx = dmaengine_prep_slave_sg(master->dma_tx,
1272 tx->sgl, tx->nents, DMA_MEM_TO_DEV,
1273 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
1274 if (!desc_tx) {
1275 dmaengine_terminate_all(master->dma_tx);
1276 return -EINVAL;
f62caccd
RG
1277 }
1278
6b6192c0
SH
1279 desc_tx->callback = spi_imx_dma_tx_callback;
1280 desc_tx->callback_param = (void *)spi_imx;
1281 dmaengine_submit(desc_tx);
f62caccd 1282 reinit_completion(&spi_imx->dma_tx_completion);
fab44ef1 1283 dma_async_issue_pending(master->dma_tx);
f62caccd 1284
4bfe927a
AB
1285 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1286
f62caccd 1287 /* Wait SDMA to finish the data transfer.*/
56536a7f 1288 timeout = wait_for_completion_timeout(&spi_imx->dma_tx_completion,
4bfe927a 1289 transfer_timeout);
56536a7f 1290 if (!timeout) {
6aa800ca 1291 dev_err(spi_imx->dev, "I/O Error in DMA TX\n");
f62caccd 1292 dmaengine_terminate_all(master->dma_tx);
e47b33c0 1293 dmaengine_terminate_all(master->dma_rx);
6b6192c0 1294 return -ETIMEDOUT;
f62caccd
RG
1295 }
1296
6b6192c0
SH
1297 timeout = wait_for_completion_timeout(&spi_imx->dma_rx_completion,
1298 transfer_timeout);
1299 if (!timeout) {
1300 dev_err(&master->dev, "I/O Error in DMA RX\n");
1301 spi_imx->devtype_data->reset(spi_imx);
1302 dmaengine_terminate_all(master->dma_rx);
1303 return -ETIMEDOUT;
1304 }
f62caccd 1305
6b6192c0 1306 return transfer->len;
f62caccd
RG
1307}
1308
1309static int spi_imx_pio_transfer(struct spi_device *spi,
b5f3294f
SH
1310 struct spi_transfer *transfer)
1311{
6cdeb002 1312 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
ff1ba3da
CG
1313 unsigned long transfer_timeout;
1314 unsigned long timeout;
b5f3294f 1315
6cdeb002
UKK
1316 spi_imx->tx_buf = transfer->tx_buf;
1317 spi_imx->rx_buf = transfer->rx_buf;
1318 spi_imx->count = transfer->len;
1319 spi_imx->txfifo = 0;
b5f3294f 1320
aa0fe826 1321 reinit_completion(&spi_imx->xfer_done);
b5f3294f 1322
6cdeb002 1323 spi_imx_push(spi_imx);
b5f3294f 1324
edd501bb 1325 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE);
b5f3294f 1326
ff1ba3da
CG
1327 transfer_timeout = spi_imx_calculate_timeout(spi_imx, transfer->len);
1328
1329 timeout = wait_for_completion_timeout(&spi_imx->xfer_done,
1330 transfer_timeout);
1331 if (!timeout) {
1332 dev_err(&spi->dev, "I/O Error in PIO\n");
1333 spi_imx->devtype_data->reset(spi_imx);
1334 return -ETIMEDOUT;
1335 }
b5f3294f
SH
1336
1337 return transfer->len;
1338}
1339
71abd290 1340static int spi_imx_pio_transfer_slave(struct spi_device *spi,
1341 struct spi_transfer *transfer)
1342{
1343 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1344 int ret = transfer->len;
1345
1346 if (is_imx53_ecspi(spi_imx) &&
1347 transfer->len > MX53_MAX_TRANSFER_BYTES) {
1348 dev_err(&spi->dev, "Transaction too big, max size is %d bytes\n",
1349 MX53_MAX_TRANSFER_BYTES);
1350 return -EMSGSIZE;
1351 }
1352
1353 spi_imx->tx_buf = transfer->tx_buf;
1354 spi_imx->rx_buf = transfer->rx_buf;
1355 spi_imx->count = transfer->len;
1356 spi_imx->txfifo = 0;
1357
1358 reinit_completion(&spi_imx->xfer_done);
1359 spi_imx->slave_aborted = false;
1360
1361 spi_imx_push(spi_imx);
1362
1363 spi_imx->devtype_data->intctrl(spi_imx, MXC_INT_TE | MXC_INT_RDR);
1364
1365 if (wait_for_completion_interruptible(&spi_imx->xfer_done) ||
1366 spi_imx->slave_aborted) {
1367 dev_dbg(&spi->dev, "interrupted\n");
1368 ret = -EINTR;
1369 }
1370
1371 /* ecspi has a HW issue when works in Slave mode,
1372 * after 64 words writtern to TXFIFO, even TXFIFO becomes empty,
1373 * ECSPI_TXDATA keeps shift out the last word data,
1374 * so we have to disable ECSPI when in slave mode after the
1375 * transfer completes
1376 */
1377 if (spi_imx->devtype_data->disable)
1378 spi_imx->devtype_data->disable(spi_imx);
1379
1380 return ret;
1381}
1382
f62caccd
RG
1383static int spi_imx_transfer(struct spi_device *spi,
1384 struct spi_transfer *transfer)
1385{
f62caccd
RG
1386 struct spi_imx_data *spi_imx = spi_master_get_devdata(spi->master);
1387
71abd290 1388 /* flush rxfifo before transfer */
1389 while (spi_imx->devtype_data->rx_available(spi_imx))
1390 spi_imx->rx(spi_imx);
1391
1392 if (spi_imx->slave_mode)
1393 return spi_imx_pio_transfer_slave(spi, transfer);
1394
c008a800 1395 if (spi_imx->usedma)
99f1cf1c 1396 return spi_imx_dma_transfer(spi_imx, transfer);
c008a800
SH
1397 else
1398 return spi_imx_pio_transfer(spi, transfer);
f62caccd
RG
1399}
1400
6cdeb002 1401static int spi_imx_setup(struct spi_device *spi)
b5f3294f 1402{
f4d4ecfe 1403 dev_dbg(&spi->dev, "%s: mode %d, %u bpw, %d hz\n", __func__,
b5f3294f
SH
1404 spi->mode, spi->bits_per_word, spi->max_speed_hz);
1405
ab2f3572
OR
1406 if (spi->mode & SPI_NO_CS)
1407 return 0;
1408
b36581df
AS
1409 if (gpio_is_valid(spi->cs_gpio))
1410 gpio_direction_output(spi->cs_gpio,
1411 spi->mode & SPI_CS_HIGH ? 0 : 1);
6c23e5d4 1412
6cdeb002 1413 spi_imx_chipselect(spi, BITBANG_CS_INACTIVE);
b5f3294f
SH
1414
1415 return 0;
1416}
1417
6cdeb002 1418static void spi_imx_cleanup(struct spi_device *spi)
b5f3294f
SH
1419{
1420}
1421
9e556dcc
HS
1422static int
1423spi_imx_prepare_message(struct spi_master *master, struct spi_message *msg)
1424{
1425 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1426 int ret;
1427
1428 ret = clk_enable(spi_imx->clk_per);
1429 if (ret)
1430 return ret;
1431
1432 ret = clk_enable(spi_imx->clk_ipg);
1433 if (ret) {
1434 clk_disable(spi_imx->clk_per);
1435 return ret;
1436 }
1437
1438 return 0;
1439}
1440
1441static int
1442spi_imx_unprepare_message(struct spi_master *master, struct spi_message *msg)
1443{
1444 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1445
1446 clk_disable(spi_imx->clk_ipg);
1447 clk_disable(spi_imx->clk_per);
1448 return 0;
1449}
1450
71abd290 1451static int spi_imx_slave_abort(struct spi_master *master)
1452{
1453 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
1454
1455 spi_imx->slave_aborted = true;
1456 complete(&spi_imx->xfer_done);
1457
1458 return 0;
1459}
1460
fd4a319b 1461static int spi_imx_probe(struct platform_device *pdev)
b5f3294f 1462{
22a85e4c
SG
1463 struct device_node *np = pdev->dev.of_node;
1464 const struct of_device_id *of_id =
1465 of_match_device(spi_imx_dt_ids, &pdev->dev);
1466 struct spi_imx_master *mxc_platform_info =
1467 dev_get_platdata(&pdev->dev);
b5f3294f 1468 struct spi_master *master;
6cdeb002 1469 struct spi_imx_data *spi_imx;
b5f3294f 1470 struct resource *res;
f72efa7e 1471 int i, ret, irq, spi_drctl;
71abd290 1472 const struct spi_imx_devtype_data *devtype_data = of_id ? of_id->data :
1473 (struct spi_imx_devtype_data *)pdev->id_entry->driver_data;
1474 bool slave_mode;
b5f3294f 1475
22a85e4c 1476 if (!np && !mxc_platform_info) {
b5f3294f
SH
1477 dev_err(&pdev->dev, "can't get the platform data\n");
1478 return -EINVAL;
1479 }
1480
71abd290 1481 slave_mode = devtype_data->has_slavemode &&
1482 of_property_read_bool(np, "spi-slave");
1483 if (slave_mode)
1484 master = spi_alloc_slave(&pdev->dev,
1485 sizeof(struct spi_imx_data));
1486 else
1487 master = spi_alloc_master(&pdev->dev,
1488 sizeof(struct spi_imx_data));
2c147776
FE
1489 if (!master)
1490 return -ENOMEM;
1491
f72efa7e
LM
1492 ret = of_property_read_u32(np, "fsl,spi-rdy-drctl", &spi_drctl);
1493 if ((ret < 0) || (spi_drctl >= 0x3)) {
1494 /* '11' is reserved */
1495 spi_drctl = 0;
1496 }
1497
b5f3294f
SH
1498 platform_set_drvdata(pdev, master);
1499
24778be2 1500 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(1, 32);
b36581df 1501 master->bus_num = np ? -1 : pdev->id;
b5f3294f 1502
6cdeb002 1503 spi_imx = spi_master_get_devdata(master);
94c69f76 1504 spi_imx->bitbang.master = master;
6aa800ca 1505 spi_imx->dev = &pdev->dev;
71abd290 1506 spi_imx->slave_mode = slave_mode;
b5f3294f 1507
71abd290 1508 spi_imx->devtype_data = devtype_data;
4686d1c3 1509
881a0b99 1510 /* Get number of chip selects, either platform data or OF */
b36581df
AS
1511 if (mxc_platform_info) {
1512 master->num_chipselect = mxc_platform_info->num_chipselect;
ffd4db9e 1513 if (mxc_platform_info->chipselect) {
a86854d0
KC
1514 master->cs_gpios = devm_kcalloc(&master->dev,
1515 master->num_chipselect, sizeof(int),
1516 GFP_KERNEL);
ffd4db9e
TP
1517 if (!master->cs_gpios)
1518 return -ENOMEM;
1519
1520 for (i = 0; i < master->num_chipselect; i++)
1521 master->cs_gpios[i] = mxc_platform_info->chipselect[i];
1522 }
881a0b99
TP
1523 } else {
1524 u32 num_cs;
1525
1526 if (!of_property_read_u32(np, "num-cs", &num_cs))
1527 master->num_chipselect = num_cs;
1528 /* If not preset, default value of 1 is used */
1529 }
b5f3294f 1530
6cdeb002
UKK
1531 spi_imx->bitbang.chipselect = spi_imx_chipselect;
1532 spi_imx->bitbang.setup_transfer = spi_imx_setupxfer;
1533 spi_imx->bitbang.txrx_bufs = spi_imx_transfer;
1534 spi_imx->bitbang.master->setup = spi_imx_setup;
1535 spi_imx->bitbang.master->cleanup = spi_imx_cleanup;
9e556dcc
HS
1536 spi_imx->bitbang.master->prepare_message = spi_imx_prepare_message;
1537 spi_imx->bitbang.master->unprepare_message = spi_imx_unprepare_message;
71abd290 1538 spi_imx->bitbang.master->slave_abort = spi_imx_slave_abort;
ab2f3572
OR
1539 spi_imx->bitbang.master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_CS_HIGH \
1540 | SPI_NO_CS;
26e4bb86 1541 if (is_imx35_cspi(spi_imx) || is_imx51_ecspi(spi_imx) ||
1542 is_imx53_ecspi(spi_imx))
f72efa7e
LM
1543 spi_imx->bitbang.master->mode_bits |= SPI_LOOP | SPI_READY;
1544
1545 spi_imx->spi_drctl = spi_drctl;
b5f3294f 1546
6cdeb002 1547 init_completion(&spi_imx->xfer_done);
b5f3294f
SH
1548
1549 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
130b82c0
FE
1550 spi_imx->base = devm_ioremap_resource(&pdev->dev, res);
1551 if (IS_ERR(spi_imx->base)) {
1552 ret = PTR_ERR(spi_imx->base);
1553 goto out_master_put;
b5f3294f 1554 }
f12ae171 1555 spi_imx->base_phys = res->start;
b5f3294f 1556
4b5d6aad
FE
1557 irq = platform_get_irq(pdev, 0);
1558 if (irq < 0) {
1559 ret = irq;
130b82c0 1560 goto out_master_put;
b5f3294f
SH
1561 }
1562
4b5d6aad 1563 ret = devm_request_irq(&pdev->dev, irq, spi_imx_isr, 0,
8fc39b51 1564 dev_name(&pdev->dev), spi_imx);
b5f3294f 1565 if (ret) {
4b5d6aad 1566 dev_err(&pdev->dev, "can't get irq%d: %d\n", irq, ret);
130b82c0 1567 goto out_master_put;
b5f3294f
SH
1568 }
1569
aa29d840
SH
1570 spi_imx->clk_ipg = devm_clk_get(&pdev->dev, "ipg");
1571 if (IS_ERR(spi_imx->clk_ipg)) {
1572 ret = PTR_ERR(spi_imx->clk_ipg);
130b82c0 1573 goto out_master_put;
b5f3294f
SH
1574 }
1575
aa29d840
SH
1576 spi_imx->clk_per = devm_clk_get(&pdev->dev, "per");
1577 if (IS_ERR(spi_imx->clk_per)) {
1578 ret = PTR_ERR(spi_imx->clk_per);
130b82c0 1579 goto out_master_put;
aa29d840
SH
1580 }
1581
83174626
FE
1582 ret = clk_prepare_enable(spi_imx->clk_per);
1583 if (ret)
1584 goto out_master_put;
1585
1586 ret = clk_prepare_enable(spi_imx->clk_ipg);
1587 if (ret)
1588 goto out_put_per;
aa29d840
SH
1589
1590 spi_imx->spi_clk = clk_get_rate(spi_imx->clk_per);
f62caccd 1591 /*
2dd33f9c
MK
1592 * Only validated on i.mx35 and i.mx6 now, can remove the constraint
1593 * if validated on other chips.
f62caccd 1594 */
fd8d4e2d 1595 if (spi_imx->devtype_data->has_dmamode) {
f12ae171 1596 ret = spi_imx_sdma_init(&pdev->dev, spi_imx, master);
bf9af08c
AB
1597 if (ret == -EPROBE_DEFER)
1598 goto out_clk_put;
1599
3760047a
AB
1600 if (ret < 0)
1601 dev_err(&pdev->dev, "dma setup error %d, use pio\n",
1602 ret);
1603 }
b5f3294f 1604
edd501bb 1605 spi_imx->devtype_data->reset(spi_imx);
ce1807b2 1606
edd501bb 1607 spi_imx->devtype_data->intctrl(spi_imx, 0);
b5f3294f 1608
22a85e4c 1609 master->dev.of_node = pdev->dev.of_node;
8197f489
TP
1610 ret = spi_bitbang_start(&spi_imx->bitbang);
1611 if (ret) {
1612 dev_err(&pdev->dev, "bitbang start failed with %d\n", ret);
1613 goto out_clk_put;
1614 }
b5f3294f 1615
881a0b99
TP
1616 /* Request GPIO CS lines, if any */
1617 if (!spi_imx->slave_mode && master->cs_gpios) {
71abd290 1618 for (i = 0; i < master->num_chipselect; i++) {
1619 if (!gpio_is_valid(master->cs_gpios[i]))
1620 continue;
1621
1622 ret = devm_gpio_request(&pdev->dev,
1623 master->cs_gpios[i],
1624 DRIVER_NAME);
1625 if (ret) {
1626 dev_err(&pdev->dev, "Can't get CS GPIO %i\n",
1627 master->cs_gpios[i]);
4e21791e 1628 goto out_spi_bitbang;
71abd290 1629 }
1630 }
b36581df
AS
1631 }
1632
b5f3294f
SH
1633 dev_info(&pdev->dev, "probed\n");
1634
9e556dcc
HS
1635 clk_disable(spi_imx->clk_ipg);
1636 clk_disable(spi_imx->clk_per);
b5f3294f
SH
1637 return ret;
1638
4e21791e
TP
1639out_spi_bitbang:
1640 spi_bitbang_stop(&spi_imx->bitbang);
b5f3294f 1641out_clk_put:
aa29d840 1642 clk_disable_unprepare(spi_imx->clk_ipg);
83174626
FE
1643out_put_per:
1644 clk_disable_unprepare(spi_imx->clk_per);
130b82c0 1645out_master_put:
b5f3294f 1646 spi_master_put(master);
130b82c0 1647
b5f3294f
SH
1648 return ret;
1649}
1650
fd4a319b 1651static int spi_imx_remove(struct platform_device *pdev)
b5f3294f
SH
1652{
1653 struct spi_master *master = platform_get_drvdata(pdev);
6cdeb002 1654 struct spi_imx_data *spi_imx = spi_master_get_devdata(master);
d593574a 1655 int ret;
b5f3294f 1656
6cdeb002 1657 spi_bitbang_stop(&spi_imx->bitbang);
b5f3294f 1658
d593574a
SA
1659 ret = clk_enable(spi_imx->clk_per);
1660 if (ret)
1661 return ret;
1662
1663 ret = clk_enable(spi_imx->clk_ipg);
1664 if (ret) {
1665 clk_disable(spi_imx->clk_per);
1666 return ret;
1667 }
1668
6cdeb002 1669 writel(0, spi_imx->base + MXC_CSPICTRL);
d593574a
SA
1670 clk_disable_unprepare(spi_imx->clk_ipg);
1671 clk_disable_unprepare(spi_imx->clk_per);
f62caccd 1672 spi_imx_sdma_exit(spi_imx);
b5f3294f
SH
1673 spi_master_put(master);
1674
b5f3294f
SH
1675 return 0;
1676}
1677
6cdeb002 1678static struct platform_driver spi_imx_driver = {
b5f3294f
SH
1679 .driver = {
1680 .name = DRIVER_NAME,
22a85e4c 1681 .of_match_table = spi_imx_dt_ids,
b5f3294f 1682 },
f4ba6315 1683 .id_table = spi_imx_devtype,
6cdeb002 1684 .probe = spi_imx_probe,
fd4a319b 1685 .remove = spi_imx_remove,
b5f3294f 1686};
940ab889 1687module_platform_driver(spi_imx_driver);
b5f3294f 1688
af82800c 1689MODULE_DESCRIPTION("SPI Controller driver");
b5f3294f
SH
1690MODULE_AUTHOR("Sascha Hauer, Pengutronix");
1691MODULE_LICENSE("GPL");
3133fba3 1692MODULE_ALIAS("platform:" DRIVER_NAME);