spi: spi-bitbang: change flags from u8 to u16
[linux-2.6-block.git] / drivers / spi / spi-fsl-dspi.c
CommitLineData
349ad66c
CF
1/*
2 * drivers/spi/spi-fsl-dspi.c
3 *
4 * Copyright 2013 Freescale Semiconductor, Inc.
5 *
6 * Freescale DSPI driver
7 * This file contains a driver for the Freescale DSPI
8 *
9 * This program is free software; you can redistribute it and/or modify
10 * it under the terms of the GNU General Public License as published by
11 * the Free Software Foundation; either version 2 of the License, or
12 * (at your option) any later version.
13 *
14 */
15
a3108360
XL
16#include <linux/clk.h>
17#include <linux/delay.h>
90ba3703
SM
18#include <linux/dmaengine.h>
19#include <linux/dma-mapping.h>
a3108360
XL
20#include <linux/err.h>
21#include <linux/errno.h>
22#include <linux/interrupt.h>
23#include <linux/io.h>
349ad66c 24#include <linux/kernel.h>
95bf15f3 25#include <linux/math64.h>
349ad66c 26#include <linux/module.h>
a3108360
XL
27#include <linux/of.h>
28#include <linux/of_device.h>
432a17d7 29#include <linux/pinctrl/consumer.h>
349ad66c 30#include <linux/platform_device.h>
a3108360 31#include <linux/pm_runtime.h>
1acbdeb9 32#include <linux/regmap.h>
349ad66c 33#include <linux/sched.h>
349ad66c 34#include <linux/spi/spi.h>
ec7ed770 35#include <linux/spi/spi-fsl-dspi.h>
349ad66c 36#include <linux/spi/spi_bitbang.h>
95bf15f3 37#include <linux/time.h>
349ad66c
CF
38
39#define DRIVER_NAME "fsl-dspi"
40
349ad66c 41#define DSPI_FIFO_SIZE 4
90ba3703 42#define DSPI_DMA_BUFSIZE (DSPI_FIFO_SIZE * 1024)
349ad66c
CF
43
44#define SPI_MCR 0x00
45#define SPI_MCR_MASTER (1 << 31)
46#define SPI_MCR_PCSIS (0x3F << 16)
47#define SPI_MCR_CLR_TXF (1 << 11)
48#define SPI_MCR_CLR_RXF (1 << 10)
3e7cc625 49#define SPI_MCR_XSPI (1 << 3)
349ad66c
CF
50
51#define SPI_TCR 0x08
c042af95 52#define SPI_TCR_GET_TCNT(x) (((x) & 0xffff0000) >> 16)
349ad66c 53
5cc7b047 54#define SPI_CTAR(x) (0x0c + (((x) & 0x3) * 4))
349ad66c
CF
55#define SPI_CTAR_FMSZ(x) (((x) & 0x0000000f) << 27)
56#define SPI_CTAR_CPOL(x) ((x) << 26)
57#define SPI_CTAR_CPHA(x) ((x) << 25)
58#define SPI_CTAR_LSBFE(x) ((x) << 24)
95bf15f3 59#define SPI_CTAR_PCSSCK(x) (((x) & 0x00000003) << 22)
349ad66c
CF
60#define SPI_CTAR_PASC(x) (((x) & 0x00000003) << 20)
61#define SPI_CTAR_PDT(x) (((x) & 0x00000003) << 18)
62#define SPI_CTAR_PBR(x) (((x) & 0x00000003) << 16)
63#define SPI_CTAR_CSSCK(x) (((x) & 0x0000000f) << 12)
64#define SPI_CTAR_ASC(x) (((x) & 0x0000000f) << 8)
65#define SPI_CTAR_DT(x) (((x) & 0x0000000f) << 4)
66#define SPI_CTAR_BR(x) ((x) & 0x0000000f)
95bf15f3 67#define SPI_CTAR_SCALE_BITS 0xf
349ad66c
CF
68
69#define SPI_CTAR0_SLAVE 0x0c
70
71#define SPI_SR 0x2c
72#define SPI_SR_EOQF 0x10000000
d1f4a38c 73#define SPI_SR_TCFQF 0x80000000
5ee67b58 74#define SPI_SR_CLEAR 0xdaad0000
349ad66c 75
90ba3703
SM
76#define SPI_RSER_TFFFE BIT(25)
77#define SPI_RSER_TFFFD BIT(24)
78#define SPI_RSER_RFDFE BIT(17)
79#define SPI_RSER_RFDFD BIT(16)
349ad66c
CF
80
81#define SPI_RSER 0x30
82#define SPI_RSER_EOQFE 0x10000000
d1f4a38c 83#define SPI_RSER_TCFQE 0x80000000
349ad66c
CF
84
85#define SPI_PUSHR 0x34
9e1dc9bd
EH
86#define SPI_PUSHR_CMD_CONT (1 << 15)
87#define SPI_PUSHR_CONT (SPI_PUSHR_CMD_CONT << 16)
88#define SPI_PUSHR_CMD_CTAS(x) (((x) & 0x0003) << 12)
89#define SPI_PUSHR_CTAS(x) (SPI_PUSHR_CMD_CTAS(x) << 16)
90#define SPI_PUSHR_CMD_EOQ (1 << 11)
91#define SPI_PUSHR_EOQ (SPI_PUSHR_CMD_EOQ << 16)
92#define SPI_PUSHR_CMD_CTCNT (1 << 10)
93#define SPI_PUSHR_CTCNT (SPI_PUSHR_CMD_CTCNT << 16)
94#define SPI_PUSHR_CMD_PCS(x) ((1 << x) & 0x003f)
95#define SPI_PUSHR_PCS(x) (SPI_PUSHR_CMD_PCS(x) << 16)
349ad66c
CF
96#define SPI_PUSHR_TXDATA(x) ((x) & 0x0000ffff)
97
98#define SPI_PUSHR_SLAVE 0x34
99
100#define SPI_POPR 0x38
101#define SPI_POPR_RXDATA(x) ((x) & 0x0000ffff)
102
103#define SPI_TXFR0 0x3c
104#define SPI_TXFR1 0x40
105#define SPI_TXFR2 0x44
106#define SPI_TXFR3 0x48
107#define SPI_RXFR0 0x7c
108#define SPI_RXFR1 0x80
109#define SPI_RXFR2 0x84
110#define SPI_RXFR3 0x88
111
58ba07ec
EH
112#define SPI_CTARE(x) (0x11c + (((x) & 0x3) * 4))
113#define SPI_CTARE_FMSZE(x) (((x) & 0x1) << 16)
114#define SPI_CTARE_DTCP(x) ((x) & 0x7ff)
115
116#define SPI_SREX 0x13c
117
349ad66c
CF
118#define SPI_FRAME_BITS(bits) SPI_CTAR_FMSZ((bits) - 1)
119#define SPI_FRAME_BITS_MASK SPI_CTAR_FMSZ(0xf)
120#define SPI_FRAME_BITS_16 SPI_CTAR_FMSZ(0xf)
121#define SPI_FRAME_BITS_8 SPI_CTAR_FMSZ(0x7)
122
51d583ae
EH
123#define SPI_FRAME_EBITS(bits) SPI_CTARE_FMSZE(((bits) - 1) >> 4)
124#define SPI_FRAME_EBITS_MASK SPI_CTARE_FMSZE(1)
125
58ba07ec
EH
126/* Register offsets for regmap_pushr */
127#define PUSHR_CMD 0x0
128#define PUSHR_TX 0x2
129
349ad66c
CF
130#define SPI_CS_INIT 0x01
131#define SPI_CS_ASSERT 0x02
132#define SPI_CS_DROP 0x04
133
90ba3703
SM
134#define DMA_COMPLETION_TIMEOUT msecs_to_jiffies(3000)
135
349ad66c 136struct chip_data {
349ad66c
CF
137 u32 ctar_val;
138 u16 void_write_data;
139};
140
d1f4a38c
HW
141enum dspi_trans_mode {
142 DSPI_EOQ_MODE = 0,
143 DSPI_TCFQ_MODE,
90ba3703 144 DSPI_DMA_MODE,
d1f4a38c
HW
145};
146
147struct fsl_dspi_devtype_data {
148 enum dspi_trans_mode trans_mode;
9419b200 149 u8 max_clock_factor;
58ba07ec 150 bool xspi_mode;
d1f4a38c
HW
151};
152
153static const struct fsl_dspi_devtype_data vf610_data = {
90ba3703 154 .trans_mode = DSPI_DMA_MODE,
9419b200 155 .max_clock_factor = 2,
d1f4a38c
HW
156};
157
158static const struct fsl_dspi_devtype_data ls1021a_v1_data = {
159 .trans_mode = DSPI_TCFQ_MODE,
9419b200 160 .max_clock_factor = 8,
58ba07ec 161 .xspi_mode = true,
d1f4a38c
HW
162};
163
164static const struct fsl_dspi_devtype_data ls2085a_data = {
165 .trans_mode = DSPI_TCFQ_MODE,
9419b200 166 .max_clock_factor = 8,
d1f4a38c
HW
167};
168
ec7ed770
AD
169static const struct fsl_dspi_devtype_data coldfire_data = {
170 .trans_mode = DSPI_EOQ_MODE,
171 .max_clock_factor = 8,
172};
173
90ba3703 174struct fsl_dspi_dma {
1eaccf21 175 /* Length of transfer in words of DSPI_FIFO_SIZE */
90ba3703
SM
176 u32 curr_xfer_len;
177
178 u32 *tx_dma_buf;
179 struct dma_chan *chan_tx;
180 dma_addr_t tx_dma_phys;
181 struct completion cmd_tx_complete;
182 struct dma_async_tx_descriptor *tx_desc;
183
184 u32 *rx_dma_buf;
185 struct dma_chan *chan_rx;
186 dma_addr_t rx_dma_phys;
187 struct completion cmd_rx_complete;
188 struct dma_async_tx_descriptor *rx_desc;
189};
190
349ad66c 191struct fsl_dspi {
9298bc72 192 struct spi_master *master;
349ad66c
CF
193 struct platform_device *pdev;
194
1acbdeb9 195 struct regmap *regmap;
58ba07ec 196 struct regmap *regmap_pushr;
349ad66c 197 int irq;
88386e85 198 struct clk *clk;
349ad66c 199
88386e85 200 struct spi_transfer *cur_transfer;
9298bc72 201 struct spi_message *cur_msg;
349ad66c
CF
202 struct chip_data *cur_chip;
203 size_t len;
dadcf4ab 204 const void *tx;
349ad66c
CF
205 void *rx;
206 void *rx_end;
349ad66c 207 u16 void_write_data;
9e1dc9bd 208 u16 tx_cmd;
dadcf4ab
EH
209 u8 bits_per_word;
210 u8 bytes_per_word;
94b968b5 211 const struct fsl_dspi_devtype_data *devtype_data;
349ad66c 212
88386e85
CF
213 wait_queue_head_t waitq;
214 u32 waitflags;
c042af95 215
90ba3703 216 struct fsl_dspi_dma *dma;
349ad66c
CF
217};
218
8fcd151d 219static u32 dspi_pop_tx(struct fsl_dspi *dspi)
dadcf4ab 220{
8fcd151d 221 u32 txdata = 0;
dadcf4ab
EH
222
223 if (dspi->tx) {
224 if (dspi->bytes_per_word == 1)
225 txdata = *(u8 *)dspi->tx;
8fcd151d 226 else if (dspi->bytes_per_word == 2)
dadcf4ab 227 txdata = *(u16 *)dspi->tx;
8fcd151d
EH
228 else /* dspi->bytes_per_word == 4 */
229 txdata = *(u32 *)dspi->tx;
dadcf4ab
EH
230 dspi->tx += dspi->bytes_per_word;
231 }
232 dspi->len -= dspi->bytes_per_word;
233 return txdata;
234}
ccf7d8ee 235
dadcf4ab 236static u32 dspi_pop_tx_pushr(struct fsl_dspi *dspi)
349ad66c 237{
dadcf4ab 238 u16 cmd = dspi->tx_cmd, data = dspi_pop_tx(dspi);
349ad66c 239
dadcf4ab
EH
240 if (dspi->len > 0)
241 cmd |= SPI_PUSHR_CMD_CONT;
242 return cmd << 16 | data;
243}
244
245static void dspi_push_rx(struct fsl_dspi *dspi, u32 rxdata)
246{
247 if (!dspi->rx)
248 return;
249
250 /* Mask of undefined bits */
251 rxdata &= (1 << dspi->bits_per_word) - 1;
349ad66c 252
dadcf4ab
EH
253 if (dspi->bytes_per_word == 1)
254 *(u8 *)dspi->rx = rxdata;
8fcd151d 255 else if (dspi->bytes_per_word == 2)
dadcf4ab 256 *(u16 *)dspi->rx = rxdata;
8fcd151d
EH
257 else /* dspi->bytes_per_word == 4 */
258 *(u32 *)dspi->rx = rxdata;
dadcf4ab 259 dspi->rx += dspi->bytes_per_word;
349ad66c
CF
260}
261
90ba3703
SM
262static void dspi_tx_dma_callback(void *arg)
263{
264 struct fsl_dspi *dspi = arg;
265 struct fsl_dspi_dma *dma = dspi->dma;
266
267 complete(&dma->cmd_tx_complete);
268}
269
270static void dspi_rx_dma_callback(void *arg)
271{
272 struct fsl_dspi *dspi = arg;
273 struct fsl_dspi_dma *dma = dspi->dma;
1eaccf21 274 int i;
90ba3703 275
4779f23d 276 if (dspi->rx) {
dadcf4ab
EH
277 for (i = 0; i < dma->curr_xfer_len; i++)
278 dspi_push_rx(dspi, dspi->dma->rx_dma_buf[i]);
90ba3703
SM
279 }
280
281 complete(&dma->cmd_rx_complete);
282}
283
284static int dspi_next_xfer_dma_submit(struct fsl_dspi *dspi)
285{
286 struct fsl_dspi_dma *dma = dspi->dma;
287 struct device *dev = &dspi->pdev->dev;
288 int time_left;
1eaccf21 289 int i;
90ba3703 290
dadcf4ab
EH
291 for (i = 0; i < dma->curr_xfer_len; i++)
292 dspi->dma->tx_dma_buf[i] = dspi_pop_tx_pushr(dspi);
90ba3703 293
90ba3703
SM
294 dma->tx_desc = dmaengine_prep_slave_single(dma->chan_tx,
295 dma->tx_dma_phys,
1eaccf21
SM
296 dma->curr_xfer_len *
297 DMA_SLAVE_BUSWIDTH_4_BYTES,
298 DMA_MEM_TO_DEV,
90ba3703
SM
299 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
300 if (!dma->tx_desc) {
301 dev_err(dev, "Not able to get desc for DMA xfer\n");
302 return -EIO;
303 }
304
305 dma->tx_desc->callback = dspi_tx_dma_callback;
306 dma->tx_desc->callback_param = dspi;
307 if (dma_submit_error(dmaengine_submit(dma->tx_desc))) {
308 dev_err(dev, "DMA submit failed\n");
309 return -EINVAL;
310 }
311
312 dma->rx_desc = dmaengine_prep_slave_single(dma->chan_rx,
313 dma->rx_dma_phys,
1eaccf21
SM
314 dma->curr_xfer_len *
315 DMA_SLAVE_BUSWIDTH_4_BYTES,
316 DMA_DEV_TO_MEM,
90ba3703
SM
317 DMA_PREP_INTERRUPT | DMA_CTRL_ACK);
318 if (!dma->rx_desc) {
319 dev_err(dev, "Not able to get desc for DMA xfer\n");
320 return -EIO;
321 }
322
323 dma->rx_desc->callback = dspi_rx_dma_callback;
324 dma->rx_desc->callback_param = dspi;
325 if (dma_submit_error(dmaengine_submit(dma->rx_desc))) {
326 dev_err(dev, "DMA submit failed\n");
327 return -EINVAL;
328 }
329
330 reinit_completion(&dspi->dma->cmd_rx_complete);
331 reinit_completion(&dspi->dma->cmd_tx_complete);
332
333 dma_async_issue_pending(dma->chan_rx);
334 dma_async_issue_pending(dma->chan_tx);
335
336 time_left = wait_for_completion_timeout(&dspi->dma->cmd_tx_complete,
337 DMA_COMPLETION_TIMEOUT);
338 if (time_left == 0) {
339 dev_err(dev, "DMA tx timeout\n");
340 dmaengine_terminate_all(dma->chan_tx);
341 dmaengine_terminate_all(dma->chan_rx);
342 return -ETIMEDOUT;
343 }
344
345 time_left = wait_for_completion_timeout(&dspi->dma->cmd_rx_complete,
346 DMA_COMPLETION_TIMEOUT);
347 if (time_left == 0) {
348 dev_err(dev, "DMA rx timeout\n");
349 dmaengine_terminate_all(dma->chan_tx);
350 dmaengine_terminate_all(dma->chan_rx);
351 return -ETIMEDOUT;
352 }
353
354 return 0;
355}
356
357static int dspi_dma_xfer(struct fsl_dspi *dspi)
358{
359 struct fsl_dspi_dma *dma = dspi->dma;
360 struct device *dev = &dspi->pdev->dev;
5f8f8035 361 struct spi_message *message = dspi->cur_msg;
90ba3703
SM
362 int curr_remaining_bytes;
363 int bytes_per_buffer;
90ba3703
SM
364 int ret = 0;
365
90ba3703 366 curr_remaining_bytes = dspi->len;
1eaccf21 367 bytes_per_buffer = DSPI_DMA_BUFSIZE / DSPI_FIFO_SIZE;
90ba3703
SM
368 while (curr_remaining_bytes) {
369 /* Check if current transfer fits the DMA buffer */
dadcf4ab
EH
370 dma->curr_xfer_len = curr_remaining_bytes
371 / dspi->bytes_per_word;
1eaccf21 372 if (dma->curr_xfer_len > bytes_per_buffer)
90ba3703
SM
373 dma->curr_xfer_len = bytes_per_buffer;
374
375 ret = dspi_next_xfer_dma_submit(dspi);
376 if (ret) {
377 dev_err(dev, "DMA transfer failed\n");
378 goto exit;
379
380 } else {
5f8f8035
AS
381 const int len =
382 dma->curr_xfer_len * dspi->bytes_per_word;
383 curr_remaining_bytes -= len;
384 message->actual_length += len;
90ba3703
SM
385 if (curr_remaining_bytes < 0)
386 curr_remaining_bytes = 0;
90ba3703
SM
387 }
388 }
389
390exit:
391 return ret;
392}
393
394static int dspi_request_dma(struct fsl_dspi *dspi, phys_addr_t phy_addr)
395{
396 struct fsl_dspi_dma *dma;
397 struct dma_slave_config cfg;
398 struct device *dev = &dspi->pdev->dev;
399 int ret;
400
401 dma = devm_kzalloc(dev, sizeof(*dma), GFP_KERNEL);
402 if (!dma)
403 return -ENOMEM;
404
405 dma->chan_rx = dma_request_slave_channel(dev, "rx");
406 if (!dma->chan_rx) {
407 dev_err(dev, "rx dma channel not available\n");
408 ret = -ENODEV;
409 return ret;
410 }
411
412 dma->chan_tx = dma_request_slave_channel(dev, "tx");
413 if (!dma->chan_tx) {
414 dev_err(dev, "tx dma channel not available\n");
415 ret = -ENODEV;
416 goto err_tx_channel;
417 }
418
419 dma->tx_dma_buf = dma_alloc_coherent(dev, DSPI_DMA_BUFSIZE,
420 &dma->tx_dma_phys, GFP_KERNEL);
421 if (!dma->tx_dma_buf) {
422 ret = -ENOMEM;
423 goto err_tx_dma_buf;
424 }
425
426 dma->rx_dma_buf = dma_alloc_coherent(dev, DSPI_DMA_BUFSIZE,
427 &dma->rx_dma_phys, GFP_KERNEL);
428 if (!dma->rx_dma_buf) {
429 ret = -ENOMEM;
430 goto err_rx_dma_buf;
431 }
432
433 cfg.src_addr = phy_addr + SPI_POPR;
434 cfg.dst_addr = phy_addr + SPI_PUSHR;
435 cfg.src_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
436 cfg.dst_addr_width = DMA_SLAVE_BUSWIDTH_4_BYTES;
437 cfg.src_maxburst = 1;
438 cfg.dst_maxburst = 1;
439
440 cfg.direction = DMA_DEV_TO_MEM;
441 ret = dmaengine_slave_config(dma->chan_rx, &cfg);
442 if (ret) {
443 dev_err(dev, "can't configure rx dma channel\n");
444 ret = -EINVAL;
445 goto err_slave_config;
446 }
447
448 cfg.direction = DMA_MEM_TO_DEV;
449 ret = dmaengine_slave_config(dma->chan_tx, &cfg);
450 if (ret) {
451 dev_err(dev, "can't configure tx dma channel\n");
452 ret = -EINVAL;
453 goto err_slave_config;
454 }
455
456 dspi->dma = dma;
457 init_completion(&dma->cmd_tx_complete);
458 init_completion(&dma->cmd_rx_complete);
459
460 return 0;
461
462err_slave_config:
27d21e9f
SM
463 dma_free_coherent(dev, DSPI_DMA_BUFSIZE,
464 dma->rx_dma_buf, dma->rx_dma_phys);
90ba3703 465err_rx_dma_buf:
27d21e9f
SM
466 dma_free_coherent(dev, DSPI_DMA_BUFSIZE,
467 dma->tx_dma_buf, dma->tx_dma_phys);
90ba3703
SM
468err_tx_dma_buf:
469 dma_release_channel(dma->chan_tx);
470err_tx_channel:
471 dma_release_channel(dma->chan_rx);
472
473 devm_kfree(dev, dma);
474 dspi->dma = NULL;
475
476 return ret;
477}
478
479static void dspi_release_dma(struct fsl_dspi *dspi)
480{
481 struct fsl_dspi_dma *dma = dspi->dma;
482 struct device *dev = &dspi->pdev->dev;
483
484 if (dma) {
485 if (dma->chan_tx) {
486 dma_unmap_single(dev, dma->tx_dma_phys,
487 DSPI_DMA_BUFSIZE, DMA_TO_DEVICE);
488 dma_release_channel(dma->chan_tx);
489 }
490
491 if (dma->chan_rx) {
492 dma_unmap_single(dev, dma->rx_dma_phys,
493 DSPI_DMA_BUFSIZE, DMA_FROM_DEVICE);
494 dma_release_channel(dma->chan_rx);
495 }
496 }
497}
498
349ad66c
CF
499static void hz_to_spi_baud(char *pbr, char *br, int speed_hz,
500 unsigned long clkrate)
501{
502 /* Valid baud rate pre-scaler values */
503 int pbr_tbl[4] = {2, 3, 5, 7};
504 int brs[16] = { 2, 4, 6, 8,
505 16, 32, 64, 128,
506 256, 512, 1024, 2048,
507 4096, 8192, 16384, 32768 };
6fd63087
AB
508 int scale_needed, scale, minscale = INT_MAX;
509 int i, j;
510
511 scale_needed = clkrate / speed_hz;
e689d6df
AB
512 if (clkrate % speed_hz)
513 scale_needed++;
6fd63087
AB
514
515 for (i = 0; i < ARRAY_SIZE(brs); i++)
516 for (j = 0; j < ARRAY_SIZE(pbr_tbl); j++) {
517 scale = brs[i] * pbr_tbl[j];
518 if (scale >= scale_needed) {
519 if (scale < minscale) {
520 minscale = scale;
521 *br = i;
522 *pbr = j;
523 }
524 break;
349ad66c
CF
525 }
526 }
349ad66c 527
6fd63087
AB
528 if (minscale == INT_MAX) {
529 pr_warn("Can not find valid baud rate,speed_hz is %d,clkrate is %ld, we use the max prescaler value.\n",
530 speed_hz, clkrate);
531 *pbr = ARRAY_SIZE(pbr_tbl) - 1;
532 *br = ARRAY_SIZE(brs) - 1;
533 }
349ad66c 534}
349ad66c 535
95bf15f3
AB
536static void ns_delay_scale(char *psc, char *sc, int delay_ns,
537 unsigned long clkrate)
538{
539 int pscale_tbl[4] = {1, 3, 5, 7};
540 int scale_needed, scale, minscale = INT_MAX;
541 int i, j;
542 u32 remainder;
543
544 scale_needed = div_u64_rem((u64)delay_ns * clkrate, NSEC_PER_SEC,
545 &remainder);
546 if (remainder)
547 scale_needed++;
548
549 for (i = 0; i < ARRAY_SIZE(pscale_tbl); i++)
550 for (j = 0; j <= SPI_CTAR_SCALE_BITS; j++) {
551 scale = pscale_tbl[i] * (2 << j);
552 if (scale >= scale_needed) {
553 if (scale < minscale) {
554 minscale = scale;
555 *psc = i;
556 *sc = j;
557 }
558 break;
349ad66c
CF
559 }
560 }
561
95bf15f3
AB
562 if (minscale == INT_MAX) {
563 pr_warn("Cannot find correct scale values for %dns delay at clkrate %ld, using max prescaler value",
564 delay_ns, clkrate);
565 *psc = ARRAY_SIZE(pscale_tbl) - 1;
566 *sc = SPI_CTAR_SCALE_BITS;
567 }
349ad66c
CF
568}
569
dadcf4ab 570static void fifo_write(struct fsl_dspi *dspi)
349ad66c 571{
dadcf4ab 572 regmap_write(dspi->regmap, SPI_PUSHR, dspi_pop_tx_pushr(dspi));
d1f4a38c 573}
349ad66c 574
8fcd151d
EH
575static void cmd_fifo_write(struct fsl_dspi *dspi)
576{
577 u16 cmd = dspi->tx_cmd;
578
579 if (dspi->len > 0)
580 cmd |= SPI_PUSHR_CMD_CONT;
581 regmap_write(dspi->regmap_pushr, PUSHR_CMD, cmd);
582}
583
584static void tx_fifo_write(struct fsl_dspi *dspi, u16 txdata)
585{
586 regmap_write(dspi->regmap_pushr, PUSHR_TX, txdata);
587}
588
dadcf4ab 589static void dspi_tcfq_write(struct fsl_dspi *dspi)
d1f4a38c 590{
dadcf4ab
EH
591 /* Clear transfer count */
592 dspi->tx_cmd |= SPI_PUSHR_CMD_CTCNT;
8fcd151d
EH
593
594 if (dspi->devtype_data->xspi_mode && dspi->bits_per_word > 16) {
595 /* Write two TX FIFO entries first, and then the corresponding
596 * CMD FIFO entry.
597 */
598 u32 data = dspi_pop_tx(dspi);
599
600 if (dspi->cur_chip->ctar_val & SPI_CTAR_LSBFE(1)) {
601 /* LSB */
602 tx_fifo_write(dspi, data & 0xFFFF);
603 tx_fifo_write(dspi, data >> 16);
604 } else {
605 /* MSB */
606 tx_fifo_write(dspi, data >> 16);
607 tx_fifo_write(dspi, data & 0xFFFF);
608 }
609 cmd_fifo_write(dspi);
610 } else {
611 /* Write one entry to both TX FIFO and CMD FIFO
612 * simultaneously.
613 */
614 fifo_write(dspi);
615 }
d1f4a38c 616}
349ad66c 617
dadcf4ab 618static u32 fifo_read(struct fsl_dspi *dspi)
d1f4a38c 619{
dadcf4ab 620 u32 rxdata = 0;
d1f4a38c 621
dadcf4ab
EH
622 regmap_read(dspi->regmap, SPI_POPR, &rxdata);
623 return rxdata;
349ad66c
CF
624}
625
dadcf4ab 626static void dspi_tcfq_read(struct fsl_dspi *dspi)
349ad66c 627{
dadcf4ab 628 dspi_push_rx(dspi, fifo_read(dspi));
d1f4a38c 629}
349ad66c 630
dadcf4ab 631static void dspi_eoq_write(struct fsl_dspi *dspi)
d1f4a38c 632{
dadcf4ab
EH
633 int fifo_size = DSPI_FIFO_SIZE;
634
635 /* Fill TX FIFO with as many transfers as possible */
636 while (dspi->len && fifo_size--) {
637 /* Request EOQF for last transfer in FIFO */
638 if (dspi->len == dspi->bytes_per_word || fifo_size == 0)
639 dspi->tx_cmd |= SPI_PUSHR_CMD_EOQ;
640 /* Clear transfer count for first transfer in FIFO */
641 if (fifo_size == (DSPI_FIFO_SIZE - 1))
642 dspi->tx_cmd |= SPI_PUSHR_CMD_CTCNT;
643 /* Write combined TX FIFO and CMD FIFO entry */
644 fifo_write(dspi);
349ad66c 645 }
d1f4a38c
HW
646}
647
dadcf4ab 648static void dspi_eoq_read(struct fsl_dspi *dspi)
d1f4a38c 649{
dadcf4ab 650 int fifo_size = DSPI_FIFO_SIZE;
d1f4a38c 651
dadcf4ab
EH
652 /* Read one FIFO entry at and push to rx buffer */
653 while ((dspi->rx < dspi->rx_end) && fifo_size--)
654 dspi_push_rx(dspi, fifo_read(dspi));
349ad66c
CF
655}
656
9298bc72
CF
657static int dspi_transfer_one_message(struct spi_master *master,
658 struct spi_message *message)
349ad66c 659{
9298bc72
CF
660 struct fsl_dspi *dspi = spi_master_get_devdata(master);
661 struct spi_device *spi = message->spi;
662 struct spi_transfer *transfer;
663 int status = 0;
d1f4a38c
HW
664 enum dspi_trans_mode trans_mode;
665
9298bc72
CF
666 message->actual_length = 0;
667
668 list_for_each_entry(transfer, &message->transfers, transfer_list) {
669 dspi->cur_transfer = transfer;
670 dspi->cur_msg = message;
671 dspi->cur_chip = spi_get_ctldata(spi);
9e1dc9bd
EH
672 /* Prepare command word for CMD FIFO */
673 dspi->tx_cmd = SPI_PUSHR_CMD_CTAS(0) |
674 SPI_PUSHR_CMD_PCS(spi->chip_select);
92dc20d8 675 if (list_is_last(&dspi->cur_transfer->transfer_list,
9e1dc9bd
EH
676 &dspi->cur_msg->transfers)) {
677 /* Leave PCS activated after last transfer when
678 * cs_change is set.
679 */
680 if (transfer->cs_change)
681 dspi->tx_cmd |= SPI_PUSHR_CMD_CONT;
682 } else {
683 /* Keep PCS active between transfers in same message
684 * when cs_change is not set, and de-activate PCS
685 * between transfers in the same message when
686 * cs_change is set.
687 */
688 if (!transfer->cs_change)
689 dspi->tx_cmd |= SPI_PUSHR_CMD_CONT;
690 }
691
9298bc72
CF
692 dspi->void_write_data = dspi->cur_chip->void_write_data;
693
dadcf4ab 694 dspi->tx = transfer->tx_buf;
9298bc72
CF
695 dspi->rx = transfer->rx_buf;
696 dspi->rx_end = dspi->rx + transfer->len;
697 dspi->len = transfer->len;
dadcf4ab
EH
698 /* Validated transfer specific frame size (defaults applied) */
699 dspi->bits_per_word = transfer->bits_per_word;
700 if (transfer->bits_per_word <= 8)
701 dspi->bytes_per_word = 1;
8fcd151d 702 else if (transfer->bits_per_word <= 16)
dadcf4ab 703 dspi->bytes_per_word = 2;
8fcd151d
EH
704 else
705 dspi->bytes_per_word = 4;
9298bc72 706
9298bc72 707 regmap_update_bits(dspi->regmap, SPI_MCR,
d87e08f1
EH
708 SPI_MCR_CLR_TXF | SPI_MCR_CLR_RXF,
709 SPI_MCR_CLR_TXF | SPI_MCR_CLR_RXF);
ef22d160 710 regmap_write(dspi->regmap, SPI_CTAR(0),
dadcf4ab
EH
711 dspi->cur_chip->ctar_val |
712 SPI_FRAME_BITS(transfer->bits_per_word));
51d583ae
EH
713 if (dspi->devtype_data->xspi_mode)
714 regmap_write(dspi->regmap, SPI_CTARE(0),
715 SPI_FRAME_EBITS(transfer->bits_per_word)
716 | SPI_CTARE_DTCP(1));
349ad66c 717
d1f4a38c
HW
718 trans_mode = dspi->devtype_data->trans_mode;
719 switch (trans_mode) {
720 case DSPI_EOQ_MODE:
721 regmap_write(dspi->regmap, SPI_RSER, SPI_RSER_EOQFE);
c042af95 722 dspi_eoq_write(dspi);
d1f4a38c
HW
723 break;
724 case DSPI_TCFQ_MODE:
725 regmap_write(dspi->regmap, SPI_RSER, SPI_RSER_TCFQE);
c042af95 726 dspi_tcfq_write(dspi);
d1f4a38c 727 break;
90ba3703
SM
728 case DSPI_DMA_MODE:
729 regmap_write(dspi->regmap, SPI_RSER,
730 SPI_RSER_TFFFE | SPI_RSER_TFFFD |
731 SPI_RSER_RFDFE | SPI_RSER_RFDFD);
732 status = dspi_dma_xfer(dspi);
98114304 733 break;
d1f4a38c
HW
734 default:
735 dev_err(&dspi->pdev->dev, "unsupported trans_mode %u\n",
736 trans_mode);
737 status = -EINVAL;
738 goto out;
739 }
1acbdeb9 740
98114304
SM
741 if (trans_mode != DSPI_DMA_MODE) {
742 if (wait_event_interruptible(dspi->waitq,
743 dspi->waitflags))
744 dev_err(&dspi->pdev->dev,
745 "wait transfer complete fail!\n");
746 dspi->waitflags = 0;
747 }
349ad66c 748
9298bc72
CF
749 if (transfer->delay_usecs)
750 udelay(transfer->delay_usecs);
349ad66c
CF
751 }
752
d1f4a38c 753out:
9298bc72
CF
754 message->status = status;
755 spi_finalize_current_message(master);
756
757 return status;
349ad66c
CF
758}
759
9298bc72 760static int dspi_setup(struct spi_device *spi)
349ad66c
CF
761{
762 struct chip_data *chip;
763 struct fsl_dspi *dspi = spi_master_get_devdata(spi->master);
ec7ed770 764 struct fsl_dspi_platform_data *pdata;
95bf15f3
AB
765 u32 cs_sck_delay = 0, sck_cs_delay = 0;
766 unsigned char br = 0, pbr = 0, pcssck = 0, cssck = 0;
dadcf4ab 767 unsigned char pasc = 0, asc = 0;
95bf15f3 768 unsigned long clkrate;
349ad66c
CF
769
770 /* Only alloc on first setup */
771 chip = spi_get_ctldata(spi);
772 if (chip == NULL) {
973fbce6 773 chip = kzalloc(sizeof(struct chip_data), GFP_KERNEL);
349ad66c
CF
774 if (!chip)
775 return -ENOMEM;
776 }
777
ec7ed770 778 pdata = dev_get_platdata(&dspi->pdev->dev);
95bf15f3 779
ec7ed770
AD
780 if (!pdata) {
781 of_property_read_u32(spi->dev.of_node, "fsl,spi-cs-sck-delay",
782 &cs_sck_delay);
783
784 of_property_read_u32(spi->dev.of_node, "fsl,spi-sck-cs-delay",
785 &sck_cs_delay);
786 } else {
787 cs_sck_delay = pdata->cs_sck_delay;
788 sck_cs_delay = pdata->sck_cs_delay;
789 }
95bf15f3 790
349ad66c
CF
791 chip->void_write_data = 0;
792
95bf15f3
AB
793 clkrate = clk_get_rate(dspi->clk);
794 hz_to_spi_baud(&pbr, &br, spi->max_speed_hz, clkrate);
795
796 /* Set PCS to SCK delay scale values */
797 ns_delay_scale(&pcssck, &cssck, cs_sck_delay, clkrate);
798
799 /* Set After SCK delay scale values */
800 ns_delay_scale(&pasc, &asc, sck_cs_delay, clkrate);
349ad66c 801
dadcf4ab 802 chip->ctar_val = SPI_CTAR_CPOL(spi->mode & SPI_CPOL ? 1 : 0)
349ad66c
CF
803 | SPI_CTAR_CPHA(spi->mode & SPI_CPHA ? 1 : 0)
804 | SPI_CTAR_LSBFE(spi->mode & SPI_LSB_FIRST ? 1 : 0)
95bf15f3
AB
805 | SPI_CTAR_PCSSCK(pcssck)
806 | SPI_CTAR_CSSCK(cssck)
807 | SPI_CTAR_PASC(pasc)
808 | SPI_CTAR_ASC(asc)
349ad66c
CF
809 | SPI_CTAR_PBR(pbr)
810 | SPI_CTAR_BR(br);
811
812 spi_set_ctldata(spi, chip);
813
814 return 0;
815}
816
973fbce6
BD
817static void dspi_cleanup(struct spi_device *spi)
818{
819 struct chip_data *chip = spi_get_ctldata((struct spi_device *)spi);
820
821 dev_dbg(&spi->dev, "spi_device %u.%u cleanup\n",
822 spi->master->bus_num, spi->chip_select);
823
824 kfree(chip);
825}
826
349ad66c
CF
827static irqreturn_t dspi_interrupt(int irq, void *dev_id)
828{
829 struct fsl_dspi *dspi = (struct fsl_dspi *)dev_id;
9298bc72 830 struct spi_message *msg = dspi->cur_msg;
d1f4a38c 831 enum dspi_trans_mode trans_mode;
c042af95 832 u32 spi_sr, spi_tcr;
0a4ec2c1 833 u16 spi_tcnt;
d1f4a38c
HW
834
835 regmap_read(dspi->regmap, SPI_SR, &spi_sr);
836 regmap_write(dspi->regmap, SPI_SR, spi_sr);
837
349ad66c 838
c042af95 839 if (spi_sr & (SPI_SR_EOQF | SPI_SR_TCFQF)) {
0a4ec2c1
EH
840 /* Get transfer counter (in number of SPI transfers). It was
841 * reset to 0 when transfer(s) were started.
842 */
c042af95
HW
843 regmap_read(dspi->regmap, SPI_TCR, &spi_tcr);
844 spi_tcnt = SPI_TCR_GET_TCNT(spi_tcr);
0a4ec2c1 845 /* Update total number of bytes that were transferred */
dadcf4ab 846 msg->actual_length += spi_tcnt * dspi->bytes_per_word;
c042af95
HW
847
848 trans_mode = dspi->devtype_data->trans_mode;
d1f4a38c
HW
849 switch (trans_mode) {
850 case DSPI_EOQ_MODE:
c042af95 851 dspi_eoq_read(dspi);
d1f4a38c
HW
852 break;
853 case DSPI_TCFQ_MODE:
c042af95 854 dspi_tcfq_read(dspi);
d1f4a38c
HW
855 break;
856 default:
857 dev_err(&dspi->pdev->dev, "unsupported trans_mode %u\n",
858 trans_mode);
c042af95
HW
859 return IRQ_HANDLED;
860 }
861
862 if (!dspi->len) {
c042af95
HW
863 dspi->waitflags = 1;
864 wake_up_interruptible(&dspi->waitq);
865 } else {
866 switch (trans_mode) {
867 case DSPI_EOQ_MODE:
868 dspi_eoq_write(dspi);
869 break;
870 case DSPI_TCFQ_MODE:
871 dspi_tcfq_write(dspi);
872 break;
873 default:
874 dev_err(&dspi->pdev->dev,
875 "unsupported trans_mode %u\n",
876 trans_mode);
877 }
d1f4a38c
HW
878 }
879 }
c042af95 880
349ad66c
CF
881 return IRQ_HANDLED;
882}
883
790d1902 884static const struct of_device_id fsl_dspi_dt_ids[] = {
230c08b2
JL
885 { .compatible = "fsl,vf610-dspi", .data = &vf610_data, },
886 { .compatible = "fsl,ls1021a-v1.0-dspi", .data = &ls1021a_v1_data, },
887 { .compatible = "fsl,ls2085a-dspi", .data = &ls2085a_data, },
349ad66c
CF
888 { /* sentinel */ }
889};
890MODULE_DEVICE_TABLE(of, fsl_dspi_dt_ids);
891
892#ifdef CONFIG_PM_SLEEP
893static int dspi_suspend(struct device *dev)
894{
895 struct spi_master *master = dev_get_drvdata(dev);
896 struct fsl_dspi *dspi = spi_master_get_devdata(master);
897
898 spi_master_suspend(master);
899 clk_disable_unprepare(dspi->clk);
900
432a17d7
MK
901 pinctrl_pm_select_sleep_state(dev);
902
349ad66c
CF
903 return 0;
904}
905
906static int dspi_resume(struct device *dev)
907{
349ad66c
CF
908 struct spi_master *master = dev_get_drvdata(dev);
909 struct fsl_dspi *dspi = spi_master_get_devdata(master);
1c5ea2b4 910 int ret;
349ad66c 911
432a17d7
MK
912 pinctrl_pm_select_default_state(dev);
913
1c5ea2b4
FE
914 ret = clk_prepare_enable(dspi->clk);
915 if (ret)
916 return ret;
349ad66c
CF
917 spi_master_resume(master);
918
919 return 0;
920}
921#endif /* CONFIG_PM_SLEEP */
922
ba811add 923static SIMPLE_DEV_PM_OPS(dspi_pm, dspi_suspend, dspi_resume);
349ad66c 924
8570043e
EH
925static const struct regmap_range dspi_volatile_ranges[] = {
926 regmap_reg_range(SPI_MCR, SPI_TCR),
927 regmap_reg_range(SPI_SR, SPI_SR),
928 regmap_reg_range(SPI_PUSHR, SPI_RXFR3),
929};
930
931static const struct regmap_access_table dspi_volatile_table = {
932 .yes_ranges = dspi_volatile_ranges,
933 .n_yes_ranges = ARRAY_SIZE(dspi_volatile_ranges),
934};
935
409851c3 936static const struct regmap_config dspi_regmap_config = {
1acbdeb9
CF
937 .reg_bits = 32,
938 .val_bits = 32,
939 .reg_stride = 4,
940 .max_register = 0x88,
8570043e 941 .volatile_table = &dspi_volatile_table,
349ad66c
CF
942};
943
58ba07ec
EH
944static const struct regmap_range dspi_xspi_volatile_ranges[] = {
945 regmap_reg_range(SPI_MCR, SPI_TCR),
946 regmap_reg_range(SPI_SR, SPI_SR),
947 regmap_reg_range(SPI_PUSHR, SPI_RXFR3),
948 regmap_reg_range(SPI_SREX, SPI_SREX),
949};
950
951static const struct regmap_access_table dspi_xspi_volatile_table = {
952 .yes_ranges = dspi_xspi_volatile_ranges,
953 .n_yes_ranges = ARRAY_SIZE(dspi_xspi_volatile_ranges),
954};
955
956static const struct regmap_config dspi_xspi_regmap_config[] = {
957 {
958 .reg_bits = 32,
959 .val_bits = 32,
960 .reg_stride = 4,
961 .max_register = 0x13c,
962 .volatile_table = &dspi_xspi_volatile_table,
963 },
964 {
965 .name = "pushr",
966 .reg_bits = 16,
967 .val_bits = 16,
968 .reg_stride = 2,
969 .max_register = 0x2,
970 },
971};
972
5ee67b58
YY
973static void dspi_init(struct fsl_dspi *dspi)
974{
3e7cc625
EH
975 regmap_write(dspi->regmap, SPI_MCR, SPI_MCR_MASTER | SPI_MCR_PCSIS |
976 (dspi->devtype_data->xspi_mode ? SPI_MCR_XSPI : 0));
5ee67b58 977 regmap_write(dspi->regmap, SPI_SR, SPI_SR_CLEAR);
51d583ae
EH
978 if (dspi->devtype_data->xspi_mode)
979 regmap_write(dspi->regmap, SPI_CTARE(0),
980 SPI_CTARE_FMSZE(0) | SPI_CTARE_DTCP(1));
5ee67b58
YY
981}
982
349ad66c
CF
983static int dspi_probe(struct platform_device *pdev)
984{
985 struct device_node *np = pdev->dev.of_node;
986 struct spi_master *master;
987 struct fsl_dspi *dspi;
988 struct resource *res;
58ba07ec 989 const struct regmap_config *regmap_config;
1acbdeb9 990 void __iomem *base;
ec7ed770 991 struct fsl_dspi_platform_data *pdata;
349ad66c
CF
992 int ret = 0, cs_num, bus_num;
993
994 master = spi_alloc_master(&pdev->dev, sizeof(struct fsl_dspi));
995 if (!master)
996 return -ENOMEM;
997
998 dspi = spi_master_get_devdata(master);
999 dspi->pdev = pdev;
9298bc72
CF
1000 dspi->master = master;
1001
1002 master->transfer = NULL;
1003 master->setup = dspi_setup;
1004 master->transfer_one_message = dspi_transfer_one_message;
1005 master->dev.of_node = pdev->dev.of_node;
349ad66c 1006
973fbce6 1007 master->cleanup = dspi_cleanup;
00ac9562 1008 master->mode_bits = SPI_CPOL | SPI_CPHA | SPI_LSB_FIRST;
349ad66c 1009
ec7ed770
AD
1010 pdata = dev_get_platdata(&pdev->dev);
1011 if (pdata) {
1012 master->num_chipselect = pdata->cs_num;
1013 master->bus_num = pdata->bus_num;
349ad66c 1014
ec7ed770
AD
1015 dspi->devtype_data = &coldfire_data;
1016 } else {
349ad66c 1017
ec7ed770
AD
1018 ret = of_property_read_u32(np, "spi-num-chipselects", &cs_num);
1019 if (ret < 0) {
1020 dev_err(&pdev->dev, "can't get spi-num-chipselects\n");
1021 goto out_master_put;
1022 }
1023 master->num_chipselect = cs_num;
1024
1025 ret = of_property_read_u32(np, "bus-num", &bus_num);
1026 if (ret < 0) {
1027 dev_err(&pdev->dev, "can't get bus-num\n");
1028 goto out_master_put;
1029 }
1030 master->bus_num = bus_num;
1031
1032 dspi->devtype_data = of_device_get_match_data(&pdev->dev);
1033 if (!dspi->devtype_data) {
1034 dev_err(&pdev->dev, "can't get devtype_data\n");
1035 ret = -EFAULT;
1036 goto out_master_put;
1037 }
d1f4a38c
HW
1038 }
1039
35c9d461
EH
1040 if (dspi->devtype_data->xspi_mode)
1041 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 32);
1042 else
1043 master->bits_per_word_mask = SPI_BPW_RANGE_MASK(4, 16);
1044
349ad66c 1045 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1acbdeb9
CF
1046 base = devm_ioremap_resource(&pdev->dev, res);
1047 if (IS_ERR(base)) {
1048 ret = PTR_ERR(base);
349ad66c
CF
1049 goto out_master_put;
1050 }
1051
58ba07ec
EH
1052 if (dspi->devtype_data->xspi_mode)
1053 regmap_config = &dspi_xspi_regmap_config[0];
1054 else
1055 regmap_config = &dspi_regmap_config;
1056 dspi->regmap = devm_regmap_init_mmio(&pdev->dev, base, regmap_config);
1acbdeb9
CF
1057 if (IS_ERR(dspi->regmap)) {
1058 dev_err(&pdev->dev, "failed to init regmap: %ld\n",
1059 PTR_ERR(dspi->regmap));
fbad6c24
CJ
1060 ret = PTR_ERR(dspi->regmap);
1061 goto out_master_put;
1acbdeb9
CF
1062 }
1063
58ba07ec
EH
1064 if (dspi->devtype_data->xspi_mode) {
1065 dspi->regmap_pushr = devm_regmap_init_mmio(
1066 &pdev->dev, base + SPI_PUSHR,
1067 &dspi_xspi_regmap_config[1]);
1068 if (IS_ERR(dspi->regmap_pushr)) {
1069 dev_err(&pdev->dev,
1070 "failed to init pushr regmap: %ld\n",
1071 PTR_ERR(dspi->regmap_pushr));
80dc12cd 1072 ret = PTR_ERR(dspi->regmap_pushr);
58ba07ec
EH
1073 goto out_master_put;
1074 }
1075 }
1076
d8ffee2f
KK
1077 dspi->clk = devm_clk_get(&pdev->dev, "dspi");
1078 if (IS_ERR(dspi->clk)) {
1079 ret = PTR_ERR(dspi->clk);
1080 dev_err(&pdev->dev, "unable to get clock\n");
1081 goto out_master_put;
1082 }
1083 ret = clk_prepare_enable(dspi->clk);
1084 if (ret)
1085 goto out_master_put;
1086
5ee67b58 1087 dspi_init(dspi);
349ad66c
CF
1088 dspi->irq = platform_get_irq(pdev, 0);
1089 if (dspi->irq < 0) {
1090 dev_err(&pdev->dev, "can't get platform irq\n");
1091 ret = dspi->irq;
d8ffee2f 1092 goto out_clk_put;
349ad66c
CF
1093 }
1094
1095 ret = devm_request_irq(&pdev->dev, dspi->irq, dspi_interrupt, 0,
1096 pdev->name, dspi);
1097 if (ret < 0) {
1098 dev_err(&pdev->dev, "Unable to attach DSPI interrupt\n");
d8ffee2f 1099 goto out_clk_put;
349ad66c
CF
1100 }
1101
90ba3703 1102 if (dspi->devtype_data->trans_mode == DSPI_DMA_MODE) {
cddebdd1
NY
1103 ret = dspi_request_dma(dspi, res->start);
1104 if (ret < 0) {
90ba3703
SM
1105 dev_err(&pdev->dev, "can't get dma channels\n");
1106 goto out_clk_put;
1107 }
1108 }
1109
9419b200
BD
1110 master->max_speed_hz =
1111 clk_get_rate(dspi->clk) / dspi->devtype_data->max_clock_factor;
1112
349ad66c 1113 init_waitqueue_head(&dspi->waitq);
017145fe 1114 platform_set_drvdata(pdev, master);
349ad66c 1115
9298bc72 1116 ret = spi_register_master(master);
349ad66c
CF
1117 if (ret != 0) {
1118 dev_err(&pdev->dev, "Problem registering DSPI master\n");
1119 goto out_clk_put;
1120 }
1121
349ad66c
CF
1122 return ret;
1123
1124out_clk_put:
1125 clk_disable_unprepare(dspi->clk);
1126out_master_put:
1127 spi_master_put(master);
349ad66c
CF
1128
1129 return ret;
1130}
1131
1132static int dspi_remove(struct platform_device *pdev)
1133{
017145fe
AL
1134 struct spi_master *master = platform_get_drvdata(pdev);
1135 struct fsl_dspi *dspi = spi_master_get_devdata(master);
349ad66c
CF
1136
1137 /* Disconnect from the SPI framework */
90ba3703 1138 dspi_release_dma(dspi);
05209f45 1139 clk_disable_unprepare(dspi->clk);
9298bc72 1140 spi_unregister_master(dspi->master);
349ad66c
CF
1141
1142 return 0;
1143}
1144
1145static struct platform_driver fsl_dspi_driver = {
1146 .driver.name = DRIVER_NAME,
1147 .driver.of_match_table = fsl_dspi_dt_ids,
1148 .driver.owner = THIS_MODULE,
1149 .driver.pm = &dspi_pm,
1150 .probe = dspi_probe,
1151 .remove = dspi_remove,
1152};
1153module_platform_driver(fsl_dspi_driver);
1154
1155MODULE_DESCRIPTION("Freescale DSPI Controller Driver");
b444d1df 1156MODULE_LICENSE("GPL");
349ad66c 1157MODULE_ALIAS("platform:" DRIVER_NAME);