scsi: ufs: Remove unused setup_regulators variant function
[linux-block.git] / drivers / scsi / ufs / ufshcd.h
CommitLineData
67351119 1/* SPDX-License-Identifier: GPL-2.0-or-later */
e0eca63e
VH
2/*
3 * Universal Flash Storage Host controller driver
e0eca63e 4 * Copyright (C) 2011-2013 Samsung India Software Operations
dc3c8d3a 5 * Copyright (c) 2013-2016, The Linux Foundation. All rights reserved.
e0eca63e
VH
6 *
7 * Authors:
8 * Santosh Yaraganavi <santosh.sy@samsung.com>
9 * Vinayak Holikatti <h.vinayak@samsung.com>
e0eca63e
VH
10 */
11
12#ifndef _UFSHCD_H
13#define _UFSHCD_H
14
15#include <linux/module.h>
16#include <linux/kernel.h>
17#include <linux/init.h>
18#include <linux/interrupt.h>
19#include <linux/io.h>
20#include <linux/delay.h>
21#include <linux/slab.h>
22#include <linux/spinlock.h>
a3cd5ec5 23#include <linux/rwsem.h>
e0eca63e
VH
24#include <linux/workqueue.h>
25#include <linux/errno.h>
26#include <linux/types.h>
27#include <linux/wait.h>
28#include <linux/bitops.h>
29#include <linux/pm_runtime.h>
30#include <linux/clk.h>
6ccf44fe 31#include <linux/completion.h>
aa497613 32#include <linux/regulator/consumer.h>
5a244e0e 33#include <linux/bitfield.h>
2c75f9a5 34#include <linux/devfreq.h>
70297a8a 35#include <linux/keyslot-manager.h>
f37aabcf 36#include "unipro.h"
e0eca63e
VH
37
38#include <asm/irq.h>
39#include <asm/byteorder.h>
40#include <scsi/scsi.h>
41#include <scsi/scsi_cmnd.h>
42#include <scsi/scsi_host.h>
43#include <scsi/scsi_tcq.h>
44#include <scsi/scsi_dbg.h>
45#include <scsi/scsi_eh.h>
46
47#include "ufs.h"
c28c00ba 48#include "ufs_quirks.h"
e0eca63e
VH
49#include "ufshci.h"
50
51#define UFSHCD "ufshcd"
52#define UFSHCD_DRIVER_VERSION "0.2"
53
5c0c28a8
SRT
54struct ufs_hba;
55
5a0b0cb9
SRT
56enum dev_cmd_type {
57 DEV_CMD_TYPE_NOP = 0x0,
68078d5c 58 DEV_CMD_TYPE_QUERY = 0x1,
5a0b0cb9
SRT
59};
60
e965e5e0
SC
61enum ufs_event_type {
62 /* uic specific errors */
63 UFS_EVT_PA_ERR = 0,
64 UFS_EVT_DL_ERR,
65 UFS_EVT_NL_ERR,
66 UFS_EVT_TL_ERR,
67 UFS_EVT_DME_ERR,
68
69 /* fatal errors */
70 UFS_EVT_AUTO_HIBERN8_ERR,
71 UFS_EVT_FATAL_ERR,
72 UFS_EVT_LINK_STARTUP_FAIL,
73 UFS_EVT_RESUME_ERR,
74 UFS_EVT_SUSPEND_ERR,
75
76 /* abnormal events */
77 UFS_EVT_DEV_RESET,
78 UFS_EVT_HOST_RESET,
79 UFS_EVT_ABORT,
80
81 UFS_EVT_CNT,
82};
83
e0eca63e
VH
84/**
85 * struct uic_command - UIC command structure
86 * @command: UIC command
87 * @argument1: UIC command argument 1
88 * @argument2: UIC command argument 2
89 * @argument3: UIC command argument 3
6ccf44fe 90 * @done: UIC command completion
e0eca63e
VH
91 */
92struct uic_command {
93 u32 command;
94 u32 argument1;
95 u32 argument2;
96 u32 argument3;
6ccf44fe 97 struct completion done;
e0eca63e
VH
98};
99
57d104c1
SJ
100/* Used to differentiate the power management options */
101enum ufs_pm_op {
102 UFS_RUNTIME_PM,
103 UFS_SYSTEM_PM,
104 UFS_SHUTDOWN_PM,
105};
106
107#define ufshcd_is_runtime_pm(op) ((op) == UFS_RUNTIME_PM)
108#define ufshcd_is_system_pm(op) ((op) == UFS_SYSTEM_PM)
109#define ufshcd_is_shutdown_pm(op) ((op) == UFS_SHUTDOWN_PM)
110
111/* Host <-> Device UniPro Link state */
112enum uic_link_state {
113 UIC_LINK_OFF_STATE = 0, /* Link powered down or disabled */
114 UIC_LINK_ACTIVE_STATE = 1, /* Link is in Fast/Slow/Sleep state */
115 UIC_LINK_HIBERN8_STATE = 2, /* Link is in Hibernate state */
4db7a236 116 UIC_LINK_BROKEN_STATE = 3, /* Link is in broken state */
57d104c1
SJ
117};
118
119#define ufshcd_is_link_off(hba) ((hba)->uic_link_state == UIC_LINK_OFF_STATE)
120#define ufshcd_is_link_active(hba) ((hba)->uic_link_state == \
121 UIC_LINK_ACTIVE_STATE)
122#define ufshcd_is_link_hibern8(hba) ((hba)->uic_link_state == \
123 UIC_LINK_HIBERN8_STATE)
4db7a236
CG
124#define ufshcd_is_link_broken(hba) ((hba)->uic_link_state == \
125 UIC_LINK_BROKEN_STATE)
57d104c1
SJ
126#define ufshcd_set_link_off(hba) ((hba)->uic_link_state = UIC_LINK_OFF_STATE)
127#define ufshcd_set_link_active(hba) ((hba)->uic_link_state = \
128 UIC_LINK_ACTIVE_STATE)
129#define ufshcd_set_link_hibern8(hba) ((hba)->uic_link_state = \
130 UIC_LINK_HIBERN8_STATE)
4db7a236
CG
131#define ufshcd_set_link_broken(hba) ((hba)->uic_link_state = \
132 UIC_LINK_BROKEN_STATE)
57d104c1 133
1764fa2a
SC
134#define ufshcd_set_ufs_dev_active(h) \
135 ((h)->curr_dev_pwr_mode = UFS_ACTIVE_PWR_MODE)
136#define ufshcd_set_ufs_dev_sleep(h) \
137 ((h)->curr_dev_pwr_mode = UFS_SLEEP_PWR_MODE)
138#define ufshcd_set_ufs_dev_poweroff(h) \
139 ((h)->curr_dev_pwr_mode = UFS_POWERDOWN_PWR_MODE)
fe1d4c2e
AH
140#define ufshcd_set_ufs_dev_deepsleep(h) \
141 ((h)->curr_dev_pwr_mode = UFS_DEEPSLEEP_PWR_MODE)
1764fa2a
SC
142#define ufshcd_is_ufs_dev_active(h) \
143 ((h)->curr_dev_pwr_mode == UFS_ACTIVE_PWR_MODE)
144#define ufshcd_is_ufs_dev_sleep(h) \
145 ((h)->curr_dev_pwr_mode == UFS_SLEEP_PWR_MODE)
146#define ufshcd_is_ufs_dev_poweroff(h) \
147 ((h)->curr_dev_pwr_mode == UFS_POWERDOWN_PWR_MODE)
fe1d4c2e
AH
148#define ufshcd_is_ufs_dev_deepsleep(h) \
149 ((h)->curr_dev_pwr_mode == UFS_DEEPSLEEP_PWR_MODE)
1764fa2a 150
57d104c1
SJ
151/*
152 * UFS Power management levels.
fe1d4c2e
AH
153 * Each level is in increasing order of power savings, except DeepSleep
154 * which is lower than PowerDown with power on but not PowerDown with
155 * power off.
57d104c1
SJ
156 */
157enum ufs_pm_level {
158 UFS_PM_LVL_0, /* UFS_ACTIVE_PWR_MODE, UIC_LINK_ACTIVE_STATE */
159 UFS_PM_LVL_1, /* UFS_ACTIVE_PWR_MODE, UIC_LINK_HIBERN8_STATE */
160 UFS_PM_LVL_2, /* UFS_SLEEP_PWR_MODE, UIC_LINK_ACTIVE_STATE */
161 UFS_PM_LVL_3, /* UFS_SLEEP_PWR_MODE, UIC_LINK_HIBERN8_STATE */
162 UFS_PM_LVL_4, /* UFS_POWERDOWN_PWR_MODE, UIC_LINK_HIBERN8_STATE */
163 UFS_PM_LVL_5, /* UFS_POWERDOWN_PWR_MODE, UIC_LINK_OFF_STATE */
fe1d4c2e 164 UFS_PM_LVL_6, /* UFS_DEEPSLEEP_PWR_MODE, UIC_LINK_OFF_STATE */
57d104c1
SJ
165 UFS_PM_LVL_MAX
166};
167
168struct ufs_pm_lvl_states {
169 enum ufs_dev_pwr_mode dev_state;
170 enum uic_link_state link_state;
171};
172
e0eca63e
VH
173/**
174 * struct ufshcd_lrb - local reference block
175 * @utr_descriptor_ptr: UTRD address of the command
5a0b0cb9 176 * @ucd_req_ptr: UCD address of the command
e0eca63e
VH
177 * @ucd_rsp_ptr: Response UPIU address for this command
178 * @ucd_prdt_ptr: PRDT address of the command
ff8e20c6
DR
179 * @utrd_dma_addr: UTRD dma address for debug
180 * @ucd_prdt_dma_addr: PRDT dma address for debug
181 * @ucd_rsp_dma_addr: UPIU response dma address for debug
182 * @ucd_req_dma_addr: UPIU request dma address for debug
e0eca63e
VH
183 * @cmd: pointer to SCSI command
184 * @sense_buffer: pointer to sense buffer address of the SCSI command
185 * @sense_bufflen: Length of the sense buffer
186 * @scsi_status: SCSI status of the command
187 * @command_type: SCSI, UFS, Query.
188 * @task_tag: Task tag of the command
189 * @lun: LUN of the command
5a0b0cb9 190 * @intr_cmd: Interrupt command (doesn't participate in interrupt aggregation)
ff8e20c6 191 * @issue_time_stamp: time stamp for debug purposes
09017188 192 * @compl_time_stamp: time stamp for statistics
df043c74
ST
193 * @crypto_key_slot: the key slot to use for inline crypto (-1 if none)
194 * @data_unit_num: the data unit number for the first block for inline crypto
e0b299e3 195 * @req_abort_skip: skip request abort task flag
e0eca63e
VH
196 */
197struct ufshcd_lrb {
198 struct utp_transfer_req_desc *utr_descriptor_ptr;
5a0b0cb9 199 struct utp_upiu_req *ucd_req_ptr;
e0eca63e
VH
200 struct utp_upiu_rsp *ucd_rsp_ptr;
201 struct ufshcd_sg_entry *ucd_prdt_ptr;
202
ff8e20c6
DR
203 dma_addr_t utrd_dma_addr;
204 dma_addr_t ucd_req_dma_addr;
205 dma_addr_t ucd_rsp_dma_addr;
206 dma_addr_t ucd_prdt_dma_addr;
207
e0eca63e
VH
208 struct scsi_cmnd *cmd;
209 u8 *sense_buffer;
210 unsigned int sense_bufflen;
211 int scsi_status;
212
213 int command_type;
214 int task_tag;
0ce147d4 215 u8 lun; /* UPIU LUN id field is only 8-bit wide */
5a0b0cb9 216 bool intr_cmd;
ff8e20c6 217 ktime_t issue_time_stamp;
09017188 218 ktime_t compl_time_stamp;
df043c74
ST
219#ifdef CONFIG_SCSI_UFS_CRYPTO
220 int crypto_key_slot;
221 u64 data_unit_num;
222#endif
e0b299e3
GB
223
224 bool req_abort_skip;
e0eca63e
VH
225};
226
68078d5c 227/**
a230c2f6 228 * struct ufs_query - holds relevant data structures for query request
68078d5c
DR
229 * @request: request upiu and function
230 * @descriptor: buffer for sending/receiving descriptor
231 * @response: response upiu and response
232 */
233struct ufs_query {
234 struct ufs_query_req request;
235 u8 *descriptor;
236 struct ufs_query_res response;
237};
238
5a0b0cb9
SRT
239/**
240 * struct ufs_dev_cmd - all assosiated fields with device management commands
241 * @type: device management command type - Query, NOP OUT
242 * @lock: lock to allow one command at a time
243 * @complete: internal commands completion
5a0b0cb9
SRT
244 */
245struct ufs_dev_cmd {
246 enum dev_cmd_type type;
247 struct mutex lock;
248 struct completion *complete;
68078d5c 249 struct ufs_query query;
5a0b0cb9 250};
e0eca63e 251
c6e79dac
SRT
252/**
253 * struct ufs_clk_info - UFS clock related info
254 * @list: list headed by hba->clk_list_head
255 * @clk: clock node
256 * @name: clock name
257 * @max_freq: maximum frequency supported by the clock
4cff6d99 258 * @min_freq: min frequency that can be used for clock scaling
856b3483 259 * @curr_freq: indicates the current frequency that it is set to
81309c24
CG
260 * @keep_link_active: indicates that the clk should not be disabled if
261 link is active
c6e79dac
SRT
262 * @enabled: variable to check against multiple enable/disable
263 */
264struct ufs_clk_info {
265 struct list_head list;
266 struct clk *clk;
267 const char *name;
268 u32 max_freq;
4cff6d99 269 u32 min_freq;
856b3483 270 u32 curr_freq;
81309c24 271 bool keep_link_active;
c6e79dac
SRT
272 bool enabled;
273};
274
f06fcc71
YG
275enum ufs_notify_change_status {
276 PRE_CHANGE,
277 POST_CHANGE,
278};
7eb584db
DR
279
280struct ufs_pa_layer_attr {
281 u32 gear_rx;
282 u32 gear_tx;
283 u32 lane_rx;
284 u32 lane_tx;
285 u32 pwr_rx;
286 u32 pwr_tx;
287 u32 hs_rate;
288};
289
290struct ufs_pwr_mode_info {
291 bool is_valid;
292 struct ufs_pa_layer_attr info;
293};
294
5c0c28a8
SRT
295/**
296 * struct ufs_hba_variant_ops - variant specific callbacks
297 * @name: variant name
298 * @init: called when the driver is initialized
299 * @exit: called to cleanup everything done in init
9949e702 300 * @get_ufs_hci_version: called to get UFS HCI version
856b3483 301 * @clk_scale_notify: notifies that clks are scaled up/down
5c0c28a8 302 * @setup_clocks: called before touching any of the controller registers
5c0c28a8
SRT
303 * @hce_enable_notify: called before and after HCE enable bit is set to allow
304 * variant specific Uni-Pro initialization.
305 * @link_startup_notify: called before and after Link startup is carried out
306 * to allow variant specific Uni-Pro initialization.
7eb584db
DR
307 * @pwr_change_notify: called before and after a power mode change
308 * is carried out to allow vendor spesific capabilities
309 * to be set.
0e675efa
KK
310 * @setup_xfer_req: called before any transfer request is issued
311 * to set some things
d2877be4
KK
312 * @setup_task_mgmt: called before any task management request is issued
313 * to set some things
ee32c909 314 * @hibern8_notify: called around hibern8 enter/exit
56d4a186 315 * @apply_dev_quirks: called to apply device specific quirks
57d104c1
SJ
316 * @suspend: called during host controller PM callback
317 * @resume: called during host controller PM callback
6e3fd44d 318 * @dbg_register_dump: used to dump controller debug information
4b9ffb5a 319 * @phy_initialization: used to initialize phys
d8d9f793 320 * @device_reset: called to issue a reset pulse on the UFS device
1bc726e2 321 * @program_key: program or evict an inline encryption key
172614a9 322 * @event_notify: called to notify important events
5c0c28a8
SRT
323 */
324struct ufs_hba_variant_ops {
325 const char *name;
326 int (*init)(struct ufs_hba *);
327 void (*exit)(struct ufs_hba *);
9949e702 328 u32 (*get_ufs_hci_version)(struct ufs_hba *);
f06fcc71
YG
329 int (*clk_scale_notify)(struct ufs_hba *, bool,
330 enum ufs_notify_change_status);
1e879e8f
SJ
331 int (*setup_clocks)(struct ufs_hba *, bool,
332 enum ufs_notify_change_status);
f06fcc71
YG
333 int (*hce_enable_notify)(struct ufs_hba *,
334 enum ufs_notify_change_status);
335 int (*link_startup_notify)(struct ufs_hba *,
336 enum ufs_notify_change_status);
7eb584db 337 int (*pwr_change_notify)(struct ufs_hba *,
f06fcc71
YG
338 enum ufs_notify_change_status status,
339 struct ufs_pa_layer_attr *,
7eb584db 340 struct ufs_pa_layer_attr *);
0e675efa 341 void (*setup_xfer_req)(struct ufs_hba *, int, bool);
d2877be4 342 void (*setup_task_mgmt)(struct ufs_hba *, int, u8);
ee32c909 343 void (*hibern8_notify)(struct ufs_hba *, enum uic_cmd_dme,
56d4a186 344 enum ufs_notify_change_status);
09750066 345 int (*apply_dev_quirks)(struct ufs_hba *hba);
c28c00ba 346 void (*fixup_dev_quirks)(struct ufs_hba *hba);
57d104c1
SJ
347 int (*suspend)(struct ufs_hba *, enum ufs_pm_op);
348 int (*resume)(struct ufs_hba *, enum ufs_pm_op);
6e3fd44d 349 void (*dbg_register_dump)(struct ufs_hba *hba);
4b9ffb5a 350 int (*phy_initialization)(struct ufs_hba *);
151f1b66 351 int (*device_reset)(struct ufs_hba *hba);
2c75f9a5
AD
352 void (*config_scaling_param)(struct ufs_hba *hba,
353 struct devfreq_dev_profile *profile,
354 void *data);
1bc726e2
EB
355 int (*program_key)(struct ufs_hba *hba,
356 const union ufs_crypto_cfg_entry *cfg, int slot);
172614a9
SC
357 void (*event_notify)(struct ufs_hba *hba,
358 enum ufs_event_type evt, void *data);
5c0c28a8
SRT
359};
360
1ab27c9c
ST
361/* clock gating state */
362enum clk_gating_state {
363 CLKS_OFF,
364 CLKS_ON,
365 REQ_CLKS_OFF,
366 REQ_CLKS_ON,
367};
368
369/**
370 * struct ufs_clk_gating - UFS clock gating related info
371 * @gate_work: worker to turn off clocks after some delay as specified in
372 * delay_ms
373 * @ungate_work: worker to turn on clocks that will be used in case of
374 * interrupt context
375 * @state: the current clocks state
376 * @delay_ms: gating delay in ms
377 * @is_suspended: clk gating is suspended when set to 1 which can be used
378 * during suspend/resume
379 * @delay_attr: sysfs attribute to control delay_attr
b427411a
ST
380 * @enable_attr: sysfs attribute to enable/disable clock gating
381 * @is_enabled: Indicates the current status of clock gating
1ab27c9c
ST
382 * @active_reqs: number of requests that are pending and should be waited for
383 * completion before gating clocks.
384 */
385struct ufs_clk_gating {
386 struct delayed_work gate_work;
387 struct work_struct ungate_work;
388 enum clk_gating_state state;
389 unsigned long delay_ms;
390 bool is_suspended;
391 struct device_attribute delay_attr;
b427411a
ST
392 struct device_attribute enable_attr;
393 bool is_enabled;
1ab27c9c 394 int active_reqs;
10e5e375 395 struct workqueue_struct *clk_gating_workq;
1ab27c9c
ST
396};
397
a3cd5ec5 398struct ufs_saved_pwr_info {
399 struct ufs_pa_layer_attr info;
400 bool is_valid;
401};
402
401f1e44 403/**
404 * struct ufs_clk_scaling - UFS clock scaling related data
405 * @active_reqs: number of requests that are pending. If this is zero when
406 * devfreq ->target() function is called then schedule "suspend_work" to
407 * suspend devfreq.
408 * @tot_busy_t: Total busy time in current polling window
409 * @window_start_t: Start time (in jiffies) of the current polling window
410 * @busy_start_t: Start time of current busy period
411 * @enable_attr: sysfs attribute to enable/disable clock scaling
412 * @saved_pwr_info: UFS power mode may also be changed during scaling and this
413 * one keeps track of previous power mode.
414 * @workq: workqueue to schedule devfreq suspend/resume work
415 * @suspend_work: worker to suspend devfreq
416 * @resume_work: worker to resume devfreq
29b87e92 417 * @min_gear: lowest HS gear to scale down to
401f1e44 418 * @is_allowed: tracks if scaling is currently allowed or not
419 * @is_busy_started: tracks if busy period has started or not
420 * @is_suspended: tracks if devfreq is suspended or not
421 */
856b3483 422struct ufs_clk_scaling {
401f1e44 423 int active_reqs;
424 unsigned long tot_busy_t;
b1bf66d1 425 ktime_t window_start_t;
401f1e44 426 ktime_t busy_start_t;
fcb0c4b0 427 struct device_attribute enable_attr;
a3cd5ec5 428 struct ufs_saved_pwr_info saved_pwr_info;
401f1e44 429 struct workqueue_struct *workq;
430 struct work_struct suspend_work;
431 struct work_struct resume_work;
29b87e92 432 u32 min_gear;
401f1e44 433 bool is_allowed;
434 bool is_busy_started;
435 bool is_suspended;
856b3483
ST
436};
437
e965e5e0 438#define UFS_EVENT_HIST_LENGTH 8
ff8e20c6 439/**
e965e5e0 440 * struct ufs_event_hist - keeps history of errors
ff8e20c6
DR
441 * @pos: index to indicate cyclic buffer position
442 * @reg: cyclic buffer for registers value
443 * @tstamp: cyclic buffer for time stamp
444 */
e965e5e0 445struct ufs_event_hist {
ff8e20c6 446 int pos;
e965e5e0
SC
447 u32 val[UFS_EVENT_HIST_LENGTH];
448 ktime_t tstamp[UFS_EVENT_HIST_LENGTH];
ff8e20c6
DR
449};
450
451/**
452 * struct ufs_stats - keeps usage/err statistics
3f8af604
CG
453 * @last_intr_status: record the last interrupt status.
454 * @last_intr_ts: record the last interrupt timestamp.
ff8e20c6
DR
455 * @hibern8_exit_cnt: Counter to keep track of number of exits,
456 * reset this after link-startup.
457 * @last_hibern8_exit_tstamp: Set time after the hibern8 exit.
458 * Clear after the first successful command completion.
ff8e20c6
DR
459 */
460struct ufs_stats {
3f8af604
CG
461 u32 last_intr_status;
462 ktime_t last_intr_ts;
463
ff8e20c6
DR
464 u32 hibern8_exit_cnt;
465 ktime_t last_hibern8_exit_tstamp;
e965e5e0 466 struct ufs_event_hist event[UFS_EVT_CNT];
ff8e20c6
DR
467};
468
c3f7d1fc
CH
469enum ufshcd_quirks {
470 /* Interrupt aggregation support is broken */
471 UFSHCD_QUIRK_BROKEN_INTR_AGGR = 1 << 0,
472
473 /*
474 * delay before each dme command is required as the unipro
475 * layer has shown instabilities
476 */
477 UFSHCD_QUIRK_DELAY_BEFORE_DME_CMDS = 1 << 1,
478
479 /*
480 * If UFS host controller is having issue in processing LCC (Line
481 * Control Command) coming from device then enable this quirk.
482 * When this quirk is enabled, host controller driver should disable
483 * the LCC transmission on UFS device (by clearing TX_LCC_ENABLE
484 * attribute of device to 0).
485 */
486 UFSHCD_QUIRK_BROKEN_LCC = 1 << 2,
487
488 /*
489 * The attribute PA_RXHSUNTERMCAP specifies whether or not the
490 * inbound Link supports unterminated line in HS mode. Setting this
491 * attribute to 1 fixes moving to HS gear.
492 */
493 UFSHCD_QUIRK_BROKEN_PA_RXHSUNTERMCAP = 1 << 3,
494
495 /*
496 * This quirk needs to be enabled if the host controller only allows
497 * accessing the peer dme attributes in AUTO mode (FAST AUTO or
498 * SLOW AUTO).
499 */
500 UFSHCD_QUIRK_DME_PEER_ACCESS_AUTO_MODE = 1 << 4,
501
502 /*
503 * This quirk needs to be enabled if the host controller doesn't
504 * advertise the correct version in UFS_VER register. If this quirk
505 * is enabled, standard UFS host driver will call the vendor specific
506 * ops (get_ufs_hci_version) to get the correct version.
507 */
508 UFSHCD_QUIRK_BROKEN_UFS_HCI_VERSION = 1 << 5,
87183841
AA
509
510 /*
511 * Clear handling for transfer/task request list is just opposite.
512 */
513 UFSHCI_QUIRK_BROKEN_REQ_LIST_CLR = 1 << 6,
b638b5eb
AA
514
515 /*
516 * This quirk needs to be enabled if host controller doesn't allow
517 * that the interrupt aggregation timer and counter are reset by s/w.
518 */
519 UFSHCI_QUIRK_SKIP_RESET_INTR_AGGR = 1 << 7,
39bf2d83
AA
520
521 /*
522 * This quirks needs to be enabled if host controller cannot be
523 * enabled via HCE register.
524 */
525 UFSHCI_QUIRK_BROKEN_HCE = 1 << 8,
26f968d7
AA
526
527 /*
528 * This quirk needs to be enabled if the host controller regards
529 * resolution of the values of PRDTO and PRDTL in UTRD as byte.
530 */
531 UFSHCD_QUIRK_PRDT_BYTE_GRAN = 1 << 9,
d779a6e9
KK
532
533 /*
534 * This quirk needs to be enabled if the host controller reports
535 * OCS FATAL ERROR with device error through sense data
536 */
537 UFSHCD_QUIRK_BROKEN_OCS_FATAL_ERROR = 1 << 10,
5df6f2de 538
8da76f71
AH
539 /*
540 * This quirk needs to be enabled if the host controller has
541 * auto-hibernate capability but it doesn't work.
542 */
543 UFSHCD_QUIRK_BROKEN_AUTO_HIBERN8 = 1 << 11,
02f74150 544
5df6f2de
KK
545 /*
546 * This quirk needs to disable manual flush for write booster
547 */
02f74150
MP
548 UFSHCI_QUIRK_SKIP_MANUAL_WB_FLUSH_CTRL = 1 << 12,
549
c3f7d1fc
CH
550};
551
c2014682
SC
552enum ufshcd_caps {
553 /* Allow dynamic clk gating */
554 UFSHCD_CAP_CLK_GATING = 1 << 0,
555
556 /* Allow hiberb8 with clk gating */
557 UFSHCD_CAP_HIBERN8_WITH_CLK_GATING = 1 << 1,
558
559 /* Allow dynamic clk scaling */
560 UFSHCD_CAP_CLK_SCALING = 1 << 2,
561
562 /* Allow auto bkops to enabled during runtime suspend */
563 UFSHCD_CAP_AUTO_BKOPS_SUSPEND = 1 << 3,
564
565 /*
566 * This capability allows host controller driver to use the UFS HCI's
567 * interrupt aggregation capability.
568 * CAUTION: Enabling this might reduce overall UFS throughput.
569 */
570 UFSHCD_CAP_INTR_AGGR = 1 << 4,
571
572 /*
573 * This capability allows the device auto-bkops to be always enabled
574 * except during suspend (both runtime and suspend).
575 * Enabling this capability means that device will always be allowed
576 * to do background operation when it's active but it might degrade
577 * the performance of ongoing read/write operations.
578 */
579 UFSHCD_CAP_KEEP_AUTO_BKOPS_ENABLED_EXCEPT_SUSPEND = 1 << 5,
580
581 /*
582 * This capability allows host controller driver to automatically
583 * enable runtime power management by itself instead of waiting
584 * for userspace to control the power management.
585 */
586 UFSHCD_CAP_RPM_AUTOSUSPEND = 1 << 6,
3d17b9b5
AD
587
588 /*
589 * This capability allows the host controller driver to turn-on
590 * WriteBooster, if the underlying device supports it and is
591 * provisioned to be used. This would increase the write performance.
592 */
593 UFSHCD_CAP_WB_EN = 1 << 7,
5e7341e1
ST
594
595 /*
596 * This capability allows the host controller driver to use the
597 * inline crypto engine, if it is present
598 */
599 UFSHCD_CAP_CRYPTO = 1 << 8,
dd7143e2
CG
600
601 /*
602 * This capability allows the controller regulators to be put into
603 * lpm mode aggressively during clock gating.
604 * This would increase power savings.
605 */
606 UFSHCD_CAP_AGGR_POWER_COLLAPSE = 1 << 9,
fe1d4c2e
AH
607
608 /*
609 * This capability allows the host controller driver to use DeepSleep,
610 * if it is supported by the UFS device. The host controller driver must
611 * support device hardware reset via the hba->device_reset() callback,
612 * in order to exit DeepSleep state.
613 */
614 UFSHCD_CAP_DEEPSLEEP = 1 << 10,
c2014682
SC
615};
616
90b8491c
SC
617struct ufs_hba_variant_params {
618 struct devfreq_dev_profile devfreq_profile;
619 struct devfreq_simple_ondemand_data ondemand_data;
620 u16 hba_enable_delay_us;
d14734ae 621 u32 wb_flush_threshold;
90b8491c
SC
622};
623
e0eca63e
VH
624/**
625 * struct ufs_hba - per adapter private structure
626 * @mmio_base: UFSHCI base register address
627 * @ucdl_base_addr: UFS Command Descriptor base address
628 * @utrdl_base_addr: UTP Transfer Request Descriptor base address
629 * @utmrdl_base_addr: UTP Task Management Descriptor base address
630 * @ucdl_dma_addr: UFS Command Descriptor DMA address
631 * @utrdl_dma_addr: UTRDL DMA address
632 * @utmrdl_dma_addr: UTMRDL DMA address
633 * @host: Scsi_Host instance of the driver
634 * @dev: device handle
635 * @lrb: local reference block
7252a360 636 * @cmd_queue: Used to allocate command tags from hba->host->tag_set.
e0eca63e
VH
637 * @outstanding_tasks: Bits representing outstanding task requests
638 * @outstanding_reqs: Bits representing outstanding transfer requests
639 * @capabilities: UFS Controller Capabilities
640 * @nutrs: Transfer Request Queue depth supported by controller
641 * @nutmrs: Task Management Queue depth supported by controller
642 * @ufs_version: UFS Version to which controller complies
5c0c28a8
SRT
643 * @vops: pointer to variant specific operations
644 * @priv: pointer to variant specific private data
e0eca63e
VH
645 * @irq: Irq number of the controller
646 * @active_uic_cmd: handle of active UIC command
6ccf44fe 647 * @uic_cmd_mutex: mutex for uic command
69a6c269
BVA
648 * @tmf_tag_set: TMF tag set.
649 * @tmf_queue: Used to allocate TMF tags.
53b3d9c3 650 * @pwr_done: completion for power mode change
e0eca63e 651 * @ufshcd_state: UFSHCD states
3441da7d 652 * @eh_flags: Error handling flags
2fbd009b 653 * @intr_mask: Interrupt Mask Bits
66ec6d59 654 * @ee_ctrl_mask: Exception event control mask
1d337ec2 655 * @is_powered: flag to check if HBA is powered
4db7a236 656 * @eh_wq: Workqueue that eh_work works on
e8e7f271 657 * @eh_work: Worker to handle UFS errors that require s/w attention
66ec6d59 658 * @eeh_work: Worker to handle exception events
e0eca63e 659 * @errors: HBA errors
e8e7f271
SRT
660 * @uic_error: UFS interconnect layer error status
661 * @saved_err: sticky error mask
662 * @saved_uic_err: sticky UIC error mask
4db7a236 663 * @force_reset: flag to force eh_work perform a full reset
2355b66e 664 * @force_pmc: flag to force a power mode change
2df74b69 665 * @silence_err_logs: flag to silence error logs
5a0b0cb9 666 * @dev_cmd: ufs device management command information
cad2e03d 667 * @last_dme_cmd_tstamp: time stamp of the last completed DME command
66ec6d59 668 * @auto_bkops_enabled: to track whether bkops is enabled in device
aa497613 669 * @vreg_info: UFS device voltage regulator information
c6e79dac 670 * @clk_list_head: UFS host controller clocks list node head
7eb584db
DR
671 * @pwr_info: holds current power mode
672 * @max_pwr_info: keeps the device max valid pwm
a4b0e8a4 673 * @desc_size: descriptor sizes reported by device
afdfff59
YG
674 * @urgent_bkops_lvl: keeps track of urgent bkops level for device
675 * @is_urgent_bkops_lvl_checked: keeps track if the urgent bkops level for
676 * device is known or not.
38135535 677 * @scsi_block_reqs_cnt: reference counting for scsi block requests
70297a8a
ST
678 * @crypto_capabilities: Content of crypto capabilities register (0x100)
679 * @crypto_cap_array: Array of crypto capabilities
680 * @crypto_cfg_register: Start of the crypto cfg array
681 * @ksm: the keyslot manager tied to this hba
e0eca63e
VH
682 */
683struct ufs_hba {
684 void __iomem *mmio_base;
685
686 /* Virtual memory reference */
687 struct utp_transfer_cmd_desc *ucdl_base_addr;
688 struct utp_transfer_req_desc *utrdl_base_addr;
689 struct utp_task_req_desc *utmrdl_base_addr;
690
691 /* DMA memory reference */
692 dma_addr_t ucdl_dma_addr;
693 dma_addr_t utrdl_dma_addr;
694 dma_addr_t utmrdl_dma_addr;
695
696 struct Scsi_Host *host;
697 struct device *dev;
7252a360 698 struct request_queue *cmd_queue;
2a8fa600
SJ
699 /*
700 * This field is to keep a reference to "scsi_device" corresponding to
701 * "UFS device" W-LU.
702 */
703 struct scsi_device *sdev_ufs_device;
4f3e900b 704 struct scsi_device *sdev_rpmb;
e0eca63e 705
57d104c1
SJ
706 enum ufs_dev_pwr_mode curr_dev_pwr_mode;
707 enum uic_link_state uic_link_state;
708 /* Desired UFS power management level during runtime PM */
709 enum ufs_pm_level rpm_lvl;
710 /* Desired UFS power management level during system PM */
711 enum ufs_pm_level spm_lvl;
09690d5a 712 struct device_attribute rpm_lvl_attr;
713 struct device_attribute spm_lvl_attr;
57d104c1
SJ
714 int pm_op_in_progress;
715
ad448378
AH
716 /* Auto-Hibernate Idle Timer register value */
717 u32 ahit;
718
e0eca63e
VH
719 struct ufshcd_lrb *lrb;
720
721 unsigned long outstanding_tasks;
722 unsigned long outstanding_reqs;
723
724 u32 capabilities;
725 int nutrs;
726 int nutmrs;
727 u32 ufs_version;
176eb927 728 const struct ufs_hba_variant_ops *vops;
90b8491c 729 struct ufs_hba_variant_params *vps;
5c0c28a8 730 void *priv;
e0eca63e 731 unsigned int irq;
57d104c1 732 bool is_irq_enabled;
9e1e8a75 733 enum ufs_ref_clk_freq dev_ref_clk_freq;
e0eca63e 734
cad2e03d 735 unsigned int quirks; /* Deviations from standard UFSHCI spec. */
6ccf44fe 736
c58ab7aa
YG
737 /* Device deviations from standard UFS device spec. */
738 unsigned int dev_quirks;
739
69a6c269
BVA
740 struct blk_mq_tag_set tmf_tag_set;
741 struct request_queue *tmf_queue;
e0eca63e 742
57d104c1
SJ
743 struct uic_command *active_uic_cmd;
744 struct mutex uic_cmd_mutex;
745 struct completion *uic_async_done;
53b3d9c3 746
e0eca63e 747 u32 ufshcd_state;
3441da7d 748 u32 eh_flags;
2fbd009b 749 u32 intr_mask;
66ec6d59 750 u16 ee_ctrl_mask;
1d337ec2 751 bool is_powered;
e0eca63e
VH
752
753 /* Work Queues */
4db7a236 754 struct workqueue_struct *eh_wq;
e8e7f271 755 struct work_struct eh_work;
66ec6d59 756 struct work_struct eeh_work;
e0eca63e
VH
757
758 /* HBA Errors */
759 u32 errors;
e8e7f271
SRT
760 u32 uic_error;
761 u32 saved_err;
762 u32 saved_uic_err;
ff8e20c6 763 struct ufs_stats ufs_stats;
4db7a236 764 bool force_reset;
2355b66e 765 bool force_pmc;
2df74b69 766 bool silence_err_logs;
5a0b0cb9
SRT
767
768 /* Device management request data */
769 struct ufs_dev_cmd dev_cmd;
cad2e03d 770 ktime_t last_dme_cmd_tstamp;
66ec6d59 771
57d104c1
SJ
772 /* Keeps information of the UFS device connected to this host */
773 struct ufs_dev_info dev_info;
66ec6d59 774 bool auto_bkops_enabled;
aa497613 775 struct ufs_vreg_info vreg_info;
c6e79dac 776 struct list_head clk_list_head;
57d104c1
SJ
777
778 bool wlun_dev_clr_ua;
7eb584db 779
7fabb77b
GB
780 /* Number of requests aborts */
781 int req_abort_count;
782
54b879b7
YG
783 /* Number of lanes available (1 or 2) for Rx/Tx */
784 u32 lanes_per_direction;
7eb584db
DR
785 struct ufs_pa_layer_attr pwr_info;
786 struct ufs_pwr_mode_info max_pwr_info;
1ab27c9c
ST
787
788 struct ufs_clk_gating clk_gating;
789 /* Control to enable/disable host capabilities */
790 u32 caps;
856b3483
ST
791
792 struct devfreq *devfreq;
793 struct ufs_clk_scaling clk_scaling;
e785060e 794 bool is_sys_suspended;
afdfff59
YG
795
796 enum bkops_status urgent_bkops_lvl;
797 bool is_urgent_bkops_lvl_checked;
a3cd5ec5 798
799 struct rw_semaphore clk_scaling_lock;
7a0bf85b 800 unsigned char desc_size[QUERY_DESC_IDN_MAX];
38135535 801 atomic_t scsi_block_reqs_cnt;
df032bf2
AA
802
803 struct device bsg_dev;
804 struct request_queue *bsg_queue;
3d17b9b5
AD
805 bool wb_buf_flush_enabled;
806 bool wb_enabled;
51dd905b 807 struct delayed_work rpm_dev_flush_recheck_work;
70297a8a
ST
808
809#ifdef CONFIG_SCSI_UFS_CRYPTO
810 union ufs_crypto_capabilities crypto_capabilities;
811 union ufs_crypto_cap_entry *crypto_cap_array;
812 u32 crypto_cfg_register;
813 struct blk_keyslot_manager ksm;
814#endif
e0eca63e
VH
815};
816
1ab27c9c
ST
817/* Returns true if clocks can be gated. Otherwise false */
818static inline bool ufshcd_is_clkgating_allowed(struct ufs_hba *hba)
819{
820 return hba->caps & UFSHCD_CAP_CLK_GATING;
821}
822static inline bool ufshcd_can_hibern8_during_gating(struct ufs_hba *hba)
823{
824 return hba->caps & UFSHCD_CAP_HIBERN8_WITH_CLK_GATING;
825}
fcb0c4b0 826static inline int ufshcd_is_clkscaling_supported(struct ufs_hba *hba)
856b3483
ST
827{
828 return hba->caps & UFSHCD_CAP_CLK_SCALING;
829}
374a246e
SJ
830static inline bool ufshcd_can_autobkops_during_suspend(struct ufs_hba *hba)
831{
832 return hba->caps & UFSHCD_CAP_AUTO_BKOPS_SUSPEND;
833}
49615ba1
SC
834static inline bool ufshcd_is_rpm_autosuspend_allowed(struct ufs_hba *hba)
835{
836 return hba->caps & UFSHCD_CAP_RPM_AUTOSUSPEND;
837}
374a246e 838
b852190e
YG
839static inline bool ufshcd_is_intr_aggr_allowed(struct ufs_hba *hba)
840{
4b9ffb5a
JP
841/* DWC UFS Core has the Interrupt aggregation feature but is not detectable*/
842#ifndef CONFIG_SCSI_UFS_DWC
b852190e
YG
843 if ((hba->caps & UFSHCD_CAP_INTR_AGGR) &&
844 !(hba->quirks & UFSHCD_QUIRK_BROKEN_INTR_AGGR))
845 return true;
846 else
847 return false;
4b9ffb5a
JP
848#else
849return true;
850#endif
b852190e
YG
851}
852
dd7143e2
CG
853static inline bool ufshcd_can_aggressive_pc(struct ufs_hba *hba)
854{
855 return !!(ufshcd_is_link_hibern8(hba) &&
856 (hba->caps & UFSHCD_CAP_AGGR_POWER_COLLAPSE));
857}
858
ee5f1042
SC
859static inline bool ufshcd_is_auto_hibern8_supported(struct ufs_hba *hba)
860{
8da76f71
AH
861 return (hba->capabilities & MASK_AUTO_HIBERN8_SUPPORT) &&
862 !(hba->quirks & UFSHCD_QUIRK_BROKEN_AUTO_HIBERN8);
ee5f1042
SC
863}
864
5a244e0e
SC
865static inline bool ufshcd_is_auto_hibern8_enabled(struct ufs_hba *hba)
866{
867 return FIELD_GET(UFSHCI_AHIBERN8_TIMER_MASK, hba->ahit) ? true : false;
868}
869
3d17b9b5
AD
870static inline bool ufshcd_is_wb_allowed(struct ufs_hba *hba)
871{
872 return hba->caps & UFSHCD_CAP_WB_EN;
873}
874
b873a275
SJ
875#define ufshcd_writel(hba, val, reg) \
876 writel((val), (hba)->mmio_base + (reg))
877#define ufshcd_readl(hba, reg) \
878 readl((hba)->mmio_base + (reg))
879
e785060e
DR
880/**
881 * ufshcd_rmwl - read modify write into a register
882 * @hba - per adapter instance
883 * @mask - mask to apply on read value
884 * @val - actual value to write
885 * @reg - register address
886 */
887static inline void ufshcd_rmwl(struct ufs_hba *hba, u32 mask, u32 val, u32 reg)
888{
889 u32 tmp;
890
891 tmp = ufshcd_readl(hba, reg);
892 tmp &= ~mask;
893 tmp |= (val & mask);
894 ufshcd_writel(hba, tmp, reg);
895}
896
5c0c28a8 897int ufshcd_alloc_host(struct device *, struct ufs_hba **);
47555a5c 898void ufshcd_dealloc_host(struct ufs_hba *);
9d19bf7a 899int ufshcd_hba_enable(struct ufs_hba *hba);
5c0c28a8 900int ufshcd_init(struct ufs_hba * , void __iomem * , unsigned int);
087c5efa 901int ufshcd_link_recovery(struct ufs_hba *hba);
9d19bf7a 902int ufshcd_make_hba_operational(struct ufs_hba *hba);
e0eca63e 903void ufshcd_remove(struct ufs_hba *);
9d19bf7a 904int ufshcd_uic_hibern8_exit(struct ufs_hba *hba);
5c955c10 905void ufshcd_delay_us(unsigned long us, unsigned long tolerance);
596585a2
YG
906int ufshcd_wait_for_register(struct ufs_hba *hba, u32 reg, u32 mask,
907 u32 val, unsigned long interval_us,
5cac1095 908 unsigned long timeout_ms);
9e1e8a75 909void ufshcd_parse_dev_ref_clk_freq(struct ufs_hba *hba, struct clk *refclk);
e965e5e0 910void ufshcd_update_evt_hist(struct ufs_hba *hba, u32 id, u32 val);
e0eca63e 911
68078d5c
DR
912static inline void check_upiu_size(void)
913{
914 BUILD_BUG_ON(ALIGNED_UPIU_SIZE <
915 GENERAL_UPIU_REQUEST_SIZE + QUERY_DESC_MAX_SIZE);
916}
917
1ce5898a
YG
918/**
919 * ufshcd_set_variant - set variant specific data to the hba
920 * @hba - per adapter instance
921 * @variant - pointer to variant specific data
922 */
923static inline void ufshcd_set_variant(struct ufs_hba *hba, void *variant)
924{
925 BUG_ON(!hba);
926 hba->priv = variant;
927}
928
929/**
930 * ufshcd_get_variant - get variant specific data from the hba
931 * @hba - per adapter instance
932 */
933static inline void *ufshcd_get_variant(struct ufs_hba *hba)
934{
935 BUG_ON(!hba);
936 return hba->priv;
937}
4e768e76 938static inline bool ufshcd_keep_autobkops_enabled_except_suspend(
939 struct ufs_hba *hba)
940{
941 return hba->caps & UFSHCD_CAP_KEEP_AUTO_BKOPS_ENABLED_EXCEPT_SUSPEND;
942}
1ce5898a 943
e31011ab 944static inline u8 ufshcd_wb_get_query_index(struct ufs_hba *hba)
6f8d5a6a
SC
945{
946 if (hba->dev_info.b_wb_buffer_type == WB_BUF_MODE_LU_DEDICATED)
947 return hba->dev_info.wb_dedicated_lu;
948 return 0;
949}
950
66ec6d59
SRT
951extern int ufshcd_runtime_suspend(struct ufs_hba *hba);
952extern int ufshcd_runtime_resume(struct ufs_hba *hba);
953extern int ufshcd_runtime_idle(struct ufs_hba *hba);
57d104c1
SJ
954extern int ufshcd_system_suspend(struct ufs_hba *hba);
955extern int ufshcd_system_resume(struct ufs_hba *hba);
956extern int ufshcd_shutdown(struct ufs_hba *hba);
fc85a74e
SC
957extern int ufshcd_dme_configure_adapt(struct ufs_hba *hba,
958 int agreed_gear,
959 int adapt_val);
12b4fdb4
SJ
960extern int ufshcd_dme_set_attr(struct ufs_hba *hba, u32 attr_sel,
961 u8 attr_set, u32 mib_val, u8 peer);
962extern int ufshcd_dme_get_attr(struct ufs_hba *hba, u32 attr_sel,
963 u32 *mib_val, u8 peer);
0d846e70
AA
964extern int ufshcd_config_pwr_mode(struct ufs_hba *hba,
965 struct ufs_pa_layer_attr *desired_pwr_mode);
12b4fdb4
SJ
966
967/* UIC command interfaces for DME primitives */
968#define DME_LOCAL 0
969#define DME_PEER 1
970#define ATTR_SET_NOR 0 /* NORMAL */
971#define ATTR_SET_ST 1 /* STATIC */
972
973static inline int ufshcd_dme_set(struct ufs_hba *hba, u32 attr_sel,
974 u32 mib_val)
975{
976 return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR,
977 mib_val, DME_LOCAL);
978}
979
980static inline int ufshcd_dme_st_set(struct ufs_hba *hba, u32 attr_sel,
981 u32 mib_val)
982{
983 return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_ST,
984 mib_val, DME_LOCAL);
985}
986
987static inline int ufshcd_dme_peer_set(struct ufs_hba *hba, u32 attr_sel,
988 u32 mib_val)
989{
990 return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_NOR,
991 mib_val, DME_PEER);
992}
993
994static inline int ufshcd_dme_peer_st_set(struct ufs_hba *hba, u32 attr_sel,
995 u32 mib_val)
996{
997 return ufshcd_dme_set_attr(hba, attr_sel, ATTR_SET_ST,
998 mib_val, DME_PEER);
999}
1000
1001static inline int ufshcd_dme_get(struct ufs_hba *hba,
1002 u32 attr_sel, u32 *mib_val)
1003{
1004 return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_LOCAL);
1005}
1006
1007static inline int ufshcd_dme_peer_get(struct ufs_hba *hba,
1008 u32 attr_sel, u32 *mib_val)
1009{
1010 return ufshcd_dme_get_attr(hba, attr_sel, mib_val, DME_PEER);
1011}
1012
f37aabcf
YG
1013static inline bool ufshcd_is_hs_mode(struct ufs_pa_layer_attr *pwr_info)
1014{
1015 return (pwr_info->pwr_rx == FAST_MODE ||
1016 pwr_info->pwr_rx == FASTAUTO_MODE) &&
1017 (pwr_info->pwr_tx == FAST_MODE ||
1018 pwr_info->pwr_tx == FASTAUTO_MODE);
1019}
1020
984eaac1
SC
1021static inline int ufshcd_disable_host_tx_lcc(struct ufs_hba *hba)
1022{
1023 return ufshcd_dme_set(hba, UIC_ARG_MIB(PA_LOCAL_TX_LCC_ENABLE), 0);
1024}
1025
dc3c8d3a 1026/* Expose Query-Request API */
2238d31c
SN
1027int ufshcd_query_descriptor_retry(struct ufs_hba *hba,
1028 enum query_opcode opcode,
1029 enum desc_idn idn, u8 index,
1030 u8 selector,
1031 u8 *desc_buf, int *buf_len);
45bced87
SN
1032int ufshcd_read_desc_param(struct ufs_hba *hba,
1033 enum desc_idn desc_id,
1034 int desc_index,
1035 u8 param_offset,
1036 u8 *param_read_buf,
1037 u8 param_size);
ec92b59c
SN
1038int ufshcd_query_attr(struct ufs_hba *hba, enum query_opcode opcode,
1039 enum attr_idn idn, u8 index, u8 selector, u32 *attr_val);
dc3c8d3a 1040int ufshcd_query_flag(struct ufs_hba *hba, enum query_opcode opcode,
1f34eedf 1041 enum flag_idn idn, u8 index, bool *flag_res);
4b828fe1 1042
71d848b8 1043void ufshcd_auto_hibern8_enable(struct ufs_hba *hba);
ba7af5ec 1044void ufshcd_auto_hibern8_update(struct ufs_hba *hba, u32 ahit);
8db269a5 1045void ufshcd_fixup_dev_quirks(struct ufs_hba *hba, struct ufs_dev_fix *fixups);
4b828fe1
TW
1046#define SD_ASCII_STD true
1047#define SD_RAW false
1048int ufshcd_read_string_desc(struct ufs_hba *hba, u8 desc_index,
1049 u8 **buf, bool ascii);
2238d31c 1050
1ab27c9c
ST
1051int ufshcd_hold(struct ufs_hba *hba, bool async);
1052void ufshcd_release(struct ufs_hba *hba);
a4b0e8a4 1053
7a0bf85b
BH
1054void ufshcd_map_desc_id_to_length(struct ufs_hba *hba, enum desc_idn desc_id,
1055 int *desc_length);
a4b0e8a4 1056
37113106 1057u32 ufshcd_get_local_unipro_ver(struct ufs_hba *hba);
0263bcd0 1058
e77044c5
AA
1059int ufshcd_send_uic_cmd(struct ufs_hba *hba, struct uic_command *uic_cmd);
1060
5e0a86ee
AA
1061int ufshcd_exec_raw_upiu_cmd(struct ufs_hba *hba,
1062 struct utp_upiu_req *req_upiu,
1063 struct utp_upiu_req *rsp_upiu,
1064 int msgcode,
1065 u8 *desc_buff, int *buff_len,
1066 enum query_opcode desc_op);
1067
0263bcd0
YG
1068/* Wrapper functions for safely calling variant operations */
1069static inline const char *ufshcd_get_var_name(struct ufs_hba *hba)
1070{
1071 if (hba->vops)
1072 return hba->vops->name;
1073 return "";
1074}
1075
1076static inline int ufshcd_vops_init(struct ufs_hba *hba)
1077{
1078 if (hba->vops && hba->vops->init)
1079 return hba->vops->init(hba);
1080
1081 return 0;
1082}
1083
1084static inline void ufshcd_vops_exit(struct ufs_hba *hba)
1085{
1086 if (hba->vops && hba->vops->exit)
1087 return hba->vops->exit(hba);
1088}
1089
1090static inline u32 ufshcd_vops_get_ufs_hci_version(struct ufs_hba *hba)
1091{
1092 if (hba->vops && hba->vops->get_ufs_hci_version)
1093 return hba->vops->get_ufs_hci_version(hba);
1094
1095 return ufshcd_readl(hba, REG_UFS_VERSION);
1096}
1097
f06fcc71
YG
1098static inline int ufshcd_vops_clk_scale_notify(struct ufs_hba *hba,
1099 bool up, enum ufs_notify_change_status status)
0263bcd0
YG
1100{
1101 if (hba->vops && hba->vops->clk_scale_notify)
f06fcc71
YG
1102 return hba->vops->clk_scale_notify(hba, up, status);
1103 return 0;
0263bcd0
YG
1104}
1105
172614a9
SC
1106static inline void ufshcd_vops_event_notify(struct ufs_hba *hba,
1107 enum ufs_event_type evt,
1108 void *data)
1109{
1110 if (hba->vops && hba->vops->event_notify)
1111 hba->vops->event_notify(hba, evt, data);
1112}
1113
1e879e8f
SJ
1114static inline int ufshcd_vops_setup_clocks(struct ufs_hba *hba, bool on,
1115 enum ufs_notify_change_status status)
0263bcd0
YG
1116{
1117 if (hba->vops && hba->vops->setup_clocks)
1e879e8f 1118 return hba->vops->setup_clocks(hba, on, status);
0263bcd0
YG
1119 return 0;
1120}
1121
0263bcd0
YG
1122static inline int ufshcd_vops_hce_enable_notify(struct ufs_hba *hba,
1123 bool status)
1124{
1125 if (hba->vops && hba->vops->hce_enable_notify)
1126 return hba->vops->hce_enable_notify(hba, status);
1127
1128 return 0;
1129}
1130static inline int ufshcd_vops_link_startup_notify(struct ufs_hba *hba,
1131 bool status)
1132{
1133 if (hba->vops && hba->vops->link_startup_notify)
1134 return hba->vops->link_startup_notify(hba, status);
1135
1136 return 0;
1137}
1138
1139static inline int ufshcd_vops_pwr_change_notify(struct ufs_hba *hba,
1140 bool status,
1141 struct ufs_pa_layer_attr *dev_max_params,
1142 struct ufs_pa_layer_attr *dev_req_params)
1143{
1144 if (hba->vops && hba->vops->pwr_change_notify)
1145 return hba->vops->pwr_change_notify(hba, status,
1146 dev_max_params, dev_req_params);
1147
1148 return -ENOTSUPP;
1149}
1150
0e675efa
KK
1151static inline void ufshcd_vops_setup_xfer_req(struct ufs_hba *hba, int tag,
1152 bool is_scsi_cmd)
1153{
1154 if (hba->vops && hba->vops->setup_xfer_req)
1155 return hba->vops->setup_xfer_req(hba, tag, is_scsi_cmd);
1156}
1157
d2877be4
KK
1158static inline void ufshcd_vops_setup_task_mgmt(struct ufs_hba *hba,
1159 int tag, u8 tm_function)
1160{
1161 if (hba->vops && hba->vops->setup_task_mgmt)
1162 return hba->vops->setup_task_mgmt(hba, tag, tm_function);
1163}
1164
ee32c909
KK
1165static inline void ufshcd_vops_hibern8_notify(struct ufs_hba *hba,
1166 enum uic_cmd_dme cmd,
1167 enum ufs_notify_change_status status)
1168{
1169 if (hba->vops && hba->vops->hibern8_notify)
1170 return hba->vops->hibern8_notify(hba, cmd, status);
1171}
1172
09750066 1173static inline int ufshcd_vops_apply_dev_quirks(struct ufs_hba *hba)
56d4a186
SJ
1174{
1175 if (hba->vops && hba->vops->apply_dev_quirks)
09750066 1176 return hba->vops->apply_dev_quirks(hba);
56d4a186
SJ
1177 return 0;
1178}
1179
c28c00ba
SC
1180static inline void ufshcd_vops_fixup_dev_quirks(struct ufs_hba *hba)
1181{
1182 if (hba->vops && hba->vops->fixup_dev_quirks)
1183 hba->vops->fixup_dev_quirks(hba);
1184}
1185
0263bcd0
YG
1186static inline int ufshcd_vops_suspend(struct ufs_hba *hba, enum ufs_pm_op op)
1187{
1188 if (hba->vops && hba->vops->suspend)
1189 return hba->vops->suspend(hba, op);
1190
1191 return 0;
1192}
1193
1194static inline int ufshcd_vops_resume(struct ufs_hba *hba, enum ufs_pm_op op)
1195{
1196 if (hba->vops && hba->vops->resume)
1197 return hba->vops->resume(hba, op);
1198
1199 return 0;
1200}
1201
6e3fd44d
YG
1202static inline void ufshcd_vops_dbg_register_dump(struct ufs_hba *hba)
1203{
1204 if (hba->vops && hba->vops->dbg_register_dump)
1205 hba->vops->dbg_register_dump(hba);
1206}
1207
d8d9f793
BA
1208static inline void ufshcd_vops_device_reset(struct ufs_hba *hba)
1209{
a5fe372d 1210 if (hba->vops && hba->vops->device_reset) {
151f1b66
AH
1211 int err = hba->vops->device_reset(hba);
1212
1213 if (!err)
1214 ufshcd_set_ufs_dev_active(hba);
1215 if (err != -EOPNOTSUPP)
e965e5e0 1216 ufshcd_update_evt_hist(hba, UFS_EVT_DEV_RESET, err);
a5fe372d 1217 }
d8d9f793
BA
1218}
1219
2c75f9a5
AD
1220static inline void ufshcd_vops_config_scaling_param(struct ufs_hba *hba,
1221 struct devfreq_dev_profile
1222 *profile, void *data)
1223{
1224 if (hba->vops && hba->vops->config_scaling_param)
1225 hba->vops->config_scaling_param(hba, profile, data);
1226}
1227
cbb6813e
SN
1228extern struct ufs_pm_lvl_states ufs_pm_lvl_states[];
1229
d829fc8a
SN
1230/*
1231 * ufshcd_scsi_to_upiu_lun - maps scsi LUN to UPIU LUN
1232 * @scsi_lun: scsi LUN id
1233 *
1234 * Returns UPIU LUN id
1235 */
1236static inline u8 ufshcd_scsi_to_upiu_lun(unsigned int scsi_lun)
1237{
1238 if (scsi_is_wlun(scsi_lun))
1239 return (scsi_lun & UFS_UPIU_MAX_UNIT_NUM_ID)
1240 | UFS_UPIU_WLUN_ID;
1241 else
1242 return scsi_lun & UFS_UPIU_MAX_UNIT_NUM_ID;
1243}
1244
ba80917d
TW
1245int ufshcd_dump_regs(struct ufs_hba *hba, size_t offset, size_t len,
1246 const char *prefix);
1247
e0eca63e 1248#endif /* End of Header */