drm/panfrost: Reset the GPU when the AS_ACTIVE bit is stuck
[linux-2.6-block.git] / drivers / scsi / stex.c
CommitLineData
2874c5fd 1// SPDX-License-Identifier: GPL-2.0-or-later
5a25ba16
JG
2/*
3 * SuperTrak EX Series Storage Controller driver for Linux
4 *
1ec364e6 5 * Copyright (C) 2005-2015 Promise Technology Inc.
5a25ba16 6 *
5a25ba16
JG
7 * Written By:
8 * Ed Lin <promise_linux@promise.com>
5a25ba16
JG
9 */
10
11#include <linux/init.h>
12#include <linux/errno.h>
13#include <linux/kernel.h>
14#include <linux/delay.h>
5a0e3ad6 15#include <linux/slab.h>
5a25ba16
JG
16#include <linux/time.h>
17#include <linux/pci.h>
18#include <linux/blkdev.h>
19#include <linux/interrupt.h>
20#include <linux/types.h>
21#include <linux/module.h>
22#include <linux/spinlock.h>
0da39687 23#include <linux/ktime.h>
61b745fa 24#include <linux/reboot.h>
5a25ba16
JG
25#include <asm/io.h>
26#include <asm/irq.h>
27#include <asm/byteorder.h>
28#include <scsi/scsi.h>
29#include <scsi/scsi_device.h>
30#include <scsi/scsi_cmnd.h>
31#include <scsi/scsi_host.h>
cf355883 32#include <scsi/scsi_tcq.h>
c25da0af 33#include <scsi/scsi_dbg.h>
11002fbc 34#include <scsi/scsi_eh.h>
5a25ba16
JG
35
36#define DRV_NAME "stex"
d6570227
C
37#define ST_DRIVER_VERSION "6.02.0000.01"
38#define ST_VER_MAJOR 6
39#define ST_VER_MINOR 02
1ec364e6
C
40#define ST_OEM 0000
41#define ST_BUILD_VER 01
5a25ba16
JG
42
43enum {
44 /* MU register offset */
45 IMR0 = 0x10, /* MU_INBOUND_MESSAGE_REG0 */
46 IMR1 = 0x14, /* MU_INBOUND_MESSAGE_REG1 */
47 OMR0 = 0x18, /* MU_OUTBOUND_MESSAGE_REG0 */
48 OMR1 = 0x1c, /* MU_OUTBOUND_MESSAGE_REG1 */
49 IDBL = 0x20, /* MU_INBOUND_DOORBELL */
50 IIS = 0x24, /* MU_INBOUND_INTERRUPT_STATUS */
51 IIM = 0x28, /* MU_INBOUND_INTERRUPT_MASK */
52 ODBL = 0x2c, /* MU_OUTBOUND_DOORBELL */
53 OIS = 0x30, /* MU_OUTBOUND_INTERRUPT_STATUS */
54 OIM = 0x3c, /* MU_OUTBOUND_INTERRUPT_MASK */
55
69cb4875 56 YIOA_STATUS = 0x00,
0f3f6ee6
EL
57 YH2I_INT = 0x20,
58 YINT_EN = 0x34,
59 YI2H_INT = 0x9c,
60 YI2H_INT_C = 0xa0,
61 YH2I_REQ = 0xc0,
62 YH2I_REQ_HI = 0xc4,
d6570227
C
63 PSCRATCH0 = 0xb0,
64 PSCRATCH1 = 0xb4,
65 PSCRATCH2 = 0xb8,
66 PSCRATCH3 = 0xbc,
67 PSCRATCH4 = 0xc8,
68 MAILBOX_BASE = 0x1000,
69 MAILBOX_HNDSHK_STS = 0x0,
0f3f6ee6 70
5a25ba16 71 /* MU register value */
9eb46d2a
EL
72 MU_INBOUND_DOORBELL_HANDSHAKE = (1 << 0),
73 MU_INBOUND_DOORBELL_REQHEADCHANGED = (1 << 1),
74 MU_INBOUND_DOORBELL_STATUSTAILCHANGED = (1 << 2),
75 MU_INBOUND_DOORBELL_HMUSTOPPED = (1 << 3),
76 MU_INBOUND_DOORBELL_RESET = (1 << 4),
77
78 MU_OUTBOUND_DOORBELL_HANDSHAKE = (1 << 0),
79 MU_OUTBOUND_DOORBELL_REQUESTTAILCHANGED = (1 << 1),
80 MU_OUTBOUND_DOORBELL_STATUSHEADCHANGED = (1 << 2),
81 MU_OUTBOUND_DOORBELL_BUSCHANGE = (1 << 3),
82 MU_OUTBOUND_DOORBELL_HASEVENT = (1 << 4),
83 MU_OUTBOUND_DOORBELL_REQUEST_RESET = (1 << 27),
5a25ba16
JG
84
85 /* MU status code */
86 MU_STATE_STARTING = 1,
9eb46d2a
EL
87 MU_STATE_STARTED = 2,
88 MU_STATE_RESETTING = 3,
89 MU_STATE_FAILED = 4,
45b42adb
C
90 MU_STATE_STOP = 5,
91 MU_STATE_NOCONNECT = 6,
5a25ba16 92
d6570227 93 MU_MAX_DELAY = 50,
5a25ba16 94 MU_HANDSHAKE_SIGNATURE = 0x55aaaa55,
529e7a62 95 MU_HANDSHAKE_SIGNATURE_HALF = 0x5a5a0000,
76fbf96f 96 MU_HARD_RESET_WAIT = 30000,
5a25ba16
JG
97 HMU_PARTNER_TYPE = 2,
98
99 /* firmware returned values */
100 SRB_STATUS_SUCCESS = 0x01,
101 SRB_STATUS_ERROR = 0x04,
102 SRB_STATUS_BUSY = 0x05,
103 SRB_STATUS_INVALID_REQUEST = 0x06,
104 SRB_STATUS_SELECTION_TIMEOUT = 0x0A,
105 SRB_SEE_SENSE = 0x80,
106
107 /* task attribute */
108 TASK_ATTRIBUTE_SIMPLE = 0x0,
109 TASK_ATTRIBUTE_HEADOFQUEUE = 0x1,
110 TASK_ATTRIBUTE_ORDERED = 0x2,
111 TASK_ATTRIBUTE_ACA = 0x4,
112
0f3f6ee6
EL
113 SS_STS_NORMAL = 0x80000000,
114 SS_STS_DONE = 0x40000000,
115 SS_STS_HANDSHAKE = 0x20000000,
116
117 SS_HEAD_HANDSHAKE = 0x80,
118
69cb4875
EL
119 SS_H2I_INT_RESET = 0x100,
120
9eb46d2a
EL
121 SS_I2H_REQUEST_RESET = 0x2000,
122
69cb4875
EL
123 SS_MU_OPERATIONAL = 0x80000000,
124
7cfe99a5 125 STEX_CDB_LENGTH = 16,
5a25ba16 126 STATUS_VAR_LEN = 128,
5a25ba16
JG
127
128 /* sg flags */
129 SG_CF_EOT = 0x80, /* end of table */
130 SG_CF_64B = 0x40, /* 64 bit item */
131 SG_CF_HOST = 0x20, /* sg in host memory */
7cfe99a5
ELP
132 MSG_DATA_DIR_ND = 0,
133 MSG_DATA_DIR_IN = 1,
134 MSG_DATA_DIR_OUT = 2,
5a25ba16 135
5a25ba16
JG
136 st_shasta = 0,
137 st_vsc = 1,
591a3a5f
EL
138 st_yosemite = 2,
139 st_seq = 3,
0f3f6ee6 140 st_yel = 4,
d6570227 141 st_P3 = 5,
5a25ba16
JG
142
143 PASSTHRU_REQ_TYPE = 0x00000001,
144 PASSTHRU_REQ_NO_WAKEUP = 0x00000100,
7cfe99a5 145 ST_INTERNAL_TIMEOUT = 180,
5a25ba16 146
fb4f66be
EL
147 ST_TO_CMD = 0,
148 ST_FROM_CMD = 1,
149
5a25ba16 150 /* vendor specific commands of Promise */
fb4f66be
EL
151 MGT_CMD = 0xd8,
152 SINBAND_MGT_CMD = 0xd9,
5a25ba16
JG
153 ARRAY_CMD = 0xe0,
154 CONTROLLER_CMD = 0xe1,
155 DEBUGGING_CMD = 0xe2,
156 PASSTHRU_CMD = 0xe3,
157
158 PASSTHRU_GET_ADAPTER = 0x05,
159 PASSTHRU_GET_DRVVER = 0x10,
fb4f66be
EL
160
161 CTLR_CONFIG_CMD = 0x03,
162 CTLR_SHUTDOWN = 0x0d,
163
5a25ba16
JG
164 CTLR_POWER_STATE_CHANGE = 0x0e,
165 CTLR_POWER_SAVING = 0x01,
166
167 PASSTHRU_SIGNATURE = 0x4e415041,
fb4f66be 168 MGT_CMD_SIGNATURE = 0xba,
5a25ba16
JG
169
170 INQUIRY_EVPD = 0x01,
94e9108b
EL
171
172 ST_ADDITIONAL_MEM = 0x200000,
cbacfb5f 173 ST_ADDITIONAL_MEM_MIN = 0x80000,
797150b9
C
174 PMIC_SHUTDOWN = 0x0D,
175 PMIC_REUMSE = 0x10,
176 ST_IGNORED = -1,
177 ST_NOTHANDLED = 7,
178 ST_S3 = 3,
179 ST_S4 = 4,
180 ST_S5 = 5,
181 ST_S6 = 6,
5a25ba16
JG
182};
183
184struct st_sgitem {
185 u8 ctrl; /* SG_CF_xxx */
186 u8 reserved[3];
187 __le32 count;
f1498161 188 __le64 addr;
5a25ba16
JG
189};
190
0f3f6ee6
EL
191struct st_ss_sgitem {
192 __le32 addr;
193 __le32 addr_hi;
194 __le32 count;
195};
196
5a25ba16
JG
197struct st_sgtable {
198 __le16 sg_count;
199 __le16 max_sg_count;
200 __le32 sz_in_byte;
5a25ba16
JG
201};
202
0f3f6ee6
EL
203struct st_msg_header {
204 __le64 handle;
205 u8 flag;
206 u8 channel;
207 __le16 timeout;
208 u32 reserved;
209};
210
5a25ba16 211struct handshake_frame {
f1498161 212 __le64 rb_phy; /* request payload queue physical address */
5a25ba16
JG
213 __le16 req_sz; /* size of each request payload */
214 __le16 req_cnt; /* count of reqs the buffer can hold */
215 __le16 status_sz; /* size of each status payload */
216 __le16 status_cnt; /* count of status the buffer can hold */
f1498161 217 __le64 hosttime; /* seconds from Jan 1, 1970 (GMT) */
5a25ba16
JG
218 u8 partner_type; /* who sends this frame */
219 u8 reserved0[7];
220 __le32 partner_ver_major;
221 __le32 partner_ver_minor;
222 __le32 partner_ver_oem;
223 __le32 partner_ver_build;
94e9108b
EL
224 __le32 extra_offset; /* NEW */
225 __le32 extra_size; /* NEW */
0f3f6ee6
EL
226 __le32 scratch_size;
227 u32 reserved1;
5a25ba16
JG
228};
229
230struct req_msg {
231 __le16 tag;
232 u8 lun;
233 u8 target;
234 u8 task_attr;
235 u8 task_manage;
7cfe99a5 236 u8 data_dir;
f903d7b7 237 u8 payload_sz; /* payload size in 4-byte, not used */
5a25ba16 238 u8 cdb[STEX_CDB_LENGTH];
5febf6d6 239 u32 variable[];
5a25ba16
JG
240};
241
242struct status_msg {
243 __le16 tag;
244 u8 lun;
245 u8 target;
246 u8 srb_status;
247 u8 scsi_status;
248 u8 reserved;
249 u8 payload_sz; /* payload size in 4-byte */
250 u8 variable[STATUS_VAR_LEN];
251};
252
253struct ver_info {
254 u32 major;
255 u32 minor;
256 u32 oem;
257 u32 build;
258 u32 reserved[2];
259};
260
261struct st_frame {
262 u32 base[6];
263 u32 rom_addr;
264
265 struct ver_info drv_ver;
266 struct ver_info bios_ver;
267
268 u32 bus;
269 u32 slot;
270 u32 irq_level;
271 u32 irq_vec;
272 u32 id;
273 u32 subid;
274
275 u32 dimm_size;
276 u8 dimm_type;
277 u8 reserved[3];
278
279 u32 channel;
280 u32 reserved1;
281};
282
283struct st_drvver {
284 u32 major;
285 u32 minor;
286 u32 oem;
287 u32 build;
288 u32 signature[2];
289 u8 console_id;
290 u8 host_no;
291 u8 reserved0[2];
292 u32 reserved[3];
293};
294
5a25ba16
JG
295struct st_ccb {
296 struct req_msg *req;
297 struct scsi_cmnd *cmd;
298
299 void *sense_buffer;
300 unsigned int sense_bufflen;
301 int sg_count;
302
303 u32 req_type;
304 u8 srb_status;
305 u8 scsi_status;
f1498161 306 u8 reserved[2];
5a25ba16
JG
307};
308
309struct st_hba {
310 void __iomem *mmio_base; /* iomapped PCI memory space */
311 void *dma_mem;
312 dma_addr_t dma_handle;
94e9108b 313 size_t dma_size;
5a25ba16
JG
314
315 struct Scsi_Host *host;
316 struct pci_dev *pdev;
317
0f3f6ee6
EL
318 struct req_msg * (*alloc_rq) (struct st_hba *);
319 int (*map_sg)(struct st_hba *, struct req_msg *, struct st_ccb *);
320 void (*send) (struct st_hba *, struct req_msg *, u16);
321
5a25ba16
JG
322 u32 req_head;
323 u32 req_tail;
324 u32 status_head;
325 u32 status_tail;
326
327 struct status_msg *status_buffer;
328 void *copy_buffer; /* temp buffer for driver-handled commands */
591a3a5f 329 struct st_ccb *ccb;
5a25ba16 330 struct st_ccb *wait_ccb;
0f3f6ee6 331 __le32 *scratch;
5a25ba16 332
9eb46d2a
EL
333 char work_q_name[20];
334 struct workqueue_struct *work_q;
335 struct work_struct reset_work;
336 wait_queue_head_t reset_waitq;
5a25ba16 337 unsigned int mu_status;
5a25ba16 338 unsigned int cardtype;
99946f81
EL
339 int msi_enabled;
340 int out_req_cnt;
591a3a5f
EL
341 u32 extra_offset;
342 u16 rq_count;
343 u16 rq_size;
344 u16 sts_count;
1ec364e6 345 u8 supports_pm;
d6570227 346 int msi_lock;
591a3a5f
EL
347};
348
349struct st_card_info {
0f3f6ee6
EL
350 struct req_msg * (*alloc_rq) (struct st_hba *);
351 int (*map_sg)(struct st_hba *, struct req_msg *, struct st_ccb *);
352 void (*send) (struct st_hba *, struct req_msg *, u16);
591a3a5f
EL
353 unsigned int max_id;
354 unsigned int max_lun;
355 unsigned int max_channel;
356 u16 rq_count;
357 u16 rq_size;
358 u16 sts_count;
5a25ba16
JG
359};
360
9385c5be 361static int S6flag;
61b745fa
C
362static int stex_halt(struct notifier_block *nb, ulong event, void *buf);
363static struct notifier_block stex_notifier = {
364 stex_halt, NULL, 0
365};
366
99946f81
EL
367static int msi;
368module_param(msi, int, 0);
369MODULE_PARM_DESC(msi, "Enable Message Signaled Interrupts(0=off, 1=on)");
370
5a25ba16
JG
371static const char console_inq_page[] =
372{
373 0x03,0x00,0x03,0x03,0xFA,0x00,0x00,0x30,
374 0x50,0x72,0x6F,0x6D,0x69,0x73,0x65,0x20, /* "Promise " */
375 0x52,0x41,0x49,0x44,0x20,0x43,0x6F,0x6E, /* "RAID Con" */
376 0x73,0x6F,0x6C,0x65,0x20,0x20,0x20,0x20, /* "sole " */
377 0x31,0x2E,0x30,0x30,0x20,0x20,0x20,0x20, /* "1.00 " */
378 0x53,0x58,0x2F,0x52,0x53,0x41,0x46,0x2D, /* "SX/RSAF-" */
379 0x54,0x45,0x31,0x2E,0x30,0x30,0x20,0x20, /* "TE1.00 " */
380 0x0C,0x20,0x20,0x20,0x20,0x20,0x20,0x20
381};
382
383MODULE_AUTHOR("Ed Lin");
384MODULE_DESCRIPTION("Promise Technology SuperTrak EX Controllers");
385MODULE_LICENSE("GPL");
386MODULE_VERSION(ST_DRIVER_VERSION);
387
5a25ba16
JG
388static struct status_msg *stex_get_status(struct st_hba *hba)
389{
f1498161 390 struct status_msg *status = hba->status_buffer + hba->status_tail;
5a25ba16
JG
391
392 ++hba->status_tail;
591a3a5f 393 hba->status_tail %= hba->sts_count+1;
5a25ba16
JG
394
395 return status;
396}
397
5a25ba16
JG
398static void stex_invalid_field(struct scsi_cmnd *cmd,
399 void (*done)(struct scsi_cmnd *))
400{
11002fbc
FT
401 cmd->result = (DRIVER_SENSE << 24) | SAM_STAT_CHECK_CONDITION;
402
7cfe99a5 403 /* "Invalid field in cdb" */
11002fbc
FT
404 scsi_build_sense_buffer(0, cmd->sense_buffer, ILLEGAL_REQUEST, 0x24,
405 0x0);
5a25ba16
JG
406 done(cmd);
407}
408
409static struct req_msg *stex_alloc_req(struct st_hba *hba)
410{
591a3a5f 411 struct req_msg *req = hba->dma_mem + hba->req_head * hba->rq_size;
5a25ba16
JG
412
413 ++hba->req_head;
591a3a5f 414 hba->req_head %= hba->rq_count+1;
5a25ba16
JG
415
416 return req;
417}
418
0f3f6ee6
EL
419static struct req_msg *stex_ss_alloc_req(struct st_hba *hba)
420{
421 return (struct req_msg *)(hba->dma_mem +
422 hba->req_head * hba->rq_size + sizeof(struct st_msg_header));
423}
424
5a25ba16
JG
425static int stex_map_sg(struct st_hba *hba,
426 struct req_msg *req, struct st_ccb *ccb)
427{
5a25ba16 428 struct scsi_cmnd *cmd;
d5587d5d 429 struct scatterlist *sg;
5a25ba16 430 struct st_sgtable *dst;
f1498161 431 struct st_sgitem *table;
d5587d5d 432 int i, nseg;
5a25ba16
JG
433
434 cmd = ccb->cmd;
d5587d5d 435 nseg = scsi_dma_map(cmd);
f1498161 436 BUG_ON(nseg < 0);
d5587d5d 437 if (nseg) {
f1498161
EL
438 dst = (struct st_sgtable *)req->variable;
439
d5587d5d
FT
440 ccb->sg_count = nseg;
441 dst->sg_count = cpu_to_le16((u16)nseg);
f1498161
EL
442 dst->max_sg_count = cpu_to_le16(hba->host->sg_tablesize);
443 dst->sz_in_byte = cpu_to_le32(scsi_bufflen(cmd));
5a25ba16 444
f1498161 445 table = (struct st_sgitem *)(dst + 1);
d5587d5d 446 scsi_for_each_sg(cmd, sg, nseg, i) {
f1498161
EL
447 table[i].count = cpu_to_le32((u32)sg_dma_len(sg));
448 table[i].addr = cpu_to_le64(sg_dma_address(sg));
449 table[i].ctrl = SG_CF_64B | SG_CF_HOST;
5a25ba16 450 }
f1498161 451 table[--i].ctrl |= SG_CF_EOT;
5a25ba16
JG
452 }
453
f1498161 454 return nseg;
5a25ba16
JG
455}
456
0f3f6ee6
EL
457static int stex_ss_map_sg(struct st_hba *hba,
458 struct req_msg *req, struct st_ccb *ccb)
459{
460 struct scsi_cmnd *cmd;
461 struct scatterlist *sg;
462 struct st_sgtable *dst;
463 struct st_ss_sgitem *table;
464 int i, nseg;
465
466 cmd = ccb->cmd;
467 nseg = scsi_dma_map(cmd);
468 BUG_ON(nseg < 0);
469 if (nseg) {
470 dst = (struct st_sgtable *)req->variable;
471
472 ccb->sg_count = nseg;
473 dst->sg_count = cpu_to_le16((u16)nseg);
474 dst->max_sg_count = cpu_to_le16(hba->host->sg_tablesize);
475 dst->sz_in_byte = cpu_to_le32(scsi_bufflen(cmd));
476
477 table = (struct st_ss_sgitem *)(dst + 1);
478 scsi_for_each_sg(cmd, sg, nseg, i) {
479 table[i].count = cpu_to_le32((u32)sg_dma_len(sg));
480 table[i].addr =
481 cpu_to_le32(sg_dma_address(sg) & 0xffffffff);
482 table[i].addr_hi =
483 cpu_to_le32((sg_dma_address(sg) >> 16) >> 16);
484 }
485 }
486
487 return nseg;
488}
489
5a25ba16
JG
490static void stex_controller_info(struct st_hba *hba, struct st_ccb *ccb)
491{
492 struct st_frame *p;
493 size_t count = sizeof(struct st_frame);
494
495 p = hba->copy_buffer;
f1498161 496 scsi_sg_copy_to_buffer(ccb->cmd, p, count);
5a25ba16
JG
497 memset(p->base, 0, sizeof(u32)*6);
498 *(unsigned long *)(p->base) = pci_resource_start(hba->pdev, 0);
499 p->rom_addr = 0;
500
501 p->drv_ver.major = ST_VER_MAJOR;
502 p->drv_ver.minor = ST_VER_MINOR;
503 p->drv_ver.oem = ST_OEM;
504 p->drv_ver.build = ST_BUILD_VER;
505
506 p->bus = hba->pdev->bus->number;
507 p->slot = hba->pdev->devfn;
508 p->irq_level = 0;
509 p->irq_vec = hba->pdev->irq;
510 p->id = hba->pdev->vendor << 16 | hba->pdev->device;
511 p->subid =
512 hba->pdev->subsystem_vendor << 16 | hba->pdev->subsystem_device;
513
f1498161 514 scsi_sg_copy_from_buffer(ccb->cmd, p, count);
5a25ba16
JG
515}
516
517static void
518stex_send_cmd(struct st_hba *hba, struct req_msg *req, u16 tag)
519{
520 req->tag = cpu_to_le16(tag);
5a25ba16
JG
521
522 hba->ccb[tag].req = req;
523 hba->out_req_cnt++;
524
525 writel(hba->req_head, hba->mmio_base + IMR0);
526 writel(MU_INBOUND_DOORBELL_REQHEADCHANGED, hba->mmio_base + IDBL);
527 readl(hba->mmio_base + IDBL); /* flush */
528}
529
0f3f6ee6
EL
530static void
531stex_ss_send_cmd(struct st_hba *hba, struct req_msg *req, u16 tag)
532{
533 struct scsi_cmnd *cmd;
534 struct st_msg_header *msg_h;
535 dma_addr_t addr;
536
537 req->tag = cpu_to_le16(tag);
538
539 hba->ccb[tag].req = req;
540 hba->out_req_cnt++;
541
542 cmd = hba->ccb[tag].cmd;
543 msg_h = (struct st_msg_header *)req - 1;
544 if (likely(cmd)) {
545 msg_h->channel = (u8)cmd->device->channel;
546 msg_h->timeout = cpu_to_le16(cmd->request->timeout/HZ);
547 }
548 addr = hba->dma_handle + hba->req_head * hba->rq_size;
549 addr += (hba->ccb[tag].sg_count+4)/11;
550 msg_h->handle = cpu_to_le64(addr);
551
552 ++hba->req_head;
553 hba->req_head %= hba->rq_count+1;
d6570227
C
554 if (hba->cardtype == st_P3) {
555 writel((addr >> 16) >> 16, hba->mmio_base + YH2I_REQ_HI);
556 writel(addr, hba->mmio_base + YH2I_REQ);
557 } else {
558 writel((addr >> 16) >> 16, hba->mmio_base + YH2I_REQ_HI);
559 readl(hba->mmio_base + YH2I_REQ_HI); /* flush */
560 writel(addr, hba->mmio_base + YH2I_REQ);
561 readl(hba->mmio_base + YH2I_REQ); /* flush */
562 }
0f3f6ee6
EL
563}
564
45b42adb
C
565static void return_abnormal_state(struct st_hba *hba, int status)
566{
567 struct st_ccb *ccb;
568 unsigned long flags;
569 u16 tag;
570
571 spin_lock_irqsave(hba->host->host_lock, flags);
572 for (tag = 0; tag < hba->host->can_queue; tag++) {
573 ccb = &hba->ccb[tag];
574 if (ccb->req == NULL)
575 continue;
576 ccb->req = NULL;
577 if (ccb->cmd) {
578 scsi_dma_unmap(ccb->cmd);
579 ccb->cmd->result = status << 16;
580 ccb->cmd->scsi_done(ccb->cmd);
581 ccb->cmd = NULL;
582 }
583 }
584 spin_unlock_irqrestore(hba->host->host_lock, flags);
585}
5a25ba16
JG
586static int
587stex_slave_config(struct scsi_device *sdev)
588{
589 sdev->use_10_for_rw = 1;
590 sdev->use_10_for_ms = 1;
dc5c49bf 591 blk_queue_rq_timeout(sdev->request_queue, 60 * HZ);
cf355883 592
5a25ba16
JG
593 return 0;
594}
595
5a25ba16 596static int
f281233d 597stex_queuecommand_lck(struct scsi_cmnd *cmd, void (*done)(struct scsi_cmnd *))
5a25ba16
JG
598{
599 struct st_hba *hba;
600 struct Scsi_Host *host;
f1498161 601 unsigned int id, lun;
5a25ba16
JG
602 struct req_msg *req;
603 u16 tag;
7cfe99a5 604
5a25ba16
JG
605 host = cmd->device->host;
606 id = cmd->device->id;
e0b2e597 607 lun = cmd->device->lun;
5a25ba16 608 hba = (struct st_hba *) &host->hostdata[0];
45b42adb
C
609 if (hba->mu_status == MU_STATE_NOCONNECT) {
610 cmd->result = DID_NO_CONNECT;
611 done(cmd);
612 return 0;
613 }
614 if (unlikely(hba->mu_status != MU_STATE_STARTED))
9eb46d2a
EL
615 return SCSI_MLQUEUE_HOST_BUSY;
616
5a25ba16
JG
617 switch (cmd->cmnd[0]) {
618 case MODE_SENSE_10:
619 {
620 static char ms10_caching_page[12] =
621 { 0, 0x12, 0, 0, 0, 0, 0, 0, 0x8, 0xa, 0x4, 0 };
622 unsigned char page;
7cfe99a5 623
5a25ba16
JG
624 page = cmd->cmnd[2] & 0x3f;
625 if (page == 0x8 || page == 0x3f) {
31fe47d4
FT
626 scsi_sg_copy_from_buffer(cmd, ms10_caching_page,
627 sizeof(ms10_caching_page));
8959e81c 628 cmd->result = DID_OK << 16;
5a25ba16
JG
629 done(cmd);
630 } else
631 stex_invalid_field(cmd, done);
632 return 0;
633 }
e0b2e597
EL
634 case REPORT_LUNS:
635 /*
636 * The shasta firmware does not report actual luns in the
637 * target, so fail the command to force sequential lun scan.
638 * Also, the console device does not support this command.
639 */
640 if (hba->cardtype == st_shasta || id == host->max_id - 1) {
641 stex_invalid_field(cmd, done);
642 return 0;
643 }
644 break;
d116a7bc
EL
645 case TEST_UNIT_READY:
646 if (id == host->max_id - 1) {
8959e81c 647 cmd->result = DID_OK << 16;
d116a7bc
EL
648 done(cmd);
649 return 0;
650 }
651 break;
5a25ba16 652 case INQUIRY:
91e6ecad
EL
653 if (lun >= host->max_lun) {
654 cmd->result = DID_NO_CONNECT << 16;
655 done(cmd);
656 return 0;
657 }
e0b2e597 658 if (id != host->max_id - 1)
5a25ba16 659 break;
0f3f6ee6
EL
660 if (!lun && !cmd->device->channel &&
661 (cmd->cmnd[1] & INQUIRY_EVPD) == 0) {
31fe47d4
FT
662 scsi_sg_copy_from_buffer(cmd, (void *)console_inq_page,
663 sizeof(console_inq_page));
8959e81c 664 cmd->result = DID_OK << 16;
5a25ba16
JG
665 done(cmd);
666 } else
667 stex_invalid_field(cmd, done);
668 return 0;
669 case PASSTHRU_CMD:
670 if (cmd->cmnd[1] == PASSTHRU_GET_DRVVER) {
671 struct st_drvver ver;
26106e3c 672 size_t cp_len = sizeof(ver);
7cfe99a5 673
5a25ba16
JG
674 ver.major = ST_VER_MAJOR;
675 ver.minor = ST_VER_MINOR;
676 ver.oem = ST_OEM;
677 ver.build = ST_BUILD_VER;
678 ver.signature[0] = PASSTHRU_SIGNATURE;
e0b2e597 679 ver.console_id = host->max_id - 1;
5a25ba16 680 ver.host_no = hba->host->host_no;
31fe47d4 681 cp_len = scsi_sg_copy_from_buffer(cmd, &ver, cp_len);
8959e81c
HR
682 if (sizeof(ver) == cp_len)
683 cmd->result = DID_OK << 16;
684 else
685 cmd->result = DID_ERROR << 16;
5a25ba16
JG
686 done(cmd);
687 return 0;
688 }
8b185fc6 689 break;
5a25ba16
JG
690 default:
691 break;
692 }
693
694 cmd->scsi_done = done;
695
cf355883
EL
696 tag = cmd->request->tag;
697
698 if (unlikely(tag >= host->can_queue))
5a25ba16
JG
699 return SCSI_MLQUEUE_HOST_BUSY;
700
0f3f6ee6 701 req = hba->alloc_rq(hba);
fb4f66be 702
e0b2e597
EL
703 req->lun = lun;
704 req->target = id;
5a25ba16
JG
705
706 /* cdb */
707 memcpy(req->cdb, cmd->cmnd, STEX_CDB_LENGTH);
708
7cfe99a5
ELP
709 if (cmd->sc_data_direction == DMA_FROM_DEVICE)
710 req->data_dir = MSG_DATA_DIR_IN;
711 else if (cmd->sc_data_direction == DMA_TO_DEVICE)
712 req->data_dir = MSG_DATA_DIR_OUT;
713 else
714 req->data_dir = MSG_DATA_DIR_ND;
715
5a25ba16
JG
716 hba->ccb[tag].cmd = cmd;
717 hba->ccb[tag].sense_bufflen = SCSI_SENSE_BUFFERSIZE;
718 hba->ccb[tag].sense_buffer = cmd->sense_buffer;
5a25ba16 719
0f3f6ee6
EL
720 if (!hba->map_sg(hba, req, &hba->ccb[tag])) {
721 hba->ccb[tag].sg_count = 0;
722 memset(&req->variable[0], 0, 8);
723 }
5a25ba16 724
0f3f6ee6 725 hba->send(hba, req, tag);
5a25ba16
JG
726 return 0;
727}
728
f281233d
JG
729static DEF_SCSI_QCMD(stex_queuecommand)
730
5a25ba16
JG
731static void stex_scsi_done(struct st_ccb *ccb)
732{
733 struct scsi_cmnd *cmd = ccb->cmd;
734 int result;
735
f1498161 736 if (ccb->srb_status == SRB_STATUS_SUCCESS || ccb->srb_status == 0) {
5a25ba16
JG
737 result = ccb->scsi_status;
738 switch (ccb->scsi_status) {
739 case SAM_STAT_GOOD:
8959e81c 740 result |= DID_OK << 16;
5a25ba16
JG
741 break;
742 case SAM_STAT_CHECK_CONDITION:
743 result |= DRIVER_SENSE << 24;
744 break;
745 case SAM_STAT_BUSY:
8959e81c 746 result |= DID_BUS_BUSY << 16;
5a25ba16
JG
747 break;
748 default:
8959e81c 749 result |= DID_ERROR << 16;
5a25ba16
JG
750 break;
751 }
752 }
753 else if (ccb->srb_status & SRB_SEE_SENSE)
754 result = DRIVER_SENSE << 24 | SAM_STAT_CHECK_CONDITION;
755 else switch (ccb->srb_status) {
756 case SRB_STATUS_SELECTION_TIMEOUT:
8959e81c 757 result = DID_NO_CONNECT << 16;
5a25ba16
JG
758 break;
759 case SRB_STATUS_BUSY:
8959e81c 760 result = DID_BUS_BUSY << 16;
5a25ba16
JG
761 break;
762 case SRB_STATUS_INVALID_REQUEST:
763 case SRB_STATUS_ERROR:
764 default:
8959e81c 765 result = DID_ERROR << 16;
5a25ba16
JG
766 break;
767 }
768
769 cmd->result = result;
770 cmd->scsi_done(cmd);
771}
772
773static void stex_copy_data(struct st_ccb *ccb,
774 struct status_msg *resp, unsigned int variable)
775{
5a25ba16
JG
776 if (resp->scsi_status != SAM_STAT_GOOD) {
777 if (ccb->sense_buffer != NULL)
778 memcpy(ccb->sense_buffer, resp->variable,
779 min(variable, ccb->sense_bufflen));
780 return;
781 }
782
783 if (ccb->cmd == NULL)
784 return;
f1498161 785 scsi_sg_copy_from_buffer(ccb->cmd, resp->variable, variable);
fb4f66be
EL
786}
787
f1498161 788static void stex_check_cmd(struct st_hba *hba,
fb4f66be
EL
789 struct st_ccb *ccb, struct status_msg *resp)
790{
fb4f66be 791 if (ccb->cmd->cmnd[0] == MGT_CMD &&
f1498161 792 resp->scsi_status != SAM_STAT_CHECK_CONDITION)
968a5763
EL
793 scsi_set_resid(ccb->cmd, scsi_bufflen(ccb->cmd) -
794 le32_to_cpu(*(__le32 *)&resp->variable[0]));
5a25ba16
JG
795}
796
797static void stex_mu_intr(struct st_hba *hba, u32 doorbell)
798{
799 void __iomem *base = hba->mmio_base;
800 struct status_msg *resp;
801 struct st_ccb *ccb;
802 unsigned int size;
803 u16 tag;
804
f1498161 805 if (unlikely(!(doorbell & MU_OUTBOUND_DOORBELL_STATUSHEADCHANGED)))
5a25ba16
JG
806 return;
807
808 /* status payloads */
809 hba->status_head = readl(base + OMR1);
591a3a5f 810 if (unlikely(hba->status_head > hba->sts_count)) {
5a25ba16
JG
811 printk(KERN_WARNING DRV_NAME "(%s): invalid status head\n",
812 pci_name(hba->pdev));
813 return;
814 }
815
fb4f66be
EL
816 /*
817 * it's not a valid status payload if:
818 * 1. there are no pending requests(e.g. during init stage)
819 * 2. there are some pending requests, but the controller is in
820 * reset status, and its type is not st_yosemite
821 * firmware of st_yosemite in reset status will return pending requests
822 * to driver, so we allow it to pass
823 */
824 if (unlikely(hba->out_req_cnt <= 0 ||
825 (hba->mu_status == MU_STATE_RESETTING &&
826 hba->cardtype != st_yosemite))) {
5a25ba16
JG
827 hba->status_tail = hba->status_head;
828 goto update_status;
829 }
830
831 while (hba->status_tail != hba->status_head) {
832 resp = stex_get_status(hba);
833 tag = le16_to_cpu(resp->tag);
cf355883 834 if (unlikely(tag >= hba->host->can_queue)) {
5a25ba16
JG
835 printk(KERN_WARNING DRV_NAME
836 "(%s): invalid tag\n", pci_name(hba->pdev));
837 continue;
838 }
5a25ba16 839
f1498161 840 hba->out_req_cnt--;
5a25ba16 841 ccb = &hba->ccb[tag];
f1498161 842 if (unlikely(hba->wait_ccb == ccb))
5a25ba16
JG
843 hba->wait_ccb = NULL;
844 if (unlikely(ccb->req == NULL)) {
845 printk(KERN_WARNING DRV_NAME
846 "(%s): lagging req\n", pci_name(hba->pdev));
5a25ba16
JG
847 continue;
848 }
849
850 size = resp->payload_sz * sizeof(u32); /* payload size */
851 if (unlikely(size < sizeof(*resp) - STATUS_VAR_LEN ||
852 size > sizeof(*resp))) {
853 printk(KERN_WARNING DRV_NAME "(%s): bad status size\n",
854 pci_name(hba->pdev));
855 } else {
856 size -= sizeof(*resp) - STATUS_VAR_LEN; /* copy size */
857 if (size)
858 stex_copy_data(ccb, resp, size);
859 }
860
dd48ebf7 861 ccb->req = NULL;
5a25ba16
JG
862 ccb->srb_status = resp->srb_status;
863 ccb->scsi_status = resp->scsi_status;
864
cf355883 865 if (likely(ccb->cmd != NULL)) {
fb4f66be 866 if (hba->cardtype == st_yosemite)
f1498161 867 stex_check_cmd(hba, ccb, resp);
fb4f66be 868
cf355883
EL
869 if (unlikely(ccb->cmd->cmnd[0] == PASSTHRU_CMD &&
870 ccb->cmd->cmnd[1] == PASSTHRU_GET_ADAPTER))
871 stex_controller_info(hba, ccb);
fb4f66be 872
d5587d5d 873 scsi_dma_unmap(ccb->cmd);
cf355883 874 stex_scsi_done(ccb);
f1498161 875 } else
5a25ba16 876 ccb->req_type = 0;
5a25ba16
JG
877 }
878
879update_status:
880 writel(hba->status_head, base + IMR1);
881 readl(base + IMR1); /* flush */
882}
883
7d12e780 884static irqreturn_t stex_intr(int irq, void *__hba)
5a25ba16
JG
885{
886 struct st_hba *hba = __hba;
887 void __iomem *base = hba->mmio_base;
888 u32 data;
889 unsigned long flags;
5a25ba16
JG
890
891 spin_lock_irqsave(hba->host->host_lock, flags);
892
893 data = readl(base + ODBL);
894
895 if (data && data != 0xffffffff) {
896 /* clear the interrupt */
897 writel(data, base + ODBL);
898 readl(base + ODBL); /* flush */
899 stex_mu_intr(hba, data);
9eb46d2a
EL
900 spin_unlock_irqrestore(hba->host->host_lock, flags);
901 if (unlikely(data & MU_OUTBOUND_DOORBELL_REQUEST_RESET &&
902 hba->cardtype == st_shasta))
903 queue_work(hba->work_q, &hba->reset_work);
904 return IRQ_HANDLED;
5a25ba16
JG
905 }
906
907 spin_unlock_irqrestore(hba->host->host_lock, flags);
908
9eb46d2a 909 return IRQ_NONE;
5a25ba16
JG
910}
911
0f3f6ee6
EL
912static void stex_ss_mu_intr(struct st_hba *hba)
913{
914 struct status_msg *resp;
915 struct st_ccb *ccb;
916 __le32 *scratch;
917 unsigned int size;
918 int count = 0;
919 u32 value;
920 u16 tag;
921
922 if (unlikely(hba->out_req_cnt <= 0 ||
923 hba->mu_status == MU_STATE_RESETTING))
924 return;
925
926 while (count < hba->sts_count) {
927 scratch = hba->scratch + hba->status_tail;
928 value = le32_to_cpu(*scratch);
929 if (unlikely(!(value & SS_STS_NORMAL)))
930 return;
931
932 resp = hba->status_buffer + hba->status_tail;
933 *scratch = 0;
934 ++count;
935 ++hba->status_tail;
936 hba->status_tail %= hba->sts_count+1;
937
938 tag = (u16)value;
939 if (unlikely(tag >= hba->host->can_queue)) {
940 printk(KERN_WARNING DRV_NAME
69cb4875 941 "(%s): invalid tag\n", pci_name(hba->pdev));
0f3f6ee6
EL
942 continue;
943 }
944
945 hba->out_req_cnt--;
946 ccb = &hba->ccb[tag];
947 if (unlikely(hba->wait_ccb == ccb))
948 hba->wait_ccb = NULL;
949 if (unlikely(ccb->req == NULL)) {
950 printk(KERN_WARNING DRV_NAME
951 "(%s): lagging req\n", pci_name(hba->pdev));
952 continue;
953 }
954
955 ccb->req = NULL;
956 if (likely(value & SS_STS_DONE)) { /* normal case */
957 ccb->srb_status = SRB_STATUS_SUCCESS;
958 ccb->scsi_status = SAM_STAT_GOOD;
959 } else {
960 ccb->srb_status = resp->srb_status;
961 ccb->scsi_status = resp->scsi_status;
962 size = resp->payload_sz * sizeof(u32);
963 if (unlikely(size < sizeof(*resp) - STATUS_VAR_LEN ||
964 size > sizeof(*resp))) {
965 printk(KERN_WARNING DRV_NAME
966 "(%s): bad status size\n",
967 pci_name(hba->pdev));
968 } else {
969 size -= sizeof(*resp) - STATUS_VAR_LEN;
970 if (size)
971 stex_copy_data(ccb, resp, size);
972 }
973 if (likely(ccb->cmd != NULL))
974 stex_check_cmd(hba, ccb, resp);
975 }
976
977 if (likely(ccb->cmd != NULL)) {
978 scsi_dma_unmap(ccb->cmd);
979 stex_scsi_done(ccb);
980 } else
981 ccb->req_type = 0;
982 }
983}
984
985static irqreturn_t stex_ss_intr(int irq, void *__hba)
986{
987 struct st_hba *hba = __hba;
988 void __iomem *base = hba->mmio_base;
989 u32 data;
990 unsigned long flags;
0f3f6ee6
EL
991
992 spin_lock_irqsave(hba->host->host_lock, flags);
993
d6570227
C
994 if (hba->cardtype == st_yel) {
995 data = readl(base + YI2H_INT);
996 if (data && data != 0xffffffff) {
997 /* clear the interrupt */
998 writel(data, base + YI2H_INT_C);
999 stex_ss_mu_intr(hba);
1000 spin_unlock_irqrestore(hba->host->host_lock, flags);
1001 if (unlikely(data & SS_I2H_REQUEST_RESET))
1002 queue_work(hba->work_q, &hba->reset_work);
1003 return IRQ_HANDLED;
1004 }
1005 } else {
1006 data = readl(base + PSCRATCH4);
1007 if (data != 0xffffffff) {
1008 if (data != 0) {
1009 /* clear the interrupt */
1010 writel(data, base + PSCRATCH1);
1011 writel((1 << 22), base + YH2I_INT);
1012 }
1013 stex_ss_mu_intr(hba);
1014 spin_unlock_irqrestore(hba->host->host_lock, flags);
1015 if (unlikely(data & SS_I2H_REQUEST_RESET))
1016 queue_work(hba->work_q, &hba->reset_work);
1017 return IRQ_HANDLED;
1018 }
0f3f6ee6
EL
1019 }
1020
1021 spin_unlock_irqrestore(hba->host->host_lock, flags);
1022
9eb46d2a 1023 return IRQ_NONE;
0f3f6ee6
EL
1024}
1025
1026static int stex_common_handshake(struct st_hba *hba)
5a25ba16
JG
1027{
1028 void __iomem *base = hba->mmio_base;
1029 struct handshake_frame *h;
1030 dma_addr_t status_phys;
529e7a62 1031 u32 data;
76fbf96f 1032 unsigned long before;
5a25ba16
JG
1033
1034 if (readl(base + OMR0) != MU_HANDSHAKE_SIGNATURE) {
1035 writel(MU_INBOUND_DOORBELL_HANDSHAKE, base + IDBL);
1036 readl(base + IDBL);
76fbf96f
EL
1037 before = jiffies;
1038 while (readl(base + OMR0) != MU_HANDSHAKE_SIGNATURE) {
1039 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1040 printk(KERN_ERR DRV_NAME
1041 "(%s): no handshake signature\n",
1042 pci_name(hba->pdev));
1043 return -1;
1044 }
5a25ba16
JG
1045 rmb();
1046 msleep(1);
1047 }
5a25ba16
JG
1048 }
1049
1050 udelay(10);
1051
529e7a62
EL
1052 data = readl(base + OMR1);
1053 if ((data & 0xffff0000) == MU_HANDSHAKE_SIGNATURE_HALF) {
1054 data &= 0x0000ffff;
f1498161 1055 if (hba->host->can_queue > data) {
529e7a62 1056 hba->host->can_queue = data;
f1498161
EL
1057 hba->host->cmd_per_lun = data;
1058 }
529e7a62
EL
1059 }
1060
f1498161
EL
1061 h = (struct handshake_frame *)hba->status_buffer;
1062 h->rb_phy = cpu_to_le64(hba->dma_handle);
591a3a5f
EL
1063 h->req_sz = cpu_to_le16(hba->rq_size);
1064 h->req_cnt = cpu_to_le16(hba->rq_count+1);
5a25ba16 1065 h->status_sz = cpu_to_le16(sizeof(struct status_msg));
591a3a5f 1066 h->status_cnt = cpu_to_le16(hba->sts_count+1);
0da39687 1067 h->hosttime = cpu_to_le64(ktime_get_real_seconds());
5a25ba16 1068 h->partner_type = HMU_PARTNER_TYPE;
591a3a5f
EL
1069 if (hba->extra_offset) {
1070 h->extra_offset = cpu_to_le32(hba->extra_offset);
cbacfb5f 1071 h->extra_size = cpu_to_le32(hba->dma_size - hba->extra_offset);
94e9108b
EL
1072 } else
1073 h->extra_offset = h->extra_size = 0;
5a25ba16 1074
591a3a5f 1075 status_phys = hba->dma_handle + (hba->rq_count+1) * hba->rq_size;
5a25ba16
JG
1076 writel(status_phys, base + IMR0);
1077 readl(base + IMR0);
1078 writel((status_phys >> 16) >> 16, base + IMR1);
1079 readl(base + IMR1);
1080
1081 writel((status_phys >> 16) >> 16, base + OMR0); /* old fw compatible */
1082 readl(base + OMR0);
1083 writel(MU_INBOUND_DOORBELL_HANDSHAKE, base + IDBL);
1084 readl(base + IDBL); /* flush */
1085
1086 udelay(10);
76fbf96f
EL
1087 before = jiffies;
1088 while (readl(base + OMR0) != MU_HANDSHAKE_SIGNATURE) {
1089 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1090 printk(KERN_ERR DRV_NAME
1091 "(%s): no signature after handshake frame\n",
1092 pci_name(hba->pdev));
1093 return -1;
1094 }
5a25ba16
JG
1095 rmb();
1096 msleep(1);
1097 }
1098
5a25ba16
JG
1099 writel(0, base + IMR0);
1100 readl(base + IMR0);
1101 writel(0, base + OMR0);
1102 readl(base + OMR0);
1103 writel(0, base + IMR1);
1104 readl(base + IMR1);
1105 writel(0, base + OMR1);
1106 readl(base + OMR1); /* flush */
5a25ba16
JG
1107 return 0;
1108}
1109
0f3f6ee6
EL
1110static int stex_ss_handshake(struct st_hba *hba)
1111{
1112 void __iomem *base = hba->mmio_base;
1113 struct st_msg_header *msg_h;
1114 struct handshake_frame *h;
69cb4875 1115 __le32 *scratch;
d6570227 1116 u32 data, scratch_size, mailboxdata, operationaldata;
0f3f6ee6
EL
1117 unsigned long before;
1118 int ret = 0;
1119
69cb4875 1120 before = jiffies;
d6570227
C
1121
1122 if (hba->cardtype == st_yel) {
1123 operationaldata = readl(base + YIOA_STATUS);
1124 while (operationaldata != SS_MU_OPERATIONAL) {
1125 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1126 printk(KERN_ERR DRV_NAME
1127 "(%s): firmware not operational\n",
1128 pci_name(hba->pdev));
1129 return -1;
1130 }
1131 msleep(1);
1132 operationaldata = readl(base + YIOA_STATUS);
1133 }
1134 } else {
1135 operationaldata = readl(base + PSCRATCH3);
1136 while (operationaldata != SS_MU_OPERATIONAL) {
1137 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1138 printk(KERN_ERR DRV_NAME
1139 "(%s): firmware not operational\n",
1140 pci_name(hba->pdev));
1141 return -1;
1142 }
1143 msleep(1);
1144 operationaldata = readl(base + PSCRATCH3);
69cb4875 1145 }
69cb4875
EL
1146 }
1147
1148 msg_h = (struct st_msg_header *)hba->dma_mem;
0f3f6ee6
EL
1149 msg_h->handle = cpu_to_le64(hba->dma_handle);
1150 msg_h->flag = SS_HEAD_HANDSHAKE;
1151
69cb4875 1152 h = (struct handshake_frame *)(msg_h + 1);
0f3f6ee6
EL
1153 h->rb_phy = cpu_to_le64(hba->dma_handle);
1154 h->req_sz = cpu_to_le16(hba->rq_size);
1155 h->req_cnt = cpu_to_le16(hba->rq_count+1);
1156 h->status_sz = cpu_to_le16(sizeof(struct status_msg));
1157 h->status_cnt = cpu_to_le16(hba->sts_count+1);
0da39687 1158 h->hosttime = cpu_to_le64(ktime_get_real_seconds());
0f3f6ee6
EL
1159 h->partner_type = HMU_PARTNER_TYPE;
1160 h->extra_offset = h->extra_size = 0;
9eb46d2a
EL
1161 scratch_size = (hba->sts_count+1)*sizeof(u32);
1162 h->scratch_size = cpu_to_le32(scratch_size);
0f3f6ee6 1163
d6570227
C
1164 if (hba->cardtype == st_yel) {
1165 data = readl(base + YINT_EN);
1166 data &= ~4;
1167 writel(data, base + YINT_EN);
1168 writel((hba->dma_handle >> 16) >> 16, base + YH2I_REQ_HI);
1169 readl(base + YH2I_REQ_HI);
1170 writel(hba->dma_handle, base + YH2I_REQ);
1171 readl(base + YH2I_REQ); /* flush */
1172 } else {
1173 data = readl(base + YINT_EN);
1174 data &= ~(1 << 0);
1175 data &= ~(1 << 2);
1176 writel(data, base + YINT_EN);
1177 if (hba->msi_lock == 0) {
1178 /* P3 MSI Register cannot access twice */
1179 writel((1 << 6), base + YH2I_INT);
1180 hba->msi_lock = 1;
1181 }
1182 writel((hba->dma_handle >> 16) >> 16, base + YH2I_REQ_HI);
1183 writel(hba->dma_handle, base + YH2I_REQ);
1184 }
0f3f6ee6 1185
0f3f6ee6 1186 before = jiffies;
d6570227
C
1187 scratch = hba->scratch;
1188 if (hba->cardtype == st_yel) {
1189 while (!(le32_to_cpu(*scratch) & SS_STS_HANDSHAKE)) {
1190 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1191 printk(KERN_ERR DRV_NAME
1192 "(%s): no signature after handshake frame\n",
1193 pci_name(hba->pdev));
1194 ret = -1;
1195 break;
1196 }
1197 rmb();
1198 msleep(1);
1199 }
1200 } else {
1201 mailboxdata = readl(base + MAILBOX_BASE + MAILBOX_HNDSHK_STS);
1202 while (mailboxdata != SS_STS_HANDSHAKE) {
1203 if (time_after(jiffies, before + MU_MAX_DELAY * HZ)) {
1204 printk(KERN_ERR DRV_NAME
1205 "(%s): no signature after handshake frame\n",
1206 pci_name(hba->pdev));
1207 ret = -1;
1208 break;
1209 }
1210 rmb();
1211 msleep(1);
1212 mailboxdata = readl(base + MAILBOX_BASE + MAILBOX_HNDSHK_STS);
0f3f6ee6 1213 }
0f3f6ee6 1214 }
9eb46d2a 1215 memset(scratch, 0, scratch_size);
0f3f6ee6 1216 msg_h->flag = 0;
d6570227 1217
0f3f6ee6
EL
1218 return ret;
1219}
1220
1221static int stex_handshake(struct st_hba *hba)
1222{
1223 int err;
1224 unsigned long flags;
9eb46d2a 1225 unsigned int mu_status;
0f3f6ee6 1226
d6570227
C
1227 if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1228 err = stex_ss_handshake(hba);
1229 else
1230 err = stex_common_handshake(hba);
9eb46d2a
EL
1231 spin_lock_irqsave(hba->host->host_lock, flags);
1232 mu_status = hba->mu_status;
0f3f6ee6 1233 if (err == 0) {
0f3f6ee6
EL
1234 hba->req_head = 0;
1235 hba->req_tail = 0;
1236 hba->status_head = 0;
1237 hba->status_tail = 0;
1238 hba->out_req_cnt = 0;
1239 hba->mu_status = MU_STATE_STARTED;
9eb46d2a
EL
1240 } else
1241 hba->mu_status = MU_STATE_FAILED;
1242 if (mu_status == MU_STATE_RESETTING)
1243 wake_up_all(&hba->reset_waitq);
1244 spin_unlock_irqrestore(hba->host->host_lock, flags);
0f3f6ee6
EL
1245 return err;
1246}
1247
5a25ba16
JG
1248static int stex_abort(struct scsi_cmnd *cmd)
1249{
1250 struct Scsi_Host *host = cmd->device->host;
1251 struct st_hba *hba = (struct st_hba *)host->hostdata;
cf355883 1252 u16 tag = cmd->request->tag;
5a25ba16
JG
1253 void __iomem *base;
1254 u32 data;
1255 int result = SUCCESS;
1256 unsigned long flags;
c25da0af 1257
1fa6b5fb 1258 scmd_printk(KERN_INFO, cmd, "aborting command\n");
c25da0af 1259
5a25ba16
JG
1260 base = hba->mmio_base;
1261 spin_lock_irqsave(host->host_lock, flags);
9eb46d2a
EL
1262 if (tag < host->can_queue &&
1263 hba->ccb[tag].req && hba->ccb[tag].cmd == cmd)
cf355883 1264 hba->wait_ccb = &hba->ccb[tag];
9eb46d2a
EL
1265 else
1266 goto out;
5a25ba16 1267
0f3f6ee6
EL
1268 if (hba->cardtype == st_yel) {
1269 data = readl(base + YI2H_INT);
1270 if (data == 0 || data == 0xffffffff)
1271 goto fail_out;
5a25ba16 1272
0f3f6ee6
EL
1273 writel(data, base + YI2H_INT_C);
1274 stex_ss_mu_intr(hba);
d6570227
C
1275 } else if (hba->cardtype == st_P3) {
1276 data = readl(base + PSCRATCH4);
1277 if (data == 0xffffffff)
1278 goto fail_out;
1279 if (data != 0) {
1280 writel(data, base + PSCRATCH1);
1281 writel((1 << 22), base + YH2I_INT);
1282 }
1283 stex_ss_mu_intr(hba);
0f3f6ee6
EL
1284 } else {
1285 data = readl(base + ODBL);
1286 if (data == 0 || data == 0xffffffff)
1287 goto fail_out;
5a25ba16 1288
0f3f6ee6
EL
1289 writel(data, base + ODBL);
1290 readl(base + ODBL); /* flush */
0f3f6ee6
EL
1291 stex_mu_intr(hba, data);
1292 }
5a25ba16
JG
1293 if (hba->wait_ccb == NULL) {
1294 printk(KERN_WARNING DRV_NAME
1295 "(%s): lost interrupt\n", pci_name(hba->pdev));
1296 goto out;
1297 }
1298
1299fail_out:
d5587d5d 1300 scsi_dma_unmap(cmd);
5a25ba16
JG
1301 hba->wait_ccb->req = NULL; /* nullify the req's future return */
1302 hba->wait_ccb = NULL;
1303 result = FAILED;
1304out:
1305 spin_unlock_irqrestore(host->host_lock, flags);
1306 return result;
1307}
1308
1309static void stex_hard_reset(struct st_hba *hba)
1310{
1311 struct pci_bus *bus;
1312 int i;
1313 u16 pci_cmd;
1314 u8 pci_bctl;
1315
1316 for (i = 0; i < 16; i++)
1317 pci_read_config_dword(hba->pdev, i * 4,
1318 &hba->pdev->saved_config_space[i]);
1319
1320 /* Reset secondary bus. Our controller(MU/ATU) is the only device on
1321 secondary bus. Consult Intel 80331/3 developer's manual for detail */
1322 bus = hba->pdev->bus;
1323 pci_read_config_byte(bus->self, PCI_BRIDGE_CONTROL, &pci_bctl);
1324 pci_bctl |= PCI_BRIDGE_CTL_BUS_RESET;
1325 pci_write_config_byte(bus->self, PCI_BRIDGE_CONTROL, pci_bctl);
69f4a513
EL
1326
1327 /*
1328 * 1 ms may be enough for 8-port controllers. But 16-port controllers
1329 * require more time to finish bus reset. Use 100 ms here for safety
1330 */
1331 msleep(100);
5a25ba16
JG
1332 pci_bctl &= ~PCI_BRIDGE_CTL_BUS_RESET;
1333 pci_write_config_byte(bus->self, PCI_BRIDGE_CONTROL, pci_bctl);
1334
76fbf96f 1335 for (i = 0; i < MU_HARD_RESET_WAIT; i++) {
5a25ba16 1336 pci_read_config_word(hba->pdev, PCI_COMMAND, &pci_cmd);
47c4f997 1337 if (pci_cmd != 0xffff && (pci_cmd & PCI_COMMAND_MASTER))
5a25ba16
JG
1338 break;
1339 msleep(1);
1340 }
1341
1342 ssleep(5);
1343 for (i = 0; i < 16; i++)
1344 pci_write_config_dword(hba->pdev, i * 4,
1345 hba->pdev->saved_config_space[i]);
1346}
1347
9eb46d2a
EL
1348static int stex_yos_reset(struct st_hba *hba)
1349{
1350 void __iomem *base;
1351 unsigned long flags, before;
1352 int ret = 0;
1353
1354 base = hba->mmio_base;
1355 writel(MU_INBOUND_DOORBELL_RESET, base + IDBL);
1356 readl(base + IDBL); /* flush */
1357 before = jiffies;
1358 while (hba->out_req_cnt > 0) {
1359 if (time_after(jiffies, before + ST_INTERNAL_TIMEOUT * HZ)) {
1360 printk(KERN_WARNING DRV_NAME
1361 "(%s): reset timeout\n", pci_name(hba->pdev));
1362 ret = -1;
1363 break;
1364 }
1365 msleep(1);
1366 }
1367
1368 spin_lock_irqsave(hba->host->host_lock, flags);
1369 if (ret == -1)
1370 hba->mu_status = MU_STATE_FAILED;
1371 else
1372 hba->mu_status = MU_STATE_STARTED;
1373 wake_up_all(&hba->reset_waitq);
1374 spin_unlock_irqrestore(hba->host->host_lock, flags);
1375
1376 return ret;
1377}
1378
69cb4875
EL
1379static void stex_ss_reset(struct st_hba *hba)
1380{
1381 writel(SS_H2I_INT_RESET, hba->mmio_base + YH2I_INT);
1382 readl(hba->mmio_base + YH2I_INT);
1383 ssleep(5);
1384}
1385
d6570227
C
1386static void stex_p3_reset(struct st_hba *hba)
1387{
1388 writel(SS_H2I_INT_RESET, hba->mmio_base + YH2I_INT);
1389 ssleep(5);
1390}
1391
9eb46d2a 1392static int stex_do_reset(struct st_hba *hba)
5a25ba16 1393{
9eb46d2a
EL
1394 unsigned long flags;
1395 unsigned int mu_status = MU_STATE_RESETTING;
7cfe99a5 1396
9eb46d2a
EL
1397 spin_lock_irqsave(hba->host->host_lock, flags);
1398 if (hba->mu_status == MU_STATE_STARTING) {
1399 spin_unlock_irqrestore(hba->host->host_lock, flags);
1400 printk(KERN_INFO DRV_NAME "(%s): request reset during init\n",
1401 pci_name(hba->pdev));
1402 return 0;
1403 }
1404 while (hba->mu_status == MU_STATE_RESETTING) {
1405 spin_unlock_irqrestore(hba->host->host_lock, flags);
1406 wait_event_timeout(hba->reset_waitq,
1407 hba->mu_status != MU_STATE_RESETTING,
1408 MU_MAX_DELAY * HZ);
1409 spin_lock_irqsave(hba->host->host_lock, flags);
1410 mu_status = hba->mu_status;
1411 }
5a25ba16 1412
9eb46d2a
EL
1413 if (mu_status != MU_STATE_RESETTING) {
1414 spin_unlock_irqrestore(hba->host->host_lock, flags);
1415 return (mu_status == MU_STATE_STARTED) ? 0 : -1;
1416 }
c25da0af 1417
5a25ba16 1418 hba->mu_status = MU_STATE_RESETTING;
9eb46d2a
EL
1419 spin_unlock_irqrestore(hba->host->host_lock, flags);
1420
1421 if (hba->cardtype == st_yosemite)
1422 return stex_yos_reset(hba);
5a25ba16
JG
1423
1424 if (hba->cardtype == st_shasta)
1425 stex_hard_reset(hba);
69cb4875
EL
1426 else if (hba->cardtype == st_yel)
1427 stex_ss_reset(hba);
d6570227
C
1428 else if (hba->cardtype == st_P3)
1429 stex_p3_reset(hba);
45b42adb
C
1430
1431 return_abnormal_state(hba, DID_RESET);
5a25ba16 1432
9eb46d2a
EL
1433 if (stex_handshake(hba) == 0)
1434 return 0;
fb4f66be 1435
9eb46d2a
EL
1436 printk(KERN_WARNING DRV_NAME "(%s): resetting: handshake failed\n",
1437 pci_name(hba->pdev));
1438 return -1;
1439}
1440
1441static int stex_reset(struct scsi_cmnd *cmd)
1442{
1443 struct st_hba *hba;
1444
1445 hba = (struct st_hba *) &cmd->device->host->hostdata[0];
1446
1fa6b5fb
HR
1447 shost_printk(KERN_INFO, cmd->device->host,
1448 "resetting host\n");
9eb46d2a
EL
1449
1450 return stex_do_reset(hba) ? FAILED : SUCCESS;
1451}
1452
1453static void stex_reset_work(struct work_struct *work)
1454{
1455 struct st_hba *hba = container_of(work, struct st_hba, reset_work);
1456
1457 stex_do_reset(hba);
5a25ba16
JG
1458}
1459
1460static int stex_biosparam(struct scsi_device *sdev,
1461 struct block_device *bdev, sector_t capacity, int geom[])
1462{
b4b8bed1 1463 int heads = 255, sectors = 63;
5a25ba16
JG
1464
1465 if (capacity < 0x200000) {
1466 heads = 64;
1467 sectors = 32;
1468 }
1469
b4b8bed1 1470 sector_div(capacity, heads * sectors);
5a25ba16
JG
1471
1472 geom[0] = heads;
1473 geom[1] = sectors;
b4b8bed1 1474 geom[2] = capacity;
5a25ba16
JG
1475
1476 return 0;
1477}
1478
1479static struct scsi_host_template driver_template = {
1480 .module = THIS_MODULE,
1481 .name = DRV_NAME,
1482 .proc_name = DRV_NAME,
1483 .bios_param = stex_biosparam,
1484 .queuecommand = stex_queuecommand,
1485 .slave_configure = stex_slave_config,
5a25ba16
JG
1486 .eh_abort_handler = stex_abort,
1487 .eh_host_reset_handler = stex_reset,
5a25ba16 1488 .this_id = -1,
4af14d11 1489 .dma_boundary = PAGE_SIZE - 1,
591a3a5f
EL
1490};
1491
1492static struct pci_device_id stex_pci_tbl[] = {
1493 /* st_shasta */
1494 { 0x105a, 0x8350, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1495 st_shasta }, /* SuperTrak EX8350/8300/16350/16300 */
1496 { 0x105a, 0xc350, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1497 st_shasta }, /* SuperTrak EX12350 */
1498 { 0x105a, 0x4302, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1499 st_shasta }, /* SuperTrak EX4350 */
1500 { 0x105a, 0xe350, PCI_ANY_ID, PCI_ANY_ID, 0, 0,
1501 st_shasta }, /* SuperTrak EX24350 */
1502
1503 /* st_vsc */
1504 { 0x105a, 0x7250, PCI_ANY_ID, PCI_ANY_ID, 0, 0, st_vsc },
1505
1506 /* st_yosemite */
0f3f6ee6 1507 { 0x105a, 0x8650, 0x105a, PCI_ANY_ID, 0, 0, st_yosemite },
591a3a5f
EL
1508
1509 /* st_seq */
1510 { 0x105a, 0x3360, PCI_ANY_ID, PCI_ANY_ID, 0, 0, st_seq },
0f3f6ee6
EL
1511
1512 /* st_yel */
1513 { 0x105a, 0x8650, 0x1033, PCI_ANY_ID, 0, 0, st_yel },
1514 { 0x105a, 0x8760, PCI_ANY_ID, PCI_ANY_ID, 0, 0, st_yel },
d6570227
C
1515
1516 /* st_P3, pluto */
1517 { PCI_VENDOR_ID_PROMISE, 0x8870, PCI_VENDOR_ID_PROMISE,
1518 0x8870, 0, 0, st_P3 },
1519 /* st_P3, p3 */
1520 { PCI_VENDOR_ID_PROMISE, 0x8870, PCI_VENDOR_ID_PROMISE,
1521 0x4300, 0, 0, st_P3 },
1522
1523 /* st_P3, SymplyStor4E */
1524 { PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1525 0x4311, 0, 0, st_P3 },
1526 /* st_P3, SymplyStor8E */
1527 { PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1528 0x4312, 0, 0, st_P3 },
1529 /* st_P3, SymplyStor4 */
1530 { PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1531 0x4321, 0, 0, st_P3 },
1532 /* st_P3, SymplyStor8 */
1533 { PCI_VENDOR_ID_PROMISE, 0x8871, PCI_VENDOR_ID_PROMISE,
1534 0x4322, 0, 0, st_P3 },
591a3a5f
EL
1535 { } /* terminate list */
1536};
1537
1538static struct st_card_info stex_card_info[] = {
1539 /* st_shasta */
1540 {
1541 .max_id = 17,
1542 .max_lun = 8,
1543 .max_channel = 0,
1544 .rq_count = 32,
1545 .rq_size = 1048,
1546 .sts_count = 32,
0f3f6ee6
EL
1547 .alloc_rq = stex_alloc_req,
1548 .map_sg = stex_map_sg,
1549 .send = stex_send_cmd,
591a3a5f
EL
1550 },
1551
1552 /* st_vsc */
1553 {
1554 .max_id = 129,
1555 .max_lun = 1,
1556 .max_channel = 0,
1557 .rq_count = 32,
1558 .rq_size = 1048,
1559 .sts_count = 32,
0f3f6ee6
EL
1560 .alloc_rq = stex_alloc_req,
1561 .map_sg = stex_map_sg,
1562 .send = stex_send_cmd,
591a3a5f
EL
1563 },
1564
1565 /* st_yosemite */
1566 {
1567 .max_id = 2,
1568 .max_lun = 256,
1569 .max_channel = 0,
1570 .rq_count = 256,
1571 .rq_size = 1048,
1572 .sts_count = 256,
0f3f6ee6
EL
1573 .alloc_rq = stex_alloc_req,
1574 .map_sg = stex_map_sg,
1575 .send = stex_send_cmd,
591a3a5f
EL
1576 },
1577
1578 /* st_seq */
1579 {
1580 .max_id = 129,
1581 .max_lun = 1,
1582 .max_channel = 0,
1583 .rq_count = 32,
1584 .rq_size = 1048,
1585 .sts_count = 32,
0f3f6ee6
EL
1586 .alloc_rq = stex_alloc_req,
1587 .map_sg = stex_map_sg,
1588 .send = stex_send_cmd,
1589 },
1590
1591 /* st_yel */
1592 {
1593 .max_id = 129,
1594 .max_lun = 256,
1595 .max_channel = 3,
1596 .rq_count = 801,
1597 .rq_size = 512,
1598 .sts_count = 801,
1599 .alloc_rq = stex_ss_alloc_req,
1600 .map_sg = stex_ss_map_sg,
1601 .send = stex_ss_send_cmd,
591a3a5f 1602 },
d6570227
C
1603
1604 /* st_P3 */
1605 {
1606 .max_id = 129,
1607 .max_lun = 256,
1608 .max_channel = 0,
1609 .rq_count = 801,
1610 .rq_size = 512,
1611 .sts_count = 801,
1612 .alloc_rq = stex_ss_alloc_req,
1613 .map_sg = stex_ss_map_sg,
1614 .send = stex_ss_send_cmd,
1615 },
5a25ba16
JG
1616};
1617
99946f81
EL
1618static int stex_request_irq(struct st_hba *hba)
1619{
1620 struct pci_dev *pdev = hba->pdev;
1621 int status;
1622
d6570227 1623 if (msi || hba->cardtype == st_P3) {
99946f81
EL
1624 status = pci_enable_msi(pdev);
1625 if (status != 0)
1626 printk(KERN_ERR DRV_NAME
1627 "(%s): error %d setting up MSI\n",
1628 pci_name(pdev), status);
1629 else
1630 hba->msi_enabled = 1;
1631 } else
1632 hba->msi_enabled = 0;
1633
d6570227
C
1634 status = request_irq(pdev->irq,
1635 (hba->cardtype == st_yel || hba->cardtype == st_P3) ?
0f3f6ee6 1636 stex_ss_intr : stex_intr, IRQF_SHARED, DRV_NAME, hba);
99946f81
EL
1637
1638 if (status != 0) {
1639 if (hba->msi_enabled)
1640 pci_disable_msi(pdev);
1641 }
1642 return status;
1643}
1644
1645static void stex_free_irq(struct st_hba *hba)
1646{
1647 struct pci_dev *pdev = hba->pdev;
1648
1649 free_irq(pdev->irq, hba);
1650 if (hba->msi_enabled)
1651 pci_disable_msi(pdev);
1652}
1653
6f039790 1654static int stex_probe(struct pci_dev *pdev, const struct pci_device_id *id)
5a25ba16
JG
1655{
1656 struct st_hba *hba;
1657 struct Scsi_Host *host;
591a3a5f 1658 const struct st_card_info *ci = NULL;
0f3f6ee6 1659 u32 sts_offset, cp_offset, scratch_offset;
5a25ba16
JG
1660 int err;
1661
1662 err = pci_enable_device(pdev);
1663 if (err)
1664 return err;
1665
1666 pci_set_master(pdev);
1667
61b745fa
C
1668 S6flag = 0;
1669 register_reboot_notifier(&stex_notifier);
1670
5a25ba16
JG
1671 host = scsi_host_alloc(&driver_template, sizeof(struct st_hba));
1672
1673 if (!host) {
1674 printk(KERN_ERR DRV_NAME "(%s): scsi_host_alloc failed\n",
1675 pci_name(pdev));
1676 err = -ENOMEM;
1677 goto out_disable;
1678 }
1679
1680 hba = (struct st_hba *)host->hostdata;
1681 memset(hba, 0, sizeof(struct st_hba));
1682
1683 err = pci_request_regions(pdev, DRV_NAME);
1684 if (err < 0) {
1685 printk(KERN_ERR DRV_NAME "(%s): request regions failed\n",
1686 pci_name(pdev));
1687 goto out_scsi_host_put;
1688 }
1689
25729a7f 1690 hba->mmio_base = pci_ioremap_bar(pdev, 0);
5a25ba16
JG
1691 if ( !hba->mmio_base) {
1692 printk(KERN_ERR DRV_NAME "(%s): memory map failed\n",
1693 pci_name(pdev));
1694 err = -ENOMEM;
1695 goto out_release_regions;
1696 }
1697
b5a4ad1d
CH
1698 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
1699 if (err)
1700 err = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
5a25ba16
JG
1701 if (err) {
1702 printk(KERN_ERR DRV_NAME "(%s): set dma mask failed\n",
1703 pci_name(pdev));
1704 goto out_iounmap;
1705 }
1706
94e9108b 1707 hba->cardtype = (unsigned int) id->driver_data;
591a3a5f 1708 ci = &stex_card_info[hba->cardtype];
1ec364e6
C
1709 switch (id->subdevice) {
1710 case 0x4221:
1711 case 0x4222:
1712 case 0x4223:
1713 case 0x4224:
1714 case 0x4225:
1715 case 0x4226:
1716 case 0x4227:
1717 case 0x4261:
1718 case 0x4262:
1719 case 0x4263:
1720 case 0x4264:
1721 case 0x4265:
1722 break;
1723 default:
d6570227 1724 if (hba->cardtype == st_yel || hba->cardtype == st_P3)
1ec364e6
C
1725 hba->supports_pm = 1;
1726 }
1727
0f3f6ee6 1728 sts_offset = scratch_offset = (ci->rq_count+1) * ci->rq_size;
d6570227 1729 if (hba->cardtype == st_yel || hba->cardtype == st_P3)
0f3f6ee6 1730 sts_offset += (ci->sts_count+1) * sizeof(u32);
591a3a5f
EL
1731 cp_offset = sts_offset + (ci->sts_count+1) * sizeof(struct status_msg);
1732 hba->dma_size = cp_offset + sizeof(struct st_frame);
1733 if (hba->cardtype == st_seq ||
1734 (hba->cardtype == st_vsc && (pdev->subsystem_device & 1))) {
1735 hba->extra_offset = hba->dma_size;
1736 hba->dma_size += ST_ADDITIONAL_MEM;
1737 }
5a25ba16 1738 hba->dma_mem = dma_alloc_coherent(&pdev->dev,
94e9108b 1739 hba->dma_size, &hba->dma_handle, GFP_KERNEL);
5a25ba16 1740 if (!hba->dma_mem) {
cbacfb5f
EL
1741 /* Retry minimum coherent mapping for st_seq and st_vsc */
1742 if (hba->cardtype == st_seq ||
1743 (hba->cardtype == st_vsc && (pdev->subsystem_device & 1))) {
1744 printk(KERN_WARNING DRV_NAME
1745 "(%s): allocating min buffer for controller\n",
1746 pci_name(pdev));
1747 hba->dma_size = hba->extra_offset
1748 + ST_ADDITIONAL_MEM_MIN;
1749 hba->dma_mem = dma_alloc_coherent(&pdev->dev,
1750 hba->dma_size, &hba->dma_handle, GFP_KERNEL);
1751 }
1752
1753 if (!hba->dma_mem) {
1754 err = -ENOMEM;
1755 printk(KERN_ERR DRV_NAME "(%s): dma mem alloc failed\n",
1756 pci_name(pdev));
1757 goto out_iounmap;
1758 }
5a25ba16
JG
1759 }
1760
591a3a5f
EL
1761 hba->ccb = kcalloc(ci->rq_count, sizeof(struct st_ccb), GFP_KERNEL);
1762 if (!hba->ccb) {
1763 err = -ENOMEM;
1764 printk(KERN_ERR DRV_NAME "(%s): ccb alloc failed\n",
1765 pci_name(pdev));
1766 goto out_pci_free;
1767 }
1768
d6570227 1769 if (hba->cardtype == st_yel || hba->cardtype == st_P3)
0f3f6ee6 1770 hba->scratch = (__le32 *)(hba->dma_mem + scratch_offset);
591a3a5f
EL
1771 hba->status_buffer = (struct status_msg *)(hba->dma_mem + sts_offset);
1772 hba->copy_buffer = hba->dma_mem + cp_offset;
1773 hba->rq_count = ci->rq_count;
1774 hba->rq_size = ci->rq_size;
1775 hba->sts_count = ci->sts_count;
0f3f6ee6
EL
1776 hba->alloc_rq = ci->alloc_rq;
1777 hba->map_sg = ci->map_sg;
1778 hba->send = ci->send;
5a25ba16 1779 hba->mu_status = MU_STATE_STARTING;
d6570227 1780 hba->msi_lock = 0;
5a25ba16 1781
d6570227 1782 if (hba->cardtype == st_yel || hba->cardtype == st_P3)
0f3f6ee6
EL
1783 host->sg_tablesize = 38;
1784 else
1785 host->sg_tablesize = 32;
591a3a5f
EL
1786 host->can_queue = ci->rq_count;
1787 host->cmd_per_lun = ci->rq_count;
1788 host->max_id = ci->max_id;
1789 host->max_lun = ci->max_lun;
1790 host->max_channel = ci->max_channel;
5a25ba16
JG
1791 host->unique_id = host->host_no;
1792 host->max_cmd_len = STEX_CDB_LENGTH;
1793
1794 hba->host = host;
1795 hba->pdev = pdev;
9eb46d2a
EL
1796 init_waitqueue_head(&hba->reset_waitq);
1797
1798 snprintf(hba->work_q_name, sizeof(hba->work_q_name),
1799 "stex_wq_%d", host->host_no);
1800 hba->work_q = create_singlethread_workqueue(hba->work_q_name);
1801 if (!hba->work_q) {
1802 printk(KERN_ERR DRV_NAME "(%s): create workqueue failed\n",
1803 pci_name(pdev));
1804 err = -ENOMEM;
1805 goto out_ccb_free;
1806 }
1807 INIT_WORK(&hba->reset_work, stex_reset_work);
5a25ba16 1808
99946f81 1809 err = stex_request_irq(hba);
5a25ba16
JG
1810 if (err) {
1811 printk(KERN_ERR DRV_NAME "(%s): request irq failed\n",
1812 pci_name(pdev));
9eb46d2a 1813 goto out_free_wq;
5a25ba16
JG
1814 }
1815
1816 err = stex_handshake(hba);
1817 if (err)
1818 goto out_free_irq;
1819
1820 pci_set_drvdata(pdev, hba);
1821
1822 err = scsi_add_host(host, &pdev->dev);
1823 if (err) {
1824 printk(KERN_ERR DRV_NAME "(%s): scsi_add_host failed\n",
1825 pci_name(pdev));
1826 goto out_free_irq;
1827 }
1828
1829 scsi_scan_host(host);
1830
1831 return 0;
1832
1833out_free_irq:
99946f81 1834 stex_free_irq(hba);
9eb46d2a
EL
1835out_free_wq:
1836 destroy_workqueue(hba->work_q);
591a3a5f
EL
1837out_ccb_free:
1838 kfree(hba->ccb);
5a25ba16 1839out_pci_free:
94e9108b 1840 dma_free_coherent(&pdev->dev, hba->dma_size,
5a25ba16
JG
1841 hba->dma_mem, hba->dma_handle);
1842out_iounmap:
1843 iounmap(hba->mmio_base);
1844out_release_regions:
1845 pci_release_regions(pdev);
1846out_scsi_host_put:
1847 scsi_host_put(host);
1848out_disable:
1849 pci_disable_device(pdev);
1850
1851 return err;
1852}
1853
797150b9 1854static void stex_hba_stop(struct st_hba *hba, int st_sleep_mic)
5a25ba16
JG
1855{
1856 struct req_msg *req;
0f3f6ee6 1857 struct st_msg_header *msg_h;
5a25ba16
JG
1858 unsigned long flags;
1859 unsigned long before;
cf355883 1860 u16 tag = 0;
5a25ba16
JG
1861
1862 spin_lock_irqsave(hba->host->host_lock, flags);
797150b9 1863
d6570227
C
1864 if ((hba->cardtype == st_yel || hba->cardtype == st_P3) &&
1865 hba->supports_pm == 1) {
1866 if (st_sleep_mic == ST_NOTHANDLED) {
797150b9
C
1867 spin_unlock_irqrestore(hba->host->host_lock, flags);
1868 return;
1869 }
1870 }
0f3f6ee6 1871 req = hba->alloc_rq(hba);
d6570227 1872 if (hba->cardtype == st_yel || hba->cardtype == st_P3) {
0f3f6ee6
EL
1873 msg_h = (struct st_msg_header *)req - 1;
1874 memset(msg_h, 0, hba->rq_size);
1875 } else
1876 memset(req, 0, hba->rq_size);
5a25ba16 1877
d6570227
C
1878 if ((hba->cardtype == st_yosemite || hba->cardtype == st_yel
1879 || hba->cardtype == st_P3)
797150b9 1880 && st_sleep_mic == ST_IGNORED) {
fb4f66be
EL
1881 req->cdb[0] = MGT_CMD;
1882 req->cdb[1] = MGT_CMD_SIGNATURE;
1883 req->cdb[2] = CTLR_CONFIG_CMD;
1884 req->cdb[3] = CTLR_SHUTDOWN;
d6570227
C
1885 } else if ((hba->cardtype == st_yel || hba->cardtype == st_P3)
1886 && st_sleep_mic != ST_IGNORED) {
797150b9
C
1887 req->cdb[0] = MGT_CMD;
1888 req->cdb[1] = MGT_CMD_SIGNATURE;
1889 req->cdb[2] = CTLR_CONFIG_CMD;
1890 req->cdb[3] = PMIC_SHUTDOWN;
1891 req->cdb[4] = st_sleep_mic;
fb4f66be
EL
1892 } else {
1893 req->cdb[0] = CONTROLLER_CMD;
1894 req->cdb[1] = CTLR_POWER_STATE_CHANGE;
1895 req->cdb[2] = CTLR_POWER_SAVING;
1896 }
5a25ba16
JG
1897 hba->ccb[tag].cmd = NULL;
1898 hba->ccb[tag].sg_count = 0;
1899 hba->ccb[tag].sense_bufflen = 0;
1900 hba->ccb[tag].sense_buffer = NULL;
f1498161 1901 hba->ccb[tag].req_type = PASSTHRU_REQ_TYPE;
0f3f6ee6 1902 hba->send(hba, req, tag);
5a25ba16 1903 spin_unlock_irqrestore(hba->host->host_lock, flags);
cf355883
EL
1904 before = jiffies;
1905 while (hba->ccb[tag].req_type & PASSTHRU_REQ_TYPE) {
f1498161
EL
1906 if (time_after(jiffies, before + ST_INTERNAL_TIMEOUT * HZ)) {
1907 hba->ccb[tag].req_type = 0;
797150b9 1908 hba->mu_status = MU_STATE_STOP;
cf355883 1909 return;
f1498161
EL
1910 }
1911 msleep(1);
cf355883 1912 }
797150b9 1913 hba->mu_status = MU_STATE_STOP;
5a25ba16
JG
1914}
1915
1916static void stex_hba_free(struct st_hba *hba)
1917{
99946f81 1918 stex_free_irq(hba);
5a25ba16 1919
9eb46d2a
EL
1920 destroy_workqueue(hba->work_q);
1921
5a25ba16
JG
1922 iounmap(hba->mmio_base);
1923
1924 pci_release_regions(hba->pdev);
1925
591a3a5f
EL
1926 kfree(hba->ccb);
1927
94e9108b 1928 dma_free_coherent(&hba->pdev->dev, hba->dma_size,
5a25ba16
JG
1929 hba->dma_mem, hba->dma_handle);
1930}
1931
1932static void stex_remove(struct pci_dev *pdev)
1933{
1934 struct st_hba *hba = pci_get_drvdata(pdev);
1935
45b42adb
C
1936 hba->mu_status = MU_STATE_NOCONNECT;
1937 return_abnormal_state(hba, DID_NO_CONNECT);
5a25ba16
JG
1938 scsi_remove_host(hba->host);
1939
45b42adb 1940 scsi_block_requests(hba->host);
5a25ba16
JG
1941
1942 stex_hba_free(hba);
1943
1944 scsi_host_put(hba->host);
1945
1946 pci_disable_device(pdev);
61b745fa
C
1947
1948 unregister_reboot_notifier(&stex_notifier);
5a25ba16
JG
1949}
1950
1951static void stex_shutdown(struct pci_dev *pdev)
1952{
1953 struct st_hba *hba = pci_get_drvdata(pdev);
1954
61b745fa 1955 if (hba->supports_pm == 0) {
797150b9 1956 stex_hba_stop(hba, ST_IGNORED);
61b745fa
C
1957 } else if (hba->supports_pm == 1 && S6flag) {
1958 unregister_reboot_notifier(&stex_notifier);
1959 stex_hba_stop(hba, ST_S6);
1960 } else
797150b9
C
1961 stex_hba_stop(hba, ST_S5);
1962}
1963
d6570227 1964static int stex_choice_sleep_mic(struct st_hba *hba, pm_message_t state)
797150b9
C
1965{
1966 switch (state.event) {
1967 case PM_EVENT_SUSPEND:
1968 return ST_S3;
1969 case PM_EVENT_HIBERNATE:
d6570227 1970 hba->msi_lock = 0;
797150b9
C
1971 return ST_S4;
1972 default:
1973 return ST_NOTHANDLED;
1974 }
5a25ba16
JG
1975}
1976
797150b9
C
1977static int stex_suspend(struct pci_dev *pdev, pm_message_t state)
1978{
1979 struct st_hba *hba = pci_get_drvdata(pdev);
1980
d6570227
C
1981 if ((hba->cardtype == st_yel || hba->cardtype == st_P3)
1982 && hba->supports_pm == 1)
1983 stex_hba_stop(hba, stex_choice_sleep_mic(hba, state));
797150b9
C
1984 else
1985 stex_hba_stop(hba, ST_IGNORED);
1986 return 0;
1987}
1988
1989static int stex_resume(struct pci_dev *pdev)
1990{
1991 struct st_hba *hba = pci_get_drvdata(pdev);
1992
1993 hba->mu_status = MU_STATE_STARTING;
1994 stex_handshake(hba);
1995 return 0;
1996}
61b745fa
C
1997
1998static int stex_halt(struct notifier_block *nb, unsigned long event, void *buf)
1999{
2000 S6flag = 1;
2001 return NOTIFY_OK;
2002}
5a25ba16
JG
2003MODULE_DEVICE_TABLE(pci, stex_pci_tbl);
2004
2005static struct pci_driver stex_pci_driver = {
2006 .name = DRV_NAME,
2007 .id_table = stex_pci_tbl,
2008 .probe = stex_probe,
6f039790 2009 .remove = stex_remove,
5a25ba16 2010 .shutdown = stex_shutdown,
797150b9
C
2011 .suspend = stex_suspend,
2012 .resume = stex_resume,
5a25ba16
JG
2013};
2014
2015static int __init stex_init(void)
2016{
2017 printk(KERN_INFO DRV_NAME
2018 ": Promise SuperTrak EX Driver version: %s\n",
2019 ST_DRIVER_VERSION);
2020
2021 return pci_register_driver(&stex_pci_driver);
2022}
2023
2024static void __exit stex_exit(void)
2025{
2026 pci_unregister_driver(&stex_pci_driver);
2027}
2028
2029module_init(stex_init);
2030module_exit(stex_exit);