scsi: mvsas: Fix a set-but-not-used warning
[linux-block.git] / drivers / scsi / mvsas / mv_init.c
CommitLineData
873e65bc 1// SPDX-License-Identifier: GPL-2.0-only
dd4969a8 2/*
20b09c29
AY
3 * Marvell 88SE64xx/88SE94xx pci init
4 *
5 * Copyright 2007 Red Hat, Inc.
6 * Copyright 2008 Marvell. <kewei@marvell.com>
0b15fb1f 7 * Copyright 2009-2011 Marvell. <yuxiangl@marvell.com>
20b09c29 8*/
dd4969a8 9
dd4969a8
JG
10
11#include "mv_sas.h"
dd4969a8 12
83c7b61c
XY
13int interrupt_coalescing = 0x80;
14
dd4969a8 15static struct scsi_transport_template *mvs_stt;
dd4969a8 16static const struct mvs_chip_info mvs_chips[] = {
a4632aae
XY
17 [chip_6320] = { 1, 2, 0x400, 17, 16, 6, 9, &mvs_64xx_dispatch, },
18 [chip_6440] = { 1, 4, 0x400, 17, 16, 6, 9, &mvs_64xx_dispatch, },
19 [chip_6485] = { 1, 8, 0x800, 33, 32, 6, 10, &mvs_64xx_dispatch, },
20 [chip_9180] = { 2, 4, 0x800, 17, 64, 8, 9, &mvs_94xx_dispatch, },
21 [chip_9480] = { 2, 4, 0x800, 17, 64, 8, 9, &mvs_94xx_dispatch, },
22 [chip_9445] = { 1, 4, 0x800, 17, 64, 8, 11, &mvs_94xx_dispatch, },
23 [chip_9485] = { 2, 4, 0x800, 17, 64, 8, 11, &mvs_94xx_dispatch, },
24 [chip_1300] = { 1, 4, 0x400, 17, 16, 6, 9, &mvs_64xx_dispatch, },
25 [chip_1320] = { 2, 4, 0x800, 17, 64, 8, 9, &mvs_94xx_dispatch, },
dd4969a8
JG
26};
27
88b8132c 28static const struct attribute_group *mvst_host_groups[];
83c7b61c 29
20b09c29
AY
30#define SOC_SAS_NUM 2
31
dd4969a8
JG
32static struct scsi_host_template mvs_sht = {
33 .module = THIS_MODULE,
34 .name = DRV_NAME,
35 .queuecommand = sas_queuecommand,
b8f1d1e0 36 .dma_need_drain = ata_scsi_dma_need_drain,
dd4969a8 37 .target_alloc = sas_target_alloc,
e211e2c7 38 .slave_configure = sas_slave_configure,
dd4969a8
JG
39 .scan_finished = mvs_scan_finished,
40 .scan_start = mvs_scan_start,
41 .change_queue_depth = sas_change_queue_depth,
dd4969a8
JG
42 .bios_param = sas_bios_param,
43 .can_queue = 1,
dd4969a8 44 .this_id = -1,
b89e8f53 45 .sg_tablesize = SG_ALL,
dd4969a8 46 .max_sectors = SCSI_DEFAULT_MAX_SECTORS,
9dc9fd94 47 .eh_device_reset_handler = sas_eh_device_reset_handler,
cc199e78 48 .eh_target_reset_handler = sas_eh_target_reset_handler,
49da96d7 49 .slave_alloc = sas_slave_alloc,
dd4969a8
JG
50 .target_destroy = sas_target_destroy,
51 .ioctl = sas_ioctl,
75c0b0e1
AB
52#ifdef CONFIG_COMPAT
53 .compat_ioctl = sas_ioctl,
54#endif
88b8132c 55 .shost_groups = mvst_host_groups,
c40ecc12 56 .track_queue_depth = 1,
dd4969a8
JG
57};
58
59static struct sas_domain_function_template mvs_transport_ops = {
20b09c29 60 .lldd_dev_found = mvs_dev_found,
9dc9fd94 61 .lldd_dev_gone = mvs_dev_gone,
20b09c29 62 .lldd_execute_task = mvs_queue_command,
dd4969a8 63 .lldd_control_phy = mvs_phy_control,
20b09c29
AY
64
65 .lldd_abort_task = mvs_abort_task,
69b80a0e 66 .lldd_abort_task_set = sas_abort_task_set,
e8585452 67 .lldd_clear_task_set = sas_clear_task_set,
dd4969a8 68 .lldd_I_T_nexus_reset = mvs_I_T_nexus_reset,
20b09c29
AY
69 .lldd_lu_reset = mvs_lu_reset,
70 .lldd_query_task = mvs_query_task,
20b09c29
AY
71 .lldd_port_formed = mvs_port_formed,
72 .lldd_port_deformed = mvs_port_deformed,
73
c56f5f1d
WW
74 .lldd_write_gpio = mvs_gpio_write,
75
dd4969a8
JG
76};
77
6f039790 78static void mvs_phy_init(struct mvs_info *mvi, int phy_id)
dd4969a8
JG
79{
80 struct mvs_phy *phy = &mvi->phy[phy_id];
81 struct asd_sas_phy *sas_phy = &phy->sas_phy;
82
20b09c29 83 phy->mvi = mvi;
84fbd0ce 84 phy->port = NULL;
77570eed 85 timer_setup(&phy->timer, NULL, 0);
dd4969a8
JG
86 sas_phy->enabled = (phy_id < mvi->chip->n_phy) ? 1 : 0;
87 sas_phy->class = SAS;
88 sas_phy->iproto = SAS_PROTOCOL_ALL;
89 sas_phy->tproto = 0;
90 sas_phy->type = PHY_TYPE_PHYSICAL;
91 sas_phy->role = PHY_ROLE_INITIATOR;
92 sas_phy->oob_mode = OOB_NOT_CONNECTED;
93 sas_phy->linkrate = SAS_LINK_RATE_UNKNOWN;
94
95 sas_phy->id = phy_id;
96 sas_phy->sas_addr = &mvi->sas_addr[0];
97 sas_phy->frame_rcvd = &phy->frame_rcvd[0];
20b09c29 98 sas_phy->ha = (struct sas_ha_struct *)mvi->shost->hostdata;
dd4969a8
JG
99 sas_phy->lldd_phy = phy;
100}
101
102static void mvs_free(struct mvs_info *mvi)
103{
20b09c29
AY
104 struct mvs_wq *mwq;
105 int slot_nr;
dd4969a8
JG
106
107 if (!mvi)
108 return;
109
20b09c29
AY
110 if (mvi->flags & MVF_FLAG_SOC)
111 slot_nr = MVS_SOC_SLOTS;
112 else
b89e8f53 113 slot_nr = MVS_CHIP_SLOT_SZ;
dd4969a8 114
4dbd6712 115 dma_pool_destroy(mvi->dma_pool);
dd4969a8
JG
116
117 if (mvi->tx)
20b09c29 118 dma_free_coherent(mvi->dev,
dd4969a8
JG
119 sizeof(*mvi->tx) * MVS_CHIP_SLOT_SZ,
120 mvi->tx, mvi->tx_dma);
121 if (mvi->rx_fis)
20b09c29 122 dma_free_coherent(mvi->dev, MVS_RX_FISL_SZ,
dd4969a8
JG
123 mvi->rx_fis, mvi->rx_fis_dma);
124 if (mvi->rx)
20b09c29 125 dma_free_coherent(mvi->dev,
dd4969a8
JG
126 sizeof(*mvi->rx) * (MVS_RX_RING_SZ + 1),
127 mvi->rx, mvi->rx_dma);
128 if (mvi->slot)
20b09c29
AY
129 dma_free_coherent(mvi->dev,
130 sizeof(*mvi->slot) * slot_nr,
dd4969a8 131 mvi->slot, mvi->slot_dma);
8882f081 132
20b09c29
AY
133 if (mvi->bulk_buffer)
134 dma_free_coherent(mvi->dev, TRASH_BUCKET_SIZE,
135 mvi->bulk_buffer, mvi->bulk_buffer_dma);
8882f081
XY
136 if (mvi->bulk_buffer1)
137 dma_free_coherent(mvi->dev, TRASH_BUCKET_SIZE,
138 mvi->bulk_buffer1, mvi->bulk_buffer_dma1);
20b09c29
AY
139
140 MVS_CHIP_DISP->chip_iounmap(mvi);
dd4969a8
JG
141 if (mvi->shost)
142 scsi_host_put(mvi->shost);
20b09c29
AY
143 list_for_each_entry(mwq, &mvi->wq_list, entry)
144 cancel_delayed_work(&mwq->work_q);
b89e8f53 145 kfree(mvi->tags);
dd4969a8
JG
146 kfree(mvi);
147}
148
6f8ac161 149#ifdef CONFIG_SCSI_MVSAS_TASKLET
20b09c29 150static void mvs_tasklet(unsigned long opaque)
dd4969a8 151{
20b09c29
AY
152 u32 stat;
153 u16 core_nr, i = 0;
dd4969a8 154
20b09c29
AY
155 struct mvs_info *mvi;
156 struct sas_ha_struct *sha = (struct sas_ha_struct *)opaque;
157
158 core_nr = ((struct mvs_prv_info *)sha->lldd_ha)->n_host;
159 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[0];
160
161 if (unlikely(!mvi))
162 BUG_ON(1);
163
6f8ac161
XY
164 stat = MVS_CHIP_DISP->isr_status(mvi, mvi->pdev->irq);
165 if (!stat)
166 goto out;
167
20b09c29
AY
168 for (i = 0; i < core_nr; i++) {
169 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[i];
6f8ac161 170 MVS_CHIP_DISP->isr(mvi, mvi->pdev->irq, stat);
20b09c29 171 }
6f8ac161
XY
172out:
173 MVS_CHIP_DISP->interrupt_enable(mvi);
dd4969a8 174
dd4969a8
JG
175}
176#endif
177
178static irqreturn_t mvs_interrupt(int irq, void *opaque)
179{
dd4969a8 180 u32 stat;
20b09c29
AY
181 struct mvs_info *mvi;
182 struct sas_ha_struct *sha = opaque;
6f8ac161
XY
183#ifndef CONFIG_SCSI_MVSAS_TASKLET
184 u32 i;
6eaa8627 185 u32 core_nr;
dd4969a8 186
20b09c29 187 core_nr = ((struct mvs_prv_info *)sha->lldd_ha)->n_host;
6eaa8627
LJ
188#endif
189
20b09c29 190 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[0];
dd4969a8 191
20b09c29 192 if (unlikely(!mvi))
dd4969a8 193 return IRQ_NONE;
6f8ac161
XY
194#ifdef CONFIG_SCSI_MVSAS_TASKLET
195 MVS_CHIP_DISP->interrupt_disable(mvi);
196#endif
dd4969a8 197
20b09c29 198 stat = MVS_CHIP_DISP->isr_status(mvi, irq);
6f8ac161
XY
199 if (!stat) {
200 #ifdef CONFIG_SCSI_MVSAS_TASKLET
201 MVS_CHIP_DISP->interrupt_enable(mvi);
202 #endif
20b09c29 203 return IRQ_NONE;
6f8ac161 204 }
dd4969a8 205
6f8ac161
XY
206#ifdef CONFIG_SCSI_MVSAS_TASKLET
207 tasklet_schedule(&((struct mvs_prv_info *)sha->lldd_ha)->mv_tasklet);
dd4969a8 208#else
20b09c29
AY
209 for (i = 0; i < core_nr; i++) {
210 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[i];
211 MVS_CHIP_DISP->isr(mvi, irq, stat);
212 }
dd4969a8
JG
213#endif
214 return IRQ_HANDLED;
215}
216
6f039790 217static int mvs_alloc(struct mvs_info *mvi, struct Scsi_Host *shost)
dd4969a8 218{
9dc9fd94 219 int i = 0, slot_nr;
0b15fb1f 220 char pool_name[32];
dd4969a8 221
20b09c29
AY
222 if (mvi->flags & MVF_FLAG_SOC)
223 slot_nr = MVS_SOC_SLOTS;
224 else
b89e8f53 225 slot_nr = MVS_CHIP_SLOT_SZ;
dd4969a8
JG
226
227 spin_lock_init(&mvi->lock);
20b09c29 228 for (i = 0; i < mvi->chip->n_phy; i++) {
dd4969a8 229 mvs_phy_init(mvi, i);
dd4969a8
JG
230 mvi->port[i].wide_port_phymap = 0;
231 mvi->port[i].port_attached = 0;
232 INIT_LIST_HEAD(&mvi->port[i].list);
233 }
20b09c29
AY
234 for (i = 0; i < MVS_MAX_DEVICES; i++) {
235 mvi->devices[i].taskfileset = MVS_ID_NOT_MAPPED;
aa9f8328 236 mvi->devices[i].dev_type = SAS_PHY_UNUSED;
20b09c29
AY
237 mvi->devices[i].device_id = i;
238 mvi->devices[i].dev_status = MVS_DEV_NORMAL;
239 }
dd4969a8
JG
240
241 /*
242 * alloc and init our DMA areas
243 */
20b09c29 244 mvi->tx = dma_alloc_coherent(mvi->dev,
dd4969a8
JG
245 sizeof(*mvi->tx) * MVS_CHIP_SLOT_SZ,
246 &mvi->tx_dma, GFP_KERNEL);
247 if (!mvi->tx)
248 goto err_out;
20b09c29 249 mvi->rx_fis = dma_alloc_coherent(mvi->dev, MVS_RX_FISL_SZ,
dd4969a8
JG
250 &mvi->rx_fis_dma, GFP_KERNEL);
251 if (!mvi->rx_fis)
252 goto err_out;
dd4969a8 253
20b09c29 254 mvi->rx = dma_alloc_coherent(mvi->dev,
dd4969a8
JG
255 sizeof(*mvi->rx) * (MVS_RX_RING_SZ + 1),
256 &mvi->rx_dma, GFP_KERNEL);
257 if (!mvi->rx)
258 goto err_out;
dd4969a8
JG
259 mvi->rx[0] = cpu_to_le32(0xfff);
260 mvi->rx_cons = 0xfff;
261
20b09c29
AY
262 mvi->slot = dma_alloc_coherent(mvi->dev,
263 sizeof(*mvi->slot) * slot_nr,
dd4969a8
JG
264 &mvi->slot_dma, GFP_KERNEL);
265 if (!mvi->slot)
266 goto err_out;
dd4969a8 267
20b09c29
AY
268 mvi->bulk_buffer = dma_alloc_coherent(mvi->dev,
269 TRASH_BUCKET_SIZE,
270 &mvi->bulk_buffer_dma, GFP_KERNEL);
271 if (!mvi->bulk_buffer)
272 goto err_out;
8882f081
XY
273
274 mvi->bulk_buffer1 = dma_alloc_coherent(mvi->dev,
275 TRASH_BUCKET_SIZE,
276 &mvi->bulk_buffer_dma1, GFP_KERNEL);
277 if (!mvi->bulk_buffer1)
278 goto err_out;
279
0b15fb1f 280 sprintf(pool_name, "%s%d", "mvs_dma_pool", mvi->id);
4dbd6712
RP
281 mvi->dma_pool = dma_pool_create(pool_name, &mvi->pdev->dev,
282 MVS_SLOT_BUF_SZ, 16, 0);
0b15fb1f
XY
283 if (!mvi->dma_pool) {
284 printk(KERN_DEBUG "failed to create dma pool %s.\n", pool_name);
dd4969a8 285 goto err_out;
dd4969a8 286 }
0b15fb1f
XY
287 mvi->tags_num = slot_nr;
288
20b09c29
AY
289 /* Initialize tags */
290 mvs_tag_init(mvi);
291 return 0;
292err_out:
293 return 1;
294}
295
dd4969a8 296
20b09c29
AY
297int mvs_ioremap(struct mvs_info *mvi, int bar, int bar_ex)
298{
6eaa8627 299 unsigned long res_start, res_len, res_flag_ex = 0;
20b09c29
AY
300 struct pci_dev *pdev = mvi->pdev;
301 if (bar_ex != -1) {
302 /*
303 * ioremap main and peripheral registers
304 */
305 res_start = pci_resource_start(pdev, bar_ex);
306 res_len = pci_resource_len(pdev, bar_ex);
307 if (!res_start || !res_len)
308 goto err_out;
309
310 res_flag_ex = pci_resource_flags(pdev, bar_ex);
92b19ff5
DW
311 if (res_flag_ex & IORESOURCE_MEM)
312 mvi->regs_ex = ioremap(res_start, res_len);
313 else
20b09c29
AY
314 mvi->regs_ex = (void *)res_start;
315 if (!mvi->regs_ex)
316 goto err_out;
317 }
318
319 res_start = pci_resource_start(pdev, bar);
320 res_len = pci_resource_len(pdev, bar);
0a66ac17
JT
321 if (!res_start || !res_len) {
322 iounmap(mvi->regs_ex);
323 mvi->regs_ex = NULL;
20b09c29 324 goto err_out;
0a66ac17 325 }
20b09c29 326
92b19ff5 327 mvi->regs = ioremap(res_start, res_len);
20b09c29
AY
328
329 if (!mvi->regs) {
330 if (mvi->regs_ex && (res_flag_ex & IORESOURCE_MEM))
331 iounmap(mvi->regs_ex);
332 mvi->regs_ex = NULL;
dd4969a8 333 goto err_out;
20b09c29
AY
334 }
335
336 return 0;
337err_out:
338 return -1;
339}
340
341void mvs_iounmap(void __iomem *regs)
342{
343 iounmap(regs);
344}
345
6f039790 346static struct mvs_info *mvs_pci_alloc(struct pci_dev *pdev,
20b09c29
AY
347 const struct pci_device_id *ent,
348 struct Scsi_Host *shost, unsigned int id)
349{
84fbd0ce 350 struct mvs_info *mvi = NULL;
20b09c29
AY
351 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
352
b89e8f53
XY
353 mvi = kzalloc(sizeof(*mvi) +
354 (1L << mvs_chips[ent->driver_data].slot_width) *
355 sizeof(struct mvs_slot_info), GFP_KERNEL);
20b09c29
AY
356 if (!mvi)
357 return NULL;
dd4969a8 358
20b09c29
AY
359 mvi->pdev = pdev;
360 mvi->dev = &pdev->dev;
361 mvi->chip_id = ent->driver_data;
362 mvi->chip = &mvs_chips[mvi->chip_id];
363 INIT_LIST_HEAD(&mvi->wq_list);
20b09c29
AY
364
365 ((struct mvs_prv_info *)sha->lldd_ha)->mvi[id] = mvi;
366 ((struct mvs_prv_info *)sha->lldd_ha)->n_phy = mvi->chip->n_phy;
367
368 mvi->id = id;
369 mvi->sas = sha;
370 mvi->shost = shost;
20b09c29 371
b89e8f53
XY
372 mvi->tags = kzalloc(MVS_CHIP_SLOT_SZ>>3, GFP_KERNEL);
373 if (!mvi->tags)
374 goto err_out;
375
20b09c29
AY
376 if (MVS_CHIP_DISP->chip_ioremap(mvi))
377 goto err_out;
378 if (!mvs_alloc(mvi, shost))
379 return mvi;
dd4969a8
JG
380err_out:
381 mvs_free(mvi);
382 return NULL;
383}
384
dd4969a8
JG
385static int pci_go_64(struct pci_dev *pdev)
386{
387 int rc;
388
4179a061
CH
389 rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(64));
390 if (rc) {
391 rc = dma_set_mask_and_coherent(&pdev->dev, DMA_BIT_MASK(32));
dd4969a8
JG
392 if (rc) {
393 dev_printk(KERN_ERR, &pdev->dev,
394 "32-bit DMA enable failed\n");
395 return rc;
396 }
dd4969a8
JG
397 }
398
399 return rc;
400}
401
6f039790 402static int mvs_prep_sas_ha_init(struct Scsi_Host *shost,
20b09c29
AY
403 const struct mvs_chip_info *chip_info)
404{
405 int phy_nr, port_nr; unsigned short core_nr;
406 struct asd_sas_phy **arr_phy;
407 struct asd_sas_port **arr_port;
408 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
409
410 core_nr = chip_info->n_host;
411 phy_nr = core_nr * chip_info->n_phy;
412 port_nr = phy_nr;
413
414 memset(sha, 0x00, sizeof(struct sas_ha_struct));
415 arr_phy = kcalloc(phy_nr, sizeof(void *), GFP_KERNEL);
416 arr_port = kcalloc(port_nr, sizeof(void *), GFP_KERNEL);
417 if (!arr_phy || !arr_port)
418 goto exit_free;
419
420 sha->sas_phy = arr_phy;
421 sha->sas_port = arr_port;
9dc9fd94 422 sha->core.shost = shost;
20b09c29
AY
423
424 sha->lldd_ha = kzalloc(sizeof(struct mvs_prv_info), GFP_KERNEL);
425 if (!sha->lldd_ha)
426 goto exit_free;
427
428 ((struct mvs_prv_info *)sha->lldd_ha)->n_host = core_nr;
429
430 shost->transportt = mvs_stt;
a4632aae 431 shost->max_id = MVS_MAX_DEVICES;
20b09c29
AY
432 shost->max_lun = ~0;
433 shost->max_channel = 1;
434 shost->max_cmd_len = 16;
435
436 return 0;
437exit_free:
438 kfree(arr_phy);
439 kfree(arr_port);
440 return -1;
441
442}
443
6f039790 444static void mvs_post_sas_ha_init(struct Scsi_Host *shost,
20b09c29
AY
445 const struct mvs_chip_info *chip_info)
446{
447 int can_queue, i = 0, j = 0;
448 struct mvs_info *mvi = NULL;
449 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
450 unsigned short nr_core = ((struct mvs_prv_info *)sha->lldd_ha)->n_host;
451
452 for (j = 0; j < nr_core; j++) {
453 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[j];
454 for (i = 0; i < chip_info->n_phy; i++) {
455 sha->sas_phy[j * chip_info->n_phy + i] =
456 &mvi->phy[i].sas_phy;
457 sha->sas_port[j * chip_info->n_phy + i] =
458 &mvi->port[i].sas_port;
459 }
460 }
461
462 sha->sas_ha_name = DRV_NAME;
463 sha->dev = mvi->dev;
464 sha->lldd_module = THIS_MODULE;
465 sha->sas_addr = &mvi->sas_addr[0];
466
467 sha->num_phys = nr_core * chip_info->n_phy;
468
20b09c29
AY
469 if (mvi->flags & MVF_FLAG_SOC)
470 can_queue = MVS_SOC_CAN_QUEUE;
471 else
b89e8f53 472 can_queue = MVS_CHIP_SLOT_SZ;
20b09c29 473
a4632aae 474 shost->sg_tablesize = min_t(u16, SG_ALL, MVS_MAX_SG);
20b09c29 475 shost->can_queue = can_queue;
b89e8f53 476 mvi->shost->cmd_per_lun = MVS_QUEUE_SIZE;
20b09c29
AY
477 sha->core.shost = mvi->shost;
478}
479
480static void mvs_init_sas_add(struct mvs_info *mvi)
481{
482 u8 i;
483 for (i = 0; i < mvi->chip->n_phy; i++) {
484 mvi->phy[i].dev_sas_addr = 0x5005043011ab0000ULL;
485 mvi->phy[i].dev_sas_addr =
486 cpu_to_be64((u64)(*(u64 *)&mvi->phy[i].dev_sas_addr));
487 }
488
489 memcpy(mvi->sas_addr, &mvi->phy[0].dev_sas_addr, SAS_ADDR_SIZE);
490}
491
6f039790 492static int mvs_pci_init(struct pci_dev *pdev, const struct pci_device_id *ent)
dd4969a8 493{
20b09c29 494 unsigned int rc, nhost = 0;
dd4969a8
JG
495 struct mvs_info *mvi;
496 irq_handler_t irq_handler = mvs_interrupt;
20b09c29
AY
497 struct Scsi_Host *shost = NULL;
498 const struct mvs_chip_info *chip;
dd4969a8 499
20b09c29
AY
500 dev_printk(KERN_INFO, &pdev->dev,
501 "mvsas: driver version %s\n", DRV_VERSION);
dd4969a8
JG
502 rc = pci_enable_device(pdev);
503 if (rc)
20b09c29 504 goto err_out_enable;
dd4969a8
JG
505
506 pci_set_master(pdev);
507
508 rc = pci_request_regions(pdev, DRV_NAME);
509 if (rc)
510 goto err_out_disable;
511
512 rc = pci_go_64(pdev);
513 if (rc)
514 goto err_out_regions;
515
20b09c29
AY
516 shost = scsi_host_alloc(&mvs_sht, sizeof(void *));
517 if (!shost) {
dd4969a8
JG
518 rc = -ENOMEM;
519 goto err_out_regions;
520 }
521
20b09c29
AY
522 chip = &mvs_chips[ent->driver_data];
523 SHOST_TO_SAS_HA(shost) =
524 kcalloc(1, sizeof(struct sas_ha_struct), GFP_KERNEL);
525 if (!SHOST_TO_SAS_HA(shost)) {
cf99dc30 526 scsi_host_put(shost);
20b09c29
AY
527 rc = -ENOMEM;
528 goto err_out_regions;
dd4969a8 529 }
dd4969a8 530
20b09c29
AY
531 rc = mvs_prep_sas_ha_init(shost, chip);
532 if (rc) {
cf99dc30 533 scsi_host_put(shost);
20b09c29
AY
534 rc = -ENOMEM;
535 goto err_out_regions;
536 }
dd4969a8 537
20b09c29 538 pci_set_drvdata(pdev, SHOST_TO_SAS_HA(shost));
dd4969a8 539
20b09c29
AY
540 do {
541 mvi = mvs_pci_alloc(pdev, ent, shost, nhost);
542 if (!mvi) {
543 rc = -ENOMEM;
544 goto err_out_regions;
545 }
546
f1f82a91
XY
547 memset(&mvi->hba_info_param, 0xFF,
548 sizeof(struct hba_info_page));
549
20b09c29
AY
550 mvs_init_sas_add(mvi);
551
552 mvi->instance = nhost;
553 rc = MVS_CHIP_DISP->chip_init(mvi);
554 if (rc) {
555 mvs_free(mvi);
556 goto err_out_regions;
557 }
558 nhost++;
559 } while (nhost < chip->n_host);
6f8ac161 560#ifdef CONFIG_SCSI_MVSAS_TASKLET
8d153734
BVA
561 {
562 struct mvs_prv_info *mpi = SHOST_TO_SAS_HA(shost)->lldd_ha;
563
6f8ac161 564 tasklet_init(&(mpi->mv_tasklet), mvs_tasklet,
9dc9fd94 565 (unsigned long)SHOST_TO_SAS_HA(shost));
8d153734 566 }
9dc9fd94 567#endif
20b09c29
AY
568
569 mvs_post_sas_ha_init(shost, chip);
570
571 rc = scsi_add_host(shost, &pdev->dev);
dd4969a8
JG
572 if (rc)
573 goto err_out_shost;
574
20b09c29
AY
575 rc = sas_register_ha(SHOST_TO_SAS_HA(shost));
576 if (rc)
577 goto err_out_shost;
578 rc = request_irq(pdev->irq, irq_handler, IRQF_SHARED,
579 DRV_NAME, SHOST_TO_SAS_HA(shost));
580 if (rc)
581 goto err_not_sas;
dd4969a8 582
20b09c29 583 MVS_CHIP_DISP->interrupt_enable(mvi);
dd4969a8
JG
584
585 scsi_scan_host(mvi->shost);
586
587 return 0;
588
20b09c29
AY
589err_not_sas:
590 sas_unregister_ha(SHOST_TO_SAS_HA(shost));
dd4969a8
JG
591err_out_shost:
592 scsi_remove_host(mvi->shost);
dd4969a8
JG
593err_out_regions:
594 pci_release_regions(pdev);
595err_out_disable:
596 pci_disable_device(pdev);
20b09c29 597err_out_enable:
dd4969a8
JG
598 return rc;
599}
600
6f039790 601static void mvs_pci_remove(struct pci_dev *pdev)
dd4969a8 602{
20b09c29
AY
603 unsigned short core_nr, i = 0;
604 struct sas_ha_struct *sha = pci_get_drvdata(pdev);
605 struct mvs_info *mvi = NULL;
dd4969a8 606
20b09c29
AY
607 core_nr = ((struct mvs_prv_info *)sha->lldd_ha)->n_host;
608 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[0];
dd4969a8 609
6f8ac161
XY
610#ifdef CONFIG_SCSI_MVSAS_TASKLET
611 tasklet_kill(&((struct mvs_prv_info *)sha->lldd_ha)->mv_tasklet);
20b09c29 612#endif
dd4969a8 613
20b09c29
AY
614 sas_unregister_ha(sha);
615 sas_remove_host(mvi->shost);
20b09c29
AY
616
617 MVS_CHIP_DISP->interrupt_disable(mvi);
b89e8f53 618 free_irq(mvi->pdev->irq, sha);
20b09c29
AY
619 for (i = 0; i < core_nr; i++) {
620 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[i];
dd4969a8 621 mvs_free(mvi);
dd4969a8 622 }
20b09c29
AY
623 kfree(sha->sas_phy);
624 kfree(sha->sas_port);
625 kfree(sha);
626 pci_release_regions(pdev);
dd4969a8 627 pci_disable_device(pdev);
20b09c29 628 return;
dd4969a8
JG
629}
630
6f039790 631static struct pci_device_id mvs_pci_table[] = {
dd4969a8
JG
632 { PCI_VDEVICE(MARVELL, 0x6320), chip_6320 },
633 { PCI_VDEVICE(MARVELL, 0x6340), chip_6440 },
634 {
635 .vendor = PCI_VENDOR_ID_MARVELL,
636 .device = 0x6440,
637 .subvendor = PCI_ANY_ID,
638 .subdevice = 0x6480,
639 .class = 0,
640 .class_mask = 0,
20b09c29 641 .driver_data = chip_6485,
dd4969a8
JG
642 },
643 { PCI_VDEVICE(MARVELL, 0x6440), chip_6440 },
20b09c29
AY
644 { PCI_VDEVICE(MARVELL, 0x6485), chip_6485 },
645 { PCI_VDEVICE(MARVELL, 0x9480), chip_9480 },
646 { PCI_VDEVICE(MARVELL, 0x9180), chip_9180 },
f31491dc
NC
647 { PCI_VDEVICE(ARECA, PCI_DEVICE_ID_ARECA_1300), chip_1300 },
648 { PCI_VDEVICE(ARECA, PCI_DEVICE_ID_ARECA_1320), chip_1320 },
7ec4ad01 649 { PCI_VDEVICE(ADAPTEC2, 0x0450), chip_6440 },
463b8977
HLT
650 { PCI_VDEVICE(TTI, 0x2710), chip_9480 },
651 { PCI_VDEVICE(TTI, 0x2720), chip_9480 },
652 { PCI_VDEVICE(TTI, 0x2721), chip_9480 },
653 { PCI_VDEVICE(TTI, 0x2722), chip_9480 },
654 { PCI_VDEVICE(TTI, 0x2740), chip_9480 },
655 { PCI_VDEVICE(TTI, 0x2744), chip_9480 },
656 { PCI_VDEVICE(TTI, 0x2760), chip_9480 },
f7e45b6a 657 {
412e704f 658 .vendor = PCI_VENDOR_ID_MARVELL_EXT,
f7e45b6a
XY
659 .device = 0x9480,
660 .subvendor = PCI_ANY_ID,
661 .subdevice = 0x9480,
662 .class = 0,
663 .class_mask = 0,
664 .driver_data = chip_9480,
665 },
82140283 666 {
412e704f 667 .vendor = PCI_VENDOR_ID_MARVELL_EXT,
82140283
XY
668 .device = 0x9445,
669 .subvendor = PCI_ANY_ID,
670 .subdevice = 0x9480,
671 .class = 0,
672 .class_mask = 0,
673 .driver_data = chip_9445,
674 },
7517b26c 675 { PCI_VDEVICE(MARVELL_EXT, 0x9485), chip_9485 }, /* Marvell 9480/9485 (any vendor/model) */
99a700bc
RJ
676 { PCI_VDEVICE(OCZ, 0x1021), chip_9485}, /* OCZ RevoDrive3 */
677 { PCI_VDEVICE(OCZ, 0x1022), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */
678 { PCI_VDEVICE(OCZ, 0x1040), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */
679 { PCI_VDEVICE(OCZ, 0x1041), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */
680 { PCI_VDEVICE(OCZ, 0x1042), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */
681 { PCI_VDEVICE(OCZ, 0x1043), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */
682 { PCI_VDEVICE(OCZ, 0x1044), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */
683 { PCI_VDEVICE(OCZ, 0x1080), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */
684 { PCI_VDEVICE(OCZ, 0x1083), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */
685 { PCI_VDEVICE(OCZ, 0x1084), chip_9485}, /* OCZ RevoDrive3/zDriveR4 (exact model unknown) */
dd4969a8
JG
686
687 { } /* terminate list */
688};
689
690static struct pci_driver mvs_pci_driver = {
691 .name = DRV_NAME,
692 .id_table = mvs_pci_table,
693 .probe = mvs_pci_init,
6f039790 694 .remove = mvs_pci_remove,
dd4969a8
JG
695};
696
2506f5dc
ZL
697static ssize_t driver_version_show(struct device *cdev,
698 struct device_attribute *attr, char *buffer)
83c7b61c 699{
0ad3867b 700 return sysfs_emit(buffer, "%s\n", DRV_VERSION);
83c7b61c
XY
701}
702
2506f5dc 703static DEVICE_ATTR_RO(driver_version);
83c7b61c 704
2506f5dc
ZL
705static ssize_t interrupt_coalescing_store(struct device *cdev,
706 struct device_attribute *attr,
707 const char *buffer, size_t size)
83c7b61c 708{
78b7b80c 709 unsigned int val = 0;
83c7b61c
XY
710 struct mvs_info *mvi = NULL;
711 struct Scsi_Host *shost = class_to_shost(cdev);
712 struct sas_ha_struct *sha = SHOST_TO_SAS_HA(shost);
713 u8 i, core_nr;
714 if (buffer == NULL)
715 return size;
716
78b7b80c 717 if (sscanf(buffer, "%u", &val) != 1)
83c7b61c
XY
718 return -EINVAL;
719
720 if (val >= 0x10000) {
721 mv_dprintk("interrupt coalescing timer %d us is"
722 "too long\n", val);
723 return strlen(buffer);
724 }
725
726 interrupt_coalescing = val;
727
728 core_nr = ((struct mvs_prv_info *)sha->lldd_ha)->n_host;
729 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[0];
730
731 if (unlikely(!mvi))
732 return -EINVAL;
733
734 for (i = 0; i < core_nr; i++) {
735 mvi = ((struct mvs_prv_info *)sha->lldd_ha)->mvi[i];
736 if (MVS_CHIP_DISP->tune_interrupt)
737 MVS_CHIP_DISP->tune_interrupt(mvi,
738 interrupt_coalescing);
739 }
740 mv_dprintk("set interrupt coalescing time to %d us\n",
741 interrupt_coalescing);
742 return strlen(buffer);
743}
744
2506f5dc
ZL
745static ssize_t interrupt_coalescing_show(struct device *cdev,
746 struct device_attribute *attr, char *buffer)
83c7b61c 747{
0ad3867b 748 return sysfs_emit(buffer, "%d\n", interrupt_coalescing);
83c7b61c
XY
749}
750
2506f5dc 751static DEVICE_ATTR_RW(interrupt_coalescing);
83c7b61c 752
dd4969a8
JG
753static int __init mvs_init(void)
754{
755 int rc;
dd4969a8
JG
756 mvs_stt = sas_domain_attach_transport(&mvs_transport_ops);
757 if (!mvs_stt)
758 return -ENOMEM;
759
760 rc = pci_register_driver(&mvs_pci_driver);
761 if (rc)
762 goto err_out;
763
764 return 0;
765
766err_out:
767 sas_release_transport(mvs_stt);
768 return rc;
769}
770
771static void __exit mvs_exit(void)
772{
773 pci_unregister_driver(&mvs_pci_driver);
774 sas_release_transport(mvs_stt);
775}
776
88b8132c
BVA
777static struct attribute *mvst_host_attrs[] = {
778 &dev_attr_driver_version.attr,
779 &dev_attr_interrupt_coalescing.attr,
83c7b61c
XY
780 NULL,
781};
782
88b8132c
BVA
783ATTRIBUTE_GROUPS(mvst_host);
784
dd4969a8
JG
785module_init(mvs_init);
786module_exit(mvs_exit);
787
788MODULE_AUTHOR("Jeff Garzik <jgarzik@pobox.com>");
789MODULE_DESCRIPTION("Marvell 88SE6440 SAS/SATA controller driver");
790MODULE_VERSION(DRV_VERSION);
791MODULE_LICENSE("GPL");
20b09c29 792#ifdef CONFIG_PCI
dd4969a8 793MODULE_DEVICE_TABLE(pci, mvs_pci_table);
20b09c29 794#endif