rtc: zynqmp: depend on HAS_IOMEM
[linux-2.6-block.git] / drivers / rtc / rtc-cmos.c
CommitLineData
2874c5fd 1// SPDX-License-Identifier: GPL-2.0-or-later
7be2c7c9
DB
2/*
3 * RTC class driver for "CMOS RTC": PCs, ACPI, etc
4 *
5 * Copyright (C) 1996 Paul Gortmaker (drivers/char/rtc.c)
6 * Copyright (C) 2006 David Brownell (convert to new framework)
7be2c7c9
DB
7 */
8
9/*
10 * The original "cmos clock" chip was an MC146818 chip, now obsolete.
11 * That defined the register interface now provided by all PCs, some
12 * non-PC systems, and incorporated into ACPI. Modern PC chipsets
13 * integrate an MC146818 clone in their southbridge, and boards use
14 * that instead of discrete clones like the DS12887 or M48T86. There
15 * are also clones that connect using the LPC bus.
16 *
17 * That register API is also used directly by various other drivers
18 * (notably for integrated NVRAM), infrastructure (x86 has code to
19 * bypass the RTC framework, directly reading the RTC during boot
20 * and updating minutes/seconds for systems using NTP synch) and
21 * utilities (like userspace 'hwclock', if no /dev node exists).
22 *
23 * So **ALL** calls to CMOS_READ and CMOS_WRITE must be done with
24 * interrupts disabled, holding the global rtc_lock, to exclude those
25 * other drivers and utilities on correctly configured systems.
26 */
a737e835
JP
27
28#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
29
7be2c7c9
DB
30#include <linux/kernel.h>
31#include <linux/module.h>
32#include <linux/init.h>
33#include <linux/interrupt.h>
34#include <linux/spinlock.h>
35#include <linux/platform_device.h>
5d2a5037 36#include <linux/log2.h>
2fb08e6c 37#include <linux/pm.h>
3bcbaf6e
SAS
38#include <linux/of.h>
39#include <linux/of_platform.h>
a1e23a42
HG
40#ifdef CONFIG_X86
41#include <asm/i8259.h>
36d91a4d
ZR
42#include <asm/processor.h>
43#include <linux/dmi.h>
a1e23a42 44#endif
7be2c7c9
DB
45
46/* this is for "generic access to PC-style RTC" using CMOS_READ/CMOS_WRITE */
5ab788d7 47#include <linux/mc146818rtc.h>
7be2c7c9 48
bc51098c 49#ifdef CONFIG_ACPI
311ee9c1
ZR
50/*
51 * Use ACPI SCI to replace HPET interrupt for RTC Alarm event
52 *
53 * If cleared, ACPI SCI is only used to wake up the system from suspend
54 *
55 * If set, ACPI SCI is used to handle UIE/AIE and system wakeup
56 */
57
58static bool use_acpi_alarm;
59module_param(use_acpi_alarm, bool, 0444);
60
bc51098c
MR
61static inline int cmos_use_acpi_alarm(void)
62{
63 return use_acpi_alarm;
64}
65#else /* !CONFIG_ACPI */
66
67static inline int cmos_use_acpi_alarm(void)
68{
69 return 0;
70}
71#endif
72
7be2c7c9
DB
73struct cmos_rtc {
74 struct rtc_device *rtc;
75 struct device *dev;
76 int irq;
77 struct resource *iomem;
88b8d33b 78 time64_t alarm_expires;
7be2c7c9 79
87ac84f4
DB
80 void (*wake_on)(struct device *);
81 void (*wake_off)(struct device *);
82
83 u8 enabled_wake;
7be2c7c9
DB
84 u8 suspend_ctrl;
85
86 /* newer hardware extends the original register set */
87 u8 day_alrm;
88 u8 mon_alrm;
89 u8 century;
68669d55
GM
90
91 struct rtc_wkalrm saved_wkalrm;
7be2c7c9
DB
92};
93
94/* both platform and pnp busses use negative numbers for invalid irqs */
2fac6674 95#define is_valid_irq(n) ((n) > 0)
7be2c7c9
DB
96
97static const char driver_name[] = "rtc_cmos";
98
bcd9b89c
DB
99/* The RTC_INTR register may have e.g. RTC_PF set even if RTC_PIE is clear;
100 * always mask it against the irq enable bits in RTC_CONTROL. Bit values
101 * are the same: PF==PIE, AF=AIE, UF=UIE; so RTC_IRQMASK works with both.
102 */
103#define RTC_IRQMASK (RTC_PF | RTC_AF | RTC_UF)
104
105static inline int is_intr(u8 rtc_intr)
106{
107 if (!(rtc_intr & RTC_IRQF))
108 return 0;
109 return rtc_intr & RTC_IRQMASK;
110}
111
7be2c7c9
DB
112/*----------------------------------------------------------------*/
113
35d3fdd5
DB
114/* Much modern x86 hardware has HPETs (10+ MHz timers) which, because
115 * many BIOS programmers don't set up "sane mode" IRQ routing, are mostly
116 * used in a broken "legacy replacement" mode. The breakage includes
117 * HPET #1 hijacking the IRQ for this RTC, and being unavailable for
118 * other (better) use.
119 *
120 * When that broken mode is in use, platform glue provides a partial
121 * emulation of hardware RTC IRQ facilities using HPET #1. We don't
122 * want to use HPET for anything except those IRQs though...
123 */
124#ifdef CONFIG_HPET_EMULATE_RTC
125#include <asm/hpet.h>
126#else
127
128static inline int is_hpet_enabled(void)
129{
130 return 0;
131}
132
133static inline int hpet_mask_rtc_irq_bit(unsigned long mask)
134{
135 return 0;
136}
137
138static inline int hpet_set_rtc_irq_bit(unsigned long mask)
139{
140 return 0;
141}
142
143static inline int
144hpet_set_alarm_time(unsigned char hrs, unsigned char min, unsigned char sec)
145{
146 return 0;
147}
148
149static inline int hpet_set_periodic_freq(unsigned long freq)
150{
151 return 0;
152}
153
154static inline int hpet_rtc_dropped_irq(void)
155{
156 return 0;
157}
158
159static inline int hpet_rtc_timer_init(void)
160{
161 return 0;
162}
163
164extern irq_handler_t hpet_rtc_interrupt;
165
166static inline int hpet_register_irq_handler(irq_handler_t handler)
167{
168 return 0;
169}
170
171static inline int hpet_unregister_irq_handler(irq_handler_t handler)
172{
173 return 0;
174}
175
176#endif
177
311ee9c1 178/* Don't use HPET for RTC Alarm event if ACPI Fixed event is used */
d197a253 179static inline int use_hpet_alarm(void)
311ee9c1 180{
bc51098c 181 return is_hpet_enabled() && !cmos_use_acpi_alarm();
311ee9c1
ZR
182}
183
35d3fdd5
DB
184/*----------------------------------------------------------------*/
185
c8fc40cd
DB
186#ifdef RTC_PORT
187
188/* Most newer x86 systems have two register banks, the first used
189 * for RTC and NVRAM and the second only for NVRAM. Caller must
190 * own rtc_lock ... and we won't worry about access during NMI.
191 */
192#define can_bank2 true
193
194static inline unsigned char cmos_read_bank2(unsigned char addr)
195{
196 outb(addr, RTC_PORT(2));
197 return inb(RTC_PORT(3));
198}
199
200static inline void cmos_write_bank2(unsigned char val, unsigned char addr)
201{
202 outb(addr, RTC_PORT(2));
b43c1ea4 203 outb(val, RTC_PORT(3));
c8fc40cd
DB
204}
205
206#else
207
208#define can_bank2 false
209
210static inline unsigned char cmos_read_bank2(unsigned char addr)
211{
212 return 0;
213}
214
215static inline void cmos_write_bank2(unsigned char val, unsigned char addr)
216{
217}
218
219#endif
220
221/*----------------------------------------------------------------*/
222
7be2c7c9
DB
223static int cmos_read_time(struct device *dev, struct rtc_time *t)
224{
ba58d102
CY
225 /*
226 * If pm_trace abused the RTC for storage, set the timespec to 0,
227 * which tells the caller that this RTC value is unusable.
228 */
229 if (!pm_trace_rtc_valid())
230 return -EIO;
231
7be2c7c9 232 /* REVISIT: if the clock has a "century" register, use
5ab788d7 233 * that instead of the heuristic in mc146818_get_time().
7be2c7c9
DB
234 * That'll make Y3K compatility (year > 2070) easy!
235 */
5ab788d7 236 mc146818_get_time(t);
7be2c7c9
DB
237 return 0;
238}
239
240static int cmos_set_time(struct device *dev, struct rtc_time *t)
241{
242 /* REVISIT: set the "century" register if available
243 *
244 * NOTE: this ignores the issue whereby updating the seconds
245 * takes effect exactly 500ms after we write the register.
246 * (Also queueing and other delays before we get this far.)
247 */
5ab788d7 248 return mc146818_set_time(t);
7be2c7c9
DB
249}
250
251static int cmos_read_alarm(struct device *dev, struct rtc_wkalrm *t)
252{
253 struct cmos_rtc *cmos = dev_get_drvdata(dev);
254 unsigned char rtc_control;
255
fbb974ba 256 /* This not only a rtc_op, but also called directly */
7be2c7c9
DB
257 if (!is_valid_irq(cmos->irq))
258 return -EIO;
259
260 /* Basic alarms only support hour, minute, and seconds fields.
261 * Some also support day and month, for alarms up to a year in
262 * the future.
263 */
7be2c7c9
DB
264
265 spin_lock_irq(&rtc_lock);
266 t->time.tm_sec = CMOS_READ(RTC_SECONDS_ALARM);
267 t->time.tm_min = CMOS_READ(RTC_MINUTES_ALARM);
268 t->time.tm_hour = CMOS_READ(RTC_HOURS_ALARM);
269
270 if (cmos->day_alrm) {
615bb29c
ML
271 /* ignore upper bits on readback per ACPI spec */
272 t->time.tm_mday = CMOS_READ(cmos->day_alrm) & 0x3f;
7be2c7c9
DB
273 if (!t->time.tm_mday)
274 t->time.tm_mday = -1;
275
276 if (cmos->mon_alrm) {
277 t->time.tm_mon = CMOS_READ(cmos->mon_alrm);
278 if (!t->time.tm_mon)
279 t->time.tm_mon = -1;
280 }
281 }
282
283 rtc_control = CMOS_READ(RTC_CONTROL);
284 spin_unlock_irq(&rtc_lock);
285
3804a89b
AP
286 if (!(rtc_control & RTC_DM_BINARY) || RTC_ALWAYS_BCD) {
287 if (((unsigned)t->time.tm_sec) < 0x60)
288 t->time.tm_sec = bcd2bin(t->time.tm_sec);
7be2c7c9 289 else
3804a89b
AP
290 t->time.tm_sec = -1;
291 if (((unsigned)t->time.tm_min) < 0x60)
292 t->time.tm_min = bcd2bin(t->time.tm_min);
293 else
294 t->time.tm_min = -1;
295 if (((unsigned)t->time.tm_hour) < 0x24)
296 t->time.tm_hour = bcd2bin(t->time.tm_hour);
297 else
298 t->time.tm_hour = -1;
299
300 if (cmos->day_alrm) {
301 if (((unsigned)t->time.tm_mday) <= 0x31)
302 t->time.tm_mday = bcd2bin(t->time.tm_mday);
7be2c7c9 303 else
3804a89b
AP
304 t->time.tm_mday = -1;
305
306 if (cmos->mon_alrm) {
307 if (((unsigned)t->time.tm_mon) <= 0x12)
308 t->time.tm_mon = bcd2bin(t->time.tm_mon)-1;
309 else
310 t->time.tm_mon = -1;
311 }
7be2c7c9
DB
312 }
313 }
7be2c7c9
DB
314
315 t->enabled = !!(rtc_control & RTC_AIE);
316 t->pending = 0;
317
318 return 0;
319}
320
7e2a31da
DB
321static void cmos_checkintr(struct cmos_rtc *cmos, unsigned char rtc_control)
322{
323 unsigned char rtc_intr;
324
325 /* NOTE after changing RTC_xIE bits we always read INTR_FLAGS;
326 * allegedly some older rtcs need that to handle irqs properly
327 */
328 rtc_intr = CMOS_READ(RTC_INTR_FLAGS);
329
311ee9c1 330 if (use_hpet_alarm())
7e2a31da
DB
331 return;
332
333 rtc_intr &= (rtc_control & RTC_IRQMASK) | RTC_IRQF;
334 if (is_intr(rtc_intr))
335 rtc_update_irq(cmos->rtc, 1, rtc_intr);
336}
337
338static void cmos_irq_enable(struct cmos_rtc *cmos, unsigned char mask)
339{
340 unsigned char rtc_control;
341
342 /* flush any pending IRQ status, notably for update irqs,
343 * before we enable new IRQs
344 */
345 rtc_control = CMOS_READ(RTC_CONTROL);
346 cmos_checkintr(cmos, rtc_control);
347
348 rtc_control |= mask;
349 CMOS_WRITE(rtc_control, RTC_CONTROL);
311ee9c1
ZR
350 if (use_hpet_alarm())
351 hpet_set_rtc_irq_bit(mask);
352
bc51098c 353 if ((mask & RTC_AIE) && cmos_use_acpi_alarm()) {
311ee9c1
ZR
354 if (cmos->wake_on)
355 cmos->wake_on(cmos->dev);
356 }
7e2a31da
DB
357
358 cmos_checkintr(cmos, rtc_control);
359}
360
361static void cmos_irq_disable(struct cmos_rtc *cmos, unsigned char mask)
362{
363 unsigned char rtc_control;
364
365 rtc_control = CMOS_READ(RTC_CONTROL);
366 rtc_control &= ~mask;
367 CMOS_WRITE(rtc_control, RTC_CONTROL);
311ee9c1
ZR
368 if (use_hpet_alarm())
369 hpet_mask_rtc_irq_bit(mask);
370
bc51098c 371 if ((mask & RTC_AIE) && cmos_use_acpi_alarm()) {
311ee9c1
ZR
372 if (cmos->wake_off)
373 cmos->wake_off(cmos->dev);
374 }
7e2a31da
DB
375
376 cmos_checkintr(cmos, rtc_control);
377}
378
6a6af3d0
GM
379static int cmos_validate_alarm(struct device *dev, struct rtc_wkalrm *t)
380{
381 struct cmos_rtc *cmos = dev_get_drvdata(dev);
382 struct rtc_time now;
383
384 cmos_read_time(dev, &now);
385
386 if (!cmos->day_alrm) {
387 time64_t t_max_date;
388 time64_t t_alrm;
389
390 t_max_date = rtc_tm_to_time64(&now);
391 t_max_date += 24 * 60 * 60 - 1;
392 t_alrm = rtc_tm_to_time64(&t->time);
393 if (t_alrm > t_max_date) {
394 dev_err(dev,
395 "Alarms can be up to one day in the future\n");
396 return -EINVAL;
397 }
398 } else if (!cmos->mon_alrm) {
399 struct rtc_time max_date = now;
400 time64_t t_max_date;
401 time64_t t_alrm;
402 int max_mday;
403
404 if (max_date.tm_mon == 11) {
405 max_date.tm_mon = 0;
406 max_date.tm_year += 1;
407 } else {
408 max_date.tm_mon += 1;
409 }
410 max_mday = rtc_month_days(max_date.tm_mon, max_date.tm_year);
411 if (max_date.tm_mday > max_mday)
412 max_date.tm_mday = max_mday;
413
414 t_max_date = rtc_tm_to_time64(&max_date);
415 t_max_date -= 1;
416 t_alrm = rtc_tm_to_time64(&t->time);
417 if (t_alrm > t_max_date) {
418 dev_err(dev,
419 "Alarms can be up to one month in the future\n");
420 return -EINVAL;
421 }
422 } else {
423 struct rtc_time max_date = now;
424 time64_t t_max_date;
425 time64_t t_alrm;
426 int max_mday;
427
428 max_date.tm_year += 1;
429 max_mday = rtc_month_days(max_date.tm_mon, max_date.tm_year);
430 if (max_date.tm_mday > max_mday)
431 max_date.tm_mday = max_mday;
432
433 t_max_date = rtc_tm_to_time64(&max_date);
434 t_max_date -= 1;
435 t_alrm = rtc_tm_to_time64(&t->time);
436 if (t_alrm > t_max_date) {
437 dev_err(dev,
438 "Alarms can be up to one year in the future\n");
439 return -EINVAL;
440 }
441 }
442
443 return 0;
444}
445
7be2c7c9
DB
446static int cmos_set_alarm(struct device *dev, struct rtc_wkalrm *t)
447{
448 struct cmos_rtc *cmos = dev_get_drvdata(dev);
5e8599d2 449 unsigned char mon, mday, hrs, min, sec, rtc_control;
6a6af3d0 450 int ret;
7be2c7c9 451
fbb974ba 452 /* This not only a rtc_op, but also called directly */
7be2c7c9
DB
453 if (!is_valid_irq(cmos->irq))
454 return -EIO;
455
6a6af3d0
GM
456 ret = cmos_validate_alarm(dev, t);
457 if (ret < 0)
458 return ret;
459
2b653e06 460 mon = t->time.tm_mon + 1;
7be2c7c9 461 mday = t->time.tm_mday;
7be2c7c9 462 hrs = t->time.tm_hour;
7be2c7c9 463 min = t->time.tm_min;
7be2c7c9 464 sec = t->time.tm_sec;
3804a89b
AP
465
466 rtc_control = CMOS_READ(RTC_CONTROL);
467 if (!(rtc_control & RTC_DM_BINARY) || RTC_ALWAYS_BCD) {
468 /* Writing 0xff means "don't care" or "match all". */
469 mon = (mon <= 12) ? bin2bcd(mon) : 0xff;
470 mday = (mday >= 1 && mday <= 31) ? bin2bcd(mday) : 0xff;
471 hrs = (hrs < 24) ? bin2bcd(hrs) : 0xff;
472 min = (min < 60) ? bin2bcd(min) : 0xff;
473 sec = (sec < 60) ? bin2bcd(sec) : 0xff;
474 }
7be2c7c9
DB
475
476 spin_lock_irq(&rtc_lock);
477
478 /* next rtc irq must not be from previous alarm setting */
7e2a31da 479 cmos_irq_disable(cmos, RTC_AIE);
7be2c7c9
DB
480
481 /* update alarm */
482 CMOS_WRITE(hrs, RTC_HOURS_ALARM);
483 CMOS_WRITE(min, RTC_MINUTES_ALARM);
484 CMOS_WRITE(sec, RTC_SECONDS_ALARM);
485
486 /* the system may support an "enhanced" alarm */
487 if (cmos->day_alrm) {
488 CMOS_WRITE(mday, cmos->day_alrm);
489 if (cmos->mon_alrm)
490 CMOS_WRITE(mon, cmos->mon_alrm);
491 }
492
311ee9c1
ZR
493 if (use_hpet_alarm()) {
494 /*
495 * FIXME the HPET alarm glue currently ignores day_alrm
496 * and mon_alrm ...
497 */
498 hpet_set_alarm_time(t->time.tm_hour, t->time.tm_min,
499 t->time.tm_sec);
500 }
35d3fdd5 501
7e2a31da
DB
502 if (t->enabled)
503 cmos_irq_enable(cmos, RTC_AIE);
7be2c7c9
DB
504
505 spin_unlock_irq(&rtc_lock);
506
88b8d33b
AH
507 cmos->alarm_expires = rtc_tm_to_time64(&t->time);
508
7be2c7c9
DB
509 return 0;
510}
511
a8462ef6 512static int cmos_alarm_irq_enable(struct device *dev, unsigned int enabled)
7be2c7c9
DB
513{
514 struct cmos_rtc *cmos = dev_get_drvdata(dev);
7be2c7c9
DB
515 unsigned long flags;
516
7be2c7c9 517 spin_lock_irqsave(&rtc_lock, flags);
a8462ef6
HRK
518
519 if (enabled)
7e2a31da 520 cmos_irq_enable(cmos, RTC_AIE);
a8462ef6
HRK
521 else
522 cmos_irq_disable(cmos, RTC_AIE);
523
7be2c7c9
DB
524 spin_unlock_irqrestore(&rtc_lock, flags);
525 return 0;
526}
527
6fca3fc5 528#if IS_ENABLED(CONFIG_RTC_INTF_PROC)
7be2c7c9
DB
529
530static int cmos_procfs(struct device *dev, struct seq_file *seq)
531{
532 struct cmos_rtc *cmos = dev_get_drvdata(dev);
533 unsigned char rtc_control, valid;
534
535 spin_lock_irq(&rtc_lock);
536 rtc_control = CMOS_READ(RTC_CONTROL);
537 valid = CMOS_READ(RTC_VALID);
538 spin_unlock_irq(&rtc_lock);
539
540 /* NOTE: at least ICH6 reports battery status using a different
541 * (non-RTC) bit; and SQWE is ignored on many current systems.
542 */
4395eb1f
JP
543 seq_printf(seq,
544 "periodic_IRQ\t: %s\n"
545 "update_IRQ\t: %s\n"
546 "HPET_emulated\t: %s\n"
547 // "square_wave\t: %s\n"
548 "BCD\t\t: %s\n"
549 "DST_enable\t: %s\n"
550 "periodic_freq\t: %d\n"
551 "batt_status\t: %s\n",
552 (rtc_control & RTC_PIE) ? "yes" : "no",
553 (rtc_control & RTC_UIE) ? "yes" : "no",
311ee9c1 554 use_hpet_alarm() ? "yes" : "no",
4395eb1f
JP
555 // (rtc_control & RTC_SQWE) ? "yes" : "no",
556 (rtc_control & RTC_DM_BINARY) ? "no" : "yes",
557 (rtc_control & RTC_DST_EN) ? "yes" : "no",
558 cmos->rtc->irq_freq,
559 (valid & RTC_VRT) ? "okay" : "dead");
560
561 return 0;
7be2c7c9
DB
562}
563
564#else
565#define cmos_procfs NULL
566#endif
567
568static const struct rtc_class_ops cmos_rtc_ops = {
a8462ef6
HRK
569 .read_time = cmos_read_time,
570 .set_time = cmos_set_time,
571 .read_alarm = cmos_read_alarm,
572 .set_alarm = cmos_set_alarm,
573 .proc = cmos_procfs,
a8462ef6 574 .alarm_irq_enable = cmos_alarm_irq_enable,
7be2c7c9
DB
575};
576
577/*----------------------------------------------------------------*/
578
e07e232c
DB
579/*
580 * All these chips have at least 64 bytes of address space, shared by
581 * RTC registers and NVRAM. Most of those bytes of NVRAM are used
582 * by boot firmware. Modern chips have 128 or 256 bytes.
583 */
584
585#define NVRAM_OFFSET (RTC_REG_D + 1)
586
8b5b7958
AB
587static int cmos_nvram_read(void *priv, unsigned int off, void *val,
588 size_t count)
e07e232c 589{
8b5b7958 590 unsigned char *buf = val;
e07e232c
DB
591 int retval;
592
c8fc40cd 593 off += NVRAM_OFFSET;
e07e232c 594 spin_lock_irq(&rtc_lock);
c8fc40cd
DB
595 for (retval = 0; count; count--, off++, retval++) {
596 if (off < 128)
597 *buf++ = CMOS_READ(off);
598 else if (can_bank2)
599 *buf++ = cmos_read_bank2(off);
600 else
601 break;
602 }
e07e232c
DB
603 spin_unlock_irq(&rtc_lock);
604
605 return retval;
606}
607
8b5b7958
AB
608static int cmos_nvram_write(void *priv, unsigned int off, void *val,
609 size_t count)
e07e232c 610{
8b5b7958
AB
611 struct cmos_rtc *cmos = priv;
612 unsigned char *buf = val;
e07e232c
DB
613 int retval;
614
e07e232c
DB
615 /* NOTE: on at least PCs and Ataris, the boot firmware uses a
616 * checksum on part of the NVRAM data. That's currently ignored
617 * here. If userspace is smart enough to know what fields of
618 * NVRAM to update, updating checksums is also part of its job.
619 */
c8fc40cd 620 off += NVRAM_OFFSET;
e07e232c 621 spin_lock_irq(&rtc_lock);
c8fc40cd 622 for (retval = 0; count; count--, off++, retval++) {
e07e232c
DB
623 /* don't trash RTC registers */
624 if (off == cmos->day_alrm
625 || off == cmos->mon_alrm
626 || off == cmos->century)
627 buf++;
c8fc40cd 628 else if (off < 128)
e07e232c 629 CMOS_WRITE(*buf++, off);
c8fc40cd
DB
630 else if (can_bank2)
631 cmos_write_bank2(*buf++, off);
632 else
633 break;
e07e232c
DB
634 }
635 spin_unlock_irq(&rtc_lock);
636
637 return retval;
638}
639
e07e232c
DB
640/*----------------------------------------------------------------*/
641
7be2c7c9
DB
642static struct cmos_rtc cmos_rtc;
643
644static irqreturn_t cmos_interrupt(int irq, void *p)
645{
66e4f4a9 646 unsigned long flags;
7be2c7c9 647 u8 irqstat;
8a0bdfd7 648 u8 rtc_control;
7be2c7c9 649
66e4f4a9 650 spin_lock_irqsave(&rtc_lock, flags);
35d3fdd5
DB
651
652 /* When the HPET interrupt handler calls us, the interrupt
653 * status is passed as arg1 instead of the irq number. But
654 * always clear irq status, even when HPET is in the way.
655 *
656 * Note that HPET and RTC are almost certainly out of phase,
657 * giving different IRQ status ...
9d8af78b 658 */
35d3fdd5
DB
659 irqstat = CMOS_READ(RTC_INTR_FLAGS);
660 rtc_control = CMOS_READ(RTC_CONTROL);
311ee9c1 661 if (use_hpet_alarm())
9d8af78b 662 irqstat = (unsigned long)irq & 0xF0;
998a0605
DB
663
664 /* If we were suspended, RTC_CONTROL may not be accurate since the
665 * bios may have cleared it.
666 */
667 if (!cmos_rtc.suspend_ctrl)
668 irqstat &= (rtc_control & RTC_IRQMASK) | RTC_IRQF;
669 else
670 irqstat &= (cmos_rtc.suspend_ctrl & RTC_IRQMASK) | RTC_IRQF;
8a0bdfd7
DB
671
672 /* All Linux RTC alarms should be treated as if they were oneshot.
673 * Similar code may be needed in system wakeup paths, in case the
674 * alarm woke the system.
675 */
676 if (irqstat & RTC_AIE) {
998a0605 677 cmos_rtc.suspend_ctrl &= ~RTC_AIE;
8a0bdfd7
DB
678 rtc_control &= ~RTC_AIE;
679 CMOS_WRITE(rtc_control, RTC_CONTROL);
311ee9c1
ZR
680 if (use_hpet_alarm())
681 hpet_mask_rtc_irq_bit(RTC_AIE);
8a0bdfd7
DB
682 CMOS_READ(RTC_INTR_FLAGS);
683 }
66e4f4a9 684 spin_unlock_irqrestore(&rtc_lock, flags);
7be2c7c9 685
bcd9b89c 686 if (is_intr(irqstat)) {
7be2c7c9
DB
687 rtc_update_irq(p, 1, irqstat);
688 return IRQ_HANDLED;
689 } else
690 return IRQ_NONE;
691}
692
41ac8df9 693#ifdef CONFIG_PNP
7be2c7c9
DB
694#define INITSECTION
695
696#else
7be2c7c9
DB
697#define INITSECTION __init
698#endif
699
700static int INITSECTION
701cmos_do_probe(struct device *dev, struct resource *ports, int rtc_irq)
702{
97a92e77 703 struct cmos_rtc_board_info *info = dev_get_platdata(dev);
7be2c7c9
DB
704 int retval = 0;
705 unsigned char rtc_control;
e07e232c 706 unsigned address_space;
31632dbd 707 u32 flags = 0;
8b5b7958
AB
708 struct nvmem_config nvmem_cfg = {
709 .name = "cmos_nvram",
710 .word_size = 1,
711 .stride = 1,
712 .reg_read = cmos_nvram_read,
713 .reg_write = cmos_nvram_write,
714 .priv = &cmos_rtc,
715 };
7be2c7c9
DB
716
717 /* there can be only one ... */
718 if (cmos_rtc.dev)
719 return -EBUSY;
720
721 if (!ports)
722 return -ENODEV;
723
05440dfc
DB
724 /* Claim I/O ports ASAP, minimizing conflict with legacy driver.
725 *
726 * REVISIT non-x86 systems may instead use memory space resources
727 * (needing ioremap etc), not i/o space resources like this ...
728 */
31632dbd
MR
729 if (RTC_IOMAPPED)
730 ports = request_region(ports->start, resource_size(ports),
731 driver_name);
732 else
733 ports = request_mem_region(ports->start, resource_size(ports),
734 driver_name);
05440dfc
DB
735 if (!ports) {
736 dev_dbg(dev, "i/o registers already in use\n");
737 return -EBUSY;
738 }
739
7be2c7c9
DB
740 cmos_rtc.irq = rtc_irq;
741 cmos_rtc.iomem = ports;
742
e07e232c
DB
743 /* Heuristic to deduce NVRAM size ... do what the legacy NVRAM
744 * driver did, but don't reject unknown configs. Old hardware
c8fc40cd
DB
745 * won't address 128 bytes. Newer chips have multiple banks,
746 * though they may not be listed in one I/O resource.
e07e232c
DB
747 */
748#if defined(CONFIG_ATARI)
749 address_space = 64;
95abd0df 750#elif defined(__i386__) || defined(__x86_64__) || defined(__arm__) \
8cb7c71b 751 || defined(__sparc__) || defined(__mips__) \
739d875d 752 || defined(__powerpc__)
e07e232c
DB
753 address_space = 128;
754#else
755#warning Assuming 128 bytes of RTC+NVRAM address space, not 64 bytes.
756 address_space = 128;
757#endif
c8fc40cd
DB
758 if (can_bank2 && ports->end > (ports->start + 1))
759 address_space = 256;
e07e232c 760
87ac84f4
DB
761 /* For ACPI systems extension info comes from the FADT. On others,
762 * board specific setup provides it as appropriate. Systems where
763 * the alarm IRQ isn't automatically a wakeup IRQ (like ACPI, and
764 * some almost-clones) can provide hooks to make that behave.
e07e232c
DB
765 *
766 * Note that ACPI doesn't preclude putting these registers into
767 * "extended" areas of the chip, including some that we won't yet
768 * expect CMOS_READ and friends to handle.
7be2c7c9
DB
769 */
770 if (info) {
31632dbd
MR
771 if (info->flags)
772 flags = info->flags;
773 if (info->address_space)
774 address_space = info->address_space;
775
e07e232c
DB
776 if (info->rtc_day_alarm && info->rtc_day_alarm < 128)
777 cmos_rtc.day_alrm = info->rtc_day_alarm;
778 if (info->rtc_mon_alarm && info->rtc_mon_alarm < 128)
779 cmos_rtc.mon_alrm = info->rtc_mon_alarm;
780 if (info->rtc_century && info->rtc_century < 128)
781 cmos_rtc.century = info->rtc_century;
87ac84f4
DB
782
783 if (info->wake_on && info->wake_off) {
784 cmos_rtc.wake_on = info->wake_on;
785 cmos_rtc.wake_off = info->wake_off;
786 }
7be2c7c9
DB
787 }
788
6ba8bcd4
DC
789 cmos_rtc.dev = dev;
790 dev_set_drvdata(dev, &cmos_rtc);
791
53d29e0a 792 cmos_rtc.rtc = devm_rtc_allocate_device(dev);
05440dfc
DB
793 if (IS_ERR(cmos_rtc.rtc)) {
794 retval = PTR_ERR(cmos_rtc.rtc);
795 goto cleanup0;
796 }
7be2c7c9 797
d4afc76c 798 rename_region(ports, dev_name(&cmos_rtc.rtc->dev));
7be2c7c9
DB
799
800 spin_lock_irq(&rtc_lock);
801
31632dbd
MR
802 if (!(flags & CMOS_RTC_FLAGS_NOFREQ)) {
803 /* force periodic irq to CMOS reset default of 1024Hz;
804 *
805 * REVISIT it's been reported that at least one x86_64 ALI
806 * mobo doesn't use 32KHz here ... for portability we might
807 * need to do something about other clock frequencies.
808 */
809 cmos_rtc.rtc->irq_freq = 1024;
311ee9c1
ZR
810 if (use_hpet_alarm())
811 hpet_set_periodic_freq(cmos_rtc.rtc->irq_freq);
31632dbd
MR
812 CMOS_WRITE(RTC_REF_CLCK_32KHZ | 0x06, RTC_FREQ_SELECT);
813 }
7be2c7c9 814
7e2a31da 815 /* disable irqs */
31632dbd
MR
816 if (is_valid_irq(rtc_irq))
817 cmos_irq_disable(&cmos_rtc, RTC_PIE | RTC_AIE | RTC_UIE);
35d3fdd5 818
7e2a31da 819 rtc_control = CMOS_READ(RTC_CONTROL);
7be2c7c9
DB
820
821 spin_unlock_irq(&rtc_lock);
822
5e8599d2 823 if (is_valid_irq(rtc_irq) && !(rtc_control & RTC_24H)) {
3804a89b 824 dev_warn(dev, "only 24-hr supported\n");
7be2c7c9
DB
825 retval = -ENXIO;
826 goto cleanup1;
827 }
828
311ee9c1
ZR
829 if (use_hpet_alarm())
830 hpet_rtc_timer_init();
970fc7f4 831
9d8af78b
BW
832 if (is_valid_irq(rtc_irq)) {
833 irq_handler_t rtc_cmos_int_handler;
834
311ee9c1 835 if (use_hpet_alarm()) {
9d8af78b 836 rtc_cmos_int_handler = hpet_rtc_interrupt;
24b34472
AM
837 retval = hpet_register_irq_handler(cmos_interrupt);
838 if (retval) {
970fc7f4 839 hpet_mask_rtc_irq_bit(RTC_IRQMASK);
ee443357 840 dev_warn(dev, "hpet_register_irq_handler "
9d8af78b
BW
841 " failed in rtc_init().");
842 goto cleanup1;
843 }
844 } else
845 rtc_cmos_int_handler = cmos_interrupt;
846
847 retval = request_irq(rtc_irq, rtc_cmos_int_handler,
b6da197a 848 0, dev_name(&cmos_rtc.rtc->dev),
ab6a2d70 849 cmos_rtc.rtc);
9d8af78b
BW
850 if (retval < 0) {
851 dev_dbg(dev, "IRQ %d is already in use\n", rtc_irq);
852 goto cleanup1;
853 }
fbb974ba 854 } else {
30f5bd53 855 clear_bit(RTC_FEATURE_ALARM, cmos_rtc.rtc->features);
7be2c7c9
DB
856 }
857
30f5bd53
AB
858 cmos_rtc.rtc->ops = &cmos_rtc_ops;
859
fdcfd854 860 retval = devm_rtc_register_device(cmos_rtc.rtc);
53d29e0a 861 if (retval)
e07e232c 862 goto cleanup2;
7be2c7c9 863
b0ecd8e8 864 /* Set the sync offset for the periodic 11min update correct */
69eca258 865 cmos_rtc.rtc->set_offset_nsec = NSEC_PER_SEC / 2;
b0ecd8e8 866
8b5b7958
AB
867 /* export at least the first block of NVRAM */
868 nvmem_cfg.size = address_space - NVRAM_OFFSET;
6746bc09 869 devm_rtc_nvmem_register(cmos_rtc.rtc, &nvmem_cfg);
8b5b7958
AB
870
871 dev_info(dev, "%s%s, %d bytes nvram%s\n",
872 !is_valid_irq(rtc_irq) ? "no alarms" :
873 cmos_rtc.mon_alrm ? "alarms up to one year" :
874 cmos_rtc.day_alrm ? "alarms up to one month" :
875 "alarms up to one day",
876 cmos_rtc.century ? ", y3k" : "",
877 nvmem_cfg.size,
311ee9c1 878 use_hpet_alarm() ? ", hpet irqs" : "");
7be2c7c9
DB
879
880 return 0;
881
e07e232c
DB
882cleanup2:
883 if (is_valid_irq(rtc_irq))
884 free_irq(rtc_irq, cmos_rtc.rtc);
7be2c7c9 885cleanup1:
05440dfc 886 cmos_rtc.dev = NULL;
05440dfc 887cleanup0:
31632dbd
MR
888 if (RTC_IOMAPPED)
889 release_region(ports->start, resource_size(ports));
890 else
891 release_mem_region(ports->start, resource_size(ports));
7be2c7c9
DB
892 return retval;
893}
894
31632dbd 895static void cmos_do_shutdown(int rtc_irq)
7be2c7c9 896{
7be2c7c9 897 spin_lock_irq(&rtc_lock);
31632dbd
MR
898 if (is_valid_irq(rtc_irq))
899 cmos_irq_disable(&cmos_rtc, RTC_IRQMASK);
7be2c7c9
DB
900 spin_unlock_irq(&rtc_lock);
901}
902
a3a0673b 903static void cmos_do_remove(struct device *dev)
7be2c7c9
DB
904{
905 struct cmos_rtc *cmos = dev_get_drvdata(dev);
05440dfc 906 struct resource *ports;
7be2c7c9 907
31632dbd 908 cmos_do_shutdown(cmos->irq);
7be2c7c9 909
9d8af78b 910 if (is_valid_irq(cmos->irq)) {
05440dfc 911 free_irq(cmos->irq, cmos->rtc);
311ee9c1
ZR
912 if (use_hpet_alarm())
913 hpet_unregister_irq_handler(cmos_interrupt);
9d8af78b 914 }
7be2c7c9 915
05440dfc 916 cmos->rtc = NULL;
7be2c7c9 917
05440dfc 918 ports = cmos->iomem;
31632dbd
MR
919 if (RTC_IOMAPPED)
920 release_region(ports->start, resource_size(ports));
921 else
922 release_mem_region(ports->start, resource_size(ports));
05440dfc
DB
923 cmos->iomem = NULL;
924
925 cmos->dev = NULL;
7be2c7c9
DB
926}
927
88b8d33b
AH
928static int cmos_aie_poweroff(struct device *dev)
929{
930 struct cmos_rtc *cmos = dev_get_drvdata(dev);
931 struct rtc_time now;
932 time64_t t_now;
933 int retval = 0;
934 unsigned char rtc_control;
935
936 if (!cmos->alarm_expires)
937 return -EINVAL;
938
939 spin_lock_irq(&rtc_lock);
940 rtc_control = CMOS_READ(RTC_CONTROL);
941 spin_unlock_irq(&rtc_lock);
942
943 /* We only care about the situation where AIE is disabled. */
944 if (rtc_control & RTC_AIE)
945 return -EBUSY;
946
947 cmos_read_time(dev, &now);
948 t_now = rtc_tm_to_time64(&now);
949
950 /*
951 * When enabling "RTC wake-up" in BIOS setup, the machine reboots
952 * automatically right after shutdown on some buggy boxes.
953 * This automatic rebooting issue won't happen when the alarm
954 * time is larger than now+1 seconds.
955 *
956 * If the alarm time is equal to now+1 seconds, the issue can be
957 * prevented by cancelling the alarm.
958 */
959 if (cmos->alarm_expires == t_now + 1) {
960 struct rtc_wkalrm alarm;
961
962 /* Cancel the AIE timer by configuring the past time. */
963 rtc_time64_to_tm(t_now - 1, &alarm.time);
964 alarm.enabled = 0;
965 retval = cmos_set_alarm(dev, &alarm);
966 } else if (cmos->alarm_expires > t_now + 1) {
967 retval = -EBUSY;
968 }
969
970 return retval;
971}
972
2fb08e6c 973static int cmos_suspend(struct device *dev)
7be2c7c9
DB
974{
975 struct cmos_rtc *cmos = dev_get_drvdata(dev);
bcd9b89c 976 unsigned char tmp;
7be2c7c9
DB
977
978 /* only the alarm might be a wakeup event source */
979 spin_lock_irq(&rtc_lock);
980 cmos->suspend_ctrl = tmp = CMOS_READ(RTC_CONTROL);
981 if (tmp & (RTC_PIE|RTC_AIE|RTC_UIE)) {
35d3fdd5 982 unsigned char mask;
bcd9b89c 983
74c4633d 984 if (device_may_wakeup(dev))
35d3fdd5 985 mask = RTC_IRQMASK & ~RTC_AIE;
7be2c7c9 986 else
35d3fdd5
DB
987 mask = RTC_IRQMASK;
988 tmp &= ~mask;
7be2c7c9 989 CMOS_WRITE(tmp, RTC_CONTROL);
311ee9c1
ZR
990 if (use_hpet_alarm())
991 hpet_mask_rtc_irq_bit(mask);
7e2a31da 992 cmos_checkintr(cmos, tmp);
bcd9b89c 993 }
7be2c7c9
DB
994 spin_unlock_irq(&rtc_lock);
995
bc51098c 996 if ((tmp & RTC_AIE) && !cmos_use_acpi_alarm()) {
87ac84f4
DB
997 cmos->enabled_wake = 1;
998 if (cmos->wake_on)
999 cmos->wake_on(dev);
1000 else
1001 enable_irq_wake(cmos->irq);
1002 }
7be2c7c9 1003
c254bcd7 1004 memset(&cmos->saved_wkalrm, 0, sizeof(struct rtc_wkalrm));
68669d55
GM
1005 cmos_read_alarm(dev, &cmos->saved_wkalrm);
1006
ee443357 1007 dev_dbg(dev, "suspend%s, ctrl %02x\n",
7be2c7c9
DB
1008 (tmp & RTC_AIE) ? ", alarm may wake" : "",
1009 tmp);
1010
1011 return 0;
1012}
1013
74c4633d
RW
1014/* We want RTC alarms to wake us from e.g. ACPI G2/S5 "soft off", even
1015 * after a detour through G3 "mechanical off", although the ACPI spec
1016 * says wakeup should only work from G1/S4 "hibernate". To most users,
1017 * distinctions between S4 and S5 are pointless. So when the hardware
1018 * allows, don't draw that distinction.
1019 */
1020static inline int cmos_poweroff(struct device *dev)
1021{
00f7f90c
AB
1022 if (!IS_ENABLED(CONFIG_PM))
1023 return -ENOSYS;
1024
2fb08e6c 1025 return cmos_suspend(dev);
74c4633d
RW
1026}
1027
68669d55
GM
1028static void cmos_check_wkalrm(struct device *dev)
1029{
1030 struct cmos_rtc *cmos = dev_get_drvdata(dev);
1031 struct rtc_wkalrm current_alarm;
c6d3a278 1032 time64_t t_now;
68669d55
GM
1033 time64_t t_current_expires;
1034 time64_t t_saved_expires;
c6d3a278
ZR
1035 struct rtc_time now;
1036
1037 /* Check if we have RTC Alarm armed */
1038 if (!(cmos->suspend_ctrl & RTC_AIE))
1039 return;
1040
1041 cmos_read_time(dev, &now);
1042 t_now = rtc_tm_to_time64(&now);
1043
1044 /*
1045 * ACPI RTC wake event is cleared after resume from STR,
1046 * ACK the rtc irq here
1047 */
bc51098c 1048 if (t_now >= cmos->alarm_expires && cmos_use_acpi_alarm()) {
c6d3a278
ZR
1049 cmos_interrupt(0, (void *)cmos->rtc);
1050 return;
1051 }
68669d55 1052
c254bcd7 1053 memset(&current_alarm, 0, sizeof(struct rtc_wkalrm));
68669d55
GM
1054 cmos_read_alarm(dev, &current_alarm);
1055 t_current_expires = rtc_tm_to_time64(&current_alarm.time);
1056 t_saved_expires = rtc_tm_to_time64(&cmos->saved_wkalrm.time);
1057 if (t_current_expires != t_saved_expires ||
1058 cmos->saved_wkalrm.enabled != current_alarm.enabled) {
1059 cmos_set_alarm(dev, &cmos->saved_wkalrm);
1060 }
1061}
1062
983bf125
GM
1063static void cmos_check_acpi_rtc_status(struct device *dev,
1064 unsigned char *rtc_control);
1065
00f7f90c 1066static int __maybe_unused cmos_resume(struct device *dev)
7be2c7c9
DB
1067{
1068 struct cmos_rtc *cmos = dev_get_drvdata(dev);
998a0605
DB
1069 unsigned char tmp;
1070
bc51098c 1071 if (cmos->enabled_wake && !cmos_use_acpi_alarm()) {
998a0605
DB
1072 if (cmos->wake_off)
1073 cmos->wake_off(dev);
1074 else
1075 disable_irq_wake(cmos->irq);
1076 cmos->enabled_wake = 0;
1077 }
7be2c7c9 1078
68669d55
GM
1079 /* The BIOS might have changed the alarm, restore it */
1080 cmos_check_wkalrm(dev);
1081
998a0605
DB
1082 spin_lock_irq(&rtc_lock);
1083 tmp = cmos->suspend_ctrl;
1084 cmos->suspend_ctrl = 0;
7be2c7c9 1085 /* re-enable any irqs previously active */
35d3fdd5
DB
1086 if (tmp & RTC_IRQMASK) {
1087 unsigned char mask;
7be2c7c9 1088
311ee9c1 1089 if (device_may_wakeup(dev) && use_hpet_alarm())
ebf8d6c8
DB
1090 hpet_rtc_timer_init();
1091
35d3fdd5
DB
1092 do {
1093 CMOS_WRITE(tmp, RTC_CONTROL);
311ee9c1
ZR
1094 if (use_hpet_alarm())
1095 hpet_set_rtc_irq_bit(tmp & RTC_IRQMASK);
35d3fdd5
DB
1096
1097 mask = CMOS_READ(RTC_INTR_FLAGS);
1098 mask &= (tmp & RTC_IRQMASK) | RTC_IRQF;
311ee9c1 1099 if (!use_hpet_alarm() || !is_intr(mask))
35d3fdd5
DB
1100 break;
1101
1102 /* force one-shot behavior if HPET blocked
1103 * the wake alarm's irq
1104 */
1105 rtc_update_irq(cmos->rtc, 1, mask);
1106 tmp &= ~RTC_AIE;
1107 hpet_mask_rtc_irq_bit(RTC_AIE);
1108 } while (mask & RTC_AIE);
983bf125
GM
1109
1110 if (tmp & RTC_AIE)
1111 cmos_check_acpi_rtc_status(dev, &tmp);
7be2c7c9 1112 }
998a0605 1113 spin_unlock_irq(&rtc_lock);
7be2c7c9 1114
ee443357 1115 dev_dbg(dev, "resume, ctrl %02x\n", tmp);
7be2c7c9
DB
1116
1117 return 0;
1118}
1119
b5ada460
MW
1120static SIMPLE_DEV_PM_OPS(cmos_pm_ops, cmos_suspend, cmos_resume);
1121
7be2c7c9
DB
1122/*----------------------------------------------------------------*/
1123
e07e232c
DB
1124/* On non-x86 systems, a "CMOS" RTC lives most naturally on platform_bus.
1125 * ACPI systems always list these as PNPACPI devices, and pre-ACPI PCs
1126 * probably list them in similar PNPBIOS tables; so PNP is more common.
1127 *
1128 * We don't use legacy "poke at the hardware" probing. Ancient PCs that
1129 * predate even PNPBIOS should set up platform_bus devices.
7be2c7c9
DB
1130 */
1131
a474aaed
BH
1132#ifdef CONFIG_ACPI
1133
1134#include <linux/acpi.h>
1135
a474aaed
BH
1136static u32 rtc_handler(void *context)
1137{
b2201e54 1138 struct device *dev = context;
983bf125
GM
1139 struct cmos_rtc *cmos = dev_get_drvdata(dev);
1140 unsigned char rtc_control = 0;
1141 unsigned char rtc_intr;
368e21ae 1142 unsigned long flags;
983bf125 1143
311ee9c1
ZR
1144
1145 /*
1146 * Always update rtc irq when ACPI is used as RTC Alarm.
1147 * Or else, ACPI SCI is enabled during suspend/resume only,
1148 * update rtc irq in that case.
1149 */
bc51098c 1150 if (cmos_use_acpi_alarm())
311ee9c1
ZR
1151 cmos_interrupt(0, (void *)cmos->rtc);
1152 else {
1153 /* Fix me: can we use cmos_interrupt() here as well? */
1154 spin_lock_irqsave(&rtc_lock, flags);
1155 if (cmos_rtc.suspend_ctrl)
1156 rtc_control = CMOS_READ(RTC_CONTROL);
1157 if (rtc_control & RTC_AIE) {
1158 cmos_rtc.suspend_ctrl &= ~RTC_AIE;
1159 CMOS_WRITE(rtc_control, RTC_CONTROL);
1160 rtc_intr = CMOS_READ(RTC_INTR_FLAGS);
1161 rtc_update_irq(cmos->rtc, 1, rtc_intr);
1162 }
1163 spin_unlock_irqrestore(&rtc_lock, flags);
983bf125 1164 }
b2201e54 1165
967b08c2 1166 pm_wakeup_hard_event(dev);
a474aaed
BH
1167 acpi_clear_event(ACPI_EVENT_RTC);
1168 acpi_disable_event(ACPI_EVENT_RTC, 0);
1169 return ACPI_INTERRUPT_HANDLED;
1170}
1171
b2201e54 1172static inline void rtc_wake_setup(struct device *dev)
a474aaed 1173{
b2201e54 1174 acpi_install_fixed_event_handler(ACPI_EVENT_RTC, rtc_handler, dev);
a474aaed
BH
1175 /*
1176 * After the RTC handler is installed, the Fixed_RTC event should
1177 * be disabled. Only when the RTC alarm is set will it be enabled.
1178 */
1179 acpi_clear_event(ACPI_EVENT_RTC);
1180 acpi_disable_event(ACPI_EVENT_RTC, 0);
1181}
1182
1183static void rtc_wake_on(struct device *dev)
1184{
1185 acpi_clear_event(ACPI_EVENT_RTC);
1186 acpi_enable_event(ACPI_EVENT_RTC, 0);
1187}
1188
1189static void rtc_wake_off(struct device *dev)
1190{
1191 acpi_disable_event(ACPI_EVENT_RTC, 0);
1192}
a474aaed 1193
36d91a4d
ZR
1194#ifdef CONFIG_X86
1195/* Enable use_acpi_alarm mode for Intel platforms no earlier than 2015 */
1196static void use_acpi_alarm_quirks(void)
1197{
36d91a4d
ZR
1198 if (boot_cpu_data.x86_vendor != X86_VENDOR_INTEL)
1199 return;
1200
1201 if (!(acpi_gbl_FADT.flags & ACPI_FADT_LOW_POWER_S0))
1202 return;
1203
1204 if (!is_hpet_enabled())
1205 return;
1206
604c5212
AS
1207 if (dmi_get_bios_year() < 2015)
1208 return;
1209
1210 use_acpi_alarm = true;
36d91a4d
ZR
1211}
1212#else
1213static inline void use_acpi_alarm_quirks(void) { }
1214#endif
1215
a474aaed
BH
1216/* Every ACPI platform has a mc146818 compatible "cmos rtc". Here we find
1217 * its device node and pass extra config data. This helps its driver use
1218 * capabilities that the now-obsolete mc146818 didn't have, and informs it
1219 * that this board's RTC is wakeup-capable (per ACPI spec).
1220 */
1221static struct cmos_rtc_board_info acpi_rtc_info;
1222
5a167f45 1223static void cmos_wake_setup(struct device *dev)
a474aaed
BH
1224{
1225 if (acpi_disabled)
1226 return;
1227
36d91a4d
ZR
1228 use_acpi_alarm_quirks();
1229
b2201e54 1230 rtc_wake_setup(dev);
a474aaed
BH
1231 acpi_rtc_info.wake_on = rtc_wake_on;
1232 acpi_rtc_info.wake_off = rtc_wake_off;
1233
1234 /* workaround bug in some ACPI tables */
1235 if (acpi_gbl_FADT.month_alarm && !acpi_gbl_FADT.day_alarm) {
1236 dev_dbg(dev, "bogus FADT month_alarm (%d)\n",
1237 acpi_gbl_FADT.month_alarm);
1238 acpi_gbl_FADT.month_alarm = 0;
1239 }
1240
1241 acpi_rtc_info.rtc_day_alarm = acpi_gbl_FADT.day_alarm;
1242 acpi_rtc_info.rtc_mon_alarm = acpi_gbl_FADT.month_alarm;
1243 acpi_rtc_info.rtc_century = acpi_gbl_FADT.century;
1244
1245 /* NOTE: S4_RTC_WAKE is NOT currently useful to Linux */
1246 if (acpi_gbl_FADT.flags & ACPI_FADT_S4_RTC_WAKE)
1247 dev_info(dev, "RTC can wake from S4\n");
1248
1249 dev->platform_data = &acpi_rtc_info;
1250
1251 /* RTC always wakes from S1/S2/S3, and often S4/STD */
1252 device_init_wakeup(dev, 1);
1253}
1254
983bf125
GM
1255static void cmos_check_acpi_rtc_status(struct device *dev,
1256 unsigned char *rtc_control)
1257{
1258 struct cmos_rtc *cmos = dev_get_drvdata(dev);
1259 acpi_event_status rtc_status;
1260 acpi_status status;
1261
1262 if (acpi_gbl_FADT.flags & ACPI_FADT_FIXED_RTC)
1263 return;
1264
1265 status = acpi_get_event_status(ACPI_EVENT_RTC, &rtc_status);
1266 if (ACPI_FAILURE(status)) {
1267 dev_err(dev, "Could not get RTC status\n");
1268 } else if (rtc_status & ACPI_EVENT_FLAG_SET) {
1269 unsigned char mask;
1270 *rtc_control &= ~RTC_AIE;
1271 CMOS_WRITE(*rtc_control, RTC_CONTROL);
1272 mask = CMOS_READ(RTC_INTR_FLAGS);
1273 rtc_update_irq(cmos->rtc, 1, mask);
1274 }
1275}
1276
a474aaed
BH
1277#else
1278
5a167f45 1279static void cmos_wake_setup(struct device *dev)
a474aaed
BH
1280{
1281}
1282
983bf125
GM
1283static void cmos_check_acpi_rtc_status(struct device *dev,
1284 unsigned char *rtc_control)
1285{
1286}
1287
a474aaed
BH
1288#endif
1289
41ac8df9 1290#ifdef CONFIG_PNP
7be2c7c9
DB
1291
1292#include <linux/pnp.h>
1293
5a167f45 1294static int cmos_pnp_probe(struct pnp_dev *pnp, const struct pnp_device_id *id)
7be2c7c9 1295{
a474aaed
BH
1296 cmos_wake_setup(&pnp->dev);
1297
a1e23a42
HG
1298 if (pnp_port_start(pnp, 0) == 0x70 && !pnp_irq_valid(pnp, 0)) {
1299 unsigned int irq = 0;
1300#ifdef CONFIG_X86
6cd8fa87
MG
1301 /* Some machines contain a PNP entry for the RTC, but
1302 * don't define the IRQ. It should always be safe to
a1e23a42 1303 * hardcode it on systems with a legacy PIC.
6cd8fa87 1304 */
a1e23a42 1305 if (nr_legacy_irqs())
5848ad2f 1306 irq = RTC_IRQ;
a1e23a42 1307#endif
8766ad0c 1308 return cmos_do_probe(&pnp->dev,
a1e23a42
HG
1309 pnp_get_resource(pnp, IORESOURCE_IO, 0), irq);
1310 } else {
6cd8fa87 1311 return cmos_do_probe(&pnp->dev,
8766ad0c
BH
1312 pnp_get_resource(pnp, IORESOURCE_IO, 0),
1313 pnp_irq(pnp, 0));
a1e23a42 1314 }
7be2c7c9
DB
1315}
1316
a3a0673b 1317static void cmos_pnp_remove(struct pnp_dev *pnp)
7be2c7c9
DB
1318{
1319 cmos_do_remove(&pnp->dev);
1320}
1321
004731b2 1322static void cmos_pnp_shutdown(struct pnp_dev *pnp)
74c4633d 1323{
31632dbd
MR
1324 struct device *dev = &pnp->dev;
1325 struct cmos_rtc *cmos = dev_get_drvdata(dev);
1326
88b8d33b
AH
1327 if (system_state == SYSTEM_POWER_OFF) {
1328 int retval = cmos_poweroff(dev);
1329
1330 if (cmos_aie_poweroff(dev) < 0 && !retval)
1331 return;
1332 }
74c4633d 1333
31632dbd 1334 cmos_do_shutdown(cmos->irq);
74c4633d 1335}
7be2c7c9
DB
1336
1337static const struct pnp_device_id rtc_ids[] = {
1338 { .id = "PNP0b00", },
1339 { .id = "PNP0b01", },
1340 { .id = "PNP0b02", },
1341 { },
1342};
1343MODULE_DEVICE_TABLE(pnp, rtc_ids);
1344
1345static struct pnp_driver cmos_pnp_driver = {
8d4e59ec 1346 .name = driver_name,
7be2c7c9
DB
1347 .id_table = rtc_ids,
1348 .probe = cmos_pnp_probe,
a3a0673b 1349 .remove = cmos_pnp_remove,
004731b2 1350 .shutdown = cmos_pnp_shutdown,
7be2c7c9
DB
1351
1352 /* flag ensures resume() gets called, and stops syslog spam */
1353 .flags = PNP_DRIVER_RES_DO_NOT_CHANGE,
a8a3808b
SK
1354 .driver = {
1355 .pm = &cmos_pm_ops,
1356 },
7be2c7c9
DB
1357};
1358
1da2e3d6 1359#endif /* CONFIG_PNP */
7be2c7c9 1360
3bcbaf6e
SAS
1361#ifdef CONFIG_OF
1362static const struct of_device_id of_cmos_match[] = {
1363 {
1364 .compatible = "motorola,mc146818",
1365 },
1366 { },
1367};
1368MODULE_DEVICE_TABLE(of, of_cmos_match);
1369
1370static __init void cmos_of_init(struct platform_device *pdev)
1371{
1372 struct device_node *node = pdev->dev.of_node;
3bcbaf6e
SAS
1373 const __be32 *val;
1374
1375 if (!node)
1376 return;
1377
1378 val = of_get_property(node, "ctrl-reg", NULL);
1379 if (val)
1380 CMOS_WRITE(be32_to_cpup(val), RTC_CONTROL);
1381
1382 val = of_get_property(node, "freq-reg", NULL);
1383 if (val)
1384 CMOS_WRITE(be32_to_cpup(val), RTC_FREQ_SELECT);
3bcbaf6e
SAS
1385}
1386#else
1387static inline void cmos_of_init(struct platform_device *pdev) {}
3bcbaf6e 1388#endif
7be2c7c9
DB
1389/*----------------------------------------------------------------*/
1390
41ac8df9 1391/* Platform setup should have set up an RTC device, when PNP is
bcd9b89c 1392 * unavailable ... this could happen even on (older) PCs.
7be2c7c9
DB
1393 */
1394
1395static int __init cmos_platform_probe(struct platform_device *pdev)
1396{
31632dbd
MR
1397 struct resource *resource;
1398 int irq;
1399
3bcbaf6e 1400 cmos_of_init(pdev);
a474aaed 1401 cmos_wake_setup(&pdev->dev);
31632dbd
MR
1402
1403 if (RTC_IOMAPPED)
1404 resource = platform_get_resource(pdev, IORESOURCE_IO, 0);
1405 else
1406 resource = platform_get_resource(pdev, IORESOURCE_MEM, 0);
1407 irq = platform_get_irq(pdev, 0);
1408 if (irq < 0)
1409 irq = -1;
1410
1411 return cmos_do_probe(&pdev->dev, resource, irq);
7be2c7c9
DB
1412}
1413
a3a0673b 1414static int cmos_platform_remove(struct platform_device *pdev)
7be2c7c9
DB
1415{
1416 cmos_do_remove(&pdev->dev);
1417 return 0;
1418}
1419
1420static void cmos_platform_shutdown(struct platform_device *pdev)
1421{
31632dbd
MR
1422 struct device *dev = &pdev->dev;
1423 struct cmos_rtc *cmos = dev_get_drvdata(dev);
1424
88b8d33b
AH
1425 if (system_state == SYSTEM_POWER_OFF) {
1426 int retval = cmos_poweroff(dev);
1427
1428 if (cmos_aie_poweroff(dev) < 0 && !retval)
1429 return;
1430 }
74c4633d 1431
31632dbd 1432 cmos_do_shutdown(cmos->irq);
7be2c7c9
DB
1433}
1434
ad28a07b
KS
1435/* work with hotplug and coldplug */
1436MODULE_ALIAS("platform:rtc_cmos");
1437
7be2c7c9 1438static struct platform_driver cmos_platform_driver = {
a3a0673b 1439 .remove = cmos_platform_remove,
7be2c7c9
DB
1440 .shutdown = cmos_platform_shutdown,
1441 .driver = {
c823a202 1442 .name = driver_name,
2fb08e6c 1443 .pm = &cmos_pm_ops,
c8a6046e 1444 .of_match_table = of_match_ptr(of_cmos_match),
7be2c7c9
DB
1445 }
1446};
1447
65909814
TLSC
1448#ifdef CONFIG_PNP
1449static bool pnp_driver_registered;
1450#endif
1451static bool platform_driver_registered;
1452
7be2c7c9
DB
1453static int __init cmos_init(void)
1454{
72f22b1e
BH
1455 int retval = 0;
1456
1da2e3d6 1457#ifdef CONFIG_PNP
65909814
TLSC
1458 retval = pnp_register_driver(&cmos_pnp_driver);
1459 if (retval == 0)
1460 pnp_driver_registered = true;
72f22b1e
BH
1461#endif
1462
65909814 1463 if (!cmos_rtc.dev) {
72f22b1e
BH
1464 retval = platform_driver_probe(&cmos_platform_driver,
1465 cmos_platform_probe);
65909814
TLSC
1466 if (retval == 0)
1467 platform_driver_registered = true;
1468 }
72f22b1e
BH
1469
1470 if (retval == 0)
1471 return 0;
1472
1473#ifdef CONFIG_PNP
65909814
TLSC
1474 if (pnp_driver_registered)
1475 pnp_unregister_driver(&cmos_pnp_driver);
72f22b1e
BH
1476#endif
1477 return retval;
7be2c7c9
DB
1478}
1479module_init(cmos_init);
1480
1481static void __exit cmos_exit(void)
1482{
1da2e3d6 1483#ifdef CONFIG_PNP
65909814
TLSC
1484 if (pnp_driver_registered)
1485 pnp_unregister_driver(&cmos_pnp_driver);
72f22b1e 1486#endif
65909814
TLSC
1487 if (platform_driver_registered)
1488 platform_driver_unregister(&cmos_platform_driver);
7be2c7c9
DB
1489}
1490module_exit(cmos_exit);
1491
1492
7be2c7c9
DB
1493MODULE_AUTHOR("David Brownell");
1494MODULE_DESCRIPTION("Driver for PC-style 'CMOS' RTCs");
1495MODULE_LICENSE("GPL");