Merge tag 'nfsd-6.2-1' of git://git.kernel.org/pub/scm/linux/kernel/git/cel/linux
[linux-block.git] / drivers / pwm / pwm-vt8500.c
CommitLineData
9c92ab61 1// SPDX-License-Identifier: GPL-2.0-only
21f47fbc 2/*
261995dd 3 * drivers/pwm/pwm-vt8500.c
21f47fbc 4 *
63e1ed23
TP
5 * Copyright (C) 2012 Tony Prisk <linux@prisktech.co.nz>
6 * Copyright (C) 2010 Alexey Charkov <alchark@gmail.com>
21f47fbc
AC
7 */
8
9#include <linux/module.h>
10#include <linux/kernel.h>
11#include <linux/platform_device.h>
12#include <linux/slab.h>
13#include <linux/err.h>
14#include <linux/io.h>
15#include <linux/pwm.h>
16#include <linux/delay.h>
63e1ed23 17#include <linux/clk.h>
21f47fbc
AC
18
19#include <asm/div64.h>
20
63e1ed23
TP
21#include <linux/of.h>
22#include <linux/of_device.h>
23#include <linux/of_address.h>
24
25/*
26 * SoC architecture allocates register space for 4 PWMs but only
27 * 2 are currently implemented.
28 */
29#define VT8500_NR_PWMS 2
21f47fbc 30
8ab432ca
TP
31#define REG_CTRL(pwm) (((pwm) << 4) + 0x00)
32#define REG_SCALAR(pwm) (((pwm) << 4) + 0x04)
33#define REG_PERIOD(pwm) (((pwm) << 4) + 0x08)
34#define REG_DUTY(pwm) (((pwm) << 4) + 0x0C)
35#define REG_STATUS 0x40
36
37#define CTRL_ENABLE BIT(0)
38#define CTRL_INVERT BIT(1)
39#define CTRL_AUTOLOAD BIT(2)
40#define CTRL_STOP_IMM BIT(3)
41#define CTRL_LOAD_PRESCALE BIT(4)
42#define CTRL_LOAD_PERIOD BIT(5)
43
44#define STATUS_CTRL_UPDATE BIT(0)
45#define STATUS_SCALAR_UPDATE BIT(1)
46#define STATUS_PERIOD_UPDATE BIT(2)
47#define STATUS_DUTY_UPDATE BIT(3)
48#define STATUS_ALL_UPDATE 0x0F
49
a245cceb
SH
50struct vt8500_chip {
51 struct pwm_chip chip;
52 void __iomem *base;
63e1ed23 53 struct clk *clk;
21f47fbc
AC
54};
55
a245cceb
SH
56#define to_vt8500_chip(chip) container_of(chip, struct vt8500_chip, chip)
57
21f47fbc 58#define msecs_to_loops(t) (loops_per_jiffy / 1000 * HZ * t)
e9d866d5 59static inline void vt8500_pwm_busy_wait(struct vt8500_chip *vt8500, int nr, u8 bitmask)
21f47fbc
AC
60{
61 int loops = msecs_to_loops(10);
8ab432ca
TP
62 u32 mask = bitmask << (nr << 8);
63
64 while ((readl(vt8500->base + REG_STATUS) & mask) && --loops)
21f47fbc
AC
65 cpu_relax();
66
67 if (unlikely(!loops))
8ab432ca
TP
68 dev_warn(vt8500->chip.dev, "Waiting for status bits 0x%x to clear timed out\n",
69 mask);
21f47fbc
AC
70}
71
a245cceb 72static int vt8500_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
14d89565 73 u64 duty_ns, u64 period_ns)
21f47fbc 74{
a245cceb 75 struct vt8500_chip *vt8500 = to_vt8500_chip(chip);
21f47fbc
AC
76 unsigned long long c;
77 unsigned long period_cycles, prescale, pv, dc;
422470a8 78 int err;
8ab432ca 79 u32 val;
422470a8
TP
80
81 err = clk_enable(vt8500->clk);
82 if (err < 0) {
83 dev_err(chip->dev, "failed to enable clock\n");
84 return err;
85 }
21f47fbc 86
63e1ed23 87 c = clk_get_rate(vt8500->clk);
21f47fbc
AC
88 c = c * period_ns;
89 do_div(c, 1000000000);
90 period_cycles = c;
91
92 if (period_cycles < 1)
93 period_cycles = 1;
94 prescale = (period_cycles - 1) / 4096;
95 pv = period_cycles / (prescale + 1) - 1;
96 if (pv > 4095)
97 pv = 4095;
98
422470a8
TP
99 if (prescale > 1023) {
100 clk_disable(vt8500->clk);
21f47fbc 101 return -EINVAL;
422470a8 102 }
21f47fbc
AC
103
104 c = (unsigned long long)pv * duty_ns;
14d89565
UKK
105
106 dc = div64_u64(c, period_ns);
21f47fbc 107
8ab432ca 108 writel(prescale, vt8500->base + REG_SCALAR(pwm->hwpwm));
e9d866d5 109 vt8500_pwm_busy_wait(vt8500, pwm->hwpwm, STATUS_SCALAR_UPDATE);
21f47fbc 110
8ab432ca 111 writel(pv, vt8500->base + REG_PERIOD(pwm->hwpwm));
e9d866d5 112 vt8500_pwm_busy_wait(vt8500, pwm->hwpwm, STATUS_PERIOD_UPDATE);
21f47fbc 113
8ab432ca 114 writel(dc, vt8500->base + REG_DUTY(pwm->hwpwm));
e9d866d5 115 vt8500_pwm_busy_wait(vt8500, pwm->hwpwm, STATUS_DUTY_UPDATE);
21f47fbc 116
8ab432ca
TP
117 val = readl(vt8500->base + REG_CTRL(pwm->hwpwm));
118 val |= CTRL_AUTOLOAD;
119 writel(val, vt8500->base + REG_CTRL(pwm->hwpwm));
e9d866d5 120 vt8500_pwm_busy_wait(vt8500, pwm->hwpwm, STATUS_CTRL_UPDATE);
21f47fbc 121
422470a8 122 clk_disable(vt8500->clk);
21f47fbc
AC
123 return 0;
124}
21f47fbc 125
a245cceb 126static int vt8500_pwm_enable(struct pwm_chip *chip, struct pwm_device *pwm)
21f47fbc 127{
a245cceb 128 struct vt8500_chip *vt8500 = to_vt8500_chip(chip);
8ab432ca
TP
129 int err;
130 u32 val;
21f47fbc 131
63e1ed23 132 err = clk_enable(vt8500->clk);
2f9569f7 133 if (err < 0) {
63e1ed23
TP
134 dev_err(chip->dev, "failed to enable clock\n");
135 return err;
422470a8 136 }
63e1ed23 137
8ab432ca
TP
138 val = readl(vt8500->base + REG_CTRL(pwm->hwpwm));
139 val |= CTRL_ENABLE;
140 writel(val, vt8500->base + REG_CTRL(pwm->hwpwm));
e9d866d5 141 vt8500_pwm_busy_wait(vt8500, pwm->hwpwm, STATUS_CTRL_UPDATE);
8ab432ca 142
a245cceb 143 return 0;
21f47fbc 144}
21f47fbc 145
a245cceb 146static void vt8500_pwm_disable(struct pwm_chip *chip, struct pwm_device *pwm)
21f47fbc 147{
a245cceb 148 struct vt8500_chip *vt8500 = to_vt8500_chip(chip);
8ab432ca 149 u32 val;
21f47fbc 150
8ab432ca
TP
151 val = readl(vt8500->base + REG_CTRL(pwm->hwpwm));
152 val &= ~CTRL_ENABLE;
153 writel(val, vt8500->base + REG_CTRL(pwm->hwpwm));
e9d866d5 154 vt8500_pwm_busy_wait(vt8500, pwm->hwpwm, STATUS_CTRL_UPDATE);
63e1ed23
TP
155
156 clk_disable(vt8500->clk);
21f47fbc 157}
21f47fbc 158
3ccb1c17
TP
159static int vt8500_pwm_set_polarity(struct pwm_chip *chip,
160 struct pwm_device *pwm,
161 enum pwm_polarity polarity)
162{
163 struct vt8500_chip *vt8500 = to_vt8500_chip(chip);
164 u32 val;
165
166 val = readl(vt8500->base + REG_CTRL(pwm->hwpwm));
167
168 if (polarity == PWM_POLARITY_INVERSED)
169 val |= CTRL_INVERT;
170 else
171 val &= ~CTRL_INVERT;
172
173 writel(val, vt8500->base + REG_CTRL(pwm->hwpwm));
e9d866d5 174 vt8500_pwm_busy_wait(vt8500, pwm->hwpwm, STATUS_CTRL_UPDATE);
3ccb1c17
TP
175
176 return 0;
177}
178
14d89565
UKK
179static int vt8500_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
180 const struct pwm_state *state)
181{
182 int err;
183 bool enabled = pwm->state.enabled;
184
185 if (state->polarity != pwm->state.polarity) {
186 /*
187 * Changing the polarity of a running PWM is only allowed when
188 * the PWM driver implements ->apply().
189 */
190 if (enabled) {
191 vt8500_pwm_disable(chip, pwm);
192
193 enabled = false;
194 }
195
196 err = vt8500_pwm_set_polarity(chip, pwm, state->polarity);
197 if (err)
198 return err;
199 }
200
201 if (!state->enabled) {
202 if (enabled)
203 vt8500_pwm_disable(chip, pwm);
204
205 return 0;
206 }
207
208 /*
209 * We cannot skip calling ->config even if state->period ==
210 * pwm->state.period && state->duty_cycle == pwm->state.duty_cycle
211 * because we might have exited early in the last call to
212 * pwm_apply_state because of !state->enabled and so the two values in
213 * pwm->state might not be configured in hardware.
214 */
215 err = vt8500_pwm_config(pwm->chip, pwm, state->duty_cycle, state->period);
216 if (err)
217 return err;
218
219 if (!enabled)
220 err = vt8500_pwm_enable(chip, pwm);
221
222 return err;
223}
224
b2ec9efc 225static const struct pwm_ops vt8500_pwm_ops = {
14d89565 226 .apply = vt8500_pwm_apply,
a245cceb
SH
227 .owner = THIS_MODULE,
228};
21f47fbc 229
63e1ed23
TP
230static const struct of_device_id vt8500_pwm_dt_ids[] = {
231 { .compatible = "via,vt8500-pwm", },
232 { /* Sentinel */ }
233};
234MODULE_DEVICE_TABLE(of, vt8500_pwm_dt_ids);
235
236static int vt8500_pwm_probe(struct platform_device *pdev)
21f47fbc 237{
635d324e 238 struct vt8500_chip *vt8500;
63e1ed23 239 struct device_node *np = pdev->dev.of_node;
a245cceb 240 int ret;
21f47fbc 241
63e1ed23
TP
242 if (!np) {
243 dev_err(&pdev->dev, "invalid devicetree node\n");
244 return -EINVAL;
245 }
246
635d324e 247 vt8500 = devm_kzalloc(&pdev->dev, sizeof(*vt8500), GFP_KERNEL);
248 if (vt8500 == NULL)
21f47fbc 249 return -ENOMEM;
21f47fbc 250
635d324e 251 vt8500->chip.dev = &pdev->dev;
252 vt8500->chip.ops = &vt8500_pwm_ops;
253 vt8500->chip.npwm = VT8500_NR_PWMS;
21f47fbc 254
635d324e 255 vt8500->clk = devm_clk_get(&pdev->dev, NULL);
256 if (IS_ERR(vt8500->clk)) {
63e1ed23 257 dev_err(&pdev->dev, "clock source not specified\n");
635d324e 258 return PTR_ERR(vt8500->clk);
63e1ed23
TP
259 }
260
635d324e 261 vt8500->base = devm_platform_ioremap_resource(pdev, 0);
262 if (IS_ERR(vt8500->base))
263 return PTR_ERR(vt8500->base);
21f47fbc 264
635d324e 265 ret = clk_prepare(vt8500->clk);
63e1ed23
TP
266 if (ret < 0) {
267 dev_err(&pdev->dev, "failed to prepare clock\n");
268 return ret;
269 }
270
635d324e 271 ret = pwmchip_add(&vt8500->chip);
63e1ed23
TP
272 if (ret < 0) {
273 dev_err(&pdev->dev, "failed to add PWM chip\n");
635d324e 274 clk_unprepare(vt8500->clk);
261995dd 275 return ret;
63e1ed23 276 }
21f47fbc 277
635d324e 278 platform_set_drvdata(pdev, vt8500);
a245cceb 279 return ret;
21f47fbc
AC
280}
281
63e1ed23 282static int vt8500_pwm_remove(struct platform_device *pdev)
21f47fbc 283{
635d324e 284 struct vt8500_chip *vt8500 = platform_get_drvdata(pdev);
21f47fbc 285
635d324e 286 pwmchip_remove(&vt8500->chip);
21f47fbc 287
635d324e 288 clk_unprepare(vt8500->clk);
63e1ed23 289
868f13bd 290 return 0;
21f47fbc
AC
291}
292
63e1ed23
TP
293static struct platform_driver vt8500_pwm_driver = {
294 .probe = vt8500_pwm_probe,
295 .remove = vt8500_pwm_remove,
21f47fbc
AC
296 .driver = {
297 .name = "vt8500-pwm",
63e1ed23 298 .of_match_table = vt8500_pwm_dt_ids,
21f47fbc 299 },
21f47fbc 300};
63e1ed23 301module_platform_driver(vt8500_pwm_driver);
21f47fbc 302
63e1ed23
TP
303MODULE_DESCRIPTION("VT8500 PWM Driver");
304MODULE_AUTHOR("Tony Prisk <linux@prisktech.co.nz>");
305MODULE_LICENSE("GPL v2");