Merge tag 'trace-v6.3-rc1' of git://git.kernel.org/pub/scm/linux/kernel/git/trace...
[linux-block.git] / drivers / pwm / pwm-sprd.c
CommitLineData
8aae4b02
BW
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * Copyright (C) 2019 Spreadtrum Communications Inc.
4 */
5
6#include <linux/clk.h>
7#include <linux/err.h>
8#include <linux/io.h>
9#include <linux/math64.h>
10#include <linux/module.h>
11#include <linux/platform_device.h>
12#include <linux/pwm.h>
13
14#define SPRD_PWM_PRESCALE 0x0
15#define SPRD_PWM_MOD 0x4
16#define SPRD_PWM_DUTY 0x8
17#define SPRD_PWM_ENABLE 0x18
18
19#define SPRD_PWM_MOD_MAX GENMASK(7, 0)
20#define SPRD_PWM_DUTY_MSK GENMASK(15, 0)
21#define SPRD_PWM_PRESCALE_MSK GENMASK(7, 0)
22#define SPRD_PWM_ENABLE_BIT BIT(0)
23
24#define SPRD_PWM_CHN_NUM 4
25#define SPRD_PWM_REGS_SHIFT 5
26#define SPRD_PWM_CHN_CLKS_NUM 2
27#define SPRD_PWM_CHN_OUTPUT_CLK 1
28
29struct sprd_pwm_chn {
30 struct clk_bulk_data clks[SPRD_PWM_CHN_CLKS_NUM];
31 u32 clk_rate;
32};
33
34struct sprd_pwm_chip {
35 void __iomem *base;
36 struct device *dev;
37 struct pwm_chip chip;
38 int num_pwms;
39 struct sprd_pwm_chn chn[SPRD_PWM_CHN_NUM];
40};
41
42/*
43 * The list of clocks required by PWM channels, and each channel has 2 clocks:
44 * enable clock and pwm clock.
45 */
46static const char * const sprd_pwm_clks[] = {
47 "enable0", "pwm0",
48 "enable1", "pwm1",
49 "enable2", "pwm2",
50 "enable3", "pwm3",
51};
52
53static u32 sprd_pwm_read(struct sprd_pwm_chip *spc, u32 hwid, u32 reg)
54{
55 u32 offset = reg + (hwid << SPRD_PWM_REGS_SHIFT);
56
57 return readl_relaxed(spc->base + offset);
58}
59
60static void sprd_pwm_write(struct sprd_pwm_chip *spc, u32 hwid,
61 u32 reg, u32 val)
62{
63 u32 offset = reg + (hwid << SPRD_PWM_REGS_SHIFT);
64
65 writel_relaxed(val, spc->base + offset);
66}
67
6c452cff
UKK
68static int sprd_pwm_get_state(struct pwm_chip *chip, struct pwm_device *pwm,
69 struct pwm_state *state)
8aae4b02
BW
70{
71 struct sprd_pwm_chip *spc =
72 container_of(chip, struct sprd_pwm_chip, chip);
73 struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm];
74 u32 val, duty, prescale;
75 u64 tmp;
76 int ret;
77
78 /*
79 * The clocks to PWM channel has to be enabled first before
80 * reading to the registers.
81 */
82 ret = clk_bulk_prepare_enable(SPRD_PWM_CHN_CLKS_NUM, chn->clks);
83 if (ret) {
84 dev_err(spc->dev, "failed to enable pwm%u clocks\n",
85 pwm->hwpwm);
500f8798 86 return ret;
8aae4b02
BW
87 }
88
89 val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_ENABLE);
90 if (val & SPRD_PWM_ENABLE_BIT)
91 state->enabled = true;
92 else
93 state->enabled = false;
94
95 /*
96 * The hardware provides a counter that is feed by the source clock.
97 * The period length is (PRESCALE + 1) * MOD counter steps.
98 * The duty cycle length is (PRESCALE + 1) * DUTY counter steps.
99 * Thus the period_ns and duty_ns calculation formula should be:
100 * period_ns = NSEC_PER_SEC * (prescale + 1) * mod / clk_rate
101 * duty_ns = NSEC_PER_SEC * (prescale + 1) * duty / clk_rate
102 */
103 val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_PRESCALE);
104 prescale = val & SPRD_PWM_PRESCALE_MSK;
105 tmp = (prescale + 1) * NSEC_PER_SEC * SPRD_PWM_MOD_MAX;
106 state->period = DIV_ROUND_CLOSEST_ULL(tmp, chn->clk_rate);
107
108 val = sprd_pwm_read(spc, pwm->hwpwm, SPRD_PWM_DUTY);
109 duty = val & SPRD_PWM_DUTY_MSK;
110 tmp = (prescale + 1) * NSEC_PER_SEC * duty;
111 state->duty_cycle = DIV_ROUND_CLOSEST_ULL(tmp, chn->clk_rate);
112
113 /* Disable PWM clocks if the PWM channel is not in enable state. */
114 if (!state->enabled)
115 clk_bulk_disable_unprepare(SPRD_PWM_CHN_CLKS_NUM, chn->clks);
6c452cff
UKK
116
117 return 0;
8aae4b02
BW
118}
119
120static int sprd_pwm_config(struct sprd_pwm_chip *spc, struct pwm_device *pwm,
121 int duty_ns, int period_ns)
122{
123 struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm];
124 u32 prescale, duty;
125 u64 tmp;
126
127 /*
128 * The hardware provides a counter that is feed by the source clock.
129 * The period length is (PRESCALE + 1) * MOD counter steps.
130 * The duty cycle length is (PRESCALE + 1) * DUTY counter steps.
131 *
132 * To keep the maths simple we're always using MOD = SPRD_PWM_MOD_MAX.
133 * The value for PRESCALE is selected such that the resulting period
134 * gets the maximal length not bigger than the requested one with the
135 * given settings (MOD = SPRD_PWM_MOD_MAX and input clock).
136 */
137 duty = duty_ns * SPRD_PWM_MOD_MAX / period_ns;
138
139 tmp = (u64)chn->clk_rate * period_ns;
140 do_div(tmp, NSEC_PER_SEC);
141 prescale = DIV_ROUND_CLOSEST_ULL(tmp, SPRD_PWM_MOD_MAX) - 1;
142 if (prescale > SPRD_PWM_PRESCALE_MSK)
143 prescale = SPRD_PWM_PRESCALE_MSK;
144
145 /*
146 * Note: Writing DUTY triggers the hardware to actually apply the
147 * values written to MOD and DUTY to the output, so must keep writing
148 * DUTY last.
149 *
150 * The hardware can ensures that current running period is completed
151 * before changing a new configuration to avoid mixed settings.
152 */
153 sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_PRESCALE, prescale);
154 sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_MOD, SPRD_PWM_MOD_MAX);
155 sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_DUTY, duty);
156
157 return 0;
158}
159
160static int sprd_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
71523d18 161 const struct pwm_state *state)
8aae4b02
BW
162{
163 struct sprd_pwm_chip *spc =
164 container_of(chip, struct sprd_pwm_chip, chip);
165 struct sprd_pwm_chn *chn = &spc->chn[pwm->hwpwm];
166 struct pwm_state *cstate = &pwm->state;
167 int ret;
168
09081c9b
UKK
169 if (state->polarity != PWM_POLARITY_NORMAL)
170 return -EINVAL;
171
8aae4b02
BW
172 if (state->enabled) {
173 if (!cstate->enabled) {
174 /*
175 * The clocks to PWM channel has to be enabled first
176 * before writing to the registers.
177 */
178 ret = clk_bulk_prepare_enable(SPRD_PWM_CHN_CLKS_NUM,
179 chn->clks);
180 if (ret) {
181 dev_err(spc->dev,
182 "failed to enable pwm%u clocks\n",
183 pwm->hwpwm);
184 return ret;
185 }
186 }
187
65e2e6c1
UKK
188 ret = sprd_pwm_config(spc, pwm, state->duty_cycle,
189 state->period);
190 if (ret)
191 return ret;
8aae4b02
BW
192
193 sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_ENABLE, 1);
194 } else if (cstate->enabled) {
195 /*
196 * Note: After setting SPRD_PWM_ENABLE to zero, the controller
197 * will not wait for current period to be completed, instead it
198 * will stop the PWM channel immediately.
199 */
200 sprd_pwm_write(spc, pwm->hwpwm, SPRD_PWM_ENABLE, 0);
201
202 clk_bulk_disable_unprepare(SPRD_PWM_CHN_CLKS_NUM, chn->clks);
203 }
204
205 return 0;
206}
207
208static const struct pwm_ops sprd_pwm_ops = {
209 .apply = sprd_pwm_apply,
210 .get_state = sprd_pwm_get_state,
211 .owner = THIS_MODULE,
212};
213
214static int sprd_pwm_clk_init(struct sprd_pwm_chip *spc)
215{
216 struct clk *clk_pwm;
217 int ret, i;
218
219 for (i = 0; i < SPRD_PWM_CHN_NUM; i++) {
220 struct sprd_pwm_chn *chn = &spc->chn[i];
221 int j;
222
223 for (j = 0; j < SPRD_PWM_CHN_CLKS_NUM; ++j)
224 chn->clks[j].id =
225 sprd_pwm_clks[i * SPRD_PWM_CHN_CLKS_NUM + j];
226
227 ret = devm_clk_bulk_get(spc->dev, SPRD_PWM_CHN_CLKS_NUM,
228 chn->clks);
229 if (ret) {
230 if (ret == -ENOENT)
231 break;
232
793bb636
KK
233 return dev_err_probe(spc->dev, ret,
234 "failed to get channel clocks\n");
8aae4b02
BW
235 }
236
237 clk_pwm = chn->clks[SPRD_PWM_CHN_OUTPUT_CLK].clk;
238 chn->clk_rate = clk_get_rate(clk_pwm);
239 }
240
241 if (!i) {
242 dev_err(spc->dev, "no available PWM channels\n");
243 return -ENODEV;
244 }
245
246 spc->num_pwms = i;
247
248 return 0;
249}
250
251static int sprd_pwm_probe(struct platform_device *pdev)
252{
253 struct sprd_pwm_chip *spc;
254 int ret;
255
256 spc = devm_kzalloc(&pdev->dev, sizeof(*spc), GFP_KERNEL);
257 if (!spc)
258 return -ENOMEM;
259
260 spc->base = devm_platform_ioremap_resource(pdev, 0);
261 if (IS_ERR(spc->base))
262 return PTR_ERR(spc->base);
263
264 spc->dev = &pdev->dev;
265 platform_set_drvdata(pdev, spc);
266
267 ret = sprd_pwm_clk_init(spc);
268 if (ret)
269 return ret;
270
271 spc->chip.dev = &pdev->dev;
272 spc->chip.ops = &sprd_pwm_ops;
8aae4b02
BW
273 spc->chip.npwm = spc->num_pwms;
274
275 ret = pwmchip_add(&spc->chip);
276 if (ret)
277 dev_err(&pdev->dev, "failed to add PWM chip\n");
278
279 return ret;
280}
281
282static int sprd_pwm_remove(struct platform_device *pdev)
283{
284 struct sprd_pwm_chip *spc = platform_get_drvdata(pdev);
285
76982e47
UKK
286 pwmchip_remove(&spc->chip);
287
288 return 0;
8aae4b02
BW
289}
290
291static const struct of_device_id sprd_pwm_of_match[] = {
292 { .compatible = "sprd,ums512-pwm", },
293 { },
294};
295MODULE_DEVICE_TABLE(of, sprd_pwm_of_match);
296
297static struct platform_driver sprd_pwm_driver = {
298 .driver = {
299 .name = "sprd-pwm",
300 .of_match_table = sprd_pwm_of_match,
301 },
302 .probe = sprd_pwm_probe,
303 .remove = sprd_pwm_remove,
304};
305
306module_platform_driver(sprd_pwm_driver);
307
308MODULE_DESCRIPTION("Spreadtrum PWM Driver");
309MODULE_LICENSE("GPL v2");