dm: dm-zoned: use __bio_add_page for adding single metadata page
[linux-block.git] / drivers / pwm / pwm-rockchip.c
CommitLineData
d2912cb1 1// SPDX-License-Identifier: GPL-2.0-only
101353c8
BG
2/*
3 * PWM driver for Rockchip SoCs
4 *
5 * Copyright (C) 2014 Beniamino Galvani <b.galvani@gmail.com>
f6306299 6 * Copyright (C) 2014 ROCKCHIP, Inc.
101353c8
BG
7 */
8
9#include <linux/clk.h>
10#include <linux/io.h>
11#include <linux/module.h>
12#include <linux/of.h>
f6306299 13#include <linux/of_device.h>
101353c8
BG
14#include <linux/platform_device.h>
15#include <linux/pwm.h>
16#include <linux/time.h>
17
101353c8
BG
18#define PWM_CTRL_TIMER_EN (1 << 0)
19#define PWM_CTRL_OUTPUT_EN (1 << 3)
20
f6306299
CW
21#define PWM_ENABLE (1 << 0)
22#define PWM_CONTINUOUS (1 << 1)
23#define PWM_DUTY_POSITIVE (1 << 3)
7264354c 24#define PWM_DUTY_NEGATIVE (0 << 3)
f6306299 25#define PWM_INACTIVE_NEGATIVE (0 << 4)
7264354c 26#define PWM_INACTIVE_POSITIVE (1 << 4)
bc834d7b 27#define PWM_POLARITY_MASK (PWM_DUTY_POSITIVE | PWM_INACTIVE_POSITIVE)
f6306299 28#define PWM_OUTPUT_LEFT (0 << 5)
3f9a3631 29#define PWM_LOCK_EN (1 << 6)
f6306299 30#define PWM_LP_DISABLE (0 << 8)
101353c8
BG
31
32struct rockchip_pwm_chip {
33 struct pwm_chip chip;
34 struct clk *clk;
27922ff5 35 struct clk *pclk;
f6306299 36 const struct rockchip_pwm_data *data;
101353c8
BG
37 void __iomem *base;
38};
39
f6306299
CW
40struct rockchip_pwm_regs {
41 unsigned long duty;
42 unsigned long period;
43 unsigned long cntr;
44 unsigned long ctrl;
45};
46
47struct rockchip_pwm_data {
48 struct rockchip_pwm_regs regs;
49 unsigned int prescaler;
2bf1c98a 50 bool supports_polarity;
3f9a3631 51 bool supports_lock;
831b2790 52 u32 enable_conf;
f6306299
CW
53};
54
101353c8
BG
55static inline struct rockchip_pwm_chip *to_rockchip_pwm_chip(struct pwm_chip *c)
56{
57 return container_of(c, struct rockchip_pwm_chip, chip);
58}
59
6c452cff
UKK
60static int rockchip_pwm_get_state(struct pwm_chip *chip,
61 struct pwm_device *pwm,
62 struct pwm_state *state)
1ebb74cf
BB
63{
64 struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
831b2790 65 u32 enable_conf = pc->data->enable_conf;
1ebb74cf
BB
66 unsigned long clk_rate;
67 u64 tmp;
831b2790 68 u32 val;
1ebb74cf
BB
69 int ret;
70
27922ff5 71 ret = clk_enable(pc->pclk);
1ebb74cf 72 if (ret)
790a8bae 73 return ret;
1ebb74cf 74
11be938a
SS
75 ret = clk_enable(pc->clk);
76 if (ret)
790a8bae 77 return ret;
11be938a 78
1ebb74cf
BB
79 clk_rate = clk_get_rate(pc->clk);
80
81 tmp = readl_relaxed(pc->base + pc->data->regs.period);
82 tmp *= pc->data->prescaler * NSEC_PER_SEC;
83 state->period = DIV_ROUND_CLOSEST_ULL(tmp, clk_rate);
84
85 tmp = readl_relaxed(pc->base + pc->data->regs.duty);
86 tmp *= pc->data->prescaler * NSEC_PER_SEC;
831b2790 87 state->duty_cycle = DIV_ROUND_CLOSEST_ULL(tmp, clk_rate);
1ebb74cf 88
831b2790 89 val = readl_relaxed(pc->base + pc->data->regs.ctrl);
cad0f296 90 state->enabled = (val & enable_conf) == enable_conf;
831b2790 91
ba73deb1
UKK
92 if (pc->data->supports_polarity && !(val & PWM_DUTY_POSITIVE))
93 state->polarity = PWM_POLARITY_INVERSED;
94 else
95 state->polarity = PWM_POLARITY_NORMAL;
1ebb74cf 96
11be938a 97 clk_disable(pc->clk);
27922ff5 98 clk_disable(pc->pclk);
6c452cff
UKK
99
100 return 0;
1ebb74cf
BB
101}
102
f90df9cd 103static void rockchip_pwm_config(struct pwm_chip *chip, struct pwm_device *pwm,
71523d18 104 const struct pwm_state *state)
101353c8
BG
105{
106 struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
107 unsigned long period, duty;
108 u64 clk_rate, div;
bc834d7b 109 u32 ctrl;
101353c8
BG
110
111 clk_rate = clk_get_rate(pc->clk);
112
113 /*
114 * Since period and duty cycle registers have a width of 32
115 * bits, every possible input period can be obtained using the
116 * default prescaler value for all practical clock rate values.
117 */
bc834d7b 118 div = clk_rate * state->period;
12f9ce4a
BB
119 period = DIV_ROUND_CLOSEST_ULL(div,
120 pc->data->prescaler * NSEC_PER_SEC);
101353c8 121
bc834d7b 122 div = clk_rate * state->duty_cycle;
12f9ce4a 123 duty = DIV_ROUND_CLOSEST_ULL(div, pc->data->prescaler * NSEC_PER_SEC);
101353c8 124
3f9a3631
DW
125 /*
126 * Lock the period and duty of previous configuration, then
127 * change the duty and period, that would not be effective.
128 */
129 ctrl = readl_relaxed(pc->base + pc->data->regs.ctrl);
130 if (pc->data->supports_lock) {
131 ctrl |= PWM_LOCK_EN;
132 writel_relaxed(ctrl, pc->base + pc->data->regs.ctrl);
133 }
134
f6306299
CW
135 writel(period, pc->base + pc->data->regs.period);
136 writel(duty, pc->base + pc->data->regs.duty);
bc834d7b 137
bc834d7b
DW
138 if (pc->data->supports_polarity) {
139 ctrl &= ~PWM_POLARITY_MASK;
140 if (state->polarity == PWM_POLARITY_INVERSED)
141 ctrl |= PWM_DUTY_NEGATIVE | PWM_INACTIVE_POSITIVE;
142 else
143 ctrl |= PWM_DUTY_POSITIVE | PWM_INACTIVE_NEGATIVE;
144 }
3f9a3631
DW
145
146 /*
147 * Unlock and set polarity at the same time,
148 * the configuration of duty, period and polarity
149 * would be effective together at next period.
150 */
151 if (pc->data->supports_lock)
152 ctrl &= ~PWM_LOCK_EN;
153
bc834d7b 154 writel(ctrl, pc->base + pc->data->regs.ctrl);
7264354c
DA
155}
156
a900152b 157static int rockchip_pwm_enable(struct pwm_chip *chip,
bc834d7b 158 struct pwm_device *pwm,
831b2790 159 bool enable)
a900152b
DW
160{
161 struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
831b2790 162 u32 enable_conf = pc->data->enable_conf;
a900152b 163 int ret;
ed054693 164 u32 val;
a900152b
DW
165
166 if (enable) {
167 ret = clk_enable(pc->clk);
168 if (ret)
169 return ret;
170 }
171
ed054693
DW
172 val = readl_relaxed(pc->base + pc->data->regs.ctrl);
173
174 if (enable)
175 val |= enable_conf;
176 else
177 val &= ~enable_conf;
178
179 writel_relaxed(val, pc->base + pc->data->regs.ctrl);
a900152b
DW
180
181 if (!enable)
182 clk_disable(pc->clk);
183
184 return 0;
185}
186
831b2790 187static int rockchip_pwm_apply(struct pwm_chip *chip, struct pwm_device *pwm,
71523d18 188 const struct pwm_state *state)
101353c8 189{
831b2790 190 struct rockchip_pwm_chip *pc = to_rockchip_pwm_chip(chip);
2bf1c98a
BB
191 struct pwm_state curstate;
192 bool enabled;
ed054693 193 int ret = 0;
101353c8 194
831b2790
DW
195 ret = clk_enable(pc->pclk);
196 if (ret)
197 return ret;
198
11be938a
SS
199 ret = clk_enable(pc->clk);
200 if (ret)
201 return ret;
202
2bf1c98a
BB
203 pwm_get_state(pwm, &curstate);
204 enabled = curstate.enabled;
205
3f9a3631
DW
206 if (state->polarity != curstate.polarity && enabled &&
207 !pc->data->supports_lock) {
831b2790 208 ret = rockchip_pwm_enable(chip, pwm, false);
a900152b 209 if (ret)
831b2790 210 goto out;
2bf1c98a
BB
211 enabled = false;
212 }
101353c8 213
bc834d7b 214 rockchip_pwm_config(chip, pwm, state);
831b2790
DW
215 if (state->enabled != enabled) {
216 ret = rockchip_pwm_enable(chip, pwm, state->enabled);
a900152b 217 if (ret)
831b2790 218 goto out;
a900152b 219 }
101353c8 220
2bf1c98a 221out:
11be938a 222 clk_disable(pc->clk);
27922ff5 223 clk_disable(pc->pclk);
2bf1c98a
BB
224
225 return ret;
101353c8
BG
226}
227
831b2790 228static const struct pwm_ops rockchip_pwm_ops = {
1ebb74cf 229 .get_state = rockchip_pwm_get_state,
2bf1c98a 230 .apply = rockchip_pwm_apply,
7264354c
DA
231 .owner = THIS_MODULE,
232};
233
f6306299
CW
234static const struct rockchip_pwm_data pwm_data_v1 = {
235 .regs = {
236 .duty = 0x04,
237 .period = 0x08,
238 .cntr = 0x00,
239 .ctrl = 0x0c,
240 },
241 .prescaler = 2,
831b2790 242 .supports_polarity = false,
3f9a3631 243 .supports_lock = false,
831b2790 244 .enable_conf = PWM_CTRL_OUTPUT_EN | PWM_CTRL_TIMER_EN,
f6306299
CW
245};
246
247static const struct rockchip_pwm_data pwm_data_v2 = {
248 .regs = {
249 .duty = 0x08,
250 .period = 0x04,
251 .cntr = 0x00,
252 .ctrl = 0x0c,
253 },
254 .prescaler = 1,
2bf1c98a 255 .supports_polarity = true,
3f9a3631 256 .supports_lock = false,
831b2790
DW
257 .enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | PWM_ENABLE |
258 PWM_CONTINUOUS,
f6306299
CW
259};
260
261static const struct rockchip_pwm_data pwm_data_vop = {
262 .regs = {
263 .duty = 0x08,
264 .period = 0x04,
265 .cntr = 0x0c,
266 .ctrl = 0x00,
267 },
268 .prescaler = 1,
2bf1c98a 269 .supports_polarity = true,
3f9a3631
DW
270 .supports_lock = false,
271 .enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | PWM_ENABLE |
272 PWM_CONTINUOUS,
273};
274
275static const struct rockchip_pwm_data pwm_data_v3 = {
276 .regs = {
277 .duty = 0x08,
278 .period = 0x04,
279 .cntr = 0x00,
280 .ctrl = 0x0c,
281 },
282 .prescaler = 1,
283 .supports_polarity = true,
284 .supports_lock = true,
831b2790
DW
285 .enable_conf = PWM_OUTPUT_LEFT | PWM_LP_DISABLE | PWM_ENABLE |
286 PWM_CONTINUOUS,
f6306299
CW
287};
288
289static const struct of_device_id rockchip_pwm_dt_ids[] = {
290 { .compatible = "rockchip,rk2928-pwm", .data = &pwm_data_v1},
291 { .compatible = "rockchip,rk3288-pwm", .data = &pwm_data_v2},
292 { .compatible = "rockchip,vop-pwm", .data = &pwm_data_vop},
3f9a3631 293 { .compatible = "rockchip,rk3328-pwm", .data = &pwm_data_v3},
f6306299
CW
294 { /* sentinel */ }
295};
296MODULE_DEVICE_TABLE(of, rockchip_pwm_dt_ids);
297
101353c8
BG
298static int rockchip_pwm_probe(struct platform_device *pdev)
299{
f6306299 300 const struct of_device_id *id;
101353c8 301 struct rockchip_pwm_chip *pc;
457f74ab 302 u32 enable_conf, ctrl;
d21ba5d6 303 bool enabled;
27922ff5 304 int ret, count;
101353c8 305
f6306299
CW
306 id = of_match_device(rockchip_pwm_dt_ids, &pdev->dev);
307 if (!id)
308 return -EINVAL;
309
101353c8
BG
310 pc = devm_kzalloc(&pdev->dev, sizeof(*pc), GFP_KERNEL);
311 if (!pc)
312 return -ENOMEM;
313
5119ee9e 314 pc->base = devm_platform_ioremap_resource(pdev, 0);
101353c8
BG
315 if (IS_ERR(pc->base))
316 return PTR_ERR(pc->base);
317
27922ff5
DW
318 pc->clk = devm_clk_get(&pdev->dev, "pwm");
319 if (IS_ERR(pc->clk)) {
320 pc->clk = devm_clk_get(&pdev->dev, NULL);
836719f8
KK
321 if (IS_ERR(pc->clk))
322 return dev_err_probe(&pdev->dev, PTR_ERR(pc->clk),
c9f809d0 323 "Can't get PWM clk\n");
27922ff5
DW
324 }
325
326 count = of_count_phandle_with_args(pdev->dev.of_node,
327 "clocks", "#clock-cells");
328 if (count == 2)
329 pc->pclk = devm_clk_get(&pdev->dev, "pclk");
330 else
331 pc->pclk = pc->clk;
332
4b8857c3 333 if (IS_ERR(pc->pclk))
334 return dev_err_probe(&pdev->dev, PTR_ERR(pc->pclk), "Can't get APB clk\n");
101353c8 335
48cf973c 336 ret = clk_prepare_enable(pc->clk);
4b8857c3 337 if (ret)
338 return dev_err_probe(&pdev->dev, ret, "Can't prepare enable PWM clk\n");
27922ff5 339
d9b657a5 340 ret = clk_prepare_enable(pc->pclk);
27922ff5 341 if (ret) {
4b8857c3 342 dev_err_probe(&pdev->dev, ret, "Can't prepare enable APB clk\n");
27922ff5
DW
343 goto err_clk;
344 }
101353c8
BG
345
346 platform_set_drvdata(pdev, pc);
347
f6306299 348 pc->data = id->data;
101353c8 349 pc->chip.dev = &pdev->dev;
831b2790 350 pc->chip.ops = &rockchip_pwm_ops;
101353c8
BG
351 pc->chip.npwm = 1;
352
d21ba5d6
SS
353 enable_conf = pc->data->enable_conf;
354 ctrl = readl_relaxed(pc->base + pc->data->regs.ctrl);
355 enabled = (ctrl & enable_conf) == enable_conf;
356
101353c8
BG
357 ret = pwmchip_add(&pc->chip);
358 if (ret < 0) {
4b8857c3 359 dev_err_probe(&pdev->dev, ret, "pwmchip_add() failed\n");
27922ff5 360 goto err_pclk;
101353c8
BG
361 }
362
48cf973c 363 /* Keep the PWM clk enabled if the PWM appears to be up and running. */
d21ba5d6 364 if (!enabled)
48cf973c
BB
365 clk_disable(pc->clk);
366
d9b657a5
SS
367 clk_disable(pc->pclk);
368
27922ff5
DW
369 return 0;
370
371err_pclk:
d9b657a5 372 clk_disable_unprepare(pc->pclk);
27922ff5
DW
373err_clk:
374 clk_disable_unprepare(pc->clk);
375
101353c8
BG
376 return ret;
377}
378
18a95d36 379static void rockchip_pwm_remove(struct platform_device *pdev)
101353c8
BG
380{
381 struct rockchip_pwm_chip *pc = platform_get_drvdata(pdev);
382
84ea61f6
UKK
383 pwmchip_remove(&pc->chip);
384
27922ff5 385 clk_unprepare(pc->pclk);
101353c8 386 clk_unprepare(pc->clk);
101353c8
BG
387}
388
101353c8
BG
389static struct platform_driver rockchip_pwm_driver = {
390 .driver = {
391 .name = "rockchip-pwm",
392 .of_match_table = rockchip_pwm_dt_ids,
393 },
394 .probe = rockchip_pwm_probe,
18a95d36 395 .remove_new = rockchip_pwm_remove,
101353c8
BG
396};
397module_platform_driver(rockchip_pwm_driver);
398
399MODULE_AUTHOR("Beniamino Galvani <b.galvani@gmail.com>");
400MODULE_DESCRIPTION("Rockchip SoC PWM driver");
401MODULE_LICENSE("GPL v2");