powercap/intel_rapl_msr: Convert rapl_msr_priv into pointer
[linux-block.git] / drivers / powercap / intel_rapl_common.c
CommitLineData
f6cc69f1 1// SPDX-License-Identifier: GPL-2.0-only
2d281d81 2/*
3382388d
ZR
3 * Common code for Intel Running Average Power Limit (RAPL) support.
4 * Copyright (c) 2019, Intel Corporation.
2d281d81
JP
5 */
6#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
7
8#include <linux/kernel.h>
9#include <linux/module.h>
10#include <linux/list.h>
11#include <linux/types.h>
12#include <linux/device.h>
13#include <linux/slab.h>
14#include <linux/log2.h>
15#include <linux/bitmap.h>
16#include <linux/delay.h>
17#include <linux/sysfs.h>
18#include <linux/cpu.h>
19#include <linux/powercap.h>
52b3672c 20#include <linux/suspend.h>
ff956826 21#include <linux/intel_rapl.h>
3382388d 22#include <linux/processor.h>
abcfaeb3
ZR
23#include <linux/platform_device.h>
24
25#include <asm/iosf_mbi.h>
2d281d81 26#include <asm/cpu_device_id.h>
62d16733 27#include <asm/intel-family.h>
2d281d81
JP
28
29/* bitmasks for RAPL MSRs, used by primitive access functions */
30#define ENERGY_STATUS_MASK 0xffffffff
31
32#define POWER_LIMIT1_MASK 0x7FFF
33#define POWER_LIMIT1_ENABLE BIT(15)
34#define POWER_LIMIT1_CLAMP BIT(16)
35
36#define POWER_LIMIT2_MASK (0x7FFFULL<<32)
37#define POWER_LIMIT2_ENABLE BIT_ULL(47)
38#define POWER_LIMIT2_CLAMP BIT_ULL(48)
0c2ddedd
ZR
39#define POWER_HIGH_LOCK BIT_ULL(63)
40#define POWER_LOW_LOCK BIT(31)
2d281d81 41
8365a898
SP
42#define POWER_LIMIT4_MASK 0x1FFF
43
2d281d81
JP
44#define TIME_WINDOW1_MASK (0x7FULL<<17)
45#define TIME_WINDOW2_MASK (0x7FULL<<49)
46
47#define POWER_UNIT_OFFSET 0
48#define POWER_UNIT_MASK 0x0F
49
50#define ENERGY_UNIT_OFFSET 0x08
51#define ENERGY_UNIT_MASK 0x1F00
52
53#define TIME_UNIT_OFFSET 0x10
54#define TIME_UNIT_MASK 0xF0000
55
56#define POWER_INFO_MAX_MASK (0x7fffULL<<32)
57#define POWER_INFO_MIN_MASK (0x7fffULL<<16)
58#define POWER_INFO_MAX_TIME_WIN_MASK (0x3fULL<<48)
59#define POWER_INFO_THERMAL_SPEC_MASK 0x7fff
60
61#define PERF_STATUS_THROTTLE_TIME_MASK 0xffffffff
62#define PP_POLICY_MASK 0x1F
63
64/* Non HW constants */
3382388d 65#define RAPL_PRIMITIVE_DERIVED BIT(1) /* not from raw data */
2d281d81
JP
66#define RAPL_PRIMITIVE_DUMMY BIT(2)
67
2d281d81
JP
68#define TIME_WINDOW_MAX_MSEC 40000
69#define TIME_WINDOW_MIN_MSEC 250
3382388d 70#define ENERGY_UNIT_SCALE 1000 /* scale from driver unit to powercap unit */
2d281d81 71enum unit_type {
3382388d 72 ARBITRARY_UNIT, /* no translation */
2d281d81
JP
73 POWER_UNIT,
74 ENERGY_UNIT,
75 TIME_UNIT,
76};
77
2d281d81 78/* per domain data, some are optional */
2d281d81
JP
79#define NR_RAW_PRIMITIVES (NR_RAPL_PRIMITIVES - 2)
80
2d281d81
JP
81#define DOMAIN_STATE_INACTIVE BIT(0)
82#define DOMAIN_STATE_POWER_LIMIT_SET BIT(1)
83#define DOMAIN_STATE_BIOS_LOCKED BIT(2)
84
2d281d81
JP
85static const char pl1_name[] = "long_term";
86static const char pl2_name[] = "short_term";
8365a898 87static const char pl4_name[] = "peak_power";
2d281d81 88
2d281d81
JP
89#define power_zone_to_rapl_domain(_zone) \
90 container_of(_zone, struct rapl_domain, power_zone)
91
087e9cba 92struct rapl_defaults {
51b63409 93 u8 floor_freq_reg_addr;
087e9cba
JP
94 int (*check_unit)(struct rapl_package *rp, int cpu);
95 void (*set_floor_freq)(struct rapl_domain *rd, bool mode);
96 u64 (*compute_time_window)(struct rapl_package *rp, u64 val,
3382388d 97 bool to_raw);
d474a4d3 98 unsigned int dram_domain_energy_unit;
2d798d9f 99 unsigned int psys_domain_energy_unit;
087e9cba
JP
100};
101static struct rapl_defaults *rapl_defaults;
102
3c2c0845 103/* Sideband MBI registers */
51b63409
AT
104#define IOSF_CPU_POWER_BUDGET_CTL_BYT (0x2)
105#define IOSF_CPU_POWER_BUDGET_CTL_TNG (0xdf)
3c2c0845 106
2d281d81
JP
107#define PACKAGE_PLN_INT_SAVED BIT(0)
108#define MAX_PRIM_NAME (32)
109
110/* per domain data. used to describe individual knobs such that access function
111 * can be consolidated into one instead of many inline functions.
112 */
113struct rapl_primitive_info {
114 const char *name;
115 u64 mask;
116 int shift;
f7c4e0c8 117 enum rapl_domain_reg_id id;
2d281d81
JP
118 enum unit_type unit;
119 u32 flag;
120};
121
122#define PRIMITIVE_INFO_INIT(p, m, s, i, u, f) { \
123 .name = #p, \
124 .mask = m, \
125 .shift = s, \
126 .id = i, \
127 .unit = u, \
128 .flag = f \
129 }
130
131static void rapl_init_domains(struct rapl_package *rp);
132static int rapl_read_data_raw(struct rapl_domain *rd,
3382388d
ZR
133 enum rapl_primitives prim,
134 bool xlate, u64 *data);
2d281d81 135static int rapl_write_data_raw(struct rapl_domain *rd,
3382388d
ZR
136 enum rapl_primitives prim,
137 unsigned long long value);
309557f5 138static u64 rapl_unit_xlate(struct rapl_domain *rd,
3382388d 139 enum unit_type type, u64 value, int to_raw);
309557f5 140static void package_power_limit_irq_save(struct rapl_package *rp);
2d281d81 141
3382388d 142static LIST_HEAD(rapl_packages); /* guarded by CPU hotplug lock */
2d281d81 143
3382388d 144static const char *const rapl_domain_names[] = {
2d281d81
JP
145 "package",
146 "core",
147 "uncore",
148 "dram",
3521ba1c 149 "psys",
2d281d81
JP
150};
151
3382388d
ZR
152static int get_energy_counter(struct powercap_zone *power_zone,
153 u64 *energy_raw)
2d281d81
JP
154{
155 struct rapl_domain *rd;
156 u64 energy_now;
157
158 /* prevent CPU hotplug, make sure the RAPL domain does not go
159 * away while reading the counter.
160 */
161 get_online_cpus();
162 rd = power_zone_to_rapl_domain(power_zone);
163
164 if (!rapl_read_data_raw(rd, ENERGY_COUNTER, true, &energy_now)) {
165 *energy_raw = energy_now;
166 put_online_cpus();
167
168 return 0;
169 }
170 put_online_cpus();
171
172 return -EIO;
173}
174
175static int get_max_energy_counter(struct powercap_zone *pcd_dev, u64 *energy)
176{
d474a4d3
JP
177 struct rapl_domain *rd = power_zone_to_rapl_domain(pcd_dev);
178
309557f5 179 *energy = rapl_unit_xlate(rd, ENERGY_UNIT, ENERGY_STATUS_MASK, 0);
2d281d81
JP
180 return 0;
181}
182
183static int release_zone(struct powercap_zone *power_zone)
184{
185 struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
309557f5 186 struct rapl_package *rp = rd->rp;
2d281d81
JP
187
188 /* package zone is the last zone of a package, we can free
189 * memory here since all children has been unregistered.
190 */
191 if (rd->id == RAPL_DOMAIN_PACKAGE) {
2d281d81
JP
192 kfree(rd);
193 rp->domains = NULL;
194 }
195
196 return 0;
197
198}
199
200static int find_nr_power_limit(struct rapl_domain *rd)
201{
e1399ba2 202 int i, nr_pl = 0;
2d281d81
JP
203
204 for (i = 0; i < NR_POWER_LIMITS; i++) {
e1399ba2
JP
205 if (rd->rpl[i].name)
206 nr_pl++;
2d281d81
JP
207 }
208
e1399ba2 209 return nr_pl;
2d281d81
JP
210}
211
212static int set_domain_enable(struct powercap_zone *power_zone, bool mode)
213{
214 struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
2d281d81
JP
215
216 if (rd->state & DOMAIN_STATE_BIOS_LOCKED)
217 return -EACCES;
3c2c0845 218
2d281d81 219 get_online_cpus();
2d281d81 220 rapl_write_data_raw(rd, PL1_ENABLE, mode);
51b63409
AT
221 if (rapl_defaults->set_floor_freq)
222 rapl_defaults->set_floor_freq(rd, mode);
2d281d81
JP
223 put_online_cpus();
224
225 return 0;
226}
227
228static int get_domain_enable(struct powercap_zone *power_zone, bool *mode)
229{
230 struct rapl_domain *rd = power_zone_to_rapl_domain(power_zone);
231 u64 val;
232
233 if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
234 *mode = false;
235 return 0;
236 }
237 get_online_cpus();
238 if (rapl_read_data_raw(rd, PL1_ENABLE, true, &val)) {
239 put_online_cpus();
240 return -EIO;
241 }
242 *mode = val;
243 put_online_cpus();
244
245 return 0;
246}
247
248/* per RAPL domain ops, in the order of rapl_domain_type */
600c395b 249static const struct powercap_zone_ops zone_ops[] = {
2d281d81
JP
250 /* RAPL_DOMAIN_PACKAGE */
251 {
3382388d
ZR
252 .get_energy_uj = get_energy_counter,
253 .get_max_energy_range_uj = get_max_energy_counter,
254 .release = release_zone,
255 .set_enable = set_domain_enable,
256 .get_enable = get_domain_enable,
257 },
2d281d81
JP
258 /* RAPL_DOMAIN_PP0 */
259 {
3382388d
ZR
260 .get_energy_uj = get_energy_counter,
261 .get_max_energy_range_uj = get_max_energy_counter,
262 .release = release_zone,
263 .set_enable = set_domain_enable,
264 .get_enable = get_domain_enable,
265 },
2d281d81
JP
266 /* RAPL_DOMAIN_PP1 */
267 {
3382388d
ZR
268 .get_energy_uj = get_energy_counter,
269 .get_max_energy_range_uj = get_max_energy_counter,
270 .release = release_zone,
271 .set_enable = set_domain_enable,
272 .get_enable = get_domain_enable,
273 },
2d281d81
JP
274 /* RAPL_DOMAIN_DRAM */
275 {
3382388d
ZR
276 .get_energy_uj = get_energy_counter,
277 .get_max_energy_range_uj = get_max_energy_counter,
278 .release = release_zone,
279 .set_enable = set_domain_enable,
280 .get_enable = get_domain_enable,
281 },
3521ba1c
SP
282 /* RAPL_DOMAIN_PLATFORM */
283 {
3382388d
ZR
284 .get_energy_uj = get_energy_counter,
285 .get_max_energy_range_uj = get_max_energy_counter,
286 .release = release_zone,
287 .set_enable = set_domain_enable,
288 .get_enable = get_domain_enable,
289 },
2d281d81
JP
290};
291
e1399ba2
JP
292/*
293 * Constraint index used by powercap can be different than power limit (PL)
3382388d 294 * index in that some PLs maybe missing due to non-existent MSRs. So we
e1399ba2
JP
295 * need to convert here by finding the valid PLs only (name populated).
296 */
297static int contraint_to_pl(struct rapl_domain *rd, int cid)
298{
299 int i, j;
300
301 for (i = 0, j = 0; i < NR_POWER_LIMITS; i++) {
302 if ((rd->rpl[i].name) && j++ == cid) {
303 pr_debug("%s: index %d\n", __func__, i);
304 return i;
305 }
306 }
cb43f81b 307 pr_err("Cannot find matching power limit for constraint %d\n", cid);
e1399ba2
JP
308
309 return -EINVAL;
310}
311
312static int set_power_limit(struct powercap_zone *power_zone, int cid,
3382388d 313 u64 power_limit)
2d281d81
JP
314{
315 struct rapl_domain *rd;
316 struct rapl_package *rp;
317 int ret = 0;
e1399ba2 318 int id;
2d281d81
JP
319
320 get_online_cpus();
321 rd = power_zone_to_rapl_domain(power_zone);
e1399ba2 322 id = contraint_to_pl(rd, cid);
cb43f81b
JP
323 if (id < 0) {
324 ret = id;
325 goto set_exit;
326 }
e1399ba2 327
309557f5 328 rp = rd->rp;
2d281d81
JP
329
330 if (rd->state & DOMAIN_STATE_BIOS_LOCKED) {
3382388d
ZR
331 dev_warn(&power_zone->dev,
332 "%s locked by BIOS, monitoring only\n", rd->name);
2d281d81
JP
333 ret = -EACCES;
334 goto set_exit;
335 }
336
337 switch (rd->rpl[id].prim_id) {
338 case PL1_ENABLE:
339 rapl_write_data_raw(rd, POWER_LIMIT1, power_limit);
340 break;
341 case PL2_ENABLE:
342 rapl_write_data_raw(rd, POWER_LIMIT2, power_limit);
343 break;
8365a898
SP
344 case PL4_ENABLE:
345 rapl_write_data_raw(rd, POWER_LIMIT4, power_limit);
346 break;
2d281d81
JP
347 default:
348 ret = -EINVAL;
349 }
350 if (!ret)
309557f5 351 package_power_limit_irq_save(rp);
2d281d81
JP
352set_exit:
353 put_online_cpus();
354 return ret;
355}
356
e1399ba2 357static int get_current_power_limit(struct powercap_zone *power_zone, int cid,
3382388d 358 u64 *data)
2d281d81
JP
359{
360 struct rapl_domain *rd;
361 u64 val;
362 int prim;
363 int ret = 0;
e1399ba2 364 int id;
2d281d81
JP
365
366 get_online_cpus();
367 rd = power_zone_to_rapl_domain(power_zone);
e1399ba2 368 id = contraint_to_pl(rd, cid);
cb43f81b
JP
369 if (id < 0) {
370 ret = id;
371 goto get_exit;
372 }
373
2d281d81
JP
374 switch (rd->rpl[id].prim_id) {
375 case PL1_ENABLE:
376 prim = POWER_LIMIT1;
377 break;
378 case PL2_ENABLE:
379 prim = POWER_LIMIT2;
380 break;
8365a898
SP
381 case PL4_ENABLE:
382 prim = POWER_LIMIT4;
383 break;
2d281d81
JP
384 default:
385 put_online_cpus();
386 return -EINVAL;
387 }
388 if (rapl_read_data_raw(rd, prim, true, &val))
389 ret = -EIO;
390 else
391 *data = val;
392
cb43f81b 393get_exit:
2d281d81
JP
394 put_online_cpus();
395
396 return ret;
397}
398
e1399ba2 399static int set_time_window(struct powercap_zone *power_zone, int cid,
3382388d 400 u64 window)
2d281d81
JP
401{
402 struct rapl_domain *rd;
403 int ret = 0;
e1399ba2 404 int id;
2d281d81
JP
405
406 get_online_cpus();
407 rd = power_zone_to_rapl_domain(power_zone);
e1399ba2 408 id = contraint_to_pl(rd, cid);
cb43f81b
JP
409 if (id < 0) {
410 ret = id;
411 goto set_time_exit;
412 }
e1399ba2 413
2d281d81
JP
414 switch (rd->rpl[id].prim_id) {
415 case PL1_ENABLE:
416 rapl_write_data_raw(rd, TIME_WINDOW1, window);
417 break;
418 case PL2_ENABLE:
419 rapl_write_data_raw(rd, TIME_WINDOW2, window);
420 break;
421 default:
422 ret = -EINVAL;
423 }
cb43f81b
JP
424
425set_time_exit:
2d281d81
JP
426 put_online_cpus();
427 return ret;
428}
429
3382388d
ZR
430static int get_time_window(struct powercap_zone *power_zone, int cid,
431 u64 *data)
2d281d81
JP
432{
433 struct rapl_domain *rd;
434 u64 val;
435 int ret = 0;
e1399ba2 436 int id;
2d281d81
JP
437
438 get_online_cpus();
439 rd = power_zone_to_rapl_domain(power_zone);
e1399ba2 440 id = contraint_to_pl(rd, cid);
cb43f81b
JP
441 if (id < 0) {
442 ret = id;
443 goto get_time_exit;
444 }
e1399ba2 445
2d281d81
JP
446 switch (rd->rpl[id].prim_id) {
447 case PL1_ENABLE:
448 ret = rapl_read_data_raw(rd, TIME_WINDOW1, true, &val);
449 break;
450 case PL2_ENABLE:
451 ret = rapl_read_data_raw(rd, TIME_WINDOW2, true, &val);
452 break;
8365a898
SP
453 case PL4_ENABLE:
454 /*
455 * Time window parameter is not applicable for PL4 entry
456 * so assigining '0' as default value.
457 */
458 val = 0;
459 break;
2d281d81
JP
460 default:
461 put_online_cpus();
462 return -EINVAL;
463 }
464 if (!ret)
465 *data = val;
cb43f81b
JP
466
467get_time_exit:
2d281d81
JP
468 put_online_cpus();
469
470 return ret;
471}
472
3382388d
ZR
473static const char *get_constraint_name(struct powercap_zone *power_zone,
474 int cid)
2d281d81 475{
2d281d81 476 struct rapl_domain *rd;
e1399ba2 477 int id;
2d281d81
JP
478
479 rd = power_zone_to_rapl_domain(power_zone);
e1399ba2
JP
480 id = contraint_to_pl(rd, cid);
481 if (id >= 0)
482 return rd->rpl[id].name;
2d281d81 483
e1399ba2 484 return NULL;
2d281d81
JP
485}
486
3382388d 487static int get_max_power(struct powercap_zone *power_zone, int id, u64 *data)
2d281d81
JP
488{
489 struct rapl_domain *rd;
490 u64 val;
491 int prim;
492 int ret = 0;
493
494 get_online_cpus();
495 rd = power_zone_to_rapl_domain(power_zone);
496 switch (rd->rpl[id].prim_id) {
497 case PL1_ENABLE:
498 prim = THERMAL_SPEC_POWER;
499 break;
500 case PL2_ENABLE:
501 prim = MAX_POWER;
502 break;
8365a898
SP
503 case PL4_ENABLE:
504 prim = MAX_POWER;
505 break;
2d281d81
JP
506 default:
507 put_online_cpus();
508 return -EINVAL;
509 }
510 if (rapl_read_data_raw(rd, prim, true, &val))
511 ret = -EIO;
512 else
513 *data = val;
514
8365a898
SP
515 /* As a generalization rule, PL4 would be around two times PL2. */
516 if (rd->rpl[id].prim_id == PL4_ENABLE)
517 *data = *data * 2;
518
2d281d81
JP
519 put_online_cpus();
520
521 return ret;
522}
523
600c395b 524static const struct powercap_zone_constraint_ops constraint_ops = {
2d281d81
JP
525 .set_power_limit_uw = set_power_limit,
526 .get_power_limit_uw = get_current_power_limit,
527 .set_time_window_us = set_time_window,
528 .get_time_window_us = get_time_window,
529 .get_max_power_uw = get_max_power,
530 .get_name = get_constraint_name,
531};
532
533/* called after domain detection and package level data are set */
534static void rapl_init_domains(struct rapl_package *rp)
535{
0c2ddedd
ZR
536 enum rapl_domain_type i;
537 enum rapl_domain_reg_id j;
2d281d81
JP
538 struct rapl_domain *rd = rp->domains;
539
540 for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
541 unsigned int mask = rp->domain_map & (1 << i);
7fde2712 542
0c2ddedd
ZR
543 if (!mask)
544 continue;
545
546 rd->rp = rp;
f1e8d756
ZR
547
548 if (i == RAPL_DOMAIN_PLATFORM && rp->id > 0) {
549 snprintf(rd->name, RAPL_DOMAIN_NAME_LENGTH, "psys-%d",
550 cpu_data(rp->lead_cpu).phys_proc_id);
551 } else
552 snprintf(rd->name, RAPL_DOMAIN_NAME_LENGTH, "%s",
553 rapl_domain_names[i]);
554
0c2ddedd
ZR
555 rd->id = i;
556 rd->rpl[0].prim_id = PL1_ENABLE;
557 rd->rpl[0].name = pl1_name;
8365a898
SP
558
559 /*
560 * The PL2 power domain is applicable for limits two
561 * and limits three
562 */
563 if (rp->priv->limits[i] >= 2) {
2d281d81
JP
564 rd->rpl[1].prim_id = PL2_ENABLE;
565 rd->rpl[1].name = pl2_name;
0c2ddedd
ZR
566 }
567
8365a898
SP
568 /* Enable PL4 domain if the total power limits are three */
569 if (rp->priv->limits[i] == 3) {
570 rd->rpl[2].prim_id = PL4_ENABLE;
571 rd->rpl[2].name = pl4_name;
572 }
573
0c2ddedd
ZR
574 for (j = 0; j < RAPL_DOMAIN_REG_MAX; j++)
575 rd->regs[j] = rp->priv->regs[i][j];
576
2d798d9f
ZR
577 switch (i) {
578 case RAPL_DOMAIN_DRAM:
d474a4d3 579 rd->domain_energy_unit =
3382388d 580 rapl_defaults->dram_domain_energy_unit;
d474a4d3
JP
581 if (rd->domain_energy_unit)
582 pr_info("DRAM domain energy unit %dpj\n",
583 rd->domain_energy_unit);
2d798d9f
ZR
584 break;
585 case RAPL_DOMAIN_PLATFORM:
586 rd->domain_energy_unit =
587 rapl_defaults->psys_domain_energy_unit;
588 if (rd->domain_energy_unit)
589 pr_info("Platform domain energy unit %dpj\n",
590 rd->domain_energy_unit);
591 break;
592 default:
593 break;
2d281d81 594 }
0c2ddedd 595 rd++;
2d281d81
JP
596 }
597}
598
309557f5 599static u64 rapl_unit_xlate(struct rapl_domain *rd, enum unit_type type,
3382388d 600 u64 value, int to_raw)
2d281d81 601{
3c2c0845 602 u64 units = 1;
309557f5 603 struct rapl_package *rp = rd->rp;
d474a4d3 604 u64 scale = 1;
2d281d81 605
2d281d81
JP
606 switch (type) {
607 case POWER_UNIT:
3c2c0845 608 units = rp->power_unit;
2d281d81
JP
609 break;
610 case ENERGY_UNIT:
d474a4d3
JP
611 scale = ENERGY_UNIT_SCALE;
612 /* per domain unit takes precedence */
cb43f81b 613 if (rd->domain_energy_unit)
d474a4d3
JP
614 units = rd->domain_energy_unit;
615 else
616 units = rp->energy_unit;
2d281d81
JP
617 break;
618 case TIME_UNIT:
3c2c0845 619 return rapl_defaults->compute_time_window(rp, value, to_raw);
2d281d81
JP
620 case ARBITRARY_UNIT:
621 default:
622 return value;
a8193af7 623 }
2d281d81
JP
624
625 if (to_raw)
d474a4d3 626 return div64_u64(value, units) * scale;
3c2c0845
JP
627
628 value *= units;
629
d474a4d3 630 return div64_u64(value, scale);
2d281d81
JP
631}
632
633/* in the order of enum rapl_primitives */
634static struct rapl_primitive_info rpi[] = {
635 /* name, mask, shift, msr index, unit divisor */
636 PRIMITIVE_INFO_INIT(ENERGY_COUNTER, ENERGY_STATUS_MASK, 0,
3382388d 637 RAPL_DOMAIN_REG_STATUS, ENERGY_UNIT, 0),
2d281d81 638 PRIMITIVE_INFO_INIT(POWER_LIMIT1, POWER_LIMIT1_MASK, 0,
3382388d 639 RAPL_DOMAIN_REG_LIMIT, POWER_UNIT, 0),
2d281d81 640 PRIMITIVE_INFO_INIT(POWER_LIMIT2, POWER_LIMIT2_MASK, 32,
3382388d 641 RAPL_DOMAIN_REG_LIMIT, POWER_UNIT, 0),
8365a898
SP
642 PRIMITIVE_INFO_INIT(POWER_LIMIT4, POWER_LIMIT4_MASK, 0,
643 RAPL_DOMAIN_REG_PL4, POWER_UNIT, 0),
0c2ddedd 644 PRIMITIVE_INFO_INIT(FW_LOCK, POWER_LOW_LOCK, 31,
3382388d 645 RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0),
2d281d81 646 PRIMITIVE_INFO_INIT(PL1_ENABLE, POWER_LIMIT1_ENABLE, 15,
3382388d 647 RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0),
2d281d81 648 PRIMITIVE_INFO_INIT(PL1_CLAMP, POWER_LIMIT1_CLAMP, 16,
3382388d 649 RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0),
2d281d81 650 PRIMITIVE_INFO_INIT(PL2_ENABLE, POWER_LIMIT2_ENABLE, 47,
3382388d 651 RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0),
2d281d81 652 PRIMITIVE_INFO_INIT(PL2_CLAMP, POWER_LIMIT2_CLAMP, 48,
3382388d 653 RAPL_DOMAIN_REG_LIMIT, ARBITRARY_UNIT, 0),
8365a898
SP
654 PRIMITIVE_INFO_INIT(PL4_ENABLE, POWER_LIMIT4_MASK, 0,
655 RAPL_DOMAIN_REG_PL4, ARBITRARY_UNIT, 0),
2d281d81 656 PRIMITIVE_INFO_INIT(TIME_WINDOW1, TIME_WINDOW1_MASK, 17,
3382388d 657 RAPL_DOMAIN_REG_LIMIT, TIME_UNIT, 0),
2d281d81 658 PRIMITIVE_INFO_INIT(TIME_WINDOW2, TIME_WINDOW2_MASK, 49,
3382388d 659 RAPL_DOMAIN_REG_LIMIT, TIME_UNIT, 0),
2d281d81 660 PRIMITIVE_INFO_INIT(THERMAL_SPEC_POWER, POWER_INFO_THERMAL_SPEC_MASK,
3382388d 661 0, RAPL_DOMAIN_REG_INFO, POWER_UNIT, 0),
2d281d81 662 PRIMITIVE_INFO_INIT(MAX_POWER, POWER_INFO_MAX_MASK, 32,
3382388d 663 RAPL_DOMAIN_REG_INFO, POWER_UNIT, 0),
2d281d81 664 PRIMITIVE_INFO_INIT(MIN_POWER, POWER_INFO_MIN_MASK, 16,
3382388d 665 RAPL_DOMAIN_REG_INFO, POWER_UNIT, 0),
2d281d81 666 PRIMITIVE_INFO_INIT(MAX_TIME_WINDOW, POWER_INFO_MAX_TIME_WIN_MASK, 48,
3382388d 667 RAPL_DOMAIN_REG_INFO, TIME_UNIT, 0),
2d281d81 668 PRIMITIVE_INFO_INIT(THROTTLED_TIME, PERF_STATUS_THROTTLE_TIME_MASK, 0,
3382388d 669 RAPL_DOMAIN_REG_PERF, TIME_UNIT, 0),
2d281d81 670 PRIMITIVE_INFO_INIT(PRIORITY_LEVEL, PP_POLICY_MASK, 0,
3382388d 671 RAPL_DOMAIN_REG_POLICY, ARBITRARY_UNIT, 0),
2d281d81
JP
672 /* non-hardware */
673 PRIMITIVE_INFO_INIT(AVERAGE_POWER, 0, 0, 0, POWER_UNIT,
3382388d 674 RAPL_PRIMITIVE_DERIVED),
2d281d81
JP
675 {NULL, 0, 0, 0},
676};
677
678/* Read primitive data based on its related struct rapl_primitive_info.
679 * if xlate flag is set, return translated data based on data units, i.e.
680 * time, energy, and power.
681 * RAPL MSRs are non-architectual and are laid out not consistently across
682 * domains. Here we use primitive info to allow writing consolidated access
683 * functions.
684 * For a given primitive, it is processed by MSR mask and shift. Unit conversion
685 * is pre-assigned based on RAPL unit MSRs read at init time.
686 * 63-------------------------- 31--------------------------- 0
687 * | xxxxx (mask) |
688 * | |<- shift ----------------|
689 * 63-------------------------- 31--------------------------- 0
690 */
691static int rapl_read_data_raw(struct rapl_domain *rd,
3382388d 692 enum rapl_primitives prim, bool xlate, u64 *data)
2d281d81 693{
beea8df8 694 u64 value;
2d281d81 695 struct rapl_primitive_info *rp = &rpi[prim];
beea8df8 696 struct reg_action ra;
2d281d81
JP
697 int cpu;
698
699 if (!rp->name || rp->flag & RAPL_PRIMITIVE_DUMMY)
700 return -EINVAL;
701
beea8df8
ZR
702 ra.reg = rd->regs[rp->id];
703 if (!ra.reg)
2d281d81 704 return -EINVAL;
323ee64a
JP
705
706 cpu = rd->rp->lead_cpu;
2d281d81 707
0c2ddedd
ZR
708 /* domain with 2 limits has different bit */
709 if (prim == FW_LOCK && rd->rp->priv->limits[rd->id] == 2) {
710 rp->mask = POWER_HIGH_LOCK;
2d281d81
JP
711 rp->shift = 63;
712 }
713 /* non-hardware data are collected by the polling thread */
714 if (rp->flag & RAPL_PRIMITIVE_DERIVED) {
715 *data = rd->rdd.primitives[prim];
716 return 0;
717 }
718
beea8df8
ZR
719 ra.mask = rp->mask;
720
721 if (rd->rp->priv->read_raw(cpu, &ra)) {
d978e755 722 pr_debug("failed to read reg 0x%llx on cpu %d\n", ra.reg, cpu);
2d281d81
JP
723 return -EIO;
724 }
725
beea8df8
ZR
726 value = ra.value >> rp->shift;
727
2d281d81 728 if (xlate)
beea8df8 729 *data = rapl_unit_xlate(rd, rp->unit, value, 0);
2d281d81 730 else
beea8df8 731 *data = value;
2d281d81
JP
732
733 return 0;
734}
735
736/* Similar use of primitive info in the read counterpart */
737static int rapl_write_data_raw(struct rapl_domain *rd,
3382388d
ZR
738 enum rapl_primitives prim,
739 unsigned long long value)
2d281d81 740{
2d281d81
JP
741 struct rapl_primitive_info *rp = &rpi[prim];
742 int cpu;
f14a1396 743 u64 bits;
beea8df8 744 struct reg_action ra;
f14a1396 745 int ret;
2d281d81 746
323ee64a 747 cpu = rd->rp->lead_cpu;
309557f5 748 bits = rapl_unit_xlate(rd, rp->unit, value, 1);
edbdabc6
AL
749 bits <<= rp->shift;
750 bits &= rp->mask;
751
beea8df8 752 memset(&ra, 0, sizeof(ra));
f14a1396 753
beea8df8
ZR
754 ra.reg = rd->regs[rp->id];
755 ra.mask = rp->mask;
756 ra.value = bits;
f14a1396 757
beea8df8 758 ret = rd->rp->priv->write_raw(cpu, &ra);
f14a1396
JP
759
760 return ret;
2d281d81
JP
761}
762
3c2c0845
JP
763/*
764 * Raw RAPL data stored in MSRs are in certain scales. We need to
765 * convert them into standard units based on the units reported in
766 * the RAPL unit MSRs. This is specific to CPUs as the method to
767 * calculate units differ on different CPUs.
768 * We convert the units to below format based on CPUs.
769 * i.e.
d474a4d3 770 * energy unit: picoJoules : Represented in picoJoules by default
3c2c0845
JP
771 * power unit : microWatts : Represented in milliWatts by default
772 * time unit : microseconds: Represented in seconds by default
773 */
774static int rapl_check_unit_core(struct rapl_package *rp, int cpu)
2d281d81 775{
1193b165 776 struct reg_action ra;
2d281d81
JP
777 u32 value;
778
1193b165
ZR
779 ra.reg = rp->priv->reg_unit;
780 ra.mask = ~0;
781 if (rp->priv->read_raw(cpu, &ra)) {
d978e755 782 pr_err("Failed to read power unit REG 0x%llx on CPU %d, exit.\n",
3382388d 783 rp->priv->reg_unit, cpu);
2d281d81
JP
784 return -ENODEV;
785 }
786
1193b165 787 value = (ra.value & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
d474a4d3 788 rp->energy_unit = ENERGY_UNIT_SCALE * 1000000 / (1 << value);
2d281d81 789
1193b165 790 value = (ra.value & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
3c2c0845 791 rp->power_unit = 1000000 / (1 << value);
2d281d81 792
1193b165 793 value = (ra.value & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
3c2c0845 794 rp->time_unit = 1000000 / (1 << value);
2d281d81 795
9ea7612c 796 pr_debug("Core CPU %s energy=%dpJ, time=%dus, power=%duW\n",
3382388d 797 rp->name, rp->energy_unit, rp->time_unit, rp->power_unit);
2d281d81
JP
798
799 return 0;
800}
801
3c2c0845
JP
802static int rapl_check_unit_atom(struct rapl_package *rp, int cpu)
803{
1193b165 804 struct reg_action ra;
3c2c0845
JP
805 u32 value;
806
1193b165
ZR
807 ra.reg = rp->priv->reg_unit;
808 ra.mask = ~0;
809 if (rp->priv->read_raw(cpu, &ra)) {
d978e755 810 pr_err("Failed to read power unit REG 0x%llx on CPU %d, exit.\n",
3382388d 811 rp->priv->reg_unit, cpu);
3c2c0845
JP
812 return -ENODEV;
813 }
1193b165
ZR
814
815 value = (ra.value & ENERGY_UNIT_MASK) >> ENERGY_UNIT_OFFSET;
d474a4d3 816 rp->energy_unit = ENERGY_UNIT_SCALE * 1 << value;
3c2c0845 817
1193b165 818 value = (ra.value & POWER_UNIT_MASK) >> POWER_UNIT_OFFSET;
3c2c0845
JP
819 rp->power_unit = (1 << value) * 1000;
820
1193b165 821 value = (ra.value & TIME_UNIT_MASK) >> TIME_UNIT_OFFSET;
3c2c0845
JP
822 rp->time_unit = 1000000 / (1 << value);
823
9ea7612c 824 pr_debug("Atom %s energy=%dpJ, time=%dus, power=%duW\n",
3382388d 825 rp->name, rp->energy_unit, rp->time_unit, rp->power_unit);
3c2c0845
JP
826
827 return 0;
828}
829
f14a1396
JP
830static void power_limit_irq_save_cpu(void *info)
831{
832 u32 l, h = 0;
833 struct rapl_package *rp = (struct rapl_package *)info;
834
835 /* save the state of PLN irq mask bit before disabling it */
836 rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
837 if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED)) {
838 rp->power_limit_irq = l & PACKAGE_THERM_INT_PLN_ENABLE;
839 rp->power_limit_irq |= PACKAGE_PLN_INT_SAVED;
840 }
841 l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
842 wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
843}
844
2d281d81
JP
845/* REVISIT:
846 * When package power limit is set artificially low by RAPL, LVT
847 * thermal interrupt for package power limit should be ignored
848 * since we are not really exceeding the real limit. The intention
849 * is to avoid excessive interrupts while we are trying to save power.
850 * A useful feature might be routing the package_power_limit interrupt
851 * to userspace via eventfd. once we have a usecase, this is simple
852 * to do by adding an atomic notifier.
853 */
854
309557f5 855static void package_power_limit_irq_save(struct rapl_package *rp)
2d281d81 856{
f14a1396
JP
857 if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
858 return;
859
323ee64a 860 smp_call_function_single(rp->lead_cpu, power_limit_irq_save_cpu, rp, 1);
f14a1396
JP
861}
862
58705069
TG
863/*
864 * Restore per package power limit interrupt enable state. Called from cpu
865 * hotplug code on package removal.
866 */
867static void package_power_limit_irq_restore(struct rapl_package *rp)
f14a1396 868{
58705069
TG
869 u32 l, h;
870
871 if (!boot_cpu_has(X86_FEATURE_PTS) || !boot_cpu_has(X86_FEATURE_PLN))
872 return;
873
874 /* irq enable state not saved, nothing to restore */
875 if (!(rp->power_limit_irq & PACKAGE_PLN_INT_SAVED))
876 return;
f14a1396
JP
877
878 rdmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, &l, &h);
879
880 if (rp->power_limit_irq & PACKAGE_THERM_INT_PLN_ENABLE)
881 l |= PACKAGE_THERM_INT_PLN_ENABLE;
882 else
883 l &= ~PACKAGE_THERM_INT_PLN_ENABLE;
884
885 wrmsr_safe(MSR_IA32_PACKAGE_THERM_INTERRUPT, l, h);
2d281d81
JP
886}
887
3c2c0845
JP
888static void set_floor_freq_default(struct rapl_domain *rd, bool mode)
889{
890 int nr_powerlimit = find_nr_power_limit(rd);
891
892 /* always enable clamp such that p-state can go below OS requested
893 * range. power capping priority over guranteed frequency.
894 */
895 rapl_write_data_raw(rd, PL1_CLAMP, mode);
896
897 /* some domains have pl2 */
898 if (nr_powerlimit > 1) {
899 rapl_write_data_raw(rd, PL2_ENABLE, mode);
900 rapl_write_data_raw(rd, PL2_CLAMP, mode);
901 }
902}
903
904static void set_floor_freq_atom(struct rapl_domain *rd, bool enable)
905{
906 static u32 power_ctrl_orig_val;
907 u32 mdata;
908
51b63409
AT
909 if (!rapl_defaults->floor_freq_reg_addr) {
910 pr_err("Invalid floor frequency config register\n");
911 return;
912 }
913
3c2c0845 914 if (!power_ctrl_orig_val)
4077a387
AS
915 iosf_mbi_read(BT_MBI_UNIT_PMC, MBI_CR_READ,
916 rapl_defaults->floor_freq_reg_addr,
917 &power_ctrl_orig_val);
3c2c0845
JP
918 mdata = power_ctrl_orig_val;
919 if (enable) {
920 mdata &= ~(0x7f << 8);
921 mdata |= 1 << 8;
922 }
4077a387
AS
923 iosf_mbi_write(BT_MBI_UNIT_PMC, MBI_CR_WRITE,
924 rapl_defaults->floor_freq_reg_addr, mdata);
3c2c0845
JP
925}
926
927static u64 rapl_compute_time_window_core(struct rapl_package *rp, u64 value,
3382388d 928 bool to_raw)
3c2c0845 929{
3382388d 930 u64 f, y; /* fraction and exp. used for time unit */
3c2c0845
JP
931
932 /*
933 * Special processing based on 2^Y*(1+F/4), refer
934 * to Intel Software Developer's manual Vol.3B: CH 14.9.3.
935 */
936 if (!to_raw) {
937 f = (value & 0x60) >> 5;
938 y = value & 0x1f;
939 value = (1 << y) * (4 + f) * rp->time_unit / 4;
940 } else {
941 do_div(value, rp->time_unit);
942 y = ilog2(value);
943 f = div64_u64(4 * (value - (1 << y)), 1 << y);
944 value = (y & 0x1f) | ((f & 0x3) << 5);
945 }
946 return value;
947}
948
949static u64 rapl_compute_time_window_atom(struct rapl_package *rp, u64 value,
3382388d 950 bool to_raw)
3c2c0845
JP
951{
952 /*
953 * Atom time unit encoding is straight forward val * time_unit,
954 * where time_unit is default to 1 sec. Never 0.
955 */
956 if (!to_raw)
957 return (value) ? value *= rp->time_unit : rp->time_unit;
3382388d
ZR
958
959 value = div64_u64(value, rp->time_unit);
3c2c0845
JP
960
961 return value;
962}
963
087e9cba 964static const struct rapl_defaults rapl_defaults_core = {
51b63409 965 .floor_freq_reg_addr = 0,
3c2c0845
JP
966 .check_unit = rapl_check_unit_core,
967 .set_floor_freq = set_floor_freq_default,
968 .compute_time_window = rapl_compute_time_window_core,
087e9cba
JP
969};
970
d474a4d3
JP
971static const struct rapl_defaults rapl_defaults_hsw_server = {
972 .check_unit = rapl_check_unit_core,
973 .set_floor_freq = set_floor_freq_default,
974 .compute_time_window = rapl_compute_time_window_core,
975 .dram_domain_energy_unit = 15300,
976};
977
2d798d9f
ZR
978static const struct rapl_defaults rapl_defaults_spr_server = {
979 .check_unit = rapl_check_unit_core,
980 .set_floor_freq = set_floor_freq_default,
981 .compute_time_window = rapl_compute_time_window_core,
982 .dram_domain_energy_unit = 15300,
983 .psys_domain_energy_unit = 1000000000,
984};
985
51b63409
AT
986static const struct rapl_defaults rapl_defaults_byt = {
987 .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_BYT,
988 .check_unit = rapl_check_unit_atom,
989 .set_floor_freq = set_floor_freq_atom,
990 .compute_time_window = rapl_compute_time_window_atom,
991};
992
993static const struct rapl_defaults rapl_defaults_tng = {
994 .floor_freq_reg_addr = IOSF_CPU_POWER_BUDGET_CTL_TNG,
3c2c0845
JP
995 .check_unit = rapl_check_unit_atom,
996 .set_floor_freq = set_floor_freq_atom,
997 .compute_time_window = rapl_compute_time_window_atom,
087e9cba
JP
998};
999
51b63409
AT
1000static const struct rapl_defaults rapl_defaults_ann = {
1001 .floor_freq_reg_addr = 0,
1002 .check_unit = rapl_check_unit_atom,
1003 .set_floor_freq = NULL,
1004 .compute_time_window = rapl_compute_time_window_atom,
1005};
1006
1007static const struct rapl_defaults rapl_defaults_cht = {
1008 .floor_freq_reg_addr = 0,
1009 .check_unit = rapl_check_unit_atom,
1010 .set_floor_freq = NULL,
1011 .compute_time_window = rapl_compute_time_window_atom,
1012};
1013
ea85dbca 1014static const struct x86_cpu_id rapl_ids[] __initconst = {
f0722512
TG
1015 X86_MATCH_INTEL_FAM6_MODEL(SANDYBRIDGE, &rapl_defaults_core),
1016 X86_MATCH_INTEL_FAM6_MODEL(SANDYBRIDGE_X, &rapl_defaults_core),
1017
1018 X86_MATCH_INTEL_FAM6_MODEL(IVYBRIDGE, &rapl_defaults_core),
1019 X86_MATCH_INTEL_FAM6_MODEL(IVYBRIDGE_X, &rapl_defaults_core),
1020
1021 X86_MATCH_INTEL_FAM6_MODEL(HASWELL, &rapl_defaults_core),
1022 X86_MATCH_INTEL_FAM6_MODEL(HASWELL_L, &rapl_defaults_core),
1023 X86_MATCH_INTEL_FAM6_MODEL(HASWELL_G, &rapl_defaults_core),
1024 X86_MATCH_INTEL_FAM6_MODEL(HASWELL_X, &rapl_defaults_hsw_server),
1025
1026 X86_MATCH_INTEL_FAM6_MODEL(BROADWELL, &rapl_defaults_core),
1027 X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_G, &rapl_defaults_core),
1028 X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_D, &rapl_defaults_core),
1029 X86_MATCH_INTEL_FAM6_MODEL(BROADWELL_X, &rapl_defaults_hsw_server),
1030
1031 X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE, &rapl_defaults_core),
1032 X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE_L, &rapl_defaults_core),
1033 X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE_X, &rapl_defaults_hsw_server),
1034 X86_MATCH_INTEL_FAM6_MODEL(KABYLAKE_L, &rapl_defaults_core),
1035 X86_MATCH_INTEL_FAM6_MODEL(KABYLAKE, &rapl_defaults_core),
1036 X86_MATCH_INTEL_FAM6_MODEL(CANNONLAKE_L, &rapl_defaults_core),
1037 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_L, &rapl_defaults_core),
1038 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE, &rapl_defaults_core),
1039 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_NNPI, &rapl_defaults_core),
1040 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_X, &rapl_defaults_hsw_server),
1041 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_D, &rapl_defaults_hsw_server),
1042 X86_MATCH_INTEL_FAM6_MODEL(COMETLAKE_L, &rapl_defaults_core),
1043 X86_MATCH_INTEL_FAM6_MODEL(COMETLAKE, &rapl_defaults_core),
1044 X86_MATCH_INTEL_FAM6_MODEL(TIGERLAKE_L, &rapl_defaults_core),
57a2fb06 1045 X86_MATCH_INTEL_FAM6_MODEL(TIGERLAKE, &rapl_defaults_core),
64e5f367 1046 X86_MATCH_INTEL_FAM6_MODEL(ROCKETLAKE, &rapl_defaults_core),
ba92a420 1047 X86_MATCH_INTEL_FAM6_MODEL(ALDERLAKE, &rapl_defaults_core),
2d798d9f 1048 X86_MATCH_INTEL_FAM6_MODEL(SAPPHIRERAPIDS_X, &rapl_defaults_spr_server),
e1c2d96c 1049 X86_MATCH_INTEL_FAM6_MODEL(LAKEFIELD, &rapl_defaults_core),
f0722512
TG
1050
1051 X86_MATCH_INTEL_FAM6_MODEL(ATOM_SILVERMONT, &rapl_defaults_byt),
1052 X86_MATCH_INTEL_FAM6_MODEL(ATOM_AIRMONT, &rapl_defaults_cht),
1053 X86_MATCH_INTEL_FAM6_MODEL(ATOM_SILVERMONT_MID, &rapl_defaults_tng),
1054 X86_MATCH_INTEL_FAM6_MODEL(ATOM_AIRMONT_MID, &rapl_defaults_ann),
1055 X86_MATCH_INTEL_FAM6_MODEL(ATOM_GOLDMONT, &rapl_defaults_core),
1056 X86_MATCH_INTEL_FAM6_MODEL(ATOM_GOLDMONT_PLUS, &rapl_defaults_core),
1057 X86_MATCH_INTEL_FAM6_MODEL(ATOM_GOLDMONT_D, &rapl_defaults_core),
33c98003 1058 X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT, &rapl_defaults_core),
f0722512
TG
1059 X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT_D, &rapl_defaults_core),
1060 X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT_L, &rapl_defaults_core),
1061
1062 X86_MATCH_INTEL_FAM6_MODEL(XEON_PHI_KNL, &rapl_defaults_hsw_server),
1063 X86_MATCH_INTEL_FAM6_MODEL(XEON_PHI_KNM, &rapl_defaults_hsw_server),
2d281d81
JP
1064 {}
1065};
1066MODULE_DEVICE_TABLE(x86cpu, rapl_ids);
1067
bed5ab63
TG
1068/* Read once for all raw primitive data for domains */
1069static void rapl_update_domain_data(struct rapl_package *rp)
2d281d81
JP
1070{
1071 int dmn, prim;
1072 u64 val;
2d281d81 1073
bed5ab63 1074 for (dmn = 0; dmn < rp->nr_domains; dmn++) {
9ea7612c 1075 pr_debug("update %s domain %s data\n", rp->name,
bed5ab63
TG
1076 rp->domains[dmn].name);
1077 /* exclude non-raw primitives */
1078 for (prim = 0; prim < NR_RAW_PRIMITIVES; prim++) {
1079 if (!rapl_read_data_raw(&rp->domains[dmn], prim,
1080 rpi[prim].unit, &val))
3382388d 1081 rp->domains[dmn].rdd.primitives[prim] = val;
2d281d81
JP
1082 }
1083 }
1084
1085}
1086
2d281d81
JP
1087static int rapl_package_register_powercap(struct rapl_package *rp)
1088{
1089 struct rapl_domain *rd;
2d281d81 1090 struct powercap_zone *power_zone = NULL;
01857cf7 1091 int nr_pl, ret;
bed5ab63
TG
1092
1093 /* Update the domain data of the new package */
1094 rapl_update_domain_data(rp);
2d281d81 1095
3382388d 1096 /* first we register package domain as the parent zone */
2d281d81
JP
1097 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
1098 if (rd->id == RAPL_DOMAIN_PACKAGE) {
1099 nr_pl = find_nr_power_limit(rd);
9ea7612c 1100 pr_debug("register package domain %s\n", rp->name);
2d281d81 1101 power_zone = powercap_register_zone(&rd->power_zone,
3382388d
ZR
1102 rp->priv->control_type, rp->name,
1103 NULL, &zone_ops[rd->id], nr_pl,
1104 &constraint_ops);
2d281d81 1105 if (IS_ERR(power_zone)) {
9ea7612c 1106 pr_debug("failed to register power zone %s\n",
3382388d 1107 rp->name);
bed5ab63 1108 return PTR_ERR(power_zone);
2d281d81
JP
1109 }
1110 /* track parent zone in per package/socket data */
1111 rp->power_zone = power_zone;
1112 /* done, only one package domain per socket */
1113 break;
1114 }
1115 }
1116 if (!power_zone) {
1117 pr_err("no package domain found, unknown topology!\n");
bed5ab63 1118 return -ENODEV;
2d281d81 1119 }
3382388d 1120 /* now register domains as children of the socket/package */
2d281d81 1121 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
f1e8d756
ZR
1122 struct powercap_zone *parent = rp->power_zone;
1123
2d281d81
JP
1124 if (rd->id == RAPL_DOMAIN_PACKAGE)
1125 continue;
f1e8d756
ZR
1126 if (rd->id == RAPL_DOMAIN_PLATFORM)
1127 parent = NULL;
2d281d81
JP
1128 /* number of power limits per domain varies */
1129 nr_pl = find_nr_power_limit(rd);
1130 power_zone = powercap_register_zone(&rd->power_zone,
3382388d 1131 rp->priv->control_type,
f1e8d756 1132 rd->name, parent,
3382388d
ZR
1133 &zone_ops[rd->id], nr_pl,
1134 &constraint_ops);
2d281d81
JP
1135
1136 if (IS_ERR(power_zone)) {
9ea7612c 1137 pr_debug("failed to register power_zone, %s:%s\n",
3382388d 1138 rp->name, rd->name);
2d281d81
JP
1139 ret = PTR_ERR(power_zone);
1140 goto err_cleanup;
1141 }
1142 }
bed5ab63 1143 return 0;
2d281d81 1144
2d281d81 1145err_cleanup:
58705069
TG
1146 /*
1147 * Clean up previously initialized domains within the package if we
2d281d81
JP
1148 * failed after the first domain setup.
1149 */
1150 while (--rd >= rp->domains) {
9ea7612c 1151 pr_debug("unregister %s domain %s\n", rp->name, rd->name);
3382388d
ZR
1152 powercap_unregister_zone(rp->priv->control_type,
1153 &rd->power_zone);
2d281d81
JP
1154 }
1155
1156 return ret;
1157}
1158
7fde2712 1159static int rapl_check_domain(int cpu, int domain, struct rapl_package *rp)
2d281d81 1160{
1193b165 1161 struct reg_action ra;
2d281d81
JP
1162
1163 switch (domain) {
1164 case RAPL_DOMAIN_PACKAGE:
2d281d81 1165 case RAPL_DOMAIN_PP0:
2d281d81 1166 case RAPL_DOMAIN_PP1:
2d281d81 1167 case RAPL_DOMAIN_DRAM:
f1e8d756 1168 case RAPL_DOMAIN_PLATFORM:
1193b165 1169 ra.reg = rp->priv->regs[domain][RAPL_DOMAIN_REG_STATUS];
2d281d81
JP
1170 break;
1171 default:
1172 pr_err("invalid domain id %d\n", domain);
1173 return -EINVAL;
1174 }
9d31c676
JP
1175 /* make sure domain counters are available and contains non-zero
1176 * values, otherwise skip it.
7b874772 1177 */
1193b165 1178
7a57e9f1 1179 ra.mask = ENERGY_STATUS_MASK;
1193b165 1180 if (rp->priv->read_raw(cpu, &ra) || !ra.value)
9d31c676 1181 return -ENODEV;
2d281d81 1182
9d31c676 1183 return 0;
2d281d81
JP
1184}
1185
e1399ba2
JP
1186/*
1187 * Check if power limits are available. Two cases when they are not available:
1188 * 1. Locked by BIOS, in this case we still provide read-only access so that
1189 * users can see what limit is set by the BIOS.
1190 * 2. Some CPUs make some domains monitoring only which means PLx MSRs may not
3382388d 1191 * exist at all. In this case, we do not show the constraints in powercap.
e1399ba2
JP
1192 *
1193 * Called after domains are detected and initialized.
1194 */
1195static void rapl_detect_powerlimit(struct rapl_domain *rd)
1196{
1197 u64 val64;
1198 int i;
1199
1200 /* check if the domain is locked by BIOS, ignore if MSR doesn't exist */
1201 if (!rapl_read_data_raw(rd, FW_LOCK, false, &val64)) {
1202 if (val64) {
9ea7612c
ZR
1203 pr_info("RAPL %s domain %s locked by BIOS\n",
1204 rd->rp->name, rd->name);
e1399ba2
JP
1205 rd->state |= DOMAIN_STATE_BIOS_LOCKED;
1206 }
1207 }
3382388d 1208 /* check if power limit MSR exists, otherwise domain is monitoring only */
e1399ba2
JP
1209 for (i = 0; i < NR_POWER_LIMITS; i++) {
1210 int prim = rd->rpl[i].prim_id;
3382388d 1211
e1399ba2
JP
1212 if (rapl_read_data_raw(rd, prim, false, &val64))
1213 rd->rpl[i].name = NULL;
1214 }
1215}
1216
2d281d81
JP
1217/* Detect active and valid domains for the given CPU, caller must
1218 * ensure the CPU belongs to the targeted package and CPU hotlug is disabled.
1219 */
1220static int rapl_detect_domains(struct rapl_package *rp, int cpu)
1221{
2d281d81 1222 struct rapl_domain *rd;
58705069 1223 int i;
2d281d81
JP
1224
1225 for (i = 0; i < RAPL_DOMAIN_MAX; i++) {
1226 /* use physical package id to read counters */
7fde2712 1227 if (!rapl_check_domain(cpu, i, rp)) {
2d281d81 1228 rp->domain_map |= 1 << i;
fcdf1797
JP
1229 pr_info("Found RAPL domain %s\n", rapl_domain_names[i]);
1230 }
2d281d81 1231 }
3382388d 1232 rp->nr_domains = bitmap_weight(&rp->domain_map, RAPL_DOMAIN_MAX);
2d281d81 1233 if (!rp->nr_domains) {
9ea7612c 1234 pr_debug("no valid rapl domains found in %s\n", rp->name);
58705069 1235 return -ENODEV;
2d281d81 1236 }
9ea7612c 1237 pr_debug("found %d domains on %s\n", rp->nr_domains, rp->name);
2d281d81
JP
1238
1239 rp->domains = kcalloc(rp->nr_domains + 1, sizeof(struct rapl_domain),
3382388d 1240 GFP_KERNEL);
58705069
TG
1241 if (!rp->domains)
1242 return -ENOMEM;
1243
2d281d81
JP
1244 rapl_init_domains(rp);
1245
e1399ba2
JP
1246 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++)
1247 rapl_detect_powerlimit(rd);
1248
2d281d81
JP
1249 return 0;
1250}
1251
1252/* called from CPU hotplug notifier, hotplug lock held */
3382388d 1253void rapl_remove_package(struct rapl_package *rp)
2d281d81
JP
1254{
1255 struct rapl_domain *rd, *rd_package = NULL;
1256
58705069
TG
1257 package_power_limit_irq_restore(rp);
1258
2d281d81 1259 for (rd = rp->domains; rd < rp->domains + rp->nr_domains; rd++) {
58705069
TG
1260 rapl_write_data_raw(rd, PL1_ENABLE, 0);
1261 rapl_write_data_raw(rd, PL1_CLAMP, 0);
1262 if (find_nr_power_limit(rd) > 1) {
1263 rapl_write_data_raw(rd, PL2_ENABLE, 0);
1264 rapl_write_data_raw(rd, PL2_CLAMP, 0);
8365a898 1265 rapl_write_data_raw(rd, PL4_ENABLE, 0);
58705069 1266 }
2d281d81
JP
1267 if (rd->id == RAPL_DOMAIN_PACKAGE) {
1268 rd_package = rd;
1269 continue;
1270 }
9ea7612c
ZR
1271 pr_debug("remove package, undo power limit on %s: %s\n",
1272 rp->name, rd->name);
3382388d
ZR
1273 powercap_unregister_zone(rp->priv->control_type,
1274 &rd->power_zone);
2d281d81
JP
1275 }
1276 /* do parent zone last */
3382388d
ZR
1277 powercap_unregister_zone(rp->priv->control_type,
1278 &rd_package->power_zone);
2d281d81
JP
1279 list_del(&rp->plist);
1280 kfree(rp);
1281}
3382388d
ZR
1282EXPORT_SYMBOL_GPL(rapl_remove_package);
1283
1284/* caller to ensure CPU hotplug lock is held */
1285struct rapl_package *rapl_find_package_domain(int cpu, struct rapl_if_priv *priv)
1286{
1287 int id = topology_logical_die_id(cpu);
1288 struct rapl_package *rp;
1289
1290 list_for_each_entry(rp, &rapl_packages, plist) {
1291 if (rp->id == id
1292 && rp->priv->control_type == priv->control_type)
1293 return rp;
1294 }
1295
1296 return NULL;
1297}
1298EXPORT_SYMBOL_GPL(rapl_find_package_domain);
2d281d81
JP
1299
1300/* called from CPU hotplug notifier, hotplug lock held */
3382388d 1301struct rapl_package *rapl_add_package(int cpu, struct rapl_if_priv *priv)
2d281d81 1302{
32fb480e 1303 int id = topology_logical_die_id(cpu);
2d281d81 1304 struct rapl_package *rp;
9ea7612c 1305 struct cpuinfo_x86 *c = &cpu_data(cpu);
b4005e92 1306 int ret;
2d281d81 1307
3aa3c588
HP
1308 if (!rapl_defaults)
1309 return ERR_PTR(-ENODEV);
1310
2d281d81
JP
1311 rp = kzalloc(sizeof(struct rapl_package), GFP_KERNEL);
1312 if (!rp)
b4005e92 1313 return ERR_PTR(-ENOMEM);
2d281d81
JP
1314
1315 /* add the new package to the list */
aadf7b38 1316 rp->id = id;
323ee64a 1317 rp->lead_cpu = cpu;
7ebf8eff 1318 rp->priv = priv;
323ee64a 1319
9ea7612c
ZR
1320 if (topology_max_die_per_package() > 1)
1321 snprintf(rp->name, PACKAGE_DOMAIN_NAME_LENGTH,
3382388d 1322 "package-%d-die-%d", c->phys_proc_id, c->cpu_die_id);
9ea7612c
ZR
1323 else
1324 snprintf(rp->name, PACKAGE_DOMAIN_NAME_LENGTH, "package-%d",
3382388d 1325 c->phys_proc_id);
9ea7612c 1326
2d281d81 1327 /* check if the package contains valid domains */
3382388d 1328 if (rapl_detect_domains(rp, cpu) || rapl_defaults->check_unit(rp, cpu)) {
2d281d81
JP
1329 ret = -ENODEV;
1330 goto err_free_package;
1331 }
a74f4367
TG
1332 ret = rapl_package_register_powercap(rp);
1333 if (!ret) {
2d281d81
JP
1334 INIT_LIST_HEAD(&rp->plist);
1335 list_add(&rp->plist, &rapl_packages);
b4005e92 1336 return rp;
2d281d81
JP
1337 }
1338
1339err_free_package:
1340 kfree(rp->domains);
1341 kfree(rp);
b4005e92 1342 return ERR_PTR(ret);
2d281d81 1343}
3382388d 1344EXPORT_SYMBOL_GPL(rapl_add_package);
2d281d81 1345
52b3672c
ZH
1346static void power_limit_state_save(void)
1347{
1348 struct rapl_package *rp;
1349 struct rapl_domain *rd;
1350 int nr_pl, ret, i;
1351
1352 get_online_cpus();
1353 list_for_each_entry(rp, &rapl_packages, plist) {
1354 if (!rp->power_zone)
1355 continue;
1356 rd = power_zone_to_rapl_domain(rp->power_zone);
1357 nr_pl = find_nr_power_limit(rd);
1358 for (i = 0; i < nr_pl; i++) {
1359 switch (rd->rpl[i].prim_id) {
1360 case PL1_ENABLE:
1361 ret = rapl_read_data_raw(rd,
3382388d
ZR
1362 POWER_LIMIT1, true,
1363 &rd->rpl[i].last_power_limit);
52b3672c
ZH
1364 if (ret)
1365 rd->rpl[i].last_power_limit = 0;
1366 break;
1367 case PL2_ENABLE:
1368 ret = rapl_read_data_raw(rd,
3382388d
ZR
1369 POWER_LIMIT2, true,
1370 &rd->rpl[i].last_power_limit);
52b3672c
ZH
1371 if (ret)
1372 rd->rpl[i].last_power_limit = 0;
1373 break;
8365a898
SP
1374 case PL4_ENABLE:
1375 ret = rapl_read_data_raw(rd,
1376 POWER_LIMIT4, true,
1377 &rd->rpl[i].last_power_limit);
1378 if (ret)
1379 rd->rpl[i].last_power_limit = 0;
1380 break;
52b3672c
ZH
1381 }
1382 }
1383 }
1384 put_online_cpus();
1385}
1386
1387static void power_limit_state_restore(void)
1388{
1389 struct rapl_package *rp;
1390 struct rapl_domain *rd;
1391 int nr_pl, i;
1392
1393 get_online_cpus();
1394 list_for_each_entry(rp, &rapl_packages, plist) {
1395 if (!rp->power_zone)
1396 continue;
1397 rd = power_zone_to_rapl_domain(rp->power_zone);
1398 nr_pl = find_nr_power_limit(rd);
1399 for (i = 0; i < nr_pl; i++) {
1400 switch (rd->rpl[i].prim_id) {
1401 case PL1_ENABLE:
1402 if (rd->rpl[i].last_power_limit)
3382388d
ZR
1403 rapl_write_data_raw(rd, POWER_LIMIT1,
1404 rd->rpl[i].last_power_limit);
52b3672c
ZH
1405 break;
1406 case PL2_ENABLE:
1407 if (rd->rpl[i].last_power_limit)
3382388d
ZR
1408 rapl_write_data_raw(rd, POWER_LIMIT2,
1409 rd->rpl[i].last_power_limit);
52b3672c 1410 break;
8365a898
SP
1411 case PL4_ENABLE:
1412 if (rd->rpl[i].last_power_limit)
1413 rapl_write_data_raw(rd, POWER_LIMIT4,
1414 rd->rpl[i].last_power_limit);
1415 break;
52b3672c
ZH
1416 }
1417 }
1418 }
1419 put_online_cpus();
1420}
1421
1422static int rapl_pm_callback(struct notifier_block *nb,
3382388d 1423 unsigned long mode, void *_unused)
52b3672c
ZH
1424{
1425 switch (mode) {
1426 case PM_SUSPEND_PREPARE:
1427 power_limit_state_save();
1428 break;
1429 case PM_POST_SUSPEND:
1430 power_limit_state_restore();
1431 break;
1432 }
1433 return NOTIFY_OK;
1434}
1435
1436static struct notifier_block rapl_pm_notifier = {
1437 .notifier_call = rapl_pm_callback,
1438};
1439
abcfaeb3
ZR
1440static struct platform_device *rapl_msr_platdev;
1441
1442static int __init rapl_init(void)
2d281d81 1443{
087e9cba 1444 const struct x86_cpu_id *id;
58705069 1445 int ret;
2d281d81 1446
087e9cba
JP
1447 id = x86_match_cpu(rapl_ids);
1448 if (!id) {
2d281d81 1449 pr_err("driver does not support CPU family %d model %d\n",
3382388d 1450 boot_cpu_data.x86, boot_cpu_data.x86_model);
2d281d81
JP
1451
1452 return -ENODEV;
1453 }
009f225e 1454
087e9cba
JP
1455 rapl_defaults = (struct rapl_defaults *)id->driver_data;
1456
52b3672c 1457 ret = register_pm_notifier(&rapl_pm_notifier);
abcfaeb3
ZR
1458 if (ret)
1459 return ret;
52b3672c 1460
abcfaeb3
ZR
1461 rapl_msr_platdev = platform_device_alloc("intel_rapl_msr", 0);
1462 if (!rapl_msr_platdev) {
1463 ret = -ENOMEM;
1464 goto end;
1465 }
1466
1467 ret = platform_device_add(rapl_msr_platdev);
1468 if (ret)
1469 platform_device_put(rapl_msr_platdev);
1470
1471end:
1472 if (ret)
1473 unregister_pm_notifier(&rapl_pm_notifier);
1474
1475 return ret;
2d281d81
JP
1476}
1477
abcfaeb3 1478static void __exit rapl_exit(void)
2d281d81 1479{
abcfaeb3 1480 platform_device_unregister(rapl_msr_platdev);
52b3672c 1481 unregister_pm_notifier(&rapl_pm_notifier);
2d281d81
JP
1482}
1483
f76cb066 1484fs_initcall(rapl_init);
abcfaeb3
ZR
1485module_exit(rapl_exit);
1486
3382388d 1487MODULE_DESCRIPTION("Intel Runtime Average Power Limit (RAPL) common code");
2d281d81
JP
1488MODULE_AUTHOR("Jacob Pan <jacob.jun.pan@intel.com>");
1489MODULE_LICENSE("GPL v2");