platform/x86: intel_chtdc_ti_pwrbtn: Fix missing IRQF_ONESHOT as only threaded handler
[linux-2.6-block.git] / drivers / platform / x86 / intel_pmc_core.c
CommitLineData
ad51f287 1// SPDX-License-Identifier: GPL-2.0
b740d2e9
RB
2/*
3 * Intel Core SoC Power Management Controller Driver
4 *
5 * Copyright (c) 2016, Intel Corporation.
6 * All Rights Reserved.
7 *
8 * Authors: Rajneesh Bhardwaj <rajneesh.bhardwaj@intel.com>
9 * Vishwanath Somayaji <vishwanath.somayaji@intel.com>
b740d2e9
RB
10 */
11
21ae4357
SP
12#define pr_fmt(fmt) KBUILD_MODNAME ": " fmt
13
745698c3 14#include <linux/acpi.h>
8122e7cd 15#include <linux/bitfield.h>
b740d2e9 16#include <linux/debugfs.h>
9c2ee199 17#include <linux/delay.h>
238f9c11 18#include <linux/dmi.h>
b740d2e9 19#include <linux/io.h>
2854a0aa 20#include <linux/module.h>
661405bd 21#include <linux/pci.h>
6c96a78c 22#include <linux/platform_device.h>
267fc714 23#include <linux/slab.h>
2ac8d46d 24#include <linux/suspend.h>
9c2ee199 25#include <linux/uaccess.h>
b740d2e9
RB
26
27#include <asm/cpu_device_id.h>
70e0d117 28#include <asm/intel-family.h>
8aba056a 29#include <asm/msr.h>
c09c6071 30#include <asm/tsc.h>
b740d2e9
RB
31
32#include "intel_pmc_core.h"
33
34static struct pmc_dev pmc;
35
8aba056a
RB
36/* PKGC MSRs are common across Intel Core SoCs */
37static const struct pmc_bit_map msr_map[] = {
38 {"Package C2", MSR_PKG_C2_RESIDENCY},
39 {"Package C3", MSR_PKG_C3_RESIDENCY},
40 {"Package C6", MSR_PKG_C6_RESIDENCY},
41 {"Package C7", MSR_PKG_C7_RESIDENCY},
42 {"Package C8", MSR_PKG_C8_RESIDENCY},
43 {"Package C9", MSR_PKG_C9_RESIDENCY},
44 {"Package C10", MSR_PKG_C10_RESIDENCY},
45 {}
46};
47
fe748227
RB
48static const struct pmc_bit_map spt_pll_map[] = {
49 {"MIPI PLL", SPT_PMC_BIT_MPHY_CMN_LANE0},
50 {"GEN2 USB2PCIE2 PLL", SPT_PMC_BIT_MPHY_CMN_LANE1},
51 {"DMIPCIE3 PLL", SPT_PMC_BIT_MPHY_CMN_LANE2},
52 {"SATA PLL", SPT_PMC_BIT_MPHY_CMN_LANE3},
b1cb33da 53 {}
fe748227
RB
54};
55
173943b3
RB
56static const struct pmc_bit_map spt_mphy_map[] = {
57 {"MPHY CORE LANE 0", SPT_PMC_BIT_MPHY_LANE0},
58 {"MPHY CORE LANE 1", SPT_PMC_BIT_MPHY_LANE1},
59 {"MPHY CORE LANE 2", SPT_PMC_BIT_MPHY_LANE2},
60 {"MPHY CORE LANE 3", SPT_PMC_BIT_MPHY_LANE3},
61 {"MPHY CORE LANE 4", SPT_PMC_BIT_MPHY_LANE4},
62 {"MPHY CORE LANE 5", SPT_PMC_BIT_MPHY_LANE5},
63 {"MPHY CORE LANE 6", SPT_PMC_BIT_MPHY_LANE6},
64 {"MPHY CORE LANE 7", SPT_PMC_BIT_MPHY_LANE7},
65 {"MPHY CORE LANE 8", SPT_PMC_BIT_MPHY_LANE8},
66 {"MPHY CORE LANE 9", SPT_PMC_BIT_MPHY_LANE9},
67 {"MPHY CORE LANE 10", SPT_PMC_BIT_MPHY_LANE10},
68 {"MPHY CORE LANE 11", SPT_PMC_BIT_MPHY_LANE11},
69 {"MPHY CORE LANE 12", SPT_PMC_BIT_MPHY_LANE12},
70 {"MPHY CORE LANE 13", SPT_PMC_BIT_MPHY_LANE13},
71 {"MPHY CORE LANE 14", SPT_PMC_BIT_MPHY_LANE14},
72 {"MPHY CORE LANE 15", SPT_PMC_BIT_MPHY_LANE15},
b1cb33da 73 {}
173943b3
RB
74};
75
0bdfaf42
RB
76static const struct pmc_bit_map spt_pfear_map[] = {
77 {"PMC", SPT_PMC_BIT_PMC},
78 {"OPI-DMI", SPT_PMC_BIT_OPI},
79 {"SPI / eSPI", SPT_PMC_BIT_SPI},
80 {"XHCI", SPT_PMC_BIT_XHCI},
81 {"SPA", SPT_PMC_BIT_SPA},
82 {"SPB", SPT_PMC_BIT_SPB},
83 {"SPC", SPT_PMC_BIT_SPC},
84 {"GBE", SPT_PMC_BIT_GBE},
85 {"SATA", SPT_PMC_BIT_SATA},
86 {"HDA-PGD0", SPT_PMC_BIT_HDA_PGD0},
87 {"HDA-PGD1", SPT_PMC_BIT_HDA_PGD1},
88 {"HDA-PGD2", SPT_PMC_BIT_HDA_PGD2},
89 {"HDA-PGD3", SPT_PMC_BIT_HDA_PGD3},
90 {"RSVD", SPT_PMC_BIT_RSVD_0B},
91 {"LPSS", SPT_PMC_BIT_LPSS},
92 {"LPC", SPT_PMC_BIT_LPC},
93 {"SMB", SPT_PMC_BIT_SMB},
94 {"ISH", SPT_PMC_BIT_ISH},
95 {"P2SB", SPT_PMC_BIT_P2SB},
96 {"DFX", SPT_PMC_BIT_DFX},
97 {"SCC", SPT_PMC_BIT_SCC},
98 {"RSVD", SPT_PMC_BIT_RSVD_0C},
99 {"FUSE", SPT_PMC_BIT_FUSE},
100 {"CAMERA", SPT_PMC_BIT_CAMREA},
101 {"RSVD", SPT_PMC_BIT_RSVD_0D},
102 {"USB3-OTG", SPT_PMC_BIT_USB3_OTG},
103 {"EXI", SPT_PMC_BIT_EXI},
104 {"CSE", SPT_PMC_BIT_CSE},
105 {"CSME_KVM", SPT_PMC_BIT_CSME_KVM},
106 {"CSME_PMT", SPT_PMC_BIT_CSME_PMT},
107 {"CSME_CLINK", SPT_PMC_BIT_CSME_CLINK},
108 {"CSME_PTIO", SPT_PMC_BIT_CSME_PTIO},
109 {"CSME_USBR", SPT_PMC_BIT_CSME_USBR},
110 {"CSME_SUSRAM", SPT_PMC_BIT_CSME_SUSRAM},
111 {"CSME_SMT", SPT_PMC_BIT_CSME_SMT},
112 {"RSVD", SPT_PMC_BIT_RSVD_1A},
113 {"CSME_SMS2", SPT_PMC_BIT_CSME_SMS2},
114 {"CSME_SMS1", SPT_PMC_BIT_CSME_SMS1},
115 {"CSME_RTC", SPT_PMC_BIT_CSME_RTC},
116 {"CSME_PSF", SPT_PMC_BIT_CSME_PSF},
b1cb33da 117 {}
0bdfaf42
RB
118};
119
e3985478 120static const struct pmc_bit_map *ext_spt_pfear_map[] = {
3976c6e3
GK
121 /*
122 * Check intel_pmc_core_ids[] users of spt_reg_map for
123 * a list of core SoCs using this.
124 */
e3985478
GK
125 spt_pfear_map,
126 NULL
127};
128
2eb15055
RB
129static const struct pmc_bit_map spt_ltr_show_map[] = {
130 {"SOUTHPORT_A", SPT_PMC_LTR_SPA},
131 {"SOUTHPORT_B", SPT_PMC_LTR_SPB},
132 {"SATA", SPT_PMC_LTR_SATA},
133 {"GIGABIT_ETHERNET", SPT_PMC_LTR_GBE},
134 {"XHCI", SPT_PMC_LTR_XHCI},
2a13096a 135 {"Reserved", SPT_PMC_LTR_RESERVED},
2eb15055
RB
136 {"ME", SPT_PMC_LTR_ME},
137 /* EVA is Enterprise Value Add, doesn't really exist on PCH */
138 {"EVA", SPT_PMC_LTR_EVA},
139 {"SOUTHPORT_C", SPT_PMC_LTR_SPC},
140 {"HD_AUDIO", SPT_PMC_LTR_AZ},
141 {"LPSS", SPT_PMC_LTR_LPSS},
142 {"SOUTHPORT_D", SPT_PMC_LTR_SPD},
143 {"SOUTHPORT_E", SPT_PMC_LTR_SPE},
144 {"CAMERA", SPT_PMC_LTR_CAM},
145 {"ESPI", SPT_PMC_LTR_ESPI},
146 {"SCC", SPT_PMC_LTR_SCC},
147 {"ISH", SPT_PMC_LTR_ISH},
148 /* Below two cannot be used for LTR_IGNORE */
149 {"CURRENT_PLATFORM", SPT_PMC_LTR_CUR_PLT},
150 {"AGGREGATED_SYSTEM", SPT_PMC_LTR_CUR_ASLT},
151 {}
152};
153
0bdfaf42 154static const struct pmc_reg_map spt_reg_map = {
e3985478 155 .pfear_sts = ext_spt_pfear_map,
173943b3 156 .mphy_sts = spt_mphy_map,
fe748227 157 .pll_sts = spt_pll_map,
2eb15055 158 .ltr_show_sts = spt_ltr_show_map,
8aba056a 159 .msr_sts = msr_map,
c977b98b 160 .slp_s0_offset = SPT_PMC_SLP_S0_RES_COUNTER_OFFSET,
025f26de 161 .slp_s0_res_counter_step = SPT_PMC_SLP_S0_RES_COUNTER_STEP,
c977b98b
SP
162 .ltr_ignore_offset = SPT_PMC_LTR_IGNORE_OFFSET,
163 .regmap_length = SPT_PMC_MMIO_REG_LEN,
164 .ppfear0_offset = SPT_PMC_XRAM_PPFEAR0A,
165 .ppfear_buckets = SPT_PPFEAR_NUM_ENTRIES,
166 .pm_cfg_offset = SPT_PMC_PM_CFG_OFFSET,
167 .pm_read_disable_bit = SPT_PMC_READ_DISABLE_BIT,
2d649d97 168 .ltr_ignore_max = SPT_NUM_IP_IGN_ALLOWED,
238f9c11 169 .pm_vric1_offset = SPT_PMC_VRIC1_OFFSET,
0bdfaf42
RB
170};
171
43e82d8a 172/* Cannon Lake: PGD PFET Enable Ack Status Register(s) bitmap */
291101f6
RB
173static const struct pmc_bit_map cnp_pfear_map[] = {
174 {"PMC", BIT(0)},
175 {"OPI-DMI", BIT(1)},
176 {"SPI/eSPI", BIT(2)},
177 {"XHCI", BIT(3)},
178 {"SPA", BIT(4)},
179 {"SPB", BIT(5)},
180 {"SPC", BIT(6)},
181 {"GBE", BIT(7)},
182
183 {"SATA", BIT(0)},
184 {"HDA_PGD0", BIT(1)},
185 {"HDA_PGD1", BIT(2)},
186 {"HDA_PGD2", BIT(3)},
187 {"HDA_PGD3", BIT(4)},
188 {"SPD", BIT(5)},
189 {"LPSS", BIT(6)},
190 {"LPC", BIT(7)},
191
192 {"SMB", BIT(0)},
193 {"ISH", BIT(1)},
194 {"P2SB", BIT(2)},
195 {"NPK_VNN", BIT(3)},
196 {"SDX", BIT(4)},
197 {"SPE", BIT(5)},
198 {"Fuse", BIT(6)},
6769fdbe 199 {"SBR8", BIT(7)},
291101f6
RB
200
201 {"CSME_FSC", BIT(0)},
202 {"USB3_OTG", BIT(1)},
203 {"EXI", BIT(2)},
204 {"CSE", BIT(3)},
6769fdbe
RB
205 {"CSME_KVM", BIT(4)},
206 {"CSME_PMT", BIT(5)},
207 {"CSME_CLINK", BIT(6)},
208 {"CSME_PTIO", BIT(7)},
209
210 {"CSME_USBR", BIT(0)},
211 {"CSME_SUSRAM", BIT(1)},
212 {"CSME_SMT1", BIT(2)},
291101f6 213 {"CSME_SMT4", BIT(3)},
6769fdbe
RB
214 {"CSME_SMS2", BIT(4)},
215 {"CSME_SMS1", BIT(5)},
216 {"CSME_RTC", BIT(6)},
217 {"CSME_PSF", BIT(7)},
291101f6
RB
218
219 {"SBR0", BIT(0)},
220 {"SBR1", BIT(1)},
221 {"SBR2", BIT(2)},
222 {"SBR3", BIT(3)},
223 {"SBR4", BIT(4)},
224 {"SBR5", BIT(5)},
225 {"CSME_PECI", BIT(6)},
226 {"PSF1", BIT(7)},
227
228 {"PSF2", BIT(0)},
229 {"PSF3", BIT(1)},
230 {"PSF4", BIT(2)},
231 {"CNVI", BIT(3)},
232 {"UFS0", BIT(4)},
233 {"EMMC", BIT(5)},
d6827015 234 {"SPF", BIT(6)},
291101f6
RB
235 {"SBR6", BIT(7)},
236
237 {"SBR7", BIT(0)},
238 {"NPK_AON", BIT(1)},
239 {"HDA_PGD4", BIT(2)},
240 {"HDA_PGD5", BIT(3)},
241 {"HDA_PGD6", BIT(4)},
6769fdbe
RB
242 {"PSF6", BIT(5)},
243 {"PSF7", BIT(6)},
244 {"PSF8", BIT(7)},
e3985478
GK
245 {}
246};
247
248static const struct pmc_bit_map *ext_cnp_pfear_map[] = {
3976c6e3
GK
249 /*
250 * Check intel_pmc_core_ids[] users of cnp_reg_map for
251 * a list of core SoCs using this.
252 */
e3985478
GK
253 cnp_pfear_map,
254 NULL
255};
6769fdbe 256
e3985478 257static const struct pmc_bit_map icl_pfear_map[] = {
6769fdbe
RB
258 {"RES_65", BIT(0)},
259 {"RES_66", BIT(1)},
260 {"RES_67", BIT(2)},
261 {"TAM", BIT(3)},
262 {"GBETSN", BIT(4)},
263 {"TBTLSX", BIT(5)},
264 {"RES_71", BIT(6)},
265 {"RES_72", BIT(7)},
291101f6
RB
266 {}
267};
268
e3985478 269static const struct pmc_bit_map *ext_icl_pfear_map[] = {
3976c6e3
GK
270 /*
271 * Check intel_pmc_core_ids[] users of icl_reg_map for
272 * a list of core SoCs using this.
273 */
e3985478
GK
274 cnp_pfear_map,
275 icl_pfear_map,
276 NULL
277};
278
49a43794 279static const struct pmc_bit_map tgl_pfear_map[] = {
49a43794
GK
280 {"PSF9", BIT(0)},
281 {"RES_66", BIT(1)},
282 {"RES_67", BIT(2)},
283 {"RES_68", BIT(3)},
284 {"RES_69", BIT(4)},
285 {"RES_70", BIT(5)},
286 {"TBTLSX", BIT(6)},
287 {}
288};
289
290static const struct pmc_bit_map *ext_tgl_pfear_map[] = {
3976c6e3
GK
291 /*
292 * Check intel_pmc_core_ids[] users of tgl_reg_map for
293 * a list of core SoCs using this.
294 */
49a43794
GK
295 cnp_pfear_map,
296 tgl_pfear_map,
297 NULL
298};
299
4cf2afd6
BD
300static const struct pmc_bit_map cnp_slps0_dbg0_map[] = {
301 {"AUDIO_D3", BIT(0)},
302 {"OTG_D3", BIT(1)},
303 {"XHCI_D3", BIT(2)},
304 {"LPIO_D3", BIT(3)},
305 {"SDX_D3", BIT(4)},
306 {"SATA_D3", BIT(5)},
307 {"UFS0_D3", BIT(6)},
308 {"UFS1_D3", BIT(7)},
309 {"EMMC_D3", BIT(8)},
310 {}
311};
312
313static const struct pmc_bit_map cnp_slps0_dbg1_map[] = {
314 {"SDIO_PLL_OFF", BIT(0)},
315 {"USB2_PLL_OFF", BIT(1)},
316 {"AUDIO_PLL_OFF", BIT(2)},
317 {"OC_PLL_OFF", BIT(3)},
318 {"MAIN_PLL_OFF", BIT(4)},
319 {"XOSC_OFF", BIT(5)},
320 {"LPC_CLKS_GATED", BIT(6)},
321 {"PCIE_CLKREQS_IDLE", BIT(7)},
322 {"AUDIO_ROSC_OFF", BIT(8)},
323 {"HPET_XOSC_CLK_REQ", BIT(9)},
324 {"PMC_ROSC_SLOW_CLK", BIT(10)},
325 {"AON2_ROSC_GATED", BIT(11)},
326 {"CLKACKS_DEASSERTED", BIT(12)},
327 {}
328};
329
330static const struct pmc_bit_map cnp_slps0_dbg2_map[] = {
331 {"MPHY_CORE_GATED", BIT(0)},
332 {"CSME_GATED", BIT(1)},
333 {"USB2_SUS_GATED", BIT(2)},
334 {"DYN_FLEX_IO_IDLE", BIT(3)},
335 {"GBE_NO_LINK", BIT(4)},
336 {"THERM_SEN_DISABLED", BIT(5)},
337 {"PCIE_LOW_POWER", BIT(6)},
338 {"ISH_VNNAON_REQ_ACT", BIT(7)},
339 {"ISH_VNN_REQ_ACT", BIT(8)},
340 {"CNV_VNNAON_REQ_ACT", BIT(9)},
341 {"CNV_VNN_REQ_ACT", BIT(10)},
342 {"NPK_VNNON_REQ_ACT", BIT(11)},
343 {"PMSYNC_STATE_IDLE", BIT(12)},
344 {"ALST_GT_THRES", BIT(13)},
345 {"PMC_ARC_PG_READY", BIT(14)},
346 {}
347};
348
349static const struct pmc_bit_map *cnp_slps0_dbg_maps[] = {
350 cnp_slps0_dbg0_map,
351 cnp_slps0_dbg1_map,
352 cnp_slps0_dbg2_map,
b1cb33da 353 NULL
4cf2afd6
BD
354};
355
2eb15055
RB
356static const struct pmc_bit_map cnp_ltr_show_map[] = {
357 {"SOUTHPORT_A", CNP_PMC_LTR_SPA},
358 {"SOUTHPORT_B", CNP_PMC_LTR_SPB},
359 {"SATA", CNP_PMC_LTR_SATA},
360 {"GIGABIT_ETHERNET", CNP_PMC_LTR_GBE},
361 {"XHCI", CNP_PMC_LTR_XHCI},
2a13096a 362 {"Reserved", CNP_PMC_LTR_RESERVED},
2eb15055
RB
363 {"ME", CNP_PMC_LTR_ME},
364 /* EVA is Enterprise Value Add, doesn't really exist on PCH */
365 {"EVA", CNP_PMC_LTR_EVA},
366 {"SOUTHPORT_C", CNP_PMC_LTR_SPC},
367 {"HD_AUDIO", CNP_PMC_LTR_AZ},
368 {"CNV", CNP_PMC_LTR_CNV},
369 {"LPSS", CNP_PMC_LTR_LPSS},
370 {"SOUTHPORT_D", CNP_PMC_LTR_SPD},
371 {"SOUTHPORT_E", CNP_PMC_LTR_SPE},
372 {"CAMERA", CNP_PMC_LTR_CAM},
373 {"ESPI", CNP_PMC_LTR_ESPI},
374 {"SCC", CNP_PMC_LTR_SCC},
375 {"ISH", CNP_PMC_LTR_ISH},
376 {"UFSX2", CNP_PMC_LTR_UFSX2},
377 {"EMMC", CNP_PMC_LTR_EMMC},
3976c6e3
GK
378 /*
379 * Check intel_pmc_core_ids[] users of cnp_reg_map for
380 * a list of core SoCs using this.
381 */
6769fdbe 382 {"WIGIG", ICL_PMC_LTR_WIGIG},
2eb15055
RB
383 /* Below two cannot be used for LTR_IGNORE */
384 {"CURRENT_PLATFORM", CNP_PMC_LTR_CUR_PLT},
385 {"AGGREGATED_SYSTEM", CNP_PMC_LTR_CUR_ASLT},
386 {}
387};
388
291101f6 389static const struct pmc_reg_map cnp_reg_map = {
e3985478 390 .pfear_sts = ext_cnp_pfear_map,
291101f6 391 .slp_s0_offset = CNP_PMC_SLP_S0_RES_COUNTER_OFFSET,
025f26de 392 .slp_s0_res_counter_step = SPT_PMC_SLP_S0_RES_COUNTER_STEP,
4cf2afd6 393 .slps0_dbg_maps = cnp_slps0_dbg_maps,
2eb15055 394 .ltr_show_sts = cnp_ltr_show_map,
8aba056a 395 .msr_sts = msr_map,
4cf2afd6 396 .slps0_dbg_offset = CNP_PMC_SLPS0_DBG_OFFSET,
291101f6
RB
397 .ltr_ignore_offset = CNP_PMC_LTR_IGNORE_OFFSET,
398 .regmap_length = CNP_PMC_MMIO_REG_LEN,
399 .ppfear0_offset = CNP_PMC_HOST_PPFEAR0A,
400 .ppfear_buckets = CNP_PPFEAR_NUM_ENTRIES,
401 .pm_cfg_offset = CNP_PMC_PM_CFG_OFFSET,
402 .pm_read_disable_bit = CNP_PMC_READ_DISABLE_BIT,
2d649d97 403 .ltr_ignore_max = CNP_NUM_IP_IGN_ALLOWED,
ee7abc10 404 .etr3_offset = ETR3_OFFSET,
291101f6
RB
405};
406
6769fdbe 407static const struct pmc_reg_map icl_reg_map = {
e3985478 408 .pfear_sts = ext_icl_pfear_map,
6769fdbe 409 .slp_s0_offset = CNP_PMC_SLP_S0_RES_COUNTER_OFFSET,
025f26de 410 .slp_s0_res_counter_step = ICL_PMC_SLP_S0_RES_COUNTER_STEP,
6769fdbe
RB
411 .slps0_dbg_maps = cnp_slps0_dbg_maps,
412 .ltr_show_sts = cnp_ltr_show_map,
8aba056a 413 .msr_sts = msr_map,
6769fdbe
RB
414 .slps0_dbg_offset = CNP_PMC_SLPS0_DBG_OFFSET,
415 .ltr_ignore_offset = CNP_PMC_LTR_IGNORE_OFFSET,
416 .regmap_length = CNP_PMC_MMIO_REG_LEN,
417 .ppfear0_offset = CNP_PMC_HOST_PPFEAR0A,
418 .ppfear_buckets = ICL_PPFEAR_NUM_ENTRIES,
419 .pm_cfg_offset = CNP_PMC_PM_CFG_OFFSET,
420 .pm_read_disable_bit = CNP_PMC_READ_DISABLE_BIT,
421 .ltr_ignore_max = ICL_NUM_IP_IGN_ALLOWED,
ee7abc10 422 .etr3_offset = ETR3_OFFSET,
6769fdbe
RB
423};
424
e973f1d3 425static const struct pmc_bit_map tgl_clocksource_status_map[] = {
f632817d
GK
426 {"USB2PLL_OFF_STS", BIT(18)},
427 {"PCIe/USB3.1_Gen2PLL_OFF_STS", BIT(19)},
428 {"PCIe_Gen3PLL_OFF_STS", BIT(20)},
429 {"OPIOPLL_OFF_STS", BIT(21)},
430 {"OCPLL_OFF_STS", BIT(22)},
cd85b55c 431 {"MainPLL_OFF_STS", BIT(23)},
f632817d
GK
432 {"MIPIPLL_OFF_STS", BIT(24)},
433 {"Fast_XTAL_Osc_OFF_STS", BIT(25)},
434 {"AC_Ring_Osc_OFF_STS", BIT(26)},
435 {"MC_Ring_Osc_OFF_STS", BIT(27)},
436 {"SATAPLL_OFF_STS", BIT(29)},
437 {"XTAL_USB2PLL_OFF_STS", BIT(31)},
438 {}
439};
440
e973f1d3 441static const struct pmc_bit_map tgl_power_gating_status_map[] = {
652036bd
GK
442 {"CSME_PG_STS", BIT(0)},
443 {"SATA_PG_STS", BIT(1)},
444 {"xHCI_PG_STS", BIT(2)},
445 {"UFSX2_PG_STS", BIT(3)},
446 {"OTG_PG_STS", BIT(5)},
447 {"SPA_PG_STS", BIT(6)},
448 {"SPB_PG_STS", BIT(7)},
449 {"SPC_PG_STS", BIT(8)},
450 {"SPD_PG_STS", BIT(9)},
451 {"SPE_PG_STS", BIT(10)},
452 {"SPF_PG_STS", BIT(11)},
453 {"LSX_PG_STS", BIT(13)},
454 {"P2SB_PG_STS", BIT(14)},
455 {"PSF_PG_STS", BIT(15)},
456 {"SBR_PG_STS", BIT(16)},
457 {"OPIDMI_PG_STS", BIT(17)},
458 {"THC0_PG_STS", BIT(18)},
459 {"THC1_PG_STS", BIT(19)},
460 {"GBETSN_PG_STS", BIT(20)},
461 {"GBE_PG_STS", BIT(21)},
462 {"LPSS_PG_STS", BIT(22)},
463 {"MMP_UFSX2_PG_STS", BIT(23)},
464 {"MMP_UFSX2B_PG_STS", BIT(24)},
465 {"FIA_PG_STS", BIT(25)},
f632817d
GK
466 {}
467};
468
e973f1d3 469static const struct pmc_bit_map tgl_d3_status_map[] = {
f632817d
GK
470 {"ADSP_D3_STS", BIT(0)},
471 {"SATA_D3_STS", BIT(1)},
472 {"xHCI0_D3_STS", BIT(2)},
473 {"xDCI1_D3_STS", BIT(5)},
474 {"SDX_D3_STS", BIT(6)},
475 {"EMMC_D3_STS", BIT(7)},
476 {"IS_D3_STS", BIT(8)},
477 {"THC0_D3_STS", BIT(9)},
478 {"THC1_D3_STS", BIT(10)},
479 {"GBE_D3_STS", BIT(11)},
480 {"GBE_TSN_D3_STS", BIT(12)},
481 {}
482};
483
e973f1d3 484static const struct pmc_bit_map tgl_vnn_req_status_map[] = {
f632817d
GK
485 {"GPIO_COM0_VNN_REQ_STS", BIT(1)},
486 {"GPIO_COM1_VNN_REQ_STS", BIT(2)},
487 {"GPIO_COM2_VNN_REQ_STS", BIT(3)},
488 {"GPIO_COM3_VNN_REQ_STS", BIT(4)},
489 {"GPIO_COM4_VNN_REQ_STS", BIT(5)},
490 {"GPIO_COM5_VNN_REQ_STS", BIT(6)},
491 {"Audio_VNN_REQ_STS", BIT(7)},
492 {"ISH_VNN_REQ_STS", BIT(8)},
493 {"CNVI_VNN_REQ_STS", BIT(9)},
494 {"eSPI_VNN_REQ_STS", BIT(10)},
495 {"Display_VNN_REQ_STS", BIT(11)},
496 {"DTS_VNN_REQ_STS", BIT(12)},
497 {"SMBUS_VNN_REQ_STS", BIT(14)},
498 {"CSME_VNN_REQ_STS", BIT(15)},
499 {"SMLINK0_VNN_REQ_STS", BIT(16)},
500 {"SMLINK1_VNN_REQ_STS", BIT(17)},
501 {"CLINK_VNN_REQ_STS", BIT(20)},
502 {"DCI_VNN_REQ_STS", BIT(21)},
503 {"ITH_VNN_REQ_STS", BIT(22)},
504 {"CSME_VNN_REQ_STS", BIT(24)},
505 {"GBE_VNN_REQ_STS", BIT(25)},
506 {}
507};
508
e973f1d3 509static const struct pmc_bit_map tgl_vnn_misc_status_map[] = {
f632817d
GK
510 {"CPU_C10_REQ_STS_0", BIT(0)},
511 {"PCIe_LPM_En_REQ_STS_3", BIT(3)},
512 {"ITH_REQ_STS_5", BIT(5)},
513 {"CNVI_REQ_STS_6", BIT(6)},
514 {"ISH_REQ_STS_7", BIT(7)},
515 {"USB2_SUS_PG_Sys_REQ_STS_10", BIT(10)},
516 {"PCIe_Clk_REQ_STS_12", BIT(12)},
517 {"MPHY_Core_DL_REQ_STS_16", BIT(16)},
518 {"Break-even_En_REQ_STS_17", BIT(17)},
519 {"Auto-demo_En_REQ_STS_18", BIT(18)},
520 {"MPHY_SUS_REQ_STS_22", BIT(22)},
521 {"xDCI_attached_REQ_STS_24", BIT(24)},
522 {}
523};
524
e973f1d3 525static const struct pmc_bit_map tgl_signal_status_map[] = {
f632817d
GK
526 {"LSX_Wake0_En_STS", BIT(0)},
527 {"LSX_Wake0_Pol_STS", BIT(1)},
528 {"LSX_Wake1_En_STS", BIT(2)},
529 {"LSX_Wake1_Pol_STS", BIT(3)},
530 {"LSX_Wake2_En_STS", BIT(4)},
531 {"LSX_Wake2_Pol_STS", BIT(5)},
532 {"LSX_Wake3_En_STS", BIT(6)},
533 {"LSX_Wake3_Pol_STS", BIT(7)},
534 {"LSX_Wake4_En_STS", BIT(8)},
535 {"LSX_Wake4_Pol_STS", BIT(9)},
536 {"LSX_Wake5_En_STS", BIT(10)},
537 {"LSX_Wake5_Pol_STS", BIT(11)},
538 {"LSX_Wake6_En_STS", BIT(12)},
539 {"LSX_Wake6_Pol_STS", BIT(13)},
540 {"LSX_Wake7_En_STS", BIT(14)},
541 {"LSX_Wake7_Pol_STS", BIT(15)},
542 {"Intel_Se_IO_Wake0_En_STS", BIT(16)},
543 {"Intel_Se_IO_Wake0_Pol_STS", BIT(17)},
544 {"Intel_Se_IO_Wake1_En_STS", BIT(18)},
545 {"Intel_Se_IO_Wake1_Pol_STS", BIT(19)},
546 {"Int_Timer_SS_Wake0_En_STS", BIT(20)},
547 {"Int_Timer_SS_Wake0_Pol_STS", BIT(21)},
548 {"Int_Timer_SS_Wake1_En_STS", BIT(22)},
549 {"Int_Timer_SS_Wake1_Pol_STS", BIT(23)},
550 {"Int_Timer_SS_Wake2_En_STS", BIT(24)},
551 {"Int_Timer_SS_Wake2_Pol_STS", BIT(25)},
552 {"Int_Timer_SS_Wake3_En_STS", BIT(26)},
553 {"Int_Timer_SS_Wake3_Pol_STS", BIT(27)},
554 {"Int_Timer_SS_Wake4_En_STS", BIT(28)},
555 {"Int_Timer_SS_Wake4_Pol_STS", BIT(29)},
556 {"Int_Timer_SS_Wake5_En_STS", BIT(30)},
557 {"Int_Timer_SS_Wake5_Pol_STS", BIT(31)},
558 {}
559};
560
561static const struct pmc_bit_map *tgl_lpm_maps[] = {
e973f1d3
DB
562 tgl_clocksource_status_map,
563 tgl_power_gating_status_map,
564 tgl_d3_status_map,
565 tgl_vnn_req_status_map,
566 tgl_vnn_misc_status_map,
567 tgl_signal_status_map,
f632817d
GK
568 NULL
569};
570
49a43794
GK
571static const struct pmc_reg_map tgl_reg_map = {
572 .pfear_sts = ext_tgl_pfear_map,
573 .slp_s0_offset = CNP_PMC_SLP_S0_RES_COUNTER_OFFSET,
025f26de 574 .slp_s0_res_counter_step = TGL_PMC_SLP_S0_RES_COUNTER_STEP,
49a43794
GK
575 .ltr_show_sts = cnp_ltr_show_map,
576 .msr_sts = msr_map,
49a43794
GK
577 .ltr_ignore_offset = CNP_PMC_LTR_IGNORE_OFFSET,
578 .regmap_length = CNP_PMC_MMIO_REG_LEN,
579 .ppfear0_offset = CNP_PMC_HOST_PPFEAR0A,
580 .ppfear_buckets = ICL_PPFEAR_NUM_ENTRIES,
581 .pm_cfg_offset = CNP_PMC_PM_CFG_OFFSET,
582 .pm_read_disable_bit = CNP_PMC_READ_DISABLE_BIT,
583 .ltr_ignore_max = TGL_NUM_IP_IGN_ALLOWED,
c61b693c 584 .lpm_modes = tgl_lpm_modes,
a45096ac
GK
585 .lpm_en_offset = TGL_LPM_EN_OFFSET,
586 .lpm_residency_offset = TGL_LPM_RESIDENCY_OFFSET,
f632817d
GK
587 .lpm_sts = tgl_lpm_maps,
588 .lpm_status_offset = TGL_LPM_STATUS_OFFSET,
7adb1e8a 589 .lpm_live_status_offset = TGL_LPM_LIVE_STATUS_OFFSET,
ee7abc10 590 .etr3_offset = ETR3_OFFSET,
49a43794
GK
591};
592
b740d2e9
RB
593static inline u32 pmc_core_reg_read(struct pmc_dev *pmcdev, int reg_offset)
594{
595 return readl(pmcdev->regbase + reg_offset);
596}
597
e0e60abc
AS
598static inline void pmc_core_reg_write(struct pmc_dev *pmcdev, int reg_offset,
599 u32 val)
173943b3
RB
600{
601 writel(val, pmcdev->regbase + reg_offset);
602}
603
025f26de 604static inline u64 pmc_core_adjust_slp_s0_step(struct pmc_dev *pmcdev, u32 value)
b740d2e9 605{
025f26de 606 return (u64)value * pmcdev->map->slp_s0_res_counter_step;
b740d2e9
RB
607}
608
ee7abc10
TM
609static int set_etr3(struct pmc_dev *pmcdev)
610{
611 const struct pmc_reg_map *map = pmcdev->map;
612 u32 reg;
613 int err;
614
615 if (!map->etr3_offset)
616 return -EOPNOTSUPP;
617
618 mutex_lock(&pmcdev->lock);
619
620 /* check if CF9 is locked */
621 reg = pmc_core_reg_read(pmcdev, map->etr3_offset);
622 if (reg & ETR3_CF9LOCK) {
623 err = -EACCES;
624 goto out_unlock;
625 }
626
627 /* write CF9 global reset bit */
628 reg |= ETR3_CF9GR;
629 pmc_core_reg_write(pmcdev, map->etr3_offset, reg);
630
631 reg = pmc_core_reg_read(pmcdev, map->etr3_offset);
632 if (!(reg & ETR3_CF9GR)) {
633 err = -EIO;
634 goto out_unlock;
635 }
636
637 err = 0;
638
639out_unlock:
640 mutex_unlock(&pmcdev->lock);
641 return err;
642}
643static umode_t etr3_is_visible(struct kobject *kobj,
644 struct attribute *attr,
645 int idx)
646{
647 struct device *dev = container_of(kobj, struct device, kobj);
648 struct pmc_dev *pmcdev = dev_get_drvdata(dev);
649 const struct pmc_reg_map *map = pmcdev->map;
650 u32 reg;
651
652 mutex_lock(&pmcdev->lock);
653 reg = pmc_core_reg_read(pmcdev, map->etr3_offset);
654 mutex_unlock(&pmcdev->lock);
655
656 return reg & ETR3_CF9LOCK ? attr->mode & (SYSFS_PREALLOC | 0444) : attr->mode;
657}
658
659static ssize_t etr3_show(struct device *dev,
660 struct device_attribute *attr, char *buf)
661{
662 struct pmc_dev *pmcdev = dev_get_drvdata(dev);
663 const struct pmc_reg_map *map = pmcdev->map;
664 u32 reg;
665
666 if (!map->etr3_offset)
667 return -EOPNOTSUPP;
668
669 mutex_lock(&pmcdev->lock);
670
671 reg = pmc_core_reg_read(pmcdev, map->etr3_offset);
672 reg &= ETR3_CF9GR | ETR3_CF9LOCK;
673
674 mutex_unlock(&pmcdev->lock);
675
676 return sysfs_emit(buf, "0x%08x", reg);
677}
678
679static ssize_t etr3_store(struct device *dev,
680 struct device_attribute *attr,
681 const char *buf, size_t len)
682{
683 struct pmc_dev *pmcdev = dev_get_drvdata(dev);
684 int err;
685 u32 reg;
686
687 err = kstrtouint(buf, 16, &reg);
688 if (err)
689 return err;
690
691 /* allow only CF9 writes */
692 if (reg != ETR3_CF9GR)
693 return -EINVAL;
694
695 err = set_etr3(pmcdev);
696 if (err)
697 return err;
698
699 return len;
700}
701static DEVICE_ATTR_RW(etr3);
702
703static struct attribute *pmc_attrs[] = {
704 &dev_attr_etr3.attr,
705 NULL
706};
707
708static const struct attribute_group pmc_attr_group = {
709 .attrs = pmc_attrs,
710 .is_visible = etr3_is_visible,
711};
712
713static const struct attribute_group *pmc_dev_groups[] = {
714 &pmc_attr_group,
715 NULL
716};
717
df2294fb 718static int pmc_core_dev_state_get(void *data, u64 *val)
b740d2e9 719{
df2294fb 720 struct pmc_dev *pmcdev = data;
c977b98b 721 const struct pmc_reg_map *map = pmcdev->map;
df2294fb 722 u32 value;
b740d2e9 723
c977b98b 724 value = pmc_core_reg_read(pmcdev, map->slp_s0_offset);
025f26de 725 *val = pmc_core_adjust_slp_s0_step(pmcdev, value);
b740d2e9
RB
726
727 return 0;
728}
729
df2294fb 730DEFINE_DEBUGFS_ATTRIBUTE(pmc_core_dev_state, pmc_core_dev_state_get, NULL, "%llu\n");
b740d2e9 731
173943b3
RB
732static int pmc_core_check_read_lock_bit(void)
733{
734 struct pmc_dev *pmcdev = &pmc;
735 u32 value;
736
c977b98b
SP
737 value = pmc_core_reg_read(pmcdev, pmcdev->map->pm_cfg_offset);
738 return value & BIT(pmcdev->map->pm_read_disable_bit);
173943b3
RB
739}
740
aae43c2b
GK
741static void pmc_core_slps0_display(struct pmc_dev *pmcdev, struct device *dev,
742 struct seq_file *s)
743{
744 const struct pmc_bit_map **maps = pmcdev->map->slps0_dbg_maps;
745 const struct pmc_bit_map *map;
746 int offset = pmcdev->map->slps0_dbg_offset;
747 u32 data;
748
749 while (*maps) {
750 map = *maps;
751 data = pmc_core_reg_read(pmcdev, offset);
752 offset += 4;
753 while (map->name) {
754 if (dev)
46461f87 755 dev_info(dev, "SLP_S0_DBG: %-32s\tState: %s\n",
aae43c2b
GK
756 map->name,
757 data & map->bit_mask ? "Yes" : "No");
758 if (s)
759 seq_printf(s, "SLP_S0_DBG: %-32s\tState: %s\n",
760 map->name,
761 data & map->bit_mask ? "Yes" : "No");
762 ++map;
763 }
764 ++maps;
765 }
766}
767
267fc714
GK
768static int pmc_core_lpm_get_arr_size(const struct pmc_bit_map **maps)
769{
770 int idx;
771
772 for (idx = 0; maps[idx]; idx++)
773 ;/* Nothing */
774
775 return idx;
776}
777
aae43c2b
GK
778static void pmc_core_lpm_display(struct pmc_dev *pmcdev, struct device *dev,
779 struct seq_file *s, u32 offset,
780 const char *str,
781 const struct pmc_bit_map **maps)
782{
267fc714
GK
783 int index, idx, len = 32, bit_mask, arr_size;
784 u32 *lpm_regs;
785
786 arr_size = pmc_core_lpm_get_arr_size(maps);
787 lpm_regs = kmalloc_array(arr_size, sizeof(*lpm_regs), GFP_KERNEL);
788 if (!lpm_regs)
789 return;
aae43c2b 790
267fc714 791 for (index = 0; index < arr_size; index++) {
aae43c2b
GK
792 lpm_regs[index] = pmc_core_reg_read(pmcdev, offset);
793 offset += 4;
794 }
795
267fc714 796 for (idx = 0; idx < arr_size; idx++) {
aae43c2b 797 if (dev)
46461f87 798 dev_info(dev, "\nLPM_%s_%d:\t0x%x\n", str, idx,
aae43c2b
GK
799 lpm_regs[idx]);
800 if (s)
801 seq_printf(s, "\nLPM_%s_%d:\t0x%x\n", str, idx,
802 lpm_regs[idx]);
803 for (index = 0; maps[idx][index].name && index < len; index++) {
804 bit_mask = maps[idx][index].bit_mask;
805 if (dev)
46461f87 806 dev_info(dev, "%-30s %-30d\n",
aae43c2b
GK
807 maps[idx][index].name,
808 lpm_regs[idx] & bit_mask ? 1 : 0);
809 if (s)
810 seq_printf(s, "%-30s %-30d\n",
811 maps[idx][index].name,
812 lpm_regs[idx] & bit_mask ? 1 : 0);
813 }
814 }
267fc714
GK
815
816 kfree(lpm_regs);
aae43c2b
GK
817}
818
4cf2afd6
BD
819static bool slps0_dbg_latch;
820
90113f3e
AS
821static inline u8 pmc_core_reg_read_byte(struct pmc_dev *pmcdev, int offset)
822{
823 return readb(pmcdev->regbase + offset);
824}
825
e3985478
GK
826static void pmc_core_display_map(struct seq_file *s, int index, int idx, int ip,
827 u8 pf_reg, const struct pmc_bit_map **pf_map)
0bdfaf42
RB
828{
829 seq_printf(s, "PCH IP: %-2d - %-32s\tState: %s\n",
e3985478
GK
830 ip, pf_map[idx][index].name,
831 pf_map[idx][index].bit_mask & pf_reg ? "Off" : "On");
0bdfaf42
RB
832}
833
3b1f9955 834static int pmc_core_ppfear_show(struct seq_file *s, void *unused)
0bdfaf42
RB
835{
836 struct pmc_dev *pmcdev = s->private;
e3985478 837 const struct pmc_bit_map **maps = pmcdev->map->pfear_sts;
c977b98b 838 u8 pf_regs[PPFEAR_MAX_NUM_ENTRIES];
e3985478 839 int index, iter, idx, ip = 0;
0bdfaf42 840
c977b98b 841 iter = pmcdev->map->ppfear0_offset;
0bdfaf42 842
c977b98b
SP
843 for (index = 0; index < pmcdev->map->ppfear_buckets &&
844 index < PPFEAR_MAX_NUM_ENTRIES; index++, iter++)
0bdfaf42
RB
845 pf_regs[index] = pmc_core_reg_read_byte(pmcdev, iter);
846
e3985478
GK
847 for (idx = 0; maps[idx]; idx++) {
848 for (index = 0; maps[idx][index].name &&
849 index < pmcdev->map->ppfear_buckets * 8; ip++, index++)
850 pmc_core_display_map(s, index, idx, ip,
851 pf_regs[index / 8], maps);
852 }
0bdfaf42
RB
853
854 return 0;
855}
3b1f9955 856DEFINE_SHOW_ATTRIBUTE(pmc_core_ppfear);
0bdfaf42 857
173943b3
RB
858/* This function should return link status, 0 means ready */
859static int pmc_core_mtpmc_link_status(void)
860{
861 struct pmc_dev *pmcdev = &pmc;
862 u32 value;
863
864 value = pmc_core_reg_read(pmcdev, SPT_PMC_PM_STS_OFFSET);
4f24ecff 865 return value & BIT(SPT_PMC_MSG_FULL_STS_BIT);
173943b3
RB
866}
867
868static int pmc_core_send_msg(u32 *addr_xram)
869{
870 struct pmc_dev *pmcdev = &pmc;
871 u32 dest;
872 int timeout;
873
874 for (timeout = NUM_RETRIES; timeout > 0; timeout--) {
875 if (pmc_core_mtpmc_link_status() == 0)
876 break;
877 msleep(5);
878 }
879
880 if (timeout <= 0 && pmc_core_mtpmc_link_status())
881 return -EBUSY;
882
883 dest = (*addr_xram & MTPMC_MASK) | (1U << 1);
884 pmc_core_reg_write(pmcdev, SPT_PMC_MTPMC_OFFSET, dest);
885 return 0;
886}
887
3b1f9955 888static int pmc_core_mphy_pg_show(struct seq_file *s, void *unused)
173943b3
RB
889{
890 struct pmc_dev *pmcdev = s->private;
891 const struct pmc_bit_map *map = pmcdev->map->mphy_sts;
892 u32 mphy_core_reg_low, mphy_core_reg_high;
893 u32 val_low, val_high;
894 int index, err = 0;
895
896 if (pmcdev->pmc_xram_read_bit) {
897 seq_puts(s, "Access denied: please disable PMC_READ_DISABLE setting in BIOS.");
898 return 0;
899 }
900
901 mphy_core_reg_low = (SPT_PMC_MPHY_CORE_STS_0 << 16);
902 mphy_core_reg_high = (SPT_PMC_MPHY_CORE_STS_1 << 16);
903
904 mutex_lock(&pmcdev->lock);
905
906 if (pmc_core_send_msg(&mphy_core_reg_low) != 0) {
907 err = -EBUSY;
908 goto out_unlock;
909 }
910
911 msleep(10);
912 val_low = pmc_core_reg_read(pmcdev, SPT_PMC_MFPMC_OFFSET);
913
914 if (pmc_core_send_msg(&mphy_core_reg_high) != 0) {
915 err = -EBUSY;
916 goto out_unlock;
917 }
918
919 msleep(10);
920 val_high = pmc_core_reg_read(pmcdev, SPT_PMC_MFPMC_OFFSET);
921
aff374df 922 for (index = 0; index < 8 && map[index].name; index++) {
173943b3
RB
923 seq_printf(s, "%-32s\tState: %s\n",
924 map[index].name,
925 map[index].bit_mask & val_low ? "Not power gated" :
926 "Power gated");
927 }
928
929 for (index = 8; map[index].name; index++) {
930 seq_printf(s, "%-32s\tState: %s\n",
931 map[index].name,
932 map[index].bit_mask & val_high ? "Not power gated" :
933 "Power gated");
934 }
935
936out_unlock:
937 mutex_unlock(&pmcdev->lock);
938 return err;
939}
3b1f9955 940DEFINE_SHOW_ATTRIBUTE(pmc_core_mphy_pg);
173943b3 941
fe748227
RB
942static int pmc_core_pll_show(struct seq_file *s, void *unused)
943{
944 struct pmc_dev *pmcdev = s->private;
945 const struct pmc_bit_map *map = pmcdev->map->pll_sts;
946 u32 mphy_common_reg, val;
947 int index, err = 0;
948
949 if (pmcdev->pmc_xram_read_bit) {
950 seq_puts(s, "Access denied: please disable PMC_READ_DISABLE setting in BIOS.");
951 return 0;
952 }
953
954 mphy_common_reg = (SPT_PMC_MPHY_COM_STS_0 << 16);
955 mutex_lock(&pmcdev->lock);
956
957 if (pmc_core_send_msg(&mphy_common_reg) != 0) {
958 err = -EBUSY;
959 goto out_unlock;
960 }
961
962 /* Observed PMC HW response latency for MTPMC-MFPMC is ~10 ms */
963 msleep(10);
964 val = pmc_core_reg_read(pmcdev, SPT_PMC_MFPMC_OFFSET);
965
966 for (index = 0; map[index].name ; index++) {
967 seq_printf(s, "%-32s\tState: %s\n",
968 map[index].name,
969 map[index].bit_mask & val ? "Active" : "Idle");
970 }
971
972out_unlock:
973 mutex_unlock(&pmcdev->lock);
974 return err;
975}
3b1f9955 976DEFINE_SHOW_ATTRIBUTE(pmc_core_pll);
fe748227 977
36974daf 978static int pmc_core_send_ltr_ignore(u32 value)
9c2ee199
RB
979{
980 struct pmc_dev *pmcdev = &pmc;
c977b98b 981 const struct pmc_reg_map *map = pmcdev->map;
36974daf
DB
982 u32 reg;
983 int err = 0;
95924388
AS
984
985 mutex_lock(&pmcdev->lock);
9c2ee199 986
36974daf 987 if (value > map->ltr_ignore_max) {
9c2ee199
RB
988 err = -EINVAL;
989 goto out_unlock;
990 }
991
36974daf
DB
992 reg = pmc_core_reg_read(pmcdev, map->ltr_ignore_offset);
993 reg |= BIT(value);
994 pmc_core_reg_write(pmcdev, map->ltr_ignore_offset, reg);
9c2ee199
RB
995
996out_unlock:
997 mutex_unlock(&pmcdev->lock);
36974daf
DB
998
999 return err;
1000}
1001
1002static ssize_t pmc_core_ltr_ignore_write(struct file *file,
1003 const char __user *userbuf,
1004 size_t count, loff_t *ppos)
1005{
1006 u32 buf_size, value;
1007 int err;
1008
1009 buf_size = min_t(u32, count, 64);
1010
1011 err = kstrtou32_from_user(userbuf, buf_size, 10, &value);
1012 if (err)
1013 return err;
1014
1015 err = pmc_core_send_ltr_ignore(value);
1016
9c2ee199
RB
1017 return err == 0 ? count : err;
1018}
1019
1020static int pmc_core_ltr_ignore_show(struct seq_file *s, void *unused)
1021{
1022 return 0;
1023}
1024
1025static int pmc_core_ltr_ignore_open(struct inode *inode, struct file *file)
1026{
1027 return single_open(file, pmc_core_ltr_ignore_show, inode->i_private);
1028}
1029
1030static const struct file_operations pmc_core_ltr_ignore_ops = {
1031 .open = pmc_core_ltr_ignore_open,
1032 .read = seq_read,
1033 .write = pmc_core_ltr_ignore_write,
1034 .llseek = seq_lseek,
1035 .release = single_release,
1036};
1037
4cf2afd6
BD
1038static void pmc_core_slps0_dbg_latch(struct pmc_dev *pmcdev, bool reset)
1039{
1040 const struct pmc_reg_map *map = pmcdev->map;
1041 u32 fd;
1042
1043 mutex_lock(&pmcdev->lock);
1044
1045 if (!reset && !slps0_dbg_latch)
1046 goto out_unlock;
1047
1048 fd = pmc_core_reg_read(pmcdev, map->slps0_dbg_offset);
1049 if (reset)
1050 fd &= ~CNP_PMC_LATCH_SLPS0_EVENTS;
1051 else
1052 fd |= CNP_PMC_LATCH_SLPS0_EVENTS;
1053 pmc_core_reg_write(pmcdev, map->slps0_dbg_offset, fd);
1054
3be39553 1055 slps0_dbg_latch = false;
4cf2afd6
BD
1056
1057out_unlock:
1058 mutex_unlock(&pmcdev->lock);
1059}
1060
1061static int pmc_core_slps0_dbg_show(struct seq_file *s, void *unused)
1062{
1063 struct pmc_dev *pmcdev = s->private;
4cf2afd6
BD
1064
1065 pmc_core_slps0_dbg_latch(pmcdev, false);
4d6a63e0 1066 pmc_core_slps0_display(pmcdev, NULL, s);
4cf2afd6 1067 pmc_core_slps0_dbg_latch(pmcdev, true);
4d6a63e0 1068
4cf2afd6
BD
1069 return 0;
1070}
1071DEFINE_SHOW_ATTRIBUTE(pmc_core_slps0_dbg);
1072
8122e7cd
RB
1073static u32 convert_ltr_scale(u32 val)
1074{
1075 /*
1076 * As per PCIE specification supporting document
1077 * ECN_LatencyTolnReporting_14Aug08.pdf the Latency
1078 * Tolerance Reporting data payload is encoded in a
1079 * 3 bit scale and 10 bit value fields. Values are
1080 * multiplied by the indicated scale to yield an absolute time
1081 * value, expressible in a range from 1 nanosecond to
1082 * 2^25*(2^10-1) = 34,326,183,936 nanoseconds.
1083 *
1084 * scale encoding is as follows:
1085 *
1086 * ----------------------------------------------
1087 * |scale factor | Multiplier (ns) |
1088 * ----------------------------------------------
1089 * | 0 | 1 |
1090 * | 1 | 32 |
1091 * | 2 | 1024 |
1092 * | 3 | 32768 |
1093 * | 4 | 1048576 |
1094 * | 5 | 33554432 |
1095 * | 6 | Invalid |
1096 * | 7 | Invalid |
1097 * ----------------------------------------------
1098 */
1099 if (val > 5) {
1100 pr_warn("Invalid LTR scale factor.\n");
1101 return 0;
1102 }
1103
1104 return 1U << (5 * val);
1105}
1106
2eb15055
RB
1107static int pmc_core_ltr_show(struct seq_file *s, void *unused)
1108{
1109 struct pmc_dev *pmcdev = s->private;
1110 const struct pmc_bit_map *map = pmcdev->map->ltr_show_sts;
8122e7cd
RB
1111 u64 decoded_snoop_ltr, decoded_non_snoop_ltr;
1112 u32 ltr_raw_data, scale, val;
1113 u16 snoop_ltr, nonsnoop_ltr;
2eb15055
RB
1114 int index;
1115
1116 for (index = 0; map[index].name ; index++) {
8122e7cd
RB
1117 decoded_snoop_ltr = decoded_non_snoop_ltr = 0;
1118 ltr_raw_data = pmc_core_reg_read(pmcdev,
1119 map[index].bit_mask);
1120 snoop_ltr = ltr_raw_data & ~MTPMC_MASK;
1121 nonsnoop_ltr = (ltr_raw_data >> 0x10) & ~MTPMC_MASK;
1122
1123 if (FIELD_GET(LTR_REQ_NONSNOOP, ltr_raw_data)) {
1124 scale = FIELD_GET(LTR_DECODED_SCALE, nonsnoop_ltr);
1125 val = FIELD_GET(LTR_DECODED_VAL, nonsnoop_ltr);
1126 decoded_non_snoop_ltr = val * convert_ltr_scale(scale);
1127 }
1128
1129 if (FIELD_GET(LTR_REQ_SNOOP, ltr_raw_data)) {
1130 scale = FIELD_GET(LTR_DECODED_SCALE, snoop_ltr);
1131 val = FIELD_GET(LTR_DECODED_VAL, snoop_ltr);
1132 decoded_snoop_ltr = val * convert_ltr_scale(scale);
1133 }
1134
1135 seq_printf(s, "%-32s\tLTR: RAW: 0x%-16x\tNon-Snoop(ns): %-16llu\tSnoop(ns): %-16llu\n",
1136 map[index].name, ltr_raw_data,
1137 decoded_non_snoop_ltr,
1138 decoded_snoop_ltr);
2eb15055
RB
1139 }
1140 return 0;
1141}
1142DEFINE_SHOW_ATTRIBUTE(pmc_core_ltr);
1143
a45096ac
GK
1144static int pmc_core_substate_res_show(struct seq_file *s, void *unused)
1145{
1146 struct pmc_dev *pmcdev = s->private;
c61b693c 1147 const char **lpm_modes = pmcdev->map->lpm_modes;
a45096ac
GK
1148 u32 offset = pmcdev->map->lpm_residency_offset;
1149 u32 lpm_en;
1150 int index;
1151
1152 lpm_en = pmc_core_reg_read(pmcdev, pmcdev->map->lpm_en_offset);
1153 seq_printf(s, "status substate residency\n");
1154 for (index = 0; lpm_modes[index]; index++) {
1155 seq_printf(s, "%7s %7s %-15u\n",
1156 BIT(index) & lpm_en ? "Enabled" : " ",
1157 lpm_modes[index], pmc_core_reg_read(pmcdev, offset));
1158 offset += 4;
1159 }
1160
1161 return 0;
1162}
1163DEFINE_SHOW_ATTRIBUTE(pmc_core_substate_res);
1164
f632817d
GK
1165static int pmc_core_substate_sts_regs_show(struct seq_file *s, void *unused)
1166{
1167 struct pmc_dev *pmcdev = s->private;
1168 const struct pmc_bit_map **maps = pmcdev->map->lpm_sts;
1169 u32 offset = pmcdev->map->lpm_status_offset;
1170
913f984a 1171 pmc_core_lpm_display(pmcdev, NULL, s, offset, "STATUS", maps);
f632817d
GK
1172
1173 return 0;
1174}
1175DEFINE_SHOW_ATTRIBUTE(pmc_core_substate_sts_regs);
1176
7adb1e8a
GK
1177static int pmc_core_substate_l_sts_regs_show(struct seq_file *s, void *unused)
1178{
1179 struct pmc_dev *pmcdev = s->private;
1180 const struct pmc_bit_map **maps = pmcdev->map->lpm_sts;
1181 u32 offset = pmcdev->map->lpm_live_status_offset;
1182
1183 pmc_core_lpm_display(pmcdev, NULL, s, offset, "LIVE_STATUS", maps);
1184
1185 return 0;
1186}
1187DEFINE_SHOW_ATTRIBUTE(pmc_core_substate_l_sts_regs);
1188
8aba056a
RB
1189static int pmc_core_pkgc_show(struct seq_file *s, void *unused)
1190{
1191 struct pmc_dev *pmcdev = s->private;
1192 const struct pmc_bit_map *map = pmcdev->map->msr_sts;
1193 u64 pcstate_count;
1194 int index;
1195
1196 for (index = 0; map[index].name ; index++) {
1197 if (rdmsrl_safe(map[index].bit_mask, &pcstate_count))
1198 continue;
1199
c09c6071
HP
1200 pcstate_count *= 1000;
1201 do_div(pcstate_count, tsc_khz);
1202 seq_printf(s, "%-8s : %llu\n", map[index].name,
8aba056a
RB
1203 pcstate_count);
1204 }
1205
1206 return 0;
1207}
1208DEFINE_SHOW_ATTRIBUTE(pmc_core_pkgc);
1209
b740d2e9
RB
1210static void pmc_core_dbgfs_unregister(struct pmc_dev *pmcdev)
1211{
1212 debugfs_remove_recursive(pmcdev->dbgfs_dir);
1213}
1214
15167554 1215static void pmc_core_dbgfs_register(struct pmc_dev *pmcdev)
b740d2e9 1216{
750e0f57 1217 struct dentry *dir;
b740d2e9
RB
1218
1219 dir = debugfs_create_dir("pmc_core", NULL);
b740d2e9 1220 pmcdev->dbgfs_dir = dir;
b740d2e9 1221
750e0f57
RB
1222 debugfs_create_file("slp_s0_residency_usec", 0444, dir, pmcdev,
1223 &pmc_core_dev_state);
b740d2e9 1224
6268c0b2
GK
1225 if (pmcdev->map->pfear_sts)
1226 debugfs_create_file("pch_ip_power_gating_status", 0444, dir,
1227 pmcdev, &pmc_core_ppfear_fops);
173943b3 1228
750e0f57
RB
1229 debugfs_create_file("ltr_ignore", 0644, dir, pmcdev,
1230 &pmc_core_ltr_ignore_ops);
9c2ee199 1231
cd89e92b 1232 debugfs_create_file("ltr_show", 0444, dir, pmcdev, &pmc_core_ltr_fops);
2eb15055 1233
8aba056a
RB
1234 debugfs_create_file("package_cstate_show", 0444, dir, pmcdev,
1235 &pmc_core_pkgc_fops);
1236
750e0f57
RB
1237 if (pmcdev->map->pll_sts)
1238 debugfs_create_file("pll_status", 0444, dir, pmcdev,
3b1f9955 1239 &pmc_core_pll_fops);
9c2ee199 1240
750e0f57
RB
1241 if (pmcdev->map->mphy_sts)
1242 debugfs_create_file("mphy_core_lanes_power_gating_status",
1243 0444, dir, pmcdev,
3b1f9955 1244 &pmc_core_mphy_pg_fops);
0bdfaf42 1245
4cf2afd6
BD
1246 if (pmcdev->map->slps0_dbg_maps) {
1247 debugfs_create_file("slp_s0_debug_status", 0444,
1248 dir, pmcdev,
1249 &pmc_core_slps0_dbg_fops);
1250
1251 debugfs_create_bool("slp_s0_dbg_latch", 0644,
1252 dir, &slps0_dbg_latch);
1253 }
a45096ac
GK
1254
1255 if (pmcdev->map->lpm_en_offset) {
1256 debugfs_create_file("substate_residencies", 0444,
1257 pmcdev->dbgfs_dir, pmcdev,
1258 &pmc_core_substate_res_fops);
1259 }
f632817d
GK
1260
1261 if (pmcdev->map->lpm_status_offset) {
1262 debugfs_create_file("substate_status_registers", 0444,
1263 pmcdev->dbgfs_dir, pmcdev,
1264 &pmc_core_substate_sts_regs_fops);
7adb1e8a
GK
1265 debugfs_create_file("substate_live_status_registers", 0444,
1266 pmcdev->dbgfs_dir, pmcdev,
1267 &pmc_core_substate_l_sts_regs_fops);
1268 }
0bdfaf42 1269}
b740d2e9
RB
1270
1271static const struct x86_cpu_id intel_pmc_core_ids[] = {
a69b3b1d
TG
1272 X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE_L, &spt_reg_map),
1273 X86_MATCH_INTEL_FAM6_MODEL(SKYLAKE, &spt_reg_map),
1274 X86_MATCH_INTEL_FAM6_MODEL(KABYLAKE_L, &spt_reg_map),
1275 X86_MATCH_INTEL_FAM6_MODEL(KABYLAKE, &spt_reg_map),
1276 X86_MATCH_INTEL_FAM6_MODEL(CANNONLAKE_L, &cnp_reg_map),
1277 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_L, &icl_reg_map),
1278 X86_MATCH_INTEL_FAM6_MODEL(ICELAKE_NNPI, &icl_reg_map),
1279 X86_MATCH_INTEL_FAM6_MODEL(COMETLAKE, &cnp_reg_map),
1280 X86_MATCH_INTEL_FAM6_MODEL(COMETLAKE_L, &cnp_reg_map),
1281 X86_MATCH_INTEL_FAM6_MODEL(TIGERLAKE_L, &tgl_reg_map),
1282 X86_MATCH_INTEL_FAM6_MODEL(TIGERLAKE, &tgl_reg_map),
1283 X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT, &tgl_reg_map),
e87fa339 1284 X86_MATCH_INTEL_FAM6_MODEL(ATOM_TREMONT_L, &icl_reg_map),
68cb1a97 1285 X86_MATCH_INTEL_FAM6_MODEL(ROCKETLAKE, &tgl_reg_map),
b740d2e9
RB
1286 {}
1287};
1288
21ae4357
SP
1289MODULE_DEVICE_TABLE(x86cpu, intel_pmc_core_ids);
1290
661405bd 1291static const struct pci_device_id pmc_pci_ids[] = {
476bac56
AS
1292 { PCI_VDEVICE(INTEL, SPT_PMC_PCI_DEVICE_ID) },
1293 { }
661405bd
RB
1294};
1295
238f9c11
RB
1296/*
1297 * This quirk can be used on those platforms where
cbe35819 1298 * the platform BIOS enforces 24Mhz crystal to shutdown
238f9c11
RB
1299 * before PMC can assert SLP_S0#.
1300 */
9ae11e23 1301static int quirk_xtal_ignore(const struct dmi_system_id *id)
238f9c11
RB
1302{
1303 struct pmc_dev *pmcdev = &pmc;
1304 u32 value;
1305
1306 value = pmc_core_reg_read(pmcdev, pmcdev->map->pm_vric1_offset);
1307 /* 24MHz Crystal Shutdown Qualification Disable */
1308 value |= SPT_PMC_VRIC1_XTALSDQDIS;
1309 /* Low Voltage Mode Enable */
1310 value &= ~SPT_PMC_VRIC1_SLPS0LVEN;
1311 pmc_core_reg_write(pmcdev, pmcdev->map->pm_vric1_offset, value);
1312 return 0;
1313}
1314
1315static const struct dmi_system_id pmc_core_dmi_table[] = {
1316 {
1317 .callback = quirk_xtal_ignore,
1318 .ident = "HP Elite x2 1013 G3",
1319 .matches = {
1320 DMI_MATCH(DMI_SYS_VENDOR, "HP"),
1321 DMI_MATCH(DMI_PRODUCT_NAME, "HP Elite x2 1013 G3"),
1322 },
1323 },
1324 {}
1325};
1326
6c96a78c 1327static int pmc_core_probe(struct platform_device *pdev)
b740d2e9 1328{
6c96a78c 1329 static bool device_initialized;
b740d2e9
RB
1330 struct pmc_dev *pmcdev = &pmc;
1331 const struct x86_cpu_id *cpu_id;
745698c3 1332 u64 slp_s0_addr;
b740d2e9 1333
6c96a78c
RJ
1334 if (device_initialized)
1335 return -ENODEV;
1336
b740d2e9 1337 cpu_id = x86_match_cpu(intel_pmc_core_ids);
21ae4357
SP
1338 if (!cpu_id)
1339 return -ENODEV;
1340
1341 pmcdev->map = (struct pmc_reg_map *)cpu_id->driver_data;
745698c3 1342
661405bd 1343 /*
43e82d8a
GK
1344 * Coffee Lake has CPU ID of Kaby Lake and Cannon Lake PCH. So here
1345 * Sunrisepoint PCH regmap can't be used. Use Cannon Lake PCH regmap
661405bd
RB
1346 * in this case.
1347 */
e50af833 1348 if (pmcdev->map == &spt_reg_map && !pci_dev_present(pmc_pci_ids))
661405bd
RB
1349 pmcdev->map = &cnp_reg_map;
1350
7d505758 1351 if (lpit_read_residency_count_address(&slp_s0_addr)) {
745698c3 1352 pmcdev->base_addr = PMC_BASE_ADDR_DEFAULT;
7d505758
VB
1353
1354 if (page_is_ram(PHYS_PFN(pmcdev->base_addr)))
1355 return -ENODEV;
1356 } else {
745698c3 1357 pmcdev->base_addr = slp_s0_addr - pmcdev->map->slp_s0_offset;
7d505758 1358 }
745698c3 1359
21ae4357
SP
1360 pmcdev->regbase = ioremap(pmcdev->base_addr,
1361 pmcdev->map->regmap_length);
1362 if (!pmcdev->regbase)
b740d2e9 1363 return -ENOMEM;
b740d2e9 1364
173943b3 1365 mutex_init(&pmcdev->lock);
6c96a78c 1366 platform_set_drvdata(pdev, pmcdev);
c977b98b 1367 pmcdev->pmc_xram_read_bit = pmc_core_check_read_lock_bit();
6c96a78c 1368 dmi_check_system(pmc_core_dmi_table);
173943b3 1369
36974daf
DB
1370 /*
1371 * On TGL, due to a hardware limitation, the GBE LTR blocks PC10 when
1372 * a cable is attached. Tell the PMC to ignore it.
1373 */
1374 if (pmcdev->map == &tgl_reg_map) {
1375 dev_dbg(&pdev->dev, "ignoring GBE LTR\n");
1376 pmc_core_send_ltr_ignore(3);
1377 }
1378
15167554 1379 pmc_core_dbgfs_register(pmcdev);
b740d2e9 1380
6c96a78c
RJ
1381 device_initialized = true;
1382 dev_info(&pdev->dev, " initialized\n");
1383
b740d2e9
RB
1384 return 0;
1385}
1386
6c96a78c 1387static int pmc_core_remove(struct platform_device *pdev)
2854a0aa 1388{
6c96a78c 1389 struct pmc_dev *pmcdev = platform_get_drvdata(pdev);
b740d2e9 1390
21ae4357 1391 pmc_core_dbgfs_unregister(pmcdev);
6c96a78c 1392 platform_set_drvdata(pdev, NULL);
21ae4357
SP
1393 mutex_destroy(&pmcdev->lock);
1394 iounmap(pmcdev->regbase);
6c96a78c
RJ
1395 return 0;
1396}
1397
2ac8d46d
RJ
1398static bool warn_on_s0ix_failures;
1399module_param(warn_on_s0ix_failures, bool, 0644);
1400MODULE_PARM_DESC(warn_on_s0ix_failures, "Check and warn for S0ix failures");
1401
01f259f3 1402static __maybe_unused int pmc_core_suspend(struct device *dev)
2ac8d46d
RJ
1403{
1404 struct pmc_dev *pmcdev = dev_get_drvdata(dev);
1405
1406 pmcdev->check_counters = false;
1407
1408 /* No warnings on S0ix failures */
1409 if (!warn_on_s0ix_failures)
1410 return 0;
1411
1412 /* Check if the syspend will actually use S0ix */
1413 if (pm_suspend_via_firmware())
1414 return 0;
1415
1416 /* Save PC10 residency for checking later */
1417 if (rdmsrl_safe(MSR_PKG_C10_RESIDENCY, &pmcdev->pc10_counter))
1418 return -EIO;
1419
1420 /* Save S0ix residency for checking later */
1421 if (pmc_core_dev_state_get(pmcdev, &pmcdev->s0ix_counter))
1422 return -EIO;
1423
1424 pmcdev->check_counters = true;
1425 return 0;
1426}
1427
1428static inline bool pmc_core_is_pc10_failed(struct pmc_dev *pmcdev)
1429{
1430 u64 pc10_counter;
1431
1432 if (rdmsrl_safe(MSR_PKG_C10_RESIDENCY, &pc10_counter))
1433 return false;
1434
1435 if (pc10_counter == pmcdev->pc10_counter)
1436 return true;
1437
1438 return false;
1439}
1440
1441static inline bool pmc_core_is_s0ix_failed(struct pmc_dev *pmcdev)
1442{
1443 u64 s0ix_counter;
1444
1445 if (pmc_core_dev_state_get(pmcdev, &s0ix_counter))
1446 return false;
1447
1448 if (s0ix_counter == pmcdev->s0ix_counter)
1449 return true;
1450
1451 return false;
1452}
1453
01f259f3 1454static __maybe_unused int pmc_core_resume(struct device *dev)
2ac8d46d
RJ
1455{
1456 struct pmc_dev *pmcdev = dev_get_drvdata(dev);
2e36ac08
GK
1457 const struct pmc_bit_map **maps = pmcdev->map->lpm_sts;
1458 int offset = pmcdev->map->lpm_status_offset;
2ac8d46d
RJ
1459
1460 if (!pmcdev->check_counters)
1461 return 0;
1462
1463 if (!pmc_core_is_s0ix_failed(pmcdev))
1464 return 0;
1465
1466 if (pmc_core_is_pc10_failed(pmcdev)) {
1467 /* S0ix failed because of PC10 entry failure */
1468 dev_info(dev, "CPU did not enter PC10!!! (PC10 cnt=0x%llx)\n",
1469 pmcdev->pc10_counter);
1470 return 0;
1471 }
1472
1473 /* The real interesting case - S0ix failed - lets ask PMC why. */
1474 dev_warn(dev, "CPU did not enter SLP_S0!!! (S0ix cnt=%llu)\n",
1475 pmcdev->s0ix_counter);
4d6a63e0
GK
1476 if (pmcdev->map->slps0_dbg_maps)
1477 pmc_core_slps0_display(pmcdev, dev, NULL);
2e36ac08
GK
1478 if (pmcdev->map->lpm_sts)
1479 pmc_core_lpm_display(pmcdev, dev, NULL, offset, "STATUS", maps);
4d6a63e0 1480
2ac8d46d
RJ
1481 return 0;
1482}
1483
2ac8d46d
RJ
1484static const struct dev_pm_ops pmc_core_pm_ops = {
1485 SET_LATE_SYSTEM_SLEEP_PM_OPS(pmc_core_suspend, pmc_core_resume)
1486};
1487
b02f6a2e
RJ
1488static const struct acpi_device_id pmc_core_acpi_ids[] = {
1489 {"INT33A1", 0}, /* _HID for Intel Power Engine, _CID PNP0D80*/
1490 { }
1491};
1492MODULE_DEVICE_TABLE(acpi, pmc_core_acpi_ids);
1493
6c96a78c
RJ
1494static struct platform_driver pmc_core_driver = {
1495 .driver = {
1496 .name = "intel_pmc_core",
b02f6a2e 1497 .acpi_match_table = ACPI_PTR(pmc_core_acpi_ids),
2ac8d46d 1498 .pm = &pmc_core_pm_ops,
ee7abc10 1499 .dev_groups = pmc_dev_groups,
6c96a78c
RJ
1500 },
1501 .probe = pmc_core_probe,
1502 .remove = pmc_core_remove,
1503};
1504
b02f6a2e 1505module_platform_driver(pmc_core_driver);
2854a0aa
SP
1506
1507MODULE_LICENSE("GPL v2");
1508MODULE_DESCRIPTION("Intel PMC Core Driver");