phy: samsung: phy-exynos-pcie: rework driver to support Exynos5433 PCIe PHY
[linux-2.6-block.git] / drivers / pci / quirks.c
CommitLineData
b2441318 1// SPDX-License-Identifier: GPL-2.0
1da177e4 2/*
df62ab5e
BH
3 * This file contains work-arounds for many known PCI hardware bugs.
4 * Devices present only on certain architectures (host bridges et cetera)
5 * should be handled in arch-specific code.
1da177e4 6 *
df62ab5e 7 * Note: any quirks for hotpluggable devices must _NOT_ be declared __init.
1da177e4 8 *
df62ab5e 9 * Copyright (c) 1999 Martin Mares <mj@ucw.cz>
1da177e4 10 *
df62ab5e
BH
11 * Init/reset quirks for USB host controllers should be in the USB quirks
12 * file, where their drivers can use them.
1da177e4
LT
13 */
14
1da177e4
LT
15#include <linux/types.h>
16#include <linux/kernel.h>
363c75db 17#include <linux/export.h>
1da177e4
LT
18#include <linux/pci.h>
19#include <linux/init.h>
20#include <linux/delay.h>
25be5e6c 21#include <linux/acpi.h>
75e07fc3 22#include <linux/dmi.h>
32a9a682 23#include <linux/ioport.h>
3209874a
AV
24#include <linux/sched.h>
25#include <linux/ktime.h>
9fe373f9 26#include <linux/mm.h>
ffb08634 27#include <linux/nvme.h>
630b3aff 28#include <linux/platform_data/x86/apple.h>
07f4f97d 29#include <linux/pm_runtime.h>
ad281ecf 30#include <linux/switchtec.h>
93177a74 31#include <asm/dma.h> /* isa_dma_bridge_buggy */
bc56b9e0 32#include "pci.h"
1da177e4 33
78047350
BH
34static ktime_t fixup_debug_start(struct pci_dev *dev,
35 void (*fn)(struct pci_dev *dev))
36{
37 if (initcall_debug)
d75f773c 38 pci_info(dev, "calling %pS @ %i\n", fn, task_pid_nr(current));
78047350
BH
39
40 return ktime_get();
41}
42
43static void fixup_debug_report(struct pci_dev *dev, ktime_t calltime,
44 void (*fn)(struct pci_dev *dev))
45{
46 ktime_t delta, rettime;
47 unsigned long long duration;
48
49 rettime = ktime_get();
50 delta = ktime_sub(rettime, calltime);
51 duration = (unsigned long long) ktime_to_ns(delta) >> 10;
52 if (initcall_debug || duration > 10000)
d75f773c 53 pci_info(dev, "%pS took %lld usecs\n", fn, duration);
78047350
BH
54}
55
56static void pci_do_fixups(struct pci_dev *dev, struct pci_fixup *f,
57 struct pci_fixup *end)
58{
59 ktime_t calltime;
60
61 for (; f < end; f++)
62 if ((f->class == (u32) (dev->class >> f->class_shift) ||
63 f->class == (u32) PCI_ANY_ID) &&
64 (f->vendor == dev->vendor ||
65 f->vendor == (u16) PCI_ANY_ID) &&
66 (f->device == dev->device ||
67 f->device == (u16) PCI_ANY_ID)) {
c9d8b55f
AB
68 void (*hook)(struct pci_dev *dev);
69#ifdef CONFIG_HAVE_ARCH_PREL32_RELOCATIONS
70 hook = offset_to_ptr(&f->hook_offset);
71#else
72 hook = f->hook;
73#endif
74 calltime = fixup_debug_start(dev, hook);
75 hook(dev);
76 fixup_debug_report(dev, calltime, hook);
78047350
BH
77 }
78}
79
80extern struct pci_fixup __start_pci_fixups_early[];
81extern struct pci_fixup __end_pci_fixups_early[];
82extern struct pci_fixup __start_pci_fixups_header[];
83extern struct pci_fixup __end_pci_fixups_header[];
84extern struct pci_fixup __start_pci_fixups_final[];
85extern struct pci_fixup __end_pci_fixups_final[];
86extern struct pci_fixup __start_pci_fixups_enable[];
87extern struct pci_fixup __end_pci_fixups_enable[];
88extern struct pci_fixup __start_pci_fixups_resume[];
89extern struct pci_fixup __end_pci_fixups_resume[];
90extern struct pci_fixup __start_pci_fixups_resume_early[];
91extern struct pci_fixup __end_pci_fixups_resume_early[];
92extern struct pci_fixup __start_pci_fixups_suspend[];
93extern struct pci_fixup __end_pci_fixups_suspend[];
94extern struct pci_fixup __start_pci_fixups_suspend_late[];
95extern struct pci_fixup __end_pci_fixups_suspend_late[];
96
97static bool pci_apply_fixup_final_quirks;
98
99void pci_fixup_device(enum pci_fixup_pass pass, struct pci_dev *dev)
100{
101 struct pci_fixup *start, *end;
102
103 switch (pass) {
104 case pci_fixup_early:
105 start = __start_pci_fixups_early;
106 end = __end_pci_fixups_early;
107 break;
108
109 case pci_fixup_header:
110 start = __start_pci_fixups_header;
111 end = __end_pci_fixups_header;
112 break;
113
114 case pci_fixup_final:
115 if (!pci_apply_fixup_final_quirks)
116 return;
117 start = __start_pci_fixups_final;
118 end = __end_pci_fixups_final;
119 break;
120
121 case pci_fixup_enable:
122 start = __start_pci_fixups_enable;
123 end = __end_pci_fixups_enable;
124 break;
125
126 case pci_fixup_resume:
127 start = __start_pci_fixups_resume;
128 end = __end_pci_fixups_resume;
129 break;
130
131 case pci_fixup_resume_early:
132 start = __start_pci_fixups_resume_early;
133 end = __end_pci_fixups_resume_early;
134 break;
135
136 case pci_fixup_suspend:
137 start = __start_pci_fixups_suspend;
138 end = __end_pci_fixups_suspend;
139 break;
140
141 case pci_fixup_suspend_late:
142 start = __start_pci_fixups_suspend_late;
143 end = __end_pci_fixups_suspend_late;
144 break;
145
146 default:
147 /* stupid compiler warning, you would think with an enum... */
148 return;
149 }
150 pci_do_fixups(dev, start, end);
151}
152EXPORT_SYMBOL(pci_fixup_device);
153
154static int __init pci_apply_final_quirks(void)
155{
156 struct pci_dev *dev = NULL;
157 u8 cls = 0;
158 u8 tmp;
159
160 if (pci_cache_line_size)
34c6b710 161 pr_info("PCI: CLS %u bytes\n", pci_cache_line_size << 2);
78047350
BH
162
163 pci_apply_fixup_final_quirks = true;
164 for_each_pci_dev(dev) {
165 pci_fixup_device(pci_fixup_final, dev);
166 /*
167 * If arch hasn't set it explicitly yet, use the CLS
168 * value shared by all PCI devices. If there's a
169 * mismatch, fall back to the default value.
170 */
171 if (!pci_cache_line_size) {
172 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &tmp);
173 if (!cls)
174 cls = tmp;
175 if (!tmp || cls == tmp)
176 continue;
177
34c6b710
MK
178 pci_info(dev, "CLS mismatch (%u != %u), using %u bytes\n",
179 cls << 2, tmp << 2,
180 pci_dfl_cache_line_size << 2);
78047350
BH
181 pci_cache_line_size = pci_dfl_cache_line_size;
182 }
183 }
184
185 if (!pci_cache_line_size) {
34c6b710
MK
186 pr_info("PCI: CLS %u bytes, default %u\n", cls << 2,
187 pci_dfl_cache_line_size << 2);
78047350
BH
188 pci_cache_line_size = cls ? cls : pci_dfl_cache_line_size;
189 }
190
191 return 0;
192}
193fs_initcall_sync(pci_apply_final_quirks);
194
253d2e54
JP
195/*
196 * Decoding should be disabled for a PCI device during BAR sizing to avoid
197 * conflict. But doing so may cause problems on host bridge and perhaps other
198 * key system devices. For devices that need to have mmio decoding always-on,
199 * we need to set the dev->mmio_always_on bit.
200 */
15856ad5 201static void quirk_mmio_always_on(struct pci_dev *dev)
253d2e54 202{
52d21b5e 203 dev->mmio_always_on = 1;
253d2e54 204}
52d21b5e
YL
205DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_ANY_ID, PCI_ANY_ID,
206 PCI_CLASS_BRIDGE_HOST, 8, quirk_mmio_always_on);
253d2e54 207
82e1719c
BH
208/*
209 * The Mellanox Tavor device gives false positive parity errors. Mark this
210 * device with a broken_parity_status to allow PCI scanning code to "skip"
211 * this now blacklisted device.
bd8481e1 212 */
15856ad5 213static void quirk_mellanox_tavor(struct pci_dev *dev)
bd8481e1
DT
214{
215 dev->broken_parity_status = 1; /* This device gives false positives */
216}
3c78bc61
RD
217DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR, quirk_mellanox_tavor);
218DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_DEVICE_ID_MELLANOX_TAVOR_BRIDGE, quirk_mellanox_tavor);
bd8481e1 219
82e1719c
BH
220/*
221 * Deal with broken BIOSes that neglect to enable passive release,
222 * which can cause problems in combination with the 82441FX/PPro MTRRs
223 */
1597cacb 224static void quirk_passive_release(struct pci_dev *dev)
1da177e4
LT
225{
226 struct pci_dev *d = NULL;
227 unsigned char dlc;
228
82e1719c
BH
229 /*
230 * We have to make sure a particular bit is set in the PIIX3
231 * ISA bridge, so we have to go out and find it.
232 */
1da177e4
LT
233 while ((d = pci_get_device(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, d))) {
234 pci_read_config_byte(d, 0x82, &dlc);
235 if (!(dlc & 1<<1)) {
7506dc79 236 pci_info(d, "PIIX3: Enabling Passive Release\n");
1da177e4
LT
237 dlc |= 1<<1;
238 pci_write_config_byte(d, 0x82, dlc);
239 }
240 }
241}
652c538e
AM
242DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
243DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_passive_release);
1da177e4 244
82e1719c
BH
245/*
246 * The VIA VP2/VP3/MVP3 seem to have some 'features'. There may be a
247 * workaround but VIA don't answer queries. If you happen to have good
248 * contacts at VIA ask them for me please -- Alan
249 *
250 * This appears to be BIOS not version dependent. So presumably there is a
251 * chipset level fix.
252 */
15856ad5 253static void quirk_isa_dma_hangs(struct pci_dev *dev)
1da177e4
LT
254{
255 if (!isa_dma_bridge_buggy) {
3c78bc61 256 isa_dma_bridge_buggy = 1;
7506dc79 257 pci_info(dev, "Activating ISA DMA hang workarounds\n");
1da177e4
LT
258 }
259}
82e1719c
BH
260/*
261 * It's not totally clear which chipsets are the problematic ones. We know
262 * 82C586 and 82C596 variants are affected.
263 */
652c538e
AM
264DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_0, quirk_isa_dma_hangs);
265DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C596, quirk_isa_dma_hangs);
266DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371SB_0, quirk_isa_dma_hangs);
f7625980 267DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1533, quirk_isa_dma_hangs);
652c538e
AM
268DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_1, quirk_isa_dma_hangs);
269DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_2, quirk_isa_dma_hangs);
270DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NEC, PCI_DEVICE_ID_NEC_CBUS_3, quirk_isa_dma_hangs);
1da177e4 271
4731fdcf
LB
272/*
273 * Intel NM10 "TigerPoint" LPC PM1a_STS.BM_STS must be clear
274 * for some HT machines to use C4 w/o hanging.
275 */
15856ad5 276static void quirk_tigerpoint_bm_sts(struct pci_dev *dev)
4731fdcf
LB
277{
278 u32 pmbase;
279 u16 pm1a;
280
281 pci_read_config_dword(dev, 0x40, &pmbase);
282 pmbase = pmbase & 0xff80;
283 pm1a = inw(pmbase);
284
285 if (pm1a & 0x10) {
7506dc79 286 pci_info(dev, FW_BUG "TigerPoint LPC.BM_STS cleared\n");
4731fdcf
LB
287 outw(0x10, pmbase);
288 }
289}
290DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_TGP_LPC, quirk_tigerpoint_bm_sts);
291
82e1719c 292/* Chipsets where PCI->PCI transfers vanish or hang */
15856ad5 293static void quirk_nopcipci(struct pci_dev *dev)
1da177e4 294{
3c78bc61 295 if ((pci_pci_problems & PCIPCI_FAIL) == 0) {
7506dc79 296 pci_info(dev, "Disabling direct PCI/PCI transfers\n");
1da177e4
LT
297 pci_pci_problems |= PCIPCI_FAIL;
298 }
299}
652c538e
AM
300DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_5597, quirk_nopcipci);
301DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_496, quirk_nopcipci);
236561e5 302
15856ad5 303static void quirk_nopciamd(struct pci_dev *dev)
236561e5
AC
304{
305 u8 rev;
306 pci_read_config_byte(dev, 0x08, &rev);
307 if (rev == 0x13) {
308 /* Erratum 24 */
7506dc79 309 pci_info(dev, "Chipset erratum: Disabling direct PCI/AGP transfers\n");
236561e5
AC
310 pci_pci_problems |= PCIAGP_FAIL;
311 }
312}
652c538e 313DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8151_0, quirk_nopciamd);
1da177e4 314
82e1719c 315/* Triton requires workarounds to be used by the drivers */
15856ad5 316static void quirk_triton(struct pci_dev *dev)
1da177e4 317{
3c78bc61 318 if ((pci_pci_problems&PCIPCI_TRITON) == 0) {
7506dc79 319 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
320 pci_pci_problems |= PCIPCI_TRITON;
321 }
322}
f7625980
BH
323DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437, quirk_triton);
324DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82437VX, quirk_triton);
325DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439, quirk_triton);
326DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82439TX, quirk_triton);
1da177e4
LT
327
328/*
82e1719c
BH
329 * VIA Apollo KT133 needs PCI latency patch
330 * Made according to a Windows driver-based patch by George E. Breese;
331 * see PCI Latency Adjust on http://www.viahardware.com/download/viatweak.shtm
332 * Also see http://www.au-ja.org/review-kt133a-1-en.phtml for the info on
333 * which Mr Breese based his work.
1da177e4 334 *
82e1719c
BH
335 * Updated based on further information from the site and also on
336 * information provided by VIA
1da177e4 337 */
1597cacb 338static void quirk_vialatency(struct pci_dev *dev)
1da177e4
LT
339{
340 struct pci_dev *p;
1da177e4 341 u8 busarb;
f7625980 342
82e1719c
BH
343 /*
344 * Ok, we have a potential problem chipset here. Now see if we have
345 * a buggy southbridge.
346 */
1da177e4 347 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, NULL);
3c78bc61 348 if (p != NULL) {
82e1719c
BH
349
350 /*
351 * 0x40 - 0x4f == 686B, 0x10 - 0x2f == 686A;
352 * thanks Dan Hollis.
353 * Check for buggy part revisions
354 */
2b1afa87 355 if (p->revision < 0x40 || p->revision > 0x42)
1da177e4
LT
356 goto exit;
357 } else {
358 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, NULL);
3c78bc61 359 if (p == NULL) /* No problem parts */
1da177e4 360 goto exit;
82e1719c 361
1da177e4 362 /* Check for buggy part revisions */
2b1afa87 363 if (p->revision < 0x10 || p->revision > 0x12)
1da177e4
LT
364 goto exit;
365 }
f7625980 366
1da177e4 367 /*
82e1719c
BH
368 * Ok we have the problem. Now set the PCI master grant to occur
369 * every master grant. The apparent bug is that under high PCI load
370 * (quite common in Linux of course) you can get data loss when the
371 * CPU is held off the bus for 3 bus master requests. This happens
372 * to include the IDE controllers....
1da177e4 373 *
82e1719c
BH
374 * VIA only apply this fix when an SB Live! is present but under
375 * both Linux and Windows this isn't enough, and we have seen
376 * corruption without SB Live! but with things like 3 UDMA IDE
377 * controllers. So we ignore that bit of the VIA recommendation..
1da177e4 378 */
1da177e4 379 pci_read_config_byte(dev, 0x76, &busarb);
82e1719c
BH
380
381 /*
382 * Set bit 4 and bit 5 of byte 76 to 0x01
383 * "Master priority rotation on every PCI master grant"
384 */
1da177e4
LT
385 busarb &= ~(1<<5);
386 busarb |= (1<<4);
387 pci_write_config_byte(dev, 0x76, busarb);
7506dc79 388 pci_info(dev, "Applying VIA southbridge workaround\n");
1da177e4
LT
389exit:
390 pci_dev_put(p);
391}
652c538e
AM
392DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
393DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
394DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1597cacb 395/* Must restore this on a resume from RAM */
652c538e
AM
396DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8363_0, quirk_vialatency);
397DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8371_1, quirk_vialatency);
398DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8361, quirk_vialatency);
1da177e4 399
82e1719c 400/* VIA Apollo VP3 needs ETBF on BT848/878 */
15856ad5 401static void quirk_viaetbf(struct pci_dev *dev)
1da177e4 402{
3c78bc61 403 if ((pci_pci_problems&PCIPCI_VIAETBF) == 0) {
7506dc79 404 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
405 pci_pci_problems |= PCIPCI_VIAETBF;
406 }
407}
652c538e 408DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_viaetbf);
1da177e4 409
15856ad5 410static void quirk_vsfx(struct pci_dev *dev)
1da177e4 411{
3c78bc61 412 if ((pci_pci_problems&PCIPCI_VSFX) == 0) {
7506dc79 413 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
414 pci_pci_problems |= PCIPCI_VSFX;
415 }
416}
652c538e 417DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C576, quirk_vsfx);
1da177e4
LT
418
419/*
82e1719c
BH
420 * ALi Magik requires workarounds to be used by the drivers that DMA to AGP
421 * space. Latency must be set to 0xA and Triton workaround applied too.
422 * [Info kindly provided by ALi]
f7625980 423 */
15856ad5 424static void quirk_alimagik(struct pci_dev *dev)
1da177e4 425{
3c78bc61 426 if ((pci_pci_problems&PCIPCI_ALIMAGIK) == 0) {
7506dc79 427 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
428 pci_pci_problems |= PCIPCI_ALIMAGIK|PCIPCI_TRITON;
429 }
430}
f7625980
BH
431DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1647, quirk_alimagik);
432DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M1651, quirk_alimagik);
1da177e4 433
82e1719c 434/* Natoma has some interesting boundary conditions with Zoran stuff at least */
15856ad5 435static void quirk_natoma(struct pci_dev *dev)
1da177e4 436{
3c78bc61 437 if ((pci_pci_problems&PCIPCI_NATOMA) == 0) {
7506dc79 438 pci_info(dev, "Limiting direct PCI/PCI transfers\n");
1da177e4
LT
439 pci_pci_problems |= PCIPCI_NATOMA;
440 }
441}
f7625980
BH
442DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82441, quirk_natoma);
443DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_0, quirk_natoma);
444DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443LX_1, quirk_natoma);
445DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_0, quirk_natoma);
446DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_1, quirk_natoma);
447DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443BX_2, quirk_natoma);
1da177e4
LT
448
449/*
82e1719c
BH
450 * This chip can cause PCI parity errors if config register 0xA0 is read
451 * while DMAs are occurring.
1da177e4 452 */
15856ad5 453static void quirk_citrine(struct pci_dev *dev)
1da177e4
LT
454{
455 dev->cfg_size = 0xA0;
456}
652c538e 457DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, PCI_DEVICE_ID_IBM_CITRINE, quirk_citrine);
1da177e4 458
9f33a2ae
JM
459/*
460 * This chip can cause bus lockups if config addresses above 0x600
461 * are read or written.
462 */
463static void quirk_nfp6000(struct pci_dev *dev)
464{
465 dev->cfg_size = 0x600;
466}
c2e771b0 467DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP4000, quirk_nfp6000);
9f33a2ae 468DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000, quirk_nfp6000);
2538fb89 469DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP5000, quirk_nfp6000);
9f33a2ae
JM
470DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NETRONOME, PCI_DEVICE_ID_NETRONOME_NFP6000_VF, quirk_nfp6000);
471
9fe373f9
DL
472/* On IBM Crocodile ipr SAS adapters, expand BAR to system page size */
473static void quirk_extend_bar_to_page(struct pci_dev *dev)
474{
475 int i;
476
c9c13ba4 477 for (i = 0; i < PCI_STD_NUM_BARS; i++) {
9fe373f9
DL
478 struct resource *r = &dev->resource[i];
479
480 if (r->flags & IORESOURCE_MEM && resource_size(r) < PAGE_SIZE) {
481 r->end = PAGE_SIZE - 1;
482 r->start = 0;
483 r->flags |= IORESOURCE_UNSET;
7506dc79 484 pci_info(dev, "expanded BAR %d to page size: %pR\n",
9fe373f9
DL
485 i, r);
486 }
487 }
488}
489DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_IBM, 0x034a, quirk_extend_bar_to_page);
490
1da177e4 491/*
82e1719c
BH
492 * S3 868 and 968 chips report region size equal to 32M, but they decode 64M.
493 * If it's needed, re-allocate the region.
1da177e4 494 */
15856ad5 495static void quirk_s3_64M(struct pci_dev *dev)
1da177e4
LT
496{
497 struct resource *r = &dev->resource[0];
498
499 if ((r->start & 0x3ffffff) || r->end != r->start + 0x3ffffff) {
bd064f0a 500 r->flags |= IORESOURCE_UNSET;
1da177e4
LT
501 r->start = 0;
502 r->end = 0x3ffffff;
503 }
504}
652c538e
AM
505DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_868, quirk_s3_64M);
506DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_S3, PCI_DEVICE_ID_S3_968, quirk_s3_64M);
1da177e4 507
06cf35f9
MS
508static void quirk_io(struct pci_dev *dev, int pos, unsigned size,
509 const char *name)
510{
511 u32 region;
512 struct pci_bus_region bus_region;
513 struct resource *res = dev->resource + pos;
514
515 pci_read_config_dword(dev, PCI_BASE_ADDRESS_0 + (pos << 2), &region);
516
517 if (!region)
518 return;
519
520 res->name = pci_name(dev);
521 res->flags = region & ~PCI_BASE_ADDRESS_IO_MASK;
522 res->flags |=
523 (IORESOURCE_IO | IORESOURCE_PCI_FIXED | IORESOURCE_SIZEALIGN);
524 region &= ~(size - 1);
525
526 /* Convert from PCI bus to resource space */
527 bus_region.start = region;
528 bus_region.end = region + size - 1;
529 pcibios_bus_to_resource(dev->bus, res, &bus_region);
530
7506dc79 531 pci_info(dev, FW_BUG "%s quirk: reg 0x%x: %pR\n",
06cf35f9
MS
532 name, PCI_BASE_ADDRESS_0 + (pos << 2), res);
533}
534
73d2eaac
AS
535/*
536 * Some CS5536 BIOSes (for example, the Soekris NET5501 board w/ comBIOS
537 * ver. 1.33 20070103) don't set the correct ISA PCI region header info.
538 * BAR0 should be 8 bytes; instead, it may be set to something like 8k
539 * (which conflicts w/ BAR1's memory range).
06cf35f9
MS
540 *
541 * CS553x's ISA PCI BARs may also be read-only (ref:
542 * https://bugzilla.kernel.org/show_bug.cgi?id=85991 - Comment #4 forward).
73d2eaac 543 */
15856ad5 544static void quirk_cs5536_vsa(struct pci_dev *dev)
73d2eaac 545{
06cf35f9
MS
546 static char *name = "CS5536 ISA bridge";
547
73d2eaac 548 if (pci_resource_len(dev, 0) != 8) {
06cf35f9
MS
549 quirk_io(dev, 0, 8, name); /* SMB */
550 quirk_io(dev, 1, 256, name); /* GPIO */
551 quirk_io(dev, 2, 64, name); /* MFGPT */
7506dc79 552 pci_info(dev, "%s bug detected (incorrect header); workaround applied\n",
06cf35f9 553 name);
73d2eaac
AS
554 }
555}
556DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_CS5536_ISA, quirk_cs5536_vsa);
557
65195c76
YL
558static void quirk_io_region(struct pci_dev *dev, int port,
559 unsigned size, int nr, const char *name)
560{
561 u16 region;
562 struct pci_bus_region bus_region;
563 struct resource *res = dev->resource + nr;
564
565 pci_read_config_word(dev, port, &region);
566 region &= ~(size - 1);
567
568 if (!region)
569 return;
570
571 res->name = pci_name(dev);
572 res->flags = IORESOURCE_IO;
573
574 /* Convert from PCI bus to resource space */
575 bus_region.start = region;
576 bus_region.end = region + size - 1;
fc279850 577 pcibios_bus_to_resource(dev->bus, res, &bus_region);
65195c76
YL
578
579 if (!pci_claim_resource(dev, nr))
7506dc79 580 pci_info(dev, "quirk: %pR claimed by %s\n", res, name);
65195c76 581}
1da177e4
LT
582
583/*
82e1719c
BH
584 * ATI Northbridge setups MCE the processor if you even read somewhere
585 * between 0x3b0->0x3bb or read 0x3d3
1da177e4 586 */
15856ad5 587static void quirk_ati_exploding_mce(struct pci_dev *dev)
1da177e4 588{
7506dc79 589 pci_info(dev, "ATI Northbridge, reserving I/O ports 0x3b0 to 0x3bb\n");
1da177e4
LT
590 /* Mae rhaid i ni beidio ag edrych ar y lleoliadiau I/O hyn */
591 request_region(0x3b0, 0x0C, "RadeonIGP");
592 request_region(0x3d3, 0x01, "RadeonIGP");
593}
652c538e 594DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS100, quirk_ati_exploding_mce);
1da177e4 595
be6646bf
HR
596/*
597 * In the AMD NL platform, this device ([1022:7912]) has a class code of
598 * PCI_CLASS_SERIAL_USB_XHCI (0x0c0330), which means the xhci driver will
599 * claim it.
82e1719c 600 *
be6646bf
HR
601 * But the dwc3 driver is a more specific driver for this device, and we'd
602 * prefer to use it instead of xhci. To prevent xhci from claiming the
603 * device, change the class code to 0x0c03fe, which the PCI r3.0 spec
604 * defines as "USB device (not host controller)". The dwc3 driver can then
605 * claim it based on its Vendor and Device ID.
606 */
607static void quirk_amd_nl_class(struct pci_dev *pdev)
608{
cd76d10b
BH
609 u32 class = pdev->class;
610
611 /* Use "USB Device (not host controller)" class */
7b78f48a 612 pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
7506dc79 613 pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
cd76d10b 614 class, pdev->class);
be6646bf
HR
615}
616DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_NL_USB,
617 quirk_amd_nl_class);
618
03e67425
TN
619/*
620 * Synopsys USB 3.x host HAPS platform has a class code of
621 * PCI_CLASS_SERIAL_USB_XHCI, and xhci driver can claim it. However, these
622 * devices should use dwc3-haps driver. Change these devices' class code to
623 * PCI_CLASS_SERIAL_USB_DEVICE to prevent the xhci-pci driver from claiming
624 * them.
625 */
626static void quirk_synopsys_haps(struct pci_dev *pdev)
627{
628 u32 class = pdev->class;
629
630 switch (pdev->device) {
631 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3:
632 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB3_AXI:
633 case PCI_DEVICE_ID_SYNOPSYS_HAPSUSB31:
634 pdev->class = PCI_CLASS_SERIAL_USB_DEVICE;
635 pci_info(pdev, "PCI class overridden (%#08x -> %#08x) so dwc3 driver can claim this instead of xhci\n",
636 class, pdev->class);
637 break;
638 }
639}
f57a98e1
TN
640DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_SYNOPSYS, PCI_ANY_ID,
641 PCI_CLASS_SERIAL_USB_XHCI, 0,
642 quirk_synopsys_haps);
03e67425 643
1da177e4 644/*
82e1719c
BH
645 * Let's make the southbridge information explicit instead of having to
646 * worry about people probing the ACPI areas, for example.. (Yes, it
647 * happens, and if you read the wrong ACPI register it will put the machine
648 * to sleep with no way of waking it up again. Bummer).
1da177e4
LT
649 *
650 * ALI M7101: Two IO regions pointed to by words at
651 * 0xE0 (64 bytes of ACPI registers)
652 * 0xE2 (32 bytes of SMB registers)
653 */
15856ad5 654static void quirk_ali7101_acpi(struct pci_dev *dev)
1da177e4 655{
65195c76
YL
656 quirk_io_region(dev, 0xE0, 64, PCI_BRIDGE_RESOURCES, "ali7101 ACPI");
657 quirk_io_region(dev, 0xE2, 32, PCI_BRIDGE_RESOURCES+1, "ali7101 SMB");
1da177e4 658}
652c538e 659DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AL, PCI_DEVICE_ID_AL_M7101, quirk_ali7101_acpi);
1da177e4 660
6693e74a
LT
661static void piix4_io_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
662{
663 u32 devres;
664 u32 mask, size, base;
665
666 pci_read_config_dword(dev, port, &devres);
667 if ((devres & enable) != enable)
668 return;
669 mask = (devres >> 16) & 15;
670 base = devres & 0xffff;
671 size = 16;
672 for (;;) {
673 unsigned bit = size >> 1;
674 if ((bit & mask) == bit)
675 break;
676 size = bit;
677 }
678 /*
679 * For now we only print it out. Eventually we'll want to
680 * reserve it (at least if it's in the 0x1000+ range), but
f7625980 681 * let's get enough confirmation reports first.
6693e74a
LT
682 */
683 base &= -size;
7506dc79 684 pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base + size - 1);
6693e74a
LT
685}
686
687static void piix4_mem_quirk(struct pci_dev *dev, const char *name, unsigned int port, unsigned int enable)
688{
689 u32 devres;
690 u32 mask, size, base;
691
692 pci_read_config_dword(dev, port, &devres);
693 if ((devres & enable) != enable)
694 return;
695 base = devres & 0xffff0000;
696 mask = (devres & 0x3f) << 16;
697 size = 128 << 16;
698 for (;;) {
699 unsigned bit = size >> 1;
700 if ((bit & mask) == bit)
701 break;
702 size = bit;
703 }
82e1719c 704
6693e74a
LT
705 /*
706 * For now we only print it out. Eventually we'll want to
f7625980 707 * reserve it, but let's get enough confirmation reports first.
6693e74a
LT
708 */
709 base &= -size;
7506dc79 710 pci_info(dev, "%s MMIO at %04x-%04x\n", name, base, base + size - 1);
6693e74a
LT
711}
712
1da177e4
LT
713/*
714 * PIIX4 ACPI: Two IO regions pointed to by longwords at
715 * 0x40 (64 bytes of ACPI registers)
08db2a70 716 * 0x90 (16 bytes of SMB registers)
6693e74a 717 * and a few strange programmable PIIX4 device resources.
1da177e4 718 */
15856ad5 719static void quirk_piix4_acpi(struct pci_dev *dev)
1da177e4 720{
65195c76 721 u32 res_a;
1da177e4 722
65195c76
YL
723 quirk_io_region(dev, 0x40, 64, PCI_BRIDGE_RESOURCES, "PIIX4 ACPI");
724 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+1, "PIIX4 SMB");
6693e74a
LT
725
726 /* Device resource A has enables for some of the other ones */
727 pci_read_config_dword(dev, 0x5c, &res_a);
728
729 piix4_io_quirk(dev, "PIIX4 devres B", 0x60, 3 << 21);
730 piix4_io_quirk(dev, "PIIX4 devres C", 0x64, 3 << 21);
731
732 /* Device resource D is just bitfields for static resources */
733
734 /* Device 12 enabled? */
735 if (res_a & (1 << 29)) {
736 piix4_io_quirk(dev, "PIIX4 devres E", 0x68, 1 << 20);
737 piix4_mem_quirk(dev, "PIIX4 devres F", 0x6c, 1 << 7);
738 }
739 /* Device 13 enabled? */
740 if (res_a & (1 << 30)) {
741 piix4_io_quirk(dev, "PIIX4 devres G", 0x70, 1 << 20);
742 piix4_mem_quirk(dev, "PIIX4 devres H", 0x74, 1 << 7);
743 }
744 piix4_io_quirk(dev, "PIIX4 devres I", 0x78, 1 << 20);
745 piix4_io_quirk(dev, "PIIX4 devres J", 0x7c, 1 << 20);
1da177e4 746}
652c538e
AM
747DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82371AB_3, quirk_piix4_acpi);
748DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82443MX_3, quirk_piix4_acpi);
1da177e4 749
cdb97558
JS
750#define ICH_PMBASE 0x40
751#define ICH_ACPI_CNTL 0x44
752#define ICH4_ACPI_EN 0x10
753#define ICH6_ACPI_EN 0x80
754#define ICH4_GPIOBASE 0x58
755#define ICH4_GPIO_CNTL 0x5c
756#define ICH4_GPIO_EN 0x10
757#define ICH6_GPIOBASE 0x48
758#define ICH6_GPIO_CNTL 0x4c
759#define ICH6_GPIO_EN 0x10
760
1da177e4
LT
761/*
762 * ICH4, ICH4-M, ICH5, ICH5-M ACPI: Three IO regions pointed to by longwords at
763 * 0x40 (128 bytes of ACPI, GPIO & TCO registers)
764 * 0x58 (64 bytes of GPIO I/O space)
765 */
15856ad5 766static void quirk_ich4_lpc_acpi(struct pci_dev *dev)
1da177e4 767{
cdb97558 768 u8 enable;
1da177e4 769
87e3dc38
JS
770 /*
771 * The check for PCIBIOS_MIN_IO is to ensure we won't create a conflict
772 * with low legacy (and fixed) ports. We don't know the decoding
773 * priority and can't tell whether the legacy device or the one created
774 * here is really at that address. This happens on boards with broken
775 * BIOSes.
82e1719c 776 */
cdb97558 777 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
65195c76
YL
778 if (enable & ICH4_ACPI_EN)
779 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
780 "ICH4 ACPI/GPIO/TCO");
1da177e4 781
cdb97558 782 pci_read_config_byte(dev, ICH4_GPIO_CNTL, &enable);
65195c76
YL
783 if (enable & ICH4_GPIO_EN)
784 quirk_io_region(dev, ICH4_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
785 "ICH4 GPIO");
1da177e4 786}
652c538e
AM
787DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, quirk_ich4_lpc_acpi);
788DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AB_0, quirk_ich4_lpc_acpi);
789DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, quirk_ich4_lpc_acpi);
790DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_10, quirk_ich4_lpc_acpi);
791DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, quirk_ich4_lpc_acpi);
792DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, quirk_ich4_lpc_acpi);
793DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, quirk_ich4_lpc_acpi);
794DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, quirk_ich4_lpc_acpi);
795DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, quirk_ich4_lpc_acpi);
796DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_1, quirk_ich4_lpc_acpi);
1da177e4 797
15856ad5 798static void ich6_lpc_acpi_gpio(struct pci_dev *dev)
2cea752f 799{
cdb97558 800 u8 enable;
2cea752f 801
cdb97558 802 pci_read_config_byte(dev, ICH_ACPI_CNTL, &enable);
65195c76
YL
803 if (enable & ICH6_ACPI_EN)
804 quirk_io_region(dev, ICH_PMBASE, 128, PCI_BRIDGE_RESOURCES,
805 "ICH6 ACPI/GPIO/TCO");
2cea752f 806
cdb97558 807 pci_read_config_byte(dev, ICH6_GPIO_CNTL, &enable);
65195c76
YL
808 if (enable & ICH6_GPIO_EN)
809 quirk_io_region(dev, ICH6_GPIOBASE, 64, PCI_BRIDGE_RESOURCES+1,
810 "ICH6 GPIO");
2cea752f 811}
894886e5 812
82e1719c
BH
813static void ich6_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
814 const char *name, int dynsize)
894886e5
LT
815{
816 u32 val;
817 u32 size, base;
818
819 pci_read_config_dword(dev, reg, &val);
820
821 /* Enabled? */
822 if (!(val & 1))
823 return;
824 base = val & 0xfffc;
825 if (dynsize) {
826 /*
827 * This is not correct. It is 16, 32 or 64 bytes depending on
828 * register D31:F0:ADh bits 5:4.
829 *
830 * But this gets us at least _part_ of it.
831 */
832 size = 16;
833 } else {
834 size = 128;
835 }
836 base &= ~(size-1);
837
82e1719c
BH
838 /*
839 * Just print it out for now. We should reserve it after more
840 * debugging.
841 */
7506dc79 842 pci_info(dev, "%s PIO at %04x-%04x\n", name, base, base+size-1);
894886e5
LT
843}
844
15856ad5 845static void quirk_ich6_lpc(struct pci_dev *dev)
894886e5
LT
846{
847 /* Shared ACPI/GPIO decode with all ICH6+ */
848 ich6_lpc_acpi_gpio(dev);
849
850 /* ICH6-specific generic IO decode */
851 ich6_lpc_generic_decode(dev, 0x84, "LPC Generic IO decode 1", 0);
852 ich6_lpc_generic_decode(dev, 0x88, "LPC Generic IO decode 2", 1);
853}
854DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_0, quirk_ich6_lpc);
855DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, quirk_ich6_lpc);
856
82e1719c
BH
857static void ich7_lpc_generic_decode(struct pci_dev *dev, unsigned reg,
858 const char *name)
894886e5
LT
859{
860 u32 val;
861 u32 mask, base;
862
863 pci_read_config_dword(dev, reg, &val);
864
865 /* Enabled? */
866 if (!(val & 1))
867 return;
868
82e1719c 869 /* IO base in bits 15:2, mask in bits 23:18, both are dword-based */
894886e5
LT
870 base = val & 0xfffc;
871 mask = (val >> 16) & 0xfc;
872 mask |= 3;
873
82e1719c
BH
874 /*
875 * Just print it out for now. We should reserve it after more
876 * debugging.
877 */
7506dc79 878 pci_info(dev, "%s PIO at %04x (mask %04x)\n", name, base, mask);
894886e5
LT
879}
880
881/* ICH7-10 has the same common LPC generic IO decode registers */
15856ad5 882static void quirk_ich7_lpc(struct pci_dev *dev)
894886e5 883{
5d9c0a79 884 /* We share the common ACPI/GPIO decode with ICH6 */
894886e5
LT
885 ich6_lpc_acpi_gpio(dev);
886
887 /* And have 4 ICH7+ generic decodes */
888 ich7_lpc_generic_decode(dev, 0x84, "ICH7 LPC Generic IO decode 1");
889 ich7_lpc_generic_decode(dev, 0x88, "ICH7 LPC Generic IO decode 2");
890 ich7_lpc_generic_decode(dev, 0x8c, "ICH7 LPC Generic IO decode 3");
891 ich7_lpc_generic_decode(dev, 0x90, "ICH7 LPC Generic IO decode 4");
892}
893DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_0, quirk_ich7_lpc);
894DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_1, quirk_ich7_lpc);
895DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH7_31, quirk_ich7_lpc);
896DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_0, quirk_ich7_lpc);
897DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_2, quirk_ich7_lpc);
898DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_3, quirk_ich7_lpc);
899DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_1, quirk_ich7_lpc);
900DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH8_4, quirk_ich7_lpc);
901DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_2, quirk_ich7_lpc);
902DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_4, quirk_ich7_lpc);
903DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_7, quirk_ich7_lpc);
904DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH9_8, quirk_ich7_lpc);
905DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH10_1, quirk_ich7_lpc);
2cea752f 906
1da177e4
LT
907/*
908 * VIA ACPI: One IO region pointed to by longword at
909 * 0x48 or 0x20 (256 bytes of ACPI registers)
910 */
15856ad5 911static void quirk_vt82c586_acpi(struct pci_dev *dev)
1da177e4 912{
65195c76
YL
913 if (dev->revision & 0x10)
914 quirk_io_region(dev, 0x48, 256, PCI_BRIDGE_RESOURCES,
915 "vt82c586 ACPI");
1da177e4 916}
652c538e 917DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_vt82c586_acpi);
1da177e4
LT
918
919/*
920 * VIA VT82C686 ACPI: Three IO region pointed to by (long)words at
921 * 0x48 (256 bytes of ACPI registers)
922 * 0x70 (128 bytes of hardware monitoring register)
923 * 0x90 (16 bytes of SMB registers)
924 */
15856ad5 925static void quirk_vt82c686_acpi(struct pci_dev *dev)
1da177e4 926{
1da177e4
LT
927 quirk_vt82c586_acpi(dev);
928
65195c76
YL
929 quirk_io_region(dev, 0x70, 128, PCI_BRIDGE_RESOURCES+1,
930 "vt82c686 HW-mon");
1da177e4 931
65195c76 932 quirk_io_region(dev, 0x90, 16, PCI_BRIDGE_RESOURCES+2, "vt82c686 SMB");
1da177e4 933}
652c538e 934DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_vt82c686_acpi);
1da177e4 935
6d85f29b
IK
936/*
937 * VIA VT8235 ISA Bridge: Two IO regions pointed to by words at
938 * 0x88 (128 bytes of power management registers)
939 * 0xd0 (16 bytes of SMB registers)
940 */
15856ad5 941static void quirk_vt8235_acpi(struct pci_dev *dev)
6d85f29b 942{
65195c76
YL
943 quirk_io_region(dev, 0x88, 128, PCI_BRIDGE_RESOURCES, "vt8235 PM");
944 quirk_io_region(dev, 0xd0, 16, PCI_BRIDGE_RESOURCES+1, "vt8235 SMB");
6d85f29b
IK
945}
946DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_vt8235_acpi);
947
1f56f4a2 948/*
82e1719c
BH
949 * TI XIO2000a PCIe-PCI Bridge erroneously reports it supports fast
950 * back-to-back: Disable fast back-to-back on the secondary bus segment
1f56f4a2 951 */
15856ad5 952static void quirk_xio2000a(struct pci_dev *dev)
1f56f4a2
GB
953{
954 struct pci_dev *pdev;
955 u16 command;
956
7506dc79 957 pci_warn(dev, "TI XIO2000a quirk detected; secondary bus fast back-to-back transfers disabled\n");
1f56f4a2
GB
958 list_for_each_entry(pdev, &dev->subordinate->devices, bus_list) {
959 pci_read_config_word(pdev, PCI_COMMAND, &command);
960 if (command & PCI_COMMAND_FAST_BACK)
961 pci_write_config_word(pdev, PCI_COMMAND, command & ~PCI_COMMAND_FAST_BACK);
962 }
963}
964DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_TI, PCI_DEVICE_ID_TI_XIO2000A,
965 quirk_xio2000a);
1da177e4 966
f7625980 967#ifdef CONFIG_X86_IO_APIC
1da177e4
LT
968
969#include <asm/io_apic.h>
970
971/*
972 * VIA 686A/B: If an IO-APIC is active, we need to route all on-chip
973 * devices to the external APIC.
974 *
82e1719c
BH
975 * TODO: When we have device-specific interrupt routers, this code will go
976 * away from quirks.
1da177e4 977 */
1597cacb 978static void quirk_via_ioapic(struct pci_dev *dev)
1da177e4
LT
979{
980 u8 tmp;
f7625980 981
1da177e4
LT
982 if (nr_ioapics < 1)
983 tmp = 0; /* nothing routed to external APIC */
984 else
985 tmp = 0x1f; /* all known bits (4-0) routed to external APIC */
f7625980 986
7506dc79 987 pci_info(dev, "%sbling VIA external APIC routing\n",
1da177e4
LT
988 tmp == 0 ? "Disa" : "Ena");
989
990 /* Offset 0x58: External APIC IRQ output control */
3c78bc61 991 pci_write_config_byte(dev, 0x58, tmp);
1da177e4 992}
652c538e 993DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
e1a2a51e 994DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_ioapic);
1da177e4 995
a1740913 996/*
f7625980 997 * VIA 8237: Some BIOSes don't set the 'Bypass APIC De-Assert Message' Bit.
a1740913
KW
998 * This leads to doubled level interrupt rates.
999 * Set this bit to get rid of cycle wastage.
1000 * Otherwise uncritical.
1001 */
1597cacb 1002static void quirk_via_vt8237_bypass_apic_deassert(struct pci_dev *dev)
a1740913
KW
1003{
1004 u8 misc_control2;
1005#define BYPASS_APIC_DEASSERT 8
1006
1007 pci_read_config_byte(dev, 0x5B, &misc_control2);
1008 if (!(misc_control2 & BYPASS_APIC_DEASSERT)) {
7506dc79 1009 pci_info(dev, "Bypassing VIA 8237 APIC De-Assert Message\n");
a1740913
KW
1010 pci_write_config_byte(dev, 0x5B, misc_control2|BYPASS_APIC_DEASSERT);
1011 }
1012}
1013DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
e1a2a51e 1014DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_vt8237_bypass_apic_deassert);
a1740913 1015
1da177e4 1016/*
82e1719c 1017 * The AMD IO-APIC can hang the box when an APIC IRQ is masked.
1da177e4
LT
1018 * We check all revs >= B0 (yet not in the pre production!) as the bug
1019 * is currently marked NoFix
1020 *
1021 * We have multiple reports of hangs with this chipset that went away with
236561e5 1022 * noapic specified. For the moment we assume it's the erratum. We may be wrong
82e1719c 1023 * of course. However the advice is demonstrably good even if so.
1da177e4 1024 */
15856ad5 1025static void quirk_amd_ioapic(struct pci_dev *dev)
1da177e4 1026{
44c10138 1027 if (dev->revision >= 0x02) {
7506dc79
FL
1028 pci_warn(dev, "I/O APIC: AMD Erratum #22 may be present. In the event of instability try\n");
1029 pci_warn(dev, " : booting with the \"noapic\" option\n");
1da177e4
LT
1030 }
1031}
652c538e 1032DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_VIPER_7410, quirk_amd_ioapic);
1da177e4
LT
1033#endif /* CONFIG_X86_IO_APIC */
1034
0bec9057 1035#if defined(CONFIG_ARM64) && defined(CONFIG_PCI_ATS)
21b5b8ee
AJ
1036
1037static void quirk_cavium_sriov_rnm_link(struct pci_dev *dev)
1038{
82e1719c 1039 /* Fix for improper SR-IOV configuration on Cavium cn88xx RNM device */
21b5b8ee
AJ
1040 if (dev->subsystem_device == 0xa118)
1041 dev->sriov->link = dev->devfn;
1042}
1043DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CAVIUM, 0xa018, quirk_cavium_sriov_rnm_link);
1044#endif
1045
d556ad4b
PO
1046/*
1047 * Some settings of MMRBC can lead to data corruption so block changes.
1048 * See AMD 8131 HyperTransport PCI-X Tunnel Revision Guide
1049 */
15856ad5 1050static void quirk_amd_8131_mmrbc(struct pci_dev *dev)
d556ad4b 1051{
aa288d4d 1052 if (dev->subordinate && dev->revision <= 0x12) {
7506dc79 1053 pci_info(dev, "AMD8131 rev %x detected; disabling PCI-X MMRBC\n",
227f0647 1054 dev->revision);
d556ad4b
PO
1055 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MMRBC;
1056 }
1057}
1058DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_amd_8131_mmrbc);
1da177e4 1059
1da177e4 1060/*
82e1719c
BH
1061 * FIXME: it is questionable that quirk_via_acpi() is needed. It shows up
1062 * as an ISA bridge, and does not support the PCI_INTERRUPT_LINE register
1063 * at all. Therefore it seems like setting the pci_dev's IRQ to the value
1064 * of the ACPI SCI interrupt is only done for convenience.
1da177e4
LT
1065 * -jgarzik
1066 */
15856ad5 1067static void quirk_via_acpi(struct pci_dev *d)
1da177e4 1068{
1da177e4 1069 u8 irq;
82e1719c
BH
1070
1071 /* VIA ACPI device: SCI IRQ line in PCI config byte 0x42 */
1da177e4
LT
1072 pci_read_config_byte(d, 0x42, &irq);
1073 irq &= 0xf;
1074 if (irq && (irq != 2))
1075 d->irq = irq;
1076}
652c538e
AM
1077DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C586_3, quirk_via_acpi);
1078DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686_4, quirk_via_acpi);
1da177e4 1079
82e1719c 1080/* VIA bridges which have VLink */
c06bb5d4
JD
1081static int via_vlink_dev_lo = -1, via_vlink_dev_hi = 18;
1082
1083static void quirk_via_bridge(struct pci_dev *dev)
1084{
1085 /* See what bridge we have and find the device ranges */
1086 switch (dev->device) {
1087 case PCI_DEVICE_ID_VIA_82C686:
82e1719c
BH
1088 /*
1089 * The VT82C686 is special; it attaches to PCI and can have
1090 * any device number. All its subdevices are functions of
1091 * that single device.
1092 */
cb7468ef
JD
1093 via_vlink_dev_lo = PCI_SLOT(dev->devfn);
1094 via_vlink_dev_hi = PCI_SLOT(dev->devfn);
c06bb5d4
JD
1095 break;
1096 case PCI_DEVICE_ID_VIA_8237:
1097 case PCI_DEVICE_ID_VIA_8237A:
1098 via_vlink_dev_lo = 15;
1099 break;
1100 case PCI_DEVICE_ID_VIA_8235:
1101 via_vlink_dev_lo = 16;
1102 break;
1103 case PCI_DEVICE_ID_VIA_8231:
1104 case PCI_DEVICE_ID_VIA_8233_0:
1105 case PCI_DEVICE_ID_VIA_8233A:
1106 case PCI_DEVICE_ID_VIA_8233C_0:
1107 via_vlink_dev_lo = 17;
1108 break;
1109 }
1110}
1111DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C686, quirk_via_bridge);
1112DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8231, quirk_via_bridge);
1113DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233_0, quirk_via_bridge);
1114DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233A, quirk_via_bridge);
1115DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8233C_0, quirk_via_bridge);
1116DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235, quirk_via_bridge);
1117DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, quirk_via_bridge);
1118DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237A, quirk_via_bridge);
09d6029f 1119
82e1719c
BH
1120/*
1121 * quirk_via_vlink - VIA VLink IRQ number update
1122 * @dev: PCI device
1597cacb 1123 *
82e1719c
BH
1124 * If the device we are dealing with is on a PIC IRQ we need to ensure that
1125 * the IRQ line register which usually is not relevant for PCI cards, is
1126 * actually written so that interrupts get sent to the right place.
1127 *
1128 * We only do this on systems where a VIA south bridge was detected, and
1129 * only for VIA devices on the motherboard (see quirk_via_bridge above).
1597cacb 1130 */
1597cacb 1131static void quirk_via_vlink(struct pci_dev *dev)
25be5e6c
LB
1132{
1133 u8 irq, new_irq;
1134
c06bb5d4
JD
1135 /* Check if we have VLink at all */
1136 if (via_vlink_dev_lo == -1)
09d6029f
DD
1137 return;
1138
1139 new_irq = dev->irq;
1140
1141 /* Don't quirk interrupts outside the legacy IRQ range */
1142 if (!new_irq || new_irq > 15)
1143 return;
1144
1597cacb 1145 /* Internal device ? */
c06bb5d4
JD
1146 if (dev->bus->number != 0 || PCI_SLOT(dev->devfn) > via_vlink_dev_hi ||
1147 PCI_SLOT(dev->devfn) < via_vlink_dev_lo)
1597cacb
AC
1148 return;
1149
82e1719c
BH
1150 /*
1151 * This is an internal VLink device on a PIC interrupt. The BIOS
1152 * ought to have set this but may not have, so we redo it.
1153 */
25be5e6c
LB
1154 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1155 if (new_irq != irq) {
7506dc79 1156 pci_info(dev, "VIA VLink IRQ fixup, from %d to %d\n",
f0fda801 1157 irq, new_irq);
25be5e6c
LB
1158 udelay(15); /* unknown if delay really needed */
1159 pci_write_config_byte(dev, PCI_INTERRUPT_LINE, new_irq);
1160 }
1161}
1597cacb 1162DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_VIA, PCI_ANY_ID, quirk_via_vlink);
25be5e6c 1163
1da177e4 1164/*
82e1719c
BH
1165 * VIA VT82C598 has its device ID settable and many BIOSes set it to the ID
1166 * of VT82C597 for backward compatibility. We need to switch it off to be
1167 * able to recognize the real type of the chip.
1da177e4 1168 */
15856ad5 1169static void quirk_vt82c598_id(struct pci_dev *dev)
1da177e4
LT
1170{
1171 pci_write_config_byte(dev, 0xfc, 0);
1172 pci_read_config_word(dev, PCI_DEVICE_ID, &dev->device);
1173}
652c538e 1174DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_82C597_0, quirk_vt82c598_id);
1da177e4
LT
1175
1176/*
82e1719c
BH
1177 * CardBus controllers have a legacy base address that enables them to
1178 * respond as i82365 pcmcia controllers. We don't want them to do this
1179 * even if the Linux CardBus driver is not loaded, because the Linux i82365
1180 * driver does not (and should not) handle CardBus.
1da177e4 1181 */
1597cacb 1182static void quirk_cardbus_legacy(struct pci_dev *dev)
1da177e4 1183{
1da177e4
LT
1184 pci_write_config_dword(dev, PCI_CB_LEGACY_MODE_BASE, 0);
1185}
ae9de56b
YL
1186DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_ANY_ID, PCI_ANY_ID,
1187 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1188DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_ANY_ID, PCI_ANY_ID,
1189 PCI_CLASS_BRIDGE_CARDBUS, 8, quirk_cardbus_legacy);
1da177e4
LT
1190
1191/*
82e1719c
BH
1192 * Following the PCI ordering rules is optional on the AMD762. I'm not sure
1193 * what the designers were smoking but let's not inhale...
1da177e4 1194 *
82e1719c
BH
1195 * To be fair to AMD, it follows the spec by default, it's BIOS people who
1196 * turn it off!
1da177e4 1197 */
1597cacb 1198static void quirk_amd_ordering(struct pci_dev *dev)
1da177e4
LT
1199{
1200 u32 pcic;
1201 pci_read_config_dword(dev, 0x4C, &pcic);
3c78bc61 1202 if ((pcic & 6) != 6) {
1da177e4 1203 pcic |= 6;
7506dc79 1204 pci_warn(dev, "BIOS failed to enable PCI standards compliance; fixing this error\n");
1da177e4
LT
1205 pci_write_config_dword(dev, 0x4C, pcic);
1206 pci_read_config_dword(dev, 0x84, &pcic);
3c78bc61 1207 pcic |= (1 << 23); /* Required in this mode */
1da177e4
LT
1208 pci_write_config_dword(dev, 0x84, pcic);
1209 }
1210}
652c538e 1211DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
e1a2a51e 1212DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_FE_GATE_700C, quirk_amd_ordering);
1da177e4
LT
1213
1214/*
82e1719c 1215 * DreamWorks-provided workaround for Dunord I-3000 problem
1da177e4 1216 *
82e1719c
BH
1217 * This card decodes and responds to addresses not apparently assigned to
1218 * it. We force a larger allocation to ensure that nothing gets put too
1219 * close to it.
1da177e4 1220 */
15856ad5 1221static void quirk_dunord(struct pci_dev *dev)
1da177e4 1222{
3c78bc61 1223 struct resource *r = &dev->resource[1];
bd064f0a
BH
1224
1225 r->flags |= IORESOURCE_UNSET;
1da177e4
LT
1226 r->start = 0;
1227 r->end = 0xffffff;
1228}
652c538e 1229DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_DUNORD, PCI_DEVICE_ID_DUNORD_I3000, quirk_dunord);
1da177e4
LT
1230
1231/*
82e1719c
BH
1232 * i82380FB mobile docking controller: its PCI-to-PCI bridge is subtractive
1233 * decoding (transparent), and does indicate this in the ProgIf.
1234 * Unfortunately, the ProgIf value is wrong - 0x80 instead of 0x01.
1da177e4 1235 */
15856ad5 1236static void quirk_transparent_bridge(struct pci_dev *dev)
1da177e4
LT
1237{
1238 dev->transparent = 1;
1239}
652c538e
AM
1240DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82380FB, quirk_transparent_bridge);
1241DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA, 0x605, quirk_transparent_bridge);
1da177e4
LT
1242
1243/*
82e1719c
BH
1244 * Common misconfiguration of the MediaGX/Geode PCI master that will reduce
1245 * PCI bandwidth from 70MB/s to 25MB/s. See the GXM/GXLV/GX1 datasheets
1246 * found at http://www.national.com/analog for info on what these bits do.
1247 * <christer@weinigel.se>
1da177e4 1248 */
1597cacb 1249static void quirk_mediagx_master(struct pci_dev *dev)
1da177e4
LT
1250{
1251 u8 reg;
3c78bc61 1252
1da177e4
LT
1253 pci_read_config_byte(dev, 0x41, &reg);
1254 if (reg & 2) {
1255 reg &= ~2;
7506dc79 1256 pci_info(dev, "Fixup for MediaGX/Geode Slave Disconnect Boundary (0x41=0x%02x)\n",
227f0647 1257 reg);
3c78bc61 1258 pci_write_config_byte(dev, 0x41, reg);
1da177e4
LT
1259 }
1260}
652c538e
AM
1261DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1262DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_CYRIX, PCI_DEVICE_ID_CYRIX_PCI_MASTER, quirk_mediagx_master);
1da177e4 1263
1da177e4 1264/*
82e1719c
BH
1265 * Ensure C0 rev restreaming is off. This is normally done by the BIOS but
1266 * in the odd case it is not the results are corruption hence the presence
1267 * of a Linux check.
1da177e4 1268 */
1597cacb 1269static void quirk_disable_pxb(struct pci_dev *pdev)
1da177e4
LT
1270{
1271 u16 config;
f7625980 1272
44c10138 1273 if (pdev->revision != 0x04) /* Only C0 requires this */
1da177e4
LT
1274 return;
1275 pci_read_config_word(pdev, 0x40, &config);
1276 if (config & (1<<6)) {
1277 config &= ~(1<<6);
1278 pci_write_config_word(pdev, 0x40, config);
7506dc79 1279 pci_info(pdev, "C0 revision 450NX. Disabling PCI restreaming\n");
1da177e4
LT
1280 }
1281}
652c538e 1282DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
e1a2a51e 1283DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82454NX, quirk_disable_pxb);
1da177e4 1284
25e742b2 1285static void quirk_amd_ide_mode(struct pci_dev *pdev)
ab17443a 1286{
5deab536 1287 /* set SBX00/Hudson-2 SATA in IDE mode to AHCI mode */
05a7d22b 1288 u8 tmp;
ab17443a 1289
05a7d22b
CC
1290 pci_read_config_byte(pdev, PCI_CLASS_DEVICE, &tmp);
1291 if (tmp == 0x01) {
ab17443a
CH
1292 pci_read_config_byte(pdev, 0x40, &tmp);
1293 pci_write_config_byte(pdev, 0x40, tmp|1);
1294 pci_write_config_byte(pdev, 0x9, 1);
1295 pci_write_config_byte(pdev, 0xa, 6);
1296 pci_write_config_byte(pdev, 0x40, tmp);
1297
c9f89475 1298 pdev->class = PCI_CLASS_STORAGE_SATA_AHCI;
7506dc79 1299 pci_info(pdev, "set SATA to AHCI mode\n");
ab17443a
CH
1300 }
1301}
05a7d22b 1302DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
e1a2a51e 1303DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP600_SATA, quirk_amd_ide_mode);
05a7d22b 1304DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
e1a2a51e 1305DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_IXP700_SATA, quirk_amd_ide_mode);
5deab536
SH
1306DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
1307DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_HUDSON2_SATA_IDE, quirk_amd_ide_mode);
fafe5c3d
SH
1308DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
1309DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AMD, 0x7900, quirk_amd_ide_mode);
ab17443a 1310
82e1719c 1311/* Serverworks CSB5 IDE does not fully support native mode */
15856ad5 1312static void quirk_svwks_csb5ide(struct pci_dev *pdev)
1da177e4
LT
1313{
1314 u8 prog;
1315 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1316 if (prog & 5) {
1317 prog &= ~5;
1318 pdev->class &= ~5;
1319 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
368c73d4 1320 /* PCI layer will sort out resources */
1da177e4
LT
1321 }
1322}
652c538e 1323DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_CSB5IDE, quirk_svwks_csb5ide);
1da177e4 1324
82e1719c 1325/* Intel 82801CAM ICH3-M datasheet says IDE modes must be the same */
15856ad5 1326static void quirk_ide_samemode(struct pci_dev *pdev)
1da177e4
LT
1327{
1328 u8 prog;
1329
1330 pci_read_config_byte(pdev, PCI_CLASS_PROG, &prog);
1331
1332 if (((prog & 1) && !(prog & 4)) || ((prog & 4) && !(prog & 1))) {
7506dc79 1333 pci_info(pdev, "IDE mode mismatch; forcing legacy mode\n");
1da177e4
LT
1334 prog &= ~5;
1335 pdev->class &= ~5;
1336 pci_write_config_byte(pdev, PCI_CLASS_PROG, prog);
1da177e4
LT
1337 }
1338}
368c73d4 1339DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_10, quirk_ide_samemode);
1da177e4 1340
82e1719c 1341/* Some ATA devices break if put into D3 */
15856ad5 1342static void quirk_no_ata_d3(struct pci_dev *pdev)
979b1791 1343{
faa738bb 1344 pdev->dev_flags |= PCI_DEV_FLAGS_NO_D3;
979b1791 1345}
faa738bb
YL
1346/* Quirk the legacy ATA devices only. The AHCI ones are ok */
1347DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_SERVERWORKS, PCI_ANY_ID,
1348 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
1349DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
1350 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
7a661c6f 1351/* ALi loses some register settings that we cannot then restore */
faa738bb
YL
1352DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID,
1353 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
7a661c6f
AC
1354/* VIA comes back fine but we need to keep it alive or ACPI GTM failures
1355 occur when mode detecting */
faa738bb
YL
1356DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_VIA, PCI_ANY_ID,
1357 PCI_CLASS_STORAGE_IDE, 8, quirk_no_ata_d3);
979b1791 1358
82e1719c
BH
1359/*
1360 * This was originally an Alpha-specific thing, but it really fits here.
1da177e4
LT
1361 * The i82375 PCI/EISA bridge appears as non-classified. Fix that.
1362 */
15856ad5 1363static void quirk_eisa_bridge(struct pci_dev *dev)
1da177e4
LT
1364{
1365 dev->class = PCI_CLASS_BRIDGE_EISA << 8;
1366}
652c538e 1367DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82375, quirk_eisa_bridge);
1da177e4
LT
1368
1369/*
1370 * On ASUS P4B boards, the SMBus PCI Device within the ICH2/4 southbridge
1371 * is not activated. The myth is that Asus said that they do not want the
1372 * users to be irritated by just another PCI Device in the Win98 device
f7625980 1373 * manager. (see the file prog/hotplug/README.p4b in the lm_sensors
1da177e4
LT
1374 * package 2.7.0 for details)
1375 *
f7625980
BH
1376 * The SMBus PCI Device can be activated by setting a bit in the ICH LPC
1377 * bridge. Unfortunately, this device has no subvendor/subdevice ID. So it
d7698edc 1378 * becomes necessary to do this tweak in two steps -- the chosen trigger
1379 * is either the Host bridge (preferred) or on-board VGA controller.
9208ee82
JD
1380 *
1381 * Note that we used to unhide the SMBus that way on Toshiba laptops
1382 * (Satellite A40 and Tecra M2) but then found that the thermal management
1383 * was done by SMM code, which could cause unsynchronized concurrent
1384 * accesses to the SMBus registers, with potentially bad effects. Thus you
1385 * should be very careful when adding new entries: if SMM is accessing the
1386 * Intel SMBus, this is a very good reason to leave it hidden.
a99acc83
JD
1387 *
1388 * Likewise, many recent laptops use ACPI for thermal management. If the
1389 * ACPI DSDT code accesses the SMBus, then Linux should not access it
1390 * natively, and keeping the SMBus hidden is the right thing to do. If you
1391 * are about to add an entry in the table below, please first disassemble
1392 * the DSDT and double-check that there is no code accessing the SMBus.
1da177e4 1393 */
9d24a81e 1394static int asus_hides_smbus;
1da177e4 1395
15856ad5 1396static void asus_hides_smbus_hostbridge(struct pci_dev *dev)
1da177e4
LT
1397{
1398 if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1399 if (dev->device == PCI_DEVICE_ID_INTEL_82845_HB)
3c78bc61 1400 switch (dev->subsystem_device) {
a00db371 1401 case 0x8025: /* P4B-LX */
1da177e4
LT
1402 case 0x8070: /* P4B */
1403 case 0x8088: /* P4B533 */
1404 case 0x1626: /* L3C notebook */
1405 asus_hides_smbus = 1;
1406 }
2f2d39d2 1407 else if (dev->device == PCI_DEVICE_ID_INTEL_82845G_HB)
3c78bc61 1408 switch (dev->subsystem_device) {
1da177e4
LT
1409 case 0x80b1: /* P4GE-V */
1410 case 0x80b2: /* P4PE */
1411 case 0x8093: /* P4B533-V */
1412 asus_hides_smbus = 1;
1413 }
2f2d39d2 1414 else if (dev->device == PCI_DEVICE_ID_INTEL_82850_HB)
3c78bc61 1415 switch (dev->subsystem_device) {
1da177e4
LT
1416 case 0x8030: /* P4T533 */
1417 asus_hides_smbus = 1;
1418 }
2f2d39d2 1419 else if (dev->device == PCI_DEVICE_ID_INTEL_7205_0)
1da177e4
LT
1420 switch (dev->subsystem_device) {
1421 case 0x8070: /* P4G8X Deluxe */
1422 asus_hides_smbus = 1;
1423 }
2f2d39d2 1424 else if (dev->device == PCI_DEVICE_ID_INTEL_E7501_MCH)
321311af
JD
1425 switch (dev->subsystem_device) {
1426 case 0x80c9: /* PU-DLS */
1427 asus_hides_smbus = 1;
1428 }
2f2d39d2 1429 else if (dev->device == PCI_DEVICE_ID_INTEL_82855GM_HB)
1da177e4
LT
1430 switch (dev->subsystem_device) {
1431 case 0x1751: /* M2N notebook */
1432 case 0x1821: /* M5N notebook */
4096ed0f 1433 case 0x1897: /* A6L notebook */
1da177e4
LT
1434 asus_hides_smbus = 1;
1435 }
2f2d39d2 1436 else if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1da177e4
LT
1437 switch (dev->subsystem_device) {
1438 case 0x184b: /* W1N notebook */
1439 case 0x186a: /* M6Ne notebook */
1440 asus_hides_smbus = 1;
1441 }
2f2d39d2 1442 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
2e45785c
JD
1443 switch (dev->subsystem_device) {
1444 case 0x80f2: /* P4P800-X */
1445 asus_hides_smbus = 1;
1446 }
2f2d39d2 1447 else if (dev->device == PCI_DEVICE_ID_INTEL_82915GM_HB)
acc06632
M
1448 switch (dev->subsystem_device) {
1449 case 0x1882: /* M6V notebook */
2d1e1c75 1450 case 0x1977: /* A6VA notebook */
acc06632
M
1451 asus_hides_smbus = 1;
1452 }
1da177e4
LT
1453 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_HP)) {
1454 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
3c78bc61 1455 switch (dev->subsystem_device) {
1da177e4
LT
1456 case 0x088C: /* HP Compaq nc8000 */
1457 case 0x0890: /* HP Compaq nc6000 */
1458 asus_hides_smbus = 1;
1459 }
2f2d39d2 1460 else if (dev->device == PCI_DEVICE_ID_INTEL_82865_HB)
1da177e4
LT
1461 switch (dev->subsystem_device) {
1462 case 0x12bc: /* HP D330L */
e3b1bd57 1463 case 0x12bd: /* HP D530 */
74c57428 1464 case 0x006a: /* HP Compaq nx9500 */
1da177e4
LT
1465 asus_hides_smbus = 1;
1466 }
677cc644
JD
1467 else if (dev->device == PCI_DEVICE_ID_INTEL_82875_HB)
1468 switch (dev->subsystem_device) {
1469 case 0x12bf: /* HP xw4100 */
1470 asus_hides_smbus = 1;
1471 }
3c78bc61
RD
1472 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_SAMSUNG)) {
1473 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
1474 switch (dev->subsystem_device) {
1475 case 0xC00C: /* Samsung P35 notebook */
1476 asus_hides_smbus = 1;
1477 }
c87f883e
RIZ
1478 } else if (unlikely(dev->subsystem_vendor == PCI_VENDOR_ID_COMPAQ)) {
1479 if (dev->device == PCI_DEVICE_ID_INTEL_82855PM_HB)
3c78bc61 1480 switch (dev->subsystem_device) {
c87f883e
RIZ
1481 case 0x0058: /* Compaq Evo N620c */
1482 asus_hides_smbus = 1;
1483 }
d7698edc 1484 else if (dev->device == PCI_DEVICE_ID_INTEL_82810_IG3)
3c78bc61 1485 switch (dev->subsystem_device) {
d7698edc 1486 case 0xB16C: /* Compaq Deskpro EP 401963-001 (PCA# 010174) */
1487 /* Motherboard doesn't have Host bridge
1488 * subvendor/subdevice IDs, therefore checking
1489 * its on-board VGA controller */
1490 asus_hides_smbus = 1;
1491 }
8293b0f6 1492 else if (dev->device == PCI_DEVICE_ID_INTEL_82801DB_2)
3c78bc61 1493 switch (dev->subsystem_device) {
10260d9a
JD
1494 case 0x00b8: /* Compaq Evo D510 CMT */
1495 case 0x00b9: /* Compaq Evo D510 SFF */
6b5096e4 1496 case 0x00ba: /* Compaq Evo D510 USDT */
8293b0f6
DS
1497 /* Motherboard doesn't have Host bridge
1498 * subvendor/subdevice IDs and on-board VGA
1499 * controller is disabled if an AGP card is
1500 * inserted, therefore checking USB UHCI
1501 * Controller #1 */
10260d9a
JD
1502 asus_hides_smbus = 1;
1503 }
27e46859
KH
1504 else if (dev->device == PCI_DEVICE_ID_INTEL_82815_CGC)
1505 switch (dev->subsystem_device) {
1506 case 0x001A: /* Compaq Deskpro EN SSF P667 815E */
1507 /* Motherboard doesn't have host bridge
1508 * subvendor/subdevice IDs, therefore checking
1509 * its on-board VGA controller */
1510 asus_hides_smbus = 1;
1511 }
1da177e4
LT
1512 }
1513}
652c538e
AM
1514DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845_HB, asus_hides_smbus_hostbridge);
1515DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82845G_HB, asus_hides_smbus_hostbridge);
1516DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82850_HB, asus_hides_smbus_hostbridge);
1517DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB, asus_hides_smbus_hostbridge);
677cc644 1518DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB, asus_hides_smbus_hostbridge);
652c538e
AM
1519DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_7205_0, asus_hides_smbus_hostbridge);
1520DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7501_MCH, asus_hides_smbus_hostbridge);
1521DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855PM_HB, asus_hides_smbus_hostbridge);
1522DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82855GM_HB, asus_hides_smbus_hostbridge);
1523DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82915GM_HB, asus_hides_smbus_hostbridge);
1524
1525DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82810_IG3, asus_hides_smbus_hostbridge);
8293b0f6 1526DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_2, asus_hides_smbus_hostbridge);
27e46859 1527DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82815_CGC, asus_hides_smbus_hostbridge);
d7698edc 1528
1597cacb 1529static void asus_hides_smbus_lpc(struct pci_dev *dev)
1da177e4
LT
1530{
1531 u16 val;
f7625980 1532
1da177e4
LT
1533 if (likely(!asus_hides_smbus))
1534 return;
1535
1536 pci_read_config_word(dev, 0xF2, &val);
1537 if (val & 0x8) {
1538 pci_write_config_word(dev, 0xF2, val & (~0x8));
1539 pci_read_config_word(dev, 0xF2, &val);
1540 if (val & 0x8)
7506dc79 1541 pci_info(dev, "i801 SMBus device continues to play 'hide and seek'! 0x%x\n",
227f0647 1542 val);
1da177e4 1543 else
7506dc79 1544 pci_info(dev, "Enabled i801 SMBus device\n");
1da177e4
LT
1545 }
1546}
652c538e
AM
1547DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1548DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1549DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1550DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1551DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1552DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1553DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
e1a2a51e
RW
1554DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801AA_0, asus_hides_smbus_lpc);
1555DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_0, asus_hides_smbus_lpc);
1556DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801BA_0, asus_hides_smbus_lpc);
1557DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_0, asus_hides_smbus_lpc);
1558DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801CA_12, asus_hides_smbus_lpc);
1559DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801DB_12, asus_hides_smbus_lpc);
1560DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82801EB_0, asus_hides_smbus_lpc);
1597cacb 1561
e1a2a51e
RW
1562/* It appears we just have one such device. If not, we have a warning */
1563static void __iomem *asus_rcba_base;
1564static void asus_hides_smbus_lpc_ich6_suspend(struct pci_dev *dev)
acc06632 1565{
e1a2a51e 1566 u32 rcba;
acc06632
M
1567
1568 if (likely(!asus_hides_smbus))
1569 return;
e1a2a51e
RW
1570 WARN_ON(asus_rcba_base);
1571
acc06632 1572 pci_read_config_dword(dev, 0xF0, &rcba);
e1a2a51e 1573 /* use bits 31:14, 16 kB aligned */
4bdc0d67 1574 asus_rcba_base = ioremap(rcba & 0xFFFFC000, 0x4000);
e1a2a51e
RW
1575 if (asus_rcba_base == NULL)
1576 return;
1577}
1578
1579static void asus_hides_smbus_lpc_ich6_resume_early(struct pci_dev *dev)
1580{
1581 u32 val;
1582
1583 if (likely(!asus_hides_smbus || !asus_rcba_base))
1584 return;
82e1719c 1585
e1a2a51e
RW
1586 /* read the Function Disable register, dword mode only */
1587 val = readl(asus_rcba_base + 0x3418);
82e1719c
BH
1588
1589 /* enable the SMBus device */
1590 writel(val & 0xFFFFFFF7, asus_rcba_base + 0x3418);
e1a2a51e
RW
1591}
1592
1593static void asus_hides_smbus_lpc_ich6_resume(struct pci_dev *dev)
1594{
1595 if (likely(!asus_hides_smbus || !asus_rcba_base))
1596 return;
82e1719c 1597
e1a2a51e
RW
1598 iounmap(asus_rcba_base);
1599 asus_rcba_base = NULL;
7506dc79 1600 pci_info(dev, "Enabled ICH6/i801 SMBus device\n");
acc06632 1601}
e1a2a51e
RW
1602
1603static void asus_hides_smbus_lpc_ich6(struct pci_dev *dev)
1604{
1605 asus_hides_smbus_lpc_ich6_suspend(dev);
1606 asus_hides_smbus_lpc_ich6_resume_early(dev);
1607 asus_hides_smbus_lpc_ich6_resume(dev);
1608}
652c538e 1609DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6);
e1a2a51e
RW
1610DECLARE_PCI_FIXUP_SUSPEND(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_suspend);
1611DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume);
1612DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ICH6_1, asus_hides_smbus_lpc_ich6_resume_early);
ce007ea5 1613
82e1719c 1614/* SiS 96x south bridge: BIOS typically hides SMBus device... */
1597cacb 1615static void quirk_sis_96x_smbus(struct pci_dev *dev)
1da177e4
LT
1616{
1617 u8 val = 0;
1da177e4 1618 pci_read_config_byte(dev, 0x77, &val);
2f5c33b3 1619 if (val & 0x10) {
7506dc79 1620 pci_info(dev, "Enabling SiS 96x SMBus\n");
2f5c33b3
MH
1621 pci_write_config_byte(dev, 0x77, val & ~0x10);
1622 }
1da177e4 1623}
652c538e
AM
1624DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1625DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1626DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1627DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
e1a2a51e
RW
1628DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_961, quirk_sis_96x_smbus);
1629DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_962, quirk_sis_96x_smbus);
1630DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_963, quirk_sis_96x_smbus);
1631DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_LPC, quirk_sis_96x_smbus);
1da177e4 1632
1da177e4
LT
1633/*
1634 * ... This is further complicated by the fact that some SiS96x south
1635 * bridges pretend to be 85C503/5513 instead. In that case see if we
1636 * spotted a compatible north bridge to make sure.
82e1719c 1637 * (pci_find_device() doesn't work yet)
1da177e4
LT
1638 *
1639 * We can also enable the sis96x bit in the discovery register..
1640 */
1da177e4
LT
1641#define SIS_DETECT_REGISTER 0x40
1642
1597cacb 1643static void quirk_sis_503(struct pci_dev *dev)
1da177e4
LT
1644{
1645 u8 reg;
1646 u16 devid;
1647
1648 pci_read_config_byte(dev, SIS_DETECT_REGISTER, &reg);
1649 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg | (1 << 6));
1650 pci_read_config_word(dev, PCI_DEVICE_ID, &devid);
1651 if (((devid & 0xfff0) != 0x0960) && (devid != 0x0018)) {
1652 pci_write_config_byte(dev, SIS_DETECT_REGISTER, reg);
1653 return;
1654 }
1655
1da177e4 1656 /*
82e1719c
BH
1657 * Ok, it now shows up as a 96x. Run the 96x quirk by hand in case
1658 * it has already been processed. (Depends on link order, which is
1659 * apparently not guaranteed)
1da177e4
LT
1660 */
1661 dev->device = devid;
2f5c33b3 1662 quirk_sis_96x_smbus(dev);
1da177e4 1663}
652c538e 1664DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
e1a2a51e 1665DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_SI, PCI_DEVICE_ID_SI_503, quirk_sis_503);
1da177e4 1666
e5548e96
BJD
1667/*
1668 * On ASUS A8V and A8V Deluxe boards, the onboard AC97 audio controller
1669 * and MC97 modem controller are disabled when a second PCI soundcard is
1670 * present. This patch, tweaking the VT8237 ISA bridge, enables them.
1671 * -- bjd
1672 */
1597cacb 1673static void asus_hides_ac97_lpc(struct pci_dev *dev)
e5548e96
BJD
1674{
1675 u8 val;
1676 int asus_hides_ac97 = 0;
1677
1678 if (likely(dev->subsystem_vendor == PCI_VENDOR_ID_ASUSTEK)) {
1679 if (dev->device == PCI_DEVICE_ID_VIA_8237)
1680 asus_hides_ac97 = 1;
1681 }
1682
1683 if (!asus_hides_ac97)
1684 return;
1685
1686 pci_read_config_byte(dev, 0x50, &val);
1687 if (val & 0xc0) {
1688 pci_write_config_byte(dev, 0x50, val & (~0xc0));
1689 pci_read_config_byte(dev, 0x50, &val);
1690 if (val & 0xc0)
7506dc79 1691 pci_info(dev, "Onboard AC97/MC97 devices continue to play 'hide and seek'! 0x%x\n",
227f0647 1692 val);
e5548e96 1693 else
7506dc79 1694 pci_info(dev, "Enabled onboard AC97/MC97 devices\n");
e5548e96
BJD
1695 }
1696}
652c538e 1697DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
e1a2a51e 1698DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8237, asus_hides_ac97_lpc);
1597cacb 1699
77967052 1700#if defined(CONFIG_ATA) || defined(CONFIG_ATA_MODULE)
15e0c694
AC
1701
1702/*
82e1719c
BH
1703 * If we are using libata we can drive this chip properly but must do this
1704 * early on to make the additional device appear during the PCI scanning.
15e0c694 1705 */
5ee2ae7f 1706static void quirk_jmicron_ata(struct pci_dev *pdev)
15e0c694 1707{
e34bb370 1708 u32 conf1, conf5, class;
15e0c694
AC
1709 u8 hdr;
1710
1711 /* Only poke fn 0 */
1712 if (PCI_FUNC(pdev->devfn))
1713 return;
1714
5ee2ae7f
TH
1715 pci_read_config_dword(pdev, 0x40, &conf1);
1716 pci_read_config_dword(pdev, 0x80, &conf5);
15e0c694 1717
5ee2ae7f
TH
1718 conf1 &= ~0x00CFF302; /* Clear bit 1, 8, 9, 12-19, 22, 23 */
1719 conf5 &= ~(1 << 24); /* Clear bit 24 */
1720
1721 switch (pdev->device) {
4daedcfe
TH
1722 case PCI_DEVICE_ID_JMICRON_JMB360: /* SATA single port */
1723 case PCI_DEVICE_ID_JMICRON_JMB362: /* SATA dual ports */
5b6ae5ba 1724 case PCI_DEVICE_ID_JMICRON_JMB364: /* SATA dual ports */
5ee2ae7f
TH
1725 /* The controller should be in single function ahci mode */
1726 conf1 |= 0x0002A100; /* Set 8, 13, 15, 17 */
1727 break;
1728
1729 case PCI_DEVICE_ID_JMICRON_JMB365:
1730 case PCI_DEVICE_ID_JMICRON_JMB366:
1731 /* Redirect IDE second PATA port to the right spot */
1732 conf5 |= (1 << 24);
df561f66 1733 fallthrough;
5ee2ae7f
TH
1734 case PCI_DEVICE_ID_JMICRON_JMB361:
1735 case PCI_DEVICE_ID_JMICRON_JMB363:
5b6ae5ba 1736 case PCI_DEVICE_ID_JMICRON_JMB369:
5ee2ae7f
TH
1737 /* Enable dual function mode, AHCI on fn 0, IDE fn1 */
1738 /* Set the class codes correctly and then direct IDE 0 */
3a9e3a51 1739 conf1 |= 0x00C2A1B3; /* Set 0, 1, 4, 5, 7, 8, 13, 15, 17, 22, 23 */
5ee2ae7f
TH
1740 break;
1741
1742 case PCI_DEVICE_ID_JMICRON_JMB368:
1743 /* The controller should be in single function IDE mode */
1744 conf1 |= 0x00C00000; /* Set 22, 23 */
1745 break;
15e0c694 1746 }
5ee2ae7f
TH
1747
1748 pci_write_config_dword(pdev, 0x40, conf1);
1749 pci_write_config_dword(pdev, 0x80, conf5);
1750
1751 /* Update pdev accordingly */
1752 pci_read_config_byte(pdev, PCI_HEADER_TYPE, &hdr);
1753 pdev->hdr_type = hdr & 0x7f;
1754 pdev->multifunction = !!(hdr & 0x80);
e34bb370
TH
1755
1756 pci_read_config_dword(pdev, PCI_CLASS_REVISION, &class);
1757 pdev->class = class >> 8;
15e0c694 1758}
5ee2ae7f
TH
1759DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1760DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
4daedcfe 1761DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
5ee2ae7f 1762DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
5b6ae5ba 1763DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
5ee2ae7f
TH
1764DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1765DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1766DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
5b6ae5ba 1767DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
e1a2a51e
RW
1768DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB360, quirk_jmicron_ata);
1769DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB361, quirk_jmicron_ata);
4daedcfe 1770DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB362, quirk_jmicron_ata);
e1a2a51e 1771DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB363, quirk_jmicron_ata);
5b6ae5ba 1772DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB364, quirk_jmicron_ata);
e1a2a51e
RW
1773DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB365, quirk_jmicron_ata);
1774DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB366, quirk_jmicron_ata);
1775DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB368, quirk_jmicron_ata);
5b6ae5ba 1776DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_JMICRON, PCI_DEVICE_ID_JMICRON_JMB369, quirk_jmicron_ata);
15e0c694
AC
1777
1778#endif
1779
91f15fb3
ZR
1780static void quirk_jmicron_async_suspend(struct pci_dev *dev)
1781{
1782 if (dev->multifunction) {
1783 device_disable_async_suspend(&dev->dev);
7506dc79 1784 pci_info(dev, "async suspend disabled to avoid multi-function power-on ordering issue\n");
91f15fb3
ZR
1785 }
1786}
1787DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_IDE, 8, quirk_jmicron_async_suspend);
1788DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_JMICRON, PCI_ANY_ID, PCI_CLASS_STORAGE_SATA_AHCI, 0, quirk_jmicron_async_suspend);
1789DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x2362, quirk_jmicron_async_suspend);
1790DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_JMICRON, 0x236f, quirk_jmicron_async_suspend);
1791
1da177e4 1792#ifdef CONFIG_X86_IO_APIC
15856ad5 1793static void quirk_alder_ioapic(struct pci_dev *pdev)
1da177e4
LT
1794{
1795 int i;
1796
1797 if ((pdev->class >> 8) != 0xff00)
1798 return;
1799
82e1719c
BH
1800 /*
1801 * The first BAR is the location of the IO-APIC... we must
1da177e4 1802 * not touch this (and it's already covered by the fixmap), so
82e1719c
BH
1803 * forcibly insert it into the resource tree.
1804 */
1da177e4
LT
1805 if (pci_resource_start(pdev, 0) && pci_resource_len(pdev, 0))
1806 insert_resource(&iomem_resource, &pdev->resource[0]);
1807
82e1719c
BH
1808 /*
1809 * The next five BARs all seem to be rubbish, so just clean
1810 * them out.
1811 */
c9c13ba4 1812 for (i = 1; i < PCI_STD_NUM_BARS; i++)
1da177e4 1813 memset(&pdev->resource[i], 0, sizeof(pdev->resource[i]));
1da177e4 1814}
652c538e 1815DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EESSC, quirk_alder_ioapic);
1da177e4
LT
1816#endif
1817
15856ad5 1818static void quirk_pcie_mch(struct pci_dev *pdev)
1da177e4 1819{
0ba379ec 1820 pdev->no_msi = 1;
1da177e4 1821}
652c538e
AM
1822DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7520_MCH, quirk_pcie_mch);
1823DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7320_MCH, quirk_pcie_mch);
1824DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_E7525_MCH, quirk_pcie_mch);
1da177e4 1825
deb86999 1826DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_HUAWEI, 0x1610, PCI_CLASS_BRIDGE_PCI, 8, quirk_pcie_mch);
4602b88d
KA
1827
1828/*
82e1719c
BH
1829 * It's possible for the MSI to get corrupted if SHPC and ACPI are used
1830 * together on certain PXH-based systems.
4602b88d 1831 */
15856ad5 1832static void quirk_pcie_pxh(struct pci_dev *dev)
4602b88d 1833{
4602b88d 1834 dev->no_msi = 1;
7506dc79 1835 pci_warn(dev, "PXH quirk detected; SHPC device MSI disabled\n");
4602b88d
KA
1836}
1837DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_0, quirk_pcie_pxh);
1838DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHD_1, quirk_pcie_pxh);
1839DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_pcie_pxh);
1840DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_pcie_pxh);
1841DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_pcie_pxh);
1842
ffadcc2f 1843/*
82e1719c
BH
1844 * Some Intel PCI Express chipsets have trouble with downstream device
1845 * power management.
ffadcc2f 1846 */
3c78bc61 1847static void quirk_intel_pcie_pm(struct pci_dev *dev)
ffadcc2f 1848{
3789af9a 1849 pci_pm_d3hot_delay = 120;
ffadcc2f
KCA
1850 dev->no_d1d2 = 1;
1851}
ffadcc2f
KCA
1852DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_pcie_pm);
1853DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_pcie_pm);
1854DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_pcie_pm);
1855DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_pcie_pm);
1856DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_pcie_pm);
1857DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_pcie_pm);
1858DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_pcie_pm);
1859DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_pcie_pm);
1860DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_pcie_pm);
1861DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_pcie_pm);
1862DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2601, quirk_intel_pcie_pm);
1863DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2602, quirk_intel_pcie_pm);
1864DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2603, quirk_intel_pcie_pm);
1865DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2604, quirk_intel_pcie_pm);
1866DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2605, quirk_intel_pcie_pm);
1867DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2606, quirk_intel_pcie_pm);
1868DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2607, quirk_intel_pcie_pm);
1869DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2608, quirk_intel_pcie_pm);
1870DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2609, quirk_intel_pcie_pm);
1871DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260a, quirk_intel_pcie_pm);
1872DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x260b, quirk_intel_pcie_pm);
4602b88d 1873
62fe23df
DD
1874static void quirk_d3hot_delay(struct pci_dev *dev, unsigned int delay)
1875{
3789af9a 1876 if (dev->d3hot_delay >= delay)
62fe23df
DD
1877 return;
1878
3789af9a 1879 dev->d3hot_delay = delay;
62fe23df 1880 pci_info(dev, "extending delay after power-on from D3hot to %d msec\n",
3789af9a 1881 dev->d3hot_delay);
62fe23df
DD
1882}
1883
5938628c
BH
1884static void quirk_radeon_pm(struct pci_dev *dev)
1885{
1886 if (dev->subsystem_vendor == PCI_VENDOR_ID_APPLE &&
62fe23df
DD
1887 dev->subsystem_device == 0x00e2)
1888 quirk_d3hot_delay(dev, 20);
5938628c
BH
1889}
1890DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6741, quirk_radeon_pm);
1891
3030df20
DD
1892/*
1893 * Ryzen5/7 XHCI controllers fail upon resume from runtime suspend or s2idle.
1894 * https://bugzilla.kernel.org/show_bug.cgi?id=205587
1895 *
1896 * The kernel attempts to transition these devices to D3cold, but that seems
1897 * to be ineffective on the platforms in question; the PCI device appears to
1898 * remain on in D3hot state. The D3hot-to-D0 transition then requires an
1899 * extended delay in order to succeed.
1900 */
1901static void quirk_ryzen_xhci_d3hot(struct pci_dev *dev)
1902{
1903 quirk_d3hot_delay(dev, 20);
1904}
1905DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e0, quirk_ryzen_xhci_d3hot);
1906DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x15e1, quirk_ryzen_xhci_d3hot);
1907
426b3b8d 1908#ifdef CONFIG_X86_IO_APIC
c4e649b0
SA
1909static int dmi_disable_ioapicreroute(const struct dmi_system_id *d)
1910{
1911 noioapicreroute = 1;
1912 pr_info("%s detected: disable boot interrupt reroute\n", d->ident);
1913
1914 return 0;
1915}
1916
6faadbbb 1917static const struct dmi_system_id boot_interrupt_dmi_table[] = {
c4e649b0
SA
1918 /*
1919 * Systems to exclude from boot interrupt reroute quirks
1920 */
1921 {
1922 .callback = dmi_disable_ioapicreroute,
1923 .ident = "ASUSTek Computer INC. M2N-LR",
1924 .matches = {
1925 DMI_MATCH(DMI_SYS_VENDOR, "ASUSTek Computer INC."),
1926 DMI_MATCH(DMI_PRODUCT_NAME, "M2N-LR"),
1927 },
1928 },
1929 {}
1930};
1931
e1d3a908
SA
1932/*
1933 * Boot interrupts on some chipsets cannot be turned off. For these chipsets,
82e1719c 1934 * remap the original interrupt in the Linux kernel to the boot interrupt, so
e1d3a908
SA
1935 * that a PCI device's interrupt handler is installed on the boot interrupt
1936 * line instead.
1937 */
1938static void quirk_reroute_to_boot_interrupts_intel(struct pci_dev *dev)
1939{
c4e649b0 1940 dmi_check_system(boot_interrupt_dmi_table);
41b9eb26 1941 if (noioapicquirk || noioapicreroute)
e1d3a908
SA
1942 return;
1943
1944 dev->irq_reroute_variant = INTEL_IRQ_REROUTE_VARIANT;
7506dc79 1945 pci_info(dev, "rerouting interrupts for [%04x:%04x]\n",
fdcdaf6c 1946 dev->vendor, dev->device);
e1d3a908 1947}
88d1dce3
OD
1948DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1949DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1950DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1951DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1952DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1953DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1954DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1955DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
1956DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_0, quirk_reroute_to_boot_interrupts_intel);
1957DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80333_1, quirk_reroute_to_boot_interrupts_intel);
1958DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB2_0, quirk_reroute_to_boot_interrupts_intel);
1959DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_0, quirk_reroute_to_boot_interrupts_intel);
1960DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXH_1, quirk_reroute_to_boot_interrupts_intel);
1961DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PXHV, quirk_reroute_to_boot_interrupts_intel);
1962DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_0, quirk_reroute_to_boot_interrupts_intel);
1963DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_80332_1, quirk_reroute_to_boot_interrupts_intel);
e1d3a908 1964
426b3b8d
SA
1965/*
1966 * On some chipsets we can disable the generation of legacy INTx boot
1967 * interrupts.
1968 */
1969
1970/*
82e1719c 1971 * IO-APIC1 on 6300ESB generates boot interrupts, see Intel order no
426b3b8d 1972 * 300641-004US, section 5.7.3.
b88bf6c3
SK
1973 *
1974 * Core IO on Xeon E5 1600/2600/4600, see Intel order no 326509-003.
1975 * Core IO on Xeon E5 v2, see Intel order no 329188-003.
1976 * Core IO on Xeon E7 v2, see Intel order no 329595-002.
1977 * Core IO on Xeon E5 v3, see Intel order no 330784-003.
1978 * Core IO on Xeon E7 v3, see Intel order no 332315-001US.
1979 * Core IO on Xeon E5 v4, see Intel order no 333810-002US.
1980 * Core IO on Xeon E7 v4, see Intel order no 332315-001US.
1981 * Core IO on Xeon D-1500, see Intel order no 332051-001.
1982 * Core IO on Xeon Scalable, see Intel order no 610950.
426b3b8d 1983 */
b88bf6c3 1984#define INTEL_6300_IOAPIC_ABAR 0x40 /* Bus 0, Dev 29, Func 5 */
426b3b8d
SA
1985#define INTEL_6300_DISABLE_BOOT_IRQ (1<<14)
1986
b88bf6c3
SK
1987#define INTEL_CIPINTRC_CFG_OFFSET 0x14C /* Bus 0, Dev 5, Func 0 */
1988#define INTEL_CIPINTRC_DIS_INTX_ICH (1<<25)
1989
426b3b8d
SA
1990static void quirk_disable_intel_boot_interrupt(struct pci_dev *dev)
1991{
1992 u16 pci_config_word;
b88bf6c3 1993 u32 pci_config_dword;
426b3b8d
SA
1994
1995 if (noioapicquirk)
1996 return;
1997
b88bf6c3
SK
1998 switch (dev->device) {
1999 case PCI_DEVICE_ID_INTEL_ESB_10:
2000 pci_read_config_word(dev, INTEL_6300_IOAPIC_ABAR,
2001 &pci_config_word);
2002 pci_config_word |= INTEL_6300_DISABLE_BOOT_IRQ;
2003 pci_write_config_word(dev, INTEL_6300_IOAPIC_ABAR,
2004 pci_config_word);
2005 break;
2006 case 0x3c28: /* Xeon E5 1600/2600/4600 */
2007 case 0x0e28: /* Xeon E5/E7 V2 */
2008 case 0x2f28: /* Xeon E5/E7 V3,V4 */
2009 case 0x6f28: /* Xeon D-1500 */
2010 case 0x2034: /* Xeon Scalable Family */
2011 pci_read_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET,
2012 &pci_config_dword);
2013 pci_config_dword |= INTEL_CIPINTRC_DIS_INTX_ICH;
2014 pci_write_config_dword(dev, INTEL_CIPINTRC_CFG_OFFSET,
2015 pci_config_dword);
2016 break;
2017 default:
2018 return;
2019 }
7506dc79 2020 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
fdcdaf6c 2021 dev->vendor, dev->device);
426b3b8d 2022}
b88bf6c3
SK
2023/*
2024 * Device 29 Func 5 Device IDs of IO-APIC
2025 * containing ABAR—APIC1 Alternate Base Address Register
2026 */
2027DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10,
2028 quirk_disable_intel_boot_interrupt);
2029DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_ESB_10,
2030 quirk_disable_intel_boot_interrupt);
2031
2032/*
2033 * Device 5 Func 0 Device IDs of Core IO modules/hubs
2034 * containing Coherent Interface Protocol Interrupt Control
2035 *
2036 * Device IDs obtained from volume 2 datasheets of commented
2037 * families above.
2038 */
2039DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x3c28,
2040 quirk_disable_intel_boot_interrupt);
2041DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0e28,
2042 quirk_disable_intel_boot_interrupt);
2043DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2f28,
2044 quirk_disable_intel_boot_interrupt);
2045DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x6f28,
2046 quirk_disable_intel_boot_interrupt);
2047DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2034,
2048 quirk_disable_intel_boot_interrupt);
2049DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x3c28,
2050 quirk_disable_intel_boot_interrupt);
2051DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x0e28,
2052 quirk_disable_intel_boot_interrupt);
2053DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x2f28,
2054 quirk_disable_intel_boot_interrupt);
2055DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x6f28,
2056 quirk_disable_intel_boot_interrupt);
2057DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_INTEL, 0x2034,
2058 quirk_disable_intel_boot_interrupt);
77251188 2059
82e1719c 2060/* Disable boot interrupts on HT-1000 */
77251188
OD
2061#define BC_HT1000_FEATURE_REG 0x64
2062#define BC_HT1000_PIC_REGS_ENABLE (1<<0)
2063#define BC_HT1000_MAP_IDX 0xC00
2064#define BC_HT1000_MAP_DATA 0xC01
2065
2066static void quirk_disable_broadcom_boot_interrupt(struct pci_dev *dev)
2067{
2068 u32 pci_config_dword;
2069 u8 irq;
2070
2071 if (noioapicquirk)
2072 return;
2073
2074 pci_read_config_dword(dev, BC_HT1000_FEATURE_REG, &pci_config_dword);
2075 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword |
2076 BC_HT1000_PIC_REGS_ENABLE);
2077
2078 for (irq = 0x10; irq < 0x10 + 32; irq++) {
2079 outb(irq, BC_HT1000_MAP_IDX);
2080 outb(0x00, BC_HT1000_MAP_DATA);
2081 }
2082
2083 pci_write_config_dword(dev, BC_HT1000_FEATURE_REG, pci_config_dword);
2084
7506dc79 2085 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
fdcdaf6c 2086 dev->vendor, dev->device);
77251188 2087}
f7625980
BH
2088DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
2089DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT1000SB, quirk_disable_broadcom_boot_interrupt);
542622da 2090
82e1719c
BH
2091/* Disable boot interrupts on AMD and ATI chipsets */
2092
542622da
OD
2093/*
2094 * NOIOAMODE needs to be disabled to disable "boot interrupts". For AMD 8131
2095 * rev. A0 and B0, NOIOAMODE needs to be disabled anyway to fix IO-APIC mode
2096 * (due to an erratum).
2097 */
2098#define AMD_813X_MISC 0x40
2099#define AMD_813X_NOIOAMODE (1<<0)
4fd8bdc5 2100#define AMD_813X_REV_B1 0x12
bbe19443 2101#define AMD_813X_REV_B2 0x13
542622da
OD
2102
2103static void quirk_disable_amd_813x_boot_interrupt(struct pci_dev *dev)
2104{
2105 u32 pci_config_dword;
2106
2107 if (noioapicquirk)
2108 return;
4fd8bdc5
SA
2109 if ((dev->revision == AMD_813X_REV_B1) ||
2110 (dev->revision == AMD_813X_REV_B2))
bbe19443 2111 return;
542622da
OD
2112
2113 pci_read_config_dword(dev, AMD_813X_MISC, &pci_config_dword);
2114 pci_config_dword &= ~AMD_813X_NOIOAMODE;
2115 pci_write_config_dword(dev, AMD_813X_MISC, pci_config_dword);
2116
7506dc79 2117 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
fdcdaf6c 2118 dev->vendor, dev->device);
542622da 2119}
4fd8bdc5
SA
2120DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2121DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2122DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
2123DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE, quirk_disable_amd_813x_boot_interrupt);
542622da
OD
2124
2125#define AMD_8111_PCI_IRQ_ROUTING 0x56
2126
2127static void quirk_disable_amd_8111_boot_interrupt(struct pci_dev *dev)
2128{
2129 u16 pci_config_word;
2130
2131 if (noioapicquirk)
2132 return;
2133
2134 pci_read_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, &pci_config_word);
2135 if (!pci_config_word) {
7506dc79 2136 pci_info(dev, "boot interrupts on device [%04x:%04x] already disabled\n",
227f0647 2137 dev->vendor, dev->device);
542622da
OD
2138 return;
2139 }
2140 pci_write_config_word(dev, AMD_8111_PCI_IRQ_ROUTING, 0);
7506dc79 2141 pci_info(dev, "disabled boot interrupts on device [%04x:%04x]\n",
fdcdaf6c 2142 dev->vendor, dev->device);
542622da 2143}
f7625980
BH
2144DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
2145DECLARE_PCI_FIXUP_RESUME(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8111_SMBUS, quirk_disable_amd_8111_boot_interrupt);
426b3b8d
SA
2146#endif /* CONFIG_X86_IO_APIC */
2147
33dced2e
SS
2148/*
2149 * Toshiba TC86C001 IDE controller reports the standard 8-byte BAR0 size
2150 * but the PIO transfers won't work if BAR0 falls at the odd 8 bytes.
2151 * Re-allocate the region if needed...
2152 */
15856ad5 2153static void quirk_tc86c001_ide(struct pci_dev *dev)
33dced2e
SS
2154{
2155 struct resource *r = &dev->resource[0];
2156
2157 if (r->start & 0x8) {
bd064f0a 2158 r->flags |= IORESOURCE_UNSET;
33dced2e
SS
2159 r->start = 0;
2160 r->end = 0xf;
2161 }
2162}
2163DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TOSHIBA_2,
2164 PCI_DEVICE_ID_TOSHIBA_TC86C001_IDE,
2165 quirk_tc86c001_ide);
2166
21c5fd97 2167/*
82e1719c 2168 * PLX PCI 9050 PCI Target bridge controller has an erratum that prevents the
21c5fd97
IA
2169 * local configuration registers accessible via BAR0 (memory) or BAR1 (i/o)
2170 * being read correctly if bit 7 of the base address is set.
2171 * The BAR0 or BAR1 region may be disabled (size 0) or enabled (size 128).
2172 * Re-allocate the regions to a 256-byte boundary if necessary.
2173 */
193c0d68 2174static void quirk_plx_pci9050(struct pci_dev *dev)
21c5fd97
IA
2175{
2176 unsigned int bar;
2177
2178 /* Fixed in revision 2 (PCI 9052). */
2179 if (dev->revision >= 2)
2180 return;
2181 for (bar = 0; bar <= 1; bar++)
2182 if (pci_resource_len(dev, bar) == 0x80 &&
2183 (pci_resource_start(dev, bar) & 0x80)) {
2184 struct resource *r = &dev->resource[bar];
7506dc79 2185 pci_info(dev, "Re-allocating PLX PCI 9050 BAR %u to length 256 to avoid bit 7 bug\n",
21c5fd97 2186 bar);
bd064f0a 2187 r->flags |= IORESOURCE_UNSET;
21c5fd97
IA
2188 r->start = 0;
2189 r->end = 0xff;
2190 }
2191}
2192DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, PCI_DEVICE_ID_PLX_9050,
2193 quirk_plx_pci9050);
2794bb28
IA
2194/*
2195 * The following Meilhaus (vendor ID 0x1402) device IDs (amongst others)
2196 * may be using the PLX PCI 9050: 0x0630, 0x0940, 0x0950, 0x0960, 0x100b,
2197 * 0x1400, 0x140a, 0x140b, 0x14e0, 0x14ea, 0x14eb, 0x1604, 0x1608, 0x160c,
2198 * 0x168f, 0x2000, 0x2600, 0x3000, 0x810a, 0x810b.
2199 *
2200 * Currently, device IDs 0x2000 and 0x2600 are used by the Comedi "me_daq"
2201 * driver.
2202 */
2203DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2000, quirk_plx_pci9050);
2204DECLARE_PCI_FIXUP_HEADER(0x1402, 0x2600, quirk_plx_pci9050);
21c5fd97 2205
15856ad5 2206static void quirk_netmos(struct pci_dev *dev)
1da177e4
LT
2207{
2208 unsigned int num_parallel = (dev->subsystem_device & 0xf0) >> 4;
2209 unsigned int num_serial = dev->subsystem_device & 0xf;
2210
2211 /*
2212 * These Netmos parts are multiport serial devices with optional
2213 * parallel ports. Even when parallel ports are present, they
2214 * are identified as class SERIAL, which means the serial driver
2215 * will claim them. To prevent this, mark them as class OTHER.
2216 * These combo devices should be claimed by parport_serial.
2217 *
2218 * The subdevice ID is of the form 0x00PS, where <P> is the number
2219 * of parallel ports and <S> is the number of serial ports.
2220 */
2221 switch (dev->device) {
4c9c1686
JS
2222 case PCI_DEVICE_ID_NETMOS_9835:
2223 /* Well, this rule doesn't hold for the following 9835 device */
2224 if (dev->subsystem_vendor == PCI_VENDOR_ID_IBM &&
2225 dev->subsystem_device == 0x0299)
2226 return;
df561f66 2227 fallthrough;
1da177e4
LT
2228 case PCI_DEVICE_ID_NETMOS_9735:
2229 case PCI_DEVICE_ID_NETMOS_9745:
1da177e4
LT
2230 case PCI_DEVICE_ID_NETMOS_9845:
2231 case PCI_DEVICE_ID_NETMOS_9855:
08803efe 2232 if (num_parallel) {
7506dc79 2233 pci_info(dev, "Netmos %04x (%u parallel, %u serial); changing class SERIAL to OTHER (use parport_serial)\n",
1da177e4
LT
2234 dev->device, num_parallel, num_serial);
2235 dev->class = (PCI_CLASS_COMMUNICATION_OTHER << 8) |
2236 (dev->class & 0xff);
2237 }
2238 }
2239}
08803efe
YL
2240DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NETMOS, PCI_ANY_ID,
2241 PCI_CLASS_COMMUNICATION_SERIAL, 8, quirk_netmos);
1da177e4 2242
15856ad5 2243static void quirk_e100_interrupt(struct pci_dev *dev)
16a74744 2244{
e64aeccb 2245 u16 command, pmcsr;
16a74744
BH
2246 u8 __iomem *csr;
2247 u8 cmd_hi;
2248
2249 switch (dev->device) {
2250 /* PCI IDs taken from drivers/net/e100.c */
2251 case 0x1029:
2252 case 0x1030 ... 0x1034:
2253 case 0x1038 ... 0x103E:
2254 case 0x1050 ... 0x1057:
2255 case 0x1059:
2256 case 0x1064 ... 0x106B:
2257 case 0x1091 ... 0x1095:
2258 case 0x1209:
2259 case 0x1229:
2260 case 0x2449:
2261 case 0x2459:
2262 case 0x245D:
2263 case 0x27DC:
2264 break;
2265 default:
2266 return;
2267 }
2268
2269 /*
2270 * Some firmware hands off the e100 with interrupts enabled,
2271 * which can cause a flood of interrupts if packets are
2272 * received before the driver attaches to the device. So
2273 * disable all e100 interrupts here. The driver will
2274 * re-enable them when it's ready.
2275 */
2276 pci_read_config_word(dev, PCI_COMMAND, &command);
16a74744 2277
1bef7dc0 2278 if (!(command & PCI_COMMAND_MEMORY) || !pci_resource_start(dev, 0))
16a74744
BH
2279 return;
2280
e64aeccb
IK
2281 /*
2282 * Check that the device is in the D0 power state. If it's not,
2283 * there is no point to look any further.
2284 */
728cdb75
YW
2285 if (dev->pm_cap) {
2286 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
e64aeccb
IK
2287 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) != PCI_D0)
2288 return;
2289 }
2290
1bef7dc0
BH
2291 /* Convert from PCI bus to resource space. */
2292 csr = ioremap(pci_resource_start(dev, 0), 8);
16a74744 2293 if (!csr) {
7506dc79 2294 pci_warn(dev, "Can't map e100 registers\n");
16a74744
BH
2295 return;
2296 }
2297
2298 cmd_hi = readb(csr + 3);
2299 if (cmd_hi == 0) {
7506dc79 2300 pci_warn(dev, "Firmware left e100 interrupts enabled; disabling\n");
16a74744
BH
2301 writeb(1, csr + 3);
2302 }
2303
2304 iounmap(csr);
2305}
4c5b28e2
YL
2306DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
2307 PCI_CLASS_NETWORK_ETHERNET, 8, quirk_e100_interrupt);
a5312e28 2308
649426ef
AD
2309/*
2310 * The 82575 and 82598 may experience data corruption issues when transitioning
96291d56 2311 * out of L0S. To prevent this we need to disable L0S on the PCIe link.
649426ef 2312 */
15856ad5 2313static void quirk_disable_aspm_l0s(struct pci_dev *dev)
649426ef 2314{
7506dc79 2315 pci_info(dev, "Disabling L0s\n");
649426ef
AD
2316 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S);
2317}
2318DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a7, quirk_disable_aspm_l0s);
2319DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10a9, quirk_disable_aspm_l0s);
2320DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10b6, quirk_disable_aspm_l0s);
2321DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c6, quirk_disable_aspm_l0s);
2322DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c7, quirk_disable_aspm_l0s);
2323DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10c8, quirk_disable_aspm_l0s);
2324DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10d6, quirk_disable_aspm_l0s);
2325DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10db, quirk_disable_aspm_l0s);
2326DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10dd, quirk_disable_aspm_l0s);
2327DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10e1, quirk_disable_aspm_l0s);
2328DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10ec, quirk_disable_aspm_l0s);
2329DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f1, quirk_disable_aspm_l0s);
2330DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x10f4, quirk_disable_aspm_l0s);
2331DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1508, quirk_disable_aspm_l0s);
2332
b361663c
RH
2333static void quirk_disable_aspm_l0s_l1(struct pci_dev *dev)
2334{
2335 pci_info(dev, "Disabling ASPM L0s/L1\n");
2336 pci_disable_link_state(dev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1);
2337}
2338
2339/*
2340 * ASM1083/1085 PCIe-PCI bridge devices cause AER timeout errors on the
2341 * upstream PCIe root port when ASPM is enabled. At least L0s mode is affected;
2342 * disable both L0s and L1 for now to be safe.
2343 */
2344DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x1080, quirk_disable_aspm_l0s_l1);
2345
4ec73791
SM
2346/*
2347 * Some Pericom PCIe-to-PCI bridges in reverse mode need the PCIe Retrain
2348 * Link bit cleared after starting the link retrain process to allow this
2349 * process to finish.
2350 *
2351 * Affected devices: PI7C9X110, PI7C9X111SL, PI7C9X130. See also the
2352 * Pericom Errata Sheet PI7C9X111SLB_errata_rev1.2_102711.pdf.
2353 */
2354static void quirk_enable_clear_retrain_link(struct pci_dev *dev)
2355{
2356 dev->clear_retrain_link = 1;
2357 pci_info(dev, "Enable PCIe Retrain Link quirk\n");
2358}
2359DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe110, quirk_enable_clear_retrain_link);
2360DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe111, quirk_enable_clear_retrain_link);
2361DECLARE_PCI_FIXUP_HEADER(0x12d8, 0xe130, quirk_enable_clear_retrain_link);
2362
15856ad5 2363static void fixup_rev1_53c810(struct pci_dev *dev)
a5312e28 2364{
e6323e3c
BH
2365 u32 class = dev->class;
2366
2367 /*
2368 * rev 1 ncr53c810 chips don't set the class at all which means
a5312e28
IK
2369 * they don't get their resources remapped. Fix that here.
2370 */
e6323e3c
BH
2371 if (class)
2372 return;
a5312e28 2373
e6323e3c 2374 dev->class = PCI_CLASS_STORAGE_SCSI << 8;
7506dc79 2375 pci_info(dev, "NCR 53c810 rev 1 PCI class overridden (%#08x -> %#08x)\n",
e6323e3c 2376 class, dev->class);
a5312e28
IK
2377}
2378DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_NCR, PCI_DEVICE_ID_NCR_53C810, fixup_rev1_53c810);
2379
9d265124 2380/* Enable 1k I/O space granularity on the Intel P64H2 */
15856ad5 2381static void quirk_p64h2_1k_io(struct pci_dev *dev)
9d265124
DY
2382{
2383 u16 en1k;
9d265124
DY
2384
2385 pci_read_config_word(dev, 0x40, &en1k);
2386
2387 if (en1k & 0x200) {
7506dc79 2388 pci_info(dev, "Enable I/O Space to 1KB granularity\n");
2b28ae19 2389 dev->io_window_1k = 1;
9d265124
DY
2390 }
2391}
82e1719c 2392DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x1460, quirk_p64h2_1k_io);
9d265124 2393
82e1719c
BH
2394/*
2395 * Under some circumstances, AER is not linked with extended capabilities.
cf34a8e0
BG
2396 * Force it to be linked by setting the corresponding control bit in the
2397 * config space.
2398 */
1597cacb 2399static void quirk_nvidia_ck804_pcie_aer_ext_cap(struct pci_dev *dev)
cf34a8e0
BG
2400{
2401 uint8_t b;
82e1719c 2402
cf34a8e0
BG
2403 if (pci_read_config_byte(dev, 0xf41, &b) == 0) {
2404 if (!(b & 0x20)) {
2405 pci_write_config_byte(dev, 0xf41, b | 0x20);
7506dc79 2406 pci_info(dev, "Linking AER extended capability\n");
cf34a8e0
BG
2407 }
2408 }
2409}
2410DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2411 quirk_nvidia_ck804_pcie_aer_ext_cap);
e1a2a51e 2412DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
1597cacb 2413 quirk_nvidia_ck804_pcie_aer_ext_cap);
cf34a8e0 2414
15856ad5 2415static void quirk_via_cx700_pci_parking_caching(struct pci_dev *dev)
53a9bf42
TY
2416{
2417 /*
2418 * Disable PCI Bus Parking and PCI Master read caching on CX700
2419 * which causes unspecified timing errors with a VT6212L on the PCI
ca846392
TY
2420 * bus leading to USB2.0 packet loss.
2421 *
2422 * This quirk is only enabled if a second (on the external PCI bus)
2423 * VT6212L is found -- the CX700 core itself also contains a USB
2424 * host controller with the same PCI ID as the VT6212L.
53a9bf42
TY
2425 */
2426
ca846392
TY
2427 /* Count VT6212L instances */
2428 struct pci_dev *p = pci_get_device(PCI_VENDOR_ID_VIA,
2429 PCI_DEVICE_ID_VIA_8235_USB_2, NULL);
53a9bf42 2430 uint8_t b;
ca846392 2431
82e1719c
BH
2432 /*
2433 * p should contain the first (internal) VT6212L -- see if we have
2434 * an external one by searching again.
2435 */
ca846392
TY
2436 p = pci_get_device(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8235_USB_2, p);
2437 if (!p)
2438 return;
2439 pci_dev_put(p);
2440
53a9bf42
TY
2441 if (pci_read_config_byte(dev, 0x76, &b) == 0) {
2442 if (b & 0x40) {
2443 /* Turn off PCI Bus Parking */
2444 pci_write_config_byte(dev, 0x76, b ^ 0x40);
2445
7506dc79 2446 pci_info(dev, "Disabling VIA CX700 PCI parking\n");
bc043274
TY
2447 }
2448 }
2449
2450 if (pci_read_config_byte(dev, 0x72, &b) == 0) {
2451 if (b != 0) {
53a9bf42
TY
2452 /* Turn off PCI Master read caching */
2453 pci_write_config_byte(dev, 0x72, 0x0);
bc043274
TY
2454
2455 /* Set PCI Master Bus time-out to "1x16 PCLK" */
53a9bf42 2456 pci_write_config_byte(dev, 0x75, 0x1);
bc043274
TY
2457
2458 /* Disable "Read FIFO Timer" */
53a9bf42
TY
2459 pci_write_config_byte(dev, 0x77, 0x0);
2460
7506dc79 2461 pci_info(dev, "Disabling VIA CX700 PCI caching\n");
53a9bf42
TY
2462 }
2463 }
2464}
ca846392 2465DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0x324e, quirk_via_cx700_pci_parking_caching);
53a9bf42 2466
25e742b2 2467static void quirk_brcm_5719_limit_mrrs(struct pci_dev *dev)
0b471506
MC
2468{
2469 u32 rev;
2470
2471 pci_read_config_dword(dev, 0xf4, &rev);
2472
2473 /* Only CAP the MRRS if the device is a 5719 A0 */
2474 if (rev == 0x05719000) {
2475 int readrq = pcie_get_readrq(dev);
2476 if (readrq > 2048)
2477 pcie_set_readrq(dev, 2048);
2478 }
2479}
0b471506
MC
2480DECLARE_PCI_FIXUP_ENABLE(PCI_VENDOR_ID_BROADCOM,
2481 PCI_DEVICE_ID_TIGON3_5719,
2482 quirk_brcm_5719_limit_mrrs);
2483
82e1719c
BH
2484/*
2485 * Originally in EDAC sources for i82875P: Intel tells BIOS developers to
2486 * hide device 6 which configures the overflow device access containing the
2487 * DRBs - this is where we expose device 6.
26c56dc0
MM
2488 * http://www.x86-secret.com/articles/tweak/pat/patsecrets-2.htm
2489 */
15856ad5 2490static void quirk_unhide_mch_dev6(struct pci_dev *dev)
26c56dc0
MM
2491{
2492 u8 reg;
2493
2494 if (pci_read_config_byte(dev, 0xF4, &reg) == 0 && !(reg & 0x02)) {
7506dc79 2495 pci_info(dev, "Enabling MCH 'Overflow' Device\n");
26c56dc0
MM
2496 pci_write_config_byte(dev, 0xF4, reg | 0x02);
2497 }
2498}
26c56dc0
MM
2499DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82865_HB,
2500 quirk_unhide_mch_dev6);
2501DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82875_HB,
2502 quirk_unhide_mch_dev6);
2503
3f79e107 2504#ifdef CONFIG_PCI_MSI
82e1719c
BH
2505/*
2506 * Some chipsets do not support MSI. We cannot easily rely on setting
2507 * PCI_BUS_FLAGS_NO_MSI in its bus flags because there are actually some
2508 * other buses controlled by the chipset even if Linux is not aware of it.
2509 * Instead of setting the flag on all buses in the machine, simply disable
2510 * MSI globally.
3f79e107 2511 */
15856ad5 2512static void quirk_disable_all_msi(struct pci_dev *dev)
3f79e107 2513{
88187dfa 2514 pci_no_msi();
7506dc79 2515 pci_warn(dev, "MSI quirk detected; MSI disabled\n");
3f79e107 2516}
ebdf7d39
TH
2517DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_GCNB_LE, quirk_disable_all_msi);
2518DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS400_200, quirk_disable_all_msi);
2519DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_RS480, quirk_disable_all_msi);
66d715c9 2520DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3336, quirk_disable_all_msi);
184b812f 2521DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3351, quirk_disable_all_msi);
162dedd3 2522DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_VT3364, quirk_disable_all_msi);
549e1561 2523DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, PCI_DEVICE_ID_VIA_8380_0, quirk_disable_all_msi);
10b4ad1a 2524DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SI, 0x0761, quirk_disable_all_msi);
3f79e107
BG
2525
2526/* Disable MSI on chipsets that are known to not support it */
15856ad5 2527static void quirk_disable_msi(struct pci_dev *dev)
3f79e107
BG
2528{
2529 if (dev->subordinate) {
7506dc79 2530 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
3f79e107
BG
2531 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2532 }
2533}
2534DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8131_BRIDGE, quirk_disable_msi);
134b3450 2535DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_VIA, 0xa238, quirk_disable_msi);
9313ff45 2536DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x5a3f, quirk_disable_msi);
6397c75c 2537
aff61369
CL
2538/*
2539 * The APC bridge device in AMD 780 family northbridges has some random
2540 * OEM subsystem ID in its vendor ID register (erratum 18), so instead
2541 * we use the possible vendor/device IDs of the host bridge for the
2542 * declared quirk, and search for the APC bridge by slot number.
2543 */
15856ad5 2544static void quirk_amd_780_apc_msi(struct pci_dev *host_bridge)
aff61369
CL
2545{
2546 struct pci_dev *apc_bridge;
2547
2548 apc_bridge = pci_get_slot(host_bridge->bus, PCI_DEVFN(1, 0));
2549 if (apc_bridge) {
2550 if (apc_bridge->device == 0x9602)
2551 quirk_disable_msi(apc_bridge);
2552 pci_dev_put(apc_bridge);
2553 }
2554}
2555DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9600, quirk_amd_780_apc_msi);
2556DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AMD, 0x9601, quirk_amd_780_apc_msi);
2557
82e1719c
BH
2558/*
2559 * Go through the list of HyperTransport capabilities and return 1 if a HT
2560 * MSI capability is found and enabled.
2561 */
25e742b2 2562static int msi_ht_cap_enabled(struct pci_dev *dev)
6397c75c 2563{
fff905f3 2564 int pos, ttl = PCI_FIND_CAP_TTL;
7a380507
ME
2565
2566 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2567 while (pos && ttl--) {
2568 u8 flags;
2569
2570 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
3c78bc61 2571 &flags) == 0) {
7506dc79 2572 pci_info(dev, "Found %s HT MSI Mapping\n",
7a380507 2573 flags & HT_MSI_FLAGS_ENABLE ?
f0fda801 2574 "enabled" : "disabled");
7a380507 2575 return (flags & HT_MSI_FLAGS_ENABLE) != 0;
6397c75c 2576 }
7a380507
ME
2577
2578 pos = pci_find_next_ht_capability(dev, pos,
2579 HT_CAPTYPE_MSI_MAPPING);
6397c75c
BG
2580 }
2581 return 0;
2582}
2583
82e1719c 2584/* Check the HyperTransport MSI mapping to know whether MSI is enabled or not */
25e742b2 2585static void quirk_msi_ht_cap(struct pci_dev *dev)
6397c75c
BG
2586{
2587 if (dev->subordinate && !msi_ht_cap_enabled(dev)) {
7506dc79 2588 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
6397c75c
BG
2589 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2590 }
2591}
2592DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_SERVERWORKS, PCI_DEVICE_ID_SERVERWORKS_HT2000_PCIE,
2593 quirk_msi_ht_cap);
6bae1d96 2594
82e1719c
BH
2595/*
2596 * The nVidia CK804 chipset may have 2 HT MSI mappings. MSI is supported
2597 * if the MSI capability is set in any of these mappings.
6397c75c 2598 */
25e742b2 2599static void quirk_nvidia_ck804_msi_ht_cap(struct pci_dev *dev)
6397c75c
BG
2600{
2601 struct pci_dev *pdev;
2602
2603 if (!dev->subordinate)
2604 return;
2605
82e1719c
BH
2606 /*
2607 * Check HT MSI cap on this chipset and the root one. A single one
2608 * having MSI is enough to be sure that MSI is supported.
6397c75c 2609 */
11f242f0 2610 pdev = pci_get_slot(dev->bus, 0);
9ac0ce85
JJ
2611 if (!pdev)
2612 return;
0c875c28 2613 if (!msi_ht_cap_enabled(dev) && !msi_ht_cap_enabled(pdev)) {
7506dc79 2614 pci_warn(dev, "MSI quirk detected; subordinate MSI disabled\n");
6397c75c
BG
2615 dev->subordinate->bus_flags |= PCI_BUS_FLAGS_NO_MSI;
2616 }
11f242f0 2617 pci_dev_put(pdev);
6397c75c
BG
2618}
2619DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_DEVICE_ID_NVIDIA_CK804_PCIE,
2620 quirk_nvidia_ck804_msi_ht_cap);
ba698ad4 2621
415b6d0e 2622/* Force enable MSI mapping capability on HT bridges */
25e742b2 2623static void ht_enable_msi_mapping(struct pci_dev *dev)
9dc625e7 2624{
fff905f3 2625 int pos, ttl = PCI_FIND_CAP_TTL;
9dc625e7
PC
2626
2627 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2628 while (pos && ttl--) {
2629 u8 flags;
2630
2631 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2632 &flags) == 0) {
7506dc79 2633 pci_info(dev, "Enabling HT MSI Mapping\n");
9dc625e7
PC
2634
2635 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2636 flags | HT_MSI_FLAGS_ENABLE);
2637 }
2638 pos = pci_find_next_ht_capability(dev, pos,
2639 HT_CAPTYPE_MSI_MAPPING);
2640 }
2641}
415b6d0e
BH
2642DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SERVERWORKS,
2643 PCI_DEVICE_ID_SERVERWORKS_HT1000_PXB,
2644 ht_enable_msi_mapping);
e0ae4f55
YL
2645DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_AMD, PCI_DEVICE_ID_AMD_8132_BRIDGE,
2646 ht_enable_msi_mapping);
2647
82e1719c
BH
2648/*
2649 * The P5N32-SLI motherboards from Asus have a problem with MSI
2650 * for the MCP55 NIC. It is not yet determined whether the MSI problem
2651 * also affects other devices. As for now, turn off MSI for this device.
75e07fc3 2652 */
15856ad5 2653static void nvenet_msi_disable(struct pci_dev *dev)
75e07fc3 2654{
9251bac9
JD
2655 const char *board_name = dmi_get_system_info(DMI_BOARD_NAME);
2656
2657 if (board_name &&
2658 (strstr(board_name, "P5N32-SLI PREMIUM") ||
2659 strstr(board_name, "P5N32-E SLI"))) {
7506dc79 2660 pci_info(dev, "Disabling MSI for MCP55 NIC on P5N32-SLI\n");
75e07fc3
AP
2661 dev->no_msi = 1;
2662 }
2663}
2664DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2665 PCI_DEVICE_ID_NVIDIA_NVENET_15,
2666 nvenet_msi_disable);
2667
8c7e96d3
VS
2668/*
2669 * PCIe spec r4.0 sec 7.7.1.2 and sec 7.7.2.2 say that if MSI/MSI-X is enabled,
2670 * then the device can't use INTx interrupts. Tegra's PCIe root ports don't
2671 * generate MSI interrupts for PME and AER events instead only INTx interrupts
2672 * are generated. Though Tegra's PCIe root ports can generate MSI interrupts
2673 * for other events, since PCIe specificiation doesn't support using a mix of
2674 * INTx and MSI/MSI-X, it is required to disable MSI interrupts to avoid port
2675 * service drivers registering their respective ISRs for MSIs.
2676 */
2677static void pci_quirk_nvidia_tegra_disable_rp_msi(struct pci_dev *dev)
2678{
2679 dev->no_msi = 1;
2680}
2681DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad0,
2682 PCI_CLASS_BRIDGE_PCI, 8,
2683 pci_quirk_nvidia_tegra_disable_rp_msi);
2684DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad1,
2685 PCI_CLASS_BRIDGE_PCI, 8,
2686 pci_quirk_nvidia_tegra_disable_rp_msi);
2687DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x1ad2,
2688 PCI_CLASS_BRIDGE_PCI, 8,
2689 pci_quirk_nvidia_tegra_disable_rp_msi);
2690DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf0,
2691 PCI_CLASS_BRIDGE_PCI, 8,
2692 pci_quirk_nvidia_tegra_disable_rp_msi);
2693DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0bf1,
2694 PCI_CLASS_BRIDGE_PCI, 8,
2695 pci_quirk_nvidia_tegra_disable_rp_msi);
2696DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1c,
2697 PCI_CLASS_BRIDGE_PCI, 8,
2698 pci_quirk_nvidia_tegra_disable_rp_msi);
2699DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e1d,
2700 PCI_CLASS_BRIDGE_PCI, 8,
2701 pci_quirk_nvidia_tegra_disable_rp_msi);
2702DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e12,
2703 PCI_CLASS_BRIDGE_PCI, 8,
2704 pci_quirk_nvidia_tegra_disable_rp_msi);
2705DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0e13,
2706 PCI_CLASS_BRIDGE_PCI, 8,
2707 pci_quirk_nvidia_tegra_disable_rp_msi);
2708DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0fae,
2709 PCI_CLASS_BRIDGE_PCI, 8,
2710 pci_quirk_nvidia_tegra_disable_rp_msi);
2711DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x0faf,
2712 PCI_CLASS_BRIDGE_PCI, 8,
2713 pci_quirk_nvidia_tegra_disable_rp_msi);
2714DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e5,
2715 PCI_CLASS_BRIDGE_PCI, 8,
2716 pci_quirk_nvidia_tegra_disable_rp_msi);
2717DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_NVIDIA, 0x10e6,
2718 PCI_CLASS_BRIDGE_PCI, 8,
2719 pci_quirk_nvidia_tegra_disable_rp_msi);
2720
66db60ea 2721/*
f7625980
BH
2722 * Some versions of the MCP55 bridge from Nvidia have a legacy IRQ routing
2723 * config register. This register controls the routing of legacy
2724 * interrupts from devices that route through the MCP55. If this register
2725 * is misprogrammed, interrupts are only sent to the BSP, unlike
2726 * conventional systems where the IRQ is broadcast to all online CPUs. Not
2727 * having this register set properly prevents kdump from booting up
2728 * properly, so let's make sure that we have it set correctly.
2729 * Note that this is an undocumented register.
66db60ea 2730 */
15856ad5 2731static void nvbridge_check_legacy_irq_routing(struct pci_dev *dev)
66db60ea
NH
2732{
2733 u32 cfg;
2734
49c2fa08
NH
2735 if (!pci_find_capability(dev, PCI_CAP_ID_HT))
2736 return;
2737
66db60ea
NH
2738 pci_read_config_dword(dev, 0x74, &cfg);
2739
2740 if (cfg & ((1 << 2) | (1 << 15))) {
25da8dba 2741 pr_info("Rewriting IRQ routing register on MCP55\n");
66db60ea
NH
2742 cfg &= ~((1 << 2) | (1 << 15));
2743 pci_write_config_dword(dev, 0x74, cfg);
2744 }
2745}
66db60ea
NH
2746DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2747 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V0,
2748 nvbridge_check_legacy_irq_routing);
66db60ea
NH
2749DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_NVIDIA,
2750 PCI_DEVICE_ID_NVIDIA_MCP55_BRIDGE_V4,
2751 nvbridge_check_legacy_irq_routing);
2752
25e742b2 2753static int ht_check_msi_mapping(struct pci_dev *dev)
de745306 2754{
fff905f3 2755 int pos, ttl = PCI_FIND_CAP_TTL;
de745306
YL
2756 int found = 0;
2757
82e1719c 2758 /* Check if there is HT MSI cap or enabled on this device */
de745306
YL
2759 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2760 while (pos && ttl--) {
2761 u8 flags;
2762
2763 if (found < 1)
2764 found = 1;
2765 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2766 &flags) == 0) {
2767 if (flags & HT_MSI_FLAGS_ENABLE) {
2768 if (found < 2) {
2769 found = 2;
2770 break;
2771 }
2772 }
2773 }
2774 pos = pci_find_next_ht_capability(dev, pos,
2775 HT_CAPTYPE_MSI_MAPPING);
2776 }
2777
2778 return found;
2779}
2780
25e742b2 2781static int host_bridge_with_leaf(struct pci_dev *host_bridge)
de745306
YL
2782{
2783 struct pci_dev *dev;
2784 int pos;
2785 int i, dev_no;
2786 int found = 0;
2787
2788 dev_no = host_bridge->devfn >> 3;
2789 for (i = dev_no + 1; i < 0x20; i++) {
2790 dev = pci_get_slot(host_bridge->bus, PCI_DEVFN(i, 0));
2791 if (!dev)
2792 continue;
2793
82e1719c 2794 /* found next host bridge? */
de745306
YL
2795 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2796 if (pos != 0) {
2797 pci_dev_put(dev);
2798 break;
2799 }
2800
2801 if (ht_check_msi_mapping(dev)) {
2802 found = 1;
2803 pci_dev_put(dev);
2804 break;
2805 }
2806 pci_dev_put(dev);
2807 }
2808
2809 return found;
2810}
2811
eeafda70
YL
2812#define PCI_HT_CAP_SLAVE_CTRL0 4 /* link control */
2813#define PCI_HT_CAP_SLAVE_CTRL1 8 /* link control to */
2814
25e742b2 2815static int is_end_of_ht_chain(struct pci_dev *dev)
eeafda70
YL
2816{
2817 int pos, ctrl_off;
2818 int end = 0;
2819 u16 flags, ctrl;
2820
2821 pos = pci_find_ht_capability(dev, HT_CAPTYPE_SLAVE);
2822
2823 if (!pos)
2824 goto out;
2825
2826 pci_read_config_word(dev, pos + PCI_CAP_FLAGS, &flags);
2827
2828 ctrl_off = ((flags >> 10) & 1) ?
2829 PCI_HT_CAP_SLAVE_CTRL0 : PCI_HT_CAP_SLAVE_CTRL1;
2830 pci_read_config_word(dev, pos + ctrl_off, &ctrl);
2831
2832 if (ctrl & (1 << 6))
2833 end = 1;
2834
2835out:
2836 return end;
2837}
2838
25e742b2 2839static void nv_ht_enable_msi_mapping(struct pci_dev *dev)
9dc625e7
PC
2840{
2841 struct pci_dev *host_bridge;
1dec6b05
YL
2842 int pos;
2843 int i, dev_no;
2844 int found = 0;
2845
2846 dev_no = dev->devfn >> 3;
2847 for (i = dev_no; i >= 0; i--) {
2848 host_bridge = pci_get_slot(dev->bus, PCI_DEVFN(i, 0));
2849 if (!host_bridge)
2850 continue;
2851
2852 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2853 if (pos != 0) {
2854 found = 1;
2855 break;
2856 }
2857 pci_dev_put(host_bridge);
2858 }
2859
2860 if (!found)
2861 return;
2862
eeafda70
YL
2863 /* don't enable end_device/host_bridge with leaf directly here */
2864 if (host_bridge == dev && is_end_of_ht_chain(host_bridge) &&
2865 host_bridge_with_leaf(host_bridge))
de745306
YL
2866 goto out;
2867
1dec6b05
YL
2868 /* root did that ! */
2869 if (msi_ht_cap_enabled(host_bridge))
2870 goto out;
2871
2872 ht_enable_msi_mapping(dev);
2873
2874out:
2875 pci_dev_put(host_bridge);
2876}
2877
25e742b2 2878static void ht_disable_msi_mapping(struct pci_dev *dev)
1dec6b05 2879{
fff905f3 2880 int pos, ttl = PCI_FIND_CAP_TTL;
1dec6b05
YL
2881
2882 pos = pci_find_ht_capability(dev, HT_CAPTYPE_MSI_MAPPING);
2883 while (pos && ttl--) {
2884 u8 flags;
2885
2886 if (pci_read_config_byte(dev, pos + HT_MSI_FLAGS,
2887 &flags) == 0) {
7506dc79 2888 pci_info(dev, "Disabling HT MSI Mapping\n");
1dec6b05
YL
2889
2890 pci_write_config_byte(dev, pos + HT_MSI_FLAGS,
2891 flags & ~HT_MSI_FLAGS_ENABLE);
2892 }
2893 pos = pci_find_next_ht_capability(dev, pos,
2894 HT_CAPTYPE_MSI_MAPPING);
2895 }
2896}
2897
25e742b2 2898static void __nv_msi_ht_cap_quirk(struct pci_dev *dev, int all)
1dec6b05
YL
2899{
2900 struct pci_dev *host_bridge;
2901 int pos;
2902 int found;
2903
3d2a5318
RW
2904 if (!pci_msi_enabled())
2905 return;
2906
1dec6b05
YL
2907 /* check if there is HT MSI cap or enabled on this device */
2908 found = ht_check_msi_mapping(dev);
2909
2910 /* no HT MSI CAP */
2911 if (found == 0)
2912 return;
9dc625e7
PC
2913
2914 /*
2915 * HT MSI mapping should be disabled on devices that are below
2916 * a non-Hypertransport host bridge. Locate the host bridge...
2917 */
39c94652
SK
2918 host_bridge = pci_get_domain_bus_and_slot(pci_domain_nr(dev->bus), 0,
2919 PCI_DEVFN(0, 0));
9dc625e7 2920 if (host_bridge == NULL) {
7506dc79 2921 pci_warn(dev, "nv_msi_ht_cap_quirk didn't locate host bridge\n");
9dc625e7
PC
2922 return;
2923 }
2924
2925 pos = pci_find_ht_capability(host_bridge, HT_CAPTYPE_SLAVE);
2926 if (pos != 0) {
2927 /* Host bridge is to HT */
1dec6b05
YL
2928 if (found == 1) {
2929 /* it is not enabled, try to enable it */
de745306
YL
2930 if (all)
2931 ht_enable_msi_mapping(dev);
2932 else
2933 nv_ht_enable_msi_mapping(dev);
1dec6b05 2934 }
dff3aef7 2935 goto out;
9dc625e7
PC
2936 }
2937
1dec6b05
YL
2938 /* HT MSI is not enabled */
2939 if (found == 1)
dff3aef7 2940 goto out;
9dc625e7 2941
1dec6b05
YL
2942 /* Host bridge is not to HT, disable HT MSI mapping on this device */
2943 ht_disable_msi_mapping(dev);
dff3aef7
MS
2944
2945out:
2946 pci_dev_put(host_bridge);
9dc625e7 2947}
de745306 2948
25e742b2 2949static void nv_msi_ht_cap_quirk_all(struct pci_dev *dev)
de745306
YL
2950{
2951 return __nv_msi_ht_cap_quirk(dev, 1);
2952}
82e1719c
BH
2953DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
2954DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_AL, PCI_ANY_ID, nv_msi_ht_cap_quirk_all);
de745306 2955
25e742b2 2956static void nv_msi_ht_cap_quirk_leaf(struct pci_dev *dev)
de745306
YL
2957{
2958 return __nv_msi_ht_cap_quirk(dev, 0);
2959}
de745306 2960DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
6dab62ee 2961DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID, nv_msi_ht_cap_quirk_leaf);
de745306 2962
15856ad5 2963static void quirk_msi_intx_disable_bug(struct pci_dev *dev)
ba698ad4
DM
2964{
2965 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2966}
82e1719c 2967
15856ad5 2968static void quirk_msi_intx_disable_ati_bug(struct pci_dev *dev)
4600c9d7
SH
2969{
2970 struct pci_dev *p;
2971
82e1719c
BH
2972 /*
2973 * SB700 MSI issue will be fixed at HW level from revision A21;
4600c9d7
SH
2974 * we need check PCI REVISION ID of SMBus controller to get SB700
2975 * revision.
2976 */
2977 p = pci_get_device(PCI_VENDOR_ID_ATI, PCI_DEVICE_ID_ATI_SBX00_SMBUS,
2978 NULL);
2979 if (!p)
2980 return;
2981
2982 if ((p->revision < 0x3B) && (p->revision >= 0x30))
2983 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2984 pci_dev_put(p);
2985}
82e1719c 2986
70588818
XH
2987static void quirk_msi_intx_disable_qca_bug(struct pci_dev *dev)
2988{
2989 /* AR816X/AR817X/E210X MSI is fixed at HW level from revision 0x18 */
2990 if (dev->revision < 0x18) {
7506dc79 2991 pci_info(dev, "set MSI_INTX_DISABLE_BUG flag\n");
70588818
XH
2992 dev->dev_flags |= PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG;
2993 }
2994}
ba698ad4
DM
2995DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2996 PCI_DEVICE_ID_TIGON3_5780,
2997 quirk_msi_intx_disable_bug);
2998DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
2999 PCI_DEVICE_ID_TIGON3_5780S,
3000 quirk_msi_intx_disable_bug);
3001DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3002 PCI_DEVICE_ID_TIGON3_5714,
3003 quirk_msi_intx_disable_bug);
3004DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3005 PCI_DEVICE_ID_TIGON3_5714S,
3006 quirk_msi_intx_disable_bug);
3007DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3008 PCI_DEVICE_ID_TIGON3_5715,
3009 quirk_msi_intx_disable_bug);
3010DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_BROADCOM,
3011 PCI_DEVICE_ID_TIGON3_5715S,
3012 quirk_msi_intx_disable_bug);
3013
bc38b411 3014DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4390,
4600c9d7 3015 quirk_msi_intx_disable_ati_bug);
bc38b411 3016DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4391,
4600c9d7 3017 quirk_msi_intx_disable_ati_bug);
bc38b411 3018DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4392,
4600c9d7 3019 quirk_msi_intx_disable_ati_bug);
bc38b411 3020DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4393,
4600c9d7 3021 quirk_msi_intx_disable_ati_bug);
bc38b411 3022DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4394,
4600c9d7 3023 quirk_msi_intx_disable_ati_bug);
bc38b411
DM
3024
3025DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4373,
3026 quirk_msi_intx_disable_bug);
3027DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4374,
3028 quirk_msi_intx_disable_bug);
3029DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x4375,
3030 quirk_msi_intx_disable_bug);
3031
7cb6a291
HX
3032DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1062,
3033 quirk_msi_intx_disable_bug);
3034DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1063,
3035 quirk_msi_intx_disable_bug);
3036DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2060,
3037 quirk_msi_intx_disable_bug);
3038DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x2062,
3039 quirk_msi_intx_disable_bug);
3040DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1073,
3041 quirk_msi_intx_disable_bug);
3042DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1083,
3043 quirk_msi_intx_disable_bug);
70588818
XH
3044DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1090,
3045 quirk_msi_intx_disable_qca_bug);
3046DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x1091,
3047 quirk_msi_intx_disable_qca_bug);
3048DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a0,
3049 quirk_msi_intx_disable_qca_bug);
3050DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0x10a1,
3051 quirk_msi_intx_disable_qca_bug);
3052DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATTANSIC, 0xe091,
3053 quirk_msi_intx_disable_qca_bug);
738cb37b
JC
3054
3055/*
3056 * Amazon's Annapurna Labs 1c36:0031 Root Ports don't support MSI-X, so it
3057 * should be disabled on platforms where the device (mistakenly) advertises it.
3058 *
3059 * Notice that this quirk also disables MSI (which may work, but hasn't been
3060 * tested), since currently there is no standard way to disable only MSI-X.
3061 *
3062 * The 0031 device id is reused for other non Root Port device types,
3063 * therefore the quirk is registered for the PCI_CLASS_BRIDGE_PCI class.
3064 */
3065static void quirk_al_msi_disable(struct pci_dev *dev)
3066{
3067 dev->no_msi = 1;
3068 pci_warn(dev, "Disabling MSI/MSI-X\n");
3069}
3070DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031,
3071 PCI_CLASS_BRIDGE_PCI, 8, quirk_al_msi_disable);
3f79e107 3072#endif /* CONFIG_PCI_MSI */
3d137310 3073
82e1719c
BH
3074/*
3075 * Allow manual resource allocation for PCI hotplug bridges via
3076 * pci=hpmemsize=nnM and pci=hpiosize=nnM parameters. For some PCI-PCI
3077 * hotplug bridges, like PLX 6254 (former HINT HB6), kernel fails to
3078 * allocate resources when hotplug device is inserted and PCI bus is
3079 * rescanned.
3322340a 3080 */
15856ad5 3081static void quirk_hotplug_bridge(struct pci_dev *dev)
3322340a
FR
3082{
3083 dev->is_hotplug_bridge = 1;
3084}
3322340a
FR
3085DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_HINT, 0x0020, quirk_hotplug_bridge);
3086
03cd8f7e 3087/*
82e1719c
BH
3088 * This is a quirk for the Ricoh MMC controller found as a part of some
3089 * multifunction chips.
3090 *
25985edc 3091 * This is very similar and based on the ricoh_mmc driver written by
03cd8f7e
ML
3092 * Philip Langdale. Thank you for these magic sequences.
3093 *
82e1719c
BH
3094 * These chips implement the four main memory card controllers (SD, MMC,
3095 * MS, xD) and one or both of CardBus or FireWire.
03cd8f7e 3096 *
82e1719c
BH
3097 * It happens that they implement SD and MMC support as separate
3098 * controllers (and PCI functions). The Linux SDHCI driver supports MMC
3099 * cards but the chip detects MMC cards in hardware and directs them to the
3100 * MMC controller - so the SDHCI driver never sees them.
03cd8f7e 3101 *
82e1719c
BH
3102 * To get around this, we must disable the useless MMC controller. At that
3103 * point, the SDHCI controller will start seeing them. It seems to be the
3104 * case that the relevant PCI registers to deactivate the MMC controller
3105 * live on PCI function 0, which might be the CardBus controller or the
3106 * FireWire controller, depending on the particular chip in question
03cd8f7e
ML
3107 *
3108 * This has to be done early, because as soon as we disable the MMC controller
82e1719c
BH
3109 * other PCI functions shift up one level, e.g. function #2 becomes function
3110 * #1, and this will confuse the PCI core.
03cd8f7e 3111 */
03cd8f7e
ML
3112#ifdef CONFIG_MMC_RICOH_MMC
3113static void ricoh_mmc_fixup_rl5c476(struct pci_dev *dev)
3114{
03cd8f7e
ML
3115 u8 write_enable;
3116 u8 write_target;
3117 u8 disable;
3118
82e1719c
BH
3119 /*
3120 * Disable via CardBus interface
3121 *
3122 * This must be done via function #0
3123 */
03cd8f7e
ML
3124 if (PCI_FUNC(dev->devfn))
3125 return;
3126
3127 pci_read_config_byte(dev, 0xB7, &disable);
3128 if (disable & 0x02)
3129 return;
3130
3131 pci_read_config_byte(dev, 0x8E, &write_enable);
3132 pci_write_config_byte(dev, 0x8E, 0xAA);
3133 pci_read_config_byte(dev, 0x8D, &write_target);
3134 pci_write_config_byte(dev, 0x8D, 0xB7);
3135 pci_write_config_byte(dev, 0xB7, disable | 0x02);
3136 pci_write_config_byte(dev, 0x8E, write_enable);
3137 pci_write_config_byte(dev, 0x8D, write_target);
3138
82e1719c 3139 pci_notice(dev, "proprietary Ricoh MMC controller disabled (via CardBus function)\n");
7506dc79 3140 pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
03cd8f7e
ML
3141}
3142DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
3143DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_RL5C476, ricoh_mmc_fixup_rl5c476);
3144
3145static void ricoh_mmc_fixup_r5c832(struct pci_dev *dev)
3146{
03cd8f7e
ML
3147 u8 write_enable;
3148 u8 disable;
3149
82e1719c
BH
3150 /*
3151 * Disable via FireWire interface
3152 *
3153 * This must be done via function #0
3154 */
03cd8f7e
ML
3155 if (PCI_FUNC(dev->devfn))
3156 return;
15bed0f2 3157 /*
812089e0 3158 * RICOH 0xe822 and 0xe823 SD/MMC card readers fail to recognize
82e1719c
BH
3159 * certain types of SD/MMC cards. Lowering the SD base clock
3160 * frequency from 200Mhz to 50Mhz fixes this issue.
15bed0f2
MI
3161 *
3162 * 0x150 - SD2.0 mode enable for changing base clock
3163 * frequency to 50Mhz
3164 * 0xe1 - Base clock frequency
3165 * 0x32 - 50Mhz new clock frequency
3166 * 0xf9 - Key register for 0x150
3167 * 0xfc - key register for 0xe1
3168 */
812089e0
AL
3169 if (dev->device == PCI_DEVICE_ID_RICOH_R5CE822 ||
3170 dev->device == PCI_DEVICE_ID_RICOH_R5CE823) {
15bed0f2
MI
3171 pci_write_config_byte(dev, 0xf9, 0xfc);
3172 pci_write_config_byte(dev, 0x150, 0x10);
3173 pci_write_config_byte(dev, 0xf9, 0x00);
3174 pci_write_config_byte(dev, 0xfc, 0x01);
3175 pci_write_config_byte(dev, 0xe1, 0x32);
3176 pci_write_config_byte(dev, 0xfc, 0x00);
3177
7506dc79 3178 pci_notice(dev, "MMC controller base frequency changed to 50Mhz.\n");
15bed0f2 3179 }
3e309cdf
JB
3180
3181 pci_read_config_byte(dev, 0xCB, &disable);
3182
3183 if (disable & 0x02)
3184 return;
3185
3186 pci_read_config_byte(dev, 0xCA, &write_enable);
3187 pci_write_config_byte(dev, 0xCA, 0x57);
3188 pci_write_config_byte(dev, 0xCB, disable | 0x02);
3189 pci_write_config_byte(dev, 0xCA, write_enable);
3190
82e1719c 3191 pci_notice(dev, "proprietary Ricoh MMC controller disabled (via FireWire function)\n");
7506dc79 3192 pci_notice(dev, "MMC cards are now supported by standard SDHCI controller\n");
3e309cdf 3193
03cd8f7e
ML
3194}
3195DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
3196DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5C832, ricoh_mmc_fixup_r5c832);
812089e0
AL
3197DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
3198DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE822, ricoh_mmc_fixup_r5c832);
be98ca65
MI
3199DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
3200DECLARE_PCI_FIXUP_RESUME_EARLY(PCI_VENDOR_ID_RICOH, PCI_DEVICE_ID_RICOH_R5CE823, ricoh_mmc_fixup_r5c832);
03cd8f7e
ML
3201#endif /*CONFIG_MMC_RICOH_MMC*/
3202
d3f13810 3203#ifdef CONFIG_DMAR_TABLE
254e4200
SS
3204#define VTUNCERRMSK_REG 0x1ac
3205#define VTD_MSK_SPEC_ERRORS (1 << 31)
3206/*
82e1719c
BH
3207 * This is a quirk for masking VT-d spec-defined errors to platform error
3208 * handling logic. Without this, platforms using Intel 7500, 5500 chipsets
254e4200 3209 * (and the derivative chipsets like X58 etc) seem to generate NMI/SMI (based
82e1719c 3210 * on the RAS config settings of the platform) when a VT-d fault happens.
254e4200
SS
3211 * The resulting SMI caused the system to hang.
3212 *
82e1719c 3213 * VT-d spec-related errors are already handled by the VT-d OS code, so no
254e4200
SS
3214 * need to report the same error through other channels.
3215 */
3216static void vtd_mask_spec_errors(struct pci_dev *dev)
3217{
3218 u32 word;
3219
3220 pci_read_config_dword(dev, VTUNCERRMSK_REG, &word);
3221 pci_write_config_dword(dev, VTUNCERRMSK_REG, word | VTD_MSK_SPEC_ERRORS);
3222}
3223DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x342e, vtd_mask_spec_errors);
3224DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x3c28, vtd_mask_spec_errors);
3225#endif
03cd8f7e 3226
15856ad5 3227static void fixup_ti816x_class(struct pci_dev *dev)
63c44080 3228{
d1541dc9
BH
3229 u32 class = dev->class;
3230
63c44080 3231 /* TI 816x devices do not have class code set when in PCIe boot mode */
d1541dc9 3232 dev->class = PCI_CLASS_MULTIMEDIA_VIDEO << 8;
7506dc79 3233 pci_info(dev, "PCI class overridden (%#08x -> %#08x)\n",
d1541dc9 3234 class, dev->class);
63c44080 3235}
40c96236 3236DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_TI, 0xb800,
2b4aed1d 3237 PCI_CLASS_NOT_DEFINED, 8, fixup_ti816x_class);
63c44080 3238
82e1719c
BH
3239/*
3240 * Some PCIe devices do not work reliably with the claimed maximum
a94d072b
BH
3241 * payload size supported.
3242 */
15856ad5 3243static void fixup_mpss_256(struct pci_dev *dev)
a94d072b
BH
3244{
3245 dev->pcie_mpss = 1; /* 256 bytes */
3246}
3247DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
3248 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_0, fixup_mpss_256);
3249DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
3250 PCI_DEVICE_ID_SOLARFLARE_SFC4000A_1, fixup_mpss_256);
3251DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_SOLARFLARE,
3252 PCI_DEVICE_ID_SOLARFLARE_SFC4000B, fixup_mpss_256);
3253
82e1719c
BH
3254/*
3255 * Intel 5000 and 5100 Memory controllers have an erratum with read completion
d387a8d6 3256 * coalescing (which is enabled by default on some BIOSes) and MPS of 256B.
82e1719c 3257 * Since there is no way of knowing what the PCIe MPS on each fabric will be
d387a8d6
JM
3258 * until all of the devices are discovered and buses walked, read completion
3259 * coalescing must be disabled. Unfortunately, it cannot be re-enabled because
3260 * it is possible to hotplug a device with MPS of 256B.
3261 */
15856ad5 3262static void quirk_intel_mc_errata(struct pci_dev *dev)
d387a8d6
JM
3263{
3264 int err;
3265 u16 rcc;
3266
27d868b5
KB
3267 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
3268 pcie_bus_config == PCIE_BUS_DEFAULT)
d387a8d6
JM
3269 return;
3270
82e1719c
BH
3271 /*
3272 * Intel erratum specifies bits to change but does not say what
3273 * they are. Keeping them magical until such time as the registers
3274 * and values can be explained.
d387a8d6
JM
3275 */
3276 err = pci_read_config_word(dev, 0x48, &rcc);
3277 if (err) {
7506dc79 3278 pci_err(dev, "Error attempting to read the read completion coalescing register\n");
d387a8d6
JM
3279 return;
3280 }
3281
3282 if (!(rcc & (1 << 10)))
3283 return;
3284
3285 rcc &= ~(1 << 10);
3286
3287 err = pci_write_config_word(dev, 0x48, rcc);
3288 if (err) {
7506dc79 3289 pci_err(dev, "Error attempting to write the read completion coalescing register\n");
d387a8d6
JM
3290 return;
3291 }
3292
82e1719c 3293 pr_info_once("Read completion coalescing disabled due to hardware erratum relating to 256B MPS\n");
d387a8d6
JM
3294}
3295/* Intel 5000 series memory controllers and ports 2-7 */
3296DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25c0, quirk_intel_mc_errata);
3297DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d0, quirk_intel_mc_errata);
3298DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d4, quirk_intel_mc_errata);
3299DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25d8, quirk_intel_mc_errata);
3300DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e2, quirk_intel_mc_errata);
3301DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e3, quirk_intel_mc_errata);
3302DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e4, quirk_intel_mc_errata);
3303DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e5, quirk_intel_mc_errata);
3304DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e6, quirk_intel_mc_errata);
3305DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25e7, quirk_intel_mc_errata);
3306DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f7, quirk_intel_mc_errata);
3307DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f8, quirk_intel_mc_errata);
3308DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25f9, quirk_intel_mc_errata);
3309DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x25fa, quirk_intel_mc_errata);
3310/* Intel 5100 series memory controllers and ports 2-7 */
3311DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65c0, quirk_intel_mc_errata);
3312DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e2, quirk_intel_mc_errata);
3313DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e3, quirk_intel_mc_errata);
3314DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e4, quirk_intel_mc_errata);
3315DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e5, quirk_intel_mc_errata);
3316DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e6, quirk_intel_mc_errata);
3317DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65e7, quirk_intel_mc_errata);
3318DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f7, quirk_intel_mc_errata);
3319DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f8, quirk_intel_mc_errata);
3320DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65f9, quirk_intel_mc_errata);
3321DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x65fa, quirk_intel_mc_errata);
3322
12b03188 3323/*
82e1719c
BH
3324 * Ivytown NTB BAR sizes are misreported by the hardware due to an erratum.
3325 * To work around this, query the size it should be configured to by the
3326 * device and modify the resource end to correspond to this new size.
12b03188
JM
3327 */
3328static void quirk_intel_ntb(struct pci_dev *dev)
3329{
3330 int rc;
3331 u8 val;
3332
3333 rc = pci_read_config_byte(dev, 0x00D0, &val);
3334 if (rc)
3335 return;
3336
3337 dev->resource[2].end = dev->resource[2].start + ((u64) 1 << val) - 1;
3338
3339 rc = pci_read_config_byte(dev, 0x00D1, &val);
3340 if (rc)
3341 return;
3342
3343 dev->resource[4].end = dev->resource[4].start + ((u64) 1 << val) - 1;
3344}
3345DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e08, quirk_intel_ntb);
3346DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x0e0d, quirk_intel_ntb);
3347
f67fd55f 3348/*
82e1719c
BH
3349 * Some BIOS implementations leave the Intel GPU interrupts enabled, even
3350 * though no one is handling them (e.g., if the i915 driver is never
3351 * loaded). Additionally the interrupt destination is not set up properly
f67fd55f
TJ
3352 * and the interrupt ends up -somewhere-.
3353 *
82e1719c
BH
3354 * These spurious interrupts are "sticky" and the kernel disables the
3355 * (shared) interrupt line after 100,000+ generated interrupts.
f67fd55f 3356 *
82e1719c
BH
3357 * Fix it by disabling the still enabled interrupts. This resolves crashes
3358 * often seen on monitor unplug.
f67fd55f
TJ
3359 */
3360#define I915_DEIER_REG 0x4400c
15856ad5 3361static void disable_igfx_irq(struct pci_dev *dev)
f67fd55f
TJ
3362{
3363 void __iomem *regs = pci_iomap(dev, 0, 0);
3364 if (regs == NULL) {
7506dc79 3365 pci_warn(dev, "igfx quirk: Can't iomap PCI device\n");
f67fd55f
TJ
3366 return;
3367 }
3368
3369 /* Check if any interrupt line is still enabled */
3370 if (readl(regs + I915_DEIER_REG) != 0) {
7506dc79 3371 pci_warn(dev, "BIOS left Intel GPU interrupts enabled; disabling\n");
f67fd55f
TJ
3372
3373 writel(0, regs + I915_DEIER_REG);
3374 }
3375
3376 pci_iounmap(dev, regs);
3377}
d0c9606b
BM
3378DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0042, disable_igfx_irq);
3379DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0046, disable_igfx_irq);
3380DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x004a, disable_igfx_irq);
f67fd55f 3381DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0102, disable_igfx_irq);
d0c9606b 3382DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0106, disable_igfx_irq);
f67fd55f 3383DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x010a, disable_igfx_irq);
7c82126a 3384DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0152, disable_igfx_irq);
f67fd55f 3385
b8cac70a
TB
3386/*
3387 * PCI devices which are on Intel chips can skip the 10ms delay
3388 * before entering D3 mode.
3389 */
3789af9a
KW
3390static void quirk_remove_d3hot_delay(struct pci_dev *dev)
3391{
3392 dev->d3hot_delay = 0;
3393}
3394/* C600 Series devices do not need 10ms d3hot_delay */
3395DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0412, quirk_remove_d3hot_delay);
3396DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c00, quirk_remove_d3hot_delay);
3397DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x0c0c, quirk_remove_d3hot_delay);
3398/* Lynxpoint-H PCH devices do not need 10ms d3hot_delay */
3399DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c02, quirk_remove_d3hot_delay);
3400DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c18, quirk_remove_d3hot_delay);
3401DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c1c, quirk_remove_d3hot_delay);
3402DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c20, quirk_remove_d3hot_delay);
3403DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c22, quirk_remove_d3hot_delay);
3404DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c26, quirk_remove_d3hot_delay);
3405DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c2d, quirk_remove_d3hot_delay);
3406DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c31, quirk_remove_d3hot_delay);
3407DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3a, quirk_remove_d3hot_delay);
3408DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c3d, quirk_remove_d3hot_delay);
3409DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x8c4e, quirk_remove_d3hot_delay);
3410/* Intel Cherrytrail devices do not need 10ms d3hot_delay */
3411DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2280, quirk_remove_d3hot_delay);
3412DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x2298, quirk_remove_d3hot_delay);
3413DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x229c, quirk_remove_d3hot_delay);
3414DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b0, quirk_remove_d3hot_delay);
3415DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b5, quirk_remove_d3hot_delay);
3416DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b7, quirk_remove_d3hot_delay);
3417DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22b8, quirk_remove_d3hot_delay);
3418DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22d8, quirk_remove_d3hot_delay);
3419DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x22dc, quirk_remove_d3hot_delay);
d76d2fe0 3420
fbebb9fd 3421/*
d76d2fe0 3422 * Some devices may pass our check in pci_intx_mask_supported() if
fbebb9fd
BH
3423 * PCI_COMMAND_INTX_DISABLE works though they actually do not properly
3424 * support this feature.
3425 */
15856ad5 3426static void quirk_broken_intx_masking(struct pci_dev *dev)
fbebb9fd
BH
3427{
3428 dev->broken_intx_masking = 1;
3429}
b88214ce
NO
3430DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_CHELSIO, 0x0030,
3431 quirk_broken_intx_masking);
3432DECLARE_PCI_FIXUP_FINAL(0x1814, 0x0601, /* Ralink RT2800 802.11n PCI */
3433 quirk_broken_intx_masking);
7c1efb68
BH
3434DECLARE_PCI_FIXUP_FINAL(0x1b7c, 0x0004, /* Ceton InfiniTV4 */
3435 quirk_broken_intx_masking);
d76d2fe0 3436
3cb30b73
AW
3437/*
3438 * Realtek RTL8169 PCI Gigabit Ethernet Controller (rev 10)
3439 * Subsystem: Realtek RTL8169/8110 Family PCI Gigabit Ethernet NIC
3440 *
3441 * RTL8110SC - Fails under PCI device assignment using DisINTx masking.
3442 */
b88214ce
NO
3443DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_REALTEK, 0x8169,
3444 quirk_broken_intx_masking);
fbebb9fd 3445
8bcf4525
AW
3446/*
3447 * Intel i40e (XL710/X710) 10/20/40GbE NICs all have broken INTx masking,
3448 * DisINTx can be set but the interrupt status bit is non-functional.
3449 */
82e1719c
BH
3450DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1572, quirk_broken_intx_masking);
3451DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1574, quirk_broken_intx_masking);
3452DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1580, quirk_broken_intx_masking);
3453DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1581, quirk_broken_intx_masking);
3454DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1583, quirk_broken_intx_masking);
3455DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1584, quirk_broken_intx_masking);
3456DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1585, quirk_broken_intx_masking);
3457DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1586, quirk_broken_intx_masking);
3458DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1587, quirk_broken_intx_masking);
3459DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1588, quirk_broken_intx_masking);
3460DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x1589, quirk_broken_intx_masking);
3461DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158a, quirk_broken_intx_masking);
3462DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x158b, quirk_broken_intx_masking);
3463DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d0, quirk_broken_intx_masking);
3464DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d1, quirk_broken_intx_masking);
3465DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, 0x37d2, quirk_broken_intx_masking);
8bcf4525 3466
d76d2fe0
NO
3467static u16 mellanox_broken_intx_devs[] = {
3468 PCI_DEVICE_ID_MELLANOX_HERMON_SDR,
3469 PCI_DEVICE_ID_MELLANOX_HERMON_DDR,
3470 PCI_DEVICE_ID_MELLANOX_HERMON_QDR,
3471 PCI_DEVICE_ID_MELLANOX_HERMON_DDR_GEN2,
3472 PCI_DEVICE_ID_MELLANOX_HERMON_QDR_GEN2,
3473 PCI_DEVICE_ID_MELLANOX_HERMON_EN,
3474 PCI_DEVICE_ID_MELLANOX_HERMON_EN_GEN2,
3475 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN,
3476 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_T_GEN2,
3477 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_GEN2,
3478 PCI_DEVICE_ID_MELLANOX_CONNECTX_EN_5_GEN2,
3479 PCI_DEVICE_ID_MELLANOX_CONNECTX2,
3480 PCI_DEVICE_ID_MELLANOX_CONNECTX3,
3481 PCI_DEVICE_ID_MELLANOX_CONNECTX3_PRO,
d76d2fe0
NO
3482};
3483
1600f625
NO
3484#define CONNECTX_4_CURR_MAX_MINOR 99
3485#define CONNECTX_4_INTX_SUPPORT_MINOR 14
3486
3487/*
3488 * Check ConnectX-4/LX FW version to see if it supports legacy interrupts.
3489 * If so, don't mark it as broken.
3490 * FW minor > 99 means older FW version format and no INTx masking support.
3491 * FW minor < 14 means new FW version format and no INTx masking support.
3492 */
d76d2fe0
NO
3493static void mellanox_check_broken_intx_masking(struct pci_dev *pdev)
3494{
1600f625
NO
3495 __be32 __iomem *fw_ver;
3496 u16 fw_major;
3497 u16 fw_minor;
3498 u16 fw_subminor;
3499 u32 fw_maj_min;
3500 u32 fw_sub_min;
d76d2fe0
NO
3501 int i;
3502
3503 for (i = 0; i < ARRAY_SIZE(mellanox_broken_intx_devs); i++) {
3504 if (pdev->device == mellanox_broken_intx_devs[i]) {
3505 pdev->broken_intx_masking = 1;
3506 return;
3507 }
3508 }
1600f625 3509
82e1719c
BH
3510 /*
3511 * Getting here means Connect-IB cards and up. Connect-IB has no INTx
1600f625
NO
3512 * support so shouldn't be checked further
3513 */
3514 if (pdev->device == PCI_DEVICE_ID_MELLANOX_CONNECTIB)
3515 return;
3516
3517 if (pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4 &&
3518 pdev->device != PCI_DEVICE_ID_MELLANOX_CONNECTX4_LX)
3519 return;
3520
3521 /* For ConnectX-4 and ConnectX-4LX, need to check FW support */
3522 if (pci_enable_device_mem(pdev)) {
7506dc79 3523 pci_warn(pdev, "Can't enable device memory\n");
1600f625
NO
3524 return;
3525 }
3526
3527 fw_ver = ioremap(pci_resource_start(pdev, 0), 4);
3528 if (!fw_ver) {
7506dc79 3529 pci_warn(pdev, "Can't map ConnectX-4 initialization segment\n");
1600f625
NO
3530 goto out;
3531 }
3532
3533 /* Reading from resource space should be 32b aligned */
3534 fw_maj_min = ioread32be(fw_ver);
3535 fw_sub_min = ioread32be(fw_ver + 1);
3536 fw_major = fw_maj_min & 0xffff;
3537 fw_minor = fw_maj_min >> 16;
3538 fw_subminor = fw_sub_min & 0xffff;
3539 if (fw_minor > CONNECTX_4_CURR_MAX_MINOR ||
3540 fw_minor < CONNECTX_4_INTX_SUPPORT_MINOR) {
7506dc79 3541 pci_warn(pdev, "ConnectX-4: FW %u.%u.%u doesn't support INTx masking, disabling. Please upgrade FW to %d.14.1100 and up for INTx support\n",
1600f625
NO
3542 fw_major, fw_minor, fw_subminor, pdev->device ==
3543 PCI_DEVICE_ID_MELLANOX_CONNECTX4 ? 12 : 14);
3544 pdev->broken_intx_masking = 1;
3545 }
3546
3547 iounmap(fw_ver);
3548
3549out:
3550 pci_disable_device(pdev);
d76d2fe0
NO
3551}
3552DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_MELLANOX, PCI_ANY_ID,
3553 mellanox_check_broken_intx_masking);
8bcf4525 3554
c3e59ee4
AW
3555static void quirk_no_bus_reset(struct pci_dev *dev)
3556{
3557 dev->dev_flags |= PCI_DEV_FLAGS_NO_BUS_RESET;
3558}
3559
3560/*
9ac0108c
CB
3561 * Some Atheros AR9xxx and QCA988x chips do not behave after a bus reset.
3562 * The device will throw a Link Down error on AER-capable systems and
3563 * regardless of AER, config space of the device is never accessible again
3564 * and typically causes the system to hang or reset when access is attempted.
16bbbc87 3565 * https://lore.kernel.org/r/20140923210318.498dacbd@dualc.maya.org/
c3e59ee4
AW
3566 */
3567DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0030, quirk_no_bus_reset);
9ac0108c
CB
3568DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0032, quirk_no_bus_reset);
3569DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x003c, quirk_no_bus_reset);
8e2e0317 3570DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0033, quirk_no_bus_reset);
6afb7e26 3571DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ATHEROS, 0x0034, quirk_no_bus_reset);
c3e59ee4 3572
82215510
DD
3573/*
3574 * Root port on some Cavium CN8xxx chips do not successfully complete a bus
3575 * reset when used with certain child devices. After the reset, config
3576 * accesses to the child may fail.
3577 */
3578DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CAVIUM, 0xa100, quirk_no_bus_reset);
3579
d84f3174
AW
3580static void quirk_no_pm_reset(struct pci_dev *dev)
3581{
3582 /*
3583 * We can't do a bus reset on root bus devices, but an ineffective
3584 * PM reset may be better than nothing.
3585 */
3586 if (!pci_is_root_bus(dev->bus))
3587 dev->dev_flags |= PCI_DEV_FLAGS_NO_PM_RESET;
3588}
3589
3590/*
3591 * Some AMD/ATI GPUS (HD8570 - Oland) report that a D3hot->D0 transition
3592 * causes a reset (i.e., they advertise NoSoftRst-). This transition seems
3593 * to have no effect on the device: it retains the framebuffer contents and
3594 * monitor sync. Advertising this support makes other layers, like VFIO,
3595 * assume pci_reset_function() is viable for this device. Mark it as
3596 * unavailable to skip it when testing reset methods.
3597 */
3598DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
3599 PCI_CLASS_DISPLAY_VGA, 8, quirk_no_pm_reset);
3600
19bf4d4f
LW
3601/*
3602 * Thunderbolt controllers with broken MSI hotplug signaling:
3603 * Entire 1st generation (Light Ridge, Eagle Ridge, Light Peak) and part
3604 * of the 2nd generation (Cactus Ridge 4C up to revision 1, Port Ridge).
3605 */
3606static void quirk_thunderbolt_hotplug_msi(struct pci_dev *pdev)
3607{
3608 if (pdev->is_hotplug_bridge &&
3609 (pdev->device != PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C ||
3610 pdev->revision <= 1))
3611 pdev->no_msi = 1;
3612}
3613DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_RIDGE,
3614 quirk_thunderbolt_hotplug_msi);
3615DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_EAGLE_RIDGE,
3616 quirk_thunderbolt_hotplug_msi);
3617DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_LIGHT_PEAK,
3618 quirk_thunderbolt_hotplug_msi);
3619DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
3620 quirk_thunderbolt_hotplug_msi);
3621DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_PORT_RIDGE,
3622 quirk_thunderbolt_hotplug_msi);
3623
1df5172c
AN
3624#ifdef CONFIG_ACPI
3625/*
3626 * Apple: Shutdown Cactus Ridge Thunderbolt controller.
3627 *
3628 * On Apple hardware the Cactus Ridge Thunderbolt controller needs to be
3629 * shutdown before suspend. Otherwise the native host interface (NHI) will not
3630 * be present after resume if a device was plugged in before suspend.
3631 *
82e1719c
BH
3632 * The Thunderbolt controller consists of a PCIe switch with downstream
3633 * bridges leading to the NHI and to the tunnel PCI bridges.
1df5172c
AN
3634 *
3635 * This quirk cuts power to the whole chip. Therefore we have to apply it
3636 * during suspend_noirq of the upstream bridge.
3637 *
3638 * Power is automagically restored before resume. No action is needed.
3639 */
3640static void quirk_apple_poweroff_thunderbolt(struct pci_dev *dev)
3641{
3642 acpi_handle bridge, SXIO, SXFP, SXLV;
3643
630b3aff 3644 if (!x86_apple_machine)
1df5172c
AN
3645 return;
3646 if (pci_pcie_type(dev) != PCI_EXP_TYPE_UPSTREAM)
3647 return;
3648 bridge = ACPI_HANDLE(&dev->dev);
3649 if (!bridge)
3650 return;
82e1719c 3651
1df5172c
AN
3652 /*
3653 * SXIO and SXLV are present only on machines requiring this quirk.
82e1719c
BH
3654 * Thunderbolt bridges in external devices might have the same
3655 * device ID as those on the host, but they will not have the
3656 * associated ACPI methods. This implicitly checks that we are at
3657 * the right bridge.
1df5172c
AN
3658 */
3659 if (ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXIO", &SXIO))
3660 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXFP", &SXFP))
3661 || ACPI_FAILURE(acpi_get_handle(bridge, "DSB0.NHI0.SXLV", &SXLV)))
3662 return;
82e1719c 3663 pci_info(dev, "quirk: cutting power to Thunderbolt controller...\n");
1df5172c
AN
3664
3665 /* magic sequence */
3666 acpi_execute_simple_method(SXIO, NULL, 1);
3667 acpi_execute_simple_method(SXFP, NULL, 0);
3668 msleep(300);
3669 acpi_execute_simple_method(SXLV, NULL, 0);
3670 acpi_execute_simple_method(SXIO, NULL, 0);
3671 acpi_execute_simple_method(SXLV, NULL, 0);
3672}
1d111406
LW
3673DECLARE_PCI_FIXUP_SUSPEND_LATE(PCI_VENDOR_ID_INTEL,
3674 PCI_DEVICE_ID_INTEL_CACTUS_RIDGE_4C,
1df5172c 3675 quirk_apple_poweroff_thunderbolt);
1df5172c
AN
3676#endif
3677
b9c3b266 3678/*
4091fb95 3679 * Following are device-specific reset methods which can be used to
b9c3b266
DC
3680 * reset a single function if other methods (e.g. FLR, PM D0->D3) are
3681 * not available.
3682 */
c763e7b5
DC
3683static int reset_intel_82599_sfp_virtfn(struct pci_dev *dev, int probe)
3684{
76b57c67
BH
3685 /*
3686 * http://www.intel.com/content/dam/doc/datasheet/82599-10-gbe-controller-datasheet.pdf
3687 *
3688 * The 82599 supports FLR on VFs, but FLR support is reported only
3689 * in the PF DEVCAP (sec 9.3.10.4), not in the VF DEVCAP (sec 9.5).
c8d8096a
CH
3690 * Thus we must call pcie_flr() directly without first checking if it is
3691 * supported.
76b57c67 3692 */
c8d8096a
CH
3693 if (!probe)
3694 pcie_flr(dev);
c763e7b5
DC
3695 return 0;
3696}
3697
aba72ddc
VS
3698#define SOUTH_CHICKEN2 0xc2004
3699#define PCH_PP_STATUS 0xc7200
3700#define PCH_PP_CONTROL 0xc7204
df558de1
XH
3701#define MSG_CTL 0x45010
3702#define NSDE_PWR_STATE 0xd0100
3703#define IGD_OPERATION_TIMEOUT 10000 /* set timeout 10 seconds */
3704
3705static int reset_ivb_igd(struct pci_dev *dev, int probe)
3706{
3707 void __iomem *mmio_base;
3708 unsigned long timeout;
3709 u32 val;
3710
3711 if (probe)
3712 return 0;
3713
3714 mmio_base = pci_iomap(dev, 0, 0);
3715 if (!mmio_base)
3716 return -ENOMEM;
3717
3718 iowrite32(0x00000002, mmio_base + MSG_CTL);
3719
3720 /*
3721 * Clobbering SOUTH_CHICKEN2 register is fine only if the next
3722 * driver loaded sets the right bits. However, this's a reset and
3723 * the bits have been set by i915 previously, so we clobber
3724 * SOUTH_CHICKEN2 register directly here.
3725 */
3726 iowrite32(0x00000005, mmio_base + SOUTH_CHICKEN2);
3727
3728 val = ioread32(mmio_base + PCH_PP_CONTROL) & 0xfffffffe;
3729 iowrite32(val, mmio_base + PCH_PP_CONTROL);
3730
3731 timeout = jiffies + msecs_to_jiffies(IGD_OPERATION_TIMEOUT);
3732 do {
3733 val = ioread32(mmio_base + PCH_PP_STATUS);
3734 if ((val & 0xb0000000) == 0)
3735 goto reset_complete;
3736 msleep(10);
3737 } while (time_before(jiffies, timeout));
7506dc79 3738 pci_warn(dev, "timeout during reset\n");
df558de1
XH
3739
3740reset_complete:
3741 iowrite32(0x00000002, mmio_base + NSDE_PWR_STATE);
3742
3743 pci_iounmap(dev, mmio_base);
3744 return 0;
3745}
3746
82e1719c 3747/* Device-specific reset method for Chelsio T4-based adapters */
2c6217e0
CL
3748static int reset_chelsio_generic_dev(struct pci_dev *dev, int probe)
3749{
3750 u16 old_command;
3751 u16 msix_flags;
3752
3753 /*
3754 * If this isn't a Chelsio T4-based device, return -ENOTTY indicating
3755 * that we have no device-specific reset method.
3756 */
3757 if ((dev->device & 0xf000) != 0x4000)
3758 return -ENOTTY;
3759
3760 /*
3761 * If this is the "probe" phase, return 0 indicating that we can
3762 * reset this device.
3763 */
3764 if (probe)
3765 return 0;
3766
3767 /*
3768 * T4 can wedge if there are DMAs in flight within the chip and Bus
3769 * Master has been disabled. We need to have it on till the Function
3770 * Level Reset completes. (BUS_MASTER is disabled in
3771 * pci_reset_function()).
3772 */
3773 pci_read_config_word(dev, PCI_COMMAND, &old_command);
3774 pci_write_config_word(dev, PCI_COMMAND,
3775 old_command | PCI_COMMAND_MASTER);
3776
3777 /*
3778 * Perform the actual device function reset, saving and restoring
3779 * configuration information around the reset.
3780 */
3781 pci_save_state(dev);
3782
3783 /*
3784 * T4 also suffers a Head-Of-Line blocking problem if MSI-X interrupts
3785 * are disabled when an MSI-X interrupt message needs to be delivered.
3786 * So we briefly re-enable MSI-X interrupts for the duration of the
3787 * FLR. The pci_restore_state() below will restore the original
3788 * MSI-X state.
3789 */
3790 pci_read_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS, &msix_flags);
3791 if ((msix_flags & PCI_MSIX_FLAGS_ENABLE) == 0)
3792 pci_write_config_word(dev, dev->msix_cap+PCI_MSIX_FLAGS,
3793 msix_flags |
3794 PCI_MSIX_FLAGS_ENABLE |
3795 PCI_MSIX_FLAGS_MASKALL);
3796
48f52d1a 3797 pcie_flr(dev);
2c6217e0
CL
3798
3799 /*
3800 * Restore the configuration information (BAR values, etc.) including
3801 * the original PCI Configuration Space Command word, and return
3802 * success.
3803 */
3804 pci_restore_state(dev);
3805 pci_write_config_word(dev, PCI_COMMAND, old_command);
3806 return 0;
3807}
3808
c763e7b5 3809#define PCI_DEVICE_ID_INTEL_82599_SFP_VF 0x10ed
df558de1
XH
3810#define PCI_DEVICE_ID_INTEL_IVB_M_VGA 0x0156
3811#define PCI_DEVICE_ID_INTEL_IVB_M2_VGA 0x0166
c763e7b5 3812
ffb08634
AW
3813/*
3814 * The Samsung SM961/PM961 controller can sometimes enter a fatal state after
3815 * FLR where config space reads from the device return -1. We seem to be
3816 * able to avoid this condition if we disable the NVMe controller prior to
3817 * FLR. This quirk is generic for any NVMe class device requiring similar
3818 * assistance to quiesce the device prior to FLR.
3819 *
3820 * NVMe specification: https://nvmexpress.org/resources/specifications/
3821 * Revision 1.0e:
3822 * Chapter 2: Required and optional PCI config registers
3823 * Chapter 3: NVMe control registers
3824 * Chapter 7.3: Reset behavior
3825 */
3826static int nvme_disable_and_flr(struct pci_dev *dev, int probe)
3827{
3828 void __iomem *bar;
3829 u16 cmd;
3830 u32 cfg;
3831
3832 if (dev->class != PCI_CLASS_STORAGE_EXPRESS ||
3833 !pcie_has_flr(dev) || !pci_resource_start(dev, 0))
3834 return -ENOTTY;
3835
3836 if (probe)
3837 return 0;
3838
3839 bar = pci_iomap(dev, 0, NVME_REG_CC + sizeof(cfg));
3840 if (!bar)
3841 return -ENOTTY;
3842
3843 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3844 pci_write_config_word(dev, PCI_COMMAND, cmd | PCI_COMMAND_MEMORY);
3845
3846 cfg = readl(bar + NVME_REG_CC);
3847
3848 /* Disable controller if enabled */
3849 if (cfg & NVME_CC_ENABLE) {
3850 u32 cap = readl(bar + NVME_REG_CAP);
3851 unsigned long timeout;
3852
3853 /*
3854 * Per nvme_disable_ctrl() skip shutdown notification as it
3855 * could complete commands to the admin queue. We only intend
3856 * to quiesce the device before reset.
3857 */
3858 cfg &= ~(NVME_CC_SHN_MASK | NVME_CC_ENABLE);
3859
3860 writel(cfg, bar + NVME_REG_CC);
3861
3862 /*
3863 * Some controllers require an additional delay here, see
3864 * NVME_QUIRK_DELAY_BEFORE_CHK_RDY. None of those are yet
3865 * supported by this quirk.
3866 */
3867
3868 /* Cap register provides max timeout in 500ms increments */
3869 timeout = ((NVME_CAP_TIMEOUT(cap) + 1) * HZ / 2) + jiffies;
3870
3871 for (;;) {
3872 u32 status = readl(bar + NVME_REG_CSTS);
3873
3874 /* Ready status becomes zero on disable complete */
3875 if (!(status & NVME_CSTS_RDY))
3876 break;
3877
3878 msleep(100);
3879
3880 if (time_after(jiffies, timeout)) {
3881 pci_warn(dev, "Timeout waiting for NVMe ready status to clear after disable\n");
3882 break;
3883 }
3884 }
3885 }
3886
3887 pci_iounmap(dev, bar);
3888
3889 pcie_flr(dev);
3890
3891 return 0;
3892}
3893
51ba0945
AW
3894/*
3895 * Intel DC P3700 NVMe controller will timeout waiting for ready status
3896 * to change after NVMe enable if the driver starts interacting with the
3897 * device too soon after FLR. A 250ms delay after FLR has heuristically
3898 * proven to produce reliably working results for device assignment cases.
3899 */
3900static int delay_250ms_after_flr(struct pci_dev *dev, int probe)
3901{
3902 if (!pcie_has_flr(dev))
3903 return -ENOTTY;
3904
3905 if (probe)
3906 return 0;
3907
3908 pcie_flr(dev);
3909
3910 msleep(250);
3911
3912 return 0;
3913}
3914
5b889bf2 3915static const struct pci_dev_reset_methods pci_dev_reset_methods[] = {
c763e7b5
DC
3916 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_82599_SFP_VF,
3917 reset_intel_82599_sfp_virtfn },
df558de1
XH
3918 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M_VGA,
3919 reset_ivb_igd },
3920 { PCI_VENDOR_ID_INTEL, PCI_DEVICE_ID_INTEL_IVB_M2_VGA,
3921 reset_ivb_igd },
ffb08634 3922 { PCI_VENDOR_ID_SAMSUNG, 0xa804, nvme_disable_and_flr },
51ba0945 3923 { PCI_VENDOR_ID_INTEL, 0x0953, delay_250ms_after_flr },
2c6217e0
CL
3924 { PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
3925 reset_chelsio_generic_dev },
b9c3b266
DC
3926 { 0 }
3927};
5b889bf2 3928
df558de1
XH
3929/*
3930 * These device-specific reset methods are here rather than in a driver
3931 * because when a host assigns a device to a guest VM, the host may need
3932 * to reset the device but probably doesn't have a driver for it.
3933 */
5b889bf2
RW
3934int pci_dev_specific_reset(struct pci_dev *dev, int probe)
3935{
df9d1e8a 3936 const struct pci_dev_reset_methods *i;
5b889bf2
RW
3937
3938 for (i = pci_dev_reset_methods; i->reset; i++) {
3939 if ((i->vendor == dev->vendor ||
3940 i->vendor == (u16)PCI_ANY_ID) &&
3941 (i->device == dev->device ||
3942 i->device == (u16)PCI_ANY_ID))
3943 return i->reset(dev, probe);
3944 }
3945
3946 return -ENOTTY;
3947}
12ea6cad 3948
ec637fb2
AW
3949static void quirk_dma_func0_alias(struct pci_dev *dev)
3950{
f0af9593 3951 if (PCI_FUNC(dev->devfn) != 0)
09298542 3952 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 0), 1);
ec637fb2
AW
3953}
3954
3955/*
3956 * https://bugzilla.redhat.com/show_bug.cgi?id=605888
3957 *
3958 * Some Ricoh devices use function 0 as the PCIe requester ID for DMA.
3959 */
3960DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe832, quirk_dma_func0_alias);
3961DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_RICOH, 0xe476, quirk_dma_func0_alias);
3962
cc346a47
AW
3963static void quirk_dma_func1_alias(struct pci_dev *dev)
3964{
f0af9593 3965 if (PCI_FUNC(dev->devfn) != 1)
09298542 3966 pci_add_dma_alias(dev, PCI_DEVFN(PCI_SLOT(dev->devfn), 1), 1);
cc346a47
AW
3967}
3968
3969/*
3970 * Marvell 88SE9123 uses function 1 as the requester ID for DMA. In some
3971 * SKUs function 1 is present and is a legacy IDE controller, in other
3972 * SKUs this function is not present, making this a ghost requester.
3973 * https://bugzilla.kernel.org/show_bug.cgi?id=42679
3974 */
247de694
SA
3975DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9120,
3976 quirk_dma_func1_alias);
cc346a47
AW
3977DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9123,
3978 quirk_dma_func1_alias);
aa008206
AW
3979DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9128,
3980 quirk_dma_func1_alias);
cc346a47
AW
3981/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c14 */
3982DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9130,
3983 quirk_dma_func1_alias);
9cde402a
AP
3984DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9170,
3985 quirk_dma_func1_alias);
cc346a47
AW
3986/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c47 + c57 */
3987DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9172,
3988 quirk_dma_func1_alias);
3989/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c59 */
3990DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x917a,
3991 quirk_dma_func1_alias);
00456b35
AS
3992/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c78 */
3993DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9182,
3994 quirk_dma_func1_alias);
7695e73f
BH
3995/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c134 */
3996DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9183,
3997 quirk_dma_func1_alias);
cc346a47
AW
3998/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c46 */
3999DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x91a0,
4000 quirk_dma_func1_alias);
832e4e1f
TVC
4001/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c127 */
4002DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9220,
4003 quirk_dma_func1_alias);
cc346a47
AW
4004/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c49 */
4005DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_MARVELL_EXT, 0x9230,
4006 quirk_dma_func1_alias);
c2e0fb96
JC
4007DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0642,
4008 quirk_dma_func1_alias);
1903be82
HG
4009DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_TTI, 0x0645,
4010 quirk_dma_func1_alias);
cc346a47
AW
4011/* https://bugs.gentoo.org/show_bug.cgi?id=497630 */
4012DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_JMICRON,
4013 PCI_DEVICE_ID_JMICRON_JMB388_ESD,
4014 quirk_dma_func1_alias);
8b9b963e
TS
4015/* https://bugzilla.kernel.org/show_bug.cgi?id=42679#c117 */
4016DECLARE_PCI_FIXUP_HEADER(0x1c28, /* Lite-On */
4017 0x0122, /* Plextor M6E (Marvell 88SS9183)*/
4018 quirk_dma_func1_alias);
cc346a47 4019
d3d2ab43
AW
4020/*
4021 * Some devices DMA with the wrong devfn, not just the wrong function.
4022 * quirk_fixed_dma_alias() uses this table to create fixed aliases, where
4023 * the alias is "fixed" and independent of the device devfn.
4024 *
4025 * For example, the Adaptec 3405 is a PCIe card with an Intel 80333 I/O
4026 * processor. To software, this appears as a PCIe-to-PCI/X bridge with a
4027 * single device on the secondary bus. In reality, the single exposed
4028 * device at 0e.0 is the Address Translation Unit (ATU) of the controller
4029 * that provides a bridge to the internal bus of the I/O processor. The
4030 * controller supports private devices, which can be hidden from PCI config
4031 * space. In the case of the Adaptec 3405, a private device at 01.0
4032 * appears to be the DMA engine, which therefore needs to become a DMA
4033 * alias for the device.
4034 */
4035static const struct pci_device_id fixed_dma_alias_tbl[] = {
4036 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
4037 PCI_VENDOR_ID_ADAPTEC2, 0x02bb), /* Adaptec 3405 */
4038 .driver_data = PCI_DEVFN(1, 0) },
db83f87b
AW
4039 { PCI_DEVICE_SUB(PCI_VENDOR_ID_ADAPTEC2, 0x0285,
4040 PCI_VENDOR_ID_ADAPTEC2, 0x02bc), /* Adaptec 3805 */
4041 .driver_data = PCI_DEVFN(1, 0) },
d3d2ab43
AW
4042 { 0 }
4043};
4044
4045static void quirk_fixed_dma_alias(struct pci_dev *dev)
4046{
4047 const struct pci_device_id *id;
4048
4049 id = pci_match_id(fixed_dma_alias_tbl, dev);
48c83080 4050 if (id)
09298542 4051 pci_add_dma_alias(dev, id->driver_data, 1);
d3d2ab43 4052}
d3d2ab43
AW
4053DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ADAPTEC2, 0x0285, quirk_fixed_dma_alias);
4054
ebdb51eb
AW
4055/*
4056 * A few PCIe-to-PCI bridges fail to expose a PCIe capability, resulting in
4057 * using the wrong DMA alias for the device. Some of these devices can be
4058 * used as either forward or reverse bridges, so we need to test whether the
4059 * device is operating in the correct mode. We could probably apply this
4060 * quirk to PCI_ANY_ID, but for now we'll just use known offenders. The test
4061 * is for a non-root, non-PCIe bridge where the upstream device is PCIe and
4062 * is not a PCIe-to-PCI bridge, then @pdev is actually a PCIe-to-PCI bridge.
4063 */
4064static void quirk_use_pcie_bridge_dma_alias(struct pci_dev *pdev)
4065{
4066 if (!pci_is_root_bus(pdev->bus) &&
4067 pdev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
4068 !pci_is_pcie(pdev) && pci_is_pcie(pdev->bus->self) &&
4069 pci_pcie_type(pdev->bus->self) != PCI_EXP_TYPE_PCI_BRIDGE)
4070 pdev->dev_flags |= PCI_DEV_FLAG_PCIE_BRIDGE_ALIAS;
4071}
4072/* ASM1083/1085, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c46 */
4073DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_ASMEDIA, 0x1080,
4074 quirk_use_pcie_bridge_dma_alias);
4075/* Tundra 8113, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c43 */
4076DECLARE_PCI_FIXUP_HEADER(0x10e3, 0x8113, quirk_use_pcie_bridge_dma_alias);
98ca50db
AW
4077/* ITE 8892, https://bugzilla.kernel.org/show_bug.cgi?id=73551 */
4078DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8892, quirk_use_pcie_bridge_dma_alias);
fce5d57e
JW
4079/* ITE 8893 has the same problem as the 8892 */
4080DECLARE_PCI_FIXUP_HEADER(0x1283, 0x8893, quirk_use_pcie_bridge_dma_alias);
8ab4abbe
AW
4081/* Intel 82801, https://bugzilla.kernel.org/show_bug.cgi?id=44881#c49 */
4082DECLARE_PCI_FIXUP_HEADER(0x8086, 0x244e, quirk_use_pcie_bridge_dma_alias);
ebdb51eb 4083
b1a928cd
JL
4084/*
4085 * MIC x200 NTB forwards PCIe traffic using multiple alien RIDs. They have to
4086 * be added as aliases to the DMA device in order to allow buffer access
4087 * when IOMMU is enabled. Following devfns have to match RIT-LUT table
4088 * programmed in the EEPROM.
4089 */
4090static void quirk_mic_x200_dma_alias(struct pci_dev *pdev)
4091{
09298542
JS
4092 pci_add_dma_alias(pdev, PCI_DEVFN(0x10, 0x0), 1);
4093 pci_add_dma_alias(pdev, PCI_DEVFN(0x11, 0x0), 1);
4094 pci_add_dma_alias(pdev, PCI_DEVFN(0x12, 0x3), 1);
b1a928cd
JL
4095}
4096DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2260, quirk_mic_x200_dma_alias);
4097DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2264, quirk_mic_x200_dma_alias);
4098
56b4cd4b
SP
4099/*
4100 * Intel Visual Compute Accelerator (VCA) is a family of PCIe add-in devices
4101 * exposing computational units via Non Transparent Bridges (NTB, PEX 87xx).
4102 *
4103 * Similarly to MIC x200, we need to add DMA aliases to allow buffer access
4104 * when IOMMU is enabled. These aliases allow computational unit access to
4105 * host memory. These aliases mark the whole VCA device as one IOMMU
4106 * group.
4107 *
4108 * All possible slot numbers (0x20) are used, since we are unable to tell
4109 * what slot is used on other side. This quirk is intended for both host
4110 * and computational unit sides. The VCA devices have up to five functions
4111 * (four for DMA channels and one additional).
4112 */
4113static void quirk_pex_vca_alias(struct pci_dev *pdev)
4114{
4115 const unsigned int num_pci_slots = 0x20;
4116 unsigned int slot;
4117
09298542
JS
4118 for (slot = 0; slot < num_pci_slots; slot++)
4119 pci_add_dma_alias(pdev, PCI_DEVFN(slot, 0x0), 5);
56b4cd4b
SP
4120}
4121DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2954, quirk_pex_vca_alias);
4122DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2955, quirk_pex_vca_alias);
4123DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2956, quirk_pex_vca_alias);
4124DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2958, quirk_pex_vca_alias);
4125DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x2959, quirk_pex_vca_alias);
4126DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_INTEL, 0x295A, quirk_pex_vca_alias);
4127
45a23293
J
4128/*
4129 * The IOMMU and interrupt controller on Broadcom Vulcan/Cavium ThunderX2 are
4130 * associated not at the root bus, but at a bridge below. This quirk avoids
4131 * generating invalid DMA aliases.
4132 */
4133static void quirk_bridge_cavm_thrx2_pcie_root(struct pci_dev *pdev)
4134{
4135 pdev->dev_flags |= PCI_DEV_FLAGS_BRIDGE_XLATE_ROOT;
4136}
4137DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9000,
4138 quirk_bridge_cavm_thrx2_pcie_root);
4139DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_BROADCOM, 0x9084,
4140 quirk_bridge_cavm_thrx2_pcie_root);
4141
3657cebd
KHC
4142/*
4143 * Intersil/Techwell TW686[4589]-based video capture cards have an empty (zero)
4144 * class code. Fix it.
4145 */
4146static void quirk_tw686x_class(struct pci_dev *pdev)
4147{
4148 u32 class = pdev->class;
4149
4150 /* Use "Multimedia controller" class */
4151 pdev->class = (PCI_CLASS_MULTIMEDIA_OTHER << 8) | 0x01;
7506dc79 4152 pci_info(pdev, "TW686x PCI class overridden (%#08x -> %#08x)\n",
3657cebd
KHC
4153 class, pdev->class);
4154}
2b4aed1d 4155DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6864, PCI_CLASS_NOT_DEFINED, 8,
3657cebd 4156 quirk_tw686x_class);
2b4aed1d 4157DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6865, PCI_CLASS_NOT_DEFINED, 8,
3657cebd 4158 quirk_tw686x_class);
2b4aed1d 4159DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6868, PCI_CLASS_NOT_DEFINED, 8,
3657cebd 4160 quirk_tw686x_class);
2b4aed1d 4161DECLARE_PCI_FIXUP_CLASS_EARLY(0x1797, 0x6869, PCI_CLASS_NOT_DEFINED, 8,
3657cebd
KHC
4162 quirk_tw686x_class);
4163
a99b646a 4164/*
4165 * Some devices have problems with Transaction Layer Packets with the Relaxed
4166 * Ordering Attribute set. Such devices should mark themselves and other
82e1719c 4167 * device drivers should check before sending TLPs with RO set.
a99b646a 4168 */
4169static void quirk_relaxedordering_disable(struct pci_dev *dev)
4170{
4171 dev->dev_flags |= PCI_DEV_FLAGS_NO_RELAXED_ORDERING;
7506dc79 4172 pci_info(dev, "Disable Relaxed Ordering Attributes to avoid PCIe Completion erratum\n");
a99b646a 4173}
4174
87e09cde 4175/*
4176 * Intel Xeon processors based on Broadwell/Haswell microarchitecture Root
82e1719c 4177 * Complex have a Flow Control Credit issue which can cause performance
87e09cde 4178 * problems with Upstream Transaction Layer Packets with Relaxed Ordering set.
4179 */
4180DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f01, PCI_CLASS_NOT_DEFINED, 8,
4181 quirk_relaxedordering_disable);
4182DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f02, PCI_CLASS_NOT_DEFINED, 8,
4183 quirk_relaxedordering_disable);
4184DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f03, PCI_CLASS_NOT_DEFINED, 8,
4185 quirk_relaxedordering_disable);
4186DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f04, PCI_CLASS_NOT_DEFINED, 8,
4187 quirk_relaxedordering_disable);
4188DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f05, PCI_CLASS_NOT_DEFINED, 8,
4189 quirk_relaxedordering_disable);
4190DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f06, PCI_CLASS_NOT_DEFINED, 8,
4191 quirk_relaxedordering_disable);
4192DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f07, PCI_CLASS_NOT_DEFINED, 8,
4193 quirk_relaxedordering_disable);
4194DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f08, PCI_CLASS_NOT_DEFINED, 8,
4195 quirk_relaxedordering_disable);
4196DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f09, PCI_CLASS_NOT_DEFINED, 8,
4197 quirk_relaxedordering_disable);
4198DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0a, PCI_CLASS_NOT_DEFINED, 8,
4199 quirk_relaxedordering_disable);
4200DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0b, PCI_CLASS_NOT_DEFINED, 8,
4201 quirk_relaxedordering_disable);
4202DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0c, PCI_CLASS_NOT_DEFINED, 8,
4203 quirk_relaxedordering_disable);
4204DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0d, PCI_CLASS_NOT_DEFINED, 8,
4205 quirk_relaxedordering_disable);
4206DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x6f0e, PCI_CLASS_NOT_DEFINED, 8,
4207 quirk_relaxedordering_disable);
4208DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f01, PCI_CLASS_NOT_DEFINED, 8,
4209 quirk_relaxedordering_disable);
4210DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f02, PCI_CLASS_NOT_DEFINED, 8,
4211 quirk_relaxedordering_disable);
4212DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f03, PCI_CLASS_NOT_DEFINED, 8,
4213 quirk_relaxedordering_disable);
4214DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f04, PCI_CLASS_NOT_DEFINED, 8,
4215 quirk_relaxedordering_disable);
4216DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f05, PCI_CLASS_NOT_DEFINED, 8,
4217 quirk_relaxedordering_disable);
4218DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f06, PCI_CLASS_NOT_DEFINED, 8,
4219 quirk_relaxedordering_disable);
4220DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f07, PCI_CLASS_NOT_DEFINED, 8,
4221 quirk_relaxedordering_disable);
4222DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f08, PCI_CLASS_NOT_DEFINED, 8,
4223 quirk_relaxedordering_disable);
4224DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f09, PCI_CLASS_NOT_DEFINED, 8,
4225 quirk_relaxedordering_disable);
4226DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0a, PCI_CLASS_NOT_DEFINED, 8,
4227 quirk_relaxedordering_disable);
4228DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0b, PCI_CLASS_NOT_DEFINED, 8,
4229 quirk_relaxedordering_disable);
4230DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0c, PCI_CLASS_NOT_DEFINED, 8,
4231 quirk_relaxedordering_disable);
4232DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0d, PCI_CLASS_NOT_DEFINED, 8,
4233 quirk_relaxedordering_disable);
4234DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_INTEL, 0x2f0e, PCI_CLASS_NOT_DEFINED, 8,
4235 quirk_relaxedordering_disable);
4236
077fa19c 4237/*
82e1719c 4238 * The AMD ARM A1100 (aka "SEATTLE") SoC has a bug in its PCIe Root Complex
077fa19c 4239 * where Upstream Transaction Layer Packets with the Relaxed Ordering
4240 * Attribute clear are allowed to bypass earlier TLPs with Relaxed Ordering
4241 * set. This is a violation of the PCIe 3.0 Transaction Ordering Rules
4242 * outlined in Section 2.4.1 (PCI Express(r) Base Specification Revision 3.0
4243 * November 10, 2010). As a result, on this platform we can't use Relaxed
4244 * Ordering for Upstream TLPs.
4245 */
4246DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a00, PCI_CLASS_NOT_DEFINED, 8,
4247 quirk_relaxedordering_disable);
4248DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a01, PCI_CLASS_NOT_DEFINED, 8,
4249 quirk_relaxedordering_disable);
4250DECLARE_PCI_FIXUP_CLASS_EARLY(PCI_VENDOR_ID_AMD, 0x1a02, PCI_CLASS_NOT_DEFINED, 8,
4251 quirk_relaxedordering_disable);
4252
c56d4450
HS
4253/*
4254 * Per PCIe r3.0, sec 2.2.9, "Completion headers must supply the same
4255 * values for the Attribute as were supplied in the header of the
4256 * corresponding Request, except as explicitly allowed when IDO is used."
4257 *
4258 * If a non-compliant device generates a completion with a different
4259 * attribute than the request, the receiver may accept it (which itself
4260 * seems non-compliant based on sec 2.3.2), or it may handle it as a
4261 * Malformed TLP or an Unexpected Completion, which will probably lead to a
4262 * device access timeout.
4263 *
4264 * If the non-compliant device generates completions with zero attributes
4265 * (instead of copying the attributes from the request), we can work around
4266 * this by disabling the "Relaxed Ordering" and "No Snoop" attributes in
4267 * upstream devices so they always generate requests with zero attributes.
4268 *
4269 * This affects other devices under the same Root Port, but since these
4270 * attributes are performance hints, there should be no functional problem.
4271 *
4272 * Note that Configuration Space accesses are never supposed to have TLP
4273 * Attributes, so we're safe waiting till after any Configuration Space
4274 * accesses to do the Root Port fixup.
4275 */
4276static void quirk_disable_root_port_attributes(struct pci_dev *pdev)
4277{
6ae72bfa 4278 struct pci_dev *root_port = pcie_find_root_port(pdev);
c56d4450
HS
4279
4280 if (!root_port) {
7506dc79 4281 pci_warn(pdev, "PCIe Completion erratum may cause device errors\n");
c56d4450
HS
4282 return;
4283 }
4284
7506dc79 4285 pci_info(root_port, "Disabling No Snoop/Relaxed Ordering Attributes to avoid PCIe Completion erratum in %s\n",
c56d4450
HS
4286 dev_name(&pdev->dev));
4287 pcie_capability_clear_and_set_word(root_port, PCI_EXP_DEVCTL,
4288 PCI_EXP_DEVCTL_RELAX_EN |
4289 PCI_EXP_DEVCTL_NOSNOOP_EN, 0);
4290}
4291
4292/*
4293 * The Chelsio T5 chip fails to copy TLP Attributes from a Request to the
4294 * Completion it generates.
4295 */
4296static void quirk_chelsio_T5_disable_root_port_attributes(struct pci_dev *pdev)
4297{
4298 /*
4299 * This mask/compare operation selects for Physical Function 4 on a
4300 * T5. We only need to fix up the Root Port once for any of the
4301 * PFs. PF[0..3] have PCI Device IDs of 0x50xx, but PF4 is uniquely
82e1719c 4302 * 0x54xx so we use that one.
c56d4450
HS
4303 */
4304 if ((pdev->device & 0xff00) == 0x5400)
4305 quirk_disable_root_port_attributes(pdev);
4306}
4307DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_CHELSIO, PCI_ANY_ID,
4308 quirk_chelsio_T5_disable_root_port_attributes);
4309
7cf2cba4
BH
4310/*
4311 * pci_acs_ctrl_enabled - compare desired ACS controls with those provided
4312 * by a device
4313 * @acs_ctrl_req: Bitmask of desired ACS controls
4314 * @acs_ctrl_ena: Bitmask of ACS controls enabled or provided implicitly by
4315 * the hardware design
4316 *
4317 * Return 1 if all ACS controls in the @acs_ctrl_req bitmask are included
4318 * in @acs_ctrl_ena, i.e., the device provides all the access controls the
4319 * caller desires. Return 0 otherwise.
4320 */
4321static int pci_acs_ctrl_enabled(u16 acs_ctrl_req, u16 acs_ctrl_ena)
4322{
4323 if ((acs_ctrl_req & acs_ctrl_ena) == acs_ctrl_req)
4324 return 1;
4325 return 0;
4326}
4327
15b100df
AW
4328/*
4329 * AMD has indicated that the devices below do not support peer-to-peer
4330 * in any system where they are found in the southbridge with an AMD
4331 * IOMMU in the system. Multifunction devices that do not support
4332 * peer-to-peer between functions can claim to support a subset of ACS.
4333 * Such devices effectively enable request redirect (RR) and completion
4334 * redirect (CR) since all transactions are redirected to the upstream
4335 * root complex.
4336 *
16bbbc87
BH
4337 * https://lore.kernel.org/r/201207111426.q6BEQTbh002928@mail.maya.org/
4338 * https://lore.kernel.org/r/20120711165854.GM25282@amd.com/
4339 * https://lore.kernel.org/r/20121005130857.GX4009@amd.com/
15b100df
AW
4340 *
4341 * 1002:4385 SBx00 SMBus Controller
4342 * 1002:439c SB7x0/SB8x0/SB9x0 IDE Controller
4343 * 1002:4383 SBx00 Azalia (Intel HDA)
4344 * 1002:439d SB7x0/SB8x0/SB9x0 LPC host controller
4345 * 1002:4384 SBx00 PCI to PCI Bridge
4346 * 1002:4399 SB7x0/SB8x0/SB9x0 USB OHCI2 Controller
3587e625
MR
4347 *
4348 * https://bugzilla.kernel.org/show_bug.cgi?id=81841#c15
4349 *
4350 * 1022:780f [AMD] FCH PCI Bridge
4351 * 1022:7809 [AMD] FCH USB OHCI Controller
15b100df
AW
4352 */
4353static int pci_quirk_amd_sb_acs(struct pci_dev *dev, u16 acs_flags)
4354{
4355#ifdef CONFIG_ACPI
4356 struct acpi_table_header *header = NULL;
4357 acpi_status status;
4358
4359 /* Targeting multifunction devices on the SB (appears on root bus) */
4360 if (!dev->multifunction || !pci_is_root_bus(dev->bus))
4361 return -ENODEV;
4362
4363 /* The IVRS table describes the AMD IOMMU */
4364 status = acpi_get_table("IVRS", 0, &header);
4365 if (ACPI_FAILURE(status))
4366 return -ENODEV;
4367
090688fa
HG
4368 acpi_put_table(header);
4369
15b100df
AW
4370 /* Filter out flags not applicable to multifunction */
4371 acs_flags &= (PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC | PCI_ACS_DT);
4372
7cf2cba4 4373 return pci_acs_ctrl_enabled(acs_flags, PCI_ACS_RR | PCI_ACS_CR);
15b100df
AW
4374#else
4375 return -ENODEV;
4376#endif
4377}
4378
f2ddaf8d
VL
4379static bool pci_quirk_cavium_acs_match(struct pci_dev *dev)
4380{
f338bb9f
GC
4381 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4382 return false;
4383
4384 switch (dev->device) {
f2ddaf8d 4385 /*
f338bb9f
GC
4386 * Effectively selects all downstream ports for whole ThunderX1
4387 * (which represents 8 SoCs).
f2ddaf8d 4388 */
f338bb9f
GC
4389 case 0xa000 ... 0xa7ff: /* ThunderX1 */
4390 case 0xaf84: /* ThunderX2 */
4391 case 0xb884: /* ThunderX3 */
4392 return true;
4393 default:
4394 return false;
4395 }
f2ddaf8d
VL
4396}
4397
b404bcfb
MJ
4398static int pci_quirk_cavium_acs(struct pci_dev *dev, u16 acs_flags)
4399{
c8de8ed2
BH
4400 if (!pci_quirk_cavium_acs_match(dev))
4401 return -ENOTTY;
4402
b404bcfb 4403 /*
c8de8ed2 4404 * Cavium Root Ports don't advertise an ACS capability. However,
7f342678 4405 * the RTL internally implements similar protection as if ACS had
c8de8ed2 4406 * Source Validation, Request Redirection, Completion Redirection,
7f342678
VL
4407 * and Upstream Forwarding features enabled. Assert that the
4408 * hardware implements and enables equivalent ACS functionality for
4409 * these flags.
b404bcfb 4410 */
7cf2cba4
BH
4411 return pci_acs_ctrl_enabled(acs_flags,
4412 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
b404bcfb
MJ
4413}
4414
a0418aa2
FK
4415static int pci_quirk_xgene_acs(struct pci_dev *dev, u16 acs_flags)
4416{
4417 /*
82e1719c 4418 * X-Gene Root Ports matching this quirk do not allow peer-to-peer
a0418aa2
FK
4419 * transactions with others, allowing masking out these bits as if they
4420 * were unimplemented in the ACS capability.
4421 */
7cf2cba4
BH
4422 return pci_acs_ctrl_enabled(acs_flags,
4423 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
a0418aa2
FK
4424}
4425
299bd044
RP
4426/*
4427 * Many Zhaoxin Root Ports and Switch Downstream Ports have no ACS capability.
4428 * But the implementation could block peer-to-peer transactions between them
4429 * and provide ACS-like functionality.
4430 */
4431static int pci_quirk_zhaoxin_pcie_ports_acs(struct pci_dev *dev, u16 acs_flags)
4432{
4433 if (!pci_is_pcie(dev) ||
4434 ((pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT) &&
4435 (pci_pcie_type(dev) != PCI_EXP_TYPE_DOWNSTREAM)))
4436 return -ENOTTY;
4437
4438 switch (dev->device) {
4439 case 0x0710 ... 0x071e:
4440 case 0x0721:
4441 case 0x0723 ... 0x0732:
4442 return pci_acs_ctrl_enabled(acs_flags,
4443 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4444 }
4445
4446 return false;
4447}
4448
d99321b6 4449/*
c8de8ed2 4450 * Many Intel PCH Root Ports do provide ACS-like features to disable peer
d99321b6
AW
4451 * transactions and validate bus numbers in requests, but do not provide an
4452 * actual PCIe ACS capability. This is the list of device IDs known to fall
4453 * into that category as provided by Intel in Red Hat bugzilla 1037684.
4454 */
4455static const u16 pci_quirk_intel_pch_acs_ids[] = {
4456 /* Ibexpeak PCH */
4457 0x3b42, 0x3b43, 0x3b44, 0x3b45, 0x3b46, 0x3b47, 0x3b48, 0x3b49,
4458 0x3b4a, 0x3b4b, 0x3b4c, 0x3b4d, 0x3b4e, 0x3b4f, 0x3b50, 0x3b51,
4459 /* Cougarpoint PCH */
4460 0x1c10, 0x1c11, 0x1c12, 0x1c13, 0x1c14, 0x1c15, 0x1c16, 0x1c17,
4461 0x1c18, 0x1c19, 0x1c1a, 0x1c1b, 0x1c1c, 0x1c1d, 0x1c1e, 0x1c1f,
4462 /* Pantherpoint PCH */
4463 0x1e10, 0x1e11, 0x1e12, 0x1e13, 0x1e14, 0x1e15, 0x1e16, 0x1e17,
4464 0x1e18, 0x1e19, 0x1e1a, 0x1e1b, 0x1e1c, 0x1e1d, 0x1e1e, 0x1e1f,
4465 /* Lynxpoint-H PCH */
4466 0x8c10, 0x8c11, 0x8c12, 0x8c13, 0x8c14, 0x8c15, 0x8c16, 0x8c17,
4467 0x8c18, 0x8c19, 0x8c1a, 0x8c1b, 0x8c1c, 0x8c1d, 0x8c1e, 0x8c1f,
4468 /* Lynxpoint-LP PCH */
4469 0x9c10, 0x9c11, 0x9c12, 0x9c13, 0x9c14, 0x9c15, 0x9c16, 0x9c17,
4470 0x9c18, 0x9c19, 0x9c1a, 0x9c1b,
4471 /* Wildcat PCH */
4472 0x9c90, 0x9c91, 0x9c92, 0x9c93, 0x9c94, 0x9c95, 0x9c96, 0x9c97,
4473 0x9c98, 0x9c99, 0x9c9a, 0x9c9b,
1a30fd0d
AW
4474 /* Patsburg (X79) PCH */
4475 0x1d10, 0x1d12, 0x1d14, 0x1d16, 0x1d18, 0x1d1a, 0x1d1c, 0x1d1e,
78e88358
AW
4476 /* Wellsburg (X99) PCH */
4477 0x8d10, 0x8d11, 0x8d12, 0x8d13, 0x8d14, 0x8d15, 0x8d16, 0x8d17,
4478 0x8d18, 0x8d19, 0x8d1a, 0x8d1b, 0x8d1c, 0x8d1d, 0x8d1e,
dca230d1
AW
4479 /* Lynx Point (9 series) PCH */
4480 0x8c90, 0x8c92, 0x8c94, 0x8c96, 0x8c98, 0x8c9a, 0x8c9c, 0x8c9e,
d99321b6
AW
4481};
4482
4483static bool pci_quirk_intel_pch_acs_match(struct pci_dev *dev)
4484{
4485 int i;
4486
4487 /* Filter out a few obvious non-matches first */
4488 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4489 return false;
4490
4491 for (i = 0; i < ARRAY_SIZE(pci_quirk_intel_pch_acs_ids); i++)
4492 if (pci_quirk_intel_pch_acs_ids[i] == dev->device)
4493 return true;
4494
4495 return false;
4496}
4497
d99321b6
AW
4498static int pci_quirk_intel_pch_acs(struct pci_dev *dev, u16 acs_flags)
4499{
d99321b6
AW
4500 if (!pci_quirk_intel_pch_acs_match(dev))
4501 return -ENOTTY;
4502
c8de8ed2 4503 if (dev->dev_flags & PCI_DEV_FLAGS_ACS_ENABLED_QUIRK)
7cf2cba4
BH
4504 return pci_acs_ctrl_enabled(acs_flags,
4505 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
c8de8ed2 4506
7cf2cba4 4507 return pci_acs_ctrl_enabled(acs_flags, 0);
d99321b6
AW
4508}
4509
33be632b 4510/*
c8de8ed2 4511 * These QCOM Root Ports do provide ACS-like features to disable peer
33be632b
SK
4512 * transactions and validate bus numbers in requests, but do not provide an
4513 * actual PCIe ACS capability. Hardware supports source validation but it
4514 * will report the issue as Completer Abort instead of ACS Violation.
c8de8ed2
BH
4515 * Hardware doesn't support peer-to-peer and each Root Port is a Root
4516 * Complex with unique segment numbers. It is not possible for one Root
4517 * Port to pass traffic to another Root Port. All PCIe transactions are
4518 * terminated inside the Root Port.
33be632b
SK
4519 */
4520static int pci_quirk_qcom_rp_acs(struct pci_dev *dev, u16 acs_flags)
4521{
7cf2cba4
BH
4522 return pci_acs_ctrl_enabled(acs_flags,
4523 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
33be632b
SK
4524}
4525
76e67e9e
AS
4526static int pci_quirk_al_acs(struct pci_dev *dev, u16 acs_flags)
4527{
4528 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4529 return -ENOTTY;
4530
4531 /*
4532 * Amazon's Annapurna Labs root ports don't include an ACS capability,
4533 * but do include ACS-like functionality. The hardware doesn't support
4534 * peer-to-peer transactions via the root port and each has a unique
4535 * segment number.
4536 *
4537 * Additionally, the root ports cannot send traffic to each other.
4538 */
4539 acs_flags &= ~(PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4540
4541 return acs_flags ? 0 : 1;
4542}
4543
1bf2bf22
AW
4544/*
4545 * Sunrise Point PCH root ports implement ACS, but unfortunately as shown in
4546 * the datasheet (Intel 100 Series Chipset Family PCH Datasheet, Vol. 2,
4547 * 12.1.46, 12.1.47)[1] this chipset uses dwords for the ACS capability and
4548 * control registers whereas the PCIe spec packs them into words (Rev 3.0,
4549 * 7.16 ACS Extended Capability). The bit definitions are correct, but the
4550 * control register is at offset 8 instead of 6 and we should probably use
4551 * dword accesses to them. This applies to the following PCI Device IDs, as
4552 * found in volume 1 of the datasheet[2]:
4553 *
4554 * 0xa110-0xa11f Sunrise Point-H PCI Express Root Port #{0-16}
4555 * 0xa167-0xa16a Sunrise Point-H PCI Express Root Port #{17-20}
4556 *
4557 * N.B. This doesn't fix what lspci shows.
4558 *
7184f5b4
AW
4559 * The 100 series chipset specification update includes this as errata #23[3].
4560 *
4561 * The 200 series chipset (Union Point) has the same bug according to the
4562 * specification update (Intel 200 Series Chipset Family Platform Controller
4563 * Hub, Specification Update, January 2017, Revision 001, Document# 335194-001,
4564 * Errata 22)[4]. Per the datasheet[5], root port PCI Device IDs for this
4565 * chipset include:
4566 *
4567 * 0xa290-0xa29f PCI Express Root port #{0-16}
4568 * 0xa2e7-0xa2ee PCI Express Root port #{17-24}
4569 *
e8440f4b
AW
4570 * Mobile chipsets are also affected, 7th & 8th Generation
4571 * Specification update confirms ACS errata 22, status no fix: (7th Generation
4572 * Intel Processor Family I/O for U/Y Platforms and 8th Generation Intel
4573 * Processor Family I/O for U Quad Core Platforms Specification Update,
4574 * August 2017, Revision 002, Document#: 334660-002)[6]
4575 * Device IDs from I/O datasheet: (7th Generation Intel Processor Family I/O
4576 * for U/Y Platforms and 8th Generation Intel ® Processor Family I/O for U
4577 * Quad Core Platforms, Vol 1 of 2, August 2017, Document#: 334658-003)[7]
4578 *
4579 * 0x9d10-0x9d1b PCI Express Root port #{1-12}
4580 *
7ecd4a81
AK
4581 * [1] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-2.html
4582 * [2] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-datasheet-vol-1.html
4583 * [3] https://www.intel.com/content/www/us/en/chipsets/100-series-chipset-spec-update.html
4584 * [4] https://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-spec-update.html
4585 * [5] https://www.intel.com/content/www/us/en/chipsets/200-series-chipset-pch-datasheet-vol-1.html
e8440f4b
AW
4586 * [6] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-spec-update.html
4587 * [7] https://www.intel.com/content/www/us/en/processors/core/7th-gen-core-family-mobile-u-y-processor-lines-i-o-datasheet-vol-1.html
1bf2bf22
AW
4588 */
4589static bool pci_quirk_intel_spt_pch_acs_match(struct pci_dev *dev)
4590{
7184f5b4
AW
4591 if (!pci_is_pcie(dev) || pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
4592 return false;
4593
4594 switch (dev->device) {
4595 case 0xa110 ... 0xa11f: case 0xa167 ... 0xa16a: /* Sunrise Point */
4596 case 0xa290 ... 0xa29f: case 0xa2e7 ... 0xa2ee: /* Union Point */
e8440f4b 4597 case 0x9d10 ... 0x9d1b: /* 7th & 8th Gen Mobile */
7184f5b4
AW
4598 return true;
4599 }
4600
4601 return false;
1bf2bf22
AW
4602}
4603
4604#define INTEL_SPT_ACS_CTRL (PCI_ACS_CAP + 4)
4605
4606static int pci_quirk_intel_spt_pch_acs(struct pci_dev *dev, u16 acs_flags)
4607{
4608 int pos;
4609 u32 cap, ctrl;
4610
4611 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4612 return -ENOTTY;
4613
52fbf5bd 4614 pos = dev->acs_cap;
1bf2bf22
AW
4615 if (!pos)
4616 return -ENOTTY;
4617
4618 /* see pci_acs_flags_enabled() */
4619 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4620 acs_flags &= (cap | PCI_ACS_EC);
4621
4622 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4623
7cf2cba4 4624 return pci_acs_ctrl_enabled(acs_flags, ctrl);
1bf2bf22
AW
4625}
4626
100ebb2c 4627static int pci_quirk_mf_endpoint_acs(struct pci_dev *dev, u16 acs_flags)
89b51cb5
AW
4628{
4629 /*
4630 * SV, TB, and UF are not relevant to multifunction endpoints.
4631 *
100ebb2c
AW
4632 * Multifunction devices are only required to implement RR, CR, and DT
4633 * in their ACS capability if they support peer-to-peer transactions.
4634 * Devices matching this quirk have been verified by the vendor to not
4635 * perform peer-to-peer with other functions, allowing us to mask out
4636 * these bits as if they were unimplemented in the ACS capability.
89b51cb5 4637 */
7cf2cba4
BH
4638 return pci_acs_ctrl_enabled(acs_flags,
4639 PCI_ACS_SV | PCI_ACS_TB | PCI_ACS_RR |
4640 PCI_ACS_CR | PCI_ACS_UF | PCI_ACS_DT);
89b51cb5
AW
4641}
4642
3247bd10
AR
4643static int pci_quirk_rciep_acs(struct pci_dev *dev, u16 acs_flags)
4644{
4645 /*
4646 * Intel RCiEP's are required to allow p2p only on translated
4647 * addresses. Refer to Intel VT-d specification, r3.1, sec 3.16,
4648 * "Root-Complex Peer to Peer Considerations".
4649 */
4650 if (pci_pcie_type(dev) != PCI_EXP_TYPE_RC_END)
4651 return -ENOTTY;
4652
4653 return pci_acs_ctrl_enabled(acs_flags,
4654 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
4655}
4656
46b2c32d
AR
4657static int pci_quirk_brcm_acs(struct pci_dev *dev, u16 acs_flags)
4658{
4659 /*
4660 * iProc PAXB Root Ports don't advertise an ACS capability, but
4661 * they do not allow peer-to-peer transactions between Root Ports.
4662 * Allow each Root Port to be in a separate IOMMU group by masking
4663 * SV/RR/CR/UF bits.
4664 */
7cf2cba4
BH
4665 return pci_acs_ctrl_enabled(acs_flags,
4666 PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF);
46b2c32d
AR
4667}
4668
ad805758
AW
4669static const struct pci_dev_acs_enabled {
4670 u16 vendor;
4671 u16 device;
4672 int (*acs_enabled)(struct pci_dev *dev, u16 acs_flags);
4673} pci_dev_acs_enabled[] = {
15b100df
AW
4674 { PCI_VENDOR_ID_ATI, 0x4385, pci_quirk_amd_sb_acs },
4675 { PCI_VENDOR_ID_ATI, 0x439c, pci_quirk_amd_sb_acs },
4676 { PCI_VENDOR_ID_ATI, 0x4383, pci_quirk_amd_sb_acs },
4677 { PCI_VENDOR_ID_ATI, 0x439d, pci_quirk_amd_sb_acs },
4678 { PCI_VENDOR_ID_ATI, 0x4384, pci_quirk_amd_sb_acs },
4679 { PCI_VENDOR_ID_ATI, 0x4399, pci_quirk_amd_sb_acs },
3587e625
MR
4680 { PCI_VENDOR_ID_AMD, 0x780f, pci_quirk_amd_sb_acs },
4681 { PCI_VENDOR_ID_AMD, 0x7809, pci_quirk_amd_sb_acs },
100ebb2c
AW
4682 { PCI_VENDOR_ID_SOLARFLARE, 0x0903, pci_quirk_mf_endpoint_acs },
4683 { PCI_VENDOR_ID_SOLARFLARE, 0x0923, pci_quirk_mf_endpoint_acs },
9fad4012 4684 { PCI_VENDOR_ID_SOLARFLARE, 0x0A03, pci_quirk_mf_endpoint_acs },
100ebb2c
AW
4685 { PCI_VENDOR_ID_INTEL, 0x10C6, pci_quirk_mf_endpoint_acs },
4686 { PCI_VENDOR_ID_INTEL, 0x10DB, pci_quirk_mf_endpoint_acs },
4687 { PCI_VENDOR_ID_INTEL, 0x10DD, pci_quirk_mf_endpoint_acs },
4688 { PCI_VENDOR_ID_INTEL, 0x10E1, pci_quirk_mf_endpoint_acs },
4689 { PCI_VENDOR_ID_INTEL, 0x10F1, pci_quirk_mf_endpoint_acs },
4690 { PCI_VENDOR_ID_INTEL, 0x10F7, pci_quirk_mf_endpoint_acs },
4691 { PCI_VENDOR_ID_INTEL, 0x10F8, pci_quirk_mf_endpoint_acs },
4692 { PCI_VENDOR_ID_INTEL, 0x10F9, pci_quirk_mf_endpoint_acs },
4693 { PCI_VENDOR_ID_INTEL, 0x10FA, pci_quirk_mf_endpoint_acs },
4694 { PCI_VENDOR_ID_INTEL, 0x10FB, pci_quirk_mf_endpoint_acs },
4695 { PCI_VENDOR_ID_INTEL, 0x10FC, pci_quirk_mf_endpoint_acs },
4696 { PCI_VENDOR_ID_INTEL, 0x1507, pci_quirk_mf_endpoint_acs },
4697 { PCI_VENDOR_ID_INTEL, 0x1514, pci_quirk_mf_endpoint_acs },
4698 { PCI_VENDOR_ID_INTEL, 0x151C, pci_quirk_mf_endpoint_acs },
4699 { PCI_VENDOR_ID_INTEL, 0x1529, pci_quirk_mf_endpoint_acs },
4700 { PCI_VENDOR_ID_INTEL, 0x152A, pci_quirk_mf_endpoint_acs },
4701 { PCI_VENDOR_ID_INTEL, 0x154D, pci_quirk_mf_endpoint_acs },
4702 { PCI_VENDOR_ID_INTEL, 0x154F, pci_quirk_mf_endpoint_acs },
4703 { PCI_VENDOR_ID_INTEL, 0x1551, pci_quirk_mf_endpoint_acs },
4704 { PCI_VENDOR_ID_INTEL, 0x1558, pci_quirk_mf_endpoint_acs },
d748804f
AW
4705 /* 82580 */
4706 { PCI_VENDOR_ID_INTEL, 0x1509, pci_quirk_mf_endpoint_acs },
4707 { PCI_VENDOR_ID_INTEL, 0x150E, pci_quirk_mf_endpoint_acs },
4708 { PCI_VENDOR_ID_INTEL, 0x150F, pci_quirk_mf_endpoint_acs },
4709 { PCI_VENDOR_ID_INTEL, 0x1510, pci_quirk_mf_endpoint_acs },
4710 { PCI_VENDOR_ID_INTEL, 0x1511, pci_quirk_mf_endpoint_acs },
4711 { PCI_VENDOR_ID_INTEL, 0x1516, pci_quirk_mf_endpoint_acs },
4712 { PCI_VENDOR_ID_INTEL, 0x1527, pci_quirk_mf_endpoint_acs },
4713 /* 82576 */
4714 { PCI_VENDOR_ID_INTEL, 0x10C9, pci_quirk_mf_endpoint_acs },
4715 { PCI_VENDOR_ID_INTEL, 0x10E6, pci_quirk_mf_endpoint_acs },
4716 { PCI_VENDOR_ID_INTEL, 0x10E7, pci_quirk_mf_endpoint_acs },
4717 { PCI_VENDOR_ID_INTEL, 0x10E8, pci_quirk_mf_endpoint_acs },
4718 { PCI_VENDOR_ID_INTEL, 0x150A, pci_quirk_mf_endpoint_acs },
4719 { PCI_VENDOR_ID_INTEL, 0x150D, pci_quirk_mf_endpoint_acs },
4720 { PCI_VENDOR_ID_INTEL, 0x1518, pci_quirk_mf_endpoint_acs },
4721 { PCI_VENDOR_ID_INTEL, 0x1526, pci_quirk_mf_endpoint_acs },
4722 /* 82575 */
4723 { PCI_VENDOR_ID_INTEL, 0x10A7, pci_quirk_mf_endpoint_acs },
4724 { PCI_VENDOR_ID_INTEL, 0x10A9, pci_quirk_mf_endpoint_acs },
4725 { PCI_VENDOR_ID_INTEL, 0x10D6, pci_quirk_mf_endpoint_acs },
4726 /* I350 */
4727 { PCI_VENDOR_ID_INTEL, 0x1521, pci_quirk_mf_endpoint_acs },
4728 { PCI_VENDOR_ID_INTEL, 0x1522, pci_quirk_mf_endpoint_acs },
4729 { PCI_VENDOR_ID_INTEL, 0x1523, pci_quirk_mf_endpoint_acs },
4730 { PCI_VENDOR_ID_INTEL, 0x1524, pci_quirk_mf_endpoint_acs },
4731 /* 82571 (Quads omitted due to non-ACS switch) */
4732 { PCI_VENDOR_ID_INTEL, 0x105E, pci_quirk_mf_endpoint_acs },
4733 { PCI_VENDOR_ID_INTEL, 0x105F, pci_quirk_mf_endpoint_acs },
4734 { PCI_VENDOR_ID_INTEL, 0x1060, pci_quirk_mf_endpoint_acs },
4735 { PCI_VENDOR_ID_INTEL, 0x10D9, pci_quirk_mf_endpoint_acs },
95e16587
AW
4736 /* I219 */
4737 { PCI_VENDOR_ID_INTEL, 0x15b7, pci_quirk_mf_endpoint_acs },
4738 { PCI_VENDOR_ID_INTEL, 0x15b8, pci_quirk_mf_endpoint_acs },
3247bd10 4739 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_rciep_acs },
33be632b 4740 /* QCOM QDF2xxx root ports */
333c8c12
BH
4741 { PCI_VENDOR_ID_QCOM, 0x0400, pci_quirk_qcom_rp_acs },
4742 { PCI_VENDOR_ID_QCOM, 0x0401, pci_quirk_qcom_rp_acs },
01926f6b
SY
4743 /* HXT SD4800 root ports. The ACS design is same as QCOM QDF2xxx */
4744 { PCI_VENDOR_ID_HXT, 0x0401, pci_quirk_qcom_rp_acs },
d748804f 4745 /* Intel PCH root ports */
d99321b6 4746 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_pch_acs },
1bf2bf22 4747 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID, pci_quirk_intel_spt_pch_acs },
6a3763d1
VV
4748 { 0x19a2, 0x710, pci_quirk_mf_endpoint_acs }, /* Emulex BE3-R */
4749 { 0x10df, 0x720, pci_quirk_mf_endpoint_acs }, /* Emulex Skyhawk-R */
b404bcfb
MJ
4750 /* Cavium ThunderX */
4751 { PCI_VENDOR_ID_CAVIUM, PCI_ANY_ID, pci_quirk_cavium_acs },
a0418aa2
FK
4752 /* APM X-Gene */
4753 { PCI_VENDOR_ID_AMCC, 0xE004, pci_quirk_xgene_acs },
4ef76ad0
FK
4754 /* Ampere Computing */
4755 { PCI_VENDOR_ID_AMPERE, 0xE005, pci_quirk_xgene_acs },
4756 { PCI_VENDOR_ID_AMPERE, 0xE006, pci_quirk_xgene_acs },
4757 { PCI_VENDOR_ID_AMPERE, 0xE007, pci_quirk_xgene_acs },
4758 { PCI_VENDOR_ID_AMPERE, 0xE008, pci_quirk_xgene_acs },
4759 { PCI_VENDOR_ID_AMPERE, 0xE009, pci_quirk_xgene_acs },
4760 { PCI_VENDOR_ID_AMPERE, 0xE00A, pci_quirk_xgene_acs },
4761 { PCI_VENDOR_ID_AMPERE, 0xE00B, pci_quirk_xgene_acs },
4762 { PCI_VENDOR_ID_AMPERE, 0xE00C, pci_quirk_xgene_acs },
46b2c32d 4763 { PCI_VENDOR_ID_BROADCOM, 0xD714, pci_quirk_brcm_acs },
76e67e9e
AS
4764 /* Amazon Annapurna Labs */
4765 { PCI_VENDOR_ID_AMAZON_ANNAPURNA_LABS, 0x0031, pci_quirk_al_acs },
0325837c
RP
4766 /* Zhaoxin multi-function devices */
4767 { PCI_VENDOR_ID_ZHAOXIN, 0x3038, pci_quirk_mf_endpoint_acs },
4768 { PCI_VENDOR_ID_ZHAOXIN, 0x3104, pci_quirk_mf_endpoint_acs },
4769 { PCI_VENDOR_ID_ZHAOXIN, 0x9083, pci_quirk_mf_endpoint_acs },
299bd044
RP
4770 /* Zhaoxin Root/Downstream Ports */
4771 { PCI_VENDOR_ID_ZHAOXIN, PCI_ANY_ID, pci_quirk_zhaoxin_pcie_ports_acs },
ad805758
AW
4772 { 0 }
4773};
4774
7cf2cba4
BH
4775/*
4776 * pci_dev_specific_acs_enabled - check whether device provides ACS controls
4777 * @dev: PCI device
4778 * @acs_flags: Bitmask of desired ACS controls
4779 *
4780 * Returns:
4781 * -ENOTTY: No quirk applies to this device; we can't tell whether the
4782 * device provides the desired controls
4783 * 0: Device does not provide all the desired controls
4784 * >0: Device provides all the controls in @acs_flags
4785 */
ad805758
AW
4786int pci_dev_specific_acs_enabled(struct pci_dev *dev, u16 acs_flags)
4787{
4788 const struct pci_dev_acs_enabled *i;
4789 int ret;
4790
4791 /*
4792 * Allow devices that do not expose standard PCIe ACS capabilities
4793 * or control to indicate their support here. Multi-function express
4794 * devices which do not allow internal peer-to-peer between functions,
4795 * but do not implement PCIe ACS may wish to return true here.
4796 */
4797 for (i = pci_dev_acs_enabled; i->acs_enabled; i++) {
4798 if ((i->vendor == dev->vendor ||
4799 i->vendor == (u16)PCI_ANY_ID) &&
4800 (i->device == dev->device ||
4801 i->device == (u16)PCI_ANY_ID)) {
4802 ret = i->acs_enabled(dev, acs_flags);
4803 if (ret >= 0)
4804 return ret;
4805 }
4806 }
4807
4808 return -ENOTTY;
4809}
2c744244 4810
d99321b6
AW
4811/* Config space offset of Root Complex Base Address register */
4812#define INTEL_LPC_RCBA_REG 0xf0
4813/* 31:14 RCBA address */
4814#define INTEL_LPC_RCBA_MASK 0xffffc000
4815/* RCBA Enable */
4816#define INTEL_LPC_RCBA_ENABLE (1 << 0)
4817
4818/* Backbone Scratch Pad Register */
4819#define INTEL_BSPR_REG 0x1104
4820/* Backbone Peer Non-Posted Disable */
4821#define INTEL_BSPR_REG_BPNPD (1 << 8)
4822/* Backbone Peer Posted Disable */
4823#define INTEL_BSPR_REG_BPPD (1 << 9)
4824
4825/* Upstream Peer Decode Configuration Register */
d8558ac8 4826#define INTEL_UPDCR_REG 0x1014
d99321b6
AW
4827/* 5:0 Peer Decode Enable bits */
4828#define INTEL_UPDCR_REG_MASK 0x3f
4829
4830static int pci_quirk_enable_intel_lpc_acs(struct pci_dev *dev)
4831{
4832 u32 rcba, bspr, updcr;
4833 void __iomem *rcba_mem;
4834
4835 /*
4836 * Read the RCBA register from the LPC (D31:F0). PCH root ports
4837 * are D28:F* and therefore get probed before LPC, thus we can't
82e1719c 4838 * use pci_get_slot()/pci_read_config_dword() here.
d99321b6
AW
4839 */
4840 pci_bus_read_config_dword(dev->bus, PCI_DEVFN(31, 0),
4841 INTEL_LPC_RCBA_REG, &rcba);
4842 if (!(rcba & INTEL_LPC_RCBA_ENABLE))
4843 return -EINVAL;
4844
4bdc0d67 4845 rcba_mem = ioremap(rcba & INTEL_LPC_RCBA_MASK,
d99321b6
AW
4846 PAGE_ALIGN(INTEL_UPDCR_REG));
4847 if (!rcba_mem)
4848 return -ENOMEM;
4849
4850 /*
4851 * The BSPR can disallow peer cycles, but it's set by soft strap and
4852 * therefore read-only. If both posted and non-posted peer cycles are
4853 * disallowed, we're ok. If either are allowed, then we need to use
4854 * the UPDCR to disable peer decodes for each port. This provides the
4855 * PCIe ACS equivalent of PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
4856 */
4857 bspr = readl(rcba_mem + INTEL_BSPR_REG);
4858 bspr &= INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD;
4859 if (bspr != (INTEL_BSPR_REG_BPNPD | INTEL_BSPR_REG_BPPD)) {
4860 updcr = readl(rcba_mem + INTEL_UPDCR_REG);
4861 if (updcr & INTEL_UPDCR_REG_MASK) {
7506dc79 4862 pci_info(dev, "Disabling UPDCR peer decodes\n");
d99321b6
AW
4863 updcr &= ~INTEL_UPDCR_REG_MASK;
4864 writel(updcr, rcba_mem + INTEL_UPDCR_REG);
4865 }
4866 }
4867
4868 iounmap(rcba_mem);
4869 return 0;
4870}
4871
4872/* Miscellaneous Port Configuration register */
4873#define INTEL_MPC_REG 0xd8
4874/* MPC: Invalid Receive Bus Number Check Enable */
4875#define INTEL_MPC_REG_IRBNCE (1 << 26)
4876
4877static void pci_quirk_enable_intel_rp_mpc_acs(struct pci_dev *dev)
4878{
4879 u32 mpc;
4880
4881 /*
4882 * When enabled, the IRBNCE bit of the MPC register enables the
4883 * equivalent of PCI ACS Source Validation (PCI_ACS_SV), which
4884 * ensures that requester IDs fall within the bus number range
4885 * of the bridge. Enable if not already.
4886 */
4887 pci_read_config_dword(dev, INTEL_MPC_REG, &mpc);
4888 if (!(mpc & INTEL_MPC_REG_IRBNCE)) {
7506dc79 4889 pci_info(dev, "Enabling MPC IRBNCE\n");
d99321b6
AW
4890 mpc |= INTEL_MPC_REG_IRBNCE;
4891 pci_write_config_word(dev, INTEL_MPC_REG, mpc);
4892 }
4893}
4894
76fc8e85
RJ
4895/*
4896 * Currently this quirk does the equivalent of
4897 * PCI_ACS_SV | PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_UF
4898 *
4899 * TODO: This quirk also needs to do equivalent of PCI_ACS_TB,
4900 * if dev->external_facing || dev->untrusted
4901 */
d99321b6
AW
4902static int pci_quirk_enable_intel_pch_acs(struct pci_dev *dev)
4903{
4904 if (!pci_quirk_intel_pch_acs_match(dev))
4905 return -ENOTTY;
4906
4907 if (pci_quirk_enable_intel_lpc_acs(dev)) {
7506dc79 4908 pci_warn(dev, "Failed to enable Intel PCH ACS quirk\n");
d99321b6
AW
4909 return 0;
4910 }
4911
4912 pci_quirk_enable_intel_rp_mpc_acs(dev);
4913
4914 dev->dev_flags |= PCI_DEV_FLAGS_ACS_ENABLED_QUIRK;
4915
7506dc79 4916 pci_info(dev, "Intel PCH root port ACS workaround enabled\n");
d99321b6
AW
4917
4918 return 0;
4919}
4920
1bf2bf22
AW
4921static int pci_quirk_enable_intel_spt_pch_acs(struct pci_dev *dev)
4922{
4923 int pos;
4924 u32 cap, ctrl;
4925
4926 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4927 return -ENOTTY;
4928
52fbf5bd 4929 pos = dev->acs_cap;
1bf2bf22
AW
4930 if (!pos)
4931 return -ENOTTY;
4932
4933 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4934 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4935
4936 ctrl |= (cap & PCI_ACS_SV);
4937 ctrl |= (cap & PCI_ACS_RR);
4938 ctrl |= (cap & PCI_ACS_CR);
4939 ctrl |= (cap & PCI_ACS_UF);
4940
76fc8e85
RJ
4941 if (dev->external_facing || dev->untrusted)
4942 ctrl |= (cap & PCI_ACS_TB);
4943
1bf2bf22
AW
4944 pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
4945
7506dc79 4946 pci_info(dev, "Intel SPT PCH root port ACS workaround enabled\n");
1bf2bf22
AW
4947
4948 return 0;
4949}
4950
10dbc9fe
LG
4951static int pci_quirk_disable_intel_spt_pch_acs_redir(struct pci_dev *dev)
4952{
4953 int pos;
4954 u32 cap, ctrl;
4955
4956 if (!pci_quirk_intel_spt_pch_acs_match(dev))
4957 return -ENOTTY;
4958
52fbf5bd 4959 pos = dev->acs_cap;
10dbc9fe
LG
4960 if (!pos)
4961 return -ENOTTY;
4962
4963 pci_read_config_dword(dev, pos + PCI_ACS_CAP, &cap);
4964 pci_read_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, &ctrl);
4965
4966 ctrl &= ~(PCI_ACS_RR | PCI_ACS_CR | PCI_ACS_EC);
4967
4968 pci_write_config_dword(dev, pos + INTEL_SPT_ACS_CTRL, ctrl);
4969
4970 pci_info(dev, "Intel SPT PCH root port workaround: disabled ACS redirect\n");
4971
4972 return 0;
4973}
4974
73c47dde 4975static const struct pci_dev_acs_ops {
2c744244
AW
4976 u16 vendor;
4977 u16 device;
4978 int (*enable_acs)(struct pci_dev *dev);
73c47dde
LG
4979 int (*disable_acs_redir)(struct pci_dev *dev);
4980} pci_dev_acs_ops[] = {
4981 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
4982 .enable_acs = pci_quirk_enable_intel_pch_acs,
4983 },
4984 { PCI_VENDOR_ID_INTEL, PCI_ANY_ID,
4985 .enable_acs = pci_quirk_enable_intel_spt_pch_acs,
10dbc9fe 4986 .disable_acs_redir = pci_quirk_disable_intel_spt_pch_acs_redir,
73c47dde 4987 },
2c744244
AW
4988};
4989
c1d61c9b 4990int pci_dev_specific_enable_acs(struct pci_dev *dev)
2c744244 4991{
73c47dde 4992 const struct pci_dev_acs_ops *p;
3b269185 4993 int i, ret;
2c744244 4994
73c47dde
LG
4995 for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
4996 p = &pci_dev_acs_ops[i];
3b269185
LG
4997 if ((p->vendor == dev->vendor ||
4998 p->vendor == (u16)PCI_ANY_ID) &&
4999 (p->device == dev->device ||
73c47dde
LG
5000 p->device == (u16)PCI_ANY_ID) &&
5001 p->enable_acs) {
3b269185 5002 ret = p->enable_acs(dev);
2c744244 5003 if (ret >= 0)
73c47dde
LG
5004 return ret;
5005 }
5006 }
2c744244 5007
73c47dde
LG
5008 return -ENOTTY;
5009}
5010
5011int pci_dev_specific_disable_acs_redir(struct pci_dev *dev)
5012{
5013 const struct pci_dev_acs_ops *p;
5014 int i, ret;
5015
5016 for (i = 0; i < ARRAY_SIZE(pci_dev_acs_ops); i++) {
5017 p = &pci_dev_acs_ops[i];
5018 if ((p->vendor == dev->vendor ||
5019 p->vendor == (u16)PCI_ANY_ID) &&
5020 (p->device == dev->device ||
5021 p->device == (u16)PCI_ANY_ID) &&
5022 p->disable_acs_redir) {
5023 ret = p->disable_acs_redir(dev);
2c744244 5024 if (ret >= 0)
c1d61c9b 5025 return ret;
2c744244
AW
5026 }
5027 }
c1d61c9b
AW
5028
5029 return -ENOTTY;
2c744244 5030}
3388a614
TS
5031
5032/*
82e1719c 5033 * The PCI capabilities list for Intel DH895xCC VFs (device ID 0x0443) with
3388a614
TS
5034 * QuickAssist Technology (QAT) is prematurely terminated in hardware. The
5035 * Next Capability pointer in the MSI Capability Structure should point to
5036 * the PCIe Capability Structure but is incorrectly hardwired as 0 terminating
5037 * the list.
5038 */
5039static void quirk_intel_qat_vf_cap(struct pci_dev *pdev)
5040{
5041 int pos, i = 0;
5042 u8 next_cap;
5043 u16 reg16, *cap;
5044 struct pci_cap_saved_state *state;
5045
5046 /* Bail if the hardware bug is fixed */
5047 if (pdev->pcie_cap || pci_find_capability(pdev, PCI_CAP_ID_EXP))
5048 return;
5049
5050 /* Bail if MSI Capability Structure is not found for some reason */
5051 pos = pci_find_capability(pdev, PCI_CAP_ID_MSI);
5052 if (!pos)
5053 return;
5054
5055 /*
5056 * Bail if Next Capability pointer in the MSI Capability Structure
5057 * is not the expected incorrect 0x00.
5058 */
5059 pci_read_config_byte(pdev, pos + 1, &next_cap);
5060 if (next_cap)
5061 return;
5062
5063 /*
5064 * PCIe Capability Structure is expected to be at 0x50 and should
5065 * terminate the list (Next Capability pointer is 0x00). Verify
5066 * Capability Id and Next Capability pointer is as expected.
5067 * Open-code some of set_pcie_port_type() and pci_cfg_space_size_ext()
5068 * to correctly set kernel data structures which have already been
5069 * set incorrectly due to the hardware bug.
5070 */
5071 pos = 0x50;
5072 pci_read_config_word(pdev, pos, &reg16);
5073 if (reg16 == (0x0000 | PCI_CAP_ID_EXP)) {
5074 u32 status;
5075#ifndef PCI_EXP_SAVE_REGS
5076#define PCI_EXP_SAVE_REGS 7
5077#endif
5078 int size = PCI_EXP_SAVE_REGS * sizeof(u16);
5079
5080 pdev->pcie_cap = pos;
5081 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
5082 pdev->pcie_flags_reg = reg16;
5083 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
5084 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
5085
5086 pdev->cfg_size = PCI_CFG_SPACE_EXP_SIZE;
5087 if (pci_read_config_dword(pdev, PCI_CFG_SPACE_SIZE, &status) !=
5088 PCIBIOS_SUCCESSFUL || (status == 0xffffffff))
5089 pdev->cfg_size = PCI_CFG_SPACE_SIZE;
5090
5091 if (pci_find_saved_cap(pdev, PCI_CAP_ID_EXP))
5092 return;
5093
82e1719c 5094 /* Save PCIe cap */
3388a614
TS
5095 state = kzalloc(sizeof(*state) + size, GFP_KERNEL);
5096 if (!state)
5097 return;
5098
5099 state->cap.cap_nr = PCI_CAP_ID_EXP;
5100 state->cap.cap_extended = 0;
5101 state->cap.size = size;
5102 cap = (u16 *)&state->cap.data[0];
5103 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL, &cap[i++]);
5104 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL, &cap[i++]);
5105 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL, &cap[i++]);
5106 pcie_capability_read_word(pdev, PCI_EXP_RTCTL, &cap[i++]);
5107 pcie_capability_read_word(pdev, PCI_EXP_DEVCTL2, &cap[i++]);
5108 pcie_capability_read_word(pdev, PCI_EXP_LNKCTL2, &cap[i++]);
5109 pcie_capability_read_word(pdev, PCI_EXP_SLTCTL2, &cap[i++]);
5110 hlist_add_head(&state->next, &pdev->saved_cap_space);
5111 }
5112}
5113DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x443, quirk_intel_qat_vf_cap);
443b40ba 5114
0d14f06c
MS
5115/*
5116 * FLR may cause the following to devices to hang:
5117 *
5118 * AMD Starship/Matisse HD Audio Controller 0x1487
5727043c 5119 * AMD Starship USB 3.0 Host Controller 0x148c
0d14f06c
MS
5120 * AMD Matisse USB 3.0 Host Controller 0x149c
5121 * Intel 82579LM Gigabit Ethernet Controller 0x1502
5122 * Intel 82579V Gigabit Ethernet Controller 0x1503
5123 *
5124 */
5125static void quirk_no_flr(struct pci_dev *dev)
f65fd1aa
SN
5126{
5127 dev->dev_flags |= PCI_DEV_FLAGS_NO_FLR_RESET;
5128}
0d14f06c 5129DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x1487, quirk_no_flr);
5727043c 5130DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x148c, quirk_no_flr);
0d14f06c
MS
5131DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_AMD, 0x149c, quirk_no_flr);
5132DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1502, quirk_no_flr);
5133DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_INTEL, 0x1503, quirk_no_flr);
62ce94a7
SK
5134
5135static void quirk_no_ext_tags(struct pci_dev *pdev)
5136{
5137 struct pci_host_bridge *bridge = pci_find_host_bridge(pdev->bus);
5138
5139 if (!bridge)
5140 return;
5141
5142 bridge->no_ext_tags = 1;
7506dc79 5143 pci_info(pdev, "disabling Extended Tags (this device can't handle them)\n");
62ce94a7
SK
5144
5145 pci_walk_bus(bridge->bus, pci_configure_extended_tags, NULL);
5146}
1b30dfd3 5147DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0132, quirk_no_ext_tags);
62ce94a7 5148DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0140, quirk_no_ext_tags);
1b30dfd3 5149DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0141, quirk_no_ext_tags);
62ce94a7
SK
5150DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0142, quirk_no_ext_tags);
5151DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0144, quirk_no_ext_tags);
1b30dfd3
SK
5152DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0420, quirk_no_ext_tags);
5153DECLARE_PCI_FIXUP_EARLY(PCI_VENDOR_ID_SERVERWORKS, 0x0422, quirk_no_ext_tags);
cf2d8041 5154
9b44b0b0
JR
5155#ifdef CONFIG_PCI_ATS
5156/*
5e89cd30
AD
5157 * Some devices require additional driver setup to enable ATS. Don't use
5158 * ATS for those devices as ATS will be enabled before the driver has had a
5159 * chance to load and configure the device.
9b44b0b0 5160 */
5e89cd30 5161static void quirk_amd_harvest_no_ats(struct pci_dev *pdev)
9b44b0b0 5162{
45beb31d
KHF
5163 if ((pdev->device == 0x7312 && pdev->revision != 0x00) ||
5164 (pdev->device == 0x7340 && pdev->revision != 0xc5))
5e89cd30
AD
5165 return;
5166
5167 pci_info(pdev, "disabling ATS\n");
9b44b0b0
JR
5168 pdev->ats_cap = 0;
5169}
5170
5171/* AMD Stoney platform GPU */
5e89cd30
AD
5172DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x98e4, quirk_amd_harvest_no_ats);
5173/* AMD Iceland dGPU */
5174DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x6900, quirk_amd_harvest_no_ats);
45beb31d
KHF
5175/* AMD Navi10 dGPU */
5176DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7312, quirk_amd_harvest_no_ats);
5e89cd30
AD
5177/* AMD Navi14 dGPU */
5178DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ATI, 0x7340, quirk_amd_harvest_no_ats);
9b44b0b0 5179#endif /* CONFIG_PCI_ATS */
06dc4ee5
HZ
5180
5181/* Freescale PCIe doesn't support MSI in RC mode */
5182static void quirk_fsl_no_msi(struct pci_dev *pdev)
5183{
5184 if (pci_pcie_type(pdev) == PCI_EXP_TYPE_ROOT_PORT)
5185 pdev->no_msi = 1;
5186}
5187DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_FREESCALE, PCI_ANY_ID, quirk_fsl_no_msi);
07f4f97d
LW
5188
5189/*
a17beb1a
AS
5190 * Although not allowed by the spec, some multi-function devices have
5191 * dependencies of one function (consumer) on another (supplier). For the
5192 * consumer to work in D0, the supplier must also be in D0. Create a
5193 * device link from the consumer to the supplier to enforce this
5194 * dependency. Runtime PM is allowed by default on the consumer to prevent
5195 * it from permanently keeping the supplier awake.
07f4f97d 5196 */
a17beb1a
AS
5197static void pci_create_device_link(struct pci_dev *pdev, unsigned int consumer,
5198 unsigned int supplier, unsigned int class,
5199 unsigned int class_shift)
07f4f97d 5200{
a17beb1a 5201 struct pci_dev *supplier_pdev;
07f4f97d 5202
a17beb1a 5203 if (PCI_FUNC(pdev->devfn) != consumer)
07f4f97d
LW
5204 return;
5205
a17beb1a
AS
5206 supplier_pdev = pci_get_domain_bus_and_slot(pci_domain_nr(pdev->bus),
5207 pdev->bus->number,
5208 PCI_DEVFN(PCI_SLOT(pdev->devfn), supplier));
5209 if (!supplier_pdev || (supplier_pdev->class >> class_shift) != class) {
5210 pci_dev_put(supplier_pdev);
07f4f97d
LW
5211 return;
5212 }
5213
a17beb1a
AS
5214 if (device_link_add(&pdev->dev, &supplier_pdev->dev,
5215 DL_FLAG_STATELESS | DL_FLAG_PM_RUNTIME))
5216 pci_info(pdev, "D0 power state depends on %s\n",
5217 pci_name(supplier_pdev));
5218 else
5219 pci_err(pdev, "Cannot enforce power dependency on %s\n",
5220 pci_name(supplier_pdev));
5221
5222 pm_runtime_allow(&pdev->dev);
5223 pci_dev_put(supplier_pdev);
5224}
07f4f97d 5225
a17beb1a
AS
5226/*
5227 * Create device link for GPUs with integrated HDA controller for streaming
5228 * audio to attached displays.
5229 */
5230static void quirk_gpu_hda(struct pci_dev *hda)
5231{
5232 pci_create_device_link(hda, 1, 0, PCI_BASE_CLASS_DISPLAY, 16);
07f4f97d
LW
5233}
5234DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_ATI, PCI_ANY_ID,
5235 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5236DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_AMD, PCI_ANY_ID,
5237 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
5238DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5239 PCI_CLASS_MULTIMEDIA_HD_AUDIO, 8, quirk_gpu_hda);
aa667c64 5240
6d2e369f
AS
5241/*
5242 * Create device link for NVIDIA GPU with integrated USB xHCI Host
5243 * controller to VGA.
5244 */
5245static void quirk_gpu_usb(struct pci_dev *usb)
5246{
5247 pci_create_device_link(usb, 2, 0, PCI_BASE_CLASS_DISPLAY, 16);
5248}
5249DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5250 PCI_CLASS_SERIAL_USB, 8, quirk_gpu_usb);
5251
5252/*
5253 * Create device link for NVIDIA GPU with integrated Type-C UCSI controller
5254 * to VGA. Currently there is no class code defined for UCSI device over PCI
5255 * so using UNKNOWN class for now and it will be updated when UCSI
5256 * over PCI gets a class code.
5257 */
5258#define PCI_CLASS_SERIAL_UNKNOWN 0x0c80
5259static void quirk_gpu_usb_typec_ucsi(struct pci_dev *ucsi)
5260{
5261 pci_create_device_link(ucsi, 3, 0, PCI_BASE_CLASS_DISPLAY, 16);
5262}
5263DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5264 PCI_CLASS_SERIAL_UNKNOWN, 8,
5265 quirk_gpu_usb_typec_ucsi);
5266
b516ea58
LW
5267/*
5268 * Enable the NVIDIA GPU integrated HDA controller if the BIOS left it
5269 * disabled. https://devtalk.nvidia.com/default/topic/1024022
5270 */
5271static void quirk_nvidia_hda(struct pci_dev *gpu)
5272{
5273 u8 hdr_type;
5274 u32 val;
5275
5276 /* There was no integrated HDA controller before MCP89 */
5277 if (gpu->device < PCI_DEVICE_ID_NVIDIA_GEFORCE_320M)
5278 return;
5279
5280 /* Bit 25 at offset 0x488 enables the HDA controller */
5281 pci_read_config_dword(gpu, 0x488, &val);
5282 if (val & BIT(25))
5283 return;
5284
5285 pci_info(gpu, "Enabling HDA controller\n");
5286 pci_write_config_dword(gpu, 0x488, val | BIT(25));
5287
5288 /* The GPU becomes a multi-function device when the HDA is enabled */
5289 pci_read_config_byte(gpu, PCI_HEADER_TYPE, &hdr_type);
5290 gpu->multifunction = !!(hdr_type & 0x80);
5291}
5292DECLARE_PCI_FIXUP_CLASS_HEADER(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5293 PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda);
5294DECLARE_PCI_FIXUP_CLASS_RESUME_EARLY(PCI_VENDOR_ID_NVIDIA, PCI_ANY_ID,
5295 PCI_BASE_CLASS_DISPLAY, 16, quirk_nvidia_hda);
5296
aa667c64
JP
5297/*
5298 * Some IDT switches incorrectly flag an ACS Source Validation error on
5299 * completions for config read requests even though PCIe r4.0, sec
5300 * 6.12.1.1, says that completions are never affected by ACS Source
5301 * Validation. Here's the text of IDT 89H32H8G3-YC, erratum #36:
5302 *
5303 * Item #36 - Downstream port applies ACS Source Validation to Completions
5304 * Section 6.12.1.1 of the PCI Express Base Specification 3.1 states that
5305 * completions are never affected by ACS Source Validation. However,
5306 * completions received by a downstream port of the PCIe switch from a
5307 * device that has not yet captured a PCIe bus number are incorrectly
5308 * dropped by ACS Source Validation by the switch downstream port.
5309 *
5310 * The workaround suggested by IDT is to issue a config write to the
5311 * downstream device before issuing the first config read. This allows the
5312 * downstream device to capture its bus and device numbers (see PCIe r4.0,
5313 * sec 2.2.9), thus avoiding the ACS error on the completion.
5314 *
5315 * However, we don't know when the device is ready to accept the config
5316 * write, so we do config reads until we receive a non-Config Request Retry
5317 * Status, then do the config write.
5318 *
5319 * To avoid hitting the erratum when doing the config reads, we disable ACS
5320 * SV around this process.
5321 */
5322int pci_idt_bus_quirk(struct pci_bus *bus, int devfn, u32 *l, int timeout)
5323{
5324 int pos;
5325 u16 ctrl = 0;
5326 bool found;
5327 struct pci_dev *bridge = bus->self;
5328
52fbf5bd 5329 pos = bridge->acs_cap;
aa667c64
JP
5330
5331 /* Disable ACS SV before initial config reads */
5332 if (pos) {
5333 pci_read_config_word(bridge, pos + PCI_ACS_CTRL, &ctrl);
5334 if (ctrl & PCI_ACS_SV)
5335 pci_write_config_word(bridge, pos + PCI_ACS_CTRL,
5336 ctrl & ~PCI_ACS_SV);
5337 }
5338
5339 found = pci_bus_generic_read_dev_vendor_id(bus, devfn, l, timeout);
5340
5341 /* Write Vendor ID (read-only) so the endpoint latches its bus/dev */
5342 if (found)
5343 pci_bus_write_config_word(bus, devfn, PCI_VENDOR_ID, 0);
5344
5345 /* Re-enable ACS_SV if it was previously enabled */
5346 if (ctrl & PCI_ACS_SV)
5347 pci_write_config_word(bridge, pos + PCI_ACS_CTRL, ctrl);
5348
5349 return found;
5350}
e7aaf90f 5351
ad281ecf
DM
5352/*
5353 * Microsemi Switchtec NTB uses devfn proxy IDs to move TLPs between
5354 * NT endpoints via the internal switch fabric. These IDs replace the
5355 * originating requestor ID TLPs which access host memory on peer NTB
5356 * ports. Therefore, all proxy IDs must be aliased to the NTB device
5357 * to permit access when the IOMMU is turned on.
5358 */
5359static void quirk_switchtec_ntb_dma_alias(struct pci_dev *pdev)
5360{
5361 void __iomem *mmio;
5362 struct ntb_info_regs __iomem *mmio_ntb;
5363 struct ntb_ctrl_regs __iomem *mmio_ctrl;
ad281ecf
DM
5364 u64 partition_map;
5365 u8 partition;
5366 int pp;
5367
5368 if (pci_enable_device(pdev)) {
5369 pci_err(pdev, "Cannot enable Switchtec device\n");
5370 return;
5371 }
5372
5373 mmio = pci_iomap(pdev, 0, 0);
5374 if (mmio == NULL) {
5375 pci_disable_device(pdev);
5376 pci_err(pdev, "Cannot iomap Switchtec device\n");
5377 return;
5378 }
5379
5380 pci_info(pdev, "Setting Switchtec proxy ID aliases\n");
5381
5382 mmio_ntb = mmio + SWITCHTEC_GAS_NTB_OFFSET;
5383 mmio_ctrl = (void __iomem *) mmio_ntb + SWITCHTEC_NTB_REG_CTRL_OFFSET;
ad281ecf
DM
5384
5385 partition = ioread8(&mmio_ntb->partition_id);
5386
5387 partition_map = ioread32(&mmio_ntb->ep_map);
5388 partition_map |= ((u64) ioread32(&mmio_ntb->ep_map + 4)) << 32;
5389 partition_map &= ~(1ULL << partition);
5390
5391 for (pp = 0; pp < (sizeof(partition_map) * 8); pp++) {
5392 struct ntb_ctrl_regs __iomem *mmio_peer_ctrl;
5393 u32 table_sz = 0;
5394 int te;
5395
5396 if (!(partition_map & (1ULL << pp)))
5397 continue;
5398
5399 pci_dbg(pdev, "Processing partition %d\n", pp);
5400
5401 mmio_peer_ctrl = &mmio_ctrl[pp];
5402
5403 table_sz = ioread16(&mmio_peer_ctrl->req_id_table_size);
5404 if (!table_sz) {
5405 pci_warn(pdev, "Partition %d table_sz 0\n", pp);
5406 continue;
5407 }
5408
5409 if (table_sz > 512) {
5410 pci_warn(pdev,
5411 "Invalid Switchtec partition %d table_sz %d\n",
5412 pp, table_sz);
5413 continue;
5414 }
5415
5416 for (te = 0; te < table_sz; te++) {
5417 u32 rid_entry;
5418 u8 devfn;
5419
5420 rid_entry = ioread32(&mmio_peer_ctrl->req_id_table[te]);
5421 devfn = (rid_entry >> 1) & 0xFF;
5422 pci_dbg(pdev,
5423 "Aliasing Partition %d Proxy ID %02x.%d\n",
5424 pp, PCI_SLOT(devfn), PCI_FUNC(devfn));
09298542 5425 pci_add_dma_alias(pdev, devfn, 1);
ad281ecf
DM
5426 }
5427 }
5428
5429 pci_iounmap(pdev, mmio);
5430 pci_disable_device(pdev);
5431}
01d5d7fa 5432#define SWITCHTEC_QUIRK(vid) \
742bbe1e
LG
5433 DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_MICROSEMI, vid, \
5434 PCI_CLASS_BRIDGE_OTHER, 8, quirk_switchtec_ntb_dma_alias)
01d5d7fa
LG
5435
5436SWITCHTEC_QUIRK(0x8531); /* PFX 24xG3 */
5437SWITCHTEC_QUIRK(0x8532); /* PFX 32xG3 */
5438SWITCHTEC_QUIRK(0x8533); /* PFX 48xG3 */
5439SWITCHTEC_QUIRK(0x8534); /* PFX 64xG3 */
5440SWITCHTEC_QUIRK(0x8535); /* PFX 80xG3 */
5441SWITCHTEC_QUIRK(0x8536); /* PFX 96xG3 */
5442SWITCHTEC_QUIRK(0x8541); /* PSX 24xG3 */
5443SWITCHTEC_QUIRK(0x8542); /* PSX 32xG3 */
5444SWITCHTEC_QUIRK(0x8543); /* PSX 48xG3 */
5445SWITCHTEC_QUIRK(0x8544); /* PSX 64xG3 */
5446SWITCHTEC_QUIRK(0x8545); /* PSX 80xG3 */
5447SWITCHTEC_QUIRK(0x8546); /* PSX 96xG3 */
5448SWITCHTEC_QUIRK(0x8551); /* PAX 24XG3 */
5449SWITCHTEC_QUIRK(0x8552); /* PAX 32XG3 */
5450SWITCHTEC_QUIRK(0x8553); /* PAX 48XG3 */
5451SWITCHTEC_QUIRK(0x8554); /* PAX 64XG3 */
5452SWITCHTEC_QUIRK(0x8555); /* PAX 80XG3 */
5453SWITCHTEC_QUIRK(0x8556); /* PAX 96XG3 */
5454SWITCHTEC_QUIRK(0x8561); /* PFXL 24XG3 */
5455SWITCHTEC_QUIRK(0x8562); /* PFXL 32XG3 */
5456SWITCHTEC_QUIRK(0x8563); /* PFXL 48XG3 */
5457SWITCHTEC_QUIRK(0x8564); /* PFXL 64XG3 */
5458SWITCHTEC_QUIRK(0x8565); /* PFXL 80XG3 */
5459SWITCHTEC_QUIRK(0x8566); /* PFXL 96XG3 */
5460SWITCHTEC_QUIRK(0x8571); /* PFXI 24XG3 */
5461SWITCHTEC_QUIRK(0x8572); /* PFXI 32XG3 */
5462SWITCHTEC_QUIRK(0x8573); /* PFXI 48XG3 */
5463SWITCHTEC_QUIRK(0x8574); /* PFXI 64XG3 */
5464SWITCHTEC_QUIRK(0x8575); /* PFXI 80XG3 */
5465SWITCHTEC_QUIRK(0x8576); /* PFXI 96XG3 */
7a30ebb9
KC
5466SWITCHTEC_QUIRK(0x4000); /* PFX 100XG4 */
5467SWITCHTEC_QUIRK(0x4084); /* PFX 84XG4 */
5468SWITCHTEC_QUIRK(0x4068); /* PFX 68XG4 */
5469SWITCHTEC_QUIRK(0x4052); /* PFX 52XG4 */
5470SWITCHTEC_QUIRK(0x4036); /* PFX 36XG4 */
5471SWITCHTEC_QUIRK(0x4028); /* PFX 28XG4 */
5472SWITCHTEC_QUIRK(0x4100); /* PSX 100XG4 */
5473SWITCHTEC_QUIRK(0x4184); /* PSX 84XG4 */
5474SWITCHTEC_QUIRK(0x4168); /* PSX 68XG4 */
5475SWITCHTEC_QUIRK(0x4152); /* PSX 52XG4 */
5476SWITCHTEC_QUIRK(0x4136); /* PSX 36XG4 */
5477SWITCHTEC_QUIRK(0x4128); /* PSX 28XG4 */
5478SWITCHTEC_QUIRK(0x4200); /* PAX 100XG4 */
5479SWITCHTEC_QUIRK(0x4284); /* PAX 84XG4 */
5480SWITCHTEC_QUIRK(0x4268); /* PAX 68XG4 */
5481SWITCHTEC_QUIRK(0x4252); /* PAX 52XG4 */
5482SWITCHTEC_QUIRK(0x4236); /* PAX 36XG4 */
5483SWITCHTEC_QUIRK(0x4228); /* PAX 28XG4 */
e0547c81 5484
7b90dfc4
JS
5485/*
5486 * The PLX NTB uses devfn proxy IDs to move TLPs between NT endpoints.
5487 * These IDs are used to forward responses to the originator on the other
5488 * side of the NTB. Alias all possible IDs to the NTB to permit access when
5489 * the IOMMU is turned on.
5490 */
5491static void quirk_plx_ntb_dma_alias(struct pci_dev *pdev)
5492{
5493 pci_info(pdev, "Setting PLX NTB proxy ID aliases\n");
5494 /* PLX NTB may use all 256 devfns */
5495 pci_add_dma_alias(pdev, 0, 256);
5496}
5497DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, 0x87b0, quirk_plx_ntb_dma_alias);
5498DECLARE_PCI_FIXUP_HEADER(PCI_VENDOR_ID_PLX, 0x87b1, quirk_plx_ntb_dma_alias);
e0547c81
LP
5499
5500/*
5501 * On Lenovo Thinkpad P50 SKUs with a Nvidia Quadro M1000M, the BIOS does
5502 * not always reset the secondary Nvidia GPU between reboots if the system
5503 * is configured to use Hybrid Graphics mode. This results in the GPU
5504 * being left in whatever state it was in during the *previous* boot, which
5505 * causes spurious interrupts from the GPU, which in turn causes us to
5506 * disable the wrong IRQ and end up breaking the touchpad. Unsurprisingly,
5507 * this also completely breaks nouveau.
5508 *
5509 * Luckily, it seems a simple reset of the Nvidia GPU brings it back to a
5510 * clean state and fixes all these issues.
5511 *
5512 * When the machine is configured in Dedicated display mode, the issue
5513 * doesn't occur. Fortunately the GPU advertises NoReset+ when in this
5514 * mode, so we can detect that and avoid resetting it.
5515 */
5516static void quirk_reset_lenovo_thinkpad_p50_nvgpu(struct pci_dev *pdev)
5517{
5518 void __iomem *map;
5519 int ret;
5520
5521 if (pdev->subsystem_vendor != PCI_VENDOR_ID_LENOVO ||
5522 pdev->subsystem_device != 0x222e ||
5523 !pdev->reset_fn)
5524 return;
5525
5526 if (pci_enable_device_mem(pdev))
5527 return;
5528
5529 /*
5530 * Based on nvkm_device_ctor() in
5531 * drivers/gpu/drm/nouveau/nvkm/engine/device/base.c
5532 */
5533 map = pci_iomap(pdev, 0, 0x23000);
5534 if (!map) {
5535 pci_err(pdev, "Can't map MMIO space\n");
5536 goto out_disable;
5537 }
5538
5539 /*
5540 * Make sure the GPU looks like it's been POSTed before resetting
5541 * it.
5542 */
5543 if (ioread32(map + 0x2240c) & 0x2) {
5544 pci_info(pdev, FW_BUG "GPU left initialized by EFI, resetting\n");
ad54567a 5545 ret = pci_reset_bus(pdev);
e0547c81
LP
5546 if (ret < 0)
5547 pci_err(pdev, "Failed to reset GPU: %d\n", ret);
5548 }
5549
5550 iounmap(map);
5551out_disable:
5552 pci_disable_device(pdev);
5553}
5554DECLARE_PCI_FIXUP_CLASS_FINAL(PCI_VENDOR_ID_NVIDIA, 0x13b1,
5555 PCI_CLASS_DISPLAY_VGA, 8,
5556 quirk_reset_lenovo_thinkpad_p50_nvgpu);
2880325b
KHF
5557
5558/*
5559 * Device [1b21:2142]
5560 * When in D0, PME# doesn't get asserted when plugging USB 3.0 device.
5561 */
5562static void pci_fixup_no_d0_pme(struct pci_dev *dev)
5563{
5564 pci_info(dev, "PME# does not work under D0, disabling it\n");
5565 dev->pme_support &= ~(PCI_PM_CAP_PME_D0 >> PCI_PM_CAP_PME_SHIFT);
5566}
5567DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_ASMEDIA, 0x2142, pci_fixup_no_d0_pme);
0a8f4102 5568
68f5fc4e
KHF
5569/*
5570 * Device [12d8:0x400e] and [12d8:0x400f]
5571 * These devices advertise PME# support in all power states but don't
5572 * reliably assert it.
5573 */
5574static void pci_fixup_no_pme(struct pci_dev *dev)
5575{
5576 pci_info(dev, "PME# is unreliable, disabling it\n");
5577 dev->pme_support = 0;
5578}
5579DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM, 0x400e, pci_fixup_no_pme);
5580DECLARE_PCI_FIXUP_FINAL(PCI_VENDOR_ID_PERICOM, 0x400f, pci_fixup_no_pme);
3925c3bb 5581
0a8f4102
BH
5582static void apex_pci_fixup_class(struct pci_dev *pdev)
5583{
5584 pdev->class = (PCI_CLASS_SYSTEM_OTHER << 8) | pdev->class;
5585}
5586DECLARE_PCI_FIXUP_CLASS_HEADER(0x1ac1, 0x089a,
5587 PCI_CLASS_NOT_DEFINED, 8, apex_pci_fixup_class);