PCI: faraday: Convert IRQ masking to raw PCI config accessors
[linux-2.6-block.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
50230713 9#include <linux/of_device.h>
de335bb4 10#include <linux/of_pci.h>
589fcc23 11#include <linux/pci_hotplug.h>
1da177e4
LT
12#include <linux/slab.h>
13#include <linux/module.h>
14#include <linux/cpumask.h>
7d715a6c 15#include <linux/pci-aspm.h>
b07461a8 16#include <linux/aer.h>
29dbe1f0 17#include <linux/acpi.h>
788858eb 18#include <linux/irqdomain.h>
d963f651 19#include <linux/pm_runtime.h>
bc56b9e0 20#include "pci.h"
1da177e4
LT
21
22#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
23#define CARDBUS_RESERVE_BUSNR 3
1da177e4 24
0b950f0f 25static struct resource busn_resource = {
67cdc827
YL
26 .name = "PCI busn",
27 .start = 0,
28 .end = 255,
29 .flags = IORESOURCE_BUS,
30};
31
1da177e4
LT
32/* Ugh. Need to stop exporting this to modules. */
33LIST_HEAD(pci_root_buses);
34EXPORT_SYMBOL(pci_root_buses);
35
5cc62c20
YL
36static LIST_HEAD(pci_domain_busn_res_list);
37
38struct pci_domain_busn_res {
39 struct list_head list;
40 struct resource res;
41 int domain_nr;
42};
43
44static struct resource *get_pci_domain_busn_res(int domain_nr)
45{
46 struct pci_domain_busn_res *r;
47
48 list_for_each_entry(r, &pci_domain_busn_res_list, list)
49 if (r->domain_nr == domain_nr)
50 return &r->res;
51
52 r = kzalloc(sizeof(*r), GFP_KERNEL);
53 if (!r)
54 return NULL;
55
56 r->domain_nr = domain_nr;
57 r->res.start = 0;
58 r->res.end = 0xff;
59 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
60
61 list_add_tail(&r->list, &pci_domain_busn_res_list);
62
63 return &r->res;
64}
65
70308923
GKH
66static int find_anything(struct device *dev, void *data)
67{
68 return 1;
69}
1da177e4 70
ed4aaadb
ZY
71/*
72 * Some device drivers need know if pci is initiated.
73 * Basically, we think pci is not initiated when there
70308923 74 * is no device to be found on the pci_bus_type.
ed4aaadb
ZY
75 */
76int no_pci_devices(void)
77{
70308923
GKH
78 struct device *dev;
79 int no_devices;
ed4aaadb 80
70308923
GKH
81 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
82 no_devices = (dev == NULL);
83 put_device(dev);
84 return no_devices;
85}
ed4aaadb
ZY
86EXPORT_SYMBOL(no_pci_devices);
87
1da177e4
LT
88/*
89 * PCI Bus Class
90 */
fd7d1ced 91static void release_pcibus_dev(struct device *dev)
1da177e4 92{
fd7d1ced 93 struct pci_bus *pci_bus = to_pci_bus(dev);
1da177e4 94
ff0387c3 95 put_device(pci_bus->bridge);
2fe2abf8 96 pci_bus_remove_resources(pci_bus);
98d9f30c 97 pci_release_bus_of_node(pci_bus);
1da177e4
LT
98 kfree(pci_bus);
99}
100
101static struct class pcibus_class = {
102 .name = "pci_bus",
fd7d1ced 103 .dev_release = &release_pcibus_dev,
56039e65 104 .dev_groups = pcibus_groups,
1da177e4
LT
105};
106
107static int __init pcibus_class_init(void)
108{
109 return class_register(&pcibus_class);
110}
111postcore_initcall(pcibus_class_init);
112
6ac665c6 113static u64 pci_size(u64 base, u64 maxbase, u64 mask)
1da177e4 114{
6ac665c6 115 u64 size = mask & maxbase; /* Find the significant bits */
1da177e4
LT
116 if (!size)
117 return 0;
118
119 /* Get the lowest of them to find the decode size, and
120 from that the extent. */
121 size = (size & ~(size-1)) - 1;
122
123 /* base == maxbase can be valid only if the BAR has
124 already been programmed with all 1s. */
125 if (base == maxbase && ((base | size) & mask) != mask)
126 return 0;
127
128 return size;
129}
130
28c6821a 131static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
6ac665c6 132{
8d6a6a47 133 u32 mem_type;
28c6821a 134 unsigned long flags;
8d6a6a47 135
6ac665c6 136 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
28c6821a
BH
137 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
138 flags |= IORESOURCE_IO;
139 return flags;
6ac665c6 140 }
07eddf3d 141
28c6821a
BH
142 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
143 flags |= IORESOURCE_MEM;
144 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
145 flags |= IORESOURCE_PREFETCH;
07eddf3d 146
8d6a6a47
BH
147 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
148 switch (mem_type) {
149 case PCI_BASE_ADDRESS_MEM_TYPE_32:
150 break;
151 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
0ff9514b 152 /* 1M mem BAR treated as 32-bit BAR */
8d6a6a47
BH
153 break;
154 case PCI_BASE_ADDRESS_MEM_TYPE_64:
28c6821a
BH
155 flags |= IORESOURCE_MEM_64;
156 break;
8d6a6a47 157 default:
0ff9514b 158 /* mem unknown type treated as 32-bit BAR */
8d6a6a47
BH
159 break;
160 }
28c6821a 161 return flags;
07eddf3d
YL
162}
163
808e34e2
ZK
164#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
165
0b400c7e
YZ
166/**
167 * pci_read_base - read a PCI BAR
168 * @dev: the PCI device
169 * @type: type of the BAR
170 * @res: resource buffer to be filled in
171 * @pos: BAR position in the config space
172 *
173 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
6ac665c6 174 */
0b400c7e 175int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
3c78bc61 176 struct resource *res, unsigned int pos)
07eddf3d 177{
dc5205ef 178 u32 l = 0, sz = 0, mask;
23b13bc7 179 u64 l64, sz64, mask64;
253d2e54 180 u16 orig_cmd;
cf4d1cf5 181 struct pci_bus_region region, inverted_region;
6ac665c6 182
1ed67439 183 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
6ac665c6 184
0ff9514b 185 /* No printks while decoding is disabled! */
253d2e54
JP
186 if (!dev->mmio_always_on) {
187 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
808e34e2
ZK
188 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
189 pci_write_config_word(dev, PCI_COMMAND,
190 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
191 }
253d2e54
JP
192 }
193
6ac665c6
MW
194 res->name = pci_name(dev);
195
196 pci_read_config_dword(dev, pos, &l);
1ed67439 197 pci_write_config_dword(dev, pos, l | mask);
6ac665c6
MW
198 pci_read_config_dword(dev, pos, &sz);
199 pci_write_config_dword(dev, pos, l);
200
201 /*
202 * All bits set in sz means the device isn't working properly.
45aa23b4
BH
203 * If the BAR isn't implemented, all bits must be 0. If it's a
204 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
205 * 1 must be clear.
6ac665c6 206 */
f795d86a
MS
207 if (sz == 0xffffffff)
208 sz = 0;
6ac665c6
MW
209
210 /*
211 * I don't know how l can have all bits set. Copied from old code.
212 * Maybe it fixes a bug on some ancient platform.
213 */
214 if (l == 0xffffffff)
215 l = 0;
216
217 if (type == pci_bar_unknown) {
28c6821a
BH
218 res->flags = decode_bar(dev, l);
219 res->flags |= IORESOURCE_SIZEALIGN;
220 if (res->flags & IORESOURCE_IO) {
f795d86a
MS
221 l64 = l & PCI_BASE_ADDRESS_IO_MASK;
222 sz64 = sz & PCI_BASE_ADDRESS_IO_MASK;
223 mask64 = PCI_BASE_ADDRESS_IO_MASK & (u32)IO_SPACE_LIMIT;
6ac665c6 224 } else {
f795d86a
MS
225 l64 = l & PCI_BASE_ADDRESS_MEM_MASK;
226 sz64 = sz & PCI_BASE_ADDRESS_MEM_MASK;
227 mask64 = (u32)PCI_BASE_ADDRESS_MEM_MASK;
6ac665c6
MW
228 }
229 } else {
7a6d312b
BH
230 if (l & PCI_ROM_ADDRESS_ENABLE)
231 res->flags |= IORESOURCE_ROM_ENABLE;
f795d86a
MS
232 l64 = l & PCI_ROM_ADDRESS_MASK;
233 sz64 = sz & PCI_ROM_ADDRESS_MASK;
76dc5268 234 mask64 = PCI_ROM_ADDRESS_MASK;
6ac665c6
MW
235 }
236
28c6821a 237 if (res->flags & IORESOURCE_MEM_64) {
6ac665c6
MW
238 pci_read_config_dword(dev, pos + 4, &l);
239 pci_write_config_dword(dev, pos + 4, ~0);
240 pci_read_config_dword(dev, pos + 4, &sz);
241 pci_write_config_dword(dev, pos + 4, l);
242
243 l64 |= ((u64)l << 32);
244 sz64 |= ((u64)sz << 32);
f795d86a
MS
245 mask64 |= ((u64)~0 << 32);
246 }
6ac665c6 247
f795d86a
MS
248 if (!dev->mmio_always_on && (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
249 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
6ac665c6 250
f795d86a
MS
251 if (!sz64)
252 goto fail;
6ac665c6 253
f795d86a 254 sz64 = pci_size(l64, sz64, mask64);
7e79c5f8
MS
255 if (!sz64) {
256 dev_info(&dev->dev, FW_BUG "reg 0x%x: invalid BAR (can't size)\n",
257 pos);
f795d86a 258 goto fail;
7e79c5f8 259 }
f795d86a
MS
260
261 if (res->flags & IORESOURCE_MEM_64) {
3a9ad0b4
YL
262 if ((sizeof(pci_bus_addr_t) < 8 || sizeof(resource_size_t) < 8)
263 && sz64 > 0x100000000ULL) {
23b13bc7
BH
264 res->flags |= IORESOURCE_UNSET | IORESOURCE_DISABLED;
265 res->start = 0;
266 res->end = 0;
f795d86a
MS
267 dev_err(&dev->dev, "reg 0x%x: can't handle BAR larger than 4GB (size %#010llx)\n",
268 pos, (unsigned long long)sz64);
23b13bc7 269 goto out;
c7dabef8
BH
270 }
271
3a9ad0b4 272 if ((sizeof(pci_bus_addr_t) < 8) && l) {
31e9dd25 273 /* Above 32-bit boundary; try to reallocate */
c83bd900 274 res->flags |= IORESOURCE_UNSET;
72dc5601
BH
275 res->start = 0;
276 res->end = sz64;
f795d86a
MS
277 dev_info(&dev->dev, "reg 0x%x: can't handle BAR above 4GB (bus address %#010llx)\n",
278 pos, (unsigned long long)l64);
72dc5601 279 goto out;
6ac665c6 280 }
6ac665c6
MW
281 }
282
f795d86a
MS
283 region.start = l64;
284 region.end = l64 + sz64;
285
fc279850
YL
286 pcibios_bus_to_resource(dev->bus, res, &region);
287 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
cf4d1cf5
KH
288
289 /*
290 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
291 * the corresponding resource address (the physical address used by
292 * the CPU. Converting that resource address back to a bus address
293 * should yield the original BAR value:
294 *
295 * resource_to_bus(bus_to_resource(A)) == A
296 *
297 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
298 * be claimed by the device.
299 */
300 if (inverted_region.start != region.start) {
cf4d1cf5 301 res->flags |= IORESOURCE_UNSET;
cf4d1cf5 302 res->start = 0;
26370fc6 303 res->end = region.end - region.start;
f795d86a
MS
304 dev_info(&dev->dev, "reg 0x%x: initial BAR value %#010llx invalid\n",
305 pos, (unsigned long long)region.start);
cf4d1cf5 306 }
96ddef25 307
0ff9514b
BH
308 goto out;
309
310
311fail:
312 res->flags = 0;
313out:
31e9dd25 314 if (res->flags)
33963e30 315 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
0ff9514b 316
28c6821a 317 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
07eddf3d
YL
318}
319
1da177e4
LT
320static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
321{
6ac665c6 322 unsigned int pos, reg;
07eddf3d 323
ad67b437
PB
324 if (dev->non_compliant_bars)
325 return;
326
6ac665c6
MW
327 for (pos = 0; pos < howmany; pos++) {
328 struct resource *res = &dev->resource[pos];
1da177e4 329 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
6ac665c6 330 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
1da177e4 331 }
6ac665c6 332
1da177e4 333 if (rom) {
6ac665c6 334 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
1da177e4 335 dev->rom_base_reg = rom;
6ac665c6 336 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
92b19ff5 337 IORESOURCE_READONLY | IORESOURCE_SIZEALIGN;
6ac665c6 338 __pci_read_base(dev, pci_bar_mem32, res, rom);
1da177e4
LT
339 }
340}
341
15856ad5 342static void pci_read_bridge_io(struct pci_bus *child)
1da177e4
LT
343{
344 struct pci_dev *dev = child->self;
345 u8 io_base_lo, io_limit_lo;
2b28ae19 346 unsigned long io_mask, io_granularity, base, limit;
5bfa14ed 347 struct pci_bus_region region;
2b28ae19
BH
348 struct resource *res;
349
350 io_mask = PCI_IO_RANGE_MASK;
351 io_granularity = 0x1000;
352 if (dev->io_window_1k) {
353 /* Support 1K I/O space granularity */
354 io_mask = PCI_IO_1K_RANGE_MASK;
355 io_granularity = 0x400;
356 }
1da177e4 357
1da177e4
LT
358 res = child->resource[0];
359 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
360 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
2b28ae19
BH
361 base = (io_base_lo & io_mask) << 8;
362 limit = (io_limit_lo & io_mask) << 8;
1da177e4
LT
363
364 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
365 u16 io_base_hi, io_limit_hi;
8f38eaca 366
1da177e4
LT
367 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
368 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
8f38eaca
BH
369 base |= ((unsigned long) io_base_hi << 16);
370 limit |= ((unsigned long) io_limit_hi << 16);
1da177e4
LT
371 }
372
5dde383e 373 if (base <= limit) {
1da177e4 374 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
5bfa14ed 375 region.start = base;
2b28ae19 376 region.end = limit + io_granularity - 1;
fc279850 377 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 378 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 379 }
fa27b2d1
BH
380}
381
15856ad5 382static void pci_read_bridge_mmio(struct pci_bus *child)
fa27b2d1
BH
383{
384 struct pci_dev *dev = child->self;
385 u16 mem_base_lo, mem_limit_lo;
386 unsigned long base, limit;
5bfa14ed 387 struct pci_bus_region region;
fa27b2d1 388 struct resource *res;
1da177e4
LT
389
390 res = child->resource[1];
391 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
392 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
8f38eaca
BH
393 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
394 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
5dde383e 395 if (base <= limit) {
1da177e4 396 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
5bfa14ed
BH
397 region.start = base;
398 region.end = limit + 0xfffff;
fc279850 399 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 400 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 401 }
fa27b2d1
BH
402}
403
15856ad5 404static void pci_read_bridge_mmio_pref(struct pci_bus *child)
fa27b2d1
BH
405{
406 struct pci_dev *dev = child->self;
407 u16 mem_base_lo, mem_limit_lo;
7fc986d8 408 u64 base64, limit64;
3a9ad0b4 409 pci_bus_addr_t base, limit;
5bfa14ed 410 struct pci_bus_region region;
fa27b2d1 411 struct resource *res;
1da177e4
LT
412
413 res = child->resource[2];
414 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
415 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
7fc986d8
YL
416 base64 = (mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
417 limit64 = (mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
1da177e4
LT
418
419 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
420 u32 mem_base_hi, mem_limit_hi;
8f38eaca 421
1da177e4
LT
422 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
423 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
424
425 /*
426 * Some bridges set the base > limit by default, and some
427 * (broken) BIOSes do not initialize them. If we find
428 * this, just assume they are not being used.
429 */
430 if (mem_base_hi <= mem_limit_hi) {
7fc986d8
YL
431 base64 |= (u64) mem_base_hi << 32;
432 limit64 |= (u64) mem_limit_hi << 32;
1da177e4
LT
433 }
434 }
7fc986d8 435
3a9ad0b4
YL
436 base = (pci_bus_addr_t) base64;
437 limit = (pci_bus_addr_t) limit64;
7fc986d8
YL
438
439 if (base != base64) {
440 dev_err(&dev->dev, "can't handle bridge window above 4GB (bus address %#010llx)\n",
441 (unsigned long long) base64);
442 return;
443 }
444
5dde383e 445 if (base <= limit) {
1f82de10
YL
446 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
447 IORESOURCE_MEM | IORESOURCE_PREFETCH;
448 if (res->flags & PCI_PREF_RANGE_TYPE_64)
449 res->flags |= IORESOURCE_MEM_64;
5bfa14ed
BH
450 region.start = base;
451 region.end = limit + 0xfffff;
fc279850 452 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 453 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4
LT
454 }
455}
456
15856ad5 457void pci_read_bridge_bases(struct pci_bus *child)
fa27b2d1
BH
458{
459 struct pci_dev *dev = child->self;
2fe2abf8 460 struct resource *res;
fa27b2d1
BH
461 int i;
462
463 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
464 return;
465
b918c62e
YL
466 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
467 &child->busn_res,
fa27b2d1
BH
468 dev->transparent ? " (subtractive decode)" : "");
469
2fe2abf8
BH
470 pci_bus_remove_resources(child);
471 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
472 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
473
fa27b2d1
BH
474 pci_read_bridge_io(child);
475 pci_read_bridge_mmio(child);
476 pci_read_bridge_mmio_pref(child);
2adf7516
BH
477
478 if (dev->transparent) {
2fe2abf8 479 pci_bus_for_each_resource(child->parent, res, i) {
d739a099 480 if (res && res->flags) {
2fe2abf8
BH
481 pci_bus_add_resource(child, res,
482 PCI_SUBTRACTIVE_DECODE);
2adf7516
BH
483 dev_printk(KERN_DEBUG, &dev->dev,
484 " bridge window %pR (subtractive decode)\n",
2fe2abf8
BH
485 res);
486 }
2adf7516
BH
487 }
488 }
fa27b2d1
BH
489}
490
670ba0c8 491static struct pci_bus *pci_alloc_bus(struct pci_bus *parent)
1da177e4
LT
492{
493 struct pci_bus *b;
494
f5afe806 495 b = kzalloc(sizeof(*b), GFP_KERNEL);
05013486
BH
496 if (!b)
497 return NULL;
498
499 INIT_LIST_HEAD(&b->node);
500 INIT_LIST_HEAD(&b->children);
501 INIT_LIST_HEAD(&b->devices);
502 INIT_LIST_HEAD(&b->slots);
503 INIT_LIST_HEAD(&b->resources);
504 b->max_bus_speed = PCI_SPEED_UNKNOWN;
505 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
670ba0c8
CM
506#ifdef CONFIG_PCI_DOMAINS_GENERIC
507 if (parent)
508 b->domain_nr = parent->domain_nr;
509#endif
1da177e4
LT
510 return b;
511}
512
70efde2a
JL
513static void pci_release_host_bridge_dev(struct device *dev)
514{
515 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
516
517 if (bridge->release_fn)
518 bridge->release_fn(bridge);
519
520 pci_free_resource_list(&bridge->windows);
521
522 kfree(bridge);
523}
524
a52d1443 525struct pci_host_bridge *pci_alloc_host_bridge(size_t priv)
7b543663
YL
526{
527 struct pci_host_bridge *bridge;
528
59094065 529 bridge = kzalloc(sizeof(*bridge) + priv, GFP_KERNEL);
05013486
BH
530 if (!bridge)
531 return NULL;
7b543663 532
05013486 533 INIT_LIST_HEAD(&bridge->windows);
37d6a0a6 534
7b543663
YL
535 return bridge;
536}
a52d1443 537EXPORT_SYMBOL(pci_alloc_host_bridge);
7b543663 538
0b950f0f 539static const unsigned char pcix_bus_speed[] = {
9be60ca0
MW
540 PCI_SPEED_UNKNOWN, /* 0 */
541 PCI_SPEED_66MHz_PCIX, /* 1 */
542 PCI_SPEED_100MHz_PCIX, /* 2 */
543 PCI_SPEED_133MHz_PCIX, /* 3 */
544 PCI_SPEED_UNKNOWN, /* 4 */
545 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
546 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
547 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
548 PCI_SPEED_UNKNOWN, /* 8 */
549 PCI_SPEED_66MHz_PCIX_266, /* 9 */
550 PCI_SPEED_100MHz_PCIX_266, /* A */
551 PCI_SPEED_133MHz_PCIX_266, /* B */
552 PCI_SPEED_UNKNOWN, /* C */
553 PCI_SPEED_66MHz_PCIX_533, /* D */
554 PCI_SPEED_100MHz_PCIX_533, /* E */
555 PCI_SPEED_133MHz_PCIX_533 /* F */
556};
557
343e51ae 558const unsigned char pcie_link_speed[] = {
3749c51a
MW
559 PCI_SPEED_UNKNOWN, /* 0 */
560 PCIE_SPEED_2_5GT, /* 1 */
561 PCIE_SPEED_5_0GT, /* 2 */
9dfd97fe 562 PCIE_SPEED_8_0GT, /* 3 */
3749c51a
MW
563 PCI_SPEED_UNKNOWN, /* 4 */
564 PCI_SPEED_UNKNOWN, /* 5 */
565 PCI_SPEED_UNKNOWN, /* 6 */
566 PCI_SPEED_UNKNOWN, /* 7 */
567 PCI_SPEED_UNKNOWN, /* 8 */
568 PCI_SPEED_UNKNOWN, /* 9 */
569 PCI_SPEED_UNKNOWN, /* A */
570 PCI_SPEED_UNKNOWN, /* B */
571 PCI_SPEED_UNKNOWN, /* C */
572 PCI_SPEED_UNKNOWN, /* D */
573 PCI_SPEED_UNKNOWN, /* E */
574 PCI_SPEED_UNKNOWN /* F */
575};
576
577void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
578{
231afea1 579 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
3749c51a
MW
580}
581EXPORT_SYMBOL_GPL(pcie_update_link_speed);
582
45b4cdd5
MW
583static unsigned char agp_speeds[] = {
584 AGP_UNKNOWN,
585 AGP_1X,
586 AGP_2X,
587 AGP_4X,
588 AGP_8X
589};
590
591static enum pci_bus_speed agp_speed(int agp3, int agpstat)
592{
593 int index = 0;
594
595 if (agpstat & 4)
596 index = 3;
597 else if (agpstat & 2)
598 index = 2;
599 else if (agpstat & 1)
600 index = 1;
601 else
602 goto out;
f7625980 603
45b4cdd5
MW
604 if (agp3) {
605 index += 2;
606 if (index == 5)
607 index = 0;
608 }
609
610 out:
611 return agp_speeds[index];
612}
613
9be60ca0
MW
614static void pci_set_bus_speed(struct pci_bus *bus)
615{
616 struct pci_dev *bridge = bus->self;
617 int pos;
618
45b4cdd5
MW
619 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
620 if (!pos)
621 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
622 if (pos) {
623 u32 agpstat, agpcmd;
624
625 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
626 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
627
628 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
629 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
630 }
631
9be60ca0
MW
632 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
633 if (pos) {
634 u16 status;
635 enum pci_bus_speed max;
9be60ca0 636
7793eeab
BH
637 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
638 &status);
639
640 if (status & PCI_X_SSTATUS_533MHZ) {
9be60ca0 641 max = PCI_SPEED_133MHz_PCIX_533;
7793eeab 642 } else if (status & PCI_X_SSTATUS_266MHZ) {
9be60ca0 643 max = PCI_SPEED_133MHz_PCIX_266;
7793eeab 644 } else if (status & PCI_X_SSTATUS_133MHZ) {
3c78bc61 645 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2)
9be60ca0 646 max = PCI_SPEED_133MHz_PCIX_ECC;
3c78bc61 647 else
9be60ca0 648 max = PCI_SPEED_133MHz_PCIX;
9be60ca0
MW
649 } else {
650 max = PCI_SPEED_66MHz_PCIX;
651 }
652
653 bus->max_bus_speed = max;
7793eeab
BH
654 bus->cur_bus_speed = pcix_bus_speed[
655 (status & PCI_X_SSTATUS_FREQ) >> 6];
9be60ca0
MW
656
657 return;
658 }
659
fdfe1511 660 if (pci_is_pcie(bridge)) {
9be60ca0
MW
661 u32 linkcap;
662 u16 linksta;
663
59875ae4 664 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
231afea1 665 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
9be60ca0 666
59875ae4 667 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
9be60ca0
MW
668 pcie_update_link_speed(bus, linksta);
669 }
670}
671
44aa0c65
MZ
672static struct irq_domain *pci_host_bridge_msi_domain(struct pci_bus *bus)
673{
b165e2b6
MZ
674 struct irq_domain *d;
675
44aa0c65
MZ
676 /*
677 * Any firmware interface that can resolve the msi_domain
678 * should be called from here.
679 */
b165e2b6 680 d = pci_host_bridge_of_msi_domain(bus);
471036b2
SS
681 if (!d)
682 d = pci_host_bridge_acpi_msi_domain(bus);
44aa0c65 683
788858eb
JO
684#ifdef CONFIG_PCI_MSI_IRQ_DOMAIN
685 /*
686 * If no IRQ domain was found via the OF tree, try looking it up
687 * directly through the fwnode_handle.
688 */
689 if (!d) {
690 struct fwnode_handle *fwnode = pci_root_bus_fwnode(bus);
691
692 if (fwnode)
693 d = irq_find_matching_fwnode(fwnode,
694 DOMAIN_BUS_PCI_MSI);
695 }
696#endif
697
b165e2b6 698 return d;
44aa0c65
MZ
699}
700
701static void pci_set_bus_msi_domain(struct pci_bus *bus)
702{
703 struct irq_domain *d;
38ea72bd 704 struct pci_bus *b;
44aa0c65
MZ
705
706 /*
38ea72bd
AW
707 * The bus can be a root bus, a subordinate bus, or a virtual bus
708 * created by an SR-IOV device. Walk up to the first bridge device
709 * found or derive the domain from the host bridge.
44aa0c65 710 */
38ea72bd
AW
711 for (b = bus, d = NULL; !d && !pci_is_root_bus(b); b = b->parent) {
712 if (b->self)
713 d = dev_get_msi_domain(&b->self->dev);
714 }
715
716 if (!d)
717 d = pci_host_bridge_msi_domain(b);
44aa0c65
MZ
718
719 dev_set_msi_domain(&bus->dev, d);
720}
721
a52d1443 722int pci_register_host_bridge(struct pci_host_bridge *bridge)
37d6a0a6
AB
723{
724 struct device *parent = bridge->dev.parent;
725 struct resource_entry *window, *n;
726 struct pci_bus *bus, *b;
727 resource_size_t offset;
728 LIST_HEAD(resources);
729 struct resource *res;
730 char addr[64], *fmt;
731 const char *name;
732 int err;
733
734 bus = pci_alloc_bus(NULL);
735 if (!bus)
736 return -ENOMEM;
737
738 bridge->bus = bus;
739
740 /* temporarily move resources off the list */
741 list_splice_init(&bridge->windows, &resources);
742 bus->sysdata = bridge->sysdata;
743 bus->msi = bridge->msi;
744 bus->ops = bridge->ops;
745 bus->number = bus->busn_res.start = bridge->busnr;
746#ifdef CONFIG_PCI_DOMAINS_GENERIC
747 bus->domain_nr = pci_bus_find_domain_nr(bus, parent);
748#endif
749
750 b = pci_find_bus(pci_domain_nr(bus), bridge->busnr);
751 if (b) {
752 /* If we already got to this bus through a different bridge, ignore it */
753 dev_dbg(&b->dev, "bus already known\n");
754 err = -EEXIST;
755 goto free;
756 }
757
758 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(bus),
759 bridge->busnr);
760
761 err = pcibios_root_bridge_prepare(bridge);
762 if (err)
763 goto free;
764
765 err = device_register(&bridge->dev);
766 if (err)
767 put_device(&bridge->dev);
768
769 bus->bridge = get_device(&bridge->dev);
770 device_enable_async_suspend(bus->bridge);
771 pci_set_bus_of_node(bus);
772 pci_set_bus_msi_domain(bus);
773
774 if (!parent)
775 set_dev_node(bus->bridge, pcibus_to_node(bus));
776
777 bus->dev.class = &pcibus_class;
778 bus->dev.parent = bus->bridge;
779
780 dev_set_name(&bus->dev, "%04x:%02x", pci_domain_nr(bus), bus->number);
781 name = dev_name(&bus->dev);
782
783 err = device_register(&bus->dev);
784 if (err)
785 goto unregister;
786
787 pcibios_add_bus(bus);
788
789 /* Create legacy_io and legacy_mem files for this bus */
790 pci_create_legacy_files(bus);
791
792 if (parent)
793 dev_info(parent, "PCI host bridge to bus %s\n", name);
794 else
795 pr_info("PCI host bridge to bus %s\n", name);
796
797 /* Add initial resources to the bus */
798 resource_list_for_each_entry_safe(window, n, &resources) {
799 list_move_tail(&window->node, &bridge->windows);
800 offset = window->offset;
801 res = window->res;
802
803 if (res->flags & IORESOURCE_BUS)
804 pci_bus_insert_busn_res(bus, bus->number, res->end);
805 else
806 pci_bus_add_resource(bus, res, 0);
807
808 if (offset) {
809 if (resource_type(res) == IORESOURCE_IO)
810 fmt = " (bus address [%#06llx-%#06llx])";
811 else
812 fmt = " (bus address [%#010llx-%#010llx])";
813
814 snprintf(addr, sizeof(addr), fmt,
815 (unsigned long long)(res->start - offset),
816 (unsigned long long)(res->end - offset));
817 } else
818 addr[0] = '\0';
819
820 dev_info(&bus->dev, "root bus resource %pR%s\n", res, addr);
821 }
822
823 down_write(&pci_bus_sem);
824 list_add_tail(&bus->node, &pci_root_buses);
825 up_write(&pci_bus_sem);
826
827 return 0;
828
829unregister:
830 put_device(&bridge->dev);
831 device_unregister(&bridge->dev);
832
833free:
834 kfree(bus);
835 return err;
836}
a52d1443 837EXPORT_SYMBOL(pci_register_host_bridge);
37d6a0a6 838
cbd4e055
AB
839static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
840 struct pci_dev *bridge, int busnr)
1da177e4
LT
841{
842 struct pci_bus *child;
843 int i;
4f535093 844 int ret;
1da177e4
LT
845
846 /*
847 * Allocate a new bus, and inherit stuff from the parent..
848 */
670ba0c8 849 child = pci_alloc_bus(parent);
1da177e4
LT
850 if (!child)
851 return NULL;
852
1da177e4
LT
853 child->parent = parent;
854 child->ops = parent->ops;
0cbdcfcf 855 child->msi = parent->msi;
1da177e4 856 child->sysdata = parent->sysdata;
6e325a62 857 child->bus_flags = parent->bus_flags;
1da177e4 858
fd7d1ced 859 /* initialize some portions of the bus device, but don't register it
4f535093 860 * now as the parent is not properly set up yet.
fd7d1ced
GKH
861 */
862 child->dev.class = &pcibus_class;
1a927133 863 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1da177e4
LT
864
865 /*
866 * Set up the primary, secondary and subordinate
867 * bus numbers.
868 */
b918c62e
YL
869 child->number = child->busn_res.start = busnr;
870 child->primary = parent->busn_res.start;
871 child->busn_res.end = 0xff;
1da177e4 872
4f535093
YL
873 if (!bridge) {
874 child->dev.parent = parent->bridge;
875 goto add_dev;
876 }
3789fa8a
YZ
877
878 child->self = bridge;
879 child->bridge = get_device(&bridge->dev);
4f535093 880 child->dev.parent = child->bridge;
98d9f30c 881 pci_set_bus_of_node(child);
9be60ca0
MW
882 pci_set_bus_speed(child);
883
1da177e4 884 /* Set up default resource pointers and names.. */
fde09c6d 885 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1da177e4
LT
886 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
887 child->resource[i]->name = child->name;
888 }
889 bridge->subordinate = child;
890
4f535093 891add_dev:
44aa0c65 892 pci_set_bus_msi_domain(child);
4f535093
YL
893 ret = device_register(&child->dev);
894 WARN_ON(ret < 0);
895
10a95747
JL
896 pcibios_add_bus(child);
897
057bd2e0
TR
898 if (child->ops->add_bus) {
899 ret = child->ops->add_bus(child);
900 if (WARN_ON(ret < 0))
901 dev_err(&child->dev, "failed to add bus: %d\n", ret);
902 }
903
4f535093
YL
904 /* Create legacy_io and legacy_mem files for this bus */
905 pci_create_legacy_files(child);
906
1da177e4
LT
907 return child;
908}
909
3c78bc61
RD
910struct pci_bus *pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev,
911 int busnr)
1da177e4
LT
912{
913 struct pci_bus *child;
914
915 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 916 if (child) {
d71374da 917 down_write(&pci_bus_sem);
1da177e4 918 list_add_tail(&child->node, &parent->children);
d71374da 919 up_write(&pci_bus_sem);
e4ea9bb7 920 }
1da177e4
LT
921 return child;
922}
b7fe9434 923EXPORT_SYMBOL(pci_add_new_bus);
1da177e4 924
f3dbd802
RJ
925static void pci_enable_crs(struct pci_dev *pdev)
926{
927 u16 root_cap = 0;
928
929 /* Enable CRS Software Visibility if supported */
930 pcie_capability_read_word(pdev, PCI_EXP_RTCAP, &root_cap);
931 if (root_cap & PCI_EXP_RTCAP_CRSVIS)
932 pcie_capability_set_word(pdev, PCI_EXP_RTCTL,
933 PCI_EXP_RTCTL_CRSSVE);
934}
935
1da177e4
LT
936/*
937 * If it's a bridge, configure it and scan the bus behind it.
938 * For CardBus bridges, we don't scan behind as the devices will
939 * be handled by the bridge driver itself.
940 *
941 * We need to process bridges in two passes -- first we scan those
942 * already configured by the BIOS and after we are done with all of
943 * them, we proceed to assigning numbers to the remaining buses in
944 * order to avoid overlaps between old and new bus numbers.
945 */
15856ad5 946int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1da177e4
LT
947{
948 struct pci_bus *child;
949 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 950 u32 buses, i, j = 0;
1da177e4 951 u16 bctl;
99ddd552 952 u8 primary, secondary, subordinate;
a1c19894 953 int broken = 0;
1da177e4 954
d963f651
MW
955 /*
956 * Make sure the bridge is powered on to be able to access config
957 * space of devices below it.
958 */
959 pm_runtime_get_sync(&dev->dev);
960
1da177e4 961 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
99ddd552
BH
962 primary = buses & 0xFF;
963 secondary = (buses >> 8) & 0xFF;
964 subordinate = (buses >> 16) & 0xFF;
1da177e4 965
99ddd552
BH
966 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
967 secondary, subordinate, pass);
1da177e4 968
71f6bd4a
YL
969 if (!primary && (primary != bus->number) && secondary && subordinate) {
970 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
971 primary = bus->number;
972 }
973
a1c19894
BH
974 /* Check if setup is sensible at all */
975 if (!pass &&
1965f66e 976 (primary != bus->number || secondary <= bus->number ||
12d87069 977 secondary > subordinate)) {
1965f66e
YL
978 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
979 secondary, subordinate);
a1c19894
BH
980 broken = 1;
981 }
982
1da177e4 983 /* Disable MasterAbortMode during probing to avoid reporting
f7625980 984 of bus errors (in some architectures) */
1da177e4
LT
985 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
986 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
987 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
988
f3dbd802
RJ
989 pci_enable_crs(dev);
990
99ddd552
BH
991 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
992 !is_cardbus && !broken) {
993 unsigned int cmax;
1da177e4
LT
994 /*
995 * Bus already configured by firmware, process it in the first
996 * pass and just note the configuration.
997 */
998 if (pass)
bbe8f9a3 999 goto out;
1da177e4
LT
1000
1001 /*
2ed85823
AN
1002 * The bus might already exist for two reasons: Either we are
1003 * rescanning the bus or the bus is reachable through more than
1004 * one bridge. The second case can happen with the i450NX
1005 * chipset.
1da177e4 1006 */
99ddd552 1007 child = pci_find_bus(pci_domain_nr(bus), secondary);
74710ded 1008 if (!child) {
99ddd552 1009 child = pci_add_new_bus(bus, dev, secondary);
74710ded
AC
1010 if (!child)
1011 goto out;
99ddd552 1012 child->primary = primary;
bc76b731 1013 pci_bus_insert_busn_res(child, secondary, subordinate);
74710ded 1014 child->bridge_ctl = bctl;
1da177e4
LT
1015 }
1016
1da177e4 1017 cmax = pci_scan_child_bus(child);
c95b0bd6
AN
1018 if (cmax > subordinate)
1019 dev_warn(&dev->dev, "bridge has subordinate %02x but max busn %02x\n",
1020 subordinate, cmax);
1021 /* subordinate should equal child->busn_res.end */
1022 if (subordinate > max)
1023 max = subordinate;
1da177e4
LT
1024 } else {
1025 /*
1026 * We need to assign a number to this bus which we always
1027 * do in the second pass.
1028 */
12f44f46 1029 if (!pass) {
619c8c31 1030 if (pcibios_assign_all_busses() || broken || is_cardbus)
12f44f46
IK
1031 /* Temporarily disable forwarding of the
1032 configuration cycles on all bridges in
1033 this bus segment to avoid possible
1034 conflicts in the second pass between two
1035 bridges programmed with overlapping
1036 bus ranges. */
1037 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
1038 buses & ~0xffffff);
bbe8f9a3 1039 goto out;
12f44f46 1040 }
1da177e4
LT
1041
1042 /* Clear errors */
1043 pci_write_config_word(dev, PCI_STATUS, 0xffff);
1044
7a0b33d4
BH
1045 /* Prevent assigning a bus number that already exists.
1046 * This can happen when a bridge is hot-plugged, so in
1047 * this case we only re-scan this bus. */
b1a98b69
TC
1048 child = pci_find_bus(pci_domain_nr(bus), max+1);
1049 if (!child) {
9a4d7d87 1050 child = pci_add_new_bus(bus, dev, max+1);
b1a98b69
TC
1051 if (!child)
1052 goto out;
12d87069 1053 pci_bus_insert_busn_res(child, max+1, 0xff);
b1a98b69 1054 }
9a4d7d87 1055 max++;
1da177e4
LT
1056 buses = (buses & 0xff000000)
1057 | ((unsigned int)(child->primary) << 0)
b918c62e
YL
1058 | ((unsigned int)(child->busn_res.start) << 8)
1059 | ((unsigned int)(child->busn_res.end) << 16);
1da177e4
LT
1060
1061 /*
1062 * yenta.c forces a secondary latency timer of 176.
1063 * Copy that behaviour here.
1064 */
1065 if (is_cardbus) {
1066 buses &= ~0xff000000;
1067 buses |= CARDBUS_LATENCY_TIMER << 24;
1068 }
7c867c88 1069
1da177e4
LT
1070 /*
1071 * We need to blast all three values with a single write.
1072 */
1073 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
1074
1075 if (!is_cardbus) {
11949255 1076 child->bridge_ctl = bctl;
1da177e4
LT
1077 max = pci_scan_child_bus(child);
1078 } else {
1079 /*
1080 * For CardBus bridges, we leave 4 bus numbers
1081 * as cards with a PCI-to-PCI bridge can be
1082 * inserted later.
1083 */
3c78bc61 1084 for (i = 0; i < CARDBUS_RESERVE_BUSNR; i++) {
49887941 1085 struct pci_bus *parent = bus;
cc57450f
RS
1086 if (pci_find_bus(pci_domain_nr(bus),
1087 max+i+1))
1088 break;
49887941
DB
1089 while (parent->parent) {
1090 if ((!pcibios_assign_all_busses()) &&
b918c62e
YL
1091 (parent->busn_res.end > max) &&
1092 (parent->busn_res.end <= max+i)) {
49887941
DB
1093 j = 1;
1094 }
1095 parent = parent->parent;
1096 }
1097 if (j) {
1098 /*
1099 * Often, there are two cardbus bridges
1100 * -- try to leave one valid bus number
1101 * for each one.
1102 */
1103 i /= 2;
1104 break;
1105 }
1106 }
cc57450f 1107 max += i;
1da177e4
LT
1108 }
1109 /*
1110 * Set the subordinate bus number to its real value.
1111 */
bc76b731 1112 pci_bus_update_busn_res_end(child, max);
1da177e4
LT
1113 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
1114 }
1115
cb3576fa
GH
1116 sprintf(child->name,
1117 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
1118 pci_domain_nr(bus), child->number);
1da177e4 1119
d55bef51 1120 /* Has only triggered on CardBus, fixup is in yenta_socket */
49887941 1121 while (bus->parent) {
b918c62e
YL
1122 if ((child->busn_res.end > bus->busn_res.end) ||
1123 (child->number > bus->busn_res.end) ||
49887941 1124 (child->number < bus->number) ||
b918c62e 1125 (child->busn_res.end < bus->number)) {
227f0647 1126 dev_info(&child->dev, "%pR %s hidden behind%s bridge %s %pR\n",
b918c62e
YL
1127 &child->busn_res,
1128 (bus->number > child->busn_res.end &&
1129 bus->busn_res.end < child->number) ?
a6f29a98
JP
1130 "wholly" : "partially",
1131 bus->self->transparent ? " transparent" : "",
865df576 1132 dev_name(&bus->dev),
b918c62e 1133 &bus->busn_res);
49887941
DB
1134 }
1135 bus = bus->parent;
1136 }
1137
bbe8f9a3
RB
1138out:
1139 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
1140
d963f651
MW
1141 pm_runtime_put(&dev->dev);
1142
1da177e4
LT
1143 return max;
1144}
b7fe9434 1145EXPORT_SYMBOL(pci_scan_bridge);
1da177e4
LT
1146
1147/*
1148 * Read interrupt line and base address registers.
1149 * The architecture-dependent code can tweak these, of course.
1150 */
1151static void pci_read_irq(struct pci_dev *dev)
1152{
1153 unsigned char irq;
1154
1155 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 1156 dev->pin = irq;
1da177e4
LT
1157 if (irq)
1158 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
1159 dev->irq = irq;
1160}
1161
bb209c82 1162void set_pcie_port_type(struct pci_dev *pdev)
480b93b7
YZ
1163{
1164 int pos;
1165 u16 reg16;
d0751b98
YW
1166 int type;
1167 struct pci_dev *parent;
480b93b7
YZ
1168
1169 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
1170 if (!pos)
1171 return;
51ebfc92 1172
0efea000 1173 pdev->pcie_cap = pos;
480b93b7 1174 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
786e2288 1175 pdev->pcie_flags_reg = reg16;
b03e7495
JM
1176 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
1177 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
d0751b98
YW
1178
1179 /*
51ebfc92
BH
1180 * A Root Port or a PCI-to-PCIe bridge is always the upstream end
1181 * of a Link. No PCIe component has two Links. Two Links are
1182 * connected by a Switch that has a Port on each Link and internal
1183 * logic to connect the two Ports.
d0751b98
YW
1184 */
1185 type = pci_pcie_type(pdev);
51ebfc92
BH
1186 if (type == PCI_EXP_TYPE_ROOT_PORT ||
1187 type == PCI_EXP_TYPE_PCIE_BRIDGE)
d0751b98
YW
1188 pdev->has_secondary_link = 1;
1189 else if (type == PCI_EXP_TYPE_UPSTREAM ||
1190 type == PCI_EXP_TYPE_DOWNSTREAM) {
1191 parent = pci_upstream_bridge(pdev);
b35b1df5
YW
1192
1193 /*
1194 * Usually there's an upstream device (Root Port or Switch
1195 * Downstream Port), but we can't assume one exists.
1196 */
1197 if (parent && !parent->has_secondary_link)
d0751b98
YW
1198 pdev->has_secondary_link = 1;
1199 }
480b93b7
YZ
1200}
1201
bb209c82 1202void set_pcie_hotplug_bridge(struct pci_dev *pdev)
28760489 1203{
28760489
EB
1204 u32 reg32;
1205
59875ae4 1206 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
28760489
EB
1207 if (reg32 & PCI_EXP_SLTCAP_HPC)
1208 pdev->is_hotplug_bridge = 1;
1209}
1210
8531e283
LW
1211static void set_pcie_thunderbolt(struct pci_dev *dev)
1212{
1213 int vsec = 0;
1214 u32 header;
1215
1216 while ((vsec = pci_find_next_ext_capability(dev, vsec,
1217 PCI_EXT_CAP_ID_VNDR))) {
1218 pci_read_config_dword(dev, vsec + PCI_VNDR_HEADER, &header);
1219
1220 /* Is the device part of a Thunderbolt controller? */
1221 if (dev->vendor == PCI_VENDOR_ID_INTEL &&
1222 PCI_VNDR_HEADER_ID(header) == PCI_VSEC_ID_INTEL_TBT) {
1223 dev->is_thunderbolt = 1;
1224 return;
1225 }
1226 }
1227}
1228
78916b00
AW
1229/**
1230 * pci_ext_cfg_is_aliased - is ext config space just an alias of std config?
1231 * @dev: PCI device
1232 *
1233 * PCI Express to PCI/PCI-X Bridge Specification, rev 1.0, 4.1.4 says that
1234 * when forwarding a type1 configuration request the bridge must check that
1235 * the extended register address field is zero. The bridge is not permitted
1236 * to forward the transactions and must handle it as an Unsupported Request.
1237 * Some bridges do not follow this rule and simply drop the extended register
1238 * bits, resulting in the standard config space being aliased, every 256
1239 * bytes across the entire configuration space. Test for this condition by
1240 * comparing the first dword of each potential alias to the vendor/device ID.
1241 * Known offenders:
1242 * ASM1083/1085 PCIe-to-PCI Reversible Bridge (1b21:1080, rev 01 & 03)
1243 * AMD/ATI SBx00 PCI to PCI Bridge (1002:4384, rev 40)
1244 */
1245static bool pci_ext_cfg_is_aliased(struct pci_dev *dev)
1246{
1247#ifdef CONFIG_PCI_QUIRKS
1248 int pos;
1249 u32 header, tmp;
1250
1251 pci_read_config_dword(dev, PCI_VENDOR_ID, &header);
1252
1253 for (pos = PCI_CFG_SPACE_SIZE;
1254 pos < PCI_CFG_SPACE_EXP_SIZE; pos += PCI_CFG_SPACE_SIZE) {
1255 if (pci_read_config_dword(dev, pos, &tmp) != PCIBIOS_SUCCESSFUL
1256 || header != tmp)
1257 return false;
1258 }
1259
1260 return true;
1261#else
1262 return false;
1263#endif
1264}
1265
0b950f0f
SH
1266/**
1267 * pci_cfg_space_size - get the configuration space size of the PCI device.
1268 * @dev: PCI device
1269 *
1270 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1271 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1272 * access it. Maybe we don't have a way to generate extended config space
1273 * accesses, or the device is behind a reverse Express bridge. So we try
1274 * reading the dword at 0x100 which must either be 0 or a valid extended
1275 * capability header.
1276 */
1277static int pci_cfg_space_size_ext(struct pci_dev *dev)
1278{
1279 u32 status;
1280 int pos = PCI_CFG_SPACE_SIZE;
1281
1282 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
8e5a395a 1283 return PCI_CFG_SPACE_SIZE;
78916b00 1284 if (status == 0xffffffff || pci_ext_cfg_is_aliased(dev))
8e5a395a 1285 return PCI_CFG_SPACE_SIZE;
0b950f0f
SH
1286
1287 return PCI_CFG_SPACE_EXP_SIZE;
0b950f0f
SH
1288}
1289
1290int pci_cfg_space_size(struct pci_dev *dev)
1291{
1292 int pos;
1293 u32 status;
1294 u16 class;
1295
1296 class = dev->class >> 8;
1297 if (class == PCI_CLASS_BRIDGE_HOST)
1298 return pci_cfg_space_size_ext(dev);
1299
8e5a395a
BH
1300 if (pci_is_pcie(dev))
1301 return pci_cfg_space_size_ext(dev);
0b950f0f 1302
8e5a395a
BH
1303 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1304 if (!pos)
1305 return PCI_CFG_SPACE_SIZE;
0b950f0f 1306
8e5a395a
BH
1307 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1308 if (status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ))
1309 return pci_cfg_space_size_ext(dev);
0b950f0f 1310
0b950f0f
SH
1311 return PCI_CFG_SPACE_SIZE;
1312}
1313
01abc2aa 1314#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 1315
e80e7edc 1316static void pci_msi_setup_pci_dev(struct pci_dev *dev)
1851617c
MT
1317{
1318 /*
1319 * Disable the MSI hardware to avoid screaming interrupts
1320 * during boot. This is the power on reset default so
1321 * usually this should be a noop.
1322 */
1323 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1324 if (dev->msi_cap)
1325 pci_msi_set_enable(dev, 0);
1326
1327 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1328 if (dev->msix_cap)
1329 pci_msix_clear_and_set_ctrl(dev, PCI_MSIX_FLAGS_ENABLE, 0);
1330}
1331
1da177e4
LT
1332/**
1333 * pci_setup_device - fill in class and map information of a device
1334 * @dev: the device structure to fill
1335 *
f7625980 1336 * Initialize the device structure with information about the device's
1da177e4
LT
1337 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1338 * Called at initialisation of the PCI subsystem and by CardBus services.
480b93b7
YZ
1339 * Returns 0 on success and negative if unknown type of device (not normal,
1340 * bridge or CardBus).
1da177e4 1341 */
480b93b7 1342int pci_setup_device(struct pci_dev *dev)
1da177e4
LT
1343{
1344 u32 class;
b84106b4 1345 u16 cmd;
480b93b7 1346 u8 hdr_type;
bc577d2b 1347 int pos = 0;
5bfa14ed
BH
1348 struct pci_bus_region region;
1349 struct resource *res;
480b93b7
YZ
1350
1351 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1352 return -EIO;
1353
1354 dev->sysdata = dev->bus->sysdata;
1355 dev->dev.parent = dev->bus->bridge;
1356 dev->dev.bus = &pci_bus_type;
1357 dev->hdr_type = hdr_type & 0x7f;
1358 dev->multifunction = !!(hdr_type & 0x80);
480b93b7
YZ
1359 dev->error_state = pci_channel_io_normal;
1360 set_pcie_port_type(dev);
1361
017ffe64 1362 pci_dev_assign_slot(dev);
480b93b7
YZ
1363 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1364 set this higher, assuming the system even supports it. */
1365 dev->dma_mask = 0xffffffff;
1da177e4 1366
eebfcfb5
GKH
1367 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1368 dev->bus->number, PCI_SLOT(dev->devfn),
1369 PCI_FUNC(dev->devfn));
1da177e4
LT
1370
1371 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 1372 dev->revision = class & 0xff;
2dd8ba92 1373 dev->class = class >> 8; /* upper 3 bytes */
1da177e4 1374
2dd8ba92
YL
1375 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1376 dev->vendor, dev->device, dev->hdr_type, dev->class);
1da177e4 1377
853346e4
YZ
1378 /* need to have dev->class ready */
1379 dev->cfg_size = pci_cfg_space_size(dev);
1380
8531e283
LW
1381 /* need to have dev->cfg_size ready */
1382 set_pcie_thunderbolt(dev);
1383
1da177e4 1384 /* "Unknown power state" */
3fe9d19f 1385 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
1386
1387 /* Early fixups, before probing the BARs */
1388 pci_fixup_device(pci_fixup_early, dev);
f79b1b14
YZ
1389 /* device class may be changed after fixup */
1390 class = dev->class >> 8;
1da177e4 1391
b84106b4
BH
1392 if (dev->non_compliant_bars) {
1393 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1394 if (cmd & (PCI_COMMAND_IO | PCI_COMMAND_MEMORY)) {
1395 dev_info(&dev->dev, "device has non-compliant BARs; disabling IO/MEM decoding\n");
1396 cmd &= ~PCI_COMMAND_IO;
1397 cmd &= ~PCI_COMMAND_MEMORY;
1398 pci_write_config_word(dev, PCI_COMMAND, cmd);
1399 }
1400 }
1401
1da177e4
LT
1402 switch (dev->hdr_type) { /* header type */
1403 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1404 if (class == PCI_CLASS_BRIDGE_PCI)
1405 goto bad;
1406 pci_read_irq(dev);
1407 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1408 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1409 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
1410
1411 /*
075eb9e3
BH
1412 * Do the ugly legacy mode stuff here rather than broken chip
1413 * quirk code. Legacy mode ATA controllers have fixed
1414 * addresses. These are not always echoed in BAR0-3, and
1415 * BAR0-3 in a few cases contain junk!
368c73d4
AC
1416 */
1417 if (class == PCI_CLASS_STORAGE_IDE) {
1418 u8 progif;
1419 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1420 if ((progif & 1) == 0) {
5bfa14ed
BH
1421 region.start = 0x1F0;
1422 region.end = 0x1F7;
1423 res = &dev->resource[0];
1424 res->flags = LEGACY_IO_RESOURCE;
fc279850 1425 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1426 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1427 res);
5bfa14ed
BH
1428 region.start = 0x3F6;
1429 region.end = 0x3F6;
1430 res = &dev->resource[1];
1431 res->flags = LEGACY_IO_RESOURCE;
fc279850 1432 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1433 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1434 res);
368c73d4
AC
1435 }
1436 if ((progif & 4) == 0) {
5bfa14ed
BH
1437 region.start = 0x170;
1438 region.end = 0x177;
1439 res = &dev->resource[2];
1440 res->flags = LEGACY_IO_RESOURCE;
fc279850 1441 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1442 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1443 res);
5bfa14ed
BH
1444 region.start = 0x376;
1445 region.end = 0x376;
1446 res = &dev->resource[3];
1447 res->flags = LEGACY_IO_RESOURCE;
fc279850 1448 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1449 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1450 res);
368c73d4
AC
1451 }
1452 }
1da177e4
LT
1453 break;
1454
1455 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1456 if (class != PCI_CLASS_BRIDGE_PCI)
1457 goto bad;
1458 /* The PCI-to-PCI bridge spec requires that subtractive
1459 decoding (i.e. transparent) bridge must have programming
f7625980 1460 interface code of 0x01. */
3efd273b 1461 pci_read_irq(dev);
1da177e4
LT
1462 dev->transparent = ((dev->class & 0xff) == 1);
1463 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
28760489 1464 set_pcie_hotplug_bridge(dev);
bc577d2b
GB
1465 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1466 if (pos) {
1467 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1468 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1469 }
1da177e4
LT
1470 break;
1471
1472 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1473 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1474 goto bad;
1475 pci_read_irq(dev);
1476 pci_read_bases(dev, 1, 0);
1477 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1478 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1479 break;
1480
1481 default: /* unknown header */
227f0647
RD
1482 dev_err(&dev->dev, "unknown header type %02x, ignoring device\n",
1483 dev->hdr_type);
480b93b7 1484 return -EIO;
1da177e4
LT
1485
1486 bad:
227f0647
RD
1487 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header type %02x)\n",
1488 dev->class, dev->hdr_type);
2b4aed1d 1489 dev->class = PCI_CLASS_NOT_DEFINED << 8;
1da177e4
LT
1490 }
1491
1492 /* We found a fine healthy device, go go go... */
1493 return 0;
1494}
1495
9dae3a97
BH
1496static void pci_configure_mps(struct pci_dev *dev)
1497{
1498 struct pci_dev *bridge = pci_upstream_bridge(dev);
27d868b5 1499 int mps, p_mps, rc;
9dae3a97
BH
1500
1501 if (!pci_is_pcie(dev) || !bridge || !pci_is_pcie(bridge))
1502 return;
1503
1504 mps = pcie_get_mps(dev);
1505 p_mps = pcie_get_mps(bridge);
1506
1507 if (mps == p_mps)
1508 return;
1509
1510 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1511 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1512 mps, pci_name(bridge), p_mps);
1513 return;
1514 }
27d868b5
KB
1515
1516 /*
1517 * Fancier MPS configuration is done later by
1518 * pcie_bus_configure_settings()
1519 */
1520 if (pcie_bus_config != PCIE_BUS_DEFAULT)
1521 return;
1522
1523 rc = pcie_set_mps(dev, p_mps);
1524 if (rc) {
1525 dev_warn(&dev->dev, "can't set Max Payload Size to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1526 p_mps);
1527 return;
1528 }
1529
1530 dev_info(&dev->dev, "Max Payload Size set to %d (was %d, max %d)\n",
1531 p_mps, mps, 128 << dev->pcie_mpss);
9dae3a97
BH
1532}
1533
589fcc23
BH
1534static struct hpp_type0 pci_default_type0 = {
1535 .revision = 1,
1536 .cache_line_size = 8,
1537 .latency_timer = 0x40,
1538 .enable_serr = 0,
1539 .enable_perr = 0,
1540};
1541
1542static void program_hpp_type0(struct pci_dev *dev, struct hpp_type0 *hpp)
1543{
1544 u16 pci_cmd, pci_bctl;
1545
c6285fc5 1546 if (!hpp)
589fcc23 1547 hpp = &pci_default_type0;
589fcc23
BH
1548
1549 if (hpp->revision > 1) {
1550 dev_warn(&dev->dev,
1551 "PCI settings rev %d not supported; using defaults\n",
1552 hpp->revision);
1553 hpp = &pci_default_type0;
1554 }
1555
1556 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, hpp->cache_line_size);
1557 pci_write_config_byte(dev, PCI_LATENCY_TIMER, hpp->latency_timer);
1558 pci_read_config_word(dev, PCI_COMMAND, &pci_cmd);
1559 if (hpp->enable_serr)
1560 pci_cmd |= PCI_COMMAND_SERR;
589fcc23
BH
1561 if (hpp->enable_perr)
1562 pci_cmd |= PCI_COMMAND_PARITY;
589fcc23
BH
1563 pci_write_config_word(dev, PCI_COMMAND, pci_cmd);
1564
1565 /* Program bridge control value */
1566 if ((dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
1567 pci_write_config_byte(dev, PCI_SEC_LATENCY_TIMER,
1568 hpp->latency_timer);
1569 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &pci_bctl);
1570 if (hpp->enable_serr)
1571 pci_bctl |= PCI_BRIDGE_CTL_SERR;
589fcc23
BH
1572 if (hpp->enable_perr)
1573 pci_bctl |= PCI_BRIDGE_CTL_PARITY;
589fcc23
BH
1574 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, pci_bctl);
1575 }
1576}
1577
1578static void program_hpp_type1(struct pci_dev *dev, struct hpp_type1 *hpp)
1579{
977509f7
BH
1580 int pos;
1581
1582 if (!hpp)
1583 return;
1584
1585 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1586 if (!pos)
1587 return;
1588
1589 dev_warn(&dev->dev, "PCI-X settings not supported\n");
589fcc23
BH
1590}
1591
e42010d8
JT
1592static bool pcie_root_rcb_set(struct pci_dev *dev)
1593{
1594 struct pci_dev *rp = pcie_find_root_port(dev);
1595 u16 lnkctl;
1596
1597 if (!rp)
1598 return false;
1599
1600 pcie_capability_read_word(rp, PCI_EXP_LNKCTL, &lnkctl);
1601 if (lnkctl & PCI_EXP_LNKCTL_RCB)
1602 return true;
1603
1604 return false;
1605}
1606
589fcc23
BH
1607static void program_hpp_type2(struct pci_dev *dev, struct hpp_type2 *hpp)
1608{
1609 int pos;
1610 u32 reg32;
1611
1612 if (!hpp)
1613 return;
1614
977509f7
BH
1615 if (!pci_is_pcie(dev))
1616 return;
1617
589fcc23
BH
1618 if (hpp->revision > 1) {
1619 dev_warn(&dev->dev, "PCIe settings rev %d not supported\n",
1620 hpp->revision);
1621 return;
1622 }
1623
302328c0
BH
1624 /*
1625 * Don't allow _HPX to change MPS or MRRS settings. We manage
1626 * those to make sure they're consistent with the rest of the
1627 * platform.
1628 */
1629 hpp->pci_exp_devctl_and |= PCI_EXP_DEVCTL_PAYLOAD |
1630 PCI_EXP_DEVCTL_READRQ;
1631 hpp->pci_exp_devctl_or &= ~(PCI_EXP_DEVCTL_PAYLOAD |
1632 PCI_EXP_DEVCTL_READRQ);
1633
589fcc23
BH
1634 /* Initialize Device Control Register */
1635 pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
1636 ~hpp->pci_exp_devctl_and, hpp->pci_exp_devctl_or);
1637
1638 /* Initialize Link Control Register */
e42010d8
JT
1639 if (pcie_cap_has_lnkctl(dev)) {
1640
1641 /*
1642 * If the Root Port supports Read Completion Boundary of
1643 * 128, set RCB to 128. Otherwise, clear it.
1644 */
1645 hpp->pci_exp_lnkctl_and |= PCI_EXP_LNKCTL_RCB;
1646 hpp->pci_exp_lnkctl_or &= ~PCI_EXP_LNKCTL_RCB;
1647 if (pcie_root_rcb_set(dev))
1648 hpp->pci_exp_lnkctl_or |= PCI_EXP_LNKCTL_RCB;
1649
589fcc23
BH
1650 pcie_capability_clear_and_set_word(dev, PCI_EXP_LNKCTL,
1651 ~hpp->pci_exp_lnkctl_and, hpp->pci_exp_lnkctl_or);
e42010d8 1652 }
589fcc23
BH
1653
1654 /* Find Advanced Error Reporting Enhanced Capability */
1655 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ERR);
1656 if (!pos)
1657 return;
1658
1659 /* Initialize Uncorrectable Error Mask Register */
1660 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, &reg32);
1661 reg32 = (reg32 & hpp->unc_err_mask_and) | hpp->unc_err_mask_or;
1662 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_MASK, reg32);
1663
1664 /* Initialize Uncorrectable Error Severity Register */
1665 pci_read_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, &reg32);
1666 reg32 = (reg32 & hpp->unc_err_sever_and) | hpp->unc_err_sever_or;
1667 pci_write_config_dword(dev, pos + PCI_ERR_UNCOR_SEVER, reg32);
1668
1669 /* Initialize Correctable Error Mask Register */
1670 pci_read_config_dword(dev, pos + PCI_ERR_COR_MASK, &reg32);
1671 reg32 = (reg32 & hpp->cor_err_mask_and) | hpp->cor_err_mask_or;
1672 pci_write_config_dword(dev, pos + PCI_ERR_COR_MASK, reg32);
1673
1674 /* Initialize Advanced Error Capabilities and Control Register */
1675 pci_read_config_dword(dev, pos + PCI_ERR_CAP, &reg32);
1676 reg32 = (reg32 & hpp->adv_err_cap_and) | hpp->adv_err_cap_or;
1677 pci_write_config_dword(dev, pos + PCI_ERR_CAP, reg32);
1678
1679 /*
1680 * FIXME: The following two registers are not supported yet.
1681 *
1682 * o Secondary Uncorrectable Error Severity Register
1683 * o Secondary Uncorrectable Error Mask Register
1684 */
1685}
1686
60db3a4d
SK
1687static void pci_configure_extended_tags(struct pci_dev *dev)
1688{
1689 u32 dev_cap;
1690 int ret;
1691
1692 if (!pci_is_pcie(dev))
1693 return;
1694
1695 ret = pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &dev_cap);
1696 if (ret)
1697 return;
1698
1699 if (dev_cap & PCI_EXP_DEVCAP_EXT_TAG)
1700 pcie_capability_set_word(dev, PCI_EXP_DEVCTL,
1701 PCI_EXP_DEVCTL_EXT_TAG);
1702}
1703
6cd33649
BH
1704static void pci_configure_device(struct pci_dev *dev)
1705{
1706 struct hotplug_params hpp;
1707 int ret;
1708
9dae3a97 1709 pci_configure_mps(dev);
60db3a4d 1710 pci_configure_extended_tags(dev);
9dae3a97 1711
6cd33649
BH
1712 memset(&hpp, 0, sizeof(hpp));
1713 ret = pci_get_hp_params(dev, &hpp);
1714 if (ret)
1715 return;
1716
1717 program_hpp_type2(dev, hpp.t2);
1718 program_hpp_type1(dev, hpp.t1);
1719 program_hpp_type0(dev, hpp.t0);
1720}
1721
201de56e
ZY
1722static void pci_release_capabilities(struct pci_dev *dev)
1723{
1724 pci_vpd_release(dev);
d1b054da 1725 pci_iov_release(dev);
f796841e 1726 pci_free_cap_save_buffers(dev);
201de56e
ZY
1727}
1728
1da177e4
LT
1729/**
1730 * pci_release_dev - free a pci device structure when all users of it are finished.
1731 * @dev: device that's been disconnected
1732 *
1733 * Will be called only by the device core when all users of this pci device are
1734 * done.
1735 */
1736static void pci_release_dev(struct device *dev)
1737{
04480094 1738 struct pci_dev *pci_dev;
1da177e4 1739
04480094 1740 pci_dev = to_pci_dev(dev);
201de56e 1741 pci_release_capabilities(pci_dev);
98d9f30c 1742 pci_release_of_node(pci_dev);
6ae32c53 1743 pcibios_release_device(pci_dev);
8b1fce04 1744 pci_bus_put(pci_dev->bus);
782a985d 1745 kfree(pci_dev->driver_override);
338c3149 1746 kfree(pci_dev->dma_alias_mask);
1da177e4
LT
1747 kfree(pci_dev);
1748}
1749
3c6e6ae7 1750struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
65891215
ME
1751{
1752 struct pci_dev *dev;
1753
1754 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1755 if (!dev)
1756 return NULL;
1757
65891215 1758 INIT_LIST_HEAD(&dev->bus_list);
88e7b167 1759 dev->dev.type = &pci_dev_type;
3c6e6ae7 1760 dev->bus = pci_bus_get(bus);
65891215
ME
1761
1762 return dev;
1763}
3c6e6ae7
GZ
1764EXPORT_SYMBOL(pci_alloc_dev);
1765
efdc87da 1766bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
3c78bc61 1767 int crs_timeout)
1da177e4 1768{
1da177e4
LT
1769 int delay = 1;
1770
efdc87da
YL
1771 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1772 return false;
1da177e4
LT
1773
1774 /* some broken boards return 0 or ~0 if a slot is empty: */
efdc87da
YL
1775 if (*l == 0xffffffff || *l == 0x00000000 ||
1776 *l == 0x0000ffff || *l == 0xffff0000)
1777 return false;
1da177e4 1778
89665a6a
RJ
1779 /*
1780 * Configuration Request Retry Status. Some root ports return the
1781 * actual device ID instead of the synthetic ID (0xFFFF) required
1782 * by the PCIe spec. Ignore the device ID and only check for
1783 * (vendor id == 1).
1784 */
1785 while ((*l & 0xffff) == 0x0001) {
efdc87da
YL
1786 if (!crs_timeout)
1787 return false;
1788
1da177e4
LT
1789 msleep(delay);
1790 delay *= 2;
efdc87da
YL
1791 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1792 return false;
1da177e4 1793 /* Card hasn't responded in 60 seconds? Must be stuck. */
efdc87da 1794 if (delay > crs_timeout) {
227f0647
RD
1795 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not responding\n",
1796 pci_domain_nr(bus), bus->number, PCI_SLOT(devfn),
1797 PCI_FUNC(devfn));
efdc87da 1798 return false;
1da177e4
LT
1799 }
1800 }
1801
efdc87da
YL
1802 return true;
1803}
1804EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1805
1806/*
1807 * Read the config data for a PCI device, sanity-check it
1808 * and fill in the dev structure...
1809 */
1810static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
1811{
1812 struct pci_dev *dev;
1813 u32 l;
1814
1815 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
1816 return NULL;
1817
8b1fce04 1818 dev = pci_alloc_dev(bus);
1da177e4
LT
1819 if (!dev)
1820 return NULL;
1821
1da177e4 1822 dev->devfn = devfn;
1da177e4
LT
1823 dev->vendor = l & 0xffff;
1824 dev->device = (l >> 16) & 0xffff;
cef354db 1825
98d9f30c
BH
1826 pci_set_of_node(dev);
1827
480b93b7 1828 if (pci_setup_device(dev)) {
8b1fce04 1829 pci_bus_put(dev->bus);
1da177e4
LT
1830 kfree(dev);
1831 return NULL;
1832 }
1da177e4
LT
1833
1834 return dev;
1835}
1836
201de56e
ZY
1837static void pci_init_capabilities(struct pci_dev *dev)
1838{
938174e5
SS
1839 /* Enhanced Allocation */
1840 pci_ea_init(dev);
1841
e80e7edc
GP
1842 /* Setup MSI caps & disable MSI/MSI-X interrupts */
1843 pci_msi_setup_pci_dev(dev);
201de56e 1844
63f4898a
RW
1845 /* Buffers for saving PCIe and PCI-X capabilities */
1846 pci_allocate_cap_save_buffers(dev);
1847
201de56e
ZY
1848 /* Power Management */
1849 pci_pm_init(dev);
1850
1851 /* Vital Product Data */
f1cd93f9 1852 pci_vpd_init(dev);
58c3a727
YZ
1853
1854 /* Alternative Routing-ID Forwarding */
31ab2476 1855 pci_configure_ari(dev);
d1b054da
YZ
1856
1857 /* Single Root I/O Virtualization */
1858 pci_iov_init(dev);
ae21ee65 1859
edc90fee
BH
1860 /* Address Translation Services */
1861 pci_ats_init(dev);
1862
ae21ee65 1863 /* Enable ACS P2P upstream forwarding */
5d990b62 1864 pci_enable_acs(dev);
b07461a8 1865
9bb04a0c
JY
1866 /* Precision Time Measurement */
1867 pci_ptm_init(dev);
4dc2db09 1868
66b80809
KB
1869 /* Advanced Error Reporting */
1870 pci_aer_init(dev);
201de56e
ZY
1871}
1872
098259eb
MZ
1873/*
1874 * This is the equivalent of pci_host_bridge_msi_domain that acts on
1875 * devices. Firmware interfaces that can select the MSI domain on a
1876 * per-device basis should be called from here.
1877 */
1878static struct irq_domain *pci_dev_msi_domain(struct pci_dev *dev)
1879{
1880 struct irq_domain *d;
1881
1882 /*
1883 * If a domain has been set through the pcibios_add_device
1884 * callback, then this is the one (platform code knows best).
1885 */
1886 d = dev_get_msi_domain(&dev->dev);
1887 if (d)
1888 return d;
1889
54fa97ee
MZ
1890 /*
1891 * Let's see if we have a firmware interface able to provide
1892 * the domain.
1893 */
1894 d = pci_msi_get_device_domain(dev);
1895 if (d)
1896 return d;
1897
098259eb
MZ
1898 return NULL;
1899}
1900
44aa0c65
MZ
1901static void pci_set_msi_domain(struct pci_dev *dev)
1902{
098259eb
MZ
1903 struct irq_domain *d;
1904
44aa0c65 1905 /*
098259eb
MZ
1906 * If the platform or firmware interfaces cannot supply a
1907 * device-specific MSI domain, then inherit the default domain
1908 * from the host bridge itself.
44aa0c65 1909 */
098259eb
MZ
1910 d = pci_dev_msi_domain(dev);
1911 if (!d)
1912 d = dev_get_msi_domain(&dev->bus->dev);
1913
1914 dev_set_msi_domain(&dev->dev, d);
44aa0c65
MZ
1915}
1916
96bde06a 1917void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 1918{
4f535093
YL
1919 int ret;
1920
6cd33649
BH
1921 pci_configure_device(dev);
1922
cdb9b9f7
PM
1923 device_initialize(&dev->dev);
1924 dev->dev.release = pci_release_dev;
1da177e4 1925
7629d19a 1926 set_dev_node(&dev->dev, pcibus_to_node(bus));
cdb9b9f7 1927 dev->dev.dma_mask = &dev->dma_mask;
4d57cdfa 1928 dev->dev.dma_parms = &dev->dma_parms;
cdb9b9f7 1929 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 1930
4d57cdfa 1931 pci_set_dma_max_seg_size(dev, 65536);
59fc67de 1932 pci_set_dma_seg_boundary(dev, 0xffffffff);
4d57cdfa 1933
1da177e4
LT
1934 /* Fix up broken headers */
1935 pci_fixup_device(pci_fixup_header, dev);
1936
2069ecfb
YL
1937 /* moved out from quirk header fixup code */
1938 pci_reassigndev_resource_alignment(dev);
1939
4b77b0a2
RW
1940 /* Clear the state_saved flag. */
1941 dev->state_saved = false;
1942
201de56e
ZY
1943 /* Initialize various capabilities */
1944 pci_init_capabilities(dev);
eb9d0fe4 1945
1da177e4
LT
1946 /*
1947 * Add the device to our list of discovered devices
1948 * and the bus list for fixup functions, etc.
1949 */
d71374da 1950 down_write(&pci_bus_sem);
1da177e4 1951 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 1952 up_write(&pci_bus_sem);
4f535093 1953
4f535093
YL
1954 ret = pcibios_add_device(dev);
1955 WARN_ON(ret < 0);
1956
44aa0c65
MZ
1957 /* Setup MSI irq domain */
1958 pci_set_msi_domain(dev);
1959
4f535093
YL
1960 /* Notifier could use PCI capabilities */
1961 dev->match_driver = false;
1962 ret = device_add(&dev->dev);
1963 WARN_ON(ret < 0);
cdb9b9f7
PM
1964}
1965
10874f5a 1966struct pci_dev *pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
1967{
1968 struct pci_dev *dev;
1969
90bdb311
TP
1970 dev = pci_get_slot(bus, devfn);
1971 if (dev) {
1972 pci_dev_put(dev);
1973 return dev;
1974 }
1975
cdb9b9f7
PM
1976 dev = pci_scan_device(bus, devfn);
1977 if (!dev)
1978 return NULL;
1979
1980 pci_device_add(dev, bus);
1da177e4
LT
1981
1982 return dev;
1983}
b73e9687 1984EXPORT_SYMBOL(pci_scan_single_device);
1da177e4 1985
b1bd58e4 1986static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
f07852d6 1987{
b1bd58e4
YW
1988 int pos;
1989 u16 cap = 0;
1990 unsigned next_fn;
4fb88c1a 1991
b1bd58e4
YW
1992 if (pci_ari_enabled(bus)) {
1993 if (!dev)
1994 return 0;
1995 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1996 if (!pos)
1997 return 0;
4fb88c1a 1998
b1bd58e4
YW
1999 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
2000 next_fn = PCI_ARI_CAP_NFN(cap);
2001 if (next_fn <= fn)
2002 return 0; /* protect against malformed list */
f07852d6 2003
b1bd58e4
YW
2004 return next_fn;
2005 }
2006
2007 /* dev may be NULL for non-contiguous multifunction devices */
2008 if (!dev || dev->multifunction)
2009 return (fn + 1) % 8;
f07852d6 2010
f07852d6
MW
2011 return 0;
2012}
2013
2014static int only_one_child(struct pci_bus *bus)
2015{
2016 struct pci_dev *parent = bus->self;
284f5f9d 2017
f07852d6
MW
2018 if (!parent || !pci_is_pcie(parent))
2019 return 0;
62f87c0e 2020 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
284f5f9d 2021 return 1;
5bbe029f
BH
2022
2023 /*
2024 * PCIe downstream ports are bridges that normally lead to only a
2025 * device 0, but if PCI_SCAN_ALL_PCIE_DEVS is set, scan all
2026 * possible devices, not just device 0. See PCIe spec r3.0,
2027 * sec 7.3.1.
2028 */
777e61ea 2029 if (parent->has_secondary_link &&
284f5f9d 2030 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
f07852d6
MW
2031 return 1;
2032 return 0;
2033}
2034
1da177e4
LT
2035/**
2036 * pci_scan_slot - scan a PCI slot on a bus for devices.
2037 * @bus: PCI bus to scan
2038 * @devfn: slot number to scan (must have zero function.)
2039 *
2040 * Scan a PCI slot on the specified PCI bus for devices, adding
2041 * discovered devices to the @bus->devices list. New devices
8a1bc901 2042 * will not have is_added set.
1b69dfc6
TP
2043 *
2044 * Returns the number of new devices found.
1da177e4 2045 */
96bde06a 2046int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4 2047{
f07852d6 2048 unsigned fn, nr = 0;
1b69dfc6 2049 struct pci_dev *dev;
f07852d6
MW
2050
2051 if (only_one_child(bus) && (devfn > 0))
2052 return 0; /* Already scanned the entire slot */
1da177e4 2053
1b69dfc6 2054 dev = pci_scan_single_device(bus, devfn);
4fb88c1a
MW
2055 if (!dev)
2056 return 0;
2057 if (!dev->is_added)
1b69dfc6
TP
2058 nr++;
2059
b1bd58e4 2060 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
f07852d6
MW
2061 dev = pci_scan_single_device(bus, devfn + fn);
2062 if (dev) {
2063 if (!dev->is_added)
2064 nr++;
2065 dev->multifunction = 1;
1da177e4
LT
2066 }
2067 }
7d715a6c 2068
149e1637
SL
2069 /* only one slot has pcie device */
2070 if (bus->self && nr)
7d715a6c
SL
2071 pcie_aspm_init_link_state(bus->self);
2072
1da177e4
LT
2073 return nr;
2074}
b7fe9434 2075EXPORT_SYMBOL(pci_scan_slot);
1da177e4 2076
b03e7495
JM
2077static int pcie_find_smpss(struct pci_dev *dev, void *data)
2078{
2079 u8 *smpss = data;
2080
2081 if (!pci_is_pcie(dev))
2082 return 0;
2083
d4aa68f6
YW
2084 /*
2085 * We don't have a way to change MPS settings on devices that have
2086 * drivers attached. A hot-added device might support only the minimum
2087 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
2088 * where devices may be hot-added, we limit the fabric MPS to 128 so
2089 * hot-added devices will work correctly.
2090 *
2091 * However, if we hot-add a device to a slot directly below a Root
2092 * Port, it's impossible for there to be other existing devices below
2093 * the port. We don't limit the MPS in this case because we can
2094 * reconfigure MPS on both the Root Port and the hot-added device,
2095 * and there are no other devices involved.
2096 *
2097 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
b03e7495 2098 */
d4aa68f6
YW
2099 if (dev->is_hotplug_bridge &&
2100 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
b03e7495
JM
2101 *smpss = 0;
2102
2103 if (*smpss > dev->pcie_mpss)
2104 *smpss = dev->pcie_mpss;
2105
2106 return 0;
2107}
2108
2109static void pcie_write_mps(struct pci_dev *dev, int mps)
2110{
62f392ea 2111 int rc;
b03e7495
JM
2112
2113 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
62f392ea 2114 mps = 128 << dev->pcie_mpss;
b03e7495 2115
62f87c0e
YW
2116 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
2117 dev->bus->self)
62f392ea 2118 /* For "Performance", the assumption is made that
b03e7495
JM
2119 * downstream communication will never be larger than
2120 * the MRRS. So, the MPS only needs to be configured
2121 * for the upstream communication. This being the case,
2122 * walk from the top down and set the MPS of the child
2123 * to that of the parent bus.
62f392ea
JM
2124 *
2125 * Configure the device MPS with the smaller of the
2126 * device MPSS or the bridge MPS (which is assumed to be
2127 * properly configured at this point to the largest
2128 * allowable MPS based on its parent bus).
b03e7495 2129 */
62f392ea 2130 mps = min(mps, pcie_get_mps(dev->bus->self));
b03e7495
JM
2131 }
2132
2133 rc = pcie_set_mps(dev, mps);
2134 if (rc)
2135 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
2136}
2137
62f392ea 2138static void pcie_write_mrrs(struct pci_dev *dev)
b03e7495 2139{
62f392ea 2140 int rc, mrrs;
b03e7495 2141
ed2888e9
JM
2142 /* In the "safe" case, do not configure the MRRS. There appear to be
2143 * issues with setting MRRS to 0 on a number of devices.
2144 */
ed2888e9
JM
2145 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
2146 return;
2147
ed2888e9
JM
2148 /* For Max performance, the MRRS must be set to the largest supported
2149 * value. However, it cannot be configured larger than the MPS the
62f392ea
JM
2150 * device or the bus can support. This should already be properly
2151 * configured by a prior call to pcie_write_mps.
ed2888e9 2152 */
62f392ea 2153 mrrs = pcie_get_mps(dev);
b03e7495
JM
2154
2155 /* MRRS is a R/W register. Invalid values can be written, but a
ed2888e9 2156 * subsequent read will verify if the value is acceptable or not.
b03e7495
JM
2157 * If the MRRS value provided is not acceptable (e.g., too large),
2158 * shrink the value until it is acceptable to the HW.
f7625980 2159 */
b03e7495
JM
2160 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
2161 rc = pcie_set_readrq(dev, mrrs);
62f392ea
JM
2162 if (!rc)
2163 break;
b03e7495 2164
62f392ea 2165 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
b03e7495
JM
2166 mrrs /= 2;
2167 }
62f392ea
JM
2168
2169 if (mrrs < 128)
227f0647 2170 dev_err(&dev->dev, "MRRS was unable to be configured with a safe value. If problems are experienced, try running with pci=pcie_bus_safe\n");
b03e7495
JM
2171}
2172
2173static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
2174{
a513a99a 2175 int mps, orig_mps;
b03e7495
JM
2176
2177 if (!pci_is_pcie(dev))
2178 return 0;
2179
27d868b5
KB
2180 if (pcie_bus_config == PCIE_BUS_TUNE_OFF ||
2181 pcie_bus_config == PCIE_BUS_DEFAULT)
5895af79 2182 return 0;
5895af79 2183
a513a99a
JM
2184 mps = 128 << *(u8 *)data;
2185 orig_mps = pcie_get_mps(dev);
b03e7495
JM
2186
2187 pcie_write_mps(dev, mps);
62f392ea 2188 pcie_write_mrrs(dev);
b03e7495 2189
227f0647
RD
2190 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), Max Read Rq %4d\n",
2191 pcie_get_mps(dev), 128 << dev->pcie_mpss,
a513a99a 2192 orig_mps, pcie_get_readrq(dev));
b03e7495
JM
2193
2194 return 0;
2195}
2196
a513a99a 2197/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
b03e7495
JM
2198 * parents then children fashion. If this changes, then this code will not
2199 * work as designed.
2200 */
a58674ff 2201void pcie_bus_configure_settings(struct pci_bus *bus)
b03e7495 2202{
1e358f94 2203 u8 smpss = 0;
b03e7495 2204
a58674ff 2205 if (!bus->self)
b03e7495
JM
2206 return;
2207
b03e7495 2208 if (!pci_is_pcie(bus->self))
5f39e670
JM
2209 return;
2210
2211 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
3315472c 2212 * to be aware of the MPS of the destination. To work around this,
5f39e670
JM
2213 * simply force the MPS of the entire system to the smallest possible.
2214 */
2215 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
2216 smpss = 0;
2217
b03e7495 2218 if (pcie_bus_config == PCIE_BUS_SAFE) {
a58674ff 2219 smpss = bus->self->pcie_mpss;
5f39e670 2220
b03e7495
JM
2221 pcie_find_smpss(bus->self, &smpss);
2222 pci_walk_bus(bus, pcie_find_smpss, &smpss);
2223 }
2224
2225 pcie_bus_configure_set(bus->self, &smpss);
2226 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
2227}
debc3b77 2228EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
b03e7495 2229
15856ad5 2230unsigned int pci_scan_child_bus(struct pci_bus *bus)
1da177e4 2231{
b918c62e 2232 unsigned int devfn, pass, max = bus->busn_res.start;
1da177e4
LT
2233 struct pci_dev *dev;
2234
0207c356 2235 dev_dbg(&bus->dev, "scanning bus\n");
1da177e4
LT
2236
2237 /* Go find them, Rover! */
2238 for (devfn = 0; devfn < 0x100; devfn += 8)
2239 pci_scan_slot(bus, devfn);
2240
a28724b0
YZ
2241 /* Reserve buses for SR-IOV capability. */
2242 max += pci_iov_bus_range(bus);
2243
1da177e4
LT
2244 /*
2245 * After performing arch-dependent fixup of the bus, look behind
2246 * all PCI-to-PCI bridges on this bus.
2247 */
74710ded 2248 if (!bus->is_added) {
0207c356 2249 dev_dbg(&bus->dev, "fixups for bus\n");
74710ded 2250 pcibios_fixup_bus(bus);
981cf9ea 2251 bus->is_added = 1;
74710ded
AC
2252 }
2253
3c78bc61 2254 for (pass = 0; pass < 2; pass++)
1da177e4 2255 list_for_each_entry(dev, &bus->devices, bus_list) {
6788a51f 2256 if (pci_is_bridge(dev))
1da177e4
LT
2257 max = pci_scan_bridge(bus, dev, max, pass);
2258 }
2259
e16b4660
KB
2260 /*
2261 * Make sure a hotplug bridge has at least the minimum requested
2262 * number of buses.
2263 */
2264 if (bus->self && bus->self->is_hotplug_bridge && pci_hotplug_bus_size) {
2265 if (max - bus->busn_res.start < pci_hotplug_bus_size - 1)
2266 max = bus->busn_res.start + pci_hotplug_bus_size - 1;
2267 }
2268
1da177e4
LT
2269 /*
2270 * We've scanned the bus and so we know all about what's on
2271 * the other side of any bridges that may be on this bus plus
2272 * any devices.
2273 *
2274 * Return how far we've got finding sub-buses.
2275 */
0207c356 2276 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
1da177e4
LT
2277 return max;
2278}
b7fe9434 2279EXPORT_SYMBOL_GPL(pci_scan_child_bus);
1da177e4 2280
6c0cc950
RW
2281/**
2282 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
2283 * @bridge: Host bridge to set up.
2284 *
2285 * Default empty implementation. Replace with an architecture-specific setup
2286 * routine, if necessary.
2287 */
2288int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
2289{
2290 return 0;
2291}
2292
10a95747
JL
2293void __weak pcibios_add_bus(struct pci_bus *bus)
2294{
2295}
2296
2297void __weak pcibios_remove_bus(struct pci_bus *bus)
2298{
2299}
2300
37d6a0a6
AB
2301static struct pci_bus *pci_create_root_bus_msi(struct device *parent,
2302 int bus, struct pci_ops *ops, void *sysdata,
2303 struct list_head *resources, struct msi_controller *msi)
1da177e4 2304{
0efd5aab 2305 int error;
5a21d70d 2306 struct pci_host_bridge *bridge;
1da177e4 2307
59094065 2308 bridge = pci_alloc_host_bridge(0);
7b543663 2309 if (!bridge)
37d6a0a6 2310 return NULL;
7b543663
YL
2311
2312 bridge->dev.parent = parent;
70efde2a 2313 bridge->dev.release = pci_release_host_bridge_dev;
a9d9f527 2314
37d6a0a6
AB
2315 list_splice_init(resources, &bridge->windows);
2316 bridge->sysdata = sysdata;
2317 bridge->busnr = bus;
2318 bridge->ops = ops;
2319 bridge->msi = msi;
a9d9f527 2320
37d6a0a6
AB
2321 error = pci_register_host_bridge(bridge);
2322 if (error < 0)
2323 goto err_out;
a5390aa6 2324
37d6a0a6 2325 return bridge->bus;
1da177e4 2326
1da177e4 2327err_out:
37d6a0a6 2328 kfree(bridge);
1da177e4
LT
2329 return NULL;
2330}
37d6a0a6
AB
2331
2332struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
2333 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2334{
2335 return pci_create_root_bus_msi(parent, bus, ops, sysdata, resources,
2336 NULL);
2337}
e6b29dea 2338EXPORT_SYMBOL_GPL(pci_create_root_bus);
cdb9b9f7 2339
98a35831
YL
2340int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
2341{
2342 struct resource *res = &b->busn_res;
2343 struct resource *parent_res, *conflict;
2344
2345 res->start = bus;
2346 res->end = bus_max;
2347 res->flags = IORESOURCE_BUS;
2348
2349 if (!pci_is_root_bus(b))
2350 parent_res = &b->parent->busn_res;
2351 else {
2352 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
2353 res->flags |= IORESOURCE_PCI_FIXED;
2354 }
2355
ced04d15 2356 conflict = request_resource_conflict(parent_res, res);
98a35831
YL
2357
2358 if (conflict)
2359 dev_printk(KERN_DEBUG, &b->dev,
2360 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
2361 res, pci_is_root_bus(b) ? "domain " : "",
2362 parent_res, conflict->name, conflict);
98a35831
YL
2363
2364 return conflict == NULL;
2365}
2366
2367int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
2368{
2369 struct resource *res = &b->busn_res;
2370 struct resource old_res = *res;
2371 resource_size_t size;
2372 int ret;
2373
2374 if (res->start > bus_max)
2375 return -EINVAL;
2376
2377 size = bus_max - res->start + 1;
2378 ret = adjust_resource(res, res->start, size);
2379 dev_printk(KERN_DEBUG, &b->dev,
2380 "busn_res: %pR end %s updated to %02x\n",
2381 &old_res, ret ? "can not be" : "is", bus_max);
2382
2383 if (!ret && !res->parent)
2384 pci_bus_insert_busn_res(b, res->start, res->end);
2385
2386 return ret;
2387}
2388
2389void pci_bus_release_busn_res(struct pci_bus *b)
2390{
2391 struct resource *res = &b->busn_res;
2392 int ret;
2393
2394 if (!res->flags || !res->parent)
2395 return;
2396
2397 ret = release_resource(res);
2398 dev_printk(KERN_DEBUG, &b->dev,
2399 "busn_res: %pR %s released\n",
2400 res, ret ? "can not be" : "is");
2401}
2402
d2a7926d
LP
2403struct pci_bus *pci_scan_root_bus_msi(struct device *parent, int bus,
2404 struct pci_ops *ops, void *sysdata,
2405 struct list_head *resources, struct msi_controller *msi)
a2ebb827 2406{
14d76b68 2407 struct resource_entry *window;
4d99f524 2408 bool found = false;
a2ebb827 2409 struct pci_bus *b;
4d99f524
YL
2410 int max;
2411
14d76b68 2412 resource_list_for_each_entry(window, resources)
4d99f524
YL
2413 if (window->res->flags & IORESOURCE_BUS) {
2414 found = true;
2415 break;
2416 }
a2ebb827 2417
37d6a0a6 2418 b = pci_create_root_bus_msi(parent, bus, ops, sysdata, resources, msi);
a2ebb827
BH
2419 if (!b)
2420 return NULL;
2421
4d99f524
YL
2422 if (!found) {
2423 dev_info(&b->dev,
2424 "No busn resource found for root bus, will use [bus %02x-ff]\n",
2425 bus);
2426 pci_bus_insert_busn_res(b, bus, 255);
2427 }
2428
2429 max = pci_scan_child_bus(b);
2430
2431 if (!found)
2432 pci_bus_update_busn_res_end(b, max);
2433
a2ebb827
BH
2434 return b;
2435}
d2a7926d
LP
2436
2437struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
2438 struct pci_ops *ops, void *sysdata, struct list_head *resources)
2439{
2440 return pci_scan_root_bus_msi(parent, bus, ops, sysdata, resources,
2441 NULL);
2442}
a2ebb827
BH
2443EXPORT_SYMBOL(pci_scan_root_bus);
2444
15856ad5 2445struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
de4b2f76
BH
2446 void *sysdata)
2447{
2448 LIST_HEAD(resources);
2449 struct pci_bus *b;
2450
2451 pci_add_resource(&resources, &ioport_resource);
2452 pci_add_resource(&resources, &iomem_resource);
857c3b66 2453 pci_add_resource(&resources, &busn_resource);
de4b2f76
BH
2454 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
2455 if (b) {
857c3b66 2456 pci_scan_child_bus(b);
de4b2f76
BH
2457 } else {
2458 pci_free_resource_list(&resources);
2459 }
2460 return b;
2461}
2462EXPORT_SYMBOL(pci_scan_bus);
2463
2f320521
YL
2464/**
2465 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
2466 * @bridge: PCI bridge for the bus to scan
2467 *
2468 * Scan a PCI bus and child buses for new devices, add them,
2469 * and enable them, resizing bridge mmio/io resource if necessary
2470 * and possible. The caller must ensure the child devices are already
2471 * removed for resizing to occur.
2472 *
2473 * Returns the max number of subordinate bus discovered.
2474 */
10874f5a 2475unsigned int pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
2f320521
YL
2476{
2477 unsigned int max;
2478 struct pci_bus *bus = bridge->subordinate;
2479
2480 max = pci_scan_child_bus(bus);
2481
2482 pci_assign_unassigned_bridge_resources(bridge);
2483
2484 pci_bus_add_devices(bus);
2485
2486 return max;
2487}
2488
a5213a31
YL
2489/**
2490 * pci_rescan_bus - scan a PCI bus for devices.
2491 * @bus: PCI bus to scan
2492 *
2493 * Scan a PCI bus and child buses for new devices, adds them,
2494 * and enables them.
2495 *
2496 * Returns the max number of subordinate bus discovered.
2497 */
10874f5a 2498unsigned int pci_rescan_bus(struct pci_bus *bus)
a5213a31
YL
2499{
2500 unsigned int max;
2501
2502 max = pci_scan_child_bus(bus);
2503 pci_assign_unassigned_bus_resources(bus);
2504 pci_bus_add_devices(bus);
2505
2506 return max;
2507}
2508EXPORT_SYMBOL_GPL(pci_rescan_bus);
2509
9d16947b
RW
2510/*
2511 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2512 * routines should always be executed under this mutex.
2513 */
2514static DEFINE_MUTEX(pci_rescan_remove_lock);
2515
2516void pci_lock_rescan_remove(void)
2517{
2518 mutex_lock(&pci_rescan_remove_lock);
2519}
2520EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2521
2522void pci_unlock_rescan_remove(void)
2523{
2524 mutex_unlock(&pci_rescan_remove_lock);
2525}
2526EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2527
3c78bc61
RD
2528static int __init pci_sort_bf_cmp(const struct device *d_a,
2529 const struct device *d_b)
6b4b78fe 2530{
99178b03
GKH
2531 const struct pci_dev *a = to_pci_dev(d_a);
2532 const struct pci_dev *b = to_pci_dev(d_b);
2533
6b4b78fe
MD
2534 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2535 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2536
2537 if (a->bus->number < b->bus->number) return -1;
2538 else if (a->bus->number > b->bus->number) return 1;
2539
2540 if (a->devfn < b->devfn) return -1;
2541 else if (a->devfn > b->devfn) return 1;
2542
2543 return 0;
2544}
2545
5ff580c1 2546void __init pci_sort_breadthfirst(void)
6b4b78fe 2547{
99178b03 2548 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
6b4b78fe 2549}