PCI: Log IDE resource quirk in dmesg
[linux-2.6-block.git] / drivers / pci / probe.c
CommitLineData
1da177e4
LT
1/*
2 * probe.c - PCI detection and setup code
3 */
4
5#include <linux/kernel.h>
6#include <linux/delay.h>
7#include <linux/init.h>
8#include <linux/pci.h>
9#include <linux/slab.h>
10#include <linux/module.h>
11#include <linux/cpumask.h>
7d715a6c 12#include <linux/pci-aspm.h>
284f5f9d 13#include <asm-generic/pci-bridge.h>
bc56b9e0 14#include "pci.h"
1da177e4
LT
15
16#define CARDBUS_LATENCY_TIMER 176 /* secondary latency timer */
17#define CARDBUS_RESERVE_BUSNR 3
1da177e4 18
0b950f0f 19static struct resource busn_resource = {
67cdc827
YL
20 .name = "PCI busn",
21 .start = 0,
22 .end = 255,
23 .flags = IORESOURCE_BUS,
24};
25
1da177e4
LT
26/* Ugh. Need to stop exporting this to modules. */
27LIST_HEAD(pci_root_buses);
28EXPORT_SYMBOL(pci_root_buses);
29
5cc62c20
YL
30static LIST_HEAD(pci_domain_busn_res_list);
31
32struct pci_domain_busn_res {
33 struct list_head list;
34 struct resource res;
35 int domain_nr;
36};
37
38static struct resource *get_pci_domain_busn_res(int domain_nr)
39{
40 struct pci_domain_busn_res *r;
41
42 list_for_each_entry(r, &pci_domain_busn_res_list, list)
43 if (r->domain_nr == domain_nr)
44 return &r->res;
45
46 r = kzalloc(sizeof(*r), GFP_KERNEL);
47 if (!r)
48 return NULL;
49
50 r->domain_nr = domain_nr;
51 r->res.start = 0;
52 r->res.end = 0xff;
53 r->res.flags = IORESOURCE_BUS | IORESOURCE_PCI_FIXED;
54
55 list_add_tail(&r->list, &pci_domain_busn_res_list);
56
57 return &r->res;
58}
59
70308923
GKH
60static int find_anything(struct device *dev, void *data)
61{
62 return 1;
63}
1da177e4 64
ed4aaadb
ZY
65/*
66 * Some device drivers need know if pci is initiated.
67 * Basically, we think pci is not initiated when there
70308923 68 * is no device to be found on the pci_bus_type.
ed4aaadb
ZY
69 */
70int no_pci_devices(void)
71{
70308923
GKH
72 struct device *dev;
73 int no_devices;
ed4aaadb 74
70308923
GKH
75 dev = bus_find_device(&pci_bus_type, NULL, NULL, find_anything);
76 no_devices = (dev == NULL);
77 put_device(dev);
78 return no_devices;
79}
ed4aaadb
ZY
80EXPORT_SYMBOL(no_pci_devices);
81
1da177e4
LT
82/*
83 * PCI Bus Class
84 */
fd7d1ced 85static void release_pcibus_dev(struct device *dev)
1da177e4 86{
fd7d1ced 87 struct pci_bus *pci_bus = to_pci_bus(dev);
1da177e4
LT
88
89 if (pci_bus->bridge)
90 put_device(pci_bus->bridge);
2fe2abf8 91 pci_bus_remove_resources(pci_bus);
98d9f30c 92 pci_release_bus_of_node(pci_bus);
1da177e4
LT
93 kfree(pci_bus);
94}
95
96static struct class pcibus_class = {
97 .name = "pci_bus",
fd7d1ced 98 .dev_release = &release_pcibus_dev,
56039e65 99 .dev_groups = pcibus_groups,
1da177e4
LT
100};
101
102static int __init pcibus_class_init(void)
103{
104 return class_register(&pcibus_class);
105}
106postcore_initcall(pcibus_class_init);
107
6ac665c6 108static u64 pci_size(u64 base, u64 maxbase, u64 mask)
1da177e4 109{
6ac665c6 110 u64 size = mask & maxbase; /* Find the significant bits */
1da177e4
LT
111 if (!size)
112 return 0;
113
114 /* Get the lowest of them to find the decode size, and
115 from that the extent. */
116 size = (size & ~(size-1)) - 1;
117
118 /* base == maxbase can be valid only if the BAR has
119 already been programmed with all 1s. */
120 if (base == maxbase && ((base | size) & mask) != mask)
121 return 0;
122
123 return size;
124}
125
28c6821a 126static inline unsigned long decode_bar(struct pci_dev *dev, u32 bar)
6ac665c6 127{
8d6a6a47 128 u32 mem_type;
28c6821a 129 unsigned long flags;
8d6a6a47 130
6ac665c6 131 if ((bar & PCI_BASE_ADDRESS_SPACE) == PCI_BASE_ADDRESS_SPACE_IO) {
28c6821a
BH
132 flags = bar & ~PCI_BASE_ADDRESS_IO_MASK;
133 flags |= IORESOURCE_IO;
134 return flags;
6ac665c6 135 }
07eddf3d 136
28c6821a
BH
137 flags = bar & ~PCI_BASE_ADDRESS_MEM_MASK;
138 flags |= IORESOURCE_MEM;
139 if (flags & PCI_BASE_ADDRESS_MEM_PREFETCH)
140 flags |= IORESOURCE_PREFETCH;
07eddf3d 141
8d6a6a47
BH
142 mem_type = bar & PCI_BASE_ADDRESS_MEM_TYPE_MASK;
143 switch (mem_type) {
144 case PCI_BASE_ADDRESS_MEM_TYPE_32:
145 break;
146 case PCI_BASE_ADDRESS_MEM_TYPE_1M:
0ff9514b 147 /* 1M mem BAR treated as 32-bit BAR */
8d6a6a47
BH
148 break;
149 case PCI_BASE_ADDRESS_MEM_TYPE_64:
28c6821a
BH
150 flags |= IORESOURCE_MEM_64;
151 break;
8d6a6a47 152 default:
0ff9514b 153 /* mem unknown type treated as 32-bit BAR */
8d6a6a47
BH
154 break;
155 }
28c6821a 156 return flags;
07eddf3d
YL
157}
158
808e34e2
ZK
159#define PCI_COMMAND_DECODE_ENABLE (PCI_COMMAND_MEMORY | PCI_COMMAND_IO)
160
0b400c7e
YZ
161/**
162 * pci_read_base - read a PCI BAR
163 * @dev: the PCI device
164 * @type: type of the BAR
165 * @res: resource buffer to be filled in
166 * @pos: BAR position in the config space
167 *
168 * Returns 1 if the BAR is 64-bit, or 0 if 32-bit.
6ac665c6 169 */
0b400c7e 170int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
6ac665c6 171 struct resource *res, unsigned int pos)
07eddf3d 172{
6ac665c6 173 u32 l, sz, mask;
253d2e54 174 u16 orig_cmd;
cf4d1cf5 175 struct pci_bus_region region, inverted_region;
0ff9514b 176 bool bar_too_big = false, bar_disabled = false;
6ac665c6 177
1ed67439 178 mask = type ? PCI_ROM_ADDRESS_MASK : ~0;
6ac665c6 179
0ff9514b 180 /* No printks while decoding is disabled! */
253d2e54
JP
181 if (!dev->mmio_always_on) {
182 pci_read_config_word(dev, PCI_COMMAND, &orig_cmd);
808e34e2
ZK
183 if (orig_cmd & PCI_COMMAND_DECODE_ENABLE) {
184 pci_write_config_word(dev, PCI_COMMAND,
185 orig_cmd & ~PCI_COMMAND_DECODE_ENABLE);
186 }
253d2e54
JP
187 }
188
6ac665c6
MW
189 res->name = pci_name(dev);
190
191 pci_read_config_dword(dev, pos, &l);
1ed67439 192 pci_write_config_dword(dev, pos, l | mask);
6ac665c6
MW
193 pci_read_config_dword(dev, pos, &sz);
194 pci_write_config_dword(dev, pos, l);
195
196 /*
197 * All bits set in sz means the device isn't working properly.
45aa23b4
BH
198 * If the BAR isn't implemented, all bits must be 0. If it's a
199 * memory BAR or a ROM, bit 0 must be clear; if it's an io BAR, bit
200 * 1 must be clear.
6ac665c6 201 */
45aa23b4 202 if (!sz || sz == 0xffffffff)
6ac665c6
MW
203 goto fail;
204
205 /*
206 * I don't know how l can have all bits set. Copied from old code.
207 * Maybe it fixes a bug on some ancient platform.
208 */
209 if (l == 0xffffffff)
210 l = 0;
211
212 if (type == pci_bar_unknown) {
28c6821a
BH
213 res->flags = decode_bar(dev, l);
214 res->flags |= IORESOURCE_SIZEALIGN;
215 if (res->flags & IORESOURCE_IO) {
6ac665c6 216 l &= PCI_BASE_ADDRESS_IO_MASK;
5aceca9d 217 mask = PCI_BASE_ADDRESS_IO_MASK & (u32) IO_SPACE_LIMIT;
6ac665c6
MW
218 } else {
219 l &= PCI_BASE_ADDRESS_MEM_MASK;
220 mask = (u32)PCI_BASE_ADDRESS_MEM_MASK;
221 }
222 } else {
223 res->flags |= (l & IORESOURCE_ROM_ENABLE);
224 l &= PCI_ROM_ADDRESS_MASK;
225 mask = (u32)PCI_ROM_ADDRESS_MASK;
226 }
227
28c6821a 228 if (res->flags & IORESOURCE_MEM_64) {
6ac665c6
MW
229 u64 l64 = l;
230 u64 sz64 = sz;
231 u64 mask64 = mask | (u64)~0 << 32;
232
233 pci_read_config_dword(dev, pos + 4, &l);
234 pci_write_config_dword(dev, pos + 4, ~0);
235 pci_read_config_dword(dev, pos + 4, &sz);
236 pci_write_config_dword(dev, pos + 4, l);
237
238 l64 |= ((u64)l << 32);
239 sz64 |= ((u64)sz << 32);
240
241 sz64 = pci_size(l64, sz64, mask64);
242
243 if (!sz64)
244 goto fail;
245
cc5499c3 246 if ((sizeof(resource_size_t) < 8) && (sz64 > 0x100000000ULL)) {
0ff9514b 247 bar_too_big = true;
6ac665c6 248 goto fail;
c7dabef8
BH
249 }
250
c7dabef8 251 if ((sizeof(resource_size_t) < 8) && l) {
6ac665c6
MW
252 /* Address above 32-bit boundary; disable the BAR */
253 pci_write_config_dword(dev, pos, 0);
254 pci_write_config_dword(dev, pos + 4, 0);
c83bd900 255 res->flags |= IORESOURCE_UNSET;
5bfa14ed
BH
256 region.start = 0;
257 region.end = sz64;
0ff9514b 258 bar_disabled = true;
6ac665c6 259 } else {
5bfa14ed
BH
260 region.start = l64;
261 region.end = l64 + sz64;
6ac665c6
MW
262 }
263 } else {
45aa23b4 264 sz = pci_size(l, sz, mask);
6ac665c6 265
45aa23b4 266 if (!sz)
6ac665c6
MW
267 goto fail;
268
5bfa14ed
BH
269 region.start = l;
270 region.end = l + sz;
6ac665c6
MW
271 }
272
fc279850
YL
273 pcibios_bus_to_resource(dev->bus, res, &region);
274 pcibios_resource_to_bus(dev->bus, &inverted_region, res);
cf4d1cf5
KH
275
276 /*
277 * If "A" is a BAR value (a bus address), "bus_to_resource(A)" is
278 * the corresponding resource address (the physical address used by
279 * the CPU. Converting that resource address back to a bus address
280 * should yield the original BAR value:
281 *
282 * resource_to_bus(bus_to_resource(A)) == A
283 *
284 * If it doesn't, CPU accesses to "bus_to_resource(A)" will not
285 * be claimed by the device.
286 */
287 if (inverted_region.start != region.start) {
288 dev_info(&dev->dev, "reg 0x%x: initial BAR value %pa invalid; forcing reassignment\n",
289 pos, &region.start);
290 res->flags |= IORESOURCE_UNSET;
291 res->end -= res->start;
292 res->start = 0;
293 }
96ddef25 294
0ff9514b
BH
295 goto out;
296
297
298fail:
299 res->flags = 0;
300out:
808e34e2
ZK
301 if (!dev->mmio_always_on &&
302 (orig_cmd & PCI_COMMAND_DECODE_ENABLE))
bbffe435
BH
303 pci_write_config_word(dev, PCI_COMMAND, orig_cmd);
304
0ff9514b 305 if (bar_too_big)
33963e30 306 dev_err(&dev->dev, "reg 0x%x: can't handle 64-bit BAR\n", pos);
0ff9514b 307 if (res->flags && !bar_disabled)
33963e30 308 dev_printk(KERN_DEBUG, &dev->dev, "reg 0x%x: %pR\n", pos, res);
0ff9514b 309
28c6821a 310 return (res->flags & IORESOURCE_MEM_64) ? 1 : 0;
07eddf3d
YL
311}
312
1da177e4
LT
313static void pci_read_bases(struct pci_dev *dev, unsigned int howmany, int rom)
314{
6ac665c6 315 unsigned int pos, reg;
07eddf3d 316
6ac665c6
MW
317 for (pos = 0; pos < howmany; pos++) {
318 struct resource *res = &dev->resource[pos];
1da177e4 319 reg = PCI_BASE_ADDRESS_0 + (pos << 2);
6ac665c6 320 pos += __pci_read_base(dev, pci_bar_unknown, res, reg);
1da177e4 321 }
6ac665c6 322
1da177e4 323 if (rom) {
6ac665c6 324 struct resource *res = &dev->resource[PCI_ROM_RESOURCE];
1da177e4 325 dev->rom_base_reg = rom;
6ac665c6
MW
326 res->flags = IORESOURCE_MEM | IORESOURCE_PREFETCH |
327 IORESOURCE_READONLY | IORESOURCE_CACHEABLE |
328 IORESOURCE_SIZEALIGN;
329 __pci_read_base(dev, pci_bar_mem32, res, rom);
1da177e4
LT
330 }
331}
332
15856ad5 333static void pci_read_bridge_io(struct pci_bus *child)
1da177e4
LT
334{
335 struct pci_dev *dev = child->self;
336 u8 io_base_lo, io_limit_lo;
2b28ae19 337 unsigned long io_mask, io_granularity, base, limit;
5bfa14ed 338 struct pci_bus_region region;
2b28ae19
BH
339 struct resource *res;
340
341 io_mask = PCI_IO_RANGE_MASK;
342 io_granularity = 0x1000;
343 if (dev->io_window_1k) {
344 /* Support 1K I/O space granularity */
345 io_mask = PCI_IO_1K_RANGE_MASK;
346 io_granularity = 0x400;
347 }
1da177e4 348
1da177e4
LT
349 res = child->resource[0];
350 pci_read_config_byte(dev, PCI_IO_BASE, &io_base_lo);
351 pci_read_config_byte(dev, PCI_IO_LIMIT, &io_limit_lo);
2b28ae19
BH
352 base = (io_base_lo & io_mask) << 8;
353 limit = (io_limit_lo & io_mask) << 8;
1da177e4
LT
354
355 if ((io_base_lo & PCI_IO_RANGE_TYPE_MASK) == PCI_IO_RANGE_TYPE_32) {
356 u16 io_base_hi, io_limit_hi;
8f38eaca 357
1da177e4
LT
358 pci_read_config_word(dev, PCI_IO_BASE_UPPER16, &io_base_hi);
359 pci_read_config_word(dev, PCI_IO_LIMIT_UPPER16, &io_limit_hi);
8f38eaca
BH
360 base |= ((unsigned long) io_base_hi << 16);
361 limit |= ((unsigned long) io_limit_hi << 16);
1da177e4
LT
362 }
363
5dde383e 364 if (base <= limit) {
1da177e4 365 res->flags = (io_base_lo & PCI_IO_RANGE_TYPE_MASK) | IORESOURCE_IO;
5bfa14ed 366 region.start = base;
2b28ae19 367 region.end = limit + io_granularity - 1;
fc279850 368 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 369 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 370 }
fa27b2d1
BH
371}
372
15856ad5 373static void pci_read_bridge_mmio(struct pci_bus *child)
fa27b2d1
BH
374{
375 struct pci_dev *dev = child->self;
376 u16 mem_base_lo, mem_limit_lo;
377 unsigned long base, limit;
5bfa14ed 378 struct pci_bus_region region;
fa27b2d1 379 struct resource *res;
1da177e4
LT
380
381 res = child->resource[1];
382 pci_read_config_word(dev, PCI_MEMORY_BASE, &mem_base_lo);
383 pci_read_config_word(dev, PCI_MEMORY_LIMIT, &mem_limit_lo);
8f38eaca
BH
384 base = ((unsigned long) mem_base_lo & PCI_MEMORY_RANGE_MASK) << 16;
385 limit = ((unsigned long) mem_limit_lo & PCI_MEMORY_RANGE_MASK) << 16;
5dde383e 386 if (base <= limit) {
1da177e4 387 res->flags = (mem_base_lo & PCI_MEMORY_RANGE_TYPE_MASK) | IORESOURCE_MEM;
5bfa14ed
BH
388 region.start = base;
389 region.end = limit + 0xfffff;
fc279850 390 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 391 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4 392 }
fa27b2d1
BH
393}
394
15856ad5 395static void pci_read_bridge_mmio_pref(struct pci_bus *child)
fa27b2d1
BH
396{
397 struct pci_dev *dev = child->self;
398 u16 mem_base_lo, mem_limit_lo;
399 unsigned long base, limit;
5bfa14ed 400 struct pci_bus_region region;
fa27b2d1 401 struct resource *res;
1da177e4
LT
402
403 res = child->resource[2];
404 pci_read_config_word(dev, PCI_PREF_MEMORY_BASE, &mem_base_lo);
405 pci_read_config_word(dev, PCI_PREF_MEMORY_LIMIT, &mem_limit_lo);
8f38eaca
BH
406 base = ((unsigned long) mem_base_lo & PCI_PREF_RANGE_MASK) << 16;
407 limit = ((unsigned long) mem_limit_lo & PCI_PREF_RANGE_MASK) << 16;
1da177e4
LT
408
409 if ((mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) == PCI_PREF_RANGE_TYPE_64) {
410 u32 mem_base_hi, mem_limit_hi;
8f38eaca 411
1da177e4
LT
412 pci_read_config_dword(dev, PCI_PREF_BASE_UPPER32, &mem_base_hi);
413 pci_read_config_dword(dev, PCI_PREF_LIMIT_UPPER32, &mem_limit_hi);
414
415 /*
416 * Some bridges set the base > limit by default, and some
417 * (broken) BIOSes do not initialize them. If we find
418 * this, just assume they are not being used.
419 */
420 if (mem_base_hi <= mem_limit_hi) {
421#if BITS_PER_LONG == 64
8f38eaca
BH
422 base |= ((unsigned long) mem_base_hi) << 32;
423 limit |= ((unsigned long) mem_limit_hi) << 32;
1da177e4
LT
424#else
425 if (mem_base_hi || mem_limit_hi) {
80ccba11
BH
426 dev_err(&dev->dev, "can't handle 64-bit "
427 "address space for bridge\n");
1da177e4
LT
428 return;
429 }
430#endif
431 }
432 }
5dde383e 433 if (base <= limit) {
1f82de10
YL
434 res->flags = (mem_base_lo & PCI_PREF_RANGE_TYPE_MASK) |
435 IORESOURCE_MEM | IORESOURCE_PREFETCH;
436 if (res->flags & PCI_PREF_RANGE_TYPE_64)
437 res->flags |= IORESOURCE_MEM_64;
5bfa14ed
BH
438 region.start = base;
439 region.end = limit + 0xfffff;
fc279850 440 pcibios_bus_to_resource(dev->bus, res, &region);
c7dabef8 441 dev_printk(KERN_DEBUG, &dev->dev, " bridge window %pR\n", res);
1da177e4
LT
442 }
443}
444
15856ad5 445void pci_read_bridge_bases(struct pci_bus *child)
fa27b2d1
BH
446{
447 struct pci_dev *dev = child->self;
2fe2abf8 448 struct resource *res;
fa27b2d1
BH
449 int i;
450
451 if (pci_is_root_bus(child)) /* It's a host bus, nothing to read */
452 return;
453
b918c62e
YL
454 dev_info(&dev->dev, "PCI bridge to %pR%s\n",
455 &child->busn_res,
fa27b2d1
BH
456 dev->transparent ? " (subtractive decode)" : "");
457
2fe2abf8
BH
458 pci_bus_remove_resources(child);
459 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++)
460 child->resource[i] = &dev->resource[PCI_BRIDGE_RESOURCES+i];
461
fa27b2d1
BH
462 pci_read_bridge_io(child);
463 pci_read_bridge_mmio(child);
464 pci_read_bridge_mmio_pref(child);
2adf7516
BH
465
466 if (dev->transparent) {
2fe2abf8
BH
467 pci_bus_for_each_resource(child->parent, res, i) {
468 if (res) {
469 pci_bus_add_resource(child, res,
470 PCI_SUBTRACTIVE_DECODE);
2adf7516
BH
471 dev_printk(KERN_DEBUG, &dev->dev,
472 " bridge window %pR (subtractive decode)\n",
2fe2abf8
BH
473 res);
474 }
2adf7516
BH
475 }
476 }
fa27b2d1
BH
477}
478
05013486 479static struct pci_bus *pci_alloc_bus(void)
1da177e4
LT
480{
481 struct pci_bus *b;
482
f5afe806 483 b = kzalloc(sizeof(*b), GFP_KERNEL);
05013486
BH
484 if (!b)
485 return NULL;
486
487 INIT_LIST_HEAD(&b->node);
488 INIT_LIST_HEAD(&b->children);
489 INIT_LIST_HEAD(&b->devices);
490 INIT_LIST_HEAD(&b->slots);
491 INIT_LIST_HEAD(&b->resources);
492 b->max_bus_speed = PCI_SPEED_UNKNOWN;
493 b->cur_bus_speed = PCI_SPEED_UNKNOWN;
1da177e4
LT
494 return b;
495}
496
70efde2a
JL
497static void pci_release_host_bridge_dev(struct device *dev)
498{
499 struct pci_host_bridge *bridge = to_pci_host_bridge(dev);
500
501 if (bridge->release_fn)
502 bridge->release_fn(bridge);
503
504 pci_free_resource_list(&bridge->windows);
505
506 kfree(bridge);
507}
508
7b543663
YL
509static struct pci_host_bridge *pci_alloc_host_bridge(struct pci_bus *b)
510{
511 struct pci_host_bridge *bridge;
512
513 bridge = kzalloc(sizeof(*bridge), GFP_KERNEL);
05013486
BH
514 if (!bridge)
515 return NULL;
7b543663 516
05013486
BH
517 INIT_LIST_HEAD(&bridge->windows);
518 bridge->bus = b;
7b543663
YL
519 return bridge;
520}
521
0b950f0f 522static const unsigned char pcix_bus_speed[] = {
9be60ca0
MW
523 PCI_SPEED_UNKNOWN, /* 0 */
524 PCI_SPEED_66MHz_PCIX, /* 1 */
525 PCI_SPEED_100MHz_PCIX, /* 2 */
526 PCI_SPEED_133MHz_PCIX, /* 3 */
527 PCI_SPEED_UNKNOWN, /* 4 */
528 PCI_SPEED_66MHz_PCIX_ECC, /* 5 */
529 PCI_SPEED_100MHz_PCIX_ECC, /* 6 */
530 PCI_SPEED_133MHz_PCIX_ECC, /* 7 */
531 PCI_SPEED_UNKNOWN, /* 8 */
532 PCI_SPEED_66MHz_PCIX_266, /* 9 */
533 PCI_SPEED_100MHz_PCIX_266, /* A */
534 PCI_SPEED_133MHz_PCIX_266, /* B */
535 PCI_SPEED_UNKNOWN, /* C */
536 PCI_SPEED_66MHz_PCIX_533, /* D */
537 PCI_SPEED_100MHz_PCIX_533, /* E */
538 PCI_SPEED_133MHz_PCIX_533 /* F */
539};
540
343e51ae 541const unsigned char pcie_link_speed[] = {
3749c51a
MW
542 PCI_SPEED_UNKNOWN, /* 0 */
543 PCIE_SPEED_2_5GT, /* 1 */
544 PCIE_SPEED_5_0GT, /* 2 */
9dfd97fe 545 PCIE_SPEED_8_0GT, /* 3 */
3749c51a
MW
546 PCI_SPEED_UNKNOWN, /* 4 */
547 PCI_SPEED_UNKNOWN, /* 5 */
548 PCI_SPEED_UNKNOWN, /* 6 */
549 PCI_SPEED_UNKNOWN, /* 7 */
550 PCI_SPEED_UNKNOWN, /* 8 */
551 PCI_SPEED_UNKNOWN, /* 9 */
552 PCI_SPEED_UNKNOWN, /* A */
553 PCI_SPEED_UNKNOWN, /* B */
554 PCI_SPEED_UNKNOWN, /* C */
555 PCI_SPEED_UNKNOWN, /* D */
556 PCI_SPEED_UNKNOWN, /* E */
557 PCI_SPEED_UNKNOWN /* F */
558};
559
560void pcie_update_link_speed(struct pci_bus *bus, u16 linksta)
561{
231afea1 562 bus->cur_bus_speed = pcie_link_speed[linksta & PCI_EXP_LNKSTA_CLS];
3749c51a
MW
563}
564EXPORT_SYMBOL_GPL(pcie_update_link_speed);
565
45b4cdd5
MW
566static unsigned char agp_speeds[] = {
567 AGP_UNKNOWN,
568 AGP_1X,
569 AGP_2X,
570 AGP_4X,
571 AGP_8X
572};
573
574static enum pci_bus_speed agp_speed(int agp3, int agpstat)
575{
576 int index = 0;
577
578 if (agpstat & 4)
579 index = 3;
580 else if (agpstat & 2)
581 index = 2;
582 else if (agpstat & 1)
583 index = 1;
584 else
585 goto out;
f7625980 586
45b4cdd5
MW
587 if (agp3) {
588 index += 2;
589 if (index == 5)
590 index = 0;
591 }
592
593 out:
594 return agp_speeds[index];
595}
596
597
9be60ca0
MW
598static void pci_set_bus_speed(struct pci_bus *bus)
599{
600 struct pci_dev *bridge = bus->self;
601 int pos;
602
45b4cdd5
MW
603 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP);
604 if (!pos)
605 pos = pci_find_capability(bridge, PCI_CAP_ID_AGP3);
606 if (pos) {
607 u32 agpstat, agpcmd;
608
609 pci_read_config_dword(bridge, pos + PCI_AGP_STATUS, &agpstat);
610 bus->max_bus_speed = agp_speed(agpstat & 8, agpstat & 7);
611
612 pci_read_config_dword(bridge, pos + PCI_AGP_COMMAND, &agpcmd);
613 bus->cur_bus_speed = agp_speed(agpstat & 8, agpcmd & 7);
614 }
615
9be60ca0
MW
616 pos = pci_find_capability(bridge, PCI_CAP_ID_PCIX);
617 if (pos) {
618 u16 status;
619 enum pci_bus_speed max;
9be60ca0 620
7793eeab
BH
621 pci_read_config_word(bridge, pos + PCI_X_BRIDGE_SSTATUS,
622 &status);
623
624 if (status & PCI_X_SSTATUS_533MHZ) {
9be60ca0 625 max = PCI_SPEED_133MHz_PCIX_533;
7793eeab 626 } else if (status & PCI_X_SSTATUS_266MHZ) {
9be60ca0 627 max = PCI_SPEED_133MHz_PCIX_266;
7793eeab
BH
628 } else if (status & PCI_X_SSTATUS_133MHZ) {
629 if ((status & PCI_X_SSTATUS_VERS) == PCI_X_SSTATUS_V2) {
9be60ca0
MW
630 max = PCI_SPEED_133MHz_PCIX_ECC;
631 } else {
632 max = PCI_SPEED_133MHz_PCIX;
633 }
634 } else {
635 max = PCI_SPEED_66MHz_PCIX;
636 }
637
638 bus->max_bus_speed = max;
7793eeab
BH
639 bus->cur_bus_speed = pcix_bus_speed[
640 (status & PCI_X_SSTATUS_FREQ) >> 6];
9be60ca0
MW
641
642 return;
643 }
644
fdfe1511 645 if (pci_is_pcie(bridge)) {
9be60ca0
MW
646 u32 linkcap;
647 u16 linksta;
648
59875ae4 649 pcie_capability_read_dword(bridge, PCI_EXP_LNKCAP, &linkcap);
231afea1 650 bus->max_bus_speed = pcie_link_speed[linkcap & PCI_EXP_LNKCAP_SLS];
9be60ca0 651
59875ae4 652 pcie_capability_read_word(bridge, PCI_EXP_LNKSTA, &linksta);
9be60ca0
MW
653 pcie_update_link_speed(bus, linksta);
654 }
655}
656
657
cbd4e055
AB
658static struct pci_bus *pci_alloc_child_bus(struct pci_bus *parent,
659 struct pci_dev *bridge, int busnr)
1da177e4
LT
660{
661 struct pci_bus *child;
662 int i;
4f535093 663 int ret;
1da177e4
LT
664
665 /*
666 * Allocate a new bus, and inherit stuff from the parent..
667 */
668 child = pci_alloc_bus();
669 if (!child)
670 return NULL;
671
1da177e4
LT
672 child->parent = parent;
673 child->ops = parent->ops;
0cbdcfcf 674 child->msi = parent->msi;
1da177e4 675 child->sysdata = parent->sysdata;
6e325a62 676 child->bus_flags = parent->bus_flags;
1da177e4 677
fd7d1ced 678 /* initialize some portions of the bus device, but don't register it
4f535093 679 * now as the parent is not properly set up yet.
fd7d1ced
GKH
680 */
681 child->dev.class = &pcibus_class;
1a927133 682 dev_set_name(&child->dev, "%04x:%02x", pci_domain_nr(child), busnr);
1da177e4
LT
683
684 /*
685 * Set up the primary, secondary and subordinate
686 * bus numbers.
687 */
b918c62e
YL
688 child->number = child->busn_res.start = busnr;
689 child->primary = parent->busn_res.start;
690 child->busn_res.end = 0xff;
1da177e4 691
4f535093
YL
692 if (!bridge) {
693 child->dev.parent = parent->bridge;
694 goto add_dev;
695 }
3789fa8a
YZ
696
697 child->self = bridge;
698 child->bridge = get_device(&bridge->dev);
4f535093 699 child->dev.parent = child->bridge;
98d9f30c 700 pci_set_bus_of_node(child);
9be60ca0
MW
701 pci_set_bus_speed(child);
702
1da177e4 703 /* Set up default resource pointers and names.. */
fde09c6d 704 for (i = 0; i < PCI_BRIDGE_RESOURCE_NUM; i++) {
1da177e4
LT
705 child->resource[i] = &bridge->resource[PCI_BRIDGE_RESOURCES+i];
706 child->resource[i]->name = child->name;
707 }
708 bridge->subordinate = child;
709
4f535093
YL
710add_dev:
711 ret = device_register(&child->dev);
712 WARN_ON(ret < 0);
713
10a95747
JL
714 pcibios_add_bus(child);
715
4f535093
YL
716 /* Create legacy_io and legacy_mem files for this bus */
717 pci_create_legacy_files(child);
718
1da177e4
LT
719 return child;
720}
721
451124a7 722struct pci_bus *__ref pci_add_new_bus(struct pci_bus *parent, struct pci_dev *dev, int busnr)
1da177e4
LT
723{
724 struct pci_bus *child;
725
726 child = pci_alloc_child_bus(parent, dev, busnr);
e4ea9bb7 727 if (child) {
d71374da 728 down_write(&pci_bus_sem);
1da177e4 729 list_add_tail(&child->node, &parent->children);
d71374da 730 up_write(&pci_bus_sem);
e4ea9bb7 731 }
1da177e4
LT
732 return child;
733}
734
96bde06a 735static void pci_fixup_parent_subordinate_busnr(struct pci_bus *child, int max)
26f674ae
GKH
736{
737 struct pci_bus *parent = child->parent;
12f44f46
IK
738
739 /* Attempts to fix that up are really dangerous unless
740 we're going to re-assign all bus numbers. */
741 if (!pcibios_assign_all_busses())
742 return;
743
b918c62e
YL
744 while (parent->parent && parent->busn_res.end < max) {
745 parent->busn_res.end = max;
26f674ae
GKH
746 pci_write_config_byte(parent->self, PCI_SUBORDINATE_BUS, max);
747 parent = parent->parent;
748 }
749}
750
1da177e4
LT
751/*
752 * If it's a bridge, configure it and scan the bus behind it.
753 * For CardBus bridges, we don't scan behind as the devices will
754 * be handled by the bridge driver itself.
755 *
756 * We need to process bridges in two passes -- first we scan those
757 * already configured by the BIOS and after we are done with all of
758 * them, we proceed to assigning numbers to the remaining buses in
759 * order to avoid overlaps between old and new bus numbers.
760 */
15856ad5 761int pci_scan_bridge(struct pci_bus *bus, struct pci_dev *dev, int max, int pass)
1da177e4
LT
762{
763 struct pci_bus *child;
764 int is_cardbus = (dev->hdr_type == PCI_HEADER_TYPE_CARDBUS);
49887941 765 u32 buses, i, j = 0;
1da177e4 766 u16 bctl;
99ddd552 767 u8 primary, secondary, subordinate;
a1c19894 768 int broken = 0;
1da177e4
LT
769
770 pci_read_config_dword(dev, PCI_PRIMARY_BUS, &buses);
99ddd552
BH
771 primary = buses & 0xFF;
772 secondary = (buses >> 8) & 0xFF;
773 subordinate = (buses >> 16) & 0xFF;
1da177e4 774
99ddd552
BH
775 dev_dbg(&dev->dev, "scanning [bus %02x-%02x] behind bridge, pass %d\n",
776 secondary, subordinate, pass);
1da177e4 777
71f6bd4a
YL
778 if (!primary && (primary != bus->number) && secondary && subordinate) {
779 dev_warn(&dev->dev, "Primary bus is hard wired to 0\n");
780 primary = bus->number;
781 }
782
a1c19894
BH
783 /* Check if setup is sensible at all */
784 if (!pass &&
1965f66e
YL
785 (primary != bus->number || secondary <= bus->number ||
786 secondary > subordinate)) {
787 dev_info(&dev->dev, "bridge configuration invalid ([bus %02x-%02x]), reconfiguring\n",
788 secondary, subordinate);
a1c19894
BH
789 broken = 1;
790 }
791
1da177e4 792 /* Disable MasterAbortMode during probing to avoid reporting
f7625980 793 of bus errors (in some architectures) */
1da177e4
LT
794 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &bctl);
795 pci_write_config_word(dev, PCI_BRIDGE_CONTROL,
796 bctl & ~PCI_BRIDGE_CTL_MASTER_ABORT);
797
99ddd552
BH
798 if ((secondary || subordinate) && !pcibios_assign_all_busses() &&
799 !is_cardbus && !broken) {
800 unsigned int cmax;
1da177e4
LT
801 /*
802 * Bus already configured by firmware, process it in the first
803 * pass and just note the configuration.
804 */
805 if (pass)
bbe8f9a3 806 goto out;
1da177e4
LT
807
808 /*
809 * If we already got to this bus through a different bridge,
74710ded
AC
810 * don't re-add it. This can happen with the i450NX chipset.
811 *
812 * However, we continue to descend down the hierarchy and
813 * scan remaining child buses.
1da177e4 814 */
99ddd552 815 child = pci_find_bus(pci_domain_nr(bus), secondary);
74710ded 816 if (!child) {
99ddd552 817 child = pci_add_new_bus(bus, dev, secondary);
74710ded
AC
818 if (!child)
819 goto out;
99ddd552 820 child->primary = primary;
bc76b731 821 pci_bus_insert_busn_res(child, secondary, subordinate);
74710ded 822 child->bridge_ctl = bctl;
1da177e4
LT
823 }
824
1da177e4
LT
825 cmax = pci_scan_child_bus(child);
826 if (cmax > max)
827 max = cmax;
b918c62e
YL
828 if (child->busn_res.end > max)
829 max = child->busn_res.end;
1da177e4
LT
830 } else {
831 /*
832 * We need to assign a number to this bus which we always
833 * do in the second pass.
834 */
12f44f46 835 if (!pass) {
a1c19894 836 if (pcibios_assign_all_busses() || broken)
12f44f46
IK
837 /* Temporarily disable forwarding of the
838 configuration cycles on all bridges in
839 this bus segment to avoid possible
840 conflicts in the second pass between two
841 bridges programmed with overlapping
842 bus ranges. */
843 pci_write_config_dword(dev, PCI_PRIMARY_BUS,
844 buses & ~0xffffff);
bbe8f9a3 845 goto out;
12f44f46 846 }
1da177e4
LT
847
848 /* Clear errors */
849 pci_write_config_word(dev, PCI_STATUS, 0xffff);
850
cc57450f 851 /* Prevent assigning a bus number that already exists.
b1a98b69
TC
852 * This can happen when a bridge is hot-plugged, so in
853 * this case we only re-scan this bus. */
854 child = pci_find_bus(pci_domain_nr(bus), max+1);
855 if (!child) {
856 child = pci_add_new_bus(bus, dev, ++max);
857 if (!child)
858 goto out;
bc76b731 859 pci_bus_insert_busn_res(child, max, 0xff);
b1a98b69 860 }
1da177e4
LT
861 buses = (buses & 0xff000000)
862 | ((unsigned int)(child->primary) << 0)
b918c62e
YL
863 | ((unsigned int)(child->busn_res.start) << 8)
864 | ((unsigned int)(child->busn_res.end) << 16);
1da177e4
LT
865
866 /*
867 * yenta.c forces a secondary latency timer of 176.
868 * Copy that behaviour here.
869 */
870 if (is_cardbus) {
871 buses &= ~0xff000000;
872 buses |= CARDBUS_LATENCY_TIMER << 24;
873 }
7c867c88 874
1da177e4
LT
875 /*
876 * We need to blast all three values with a single write.
877 */
878 pci_write_config_dword(dev, PCI_PRIMARY_BUS, buses);
879
880 if (!is_cardbus) {
11949255 881 child->bridge_ctl = bctl;
26f674ae
GKH
882 /*
883 * Adjust subordinate busnr in parent buses.
884 * We do this before scanning for children because
885 * some devices may not be detected if the bios
886 * was lazy.
887 */
888 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
889 /* Now we can scan all subordinate buses... */
890 max = pci_scan_child_bus(child);
e3ac86d8
KA
891 /*
892 * now fix it up again since we have found
893 * the real value of max.
894 */
895 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
896 } else {
897 /*
898 * For CardBus bridges, we leave 4 bus numbers
899 * as cards with a PCI-to-PCI bridge can be
900 * inserted later.
901 */
49887941
DB
902 for (i=0; i<CARDBUS_RESERVE_BUSNR; i++) {
903 struct pci_bus *parent = bus;
cc57450f
RS
904 if (pci_find_bus(pci_domain_nr(bus),
905 max+i+1))
906 break;
49887941
DB
907 while (parent->parent) {
908 if ((!pcibios_assign_all_busses()) &&
b918c62e
YL
909 (parent->busn_res.end > max) &&
910 (parent->busn_res.end <= max+i)) {
49887941
DB
911 j = 1;
912 }
913 parent = parent->parent;
914 }
915 if (j) {
916 /*
917 * Often, there are two cardbus bridges
918 * -- try to leave one valid bus number
919 * for each one.
920 */
921 i /= 2;
922 break;
923 }
924 }
cc57450f 925 max += i;
26f674ae 926 pci_fixup_parent_subordinate_busnr(child, max);
1da177e4
LT
927 }
928 /*
929 * Set the subordinate bus number to its real value.
930 */
bc76b731 931 pci_bus_update_busn_res_end(child, max);
1da177e4
LT
932 pci_write_config_byte(dev, PCI_SUBORDINATE_BUS, max);
933 }
934
cb3576fa
GH
935 sprintf(child->name,
936 (is_cardbus ? "PCI CardBus %04x:%02x" : "PCI Bus %04x:%02x"),
937 pci_domain_nr(bus), child->number);
1da177e4 938
d55bef51 939 /* Has only triggered on CardBus, fixup is in yenta_socket */
49887941 940 while (bus->parent) {
b918c62e
YL
941 if ((child->busn_res.end > bus->busn_res.end) ||
942 (child->number > bus->busn_res.end) ||
49887941 943 (child->number < bus->number) ||
b918c62e
YL
944 (child->busn_res.end < bus->number)) {
945 dev_info(&child->dev, "%pR %s "
946 "hidden behind%s bridge %s %pR\n",
947 &child->busn_res,
948 (bus->number > child->busn_res.end &&
949 bus->busn_res.end < child->number) ?
a6f29a98
JP
950 "wholly" : "partially",
951 bus->self->transparent ? " transparent" : "",
865df576 952 dev_name(&bus->dev),
b918c62e 953 &bus->busn_res);
49887941
DB
954 }
955 bus = bus->parent;
956 }
957
bbe8f9a3
RB
958out:
959 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, bctl);
960
1da177e4
LT
961 return max;
962}
963
964/*
965 * Read interrupt line and base address registers.
966 * The architecture-dependent code can tweak these, of course.
967 */
968static void pci_read_irq(struct pci_dev *dev)
969{
970 unsigned char irq;
971
972 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &irq);
ffeff788 973 dev->pin = irq;
1da177e4
LT
974 if (irq)
975 pci_read_config_byte(dev, PCI_INTERRUPT_LINE, &irq);
976 dev->irq = irq;
977}
978
bb209c82 979void set_pcie_port_type(struct pci_dev *pdev)
480b93b7
YZ
980{
981 int pos;
982 u16 reg16;
983
984 pos = pci_find_capability(pdev, PCI_CAP_ID_EXP);
985 if (!pos)
986 return;
0efea000 987 pdev->pcie_cap = pos;
480b93b7 988 pci_read_config_word(pdev, pos + PCI_EXP_FLAGS, &reg16);
786e2288 989 pdev->pcie_flags_reg = reg16;
b03e7495
JM
990 pci_read_config_word(pdev, pos + PCI_EXP_DEVCAP, &reg16);
991 pdev->pcie_mpss = reg16 & PCI_EXP_DEVCAP_PAYLOAD;
480b93b7
YZ
992}
993
bb209c82 994void set_pcie_hotplug_bridge(struct pci_dev *pdev)
28760489 995{
28760489
EB
996 u32 reg32;
997
59875ae4 998 pcie_capability_read_dword(pdev, PCI_EXP_SLTCAP, &reg32);
28760489
EB
999 if (reg32 & PCI_EXP_SLTCAP_HPC)
1000 pdev->is_hotplug_bridge = 1;
1001}
1002
0b950f0f
SH
1003
1004/**
1005 * pci_cfg_space_size - get the configuration space size of the PCI device.
1006 * @dev: PCI device
1007 *
1008 * Regular PCI devices have 256 bytes, but PCI-X 2 and PCI Express devices
1009 * have 4096 bytes. Even if the device is capable, that doesn't mean we can
1010 * access it. Maybe we don't have a way to generate extended config space
1011 * accesses, or the device is behind a reverse Express bridge. So we try
1012 * reading the dword at 0x100 which must either be 0 or a valid extended
1013 * capability header.
1014 */
1015static int pci_cfg_space_size_ext(struct pci_dev *dev)
1016{
1017 u32 status;
1018 int pos = PCI_CFG_SPACE_SIZE;
1019
1020 if (pci_read_config_dword(dev, pos, &status) != PCIBIOS_SUCCESSFUL)
1021 goto fail;
1022 if (status == 0xffffffff)
1023 goto fail;
1024
1025 return PCI_CFG_SPACE_EXP_SIZE;
1026
1027 fail:
1028 return PCI_CFG_SPACE_SIZE;
1029}
1030
1031int pci_cfg_space_size(struct pci_dev *dev)
1032{
1033 int pos;
1034 u32 status;
1035 u16 class;
1036
1037 class = dev->class >> 8;
1038 if (class == PCI_CLASS_BRIDGE_HOST)
1039 return pci_cfg_space_size_ext(dev);
1040
1041 if (!pci_is_pcie(dev)) {
1042 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
1043 if (!pos)
1044 goto fail;
1045
1046 pci_read_config_dword(dev, pos + PCI_X_STATUS, &status);
1047 if (!(status & (PCI_X_STATUS_266MHZ | PCI_X_STATUS_533MHZ)))
1048 goto fail;
1049 }
1050
1051 return pci_cfg_space_size_ext(dev);
1052
1053 fail:
1054 return PCI_CFG_SPACE_SIZE;
1055}
1056
01abc2aa 1057#define LEGACY_IO_RESOURCE (IORESOURCE_IO | IORESOURCE_PCI_FIXED)
76e6a1d6 1058
1da177e4
LT
1059/**
1060 * pci_setup_device - fill in class and map information of a device
1061 * @dev: the device structure to fill
1062 *
f7625980 1063 * Initialize the device structure with information about the device's
1da177e4
LT
1064 * vendor,class,memory and IO-space addresses,IRQ lines etc.
1065 * Called at initialisation of the PCI subsystem and by CardBus services.
480b93b7
YZ
1066 * Returns 0 on success and negative if unknown type of device (not normal,
1067 * bridge or CardBus).
1da177e4 1068 */
480b93b7 1069int pci_setup_device(struct pci_dev *dev)
1da177e4
LT
1070{
1071 u32 class;
480b93b7
YZ
1072 u8 hdr_type;
1073 struct pci_slot *slot;
bc577d2b 1074 int pos = 0;
5bfa14ed
BH
1075 struct pci_bus_region region;
1076 struct resource *res;
480b93b7
YZ
1077
1078 if (pci_read_config_byte(dev, PCI_HEADER_TYPE, &hdr_type))
1079 return -EIO;
1080
1081 dev->sysdata = dev->bus->sysdata;
1082 dev->dev.parent = dev->bus->bridge;
1083 dev->dev.bus = &pci_bus_type;
1084 dev->hdr_type = hdr_type & 0x7f;
1085 dev->multifunction = !!(hdr_type & 0x80);
480b93b7
YZ
1086 dev->error_state = pci_channel_io_normal;
1087 set_pcie_port_type(dev);
1088
1089 list_for_each_entry(slot, &dev->bus->slots, list)
1090 if (PCI_SLOT(dev->devfn) == slot->number)
1091 dev->slot = slot;
1092
1093 /* Assume 32-bit PCI; let 64-bit PCI cards (which are far rarer)
1094 set this higher, assuming the system even supports it. */
1095 dev->dma_mask = 0xffffffff;
1da177e4 1096
eebfcfb5
GKH
1097 dev_set_name(&dev->dev, "%04x:%02x:%02x.%d", pci_domain_nr(dev->bus),
1098 dev->bus->number, PCI_SLOT(dev->devfn),
1099 PCI_FUNC(dev->devfn));
1da177e4
LT
1100
1101 pci_read_config_dword(dev, PCI_CLASS_REVISION, &class);
b8a3a521 1102 dev->revision = class & 0xff;
2dd8ba92 1103 dev->class = class >> 8; /* upper 3 bytes */
1da177e4 1104
2dd8ba92
YL
1105 dev_printk(KERN_DEBUG, &dev->dev, "[%04x:%04x] type %02x class %#08x\n",
1106 dev->vendor, dev->device, dev->hdr_type, dev->class);
1da177e4 1107
853346e4
YZ
1108 /* need to have dev->class ready */
1109 dev->cfg_size = pci_cfg_space_size(dev);
1110
1da177e4 1111 /* "Unknown power state" */
3fe9d19f 1112 dev->current_state = PCI_UNKNOWN;
1da177e4
LT
1113
1114 /* Early fixups, before probing the BARs */
1115 pci_fixup_device(pci_fixup_early, dev);
f79b1b14
YZ
1116 /* device class may be changed after fixup */
1117 class = dev->class >> 8;
1da177e4
LT
1118
1119 switch (dev->hdr_type) { /* header type */
1120 case PCI_HEADER_TYPE_NORMAL: /* standard header */
1121 if (class == PCI_CLASS_BRIDGE_PCI)
1122 goto bad;
1123 pci_read_irq(dev);
1124 pci_read_bases(dev, 6, PCI_ROM_ADDRESS);
1125 pci_read_config_word(dev, PCI_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1126 pci_read_config_word(dev, PCI_SUBSYSTEM_ID, &dev->subsystem_device);
368c73d4
AC
1127
1128 /*
075eb9e3
BH
1129 * Do the ugly legacy mode stuff here rather than broken chip
1130 * quirk code. Legacy mode ATA controllers have fixed
1131 * addresses. These are not always echoed in BAR0-3, and
1132 * BAR0-3 in a few cases contain junk!
368c73d4
AC
1133 */
1134 if (class == PCI_CLASS_STORAGE_IDE) {
1135 u8 progif;
1136 pci_read_config_byte(dev, PCI_CLASS_PROG, &progif);
1137 if ((progif & 1) == 0) {
5bfa14ed
BH
1138 region.start = 0x1F0;
1139 region.end = 0x1F7;
1140 res = &dev->resource[0];
1141 res->flags = LEGACY_IO_RESOURCE;
fc279850 1142 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1143 dev_info(&dev->dev, "legacy IDE quirk: reg 0x10: %pR\n",
1144 res);
5bfa14ed
BH
1145 region.start = 0x3F6;
1146 region.end = 0x3F6;
1147 res = &dev->resource[1];
1148 res->flags = LEGACY_IO_RESOURCE;
fc279850 1149 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1150 dev_info(&dev->dev, "legacy IDE quirk: reg 0x14: %pR\n",
1151 res);
368c73d4
AC
1152 }
1153 if ((progif & 4) == 0) {
5bfa14ed
BH
1154 region.start = 0x170;
1155 region.end = 0x177;
1156 res = &dev->resource[2];
1157 res->flags = LEGACY_IO_RESOURCE;
fc279850 1158 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1159 dev_info(&dev->dev, "legacy IDE quirk: reg 0x18: %pR\n",
1160 res);
5bfa14ed
BH
1161 region.start = 0x376;
1162 region.end = 0x376;
1163 res = &dev->resource[3];
1164 res->flags = LEGACY_IO_RESOURCE;
fc279850 1165 pcibios_bus_to_resource(dev->bus, res, &region);
075eb9e3
BH
1166 dev_info(&dev->dev, "legacy IDE quirk: reg 0x1c: %pR\n",
1167 res);
368c73d4
AC
1168 }
1169 }
1da177e4
LT
1170 break;
1171
1172 case PCI_HEADER_TYPE_BRIDGE: /* bridge header */
1173 if (class != PCI_CLASS_BRIDGE_PCI)
1174 goto bad;
1175 /* The PCI-to-PCI bridge spec requires that subtractive
1176 decoding (i.e. transparent) bridge must have programming
f7625980 1177 interface code of 0x01. */
3efd273b 1178 pci_read_irq(dev);
1da177e4
LT
1179 dev->transparent = ((dev->class & 0xff) == 1);
1180 pci_read_bases(dev, 2, PCI_ROM_ADDRESS1);
28760489 1181 set_pcie_hotplug_bridge(dev);
bc577d2b
GB
1182 pos = pci_find_capability(dev, PCI_CAP_ID_SSVID);
1183 if (pos) {
1184 pci_read_config_word(dev, pos + PCI_SSVID_VENDOR_ID, &dev->subsystem_vendor);
1185 pci_read_config_word(dev, pos + PCI_SSVID_DEVICE_ID, &dev->subsystem_device);
1186 }
1da177e4
LT
1187 break;
1188
1189 case PCI_HEADER_TYPE_CARDBUS: /* CardBus bridge header */
1190 if (class != PCI_CLASS_BRIDGE_CARDBUS)
1191 goto bad;
1192 pci_read_irq(dev);
1193 pci_read_bases(dev, 1, 0);
1194 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_VENDOR_ID, &dev->subsystem_vendor);
1195 pci_read_config_word(dev, PCI_CB_SUBSYSTEM_ID, &dev->subsystem_device);
1196 break;
1197
1198 default: /* unknown header */
80ccba11
BH
1199 dev_err(&dev->dev, "unknown header type %02x, "
1200 "ignoring device\n", dev->hdr_type);
480b93b7 1201 return -EIO;
1da177e4
LT
1202
1203 bad:
2dd8ba92
YL
1204 dev_err(&dev->dev, "ignoring class %#08x (doesn't match header "
1205 "type %02x)\n", dev->class, dev->hdr_type);
1da177e4
LT
1206 dev->class = PCI_CLASS_NOT_DEFINED;
1207 }
1208
1209 /* We found a fine healthy device, go go go... */
1210 return 0;
1211}
1212
201de56e
ZY
1213static void pci_release_capabilities(struct pci_dev *dev)
1214{
1215 pci_vpd_release(dev);
d1b054da 1216 pci_iov_release(dev);
f796841e 1217 pci_free_cap_save_buffers(dev);
201de56e
ZY
1218}
1219
1da177e4
LT
1220/**
1221 * pci_release_dev - free a pci device structure when all users of it are finished.
1222 * @dev: device that's been disconnected
1223 *
1224 * Will be called only by the device core when all users of this pci device are
1225 * done.
1226 */
1227static void pci_release_dev(struct device *dev)
1228{
04480094 1229 struct pci_dev *pci_dev;
1da177e4 1230
04480094 1231 pci_dev = to_pci_dev(dev);
201de56e 1232 pci_release_capabilities(pci_dev);
98d9f30c 1233 pci_release_of_node(pci_dev);
6ae32c53 1234 pcibios_release_device(pci_dev);
8b1fce04 1235 pci_bus_put(pci_dev->bus);
1da177e4
LT
1236 kfree(pci_dev);
1237}
1238
3c6e6ae7 1239struct pci_dev *pci_alloc_dev(struct pci_bus *bus)
65891215
ME
1240{
1241 struct pci_dev *dev;
1242
1243 dev = kzalloc(sizeof(struct pci_dev), GFP_KERNEL);
1244 if (!dev)
1245 return NULL;
1246
65891215 1247 INIT_LIST_HEAD(&dev->bus_list);
88e7b167 1248 dev->dev.type = &pci_dev_type;
3c6e6ae7 1249 dev->bus = pci_bus_get(bus);
65891215
ME
1250
1251 return dev;
1252}
3c6e6ae7
GZ
1253EXPORT_SYMBOL(pci_alloc_dev);
1254
efdc87da
YL
1255bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *l,
1256 int crs_timeout)
1da177e4 1257{
1da177e4
LT
1258 int delay = 1;
1259
efdc87da
YL
1260 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1261 return false;
1da177e4
LT
1262
1263 /* some broken boards return 0 or ~0 if a slot is empty: */
efdc87da
YL
1264 if (*l == 0xffffffff || *l == 0x00000000 ||
1265 *l == 0x0000ffff || *l == 0xffff0000)
1266 return false;
1da177e4
LT
1267
1268 /* Configuration request Retry Status */
efdc87da
YL
1269 while (*l == 0xffff0001) {
1270 if (!crs_timeout)
1271 return false;
1272
1da177e4
LT
1273 msleep(delay);
1274 delay *= 2;
efdc87da
YL
1275 if (pci_bus_read_config_dword(bus, devfn, PCI_VENDOR_ID, l))
1276 return false;
1da177e4 1277 /* Card hasn't responded in 60 seconds? Must be stuck. */
efdc87da 1278 if (delay > crs_timeout) {
80ccba11 1279 printk(KERN_WARNING "pci %04x:%02x:%02x.%d: not "
1da177e4
LT
1280 "responding\n", pci_domain_nr(bus),
1281 bus->number, PCI_SLOT(devfn),
1282 PCI_FUNC(devfn));
efdc87da 1283 return false;
1da177e4
LT
1284 }
1285 }
1286
efdc87da
YL
1287 return true;
1288}
1289EXPORT_SYMBOL(pci_bus_read_dev_vendor_id);
1290
1291/*
1292 * Read the config data for a PCI device, sanity-check it
1293 * and fill in the dev structure...
1294 */
1295static struct pci_dev *pci_scan_device(struct pci_bus *bus, int devfn)
1296{
1297 struct pci_dev *dev;
1298 u32 l;
1299
1300 if (!pci_bus_read_dev_vendor_id(bus, devfn, &l, 60*1000))
1301 return NULL;
1302
8b1fce04 1303 dev = pci_alloc_dev(bus);
1da177e4
LT
1304 if (!dev)
1305 return NULL;
1306
1da177e4 1307 dev->devfn = devfn;
1da177e4
LT
1308 dev->vendor = l & 0xffff;
1309 dev->device = (l >> 16) & 0xffff;
cef354db 1310
98d9f30c
BH
1311 pci_set_of_node(dev);
1312
480b93b7 1313 if (pci_setup_device(dev)) {
8b1fce04 1314 pci_bus_put(dev->bus);
1da177e4
LT
1315 kfree(dev);
1316 return NULL;
1317 }
1da177e4
LT
1318
1319 return dev;
1320}
1321
201de56e
ZY
1322static void pci_init_capabilities(struct pci_dev *dev)
1323{
1324 /* MSI/MSI-X list */
1325 pci_msi_init_pci_dev(dev);
1326
63f4898a
RW
1327 /* Buffers for saving PCIe and PCI-X capabilities */
1328 pci_allocate_cap_save_buffers(dev);
1329
201de56e
ZY
1330 /* Power Management */
1331 pci_pm_init(dev);
1332
1333 /* Vital Product Data */
1334 pci_vpd_pci22_init(dev);
58c3a727
YZ
1335
1336 /* Alternative Routing-ID Forwarding */
31ab2476 1337 pci_configure_ari(dev);
d1b054da
YZ
1338
1339 /* Single Root I/O Virtualization */
1340 pci_iov_init(dev);
ae21ee65
AK
1341
1342 /* Enable ACS P2P upstream forwarding */
5d990b62 1343 pci_enable_acs(dev);
201de56e
ZY
1344}
1345
96bde06a 1346void pci_device_add(struct pci_dev *dev, struct pci_bus *bus)
1da177e4 1347{
4f535093
YL
1348 int ret;
1349
cdb9b9f7
PM
1350 device_initialize(&dev->dev);
1351 dev->dev.release = pci_release_dev;
1da177e4 1352
7629d19a 1353 set_dev_node(&dev->dev, pcibus_to_node(bus));
cdb9b9f7 1354 dev->dev.dma_mask = &dev->dma_mask;
4d57cdfa 1355 dev->dev.dma_parms = &dev->dma_parms;
cdb9b9f7 1356 dev->dev.coherent_dma_mask = 0xffffffffull;
1da177e4 1357
4d57cdfa 1358 pci_set_dma_max_seg_size(dev, 65536);
59fc67de 1359 pci_set_dma_seg_boundary(dev, 0xffffffff);
4d57cdfa 1360
1da177e4
LT
1361 /* Fix up broken headers */
1362 pci_fixup_device(pci_fixup_header, dev);
1363
2069ecfb
YL
1364 /* moved out from quirk header fixup code */
1365 pci_reassigndev_resource_alignment(dev);
1366
4b77b0a2
RW
1367 /* Clear the state_saved flag. */
1368 dev->state_saved = false;
1369
201de56e
ZY
1370 /* Initialize various capabilities */
1371 pci_init_capabilities(dev);
eb9d0fe4 1372
1da177e4
LT
1373 /*
1374 * Add the device to our list of discovered devices
1375 * and the bus list for fixup functions, etc.
1376 */
d71374da 1377 down_write(&pci_bus_sem);
1da177e4 1378 list_add_tail(&dev->bus_list, &bus->devices);
d71374da 1379 up_write(&pci_bus_sem);
4f535093 1380
4f535093
YL
1381 ret = pcibios_add_device(dev);
1382 WARN_ON(ret < 0);
1383
1384 /* Notifier could use PCI capabilities */
1385 dev->match_driver = false;
1386 ret = device_add(&dev->dev);
1387 WARN_ON(ret < 0);
cdb9b9f7
PM
1388}
1389
451124a7 1390struct pci_dev *__ref pci_scan_single_device(struct pci_bus *bus, int devfn)
cdb9b9f7
PM
1391{
1392 struct pci_dev *dev;
1393
90bdb311
TP
1394 dev = pci_get_slot(bus, devfn);
1395 if (dev) {
1396 pci_dev_put(dev);
1397 return dev;
1398 }
1399
cdb9b9f7
PM
1400 dev = pci_scan_device(bus, devfn);
1401 if (!dev)
1402 return NULL;
1403
1404 pci_device_add(dev, bus);
1da177e4
LT
1405
1406 return dev;
1407}
b73e9687 1408EXPORT_SYMBOL(pci_scan_single_device);
1da177e4 1409
b1bd58e4 1410static unsigned next_fn(struct pci_bus *bus, struct pci_dev *dev, unsigned fn)
f07852d6 1411{
b1bd58e4
YW
1412 int pos;
1413 u16 cap = 0;
1414 unsigned next_fn;
4fb88c1a 1415
b1bd58e4
YW
1416 if (pci_ari_enabled(bus)) {
1417 if (!dev)
1418 return 0;
1419 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI);
1420 if (!pos)
1421 return 0;
4fb88c1a 1422
b1bd58e4
YW
1423 pci_read_config_word(dev, pos + PCI_ARI_CAP, &cap);
1424 next_fn = PCI_ARI_CAP_NFN(cap);
1425 if (next_fn <= fn)
1426 return 0; /* protect against malformed list */
f07852d6 1427
b1bd58e4
YW
1428 return next_fn;
1429 }
1430
1431 /* dev may be NULL for non-contiguous multifunction devices */
1432 if (!dev || dev->multifunction)
1433 return (fn + 1) % 8;
f07852d6 1434
f07852d6
MW
1435 return 0;
1436}
1437
1438static int only_one_child(struct pci_bus *bus)
1439{
1440 struct pci_dev *parent = bus->self;
284f5f9d 1441
f07852d6
MW
1442 if (!parent || !pci_is_pcie(parent))
1443 return 0;
62f87c0e 1444 if (pci_pcie_type(parent) == PCI_EXP_TYPE_ROOT_PORT)
284f5f9d 1445 return 1;
62f87c0e 1446 if (pci_pcie_type(parent) == PCI_EXP_TYPE_DOWNSTREAM &&
284f5f9d 1447 !pci_has_flag(PCI_SCAN_ALL_PCIE_DEVS))
f07852d6
MW
1448 return 1;
1449 return 0;
1450}
1451
1da177e4
LT
1452/**
1453 * pci_scan_slot - scan a PCI slot on a bus for devices.
1454 * @bus: PCI bus to scan
1455 * @devfn: slot number to scan (must have zero function.)
1456 *
1457 * Scan a PCI slot on the specified PCI bus for devices, adding
1458 * discovered devices to the @bus->devices list. New devices
8a1bc901 1459 * will not have is_added set.
1b69dfc6
TP
1460 *
1461 * Returns the number of new devices found.
1da177e4 1462 */
96bde06a 1463int pci_scan_slot(struct pci_bus *bus, int devfn)
1da177e4 1464{
f07852d6 1465 unsigned fn, nr = 0;
1b69dfc6 1466 struct pci_dev *dev;
f07852d6
MW
1467
1468 if (only_one_child(bus) && (devfn > 0))
1469 return 0; /* Already scanned the entire slot */
1da177e4 1470
1b69dfc6 1471 dev = pci_scan_single_device(bus, devfn);
4fb88c1a
MW
1472 if (!dev)
1473 return 0;
1474 if (!dev->is_added)
1b69dfc6
TP
1475 nr++;
1476
b1bd58e4 1477 for (fn = next_fn(bus, dev, 0); fn > 0; fn = next_fn(bus, dev, fn)) {
f07852d6
MW
1478 dev = pci_scan_single_device(bus, devfn + fn);
1479 if (dev) {
1480 if (!dev->is_added)
1481 nr++;
1482 dev->multifunction = 1;
1da177e4
LT
1483 }
1484 }
7d715a6c 1485
149e1637
SL
1486 /* only one slot has pcie device */
1487 if (bus->self && nr)
7d715a6c
SL
1488 pcie_aspm_init_link_state(bus->self);
1489
1da177e4
LT
1490 return nr;
1491}
1492
b03e7495
JM
1493static int pcie_find_smpss(struct pci_dev *dev, void *data)
1494{
1495 u8 *smpss = data;
1496
1497 if (!pci_is_pcie(dev))
1498 return 0;
1499
d4aa68f6
YW
1500 /*
1501 * We don't have a way to change MPS settings on devices that have
1502 * drivers attached. A hot-added device might support only the minimum
1503 * MPS setting (MPS=128). Therefore, if the fabric contains a bridge
1504 * where devices may be hot-added, we limit the fabric MPS to 128 so
1505 * hot-added devices will work correctly.
1506 *
1507 * However, if we hot-add a device to a slot directly below a Root
1508 * Port, it's impossible for there to be other existing devices below
1509 * the port. We don't limit the MPS in this case because we can
1510 * reconfigure MPS on both the Root Port and the hot-added device,
1511 * and there are no other devices involved.
1512 *
1513 * Note that this PCIE_BUS_SAFE path assumes no peer-to-peer DMA.
b03e7495 1514 */
d4aa68f6
YW
1515 if (dev->is_hotplug_bridge &&
1516 pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT)
b03e7495
JM
1517 *smpss = 0;
1518
1519 if (*smpss > dev->pcie_mpss)
1520 *smpss = dev->pcie_mpss;
1521
1522 return 0;
1523}
1524
1525static void pcie_write_mps(struct pci_dev *dev, int mps)
1526{
62f392ea 1527 int rc;
b03e7495
JM
1528
1529 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
62f392ea 1530 mps = 128 << dev->pcie_mpss;
b03e7495 1531
62f87c0e
YW
1532 if (pci_pcie_type(dev) != PCI_EXP_TYPE_ROOT_PORT &&
1533 dev->bus->self)
62f392ea 1534 /* For "Performance", the assumption is made that
b03e7495
JM
1535 * downstream communication will never be larger than
1536 * the MRRS. So, the MPS only needs to be configured
1537 * for the upstream communication. This being the case,
1538 * walk from the top down and set the MPS of the child
1539 * to that of the parent bus.
62f392ea
JM
1540 *
1541 * Configure the device MPS with the smaller of the
1542 * device MPSS or the bridge MPS (which is assumed to be
1543 * properly configured at this point to the largest
1544 * allowable MPS based on its parent bus).
b03e7495 1545 */
62f392ea 1546 mps = min(mps, pcie_get_mps(dev->bus->self));
b03e7495
JM
1547 }
1548
1549 rc = pcie_set_mps(dev, mps);
1550 if (rc)
1551 dev_err(&dev->dev, "Failed attempting to set the MPS\n");
1552}
1553
62f392ea 1554static void pcie_write_mrrs(struct pci_dev *dev)
b03e7495 1555{
62f392ea 1556 int rc, mrrs;
b03e7495 1557
ed2888e9
JM
1558 /* In the "safe" case, do not configure the MRRS. There appear to be
1559 * issues with setting MRRS to 0 on a number of devices.
1560 */
ed2888e9
JM
1561 if (pcie_bus_config != PCIE_BUS_PERFORMANCE)
1562 return;
1563
ed2888e9
JM
1564 /* For Max performance, the MRRS must be set to the largest supported
1565 * value. However, it cannot be configured larger than the MPS the
62f392ea
JM
1566 * device or the bus can support. This should already be properly
1567 * configured by a prior call to pcie_write_mps.
ed2888e9 1568 */
62f392ea 1569 mrrs = pcie_get_mps(dev);
b03e7495
JM
1570
1571 /* MRRS is a R/W register. Invalid values can be written, but a
ed2888e9 1572 * subsequent read will verify if the value is acceptable or not.
b03e7495
JM
1573 * If the MRRS value provided is not acceptable (e.g., too large),
1574 * shrink the value until it is acceptable to the HW.
f7625980 1575 */
b03e7495
JM
1576 while (mrrs != pcie_get_readrq(dev) && mrrs >= 128) {
1577 rc = pcie_set_readrq(dev, mrrs);
62f392ea
JM
1578 if (!rc)
1579 break;
b03e7495 1580
62f392ea 1581 dev_warn(&dev->dev, "Failed attempting to set the MRRS\n");
b03e7495
JM
1582 mrrs /= 2;
1583 }
62f392ea
JM
1584
1585 if (mrrs < 128)
1586 dev_err(&dev->dev, "MRRS was unable to be configured with a "
1587 "safe value. If problems are experienced, try running "
1588 "with pci=pcie_bus_safe.\n");
b03e7495
JM
1589}
1590
5895af79
YW
1591static void pcie_bus_detect_mps(struct pci_dev *dev)
1592{
1593 struct pci_dev *bridge = dev->bus->self;
1594 int mps, p_mps;
1595
1596 if (!bridge)
1597 return;
1598
1599 mps = pcie_get_mps(dev);
1600 p_mps = pcie_get_mps(bridge);
1601
1602 if (mps != p_mps)
1603 dev_warn(&dev->dev, "Max Payload Size %d, but upstream %s set to %d; if necessary, use \"pci=pcie_bus_safe\" and report a bug\n",
1604 mps, pci_name(bridge), p_mps);
1605}
1606
b03e7495
JM
1607static int pcie_bus_configure_set(struct pci_dev *dev, void *data)
1608{
a513a99a 1609 int mps, orig_mps;
b03e7495
JM
1610
1611 if (!pci_is_pcie(dev))
1612 return 0;
1613
5895af79
YW
1614 if (pcie_bus_config == PCIE_BUS_TUNE_OFF) {
1615 pcie_bus_detect_mps(dev);
1616 return 0;
1617 }
1618
a513a99a
JM
1619 mps = 128 << *(u8 *)data;
1620 orig_mps = pcie_get_mps(dev);
b03e7495
JM
1621
1622 pcie_write_mps(dev, mps);
62f392ea 1623 pcie_write_mrrs(dev);
b03e7495 1624
2c25e34c 1625 dev_info(&dev->dev, "Max Payload Size set to %4d/%4d (was %4d), "
a513a99a
JM
1626 "Max Read Rq %4d\n", pcie_get_mps(dev), 128 << dev->pcie_mpss,
1627 orig_mps, pcie_get_readrq(dev));
b03e7495
JM
1628
1629 return 0;
1630}
1631
a513a99a 1632/* pcie_bus_configure_settings requires that pci_walk_bus work in a top-down,
b03e7495
JM
1633 * parents then children fashion. If this changes, then this code will not
1634 * work as designed.
1635 */
a58674ff 1636void pcie_bus_configure_settings(struct pci_bus *bus)
b03e7495 1637{
5f39e670 1638 u8 smpss;
b03e7495 1639
a58674ff 1640 if (!bus->self)
b03e7495
JM
1641 return;
1642
b03e7495 1643 if (!pci_is_pcie(bus->self))
5f39e670
JM
1644 return;
1645
1646 /* FIXME - Peer to peer DMA is possible, though the endpoint would need
3315472c 1647 * to be aware of the MPS of the destination. To work around this,
5f39e670
JM
1648 * simply force the MPS of the entire system to the smallest possible.
1649 */
1650 if (pcie_bus_config == PCIE_BUS_PEER2PEER)
1651 smpss = 0;
1652
b03e7495 1653 if (pcie_bus_config == PCIE_BUS_SAFE) {
a58674ff 1654 smpss = bus->self->pcie_mpss;
5f39e670 1655
b03e7495
JM
1656 pcie_find_smpss(bus->self, &smpss);
1657 pci_walk_bus(bus, pcie_find_smpss, &smpss);
1658 }
1659
1660 pcie_bus_configure_set(bus->self, &smpss);
1661 pci_walk_bus(bus, pcie_bus_configure_set, &smpss);
1662}
debc3b77 1663EXPORT_SYMBOL_GPL(pcie_bus_configure_settings);
b03e7495 1664
15856ad5 1665unsigned int pci_scan_child_bus(struct pci_bus *bus)
1da177e4 1666{
b918c62e 1667 unsigned int devfn, pass, max = bus->busn_res.start;
1da177e4
LT
1668 struct pci_dev *dev;
1669
0207c356 1670 dev_dbg(&bus->dev, "scanning bus\n");
1da177e4
LT
1671
1672 /* Go find them, Rover! */
1673 for (devfn = 0; devfn < 0x100; devfn += 8)
1674 pci_scan_slot(bus, devfn);
1675
a28724b0
YZ
1676 /* Reserve buses for SR-IOV capability. */
1677 max += pci_iov_bus_range(bus);
1678
1da177e4
LT
1679 /*
1680 * After performing arch-dependent fixup of the bus, look behind
1681 * all PCI-to-PCI bridges on this bus.
1682 */
74710ded 1683 if (!bus->is_added) {
0207c356 1684 dev_dbg(&bus->dev, "fixups for bus\n");
74710ded 1685 pcibios_fixup_bus(bus);
981cf9ea 1686 bus->is_added = 1;
74710ded
AC
1687 }
1688
1da177e4
LT
1689 for (pass=0; pass < 2; pass++)
1690 list_for_each_entry(dev, &bus->devices, bus_list) {
1691 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE ||
1692 dev->hdr_type == PCI_HEADER_TYPE_CARDBUS)
1693 max = pci_scan_bridge(bus, dev, max, pass);
1694 }
1695
1696 /*
1697 * We've scanned the bus and so we know all about what's on
1698 * the other side of any bridges that may be on this bus plus
1699 * any devices.
1700 *
1701 * Return how far we've got finding sub-buses.
1702 */
0207c356 1703 dev_dbg(&bus->dev, "bus scan returning with max=%02x\n", max);
1da177e4
LT
1704 return max;
1705}
1706
6c0cc950
RW
1707/**
1708 * pcibios_root_bridge_prepare - Platform-specific host bridge setup.
1709 * @bridge: Host bridge to set up.
1710 *
1711 * Default empty implementation. Replace with an architecture-specific setup
1712 * routine, if necessary.
1713 */
1714int __weak pcibios_root_bridge_prepare(struct pci_host_bridge *bridge)
1715{
1716 return 0;
1717}
1718
10a95747
JL
1719void __weak pcibios_add_bus(struct pci_bus *bus)
1720{
1721}
1722
1723void __weak pcibios_remove_bus(struct pci_bus *bus)
1724{
1725}
1726
166c6370
BH
1727struct pci_bus *pci_create_root_bus(struct device *parent, int bus,
1728 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1da177e4 1729{
0efd5aab 1730 int error;
5a21d70d 1731 struct pci_host_bridge *bridge;
0207c356 1732 struct pci_bus *b, *b2;
0efd5aab 1733 struct pci_host_bridge_window *window, *n;
a9d9f527 1734 struct resource *res;
0efd5aab
BH
1735 resource_size_t offset;
1736 char bus_addr[64];
1737 char *fmt;
1da177e4
LT
1738
1739 b = pci_alloc_bus();
1740 if (!b)
7b543663 1741 return NULL;
1da177e4
LT
1742
1743 b->sysdata = sysdata;
1744 b->ops = ops;
4f535093 1745 b->number = b->busn_res.start = bus;
0207c356
BH
1746 b2 = pci_find_bus(pci_domain_nr(b), bus);
1747 if (b2) {
1da177e4 1748 /* If we already got to this bus through a different bridge, ignore it */
0207c356 1749 dev_dbg(&b2->dev, "bus already known\n");
1da177e4
LT
1750 goto err_out;
1751 }
d71374da 1752
7b543663
YL
1753 bridge = pci_alloc_host_bridge(b);
1754 if (!bridge)
1755 goto err_out;
1756
1757 bridge->dev.parent = parent;
70efde2a 1758 bridge->dev.release = pci_release_host_bridge_dev;
7b543663 1759 dev_set_name(&bridge->dev, "pci%04x:%02x", pci_domain_nr(b), bus);
6c0cc950 1760 error = pcibios_root_bridge_prepare(bridge);
343df771
JL
1761 if (error) {
1762 kfree(bridge);
1763 goto err_out;
1764 }
6c0cc950 1765
7b543663 1766 error = device_register(&bridge->dev);
343df771
JL
1767 if (error) {
1768 put_device(&bridge->dev);
1769 goto err_out;
1770 }
7b543663 1771 b->bridge = get_device(&bridge->dev);
a1e4d72c 1772 device_enable_async_suspend(b->bridge);
98d9f30c 1773 pci_set_bus_of_node(b);
1da177e4 1774
0d358f22
YL
1775 if (!parent)
1776 set_dev_node(b->bridge, pcibus_to_node(b));
1777
fd7d1ced
GKH
1778 b->dev.class = &pcibus_class;
1779 b->dev.parent = b->bridge;
1a927133 1780 dev_set_name(&b->dev, "%04x:%02x", pci_domain_nr(b), bus);
fd7d1ced 1781 error = device_register(&b->dev);
1da177e4
LT
1782 if (error)
1783 goto class_dev_reg_err;
1da177e4 1784
10a95747
JL
1785 pcibios_add_bus(b);
1786
1da177e4
LT
1787 /* Create legacy_io and legacy_mem files for this bus */
1788 pci_create_legacy_files(b);
1789
a9d9f527
BH
1790 if (parent)
1791 dev_info(parent, "PCI host bridge to bus %s\n", dev_name(&b->dev));
1792 else
1793 printk(KERN_INFO "PCI host bridge to bus %s\n", dev_name(&b->dev));
1794
0efd5aab
BH
1795 /* Add initial resources to the bus */
1796 list_for_each_entry_safe(window, n, resources, list) {
1797 list_move_tail(&window->list, &bridge->windows);
1798 res = window->res;
1799 offset = window->offset;
f848ffb1
YL
1800 if (res->flags & IORESOURCE_BUS)
1801 pci_bus_insert_busn_res(b, bus, res->end);
1802 else
1803 pci_bus_add_resource(b, res, 0);
0efd5aab
BH
1804 if (offset) {
1805 if (resource_type(res) == IORESOURCE_IO)
1806 fmt = " (bus address [%#06llx-%#06llx])";
1807 else
1808 fmt = " (bus address [%#010llx-%#010llx])";
1809 snprintf(bus_addr, sizeof(bus_addr), fmt,
1810 (unsigned long long) (res->start - offset),
1811 (unsigned long long) (res->end - offset));
1812 } else
1813 bus_addr[0] = '\0';
1814 dev_info(&b->dev, "root bus resource %pR%s\n", res, bus_addr);
a9d9f527
BH
1815 }
1816
a5390aa6
BH
1817 down_write(&pci_bus_sem);
1818 list_add_tail(&b->node, &pci_root_buses);
1819 up_write(&pci_bus_sem);
1820
1da177e4
LT
1821 return b;
1822
1da177e4 1823class_dev_reg_err:
7b543663
YL
1824 put_device(&bridge->dev);
1825 device_unregister(&bridge->dev);
1da177e4 1826err_out:
1da177e4
LT
1827 kfree(b);
1828 return NULL;
1829}
cdb9b9f7 1830
98a35831
YL
1831int pci_bus_insert_busn_res(struct pci_bus *b, int bus, int bus_max)
1832{
1833 struct resource *res = &b->busn_res;
1834 struct resource *parent_res, *conflict;
1835
1836 res->start = bus;
1837 res->end = bus_max;
1838 res->flags = IORESOURCE_BUS;
1839
1840 if (!pci_is_root_bus(b))
1841 parent_res = &b->parent->busn_res;
1842 else {
1843 parent_res = get_pci_domain_busn_res(pci_domain_nr(b));
1844 res->flags |= IORESOURCE_PCI_FIXED;
1845 }
1846
1847 conflict = insert_resource_conflict(parent_res, res);
1848
1849 if (conflict)
1850 dev_printk(KERN_DEBUG, &b->dev,
1851 "busn_res: can not insert %pR under %s%pR (conflicts with %s %pR)\n",
1852 res, pci_is_root_bus(b) ? "domain " : "",
1853 parent_res, conflict->name, conflict);
98a35831
YL
1854
1855 return conflict == NULL;
1856}
1857
1858int pci_bus_update_busn_res_end(struct pci_bus *b, int bus_max)
1859{
1860 struct resource *res = &b->busn_res;
1861 struct resource old_res = *res;
1862 resource_size_t size;
1863 int ret;
1864
1865 if (res->start > bus_max)
1866 return -EINVAL;
1867
1868 size = bus_max - res->start + 1;
1869 ret = adjust_resource(res, res->start, size);
1870 dev_printk(KERN_DEBUG, &b->dev,
1871 "busn_res: %pR end %s updated to %02x\n",
1872 &old_res, ret ? "can not be" : "is", bus_max);
1873
1874 if (!ret && !res->parent)
1875 pci_bus_insert_busn_res(b, res->start, res->end);
1876
1877 return ret;
1878}
1879
1880void pci_bus_release_busn_res(struct pci_bus *b)
1881{
1882 struct resource *res = &b->busn_res;
1883 int ret;
1884
1885 if (!res->flags || !res->parent)
1886 return;
1887
1888 ret = release_resource(res);
1889 dev_printk(KERN_DEBUG, &b->dev,
1890 "busn_res: %pR %s released\n",
1891 res, ret ? "can not be" : "is");
1892}
1893
15856ad5 1894struct pci_bus *pci_scan_root_bus(struct device *parent, int bus,
a2ebb827
BH
1895 struct pci_ops *ops, void *sysdata, struct list_head *resources)
1896{
4d99f524
YL
1897 struct pci_host_bridge_window *window;
1898 bool found = false;
a2ebb827 1899 struct pci_bus *b;
4d99f524
YL
1900 int max;
1901
1902 list_for_each_entry(window, resources, list)
1903 if (window->res->flags & IORESOURCE_BUS) {
1904 found = true;
1905 break;
1906 }
a2ebb827
BH
1907
1908 b = pci_create_root_bus(parent, bus, ops, sysdata, resources);
1909 if (!b)
1910 return NULL;
1911
4d99f524
YL
1912 if (!found) {
1913 dev_info(&b->dev,
1914 "No busn resource found for root bus, will use [bus %02x-ff]\n",
1915 bus);
1916 pci_bus_insert_busn_res(b, bus, 255);
1917 }
1918
1919 max = pci_scan_child_bus(b);
1920
1921 if (!found)
1922 pci_bus_update_busn_res_end(b, max);
1923
a2ebb827
BH
1924 pci_bus_add_devices(b);
1925 return b;
1926}
1927EXPORT_SYMBOL(pci_scan_root_bus);
1928
7e00fe2e 1929/* Deprecated; use pci_scan_root_bus() instead */
15856ad5 1930struct pci_bus *pci_scan_bus_parented(struct device *parent,
cdb9b9f7
PM
1931 int bus, struct pci_ops *ops, void *sysdata)
1932{
1e39ae9f 1933 LIST_HEAD(resources);
cdb9b9f7
PM
1934 struct pci_bus *b;
1935
1e39ae9f
BH
1936 pci_add_resource(&resources, &ioport_resource);
1937 pci_add_resource(&resources, &iomem_resource);
857c3b66 1938 pci_add_resource(&resources, &busn_resource);
1e39ae9f 1939 b = pci_create_root_bus(parent, bus, ops, sysdata, &resources);
cdb9b9f7 1940 if (b)
857c3b66 1941 pci_scan_child_bus(b);
1e39ae9f
BH
1942 else
1943 pci_free_resource_list(&resources);
cdb9b9f7
PM
1944 return b;
1945}
1da177e4
LT
1946EXPORT_SYMBOL(pci_scan_bus_parented);
1947
15856ad5 1948struct pci_bus *pci_scan_bus(int bus, struct pci_ops *ops,
de4b2f76
BH
1949 void *sysdata)
1950{
1951 LIST_HEAD(resources);
1952 struct pci_bus *b;
1953
1954 pci_add_resource(&resources, &ioport_resource);
1955 pci_add_resource(&resources, &iomem_resource);
857c3b66 1956 pci_add_resource(&resources, &busn_resource);
de4b2f76
BH
1957 b = pci_create_root_bus(NULL, bus, ops, sysdata, &resources);
1958 if (b) {
857c3b66 1959 pci_scan_child_bus(b);
de4b2f76
BH
1960 pci_bus_add_devices(b);
1961 } else {
1962 pci_free_resource_list(&resources);
1963 }
1964 return b;
1965}
1966EXPORT_SYMBOL(pci_scan_bus);
1967
2f320521
YL
1968/**
1969 * pci_rescan_bus_bridge_resize - scan a PCI bus for devices.
1970 * @bridge: PCI bridge for the bus to scan
1971 *
1972 * Scan a PCI bus and child buses for new devices, add them,
1973 * and enable them, resizing bridge mmio/io resource if necessary
1974 * and possible. The caller must ensure the child devices are already
1975 * removed for resizing to occur.
1976 *
1977 * Returns the max number of subordinate bus discovered.
1978 */
1979unsigned int __ref pci_rescan_bus_bridge_resize(struct pci_dev *bridge)
1980{
1981 unsigned int max;
1982 struct pci_bus *bus = bridge->subordinate;
1983
1984 max = pci_scan_child_bus(bus);
1985
1986 pci_assign_unassigned_bridge_resources(bridge);
1987
1988 pci_bus_add_devices(bus);
1989
1990 return max;
1991}
1992
a5213a31
YL
1993/**
1994 * pci_rescan_bus - scan a PCI bus for devices.
1995 * @bus: PCI bus to scan
1996 *
1997 * Scan a PCI bus and child buses for new devices, adds them,
1998 * and enables them.
1999 *
2000 * Returns the max number of subordinate bus discovered.
2001 */
2002unsigned int __ref pci_rescan_bus(struct pci_bus *bus)
2003{
2004 unsigned int max;
2005
2006 max = pci_scan_child_bus(bus);
2007 pci_assign_unassigned_bus_resources(bus);
2008 pci_bus_add_devices(bus);
2009
2010 return max;
2011}
2012EXPORT_SYMBOL_GPL(pci_rescan_bus);
2013
1da177e4 2014EXPORT_SYMBOL(pci_add_new_bus);
1da177e4
LT
2015EXPORT_SYMBOL(pci_scan_slot);
2016EXPORT_SYMBOL(pci_scan_bridge);
1da177e4 2017EXPORT_SYMBOL_GPL(pci_scan_child_bus);
6b4b78fe 2018
9d16947b
RW
2019/*
2020 * pci_rescan_bus(), pci_rescan_bus_bridge_resize() and PCI device removal
2021 * routines should always be executed under this mutex.
2022 */
2023static DEFINE_MUTEX(pci_rescan_remove_lock);
2024
2025void pci_lock_rescan_remove(void)
2026{
2027 mutex_lock(&pci_rescan_remove_lock);
2028}
2029EXPORT_SYMBOL_GPL(pci_lock_rescan_remove);
2030
2031void pci_unlock_rescan_remove(void)
2032{
2033 mutex_unlock(&pci_rescan_remove_lock);
2034}
2035EXPORT_SYMBOL_GPL(pci_unlock_rescan_remove);
2036
99178b03 2037static int __init pci_sort_bf_cmp(const struct device *d_a, const struct device *d_b)
6b4b78fe 2038{
99178b03
GKH
2039 const struct pci_dev *a = to_pci_dev(d_a);
2040 const struct pci_dev *b = to_pci_dev(d_b);
2041
6b4b78fe
MD
2042 if (pci_domain_nr(a->bus) < pci_domain_nr(b->bus)) return -1;
2043 else if (pci_domain_nr(a->bus) > pci_domain_nr(b->bus)) return 1;
2044
2045 if (a->bus->number < b->bus->number) return -1;
2046 else if (a->bus->number > b->bus->number) return 1;
2047
2048 if (a->devfn < b->devfn) return -1;
2049 else if (a->devfn > b->devfn) return 1;
2050
2051 return 0;
2052}
2053
5ff580c1 2054void __init pci_sort_breadthfirst(void)
6b4b78fe 2055{
99178b03 2056 bus_sort_breadthfirst(&pci_bus_type, &pci_sort_bf_cmp);
6b4b78fe 2057}