PCI: Pass bridge device, not bus, when updating bridge windows
[linux-2.6-block.git] / drivers / pci / pci.h
CommitLineData
557848c3
ZY
1#ifndef DRIVERS_PCI_H
2#define DRIVERS_PCI_H
3
4#define PCI_CFG_SPACE_SIZE 256
5#define PCI_CFG_SPACE_EXP_SIZE 4096
6
343e51ae
JK
7extern const unsigned char pcie_link_speed[];
8
7a1562d4
YL
9bool pcie_cap_has_lnkctl(const struct pci_dev *dev);
10
1da177e4
LT
11/* Functions internal to the PCI core code */
12
f39d5b72
BH
13int pci_create_sysfs_dev_files(struct pci_dev *pdev);
14void pci_remove_sysfs_dev_files(struct pci_dev *pdev);
6058989b 15#if !defined(CONFIG_DMI) && !defined(CONFIG_ACPI)
911e1c9b 16static inline void pci_create_firmware_label_files(struct pci_dev *pdev)
b879743f 17{ return; }
911e1c9b 18static inline void pci_remove_firmware_label_files(struct pci_dev *pdev)
b879743f 19{ return; }
911e1c9b 20#else
f39d5b72
BH
21void pci_create_firmware_label_files(struct pci_dev *pdev);
22void pci_remove_firmware_label_files(struct pci_dev *pdev);
911e1c9b 23#endif
f39d5b72 24void pci_cleanup_rom(struct pci_dev *dev);
9eff02e2 25#ifdef HAVE_PCI_MMAP
3b519e4e
MW
26enum pci_mmap_api {
27 PCI_MMAP_SYSFS, /* mmap on /sys/bus/pci/devices/<BDF>/resource<N> */
28 PCI_MMAP_PROCFS /* mmap on /proc/bus/pci/<BDF> */
29};
f39d5b72
BH
30int pci_mmap_fits(struct pci_dev *pdev, int resno, struct vm_area_struct *vmai,
31 enum pci_mmap_api mmap_api);
9eff02e2 32#endif
711d5779 33int pci_probe_reset_function(struct pci_dev *dev);
ce5ccdef 34
961d9120 35/**
b33bfdef 36 * struct pci_platform_pm_ops - Firmware PM callbacks
961d9120 37 *
b33bfdef
RD
38 * @is_manageable: returns 'true' if given device is power manageable by the
39 * platform firmware
961d9120 40 *
b33bfdef 41 * @set_state: invokes the platform firmware to set the device's power state
961d9120 42 *
b33bfdef
RD
43 * @choose_state: returns PCI power state of given device preferred by the
44 * platform; to be used during system-wide transitions from a
45 * sleeping state to the working state and vice versa
961d9120 46 *
b33bfdef 47 * @sleep_wake: enables/disables the system wake up capability of given device
eb9d0fe4 48 *
b67ea761
RW
49 * @run_wake: enables/disables the platform to generate run-time wake-up events
50 * for given device (the device's wake-up capability has to be
51 * enabled by @sleep_wake for this feature to work)
52 *
961d9120
RW
53 * If given platform is generally capable of power managing PCI devices, all of
54 * these callbacks are mandatory.
55 */
56struct pci_platform_pm_ops {
57 bool (*is_manageable)(struct pci_dev *dev);
58 int (*set_state)(struct pci_dev *dev, pci_power_t state);
59 pci_power_t (*choose_state)(struct pci_dev *dev);
eb9d0fe4 60 int (*sleep_wake)(struct pci_dev *dev, bool enable);
b67ea761 61 int (*run_wake)(struct pci_dev *dev, bool enable);
961d9120
RW
62};
63
f39d5b72
BH
64int pci_set_platform_pm(struct pci_platform_pm_ops *ops);
65void pci_update_current_state(struct pci_dev *dev, pci_power_t state);
66void pci_power_up(struct pci_dev *dev);
67void pci_disable_enabled_device(struct pci_dev *dev);
68int pci_finish_runtime_suspend(struct pci_dev *dev);
69int __pci_pme_wakeup(struct pci_dev *dev, void *ign);
f39d5b72
BH
70void pci_config_pm_runtime_get(struct pci_dev *dev);
71void pci_config_pm_runtime_put(struct pci_dev *dev);
72void pci_pm_init(struct pci_dev *dev);
73void pci_allocate_cap_save_buffers(struct pci_dev *dev);
f796841e 74void pci_free_cap_save_buffers(struct pci_dev *dev);
aa8c6c93 75
b6e335ae
RW
76static inline void pci_wakeup_event(struct pci_dev *dev)
77{
78 /* Wait 100 ms before the system can be put into a sleep state. */
79 pm_wakeup_event(&dev->dev, 100);
80}
81
326c1cda 82static inline bool pci_has_subordinate(struct pci_dev *pci_dev)
aa8c6c93
RW
83{
84 return !!(pci_dev->subordinate);
85}
0f64474b 86
94e61088 87struct pci_vpd_ops {
287d19ce
SH
88 ssize_t (*read)(struct pci_dev *dev, loff_t pos, size_t count, void *buf);
89 ssize_t (*write)(struct pci_dev *dev, loff_t pos, size_t count, const void *buf);
94e61088
BH
90 void (*release)(struct pci_dev *dev);
91};
92
93struct pci_vpd {
99cb233d 94 unsigned int len;
287d19ce 95 const struct pci_vpd_ops *ops;
94e61088
BH
96 struct bin_attribute *attr; /* descriptor for sysfs VPD entry */
97};
98
f39d5b72 99int pci_vpd_pci22_init(struct pci_dev *dev);
94e61088
BH
100static inline void pci_vpd_release(struct pci_dev *dev)
101{
102 if (dev->vpd)
103 dev->vpd->ops->release(dev);
104}
105
1da177e4
LT
106/* PCI /proc functions */
107#ifdef CONFIG_PROC_FS
f39d5b72
BH
108int pci_proc_attach_device(struct pci_dev *dev);
109int pci_proc_detach_device(struct pci_dev *dev);
110int pci_proc_detach_bus(struct pci_bus *bus);
1da177e4
LT
111#else
112static inline int pci_proc_attach_device(struct pci_dev *dev) { return 0; }
113static inline int pci_proc_detach_device(struct pci_dev *dev) { return 0; }
1da177e4
LT
114static inline int pci_proc_detach_bus(struct pci_bus *bus) { return 0; }
115#endif
116
117/* Functions for PCI Hotplug drivers to use */
a8e4b9c1 118int pci_hp_add_bridge(struct pci_dev *dev);
1da177e4 119
f19aeb1f 120#ifdef HAVE_PCI_LEGACY
f39d5b72
BH
121void pci_create_legacy_files(struct pci_bus *bus);
122void pci_remove_legacy_files(struct pci_bus *bus);
f19aeb1f
BH
123#else
124static inline void pci_create_legacy_files(struct pci_bus *bus) { return; }
125static inline void pci_remove_legacy_files(struct pci_bus *bus) { return; }
126#endif
1da177e4
LT
127
128/* Lock for read/write access to pci device and bus lists */
d71374da 129extern struct rw_semaphore pci_bus_sem;
1da177e4 130
a2e27787
JK
131extern raw_spinlock_t pci_lock;
132
ffadcc2f 133extern unsigned int pci_pm_d3_delay;
88187dfa 134
4b47b0ee 135#ifdef CONFIG_PCI_MSI
309e57df 136void pci_no_msi(void);
f39d5b72 137void pci_msi_init_pci_dev(struct pci_dev *dev);
4b47b0ee 138#else
309e57df 139static inline void pci_no_msi(void) { }
4aa9bc95 140static inline void pci_msi_init_pci_dev(struct pci_dev *dev) { }
4b47b0ee 141#endif
8fed4b65 142
b55438fd 143void pci_realloc_get_opt(char *);
f483d392 144
ffadcc2f
KCA
145static inline int pci_no_d1d2(struct pci_dev *dev)
146{
147 unsigned int parent_dstates = 0;
4b47b0ee 148
ffadcc2f
KCA
149 if (dev->bus->self)
150 parent_dstates = dev->bus->self->no_d1d2;
151 return (dev->no_d1d2 || parent_dstates);
152
153}
5136b2da 154extern const struct attribute_group *pci_dev_groups[];
56039e65 155extern const struct attribute_group *pcibus_groups[];
4e15c46b 156extern struct device_type pci_dev_type;
0f49ba55 157extern const struct attribute_group *pci_bus_groups[];
705b1aaa 158
1da177e4
LT
159
160/**
161 * pci_match_one_device - Tell if a PCI device structure has a matching
162 * PCI device id structure
163 * @id: single PCI device id structure to match
164 * @dev: the PCI device structure to match against
367b09fe 165 *
1da177e4
LT
166 * Returns the matching pci_device_id structure or %NULL if there is no match.
167 */
168static inline const struct pci_device_id *
169pci_match_one_device(const struct pci_device_id *id, const struct pci_dev *dev)
170{
171 if ((id->vendor == PCI_ANY_ID || id->vendor == dev->vendor) &&
172 (id->device == PCI_ANY_ID || id->device == dev->device) &&
173 (id->subvendor == PCI_ANY_ID || id->subvendor == dev->subsystem_vendor) &&
174 (id->subdevice == PCI_ANY_ID || id->subdevice == dev->subsystem_device) &&
175 !((id->class ^ dev->class) & id->class_mask))
176 return id;
177 return NULL;
178}
179
f46753c5
AC
180/* PCI slot sysfs helper code */
181#define to_pci_slot(s) container_of(s, struct pci_slot, kobj)
182
183extern struct kset *pci_slots_kset;
184
185struct pci_slot_attribute {
186 struct attribute attr;
187 ssize_t (*show)(struct pci_slot *, char *);
188 ssize_t (*store)(struct pci_slot *, const char *, size_t);
189};
190#define to_pci_slot_attr(s) container_of(s, struct pci_slot_attribute, attr)
191
0b400c7e
YZ
192enum pci_bar_type {
193 pci_bar_unknown, /* Standard PCI BAR probe */
194 pci_bar_io, /* An io port BAR */
195 pci_bar_mem32, /* A 32-bit memory BAR */
196 pci_bar_mem64, /* A 64-bit memory BAR */
197};
198
efdc87da
YL
199bool pci_bus_read_dev_vendor_id(struct pci_bus *bus, int devfn, u32 *pl,
200 int crs_timeout);
f39d5b72
BH
201int pci_setup_device(struct pci_dev *dev);
202int __pci_read_base(struct pci_dev *dev, enum pci_bar_type type,
203 struct resource *res, unsigned int reg);
204int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type);
205void pci_configure_ari(struct pci_dev *dev);
10874f5a 206void __pci_bus_size_bridges(struct pci_bus *bus,
d66ecb72 207 struct list_head *realloc_head);
10874f5a
BH
208void __pci_bus_assign_resources(const struct pci_bus *bus,
209 struct list_head *realloc_head,
210 struct list_head *fail_head);
939de1d6 211
58c3a727
YZ
212/**
213 * pci_ari_enabled - query ARI forwarding status
6a49d812 214 * @bus: the PCI bus
58c3a727
YZ
215 *
216 * Returns 1 if ARI forwarding is enabled, or 0 if not enabled;
217 */
6a49d812 218static inline int pci_ari_enabled(struct pci_bus *bus)
58c3a727 219{
6a49d812 220 return bus->self && bus->self->ari_enabled;
58c3a727
YZ
221}
222
2069ecfb 223void pci_reassigndev_resource_alignment(struct pci_dev *dev);
f39d5b72 224void pci_disable_bridge_window(struct pci_dev *dev);
32a9a682 225
d1b054da
YZ
226/* Single Root I/O Virtualization */
227struct pci_sriov {
228 int pos; /* capability position */
229 int nres; /* number of resources */
230 u32 cap; /* SR-IOV Capabilities */
231 u16 ctrl; /* SR-IOV Control */
6b136724
BH
232 u16 total_VFs; /* total VFs associated with the PF */
233 u16 initial_VFs; /* initial VFs associated with the PF */
234 u16 num_VFs; /* number of VFs available */
d1b054da
YZ
235 u16 offset; /* first VF Routing ID offset */
236 u16 stride; /* following VF stride */
237 u32 pgsz; /* page size for BAR alignment */
238 u8 link; /* Function Dependency Link */
6b136724 239 u16 driver_max_VFs; /* max num VFs driver supports */
d1b054da
YZ
240 struct pci_dev *dev; /* lowest numbered PF */
241 struct pci_dev *self; /* this PF */
242 struct mutex lock; /* lock for VF bus */
243};
244
1900ca13 245#ifdef CONFIG_PCI_ATS
f39d5b72 246void pci_restore_ats_state(struct pci_dev *dev);
1900ca13
HX
247#else
248static inline void pci_restore_ats_state(struct pci_dev *dev)
249{
250}
251#endif /* CONFIG_PCI_ATS */
252
d1b054da 253#ifdef CONFIG_PCI_IOV
f39d5b72
BH
254int pci_iov_init(struct pci_dev *dev);
255void pci_iov_release(struct pci_dev *dev);
26ff46c6 256int pci_iov_resource_bar(struct pci_dev *dev, int resno);
f39d5b72
BH
257resource_size_t pci_sriov_resource_alignment(struct pci_dev *dev, int resno);
258void pci_restore_iov_state(struct pci_dev *dev);
259int pci_iov_bus_range(struct pci_bus *bus);
302b4215 260
d1b054da
YZ
261#else
262static inline int pci_iov_init(struct pci_dev *dev)
263{
264 return -ENODEV;
265}
266static inline void pci_iov_release(struct pci_dev *dev)
267
268{
269}
26ff46c6 270static inline int pci_iov_resource_bar(struct pci_dev *dev, int resno)
d1b054da
YZ
271{
272 return 0;
273}
8c5cdb6a
YZ
274static inline void pci_restore_iov_state(struct pci_dev *dev)
275{
276}
a28724b0
YZ
277static inline int pci_iov_bus_range(struct pci_bus *bus)
278{
279 return 0;
280}
302b4215 281
d1b054da
YZ
282#endif /* CONFIG_PCI_IOV */
283
f39d5b72 284unsigned long pci_cardbus_resource_alignment(struct resource *);
0a2daa1c 285
0e52247a 286static inline resource_size_t pci_resource_alignment(struct pci_dev *dev,
f39d5b72 287 struct resource *res)
6faf17f6
CW
288{
289#ifdef CONFIG_PCI_IOV
290 int resno = res - dev->resource;
291
292 if (resno >= PCI_IOV_RESOURCES && resno <= PCI_IOV_RESOURCE_END)
293 return pci_sriov_resource_alignment(dev, resno);
294#endif
0a2daa1c
RP
295 if (dev->class >> 8 == PCI_CLASS_BRIDGE_CARDBUS)
296 return pci_cardbus_resource_alignment(res);
6faf17f6
CW
297 return resource_alignment(res);
298}
299
f39d5b72 300void pci_enable_acs(struct pci_dev *dev);
ae21ee65 301
b9c3b266
DC
302struct pci_dev_reset_methods {
303 u16 vendor;
304 u16 device;
305 int (*reset)(struct pci_dev *dev, int probe);
306};
307
93177a74 308#ifdef CONFIG_PCI_QUIRKS
f39d5b72 309int pci_dev_specific_reset(struct pci_dev *dev, int probe);
93177a74
RW
310#else
311static inline int pci_dev_specific_reset(struct pci_dev *dev, int probe)
312{
313 return -ENOTTY;
314}
315#endif
b9c3b266 316
557848c3 317#endif /* DRIVERS_PCI_H */