Merge remote-tracking branch 'asoc/fix/dapm' into asoc-linus
[linux-2.6-block.git] / drivers / pci / pci.c
CommitLineData
1da177e4 1/*
1da177e4
LT
2 * PCI Bus Services, see include/linux/pci.h for further explanation.
3 *
4 * Copyright 1993 -- 1997 Drew Eckhardt, Frederic Potter,
5 * David Mosberger-Tang
6 *
7 * Copyright 1997 -- 2000 Martin Mares <mj@ucw.cz>
8 */
9
10#include <linux/kernel.h>
11#include <linux/delay.h>
12#include <linux/init.h>
7c674700
LP
13#include <linux/of.h>
14#include <linux/of_pci.h>
1da177e4 15#include <linux/pci.h>
075c1771 16#include <linux/pm.h>
5a0e3ad6 17#include <linux/slab.h>
1da177e4
LT
18#include <linux/module.h>
19#include <linux/spinlock.h>
4e57b681 20#include <linux/string.h>
229f5afd 21#include <linux/log2.h>
7d715a6c 22#include <linux/pci-aspm.h>
c300bd2f 23#include <linux/pm_wakeup.h>
8dd7f803 24#include <linux/interrupt.h>
32a9a682 25#include <linux/device.h>
b67ea761 26#include <linux/pm_runtime.h>
608c3881 27#include <linux/pci_hotplug.h>
284f5f9d 28#include <asm-generic/pci-bridge.h>
32a9a682 29#include <asm/setup.h>
b07461a8 30#include <linux/aer.h>
bc56b9e0 31#include "pci.h"
1da177e4 32
00240c38
AS
33const char *pci_power_names[] = {
34 "error", "D0", "D1", "D2", "D3hot", "D3cold", "unknown",
35};
36EXPORT_SYMBOL_GPL(pci_power_names);
37
93177a74
RW
38int isa_dma_bridge_buggy;
39EXPORT_SYMBOL(isa_dma_bridge_buggy);
40
41int pci_pci_problems;
42EXPORT_SYMBOL(pci_pci_problems);
43
1ae861e6
RW
44unsigned int pci_pm_d3_delay;
45
df17e62e
MG
46static void pci_pme_list_scan(struct work_struct *work);
47
48static LIST_HEAD(pci_pme_list);
49static DEFINE_MUTEX(pci_pme_list_mutex);
50static DECLARE_DELAYED_WORK(pci_pme_work, pci_pme_list_scan);
51
52struct pci_pme_device {
53 struct list_head list;
54 struct pci_dev *dev;
55};
56
57#define PME_TIMEOUT 1000 /* How long between PME checks */
58
1ae861e6
RW
59static void pci_dev_d3_sleep(struct pci_dev *dev)
60{
61 unsigned int delay = dev->d3_delay;
62
63 if (delay < pci_pm_d3_delay)
64 delay = pci_pm_d3_delay;
65
66 msleep(delay);
67}
1da177e4 68
32a2eea7
JG
69#ifdef CONFIG_PCI_DOMAINS
70int pci_domains_supported = 1;
71#endif
72
4516a618
AN
73#define DEFAULT_CARDBUS_IO_SIZE (256)
74#define DEFAULT_CARDBUS_MEM_SIZE (64*1024*1024)
75/* pci=cbmemsize=nnM,cbiosize=nn can override this */
76unsigned long pci_cardbus_io_size = DEFAULT_CARDBUS_IO_SIZE;
77unsigned long pci_cardbus_mem_size = DEFAULT_CARDBUS_MEM_SIZE;
78
28760489
EB
79#define DEFAULT_HOTPLUG_IO_SIZE (256)
80#define DEFAULT_HOTPLUG_MEM_SIZE (2*1024*1024)
81/* pci=hpmemsize=nnM,hpiosize=nn can override this */
82unsigned long pci_hotplug_io_size = DEFAULT_HOTPLUG_IO_SIZE;
83unsigned long pci_hotplug_mem_size = DEFAULT_HOTPLUG_MEM_SIZE;
84
27d868b5 85enum pcie_bus_config_types pcie_bus_config = PCIE_BUS_DEFAULT;
b03e7495 86
ac1aa47b
JB
87/*
88 * The default CLS is used if arch didn't set CLS explicitly and not
89 * all pci devices agree on the same value. Arch can override either
90 * the dfl or actual value as it sees fit. Don't forget this is
91 * measured in 32-bit words, not bytes.
92 */
15856ad5 93u8 pci_dfl_cache_line_size = L1_CACHE_BYTES >> 2;
ac1aa47b
JB
94u8 pci_cache_line_size;
95
96c55900
MS
96/*
97 * If we set up a device for bus mastering, we need to check the latency
98 * timer as certain BIOSes forget to set it properly.
99 */
100unsigned int pcibios_max_latency = 255;
101
6748dcc2
RW
102/* If set, the PCIe ARI capability will not be used. */
103static bool pcie_ari_disabled;
104
1da177e4
LT
105/**
106 * pci_bus_max_busnr - returns maximum PCI bus number of given bus' children
107 * @bus: pointer to PCI bus structure to search
108 *
109 * Given a PCI bus, returns the highest PCI bus number present in the set
110 * including the given PCI bus and its list of child PCI buses.
111 */
07656d83 112unsigned char pci_bus_max_busnr(struct pci_bus *bus)
1da177e4 113{
94e6a9b9 114 struct pci_bus *tmp;
1da177e4
LT
115 unsigned char max, n;
116
b918c62e 117 max = bus->busn_res.end;
94e6a9b9
YW
118 list_for_each_entry(tmp, &bus->children, node) {
119 n = pci_bus_max_busnr(tmp);
3c78bc61 120 if (n > max)
1da177e4
LT
121 max = n;
122 }
123 return max;
124}
b82db5ce 125EXPORT_SYMBOL_GPL(pci_bus_max_busnr);
1da177e4 126
1684f5dd
AM
127#ifdef CONFIG_HAS_IOMEM
128void __iomem *pci_ioremap_bar(struct pci_dev *pdev, int bar)
129{
1f7bf3bf
BH
130 struct resource *res = &pdev->resource[bar];
131
1684f5dd
AM
132 /*
133 * Make sure the BAR is actually a memory resource, not an IO resource
134 */
646c0282 135 if (res->flags & IORESOURCE_UNSET || !(res->flags & IORESOURCE_MEM)) {
1f7bf3bf 136 dev_warn(&pdev->dev, "can't ioremap BAR %d: %pR\n", bar, res);
1684f5dd
AM
137 return NULL;
138 }
1f7bf3bf 139 return ioremap_nocache(res->start, resource_size(res));
1684f5dd
AM
140}
141EXPORT_SYMBOL_GPL(pci_ioremap_bar);
c43996f4
LR
142
143void __iomem *pci_ioremap_wc_bar(struct pci_dev *pdev, int bar)
144{
145 /*
146 * Make sure the BAR is actually a memory resource, not an IO resource
147 */
148 if (!(pci_resource_flags(pdev, bar) & IORESOURCE_MEM)) {
149 WARN_ON(1);
150 return NULL;
151 }
152 return ioremap_wc(pci_resource_start(pdev, bar),
153 pci_resource_len(pdev, bar));
154}
155EXPORT_SYMBOL_GPL(pci_ioremap_wc_bar);
1684f5dd
AM
156#endif
157
687d5fe3
ME
158
159static int __pci_find_next_cap_ttl(struct pci_bus *bus, unsigned int devfn,
160 u8 pos, int cap, int *ttl)
24a4e377
RD
161{
162 u8 id;
55db3208
SS
163 u16 ent;
164
165 pci_bus_read_config_byte(bus, devfn, pos, &pos);
24a4e377 166
687d5fe3 167 while ((*ttl)--) {
24a4e377
RD
168 if (pos < 0x40)
169 break;
170 pos &= ~3;
55db3208
SS
171 pci_bus_read_config_word(bus, devfn, pos, &ent);
172
173 id = ent & 0xff;
24a4e377
RD
174 if (id == 0xff)
175 break;
176 if (id == cap)
177 return pos;
55db3208 178 pos = (ent >> 8);
24a4e377
RD
179 }
180 return 0;
181}
182
687d5fe3
ME
183static int __pci_find_next_cap(struct pci_bus *bus, unsigned int devfn,
184 u8 pos, int cap)
185{
186 int ttl = PCI_FIND_CAP_TTL;
187
188 return __pci_find_next_cap_ttl(bus, devfn, pos, cap, &ttl);
189}
190
24a4e377
RD
191int pci_find_next_capability(struct pci_dev *dev, u8 pos, int cap)
192{
193 return __pci_find_next_cap(dev->bus, dev->devfn,
194 pos + PCI_CAP_LIST_NEXT, cap);
195}
196EXPORT_SYMBOL_GPL(pci_find_next_capability);
197
d3bac118
ME
198static int __pci_bus_find_cap_start(struct pci_bus *bus,
199 unsigned int devfn, u8 hdr_type)
1da177e4
LT
200{
201 u16 status;
1da177e4
LT
202
203 pci_bus_read_config_word(bus, devfn, PCI_STATUS, &status);
204 if (!(status & PCI_STATUS_CAP_LIST))
205 return 0;
206
207 switch (hdr_type) {
208 case PCI_HEADER_TYPE_NORMAL:
209 case PCI_HEADER_TYPE_BRIDGE:
d3bac118 210 return PCI_CAPABILITY_LIST;
1da177e4 211 case PCI_HEADER_TYPE_CARDBUS:
d3bac118 212 return PCI_CB_CAPABILITY_LIST;
1da177e4 213 }
d3bac118
ME
214
215 return 0;
1da177e4
LT
216}
217
218/**
f7625980 219 * pci_find_capability - query for devices' capabilities
1da177e4
LT
220 * @dev: PCI device to query
221 * @cap: capability code
222 *
223 * Tell if a device supports a given PCI capability.
224 * Returns the address of the requested capability structure within the
225 * device's PCI configuration space or 0 in case the device does not
226 * support it. Possible values for @cap:
227 *
f7625980
BH
228 * %PCI_CAP_ID_PM Power Management
229 * %PCI_CAP_ID_AGP Accelerated Graphics Port
230 * %PCI_CAP_ID_VPD Vital Product Data
231 * %PCI_CAP_ID_SLOTID Slot Identification
1da177e4 232 * %PCI_CAP_ID_MSI Message Signalled Interrupts
f7625980 233 * %PCI_CAP_ID_CHSWP CompactPCI HotSwap
1da177e4
LT
234 * %PCI_CAP_ID_PCIX PCI-X
235 * %PCI_CAP_ID_EXP PCI Express
236 */
237int pci_find_capability(struct pci_dev *dev, int cap)
238{
d3bac118
ME
239 int pos;
240
241 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
242 if (pos)
243 pos = __pci_find_next_cap(dev->bus, dev->devfn, pos, cap);
244
245 return pos;
1da177e4 246}
b7fe9434 247EXPORT_SYMBOL(pci_find_capability);
1da177e4
LT
248
249/**
f7625980 250 * pci_bus_find_capability - query for devices' capabilities
1da177e4
LT
251 * @bus: the PCI bus to query
252 * @devfn: PCI device to query
253 * @cap: capability code
254 *
255 * Like pci_find_capability() but works for pci devices that do not have a
f7625980 256 * pci_dev structure set up yet.
1da177e4
LT
257 *
258 * Returns the address of the requested capability structure within the
259 * device's PCI configuration space or 0 in case the device does not
260 * support it.
261 */
262int pci_bus_find_capability(struct pci_bus *bus, unsigned int devfn, int cap)
263{
d3bac118 264 int pos;
1da177e4
LT
265 u8 hdr_type;
266
267 pci_bus_read_config_byte(bus, devfn, PCI_HEADER_TYPE, &hdr_type);
268
d3bac118
ME
269 pos = __pci_bus_find_cap_start(bus, devfn, hdr_type & 0x7f);
270 if (pos)
271 pos = __pci_find_next_cap(bus, devfn, pos, cap);
272
273 return pos;
1da177e4 274}
b7fe9434 275EXPORT_SYMBOL(pci_bus_find_capability);
1da177e4
LT
276
277/**
44a9a36f 278 * pci_find_next_ext_capability - Find an extended capability
1da177e4 279 * @dev: PCI device to query
44a9a36f 280 * @start: address at which to start looking (0 to start at beginning of list)
1da177e4
LT
281 * @cap: capability code
282 *
44a9a36f 283 * Returns the address of the next matching extended capability structure
1da177e4 284 * within the device's PCI configuration space or 0 if the device does
44a9a36f
BH
285 * not support it. Some capabilities can occur several times, e.g., the
286 * vendor-specific capability, and this provides a way to find them all.
1da177e4 287 */
44a9a36f 288int pci_find_next_ext_capability(struct pci_dev *dev, int start, int cap)
1da177e4
LT
289{
290 u32 header;
557848c3
ZY
291 int ttl;
292 int pos = PCI_CFG_SPACE_SIZE;
1da177e4 293
557848c3
ZY
294 /* minimum 8 bytes per capability */
295 ttl = (PCI_CFG_SPACE_EXP_SIZE - PCI_CFG_SPACE_SIZE) / 8;
296
297 if (dev->cfg_size <= PCI_CFG_SPACE_SIZE)
1da177e4
LT
298 return 0;
299
44a9a36f
BH
300 if (start)
301 pos = start;
302
1da177e4
LT
303 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
304 return 0;
305
306 /*
307 * If we have no capabilities, this is indicated by cap ID,
308 * cap version and next pointer all being 0.
309 */
310 if (header == 0)
311 return 0;
312
313 while (ttl-- > 0) {
44a9a36f 314 if (PCI_EXT_CAP_ID(header) == cap && pos != start)
1da177e4
LT
315 return pos;
316
317 pos = PCI_EXT_CAP_NEXT(header);
557848c3 318 if (pos < PCI_CFG_SPACE_SIZE)
1da177e4
LT
319 break;
320
321 if (pci_read_config_dword(dev, pos, &header) != PCIBIOS_SUCCESSFUL)
322 break;
323 }
324
325 return 0;
326}
44a9a36f
BH
327EXPORT_SYMBOL_GPL(pci_find_next_ext_capability);
328
329/**
330 * pci_find_ext_capability - Find an extended capability
331 * @dev: PCI device to query
332 * @cap: capability code
333 *
334 * Returns the address of the requested extended capability structure
335 * within the device's PCI configuration space or 0 if the device does
336 * not support it. Possible values for @cap:
337 *
338 * %PCI_EXT_CAP_ID_ERR Advanced Error Reporting
339 * %PCI_EXT_CAP_ID_VC Virtual Channel
340 * %PCI_EXT_CAP_ID_DSN Device Serial Number
341 * %PCI_EXT_CAP_ID_PWR Power Budgeting
342 */
343int pci_find_ext_capability(struct pci_dev *dev, int cap)
344{
345 return pci_find_next_ext_capability(dev, 0, cap);
346}
3a720d72 347EXPORT_SYMBOL_GPL(pci_find_ext_capability);
1da177e4 348
687d5fe3
ME
349static int __pci_find_next_ht_cap(struct pci_dev *dev, int pos, int ht_cap)
350{
351 int rc, ttl = PCI_FIND_CAP_TTL;
352 u8 cap, mask;
353
354 if (ht_cap == HT_CAPTYPE_SLAVE || ht_cap == HT_CAPTYPE_HOST)
355 mask = HT_3BIT_CAP_MASK;
356 else
357 mask = HT_5BIT_CAP_MASK;
358
359 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn, pos,
360 PCI_CAP_ID_HT, &ttl);
361 while (pos) {
362 rc = pci_read_config_byte(dev, pos + 3, &cap);
363 if (rc != PCIBIOS_SUCCESSFUL)
364 return 0;
365
366 if ((cap & mask) == ht_cap)
367 return pos;
368
47a4d5be
BG
369 pos = __pci_find_next_cap_ttl(dev->bus, dev->devfn,
370 pos + PCI_CAP_LIST_NEXT,
687d5fe3
ME
371 PCI_CAP_ID_HT, &ttl);
372 }
373
374 return 0;
375}
376/**
377 * pci_find_next_ht_capability - query a device's Hypertransport capabilities
378 * @dev: PCI device to query
379 * @pos: Position from which to continue searching
380 * @ht_cap: Hypertransport capability code
381 *
382 * To be used in conjunction with pci_find_ht_capability() to search for
383 * all capabilities matching @ht_cap. @pos should always be a value returned
384 * from pci_find_ht_capability().
385 *
386 * NB. To be 100% safe against broken PCI devices, the caller should take
387 * steps to avoid an infinite loop.
388 */
389int pci_find_next_ht_capability(struct pci_dev *dev, int pos, int ht_cap)
390{
391 return __pci_find_next_ht_cap(dev, pos + PCI_CAP_LIST_NEXT, ht_cap);
392}
393EXPORT_SYMBOL_GPL(pci_find_next_ht_capability);
394
395/**
396 * pci_find_ht_capability - query a device's Hypertransport capabilities
397 * @dev: PCI device to query
398 * @ht_cap: Hypertransport capability code
399 *
400 * Tell if a device supports a given Hypertransport capability.
401 * Returns an address within the device's PCI configuration space
402 * or 0 in case the device does not support the request capability.
403 * The address points to the PCI capability, of type PCI_CAP_ID_HT,
404 * which has a Hypertransport capability matching @ht_cap.
405 */
406int pci_find_ht_capability(struct pci_dev *dev, int ht_cap)
407{
408 int pos;
409
410 pos = __pci_bus_find_cap_start(dev->bus, dev->devfn, dev->hdr_type);
411 if (pos)
412 pos = __pci_find_next_ht_cap(dev, pos, ht_cap);
413
414 return pos;
415}
416EXPORT_SYMBOL_GPL(pci_find_ht_capability);
417
1da177e4
LT
418/**
419 * pci_find_parent_resource - return resource region of parent bus of given region
420 * @dev: PCI device structure contains resources to be searched
421 * @res: child resource record for which parent is sought
422 *
423 * For given resource region of given device, return the resource
f44116ae 424 * region of parent bus the given region is contained in.
1da177e4 425 */
3c78bc61
RD
426struct resource *pci_find_parent_resource(const struct pci_dev *dev,
427 struct resource *res)
1da177e4
LT
428{
429 const struct pci_bus *bus = dev->bus;
f44116ae 430 struct resource *r;
1da177e4 431 int i;
1da177e4 432
89a74ecc 433 pci_bus_for_each_resource(bus, r, i) {
1da177e4
LT
434 if (!r)
435 continue;
f44116ae
BH
436 if (res->start && resource_contains(r, res)) {
437
438 /*
439 * If the window is prefetchable but the BAR is
440 * not, the allocator made a mistake.
441 */
442 if (r->flags & IORESOURCE_PREFETCH &&
443 !(res->flags & IORESOURCE_PREFETCH))
444 return NULL;
445
446 /*
447 * If we're below a transparent bridge, there may
448 * be both a positively-decoded aperture and a
449 * subtractively-decoded region that contain the BAR.
450 * We want the positively-decoded one, so this depends
451 * on pci_bus_for_each_resource() giving us those
452 * first.
453 */
454 return r;
455 }
1da177e4 456 }
f44116ae 457 return NULL;
1da177e4 458}
b7fe9434 459EXPORT_SYMBOL(pci_find_parent_resource);
1da177e4 460
c56d4450
HS
461/**
462 * pci_find_pcie_root_port - return PCIe Root Port
463 * @dev: PCI device to query
464 *
465 * Traverse up the parent chain and return the PCIe Root Port PCI Device
466 * for a given PCI Device.
467 */
468struct pci_dev *pci_find_pcie_root_port(struct pci_dev *dev)
469{
470 struct pci_dev *bridge, *highest_pcie_bridge = NULL;
471
472 bridge = pci_upstream_bridge(dev);
473 while (bridge && pci_is_pcie(bridge)) {
474 highest_pcie_bridge = bridge;
475 bridge = pci_upstream_bridge(bridge);
476 }
477
478 if (pci_pcie_type(highest_pcie_bridge) != PCI_EXP_TYPE_ROOT_PORT)
479 return NULL;
480
481 return highest_pcie_bridge;
482}
483EXPORT_SYMBOL(pci_find_pcie_root_port);
484
157e876f
AW
485/**
486 * pci_wait_for_pending - wait for @mask bit(s) to clear in status word @pos
487 * @dev: the PCI device to operate on
488 * @pos: config space offset of status word
489 * @mask: mask of bit(s) to care about in status word
490 *
491 * Return 1 when mask bit(s) in status word clear, 0 otherwise.
492 */
493int pci_wait_for_pending(struct pci_dev *dev, int pos, u16 mask)
494{
495 int i;
496
497 /* Wait for Transaction Pending bit clean */
498 for (i = 0; i < 4; i++) {
499 u16 status;
500 if (i)
501 msleep((1 << (i - 1)) * 100);
502
503 pci_read_config_word(dev, pos, &status);
504 if (!(status & mask))
505 return 1;
506 }
507
508 return 0;
509}
510
064b53db 511/**
70675e0b 512 * pci_restore_bars - restore a device's BAR values (e.g. after wake-up)
064b53db
JL
513 * @dev: PCI device to have its BARs restored
514 *
515 * Restore the BAR values for a given device, so as to make it
516 * accessible by its driver.
517 */
3c78bc61 518static void pci_restore_bars(struct pci_dev *dev)
064b53db 519{
bc5f5a82 520 int i;
064b53db 521
70675e0b
WY
522 /* Per SR-IOV spec 3.4.1.11, VF BARs are RO zero */
523 if (dev->is_virtfn)
524 return;
525
bc5f5a82 526 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++)
14add80b 527 pci_update_resource(dev, i);
064b53db
JL
528}
529
961d9120
RW
530static struct pci_platform_pm_ops *pci_platform_pm;
531
532int pci_set_platform_pm(struct pci_platform_pm_ops *ops)
533{
eb9d0fe4 534 if (!ops->is_manageable || !ops->set_state || !ops->choose_state
d2e5f0c1 535 || !ops->sleep_wake)
961d9120
RW
536 return -EINVAL;
537 pci_platform_pm = ops;
538 return 0;
539}
540
541static inline bool platform_pci_power_manageable(struct pci_dev *dev)
542{
543 return pci_platform_pm ? pci_platform_pm->is_manageable(dev) : false;
544}
545
546static inline int platform_pci_set_power_state(struct pci_dev *dev,
3c78bc61 547 pci_power_t t)
961d9120
RW
548{
549 return pci_platform_pm ? pci_platform_pm->set_state(dev, t) : -ENOSYS;
550}
551
552static inline pci_power_t platform_pci_choose_state(struct pci_dev *dev)
553{
554 return pci_platform_pm ?
555 pci_platform_pm->choose_state(dev) : PCI_POWER_ERROR;
556}
8f7020d3 557
eb9d0fe4
RW
558static inline int platform_pci_sleep_wake(struct pci_dev *dev, bool enable)
559{
560 return pci_platform_pm ?
561 pci_platform_pm->sleep_wake(dev, enable) : -ENODEV;
562}
563
b67ea761
RW
564static inline int platform_pci_run_wake(struct pci_dev *dev, bool enable)
565{
566 return pci_platform_pm ?
567 pci_platform_pm->run_wake(dev, enable) : -ENODEV;
568}
569
bac2a909
RW
570static inline bool platform_pci_need_resume(struct pci_dev *dev)
571{
572 return pci_platform_pm ? pci_platform_pm->need_resume(dev) : false;
573}
574
1da177e4 575/**
44e4e66e
RW
576 * pci_raw_set_power_state - Use PCI PM registers to set the power state of
577 * given PCI device
578 * @dev: PCI device to handle.
44e4e66e 579 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
1da177e4 580 *
44e4e66e
RW
581 * RETURN VALUE:
582 * -EINVAL if the requested state is invalid.
583 * -EIO if device does not support PCI PM or its PM capabilities register has a
584 * wrong version, or device doesn't support the requested state.
585 * 0 if device already is in the requested state.
586 * 0 if device's power state has been successfully changed.
1da177e4 587 */
f00a20ef 588static int pci_raw_set_power_state(struct pci_dev *dev, pci_power_t state)
1da177e4 589{
337001b6 590 u16 pmcsr;
44e4e66e 591 bool need_restore = false;
1da177e4 592
4a865905
RW
593 /* Check if we're already there */
594 if (dev->current_state == state)
595 return 0;
596
337001b6 597 if (!dev->pm_cap)
cca03dec
AL
598 return -EIO;
599
44e4e66e
RW
600 if (state < PCI_D0 || state > PCI_D3hot)
601 return -EINVAL;
602
1da177e4 603 /* Validate current state:
f7625980 604 * Can enter D0 from any state, but if we can only go deeper
1da177e4
LT
605 * to sleep if we're already in a low power state
606 */
4a865905 607 if (state != PCI_D0 && dev->current_state <= PCI_D3cold
44e4e66e 608 && dev->current_state > state) {
227f0647
RD
609 dev_err(&dev->dev, "invalid power transition (from state %d to %d)\n",
610 dev->current_state, state);
1da177e4 611 return -EINVAL;
44e4e66e 612 }
1da177e4 613
1da177e4 614 /* check if this device supports the desired state */
337001b6
RW
615 if ((state == PCI_D1 && !dev->d1_support)
616 || (state == PCI_D2 && !dev->d2_support))
3fe9d19f 617 return -EIO;
1da177e4 618
337001b6 619 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
064b53db 620
32a36585 621 /* If we're (effectively) in D3, force entire word to 0.
1da177e4
LT
622 * This doesn't affect PME_Status, disables PME_En, and
623 * sets PowerState to 0.
624 */
32a36585 625 switch (dev->current_state) {
d3535fbb
JL
626 case PCI_D0:
627 case PCI_D1:
628 case PCI_D2:
629 pmcsr &= ~PCI_PM_CTRL_STATE_MASK;
630 pmcsr |= state;
631 break;
f62795f1
RW
632 case PCI_D3hot:
633 case PCI_D3cold:
32a36585
JL
634 case PCI_UNKNOWN: /* Boot-up */
635 if ((pmcsr & PCI_PM_CTRL_STATE_MASK) == PCI_D3hot
f00a20ef 636 && !(pmcsr & PCI_PM_CTRL_NO_SOFT_RESET))
44e4e66e 637 need_restore = true;
32a36585 638 /* Fall-through: force to D0 */
32a36585 639 default:
d3535fbb 640 pmcsr = 0;
32a36585 641 break;
1da177e4
LT
642 }
643
644 /* enter specified state */
337001b6 645 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
1da177e4
LT
646
647 /* Mandatory power management transition delays */
648 /* see PCI PM 1.1 5.6.1 table 18 */
649 if (state == PCI_D3hot || dev->current_state == PCI_D3hot)
1ae861e6 650 pci_dev_d3_sleep(dev);
1da177e4 651 else if (state == PCI_D2 || dev->current_state == PCI_D2)
aa8c6c93 652 udelay(PCI_PM_D2_DELAY);
1da177e4 653
e13cdbd7
RW
654 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
655 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
656 if (dev->current_state != state && printk_ratelimit())
227f0647
RD
657 dev_info(&dev->dev, "Refused to change power state, currently in D%d\n",
658 dev->current_state);
064b53db 659
448bd857
HY
660 /*
661 * According to section 5.4.1 of the "PCI BUS POWER MANAGEMENT
064b53db
JL
662 * INTERFACE SPECIFICATION, REV. 1.2", a device transitioning
663 * from D3hot to D0 _may_ perform an internal reset, thereby
664 * going to "D0 Uninitialized" rather than "D0 Initialized".
665 * For example, at least some versions of the 3c905B and the
666 * 3c556B exhibit this behaviour.
667 *
668 * At least some laptop BIOSen (e.g. the Thinkpad T21) leave
669 * devices in a D3hot state at boot. Consequently, we need to
670 * restore at least the BARs so that the device will be
671 * accessible to its driver.
672 */
673 if (need_restore)
674 pci_restore_bars(dev);
675
f00a20ef 676 if (dev->bus->self)
7d715a6c
SL
677 pcie_aspm_pm_state_change(dev->bus->self);
678
1da177e4
LT
679 return 0;
680}
681
44e4e66e
RW
682/**
683 * pci_update_current_state - Read PCI power state of given device from its
684 * PCI PM registers and cache it
685 * @dev: PCI device to handle.
f06fc0b6 686 * @state: State to cache in case the device doesn't have the PM capability
44e4e66e 687 */
73410429 688void pci_update_current_state(struct pci_dev *dev, pci_power_t state)
44e4e66e 689{
337001b6 690 if (dev->pm_cap) {
44e4e66e
RW
691 u16 pmcsr;
692
448bd857
HY
693 /*
694 * Configuration space is not accessible for device in
695 * D3cold, so just keep or set D3cold for safety
696 */
697 if (dev->current_state == PCI_D3cold)
698 return;
699 if (state == PCI_D3cold) {
700 dev->current_state = PCI_D3cold;
701 return;
702 }
337001b6 703 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
44e4e66e 704 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
f06fc0b6
RW
705 } else {
706 dev->current_state = state;
44e4e66e
RW
707 }
708}
709
db288c9c
RW
710/**
711 * pci_power_up - Put the given device into D0 forcibly
712 * @dev: PCI device to power up
713 */
714void pci_power_up(struct pci_dev *dev)
715{
716 if (platform_pci_power_manageable(dev))
717 platform_pci_set_power_state(dev, PCI_D0);
718
719 pci_raw_set_power_state(dev, PCI_D0);
720 pci_update_current_state(dev, PCI_D0);
721}
722
0e5dd46b
RW
723/**
724 * pci_platform_power_transition - Use platform to change device power state
725 * @dev: PCI device to handle.
726 * @state: State to put the device into.
727 */
728static int pci_platform_power_transition(struct pci_dev *dev, pci_power_t state)
729{
730 int error;
731
732 if (platform_pci_power_manageable(dev)) {
733 error = platform_pci_set_power_state(dev, state);
734 if (!error)
735 pci_update_current_state(dev, state);
769ba721 736 } else
0e5dd46b 737 error = -ENODEV;
769ba721
RW
738
739 if (error && !dev->pm_cap) /* Fall back to PCI_D0 */
740 dev->current_state = PCI_D0;
0e5dd46b
RW
741
742 return error;
743}
744
0b950f0f
SH
745/**
746 * pci_wakeup - Wake up a PCI device
747 * @pci_dev: Device to handle.
748 * @ign: ignored parameter
749 */
750static int pci_wakeup(struct pci_dev *pci_dev, void *ign)
751{
752 pci_wakeup_event(pci_dev);
753 pm_request_resume(&pci_dev->dev);
754 return 0;
755}
756
757/**
758 * pci_wakeup_bus - Walk given bus and wake up devices on it
759 * @bus: Top bus of the subtree to walk.
760 */
761static void pci_wakeup_bus(struct pci_bus *bus)
762{
763 if (bus)
764 pci_walk_bus(bus, pci_wakeup, NULL);
765}
766
0e5dd46b
RW
767/**
768 * __pci_start_power_transition - Start power transition of a PCI device
769 * @dev: PCI device to handle.
770 * @state: State to put the device into.
771 */
772static void __pci_start_power_transition(struct pci_dev *dev, pci_power_t state)
773{
448bd857 774 if (state == PCI_D0) {
0e5dd46b 775 pci_platform_power_transition(dev, PCI_D0);
448bd857
HY
776 /*
777 * Mandatory power management transition delays, see
778 * PCI Express Base Specification Revision 2.0 Section
779 * 6.6.1: Conventional Reset. Do not delay for
780 * devices powered on/off by corresponding bridge,
781 * because have already delayed for the bridge.
782 */
783 if (dev->runtime_d3cold) {
784 msleep(dev->d3cold_delay);
785 /*
786 * When powering on a bridge from D3cold, the
787 * whole hierarchy may be powered on into
788 * D0uninitialized state, resume them to give
789 * them a chance to suspend again
790 */
791 pci_wakeup_bus(dev->subordinate);
792 }
793 }
794}
795
796/**
797 * __pci_dev_set_current_state - Set current state of a PCI device
798 * @dev: Device to handle
799 * @data: pointer to state to be set
800 */
801static int __pci_dev_set_current_state(struct pci_dev *dev, void *data)
802{
803 pci_power_t state = *(pci_power_t *)data;
804
805 dev->current_state = state;
806 return 0;
807}
808
809/**
810 * __pci_bus_set_current_state - Walk given bus and set current state of devices
811 * @bus: Top bus of the subtree to walk.
812 * @state: state to be set
813 */
814static void __pci_bus_set_current_state(struct pci_bus *bus, pci_power_t state)
815{
816 if (bus)
817 pci_walk_bus(bus, __pci_dev_set_current_state, &state);
0e5dd46b
RW
818}
819
820/**
821 * __pci_complete_power_transition - Complete power transition of a PCI device
822 * @dev: PCI device to handle.
823 * @state: State to put the device into.
824 *
825 * This function should not be called directly by device drivers.
826 */
827int __pci_complete_power_transition(struct pci_dev *dev, pci_power_t state)
828{
448bd857
HY
829 int ret;
830
db288c9c 831 if (state <= PCI_D0)
448bd857
HY
832 return -EINVAL;
833 ret = pci_platform_power_transition(dev, state);
834 /* Power off the bridge may power off the whole hierarchy */
835 if (!ret && state == PCI_D3cold)
836 __pci_bus_set_current_state(dev->subordinate, PCI_D3cold);
837 return ret;
0e5dd46b
RW
838}
839EXPORT_SYMBOL_GPL(__pci_complete_power_transition);
840
44e4e66e
RW
841/**
842 * pci_set_power_state - Set the power state of a PCI device
843 * @dev: PCI device to handle.
844 * @state: PCI power state (D0, D1, D2, D3hot) to put the device into.
845 *
877d0310 846 * Transition a device to a new power state, using the platform firmware and/or
44e4e66e
RW
847 * the device's PCI PM registers.
848 *
849 * RETURN VALUE:
850 * -EINVAL if the requested state is invalid.
851 * -EIO if device does not support PCI PM or its PM capabilities register has a
852 * wrong version, or device doesn't support the requested state.
853 * 0 if device already is in the requested state.
854 * 0 if device's power state has been successfully changed.
855 */
856int pci_set_power_state(struct pci_dev *dev, pci_power_t state)
857{
337001b6 858 int error;
44e4e66e
RW
859
860 /* bound the state we're entering */
448bd857
HY
861 if (state > PCI_D3cold)
862 state = PCI_D3cold;
44e4e66e
RW
863 else if (state < PCI_D0)
864 state = PCI_D0;
865 else if ((state == PCI_D1 || state == PCI_D2) && pci_no_d1d2(dev))
866 /*
867 * If the device or the parent bridge do not support PCI PM,
868 * ignore the request if we're doing anything other than putting
869 * it into D0 (which would only happen on boot).
870 */
871 return 0;
872
db288c9c
RW
873 /* Check if we're already there */
874 if (dev->current_state == state)
875 return 0;
876
0e5dd46b
RW
877 __pci_start_power_transition(dev, state);
878
979b1791
AC
879 /* This device is quirked not to be put into D3, so
880 don't put it in D3 */
448bd857 881 if (state >= PCI_D3hot && (dev->dev_flags & PCI_DEV_FLAGS_NO_D3))
979b1791 882 return 0;
44e4e66e 883
448bd857
HY
884 /*
885 * To put device in D3cold, we put device into D3hot in native
886 * way, then put device into D3cold with platform ops
887 */
888 error = pci_raw_set_power_state(dev, state > PCI_D3hot ?
889 PCI_D3hot : state);
44e4e66e 890
0e5dd46b
RW
891 if (!__pci_complete_power_transition(dev, state))
892 error = 0;
44e4e66e
RW
893
894 return error;
895}
b7fe9434 896EXPORT_SYMBOL(pci_set_power_state);
44e4e66e 897
1da177e4
LT
898/**
899 * pci_choose_state - Choose the power state of a PCI device
900 * @dev: PCI device to be suspended
901 * @state: target sleep state for the whole system. This is the value
902 * that is passed to suspend() function.
903 *
904 * Returns PCI power state suitable for given device and given system
905 * message.
906 */
907
908pci_power_t pci_choose_state(struct pci_dev *dev, pm_message_t state)
909{
ab826ca4 910 pci_power_t ret;
0f64474b 911
728cdb75 912 if (!dev->pm_cap)
1da177e4
LT
913 return PCI_D0;
914
961d9120
RW
915 ret = platform_pci_choose_state(dev);
916 if (ret != PCI_POWER_ERROR)
917 return ret;
ca078bae
PM
918
919 switch (state.event) {
920 case PM_EVENT_ON:
921 return PCI_D0;
922 case PM_EVENT_FREEZE:
b887d2e6
DB
923 case PM_EVENT_PRETHAW:
924 /* REVISIT both freeze and pre-thaw "should" use D0 */
ca078bae 925 case PM_EVENT_SUSPEND:
3a2d5b70 926 case PM_EVENT_HIBERNATE:
ca078bae 927 return PCI_D3hot;
1da177e4 928 default:
80ccba11
BH
929 dev_info(&dev->dev, "unrecognized suspend event %d\n",
930 state.event);
1da177e4
LT
931 BUG();
932 }
933 return PCI_D0;
934}
1da177e4
LT
935EXPORT_SYMBOL(pci_choose_state);
936
89858517
YZ
937#define PCI_EXP_SAVE_REGS 7
938
fd0f7f73
AW
939static struct pci_cap_saved_state *_pci_find_saved_cap(struct pci_dev *pci_dev,
940 u16 cap, bool extended)
34a4876e
YL
941{
942 struct pci_cap_saved_state *tmp;
34a4876e 943
b67bfe0d 944 hlist_for_each_entry(tmp, &pci_dev->saved_cap_space, next) {
fd0f7f73 945 if (tmp->cap.cap_extended == extended && tmp->cap.cap_nr == cap)
34a4876e
YL
946 return tmp;
947 }
948 return NULL;
949}
950
fd0f7f73
AW
951struct pci_cap_saved_state *pci_find_saved_cap(struct pci_dev *dev, char cap)
952{
953 return _pci_find_saved_cap(dev, cap, false);
954}
955
956struct pci_cap_saved_state *pci_find_saved_ext_cap(struct pci_dev *dev, u16 cap)
957{
958 return _pci_find_saved_cap(dev, cap, true);
959}
960
b56a5a23
MT
961static int pci_save_pcie_state(struct pci_dev *dev)
962{
59875ae4 963 int i = 0;
b56a5a23
MT
964 struct pci_cap_saved_state *save_state;
965 u16 *cap;
966
59875ae4 967 if (!pci_is_pcie(dev))
b56a5a23
MT
968 return 0;
969
9f35575d 970 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
b56a5a23 971 if (!save_state) {
e496b617 972 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
b56a5a23
MT
973 return -ENOMEM;
974 }
63f4898a 975
59875ae4
JL
976 cap = (u16 *)&save_state->cap.data[0];
977 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &cap[i++]);
978 pcie_capability_read_word(dev, PCI_EXP_LNKCTL, &cap[i++]);
979 pcie_capability_read_word(dev, PCI_EXP_SLTCTL, &cap[i++]);
980 pcie_capability_read_word(dev, PCI_EXP_RTCTL, &cap[i++]);
981 pcie_capability_read_word(dev, PCI_EXP_DEVCTL2, &cap[i++]);
982 pcie_capability_read_word(dev, PCI_EXP_LNKCTL2, &cap[i++]);
983 pcie_capability_read_word(dev, PCI_EXP_SLTCTL2, &cap[i++]);
9cb604ed 984
b56a5a23
MT
985 return 0;
986}
987
988static void pci_restore_pcie_state(struct pci_dev *dev)
989{
59875ae4 990 int i = 0;
b56a5a23
MT
991 struct pci_cap_saved_state *save_state;
992 u16 *cap;
993
994 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_EXP);
59875ae4 995 if (!save_state)
9cb604ed
MS
996 return;
997
59875ae4
JL
998 cap = (u16 *)&save_state->cap.data[0];
999 pcie_capability_write_word(dev, PCI_EXP_DEVCTL, cap[i++]);
1000 pcie_capability_write_word(dev, PCI_EXP_LNKCTL, cap[i++]);
1001 pcie_capability_write_word(dev, PCI_EXP_SLTCTL, cap[i++]);
1002 pcie_capability_write_word(dev, PCI_EXP_RTCTL, cap[i++]);
1003 pcie_capability_write_word(dev, PCI_EXP_DEVCTL2, cap[i++]);
1004 pcie_capability_write_word(dev, PCI_EXP_LNKCTL2, cap[i++]);
1005 pcie_capability_write_word(dev, PCI_EXP_SLTCTL2, cap[i++]);
b56a5a23
MT
1006}
1007
cc692a5f
SH
1008
1009static int pci_save_pcix_state(struct pci_dev *dev)
1010{
63f4898a 1011 int pos;
cc692a5f 1012 struct pci_cap_saved_state *save_state;
cc692a5f
SH
1013
1014 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
0a1a9b49 1015 if (!pos)
cc692a5f
SH
1016 return 0;
1017
f34303de 1018 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
cc692a5f 1019 if (!save_state) {
e496b617 1020 dev_err(&dev->dev, "buffer not found in %s\n", __func__);
cc692a5f
SH
1021 return -ENOMEM;
1022 }
cc692a5f 1023
24a4742f
AW
1024 pci_read_config_word(dev, pos + PCI_X_CMD,
1025 (u16 *)save_state->cap.data);
63f4898a 1026
cc692a5f
SH
1027 return 0;
1028}
1029
1030static void pci_restore_pcix_state(struct pci_dev *dev)
1031{
1032 int i = 0, pos;
1033 struct pci_cap_saved_state *save_state;
1034 u16 *cap;
1035
1036 save_state = pci_find_saved_cap(dev, PCI_CAP_ID_PCIX);
1037 pos = pci_find_capability(dev, PCI_CAP_ID_PCIX);
0a1a9b49 1038 if (!save_state || !pos)
cc692a5f 1039 return;
24a4742f 1040 cap = (u16 *)&save_state->cap.data[0];
cc692a5f
SH
1041
1042 pci_write_config_word(dev, pos + PCI_X_CMD, cap[i++]);
cc692a5f
SH
1043}
1044
1045
1da177e4
LT
1046/**
1047 * pci_save_state - save the PCI configuration space of a device before suspending
1048 * @dev: - PCI device that we're dealing with
1da177e4 1049 */
3c78bc61 1050int pci_save_state(struct pci_dev *dev)
1da177e4
LT
1051{
1052 int i;
1053 /* XXX: 100% dword access ok here? */
1054 for (i = 0; i < 16; i++)
9e0b5b2c 1055 pci_read_config_dword(dev, i * 4, &dev->saved_config_space[i]);
aa8c6c93 1056 dev->state_saved = true;
79e50e72
QL
1057
1058 i = pci_save_pcie_state(dev);
1059 if (i != 0)
b56a5a23 1060 return i;
79e50e72
QL
1061
1062 i = pci_save_pcix_state(dev);
1063 if (i != 0)
cc692a5f 1064 return i;
79e50e72 1065
754834b9 1066 return pci_save_vc_state(dev);
1da177e4 1067}
b7fe9434 1068EXPORT_SYMBOL(pci_save_state);
1da177e4 1069
ebfc5b80
RW
1070static void pci_restore_config_dword(struct pci_dev *pdev, int offset,
1071 u32 saved_val, int retry)
1072{
1073 u32 val;
1074
1075 pci_read_config_dword(pdev, offset, &val);
1076 if (val == saved_val)
1077 return;
1078
1079 for (;;) {
227f0647
RD
1080 dev_dbg(&pdev->dev, "restoring config space at offset %#x (was %#x, writing %#x)\n",
1081 offset, val, saved_val);
ebfc5b80
RW
1082 pci_write_config_dword(pdev, offset, saved_val);
1083 if (retry-- <= 0)
1084 return;
1085
1086 pci_read_config_dword(pdev, offset, &val);
1087 if (val == saved_val)
1088 return;
1089
1090 mdelay(1);
1091 }
1092}
1093
a6cb9ee7
RW
1094static void pci_restore_config_space_range(struct pci_dev *pdev,
1095 int start, int end, int retry)
ebfc5b80
RW
1096{
1097 int index;
1098
1099 for (index = end; index >= start; index--)
1100 pci_restore_config_dword(pdev, 4 * index,
1101 pdev->saved_config_space[index],
1102 retry);
1103}
1104
a6cb9ee7
RW
1105static void pci_restore_config_space(struct pci_dev *pdev)
1106{
1107 if (pdev->hdr_type == PCI_HEADER_TYPE_NORMAL) {
1108 pci_restore_config_space_range(pdev, 10, 15, 0);
1109 /* Restore BARs before the command register. */
1110 pci_restore_config_space_range(pdev, 4, 9, 10);
1111 pci_restore_config_space_range(pdev, 0, 3, 0);
1112 } else {
1113 pci_restore_config_space_range(pdev, 0, 15, 0);
1114 }
1115}
1116
f7625980 1117/**
1da177e4
LT
1118 * pci_restore_state - Restore the saved state of a PCI device
1119 * @dev: - PCI device that we're dealing with
1da177e4 1120 */
1d3c16a8 1121void pci_restore_state(struct pci_dev *dev)
1da177e4 1122{
c82f63e4 1123 if (!dev->state_saved)
1d3c16a8 1124 return;
4b77b0a2 1125
b56a5a23
MT
1126 /* PCI Express register must be restored first */
1127 pci_restore_pcie_state(dev);
1900ca13 1128 pci_restore_ats_state(dev);
425c1b22 1129 pci_restore_vc_state(dev);
b56a5a23 1130
b07461a8
TI
1131 pci_cleanup_aer_error_status_regs(dev);
1132
a6cb9ee7 1133 pci_restore_config_space(dev);
ebfc5b80 1134
cc692a5f 1135 pci_restore_pcix_state(dev);
41017f0c 1136 pci_restore_msi_state(dev);
ccbc175a
AD
1137
1138 /* Restore ACS and IOV configuration state */
1139 pci_enable_acs(dev);
8c5cdb6a 1140 pci_restore_iov_state(dev);
8fed4b65 1141
4b77b0a2 1142 dev->state_saved = false;
1da177e4 1143}
b7fe9434 1144EXPORT_SYMBOL(pci_restore_state);
1da177e4 1145
ffbdd3f7
AW
1146struct pci_saved_state {
1147 u32 config_space[16];
1148 struct pci_cap_saved_data cap[0];
1149};
1150
1151/**
1152 * pci_store_saved_state - Allocate and return an opaque struct containing
1153 * the device saved state.
1154 * @dev: PCI device that we're dealing with
1155 *
f7625980 1156 * Return NULL if no state or error.
ffbdd3f7
AW
1157 */
1158struct pci_saved_state *pci_store_saved_state(struct pci_dev *dev)
1159{
1160 struct pci_saved_state *state;
1161 struct pci_cap_saved_state *tmp;
1162 struct pci_cap_saved_data *cap;
ffbdd3f7
AW
1163 size_t size;
1164
1165 if (!dev->state_saved)
1166 return NULL;
1167
1168 size = sizeof(*state) + sizeof(struct pci_cap_saved_data);
1169
b67bfe0d 1170 hlist_for_each_entry(tmp, &dev->saved_cap_space, next)
ffbdd3f7
AW
1171 size += sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1172
1173 state = kzalloc(size, GFP_KERNEL);
1174 if (!state)
1175 return NULL;
1176
1177 memcpy(state->config_space, dev->saved_config_space,
1178 sizeof(state->config_space));
1179
1180 cap = state->cap;
b67bfe0d 1181 hlist_for_each_entry(tmp, &dev->saved_cap_space, next) {
ffbdd3f7
AW
1182 size_t len = sizeof(struct pci_cap_saved_data) + tmp->cap.size;
1183 memcpy(cap, &tmp->cap, len);
1184 cap = (struct pci_cap_saved_data *)((u8 *)cap + len);
1185 }
1186 /* Empty cap_save terminates list */
1187
1188 return state;
1189}
1190EXPORT_SYMBOL_GPL(pci_store_saved_state);
1191
1192/**
1193 * pci_load_saved_state - Reload the provided save state into struct pci_dev.
1194 * @dev: PCI device that we're dealing with
1195 * @state: Saved state returned from pci_store_saved_state()
1196 */
98d9b271
KRW
1197int pci_load_saved_state(struct pci_dev *dev,
1198 struct pci_saved_state *state)
ffbdd3f7
AW
1199{
1200 struct pci_cap_saved_data *cap;
1201
1202 dev->state_saved = false;
1203
1204 if (!state)
1205 return 0;
1206
1207 memcpy(dev->saved_config_space, state->config_space,
1208 sizeof(state->config_space));
1209
1210 cap = state->cap;
1211 while (cap->size) {
1212 struct pci_cap_saved_state *tmp;
1213
fd0f7f73 1214 tmp = _pci_find_saved_cap(dev, cap->cap_nr, cap->cap_extended);
ffbdd3f7
AW
1215 if (!tmp || tmp->cap.size != cap->size)
1216 return -EINVAL;
1217
1218 memcpy(tmp->cap.data, cap->data, tmp->cap.size);
1219 cap = (struct pci_cap_saved_data *)((u8 *)cap +
1220 sizeof(struct pci_cap_saved_data) + cap->size);
1221 }
1222
1223 dev->state_saved = true;
1224 return 0;
1225}
98d9b271 1226EXPORT_SYMBOL_GPL(pci_load_saved_state);
ffbdd3f7
AW
1227
1228/**
1229 * pci_load_and_free_saved_state - Reload the save state pointed to by state,
1230 * and free the memory allocated for it.
1231 * @dev: PCI device that we're dealing with
1232 * @state: Pointer to saved state returned from pci_store_saved_state()
1233 */
1234int pci_load_and_free_saved_state(struct pci_dev *dev,
1235 struct pci_saved_state **state)
1236{
1237 int ret = pci_load_saved_state(dev, *state);
1238 kfree(*state);
1239 *state = NULL;
1240 return ret;
1241}
1242EXPORT_SYMBOL_GPL(pci_load_and_free_saved_state);
1243
8a9d5609
BH
1244int __weak pcibios_enable_device(struct pci_dev *dev, int bars)
1245{
1246 return pci_enable_resources(dev, bars);
1247}
1248
38cc1302
HS
1249static int do_pci_enable_device(struct pci_dev *dev, int bars)
1250{
1251 int err;
1f6ae47e 1252 struct pci_dev *bridge;
1e2571a7
BH
1253 u16 cmd;
1254 u8 pin;
38cc1302
HS
1255
1256 err = pci_set_power_state(dev, PCI_D0);
1257 if (err < 0 && err != -EIO)
1258 return err;
1f6ae47e
VS
1259
1260 bridge = pci_upstream_bridge(dev);
1261 if (bridge)
1262 pcie_aspm_powersave_config_link(bridge);
1263
38cc1302
HS
1264 err = pcibios_enable_device(dev, bars);
1265 if (err < 0)
1266 return err;
1267 pci_fixup_device(pci_fixup_enable, dev);
1268
866d5417
BH
1269 if (dev->msi_enabled || dev->msix_enabled)
1270 return 0;
1271
1e2571a7
BH
1272 pci_read_config_byte(dev, PCI_INTERRUPT_PIN, &pin);
1273 if (pin) {
1274 pci_read_config_word(dev, PCI_COMMAND, &cmd);
1275 if (cmd & PCI_COMMAND_INTX_DISABLE)
1276 pci_write_config_word(dev, PCI_COMMAND,
1277 cmd & ~PCI_COMMAND_INTX_DISABLE);
1278 }
1279
38cc1302
HS
1280 return 0;
1281}
1282
1283/**
0b62e13b 1284 * pci_reenable_device - Resume abandoned device
38cc1302
HS
1285 * @dev: PCI device to be resumed
1286 *
1287 * Note this function is a backend of pci_default_resume and is not supposed
1288 * to be called by normal code, write proper resume handler and use it instead.
1289 */
0b62e13b 1290int pci_reenable_device(struct pci_dev *dev)
38cc1302 1291{
296ccb08 1292 if (pci_is_enabled(dev))
38cc1302
HS
1293 return do_pci_enable_device(dev, (1 << PCI_NUM_RESOURCES) - 1);
1294 return 0;
1295}
b7fe9434 1296EXPORT_SYMBOL(pci_reenable_device);
38cc1302 1297
928bea96
YL
1298static void pci_enable_bridge(struct pci_dev *dev)
1299{
79272138 1300 struct pci_dev *bridge;
928bea96
YL
1301 int retval;
1302
79272138
BH
1303 bridge = pci_upstream_bridge(dev);
1304 if (bridge)
1305 pci_enable_bridge(bridge);
928bea96 1306
cf3e1feb 1307 if (pci_is_enabled(dev)) {
fbeeb822 1308 if (!dev->is_busmaster)
cf3e1feb 1309 pci_set_master(dev);
928bea96 1310 return;
cf3e1feb
YL
1311 }
1312
928bea96
YL
1313 retval = pci_enable_device(dev);
1314 if (retval)
1315 dev_err(&dev->dev, "Error enabling bridge (%d), continuing\n",
1316 retval);
1317 pci_set_master(dev);
1318}
1319
b4b4fbba 1320static int pci_enable_device_flags(struct pci_dev *dev, unsigned long flags)
1da177e4 1321{
79272138 1322 struct pci_dev *bridge;
1da177e4 1323 int err;
b718989d 1324 int i, bars = 0;
1da177e4 1325
97c145f7
JB
1326 /*
1327 * Power state could be unknown at this point, either due to a fresh
1328 * boot or a device removal call. So get the current power state
1329 * so that things like MSI message writing will behave as expected
1330 * (e.g. if the device really is in D0 at enable time).
1331 */
1332 if (dev->pm_cap) {
1333 u16 pmcsr;
1334 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
1335 dev->current_state = (pmcsr & PCI_PM_CTRL_STATE_MASK);
1336 }
1337
cc7ba39b 1338 if (atomic_inc_return(&dev->enable_cnt) > 1)
9fb625c3
HS
1339 return 0; /* already enabled */
1340
79272138
BH
1341 bridge = pci_upstream_bridge(dev);
1342 if (bridge)
1343 pci_enable_bridge(bridge);
928bea96 1344
497f16f2
YL
1345 /* only skip sriov related */
1346 for (i = 0; i <= PCI_ROM_RESOURCE; i++)
1347 if (dev->resource[i].flags & flags)
1348 bars |= (1 << i);
1349 for (i = PCI_BRIDGE_RESOURCES; i < DEVICE_COUNT_RESOURCE; i++)
b718989d
BH
1350 if (dev->resource[i].flags & flags)
1351 bars |= (1 << i);
1352
38cc1302 1353 err = do_pci_enable_device(dev, bars);
95a62965 1354 if (err < 0)
38cc1302 1355 atomic_dec(&dev->enable_cnt);
9fb625c3 1356 return err;
1da177e4
LT
1357}
1358
b718989d
BH
1359/**
1360 * pci_enable_device_io - Initialize a device for use with IO space
1361 * @dev: PCI device to be initialized
1362 *
1363 * Initialize device before it's used by a driver. Ask low-level code
1364 * to enable I/O resources. Wake up the device if it was suspended.
1365 * Beware, this function can fail.
1366 */
1367int pci_enable_device_io(struct pci_dev *dev)
1368{
b4b4fbba 1369 return pci_enable_device_flags(dev, IORESOURCE_IO);
b718989d 1370}
b7fe9434 1371EXPORT_SYMBOL(pci_enable_device_io);
b718989d
BH
1372
1373/**
1374 * pci_enable_device_mem - Initialize a device for use with Memory space
1375 * @dev: PCI device to be initialized
1376 *
1377 * Initialize device before it's used by a driver. Ask low-level code
1378 * to enable Memory resources. Wake up the device if it was suspended.
1379 * Beware, this function can fail.
1380 */
1381int pci_enable_device_mem(struct pci_dev *dev)
1382{
b4b4fbba 1383 return pci_enable_device_flags(dev, IORESOURCE_MEM);
b718989d 1384}
b7fe9434 1385EXPORT_SYMBOL(pci_enable_device_mem);
b718989d 1386
bae94d02
IPG
1387/**
1388 * pci_enable_device - Initialize device before it's used by a driver.
1389 * @dev: PCI device to be initialized
1390 *
1391 * Initialize device before it's used by a driver. Ask low-level code
1392 * to enable I/O and memory. Wake up the device if it was suspended.
1393 * Beware, this function can fail.
1394 *
1395 * Note we don't actually enable the device many times if we call
1396 * this function repeatedly (we just increment the count).
1397 */
1398int pci_enable_device(struct pci_dev *dev)
1399{
b4b4fbba 1400 return pci_enable_device_flags(dev, IORESOURCE_MEM | IORESOURCE_IO);
bae94d02 1401}
b7fe9434 1402EXPORT_SYMBOL(pci_enable_device);
bae94d02 1403
9ac7849e
TH
1404/*
1405 * Managed PCI resources. This manages device on/off, intx/msi/msix
1406 * on/off and BAR regions. pci_dev itself records msi/msix status, so
1407 * there's no need to track it separately. pci_devres is initialized
1408 * when a device is enabled using managed PCI device enable interface.
1409 */
1410struct pci_devres {
7f375f32
TH
1411 unsigned int enabled:1;
1412 unsigned int pinned:1;
9ac7849e
TH
1413 unsigned int orig_intx:1;
1414 unsigned int restore_intx:1;
1415 u32 region_mask;
1416};
1417
1418static void pcim_release(struct device *gendev, void *res)
1419{
1420 struct pci_dev *dev = container_of(gendev, struct pci_dev, dev);
1421 struct pci_devres *this = res;
1422 int i;
1423
1424 if (dev->msi_enabled)
1425 pci_disable_msi(dev);
1426 if (dev->msix_enabled)
1427 pci_disable_msix(dev);
1428
1429 for (i = 0; i < DEVICE_COUNT_RESOURCE; i++)
1430 if (this->region_mask & (1 << i))
1431 pci_release_region(dev, i);
1432
1433 if (this->restore_intx)
1434 pci_intx(dev, this->orig_intx);
1435
7f375f32 1436 if (this->enabled && !this->pinned)
9ac7849e
TH
1437 pci_disable_device(dev);
1438}
1439
07656d83 1440static struct pci_devres *get_pci_dr(struct pci_dev *pdev)
9ac7849e
TH
1441{
1442 struct pci_devres *dr, *new_dr;
1443
1444 dr = devres_find(&pdev->dev, pcim_release, NULL, NULL);
1445 if (dr)
1446 return dr;
1447
1448 new_dr = devres_alloc(pcim_release, sizeof(*new_dr), GFP_KERNEL);
1449 if (!new_dr)
1450 return NULL;
1451 return devres_get(&pdev->dev, new_dr, NULL, NULL);
1452}
1453
07656d83 1454static struct pci_devres *find_pci_dr(struct pci_dev *pdev)
9ac7849e
TH
1455{
1456 if (pci_is_managed(pdev))
1457 return devres_find(&pdev->dev, pcim_release, NULL, NULL);
1458 return NULL;
1459}
1460
1461/**
1462 * pcim_enable_device - Managed pci_enable_device()
1463 * @pdev: PCI device to be initialized
1464 *
1465 * Managed pci_enable_device().
1466 */
1467int pcim_enable_device(struct pci_dev *pdev)
1468{
1469 struct pci_devres *dr;
1470 int rc;
1471
1472 dr = get_pci_dr(pdev);
1473 if (unlikely(!dr))
1474 return -ENOMEM;
b95d58ea
TH
1475 if (dr->enabled)
1476 return 0;
9ac7849e
TH
1477
1478 rc = pci_enable_device(pdev);
1479 if (!rc) {
1480 pdev->is_managed = 1;
7f375f32 1481 dr->enabled = 1;
9ac7849e
TH
1482 }
1483 return rc;
1484}
b7fe9434 1485EXPORT_SYMBOL(pcim_enable_device);
9ac7849e
TH
1486
1487/**
1488 * pcim_pin_device - Pin managed PCI device
1489 * @pdev: PCI device to pin
1490 *
1491 * Pin managed PCI device @pdev. Pinned device won't be disabled on
1492 * driver detach. @pdev must have been enabled with
1493 * pcim_enable_device().
1494 */
1495void pcim_pin_device(struct pci_dev *pdev)
1496{
1497 struct pci_devres *dr;
1498
1499 dr = find_pci_dr(pdev);
7f375f32 1500 WARN_ON(!dr || !dr->enabled);
9ac7849e 1501 if (dr)
7f375f32 1502 dr->pinned = 1;
9ac7849e 1503}
b7fe9434 1504EXPORT_SYMBOL(pcim_pin_device);
9ac7849e 1505
eca0d467
MG
1506/*
1507 * pcibios_add_device - provide arch specific hooks when adding device dev
1508 * @dev: the PCI device being added
1509 *
1510 * Permits the platform to provide architecture specific functionality when
1511 * devices are added. This is the default implementation. Architecture
1512 * implementations can override this.
1513 */
3c78bc61 1514int __weak pcibios_add_device(struct pci_dev *dev)
eca0d467
MG
1515{
1516 return 0;
1517}
1518
6ae32c53
SO
1519/**
1520 * pcibios_release_device - provide arch specific hooks when releasing device dev
1521 * @dev: the PCI device being released
1522 *
1523 * Permits the platform to provide architecture specific functionality when
1524 * devices are released. This is the default implementation. Architecture
1525 * implementations can override this.
1526 */
1527void __weak pcibios_release_device(struct pci_dev *dev) {}
1528
1da177e4
LT
1529/**
1530 * pcibios_disable_device - disable arch specific PCI resources for device dev
1531 * @dev: the PCI device to disable
1532 *
1533 * Disables architecture specific PCI resources for the device. This
1534 * is the default implementation. Architecture implementations can
1535 * override this.
1536 */
d6d88c83 1537void __weak pcibios_disable_device (struct pci_dev *dev) {}
1da177e4 1538
a43ae58c
HG
1539/**
1540 * pcibios_penalize_isa_irq - penalize an ISA IRQ
1541 * @irq: ISA IRQ to penalize
1542 * @active: IRQ active or not
1543 *
1544 * Permits the platform to provide architecture-specific functionality when
1545 * penalizing ISA IRQs. This is the default implementation. Architecture
1546 * implementations can override this.
1547 */
1548void __weak pcibios_penalize_isa_irq(int irq, int active) {}
1549
fa58d305
RW
1550static void do_pci_disable_device(struct pci_dev *dev)
1551{
1552 u16 pci_command;
1553
1554 pci_read_config_word(dev, PCI_COMMAND, &pci_command);
1555 if (pci_command & PCI_COMMAND_MASTER) {
1556 pci_command &= ~PCI_COMMAND_MASTER;
1557 pci_write_config_word(dev, PCI_COMMAND, pci_command);
1558 }
1559
1560 pcibios_disable_device(dev);
1561}
1562
1563/**
1564 * pci_disable_enabled_device - Disable device without updating enable_cnt
1565 * @dev: PCI device to disable
1566 *
1567 * NOTE: This function is a backend of PCI power management routines and is
1568 * not supposed to be called drivers.
1569 */
1570void pci_disable_enabled_device(struct pci_dev *dev)
1571{
296ccb08 1572 if (pci_is_enabled(dev))
fa58d305
RW
1573 do_pci_disable_device(dev);
1574}
1575
1da177e4
LT
1576/**
1577 * pci_disable_device - Disable PCI device after use
1578 * @dev: PCI device to be disabled
1579 *
1580 * Signal to the system that the PCI device is not in use by the system
1581 * anymore. This only involves disabling PCI bus-mastering, if active.
bae94d02
IPG
1582 *
1583 * Note we don't actually disable the device until all callers of
ee6583f6 1584 * pci_enable_device() have called pci_disable_device().
1da177e4 1585 */
3c78bc61 1586void pci_disable_device(struct pci_dev *dev)
1da177e4 1587{
9ac7849e 1588 struct pci_devres *dr;
99dc804d 1589
9ac7849e
TH
1590 dr = find_pci_dr(dev);
1591 if (dr)
7f375f32 1592 dr->enabled = 0;
9ac7849e 1593
fd6dceab
KK
1594 dev_WARN_ONCE(&dev->dev, atomic_read(&dev->enable_cnt) <= 0,
1595 "disabling already-disabled device");
1596
cc7ba39b 1597 if (atomic_dec_return(&dev->enable_cnt) != 0)
bae94d02
IPG
1598 return;
1599
fa58d305 1600 do_pci_disable_device(dev);
1da177e4 1601
fa58d305 1602 dev->is_busmaster = 0;
1da177e4 1603}
b7fe9434 1604EXPORT_SYMBOL(pci_disable_device);
1da177e4 1605
f7bdd12d
BK
1606/**
1607 * pcibios_set_pcie_reset_state - set reset state for device dev
45e829ea 1608 * @dev: the PCIe device reset
f7bdd12d
BK
1609 * @state: Reset state to enter into
1610 *
1611 *
45e829ea 1612 * Sets the PCIe reset state for the device. This is the default
f7bdd12d
BK
1613 * implementation. Architecture implementations can override this.
1614 */
d6d88c83
BH
1615int __weak pcibios_set_pcie_reset_state(struct pci_dev *dev,
1616 enum pcie_reset_state state)
f7bdd12d
BK
1617{
1618 return -EINVAL;
1619}
1620
1621/**
1622 * pci_set_pcie_reset_state - set reset state for device dev
45e829ea 1623 * @dev: the PCIe device reset
f7bdd12d
BK
1624 * @state: Reset state to enter into
1625 *
1626 *
1627 * Sets the PCI reset state for the device.
1628 */
1629int pci_set_pcie_reset_state(struct pci_dev *dev, enum pcie_reset_state state)
1630{
1631 return pcibios_set_pcie_reset_state(dev, state);
1632}
b7fe9434 1633EXPORT_SYMBOL_GPL(pci_set_pcie_reset_state);
f7bdd12d 1634
58ff4633
RW
1635/**
1636 * pci_check_pme_status - Check if given device has generated PME.
1637 * @dev: Device to check.
1638 *
1639 * Check the PME status of the device and if set, clear it and clear PME enable
1640 * (if set). Return 'true' if PME status and PME enable were both set or
1641 * 'false' otherwise.
1642 */
1643bool pci_check_pme_status(struct pci_dev *dev)
1644{
1645 int pmcsr_pos;
1646 u16 pmcsr;
1647 bool ret = false;
1648
1649 if (!dev->pm_cap)
1650 return false;
1651
1652 pmcsr_pos = dev->pm_cap + PCI_PM_CTRL;
1653 pci_read_config_word(dev, pmcsr_pos, &pmcsr);
1654 if (!(pmcsr & PCI_PM_CTRL_PME_STATUS))
1655 return false;
1656
1657 /* Clear PME status. */
1658 pmcsr |= PCI_PM_CTRL_PME_STATUS;
1659 if (pmcsr & PCI_PM_CTRL_PME_ENABLE) {
1660 /* Disable PME to avoid interrupt flood. */
1661 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1662 ret = true;
1663 }
1664
1665 pci_write_config_word(dev, pmcsr_pos, pmcsr);
1666
1667 return ret;
1668}
1669
b67ea761
RW
1670/**
1671 * pci_pme_wakeup - Wake up a PCI device if its PME Status bit is set.
1672 * @dev: Device to handle.
379021d5 1673 * @pme_poll_reset: Whether or not to reset the device's pme_poll flag.
b67ea761
RW
1674 *
1675 * Check if @dev has generated PME and queue a resume request for it in that
1676 * case.
1677 */
379021d5 1678static int pci_pme_wakeup(struct pci_dev *dev, void *pme_poll_reset)
b67ea761 1679{
379021d5
RW
1680 if (pme_poll_reset && dev->pme_poll)
1681 dev->pme_poll = false;
1682
c125e96f 1683 if (pci_check_pme_status(dev)) {
c125e96f 1684 pci_wakeup_event(dev);
0f953bf6 1685 pm_request_resume(&dev->dev);
c125e96f 1686 }
b67ea761
RW
1687 return 0;
1688}
1689
1690/**
1691 * pci_pme_wakeup_bus - Walk given bus and wake up devices on it, if necessary.
1692 * @bus: Top bus of the subtree to walk.
1693 */
1694void pci_pme_wakeup_bus(struct pci_bus *bus)
1695{
1696 if (bus)
379021d5 1697 pci_walk_bus(bus, pci_pme_wakeup, (void *)true);
b67ea761
RW
1698}
1699
448bd857 1700
eb9d0fe4
RW
1701/**
1702 * pci_pme_capable - check the capability of PCI device to generate PME#
1703 * @dev: PCI device to handle.
eb9d0fe4
RW
1704 * @state: PCI state from which device will issue PME#.
1705 */
e5899e1b 1706bool pci_pme_capable(struct pci_dev *dev, pci_power_t state)
eb9d0fe4 1707{
337001b6 1708 if (!dev->pm_cap)
eb9d0fe4
RW
1709 return false;
1710
337001b6 1711 return !!(dev->pme_support & (1 << state));
eb9d0fe4 1712}
b7fe9434 1713EXPORT_SYMBOL(pci_pme_capable);
eb9d0fe4 1714
df17e62e
MG
1715static void pci_pme_list_scan(struct work_struct *work)
1716{
379021d5 1717 struct pci_pme_device *pme_dev, *n;
df17e62e
MG
1718
1719 mutex_lock(&pci_pme_list_mutex);
ce300008
BH
1720 list_for_each_entry_safe(pme_dev, n, &pci_pme_list, list) {
1721 if (pme_dev->dev->pme_poll) {
1722 struct pci_dev *bridge;
1723
1724 bridge = pme_dev->dev->bus->self;
1725 /*
1726 * If bridge is in low power state, the
1727 * configuration space of subordinate devices
1728 * may be not accessible
1729 */
1730 if (bridge && bridge->current_state != PCI_D0)
1731 continue;
1732 pci_pme_wakeup(pme_dev->dev, NULL);
1733 } else {
1734 list_del(&pme_dev->list);
1735 kfree(pme_dev);
379021d5 1736 }
df17e62e 1737 }
ce300008
BH
1738 if (!list_empty(&pci_pme_list))
1739 schedule_delayed_work(&pci_pme_work,
1740 msecs_to_jiffies(PME_TIMEOUT));
df17e62e
MG
1741 mutex_unlock(&pci_pme_list_mutex);
1742}
1743
2cef548a 1744static void __pci_pme_active(struct pci_dev *dev, bool enable)
eb9d0fe4
RW
1745{
1746 u16 pmcsr;
1747
ffaddbe8 1748 if (!dev->pme_support)
eb9d0fe4
RW
1749 return;
1750
337001b6 1751 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &pmcsr);
eb9d0fe4
RW
1752 /* Clear PME_Status by writing 1 to it and enable PME# */
1753 pmcsr |= PCI_PM_CTRL_PME_STATUS | PCI_PM_CTRL_PME_ENABLE;
1754 if (!enable)
1755 pmcsr &= ~PCI_PM_CTRL_PME_ENABLE;
1756
337001b6 1757 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, pmcsr);
2cef548a
RW
1758}
1759
1760/**
1761 * pci_pme_active - enable or disable PCI device's PME# function
1762 * @dev: PCI device to handle.
1763 * @enable: 'true' to enable PME# generation; 'false' to disable it.
1764 *
1765 * The caller must verify that the device is capable of generating PME# before
1766 * calling this function with @enable equal to 'true'.
1767 */
1768void pci_pme_active(struct pci_dev *dev, bool enable)
1769{
1770 __pci_pme_active(dev, enable);
eb9d0fe4 1771
6e965e0d
HY
1772 /*
1773 * PCI (as opposed to PCIe) PME requires that the device have
1774 * its PME# line hooked up correctly. Not all hardware vendors
1775 * do this, so the PME never gets delivered and the device
1776 * remains asleep. The easiest way around this is to
1777 * periodically walk the list of suspended devices and check
1778 * whether any have their PME flag set. The assumption is that
1779 * we'll wake up often enough anyway that this won't be a huge
1780 * hit, and the power savings from the devices will still be a
1781 * win.
1782 *
1783 * Although PCIe uses in-band PME message instead of PME# line
1784 * to report PME, PME does not work for some PCIe devices in
1785 * reality. For example, there are devices that set their PME
1786 * status bits, but don't really bother to send a PME message;
1787 * there are PCI Express Root Ports that don't bother to
1788 * trigger interrupts when they receive PME messages from the
1789 * devices below. So PME poll is used for PCIe devices too.
1790 */
df17e62e 1791
379021d5 1792 if (dev->pme_poll) {
df17e62e
MG
1793 struct pci_pme_device *pme_dev;
1794 if (enable) {
1795 pme_dev = kmalloc(sizeof(struct pci_pme_device),
1796 GFP_KERNEL);
0394cb19
BH
1797 if (!pme_dev) {
1798 dev_warn(&dev->dev, "can't enable PME#\n");
1799 return;
1800 }
df17e62e
MG
1801 pme_dev->dev = dev;
1802 mutex_lock(&pci_pme_list_mutex);
1803 list_add(&pme_dev->list, &pci_pme_list);
1804 if (list_is_singular(&pci_pme_list))
1805 schedule_delayed_work(&pci_pme_work,
1806 msecs_to_jiffies(PME_TIMEOUT));
1807 mutex_unlock(&pci_pme_list_mutex);
1808 } else {
1809 mutex_lock(&pci_pme_list_mutex);
1810 list_for_each_entry(pme_dev, &pci_pme_list, list) {
1811 if (pme_dev->dev == dev) {
1812 list_del(&pme_dev->list);
1813 kfree(pme_dev);
1814 break;
1815 }
1816 }
1817 mutex_unlock(&pci_pme_list_mutex);
1818 }
1819 }
1820
85b8582d 1821 dev_dbg(&dev->dev, "PME# %s\n", enable ? "enabled" : "disabled");
eb9d0fe4 1822}
b7fe9434 1823EXPORT_SYMBOL(pci_pme_active);
eb9d0fe4 1824
1da177e4 1825/**
6cbf8214 1826 * __pci_enable_wake - enable PCI device as wakeup event source
075c1771
DB
1827 * @dev: PCI device affected
1828 * @state: PCI state from which device will issue wakeup events
6cbf8214 1829 * @runtime: True if the events are to be generated at run time
075c1771
DB
1830 * @enable: True to enable event generation; false to disable
1831 *
1832 * This enables the device as a wakeup event source, or disables it.
1833 * When such events involves platform-specific hooks, those hooks are
1834 * called automatically by this routine.
1835 *
1836 * Devices with legacy power management (no standard PCI PM capabilities)
eb9d0fe4 1837 * always require such platform hooks.
075c1771 1838 *
eb9d0fe4
RW
1839 * RETURN VALUE:
1840 * 0 is returned on success
1841 * -EINVAL is returned if device is not supposed to wake up the system
1842 * Error code depending on the platform is returned if both the platform and
1843 * the native mechanism fail to enable the generation of wake-up events
1da177e4 1844 */
6cbf8214
RW
1845int __pci_enable_wake(struct pci_dev *dev, pci_power_t state,
1846 bool runtime, bool enable)
1da177e4 1847{
5bcc2fb4 1848 int ret = 0;
075c1771 1849
6cbf8214 1850 if (enable && !runtime && !device_may_wakeup(&dev->dev))
eb9d0fe4 1851 return -EINVAL;
1da177e4 1852
e80bb09d
RW
1853 /* Don't do the same thing twice in a row for one device. */
1854 if (!!enable == !!dev->wakeup_prepared)
1855 return 0;
1856
eb9d0fe4
RW
1857 /*
1858 * According to "PCI System Architecture" 4th ed. by Tom Shanley & Don
1859 * Anderson we should be doing PME# wake enable followed by ACPI wake
1860 * enable. To disable wake-up we call the platform first, for symmetry.
075c1771 1861 */
1da177e4 1862
5bcc2fb4
RW
1863 if (enable) {
1864 int error;
1da177e4 1865
5bcc2fb4
RW
1866 if (pci_pme_capable(dev, state))
1867 pci_pme_active(dev, true);
1868 else
1869 ret = 1;
6cbf8214
RW
1870 error = runtime ? platform_pci_run_wake(dev, true) :
1871 platform_pci_sleep_wake(dev, true);
5bcc2fb4
RW
1872 if (ret)
1873 ret = error;
e80bb09d
RW
1874 if (!ret)
1875 dev->wakeup_prepared = true;
5bcc2fb4 1876 } else {
6cbf8214
RW
1877 if (runtime)
1878 platform_pci_run_wake(dev, false);
1879 else
1880 platform_pci_sleep_wake(dev, false);
5bcc2fb4 1881 pci_pme_active(dev, false);
e80bb09d 1882 dev->wakeup_prepared = false;
5bcc2fb4 1883 }
1da177e4 1884
5bcc2fb4 1885 return ret;
eb9d0fe4 1886}
6cbf8214 1887EXPORT_SYMBOL(__pci_enable_wake);
1da177e4 1888
0235c4fc
RW
1889/**
1890 * pci_wake_from_d3 - enable/disable device to wake up from D3_hot or D3_cold
1891 * @dev: PCI device to prepare
1892 * @enable: True to enable wake-up event generation; false to disable
1893 *
1894 * Many drivers want the device to wake up the system from D3_hot or D3_cold
1895 * and this function allows them to set that up cleanly - pci_enable_wake()
1896 * should not be called twice in a row to enable wake-up due to PCI PM vs ACPI
1897 * ordering constraints.
1898 *
1899 * This function only returns error code if the device is not capable of
1900 * generating PME# from both D3_hot and D3_cold, and the platform is unable to
1901 * enable wake-up power for it.
1902 */
1903int pci_wake_from_d3(struct pci_dev *dev, bool enable)
1904{
1905 return pci_pme_capable(dev, PCI_D3cold) ?
1906 pci_enable_wake(dev, PCI_D3cold, enable) :
1907 pci_enable_wake(dev, PCI_D3hot, enable);
1908}
b7fe9434 1909EXPORT_SYMBOL(pci_wake_from_d3);
0235c4fc 1910
404cc2d8 1911/**
37139074
JB
1912 * pci_target_state - find an appropriate low power state for a given PCI dev
1913 * @dev: PCI device
1914 *
1915 * Use underlying platform code to find a supported low power state for @dev.
1916 * If the platform can't manage @dev, return the deepest state from which it
1917 * can generate wake events, based on any available PME info.
404cc2d8 1918 */
0b950f0f 1919static pci_power_t pci_target_state(struct pci_dev *dev)
404cc2d8
RW
1920{
1921 pci_power_t target_state = PCI_D3hot;
404cc2d8
RW
1922
1923 if (platform_pci_power_manageable(dev)) {
1924 /*
1925 * Call the platform to choose the target state of the device
1926 * and enable wake-up from this state if supported.
1927 */
1928 pci_power_t state = platform_pci_choose_state(dev);
1929
1930 switch (state) {
1931 case PCI_POWER_ERROR:
1932 case PCI_UNKNOWN:
1933 break;
1934 case PCI_D1:
1935 case PCI_D2:
1936 if (pci_no_d1d2(dev))
1937 break;
1938 default:
1939 target_state = state;
404cc2d8 1940 }
d2abdf62
RW
1941 } else if (!dev->pm_cap) {
1942 target_state = PCI_D0;
404cc2d8
RW
1943 } else if (device_may_wakeup(&dev->dev)) {
1944 /*
1945 * Find the deepest state from which the device can generate
1946 * wake-up events, make it the target state and enable device
1947 * to generate PME#.
1948 */
337001b6
RW
1949 if (dev->pme_support) {
1950 while (target_state
1951 && !(dev->pme_support & (1 << target_state)))
1952 target_state--;
404cc2d8
RW
1953 }
1954 }
1955
e5899e1b
RW
1956 return target_state;
1957}
1958
1959/**
1960 * pci_prepare_to_sleep - prepare PCI device for system-wide transition into a sleep state
1961 * @dev: Device to handle.
1962 *
1963 * Choose the power state appropriate for the device depending on whether
1964 * it can wake up the system and/or is power manageable by the platform
1965 * (PCI_D3hot is the default) and put the device into that state.
1966 */
1967int pci_prepare_to_sleep(struct pci_dev *dev)
1968{
1969 pci_power_t target_state = pci_target_state(dev);
1970 int error;
1971
1972 if (target_state == PCI_POWER_ERROR)
1973 return -EIO;
1974
8efb8c76 1975 pci_enable_wake(dev, target_state, device_may_wakeup(&dev->dev));
c157dfa3 1976
404cc2d8
RW
1977 error = pci_set_power_state(dev, target_state);
1978
1979 if (error)
1980 pci_enable_wake(dev, target_state, false);
1981
1982 return error;
1983}
b7fe9434 1984EXPORT_SYMBOL(pci_prepare_to_sleep);
404cc2d8
RW
1985
1986/**
443bd1c4 1987 * pci_back_from_sleep - turn PCI device on during system-wide transition into working state
404cc2d8
RW
1988 * @dev: Device to handle.
1989 *
88393161 1990 * Disable device's system wake-up capability and put it into D0.
404cc2d8
RW
1991 */
1992int pci_back_from_sleep(struct pci_dev *dev)
1993{
1994 pci_enable_wake(dev, PCI_D0, false);
1995 return pci_set_power_state(dev, PCI_D0);
1996}
b7fe9434 1997EXPORT_SYMBOL(pci_back_from_sleep);
404cc2d8 1998
6cbf8214
RW
1999/**
2000 * pci_finish_runtime_suspend - Carry out PCI-specific part of runtime suspend.
2001 * @dev: PCI device being suspended.
2002 *
2003 * Prepare @dev to generate wake-up events at run time and put it into a low
2004 * power state.
2005 */
2006int pci_finish_runtime_suspend(struct pci_dev *dev)
2007{
2008 pci_power_t target_state = pci_target_state(dev);
2009 int error;
2010
2011 if (target_state == PCI_POWER_ERROR)
2012 return -EIO;
2013
448bd857
HY
2014 dev->runtime_d3cold = target_state == PCI_D3cold;
2015
6cbf8214
RW
2016 __pci_enable_wake(dev, target_state, true, pci_dev_run_wake(dev));
2017
2018 error = pci_set_power_state(dev, target_state);
2019
448bd857 2020 if (error) {
6cbf8214 2021 __pci_enable_wake(dev, target_state, true, false);
448bd857
HY
2022 dev->runtime_d3cold = false;
2023 }
6cbf8214
RW
2024
2025 return error;
2026}
2027
b67ea761
RW
2028/**
2029 * pci_dev_run_wake - Check if device can generate run-time wake-up events.
2030 * @dev: Device to check.
2031 *
f7625980 2032 * Return true if the device itself is capable of generating wake-up events
b67ea761
RW
2033 * (through the platform or using the native PCIe PME) or if the device supports
2034 * PME and one of its upstream bridges can generate wake-up events.
2035 */
2036bool pci_dev_run_wake(struct pci_dev *dev)
2037{
2038 struct pci_bus *bus = dev->bus;
2039
2040 if (device_run_wake(&dev->dev))
2041 return true;
2042
2043 if (!dev->pme_support)
2044 return false;
2045
2046 while (bus->parent) {
2047 struct pci_dev *bridge = bus->self;
2048
2049 if (device_run_wake(&bridge->dev))
2050 return true;
2051
2052 bus = bus->parent;
2053 }
2054
2055 /* We have reached the root bus. */
2056 if (bus->bridge)
2057 return device_run_wake(bus->bridge);
2058
2059 return false;
2060}
2061EXPORT_SYMBOL_GPL(pci_dev_run_wake);
2062
bac2a909
RW
2063/**
2064 * pci_dev_keep_suspended - Check if the device can stay in the suspended state.
2065 * @pci_dev: Device to check.
2066 *
2067 * Return 'true' if the device is runtime-suspended, it doesn't have to be
2068 * reconfigured due to wakeup settings difference between system and runtime
2069 * suspend and the current power state of it is suitable for the upcoming
2070 * (system) transition.
2cef548a
RW
2071 *
2072 * If the device is not configured for system wakeup, disable PME for it before
2073 * returning 'true' to prevent it from waking up the system unnecessarily.
bac2a909
RW
2074 */
2075bool pci_dev_keep_suspended(struct pci_dev *pci_dev)
2076{
2077 struct device *dev = &pci_dev->dev;
2078
2079 if (!pm_runtime_suspended(dev)
2cef548a 2080 || pci_target_state(pci_dev) != pci_dev->current_state
bac2a909
RW
2081 || platform_pci_need_resume(pci_dev))
2082 return false;
2083
2cef548a
RW
2084 /*
2085 * At this point the device is good to go unless it's been configured
2086 * to generate PME at the runtime suspend time, but it is not supposed
2087 * to wake up the system. In that case, simply disable PME for it
2088 * (it will have to be re-enabled on exit from system resume).
2089 *
2090 * If the device's power state is D3cold and the platform check above
2091 * hasn't triggered, the device's configuration is suitable and we don't
2092 * need to manipulate it at all.
2093 */
2094 spin_lock_irq(&dev->power.lock);
2095
2096 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold &&
2097 !device_may_wakeup(dev))
2098 __pci_pme_active(pci_dev, false);
2099
2100 spin_unlock_irq(&dev->power.lock);
2101 return true;
2102}
2103
2104/**
2105 * pci_dev_complete_resume - Finalize resume from system sleep for a device.
2106 * @pci_dev: Device to handle.
2107 *
2108 * If the device is runtime suspended and wakeup-capable, enable PME for it as
2109 * it might have been disabled during the prepare phase of system suspend if
2110 * the device was not configured for system wakeup.
2111 */
2112void pci_dev_complete_resume(struct pci_dev *pci_dev)
2113{
2114 struct device *dev = &pci_dev->dev;
2115
2116 if (!pci_dev_run_wake(pci_dev))
2117 return;
2118
2119 spin_lock_irq(&dev->power.lock);
2120
2121 if (pm_runtime_suspended(dev) && pci_dev->current_state < PCI_D3cold)
2122 __pci_pme_active(pci_dev, true);
2123
2124 spin_unlock_irq(&dev->power.lock);
bac2a909
RW
2125}
2126
b3c32c4f
HY
2127void pci_config_pm_runtime_get(struct pci_dev *pdev)
2128{
2129 struct device *dev = &pdev->dev;
2130 struct device *parent = dev->parent;
2131
2132 if (parent)
2133 pm_runtime_get_sync(parent);
2134 pm_runtime_get_noresume(dev);
2135 /*
2136 * pdev->current_state is set to PCI_D3cold during suspending,
2137 * so wait until suspending completes
2138 */
2139 pm_runtime_barrier(dev);
2140 /*
2141 * Only need to resume devices in D3cold, because config
2142 * registers are still accessible for devices suspended but
2143 * not in D3cold.
2144 */
2145 if (pdev->current_state == PCI_D3cold)
2146 pm_runtime_resume(dev);
2147}
2148
2149void pci_config_pm_runtime_put(struct pci_dev *pdev)
2150{
2151 struct device *dev = &pdev->dev;
2152 struct device *parent = dev->parent;
2153
2154 pm_runtime_put(dev);
2155 if (parent)
2156 pm_runtime_put_sync(parent);
2157}
2158
eb9d0fe4
RW
2159/**
2160 * pci_pm_init - Initialize PM functions of given PCI device
2161 * @dev: PCI device to handle.
2162 */
2163void pci_pm_init(struct pci_dev *dev)
2164{
2165 int pm;
2166 u16 pmc;
1da177e4 2167
bb910a70 2168 pm_runtime_forbid(&dev->dev);
967577b0
HY
2169 pm_runtime_set_active(&dev->dev);
2170 pm_runtime_enable(&dev->dev);
a1e4d72c 2171 device_enable_async_suspend(&dev->dev);
e80bb09d 2172 dev->wakeup_prepared = false;
bb910a70 2173
337001b6 2174 dev->pm_cap = 0;
ffaddbe8 2175 dev->pme_support = 0;
337001b6 2176
eb9d0fe4
RW
2177 /* find PCI PM capability in list */
2178 pm = pci_find_capability(dev, PCI_CAP_ID_PM);
2179 if (!pm)
50246dd4 2180 return;
eb9d0fe4
RW
2181 /* Check device's ability to generate PME# */
2182 pci_read_config_word(dev, pm + PCI_PM_PMC, &pmc);
075c1771 2183
eb9d0fe4
RW
2184 if ((pmc & PCI_PM_CAP_VER_MASK) > 3) {
2185 dev_err(&dev->dev, "unsupported PM cap regs version (%u)\n",
2186 pmc & PCI_PM_CAP_VER_MASK);
50246dd4 2187 return;
eb9d0fe4
RW
2188 }
2189
337001b6 2190 dev->pm_cap = pm;
1ae861e6 2191 dev->d3_delay = PCI_PM_D3_WAIT;
448bd857 2192 dev->d3cold_delay = PCI_PM_D3COLD_WAIT;
4f9c1397 2193 dev->d3cold_allowed = true;
337001b6
RW
2194
2195 dev->d1_support = false;
2196 dev->d2_support = false;
2197 if (!pci_no_d1d2(dev)) {
c9ed77ee 2198 if (pmc & PCI_PM_CAP_D1)
337001b6 2199 dev->d1_support = true;
c9ed77ee 2200 if (pmc & PCI_PM_CAP_D2)
337001b6 2201 dev->d2_support = true;
c9ed77ee
BH
2202
2203 if (dev->d1_support || dev->d2_support)
2204 dev_printk(KERN_DEBUG, &dev->dev, "supports%s%s\n",
ec84f126
JB
2205 dev->d1_support ? " D1" : "",
2206 dev->d2_support ? " D2" : "");
337001b6
RW
2207 }
2208
2209 pmc &= PCI_PM_CAP_PME_MASK;
2210 if (pmc) {
10c3d71d
BH
2211 dev_printk(KERN_DEBUG, &dev->dev,
2212 "PME# supported from%s%s%s%s%s\n",
c9ed77ee
BH
2213 (pmc & PCI_PM_CAP_PME_D0) ? " D0" : "",
2214 (pmc & PCI_PM_CAP_PME_D1) ? " D1" : "",
2215 (pmc & PCI_PM_CAP_PME_D2) ? " D2" : "",
2216 (pmc & PCI_PM_CAP_PME_D3) ? " D3hot" : "",
2217 (pmc & PCI_PM_CAP_PME_D3cold) ? " D3cold" : "");
337001b6 2218 dev->pme_support = pmc >> PCI_PM_CAP_PME_SHIFT;
379021d5 2219 dev->pme_poll = true;
eb9d0fe4
RW
2220 /*
2221 * Make device's PM flags reflect the wake-up capability, but
2222 * let the user space enable it to wake up the system as needed.
2223 */
2224 device_set_wakeup_capable(&dev->dev, true);
eb9d0fe4 2225 /* Disable the PME# generation functionality */
337001b6 2226 pci_pme_active(dev, false);
eb9d0fe4 2227 }
1da177e4
LT
2228}
2229
938174e5
SS
2230static unsigned long pci_ea_flags(struct pci_dev *dev, u8 prop)
2231{
2232 unsigned long flags = IORESOURCE_PCI_FIXED;
2233
2234 switch (prop) {
2235 case PCI_EA_P_MEM:
2236 case PCI_EA_P_VF_MEM:
2237 flags |= IORESOURCE_MEM;
2238 break;
2239 case PCI_EA_P_MEM_PREFETCH:
2240 case PCI_EA_P_VF_MEM_PREFETCH:
2241 flags |= IORESOURCE_MEM | IORESOURCE_PREFETCH;
2242 break;
2243 case PCI_EA_P_IO:
2244 flags |= IORESOURCE_IO;
2245 break;
2246 default:
2247 return 0;
2248 }
2249
2250 return flags;
2251}
2252
2253static struct resource *pci_ea_get_resource(struct pci_dev *dev, u8 bei,
2254 u8 prop)
2255{
2256 if (bei <= PCI_EA_BEI_BAR5 && prop <= PCI_EA_P_IO)
2257 return &dev->resource[bei];
11183991
DD
2258#ifdef CONFIG_PCI_IOV
2259 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5 &&
2260 (prop == PCI_EA_P_VF_MEM || prop == PCI_EA_P_VF_MEM_PREFETCH))
2261 return &dev->resource[PCI_IOV_RESOURCES +
2262 bei - PCI_EA_BEI_VF_BAR0];
2263#endif
938174e5
SS
2264 else if (bei == PCI_EA_BEI_ROM)
2265 return &dev->resource[PCI_ROM_RESOURCE];
2266 else
2267 return NULL;
2268}
2269
2270/* Read an Enhanced Allocation (EA) entry */
2271static int pci_ea_read(struct pci_dev *dev, int offset)
2272{
2273 struct resource *res;
2274 int ent_size, ent_offset = offset;
2275 resource_size_t start, end;
2276 unsigned long flags;
26635112 2277 u32 dw0, bei, base, max_offset;
938174e5
SS
2278 u8 prop;
2279 bool support_64 = (sizeof(resource_size_t) >= 8);
2280
2281 pci_read_config_dword(dev, ent_offset, &dw0);
2282 ent_offset += 4;
2283
2284 /* Entry size field indicates DWORDs after 1st */
2285 ent_size = ((dw0 & PCI_EA_ES) + 1) << 2;
2286
2287 if (!(dw0 & PCI_EA_ENABLE)) /* Entry not enabled */
2288 goto out;
2289
26635112
BH
2290 bei = (dw0 & PCI_EA_BEI) >> 4;
2291 prop = (dw0 & PCI_EA_PP) >> 8;
2292
938174e5
SS
2293 /*
2294 * If the Property is in the reserved range, try the Secondary
2295 * Property instead.
2296 */
2297 if (prop > PCI_EA_P_BRIDGE_IO && prop < PCI_EA_P_MEM_RESERVED)
26635112 2298 prop = (dw0 & PCI_EA_SP) >> 16;
938174e5
SS
2299 if (prop > PCI_EA_P_BRIDGE_IO)
2300 goto out;
2301
26635112 2302 res = pci_ea_get_resource(dev, bei, prop);
938174e5 2303 if (!res) {
26635112 2304 dev_err(&dev->dev, "Unsupported EA entry BEI: %u\n", bei);
938174e5
SS
2305 goto out;
2306 }
2307
2308 flags = pci_ea_flags(dev, prop);
2309 if (!flags) {
2310 dev_err(&dev->dev, "Unsupported EA properties: %#x\n", prop);
2311 goto out;
2312 }
2313
2314 /* Read Base */
2315 pci_read_config_dword(dev, ent_offset, &base);
2316 start = (base & PCI_EA_FIELD_MASK);
2317 ent_offset += 4;
2318
2319 /* Read MaxOffset */
2320 pci_read_config_dword(dev, ent_offset, &max_offset);
2321 ent_offset += 4;
2322
2323 /* Read Base MSBs (if 64-bit entry) */
2324 if (base & PCI_EA_IS_64) {
2325 u32 base_upper;
2326
2327 pci_read_config_dword(dev, ent_offset, &base_upper);
2328 ent_offset += 4;
2329
2330 flags |= IORESOURCE_MEM_64;
2331
2332 /* entry starts above 32-bit boundary, can't use */
2333 if (!support_64 && base_upper)
2334 goto out;
2335
2336 if (support_64)
2337 start |= ((u64)base_upper << 32);
2338 }
2339
2340 end = start + (max_offset | 0x03);
2341
2342 /* Read MaxOffset MSBs (if 64-bit entry) */
2343 if (max_offset & PCI_EA_IS_64) {
2344 u32 max_offset_upper;
2345
2346 pci_read_config_dword(dev, ent_offset, &max_offset_upper);
2347 ent_offset += 4;
2348
2349 flags |= IORESOURCE_MEM_64;
2350
2351 /* entry too big, can't use */
2352 if (!support_64 && max_offset_upper)
2353 goto out;
2354
2355 if (support_64)
2356 end += ((u64)max_offset_upper << 32);
2357 }
2358
2359 if (end < start) {
2360 dev_err(&dev->dev, "EA Entry crosses address boundary\n");
2361 goto out;
2362 }
2363
2364 if (ent_size != ent_offset - offset) {
2365 dev_err(&dev->dev,
2366 "EA Entry Size (%d) does not match length read (%d)\n",
2367 ent_size, ent_offset - offset);
2368 goto out;
2369 }
2370
2371 res->name = pci_name(dev);
2372 res->start = start;
2373 res->end = end;
2374 res->flags = flags;
597becb4
BH
2375
2376 if (bei <= PCI_EA_BEI_BAR5)
2377 dev_printk(KERN_DEBUG, &dev->dev, "BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2378 bei, res, prop);
2379 else if (bei == PCI_EA_BEI_ROM)
2380 dev_printk(KERN_DEBUG, &dev->dev, "ROM: %pR (from Enhanced Allocation, properties %#02x)\n",
2381 res, prop);
2382 else if (bei >= PCI_EA_BEI_VF_BAR0 && bei <= PCI_EA_BEI_VF_BAR5)
2383 dev_printk(KERN_DEBUG, &dev->dev, "VF BAR %d: %pR (from Enhanced Allocation, properties %#02x)\n",
2384 bei - PCI_EA_BEI_VF_BAR0, res, prop);
2385 else
2386 dev_printk(KERN_DEBUG, &dev->dev, "BEI %d res: %pR (from Enhanced Allocation, properties %#02x)\n",
2387 bei, res, prop);
2388
938174e5
SS
2389out:
2390 return offset + ent_size;
2391}
2392
2393/* Enhanced Allocation Initalization */
2394void pci_ea_init(struct pci_dev *dev)
2395{
2396 int ea;
2397 u8 num_ent;
2398 int offset;
2399 int i;
2400
2401 /* find PCI EA capability in list */
2402 ea = pci_find_capability(dev, PCI_CAP_ID_EA);
2403 if (!ea)
2404 return;
2405
2406 /* determine the number of entries */
2407 pci_bus_read_config_byte(dev->bus, dev->devfn, ea + PCI_EA_NUM_ENT,
2408 &num_ent);
2409 num_ent &= PCI_EA_NUM_ENT_MASK;
2410
2411 offset = ea + PCI_EA_FIRST_ENT;
2412
2413 /* Skip DWORD 2 for type 1 functions */
2414 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE)
2415 offset += 4;
2416
2417 /* parse each EA entry */
2418 for (i = 0; i < num_ent; ++i)
2419 offset = pci_ea_read(dev, offset);
2420}
2421
34a4876e
YL
2422static void pci_add_saved_cap(struct pci_dev *pci_dev,
2423 struct pci_cap_saved_state *new_cap)
2424{
2425 hlist_add_head(&new_cap->next, &pci_dev->saved_cap_space);
2426}
2427
63f4898a 2428/**
fd0f7f73
AW
2429 * _pci_add_cap_save_buffer - allocate buffer for saving given
2430 * capability registers
63f4898a
RW
2431 * @dev: the PCI device
2432 * @cap: the capability to allocate the buffer for
fd0f7f73 2433 * @extended: Standard or Extended capability ID
63f4898a
RW
2434 * @size: requested size of the buffer
2435 */
fd0f7f73
AW
2436static int _pci_add_cap_save_buffer(struct pci_dev *dev, u16 cap,
2437 bool extended, unsigned int size)
63f4898a
RW
2438{
2439 int pos;
2440 struct pci_cap_saved_state *save_state;
2441
fd0f7f73
AW
2442 if (extended)
2443 pos = pci_find_ext_capability(dev, cap);
2444 else
2445 pos = pci_find_capability(dev, cap);
2446
0a1a9b49 2447 if (!pos)
63f4898a
RW
2448 return 0;
2449
2450 save_state = kzalloc(sizeof(*save_state) + size, GFP_KERNEL);
2451 if (!save_state)
2452 return -ENOMEM;
2453
24a4742f 2454 save_state->cap.cap_nr = cap;
fd0f7f73 2455 save_state->cap.cap_extended = extended;
24a4742f 2456 save_state->cap.size = size;
63f4898a
RW
2457 pci_add_saved_cap(dev, save_state);
2458
2459 return 0;
2460}
2461
fd0f7f73
AW
2462int pci_add_cap_save_buffer(struct pci_dev *dev, char cap, unsigned int size)
2463{
2464 return _pci_add_cap_save_buffer(dev, cap, false, size);
2465}
2466
2467int pci_add_ext_cap_save_buffer(struct pci_dev *dev, u16 cap, unsigned int size)
2468{
2469 return _pci_add_cap_save_buffer(dev, cap, true, size);
2470}
2471
63f4898a
RW
2472/**
2473 * pci_allocate_cap_save_buffers - allocate buffers for saving capabilities
2474 * @dev: the PCI device
2475 */
2476void pci_allocate_cap_save_buffers(struct pci_dev *dev)
2477{
2478 int error;
2479
89858517
YZ
2480 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_EXP,
2481 PCI_EXP_SAVE_REGS * sizeof(u16));
63f4898a
RW
2482 if (error)
2483 dev_err(&dev->dev,
2484 "unable to preallocate PCI Express save buffer\n");
2485
2486 error = pci_add_cap_save_buffer(dev, PCI_CAP_ID_PCIX, sizeof(u16));
2487 if (error)
2488 dev_err(&dev->dev,
2489 "unable to preallocate PCI-X save buffer\n");
425c1b22
AW
2490
2491 pci_allocate_vc_save_buffers(dev);
63f4898a
RW
2492}
2493
f796841e
YL
2494void pci_free_cap_save_buffers(struct pci_dev *dev)
2495{
2496 struct pci_cap_saved_state *tmp;
b67bfe0d 2497 struct hlist_node *n;
f796841e 2498
b67bfe0d 2499 hlist_for_each_entry_safe(tmp, n, &dev->saved_cap_space, next)
f796841e
YL
2500 kfree(tmp);
2501}
2502
58c3a727 2503/**
31ab2476 2504 * pci_configure_ari - enable or disable ARI forwarding
58c3a727 2505 * @dev: the PCI device
b0cc6020
YW
2506 *
2507 * If @dev and its upstream bridge both support ARI, enable ARI in the
2508 * bridge. Otherwise, disable ARI in the bridge.
58c3a727 2509 */
31ab2476 2510void pci_configure_ari(struct pci_dev *dev)
58c3a727 2511{
58c3a727 2512 u32 cap;
8113587c 2513 struct pci_dev *bridge;
58c3a727 2514
6748dcc2 2515 if (pcie_ari_disabled || !pci_is_pcie(dev) || dev->devfn)
58c3a727
YZ
2516 return;
2517
8113587c 2518 bridge = dev->bus->self;
cb97ae34 2519 if (!bridge)
8113587c
ZY
2520 return;
2521
59875ae4 2522 pcie_capability_read_dword(bridge, PCI_EXP_DEVCAP2, &cap);
58c3a727
YZ
2523 if (!(cap & PCI_EXP_DEVCAP2_ARI))
2524 return;
2525
b0cc6020
YW
2526 if (pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ARI)) {
2527 pcie_capability_set_word(bridge, PCI_EXP_DEVCTL2,
2528 PCI_EXP_DEVCTL2_ARI);
2529 bridge->ari_enabled = 1;
2530 } else {
2531 pcie_capability_clear_word(bridge, PCI_EXP_DEVCTL2,
2532 PCI_EXP_DEVCTL2_ARI);
2533 bridge->ari_enabled = 0;
2534 }
58c3a727
YZ
2535}
2536
5d990b62
CW
2537static int pci_acs_enable;
2538
2539/**
2540 * pci_request_acs - ask for ACS to be enabled if supported
2541 */
2542void pci_request_acs(void)
2543{
2544 pci_acs_enable = 1;
2545}
2546
ae21ee65 2547/**
2c744244 2548 * pci_std_enable_acs - enable ACS on devices using standard ACS capabilites
ae21ee65
AK
2549 * @dev: the PCI device
2550 */
2c744244 2551static int pci_std_enable_acs(struct pci_dev *dev)
ae21ee65
AK
2552{
2553 int pos;
2554 u16 cap;
2555 u16 ctrl;
2556
ae21ee65
AK
2557 pos = pci_find_ext_capability(dev, PCI_EXT_CAP_ID_ACS);
2558 if (!pos)
2c744244 2559 return -ENODEV;
ae21ee65
AK
2560
2561 pci_read_config_word(dev, pos + PCI_ACS_CAP, &cap);
2562 pci_read_config_word(dev, pos + PCI_ACS_CTRL, &ctrl);
2563
2564 /* Source Validation */
2565 ctrl |= (cap & PCI_ACS_SV);
2566
2567 /* P2P Request Redirect */
2568 ctrl |= (cap & PCI_ACS_RR);
2569
2570 /* P2P Completion Redirect */
2571 ctrl |= (cap & PCI_ACS_CR);
2572
2573 /* Upstream Forwarding */
2574 ctrl |= (cap & PCI_ACS_UF);
2575
2576 pci_write_config_word(dev, pos + PCI_ACS_CTRL, ctrl);
2c744244
AW
2577
2578 return 0;
2579}
2580
2581/**
2582 * pci_enable_acs - enable ACS if hardware support it
2583 * @dev: the PCI device
2584 */
2585void pci_enable_acs(struct pci_dev *dev)
2586{
2587 if (!pci_acs_enable)
2588 return;
2589
2590 if (!pci_std_enable_acs(dev))
2591 return;
2592
2593 pci_dev_specific_enable_acs(dev);
ae21ee65
AK
2594}
2595
0a67119f
AW
2596static bool pci_acs_flags_enabled(struct pci_dev *pdev, u16 acs_flags)
2597{
2598 int pos;
83db7e0b 2599 u16 cap, ctrl;
0a67119f
AW
2600
2601 pos = pci_find_ext_capability(pdev, PCI_EXT_CAP_ID_ACS);
2602 if (!pos)
2603 return false;
2604
83db7e0b
AW
2605 /*
2606 * Except for egress control, capabilities are either required
2607 * or only required if controllable. Features missing from the
2608 * capability field can therefore be assumed as hard-wired enabled.
2609 */
2610 pci_read_config_word(pdev, pos + PCI_ACS_CAP, &cap);
2611 acs_flags &= (cap | PCI_ACS_EC);
2612
0a67119f
AW
2613 pci_read_config_word(pdev, pos + PCI_ACS_CTRL, &ctrl);
2614 return (ctrl & acs_flags) == acs_flags;
2615}
2616
ad805758
AW
2617/**
2618 * pci_acs_enabled - test ACS against required flags for a given device
2619 * @pdev: device to test
2620 * @acs_flags: required PCI ACS flags
2621 *
2622 * Return true if the device supports the provided flags. Automatically
2623 * filters out flags that are not implemented on multifunction devices.
0a67119f
AW
2624 *
2625 * Note that this interface checks the effective ACS capabilities of the
2626 * device rather than the actual capabilities. For instance, most single
2627 * function endpoints are not required to support ACS because they have no
2628 * opportunity for peer-to-peer access. We therefore return 'true'
2629 * regardless of whether the device exposes an ACS capability. This makes
2630 * it much easier for callers of this function to ignore the actual type
2631 * or topology of the device when testing ACS support.
ad805758
AW
2632 */
2633bool pci_acs_enabled(struct pci_dev *pdev, u16 acs_flags)
2634{
0a67119f 2635 int ret;
ad805758
AW
2636
2637 ret = pci_dev_specific_acs_enabled(pdev, acs_flags);
2638 if (ret >= 0)
2639 return ret > 0;
2640
0a67119f
AW
2641 /*
2642 * Conventional PCI and PCI-X devices never support ACS, either
2643 * effectively or actually. The shared bus topology implies that
2644 * any device on the bus can receive or snoop DMA.
2645 */
ad805758
AW
2646 if (!pci_is_pcie(pdev))
2647 return false;
2648
0a67119f
AW
2649 switch (pci_pcie_type(pdev)) {
2650 /*
2651 * PCI/X-to-PCIe bridges are not specifically mentioned by the spec,
f7625980 2652 * but since their primary interface is PCI/X, we conservatively
0a67119f
AW
2653 * handle them as we would a non-PCIe device.
2654 */
2655 case PCI_EXP_TYPE_PCIE_BRIDGE:
2656 /*
2657 * PCIe 3.0, 6.12.1 excludes ACS on these devices. "ACS is never
2658 * applicable... must never implement an ACS Extended Capability...".
2659 * This seems arbitrary, but we take a conservative interpretation
2660 * of this statement.
2661 */
2662 case PCI_EXP_TYPE_PCI_BRIDGE:
2663 case PCI_EXP_TYPE_RC_EC:
2664 return false;
2665 /*
2666 * PCIe 3.0, 6.12.1.1 specifies that downstream and root ports should
2667 * implement ACS in order to indicate their peer-to-peer capabilities,
2668 * regardless of whether they are single- or multi-function devices.
2669 */
2670 case PCI_EXP_TYPE_DOWNSTREAM:
2671 case PCI_EXP_TYPE_ROOT_PORT:
2672 return pci_acs_flags_enabled(pdev, acs_flags);
2673 /*
2674 * PCIe 3.0, 6.12.1.2 specifies ACS capabilities that should be
2675 * implemented by the remaining PCIe types to indicate peer-to-peer
f7625980 2676 * capabilities, but only when they are part of a multifunction
0a67119f
AW
2677 * device. The footnote for section 6.12 indicates the specific
2678 * PCIe types included here.
2679 */
2680 case PCI_EXP_TYPE_ENDPOINT:
2681 case PCI_EXP_TYPE_UPSTREAM:
2682 case PCI_EXP_TYPE_LEG_END:
2683 case PCI_EXP_TYPE_RC_END:
2684 if (!pdev->multifunction)
2685 break;
2686
0a67119f 2687 return pci_acs_flags_enabled(pdev, acs_flags);
ad805758
AW
2688 }
2689
0a67119f 2690 /*
f7625980 2691 * PCIe 3.0, 6.12.1.3 specifies no ACS capabilities are applicable
0a67119f
AW
2692 * to single function devices with the exception of downstream ports.
2693 */
ad805758
AW
2694 return true;
2695}
2696
2697/**
2698 * pci_acs_path_enable - test ACS flags from start to end in a hierarchy
2699 * @start: starting downstream device
2700 * @end: ending upstream device or NULL to search to the root bus
2701 * @acs_flags: required flags
2702 *
2703 * Walk up a device tree from start to end testing PCI ACS support. If
2704 * any step along the way does not support the required flags, return false.
2705 */
2706bool pci_acs_path_enabled(struct pci_dev *start,
2707 struct pci_dev *end, u16 acs_flags)
2708{
2709 struct pci_dev *pdev, *parent = start;
2710
2711 do {
2712 pdev = parent;
2713
2714 if (!pci_acs_enabled(pdev, acs_flags))
2715 return false;
2716
2717 if (pci_is_root_bus(pdev->bus))
2718 return (end == NULL);
2719
2720 parent = pdev->bus->self;
2721 } while (pdev != end);
2722
2723 return true;
2724}
2725
57c2cf71
BH
2726/**
2727 * pci_swizzle_interrupt_pin - swizzle INTx for device behind bridge
2728 * @dev: the PCI device
bb5c2de2 2729 * @pin: the INTx pin (1=INTA, 2=INTB, 3=INTC, 4=INTD)
57c2cf71
BH
2730 *
2731 * Perform INTx swizzling for a device behind one level of bridge. This is
2732 * required by section 9.1 of the PCI-to-PCI bridge specification for devices
46b952a3
MW
2733 * behind bridges on add-in cards. For devices with ARI enabled, the slot
2734 * number is always 0 (see the Implementation Note in section 2.2.8.1 of
2735 * the PCI Express Base Specification, Revision 2.1)
57c2cf71 2736 */
3df425f3 2737u8 pci_swizzle_interrupt_pin(const struct pci_dev *dev, u8 pin)
57c2cf71 2738{
46b952a3
MW
2739 int slot;
2740
2741 if (pci_ari_enabled(dev->bus))
2742 slot = 0;
2743 else
2744 slot = PCI_SLOT(dev->devfn);
2745
2746 return (((pin - 1) + slot) % 4) + 1;
57c2cf71
BH
2747}
2748
3c78bc61 2749int pci_get_interrupt_pin(struct pci_dev *dev, struct pci_dev **bridge)
1da177e4
LT
2750{
2751 u8 pin;
2752
514d207d 2753 pin = dev->pin;
1da177e4
LT
2754 if (!pin)
2755 return -1;
878f2e50 2756
8784fd4d 2757 while (!pci_is_root_bus(dev->bus)) {
57c2cf71 2758 pin = pci_swizzle_interrupt_pin(dev, pin);
1da177e4
LT
2759 dev = dev->bus->self;
2760 }
2761 *bridge = dev;
2762 return pin;
2763}
2764
68feac87
BH
2765/**
2766 * pci_common_swizzle - swizzle INTx all the way to root bridge
2767 * @dev: the PCI device
2768 * @pinp: pointer to the INTx pin value (1=INTA, 2=INTB, 3=INTD, 4=INTD)
2769 *
2770 * Perform INTx swizzling for a device. This traverses through all PCI-to-PCI
2771 * bridges all the way up to a PCI root bus.
2772 */
2773u8 pci_common_swizzle(struct pci_dev *dev, u8 *pinp)
2774{
2775 u8 pin = *pinp;
2776
1eb39487 2777 while (!pci_is_root_bus(dev->bus)) {
68feac87
BH
2778 pin = pci_swizzle_interrupt_pin(dev, pin);
2779 dev = dev->bus->self;
2780 }
2781 *pinp = pin;
2782 return PCI_SLOT(dev->devfn);
2783}
e6b29dea 2784EXPORT_SYMBOL_GPL(pci_common_swizzle);
68feac87 2785
1da177e4
LT
2786/**
2787 * pci_release_region - Release a PCI bar
2788 * @pdev: PCI device whose resources were previously reserved by pci_request_region
2789 * @bar: BAR to release
2790 *
2791 * Releases the PCI I/O and memory resources previously reserved by a
2792 * successful call to pci_request_region. Call this function only
2793 * after all use of the PCI regions has ceased.
2794 */
2795void pci_release_region(struct pci_dev *pdev, int bar)
2796{
9ac7849e
TH
2797 struct pci_devres *dr;
2798
1da177e4
LT
2799 if (pci_resource_len(pdev, bar) == 0)
2800 return;
2801 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO)
2802 release_region(pci_resource_start(pdev, bar),
2803 pci_resource_len(pdev, bar));
2804 else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM)
2805 release_mem_region(pci_resource_start(pdev, bar),
2806 pci_resource_len(pdev, bar));
9ac7849e
TH
2807
2808 dr = find_pci_dr(pdev);
2809 if (dr)
2810 dr->region_mask &= ~(1 << bar);
1da177e4 2811}
b7fe9434 2812EXPORT_SYMBOL(pci_release_region);
1da177e4
LT
2813
2814/**
f5ddcac4 2815 * __pci_request_region - Reserved PCI I/O and memory resource
1da177e4
LT
2816 * @pdev: PCI device whose resources are to be reserved
2817 * @bar: BAR to be reserved
2818 * @res_name: Name to be associated with resource.
f5ddcac4 2819 * @exclusive: whether the region access is exclusive or not
1da177e4
LT
2820 *
2821 * Mark the PCI region associated with PCI device @pdev BR @bar as
2822 * being reserved by owner @res_name. Do not access any
2823 * address inside the PCI regions unless this call returns
2824 * successfully.
2825 *
f5ddcac4
RD
2826 * If @exclusive is set, then the region is marked so that userspace
2827 * is explicitly not allowed to map the resource via /dev/mem or
f7625980 2828 * sysfs MMIO access.
f5ddcac4 2829 *
1da177e4
LT
2830 * Returns 0 on success, or %EBUSY on error. A warning
2831 * message is also printed on failure.
2832 */
3c78bc61
RD
2833static int __pci_request_region(struct pci_dev *pdev, int bar,
2834 const char *res_name, int exclusive)
1da177e4 2835{
9ac7849e
TH
2836 struct pci_devres *dr;
2837
1da177e4
LT
2838 if (pci_resource_len(pdev, bar) == 0)
2839 return 0;
f7625980 2840
1da177e4
LT
2841 if (pci_resource_flags(pdev, bar) & IORESOURCE_IO) {
2842 if (!request_region(pci_resource_start(pdev, bar),
2843 pci_resource_len(pdev, bar), res_name))
2844 goto err_out;
3c78bc61 2845 } else if (pci_resource_flags(pdev, bar) & IORESOURCE_MEM) {
e8de1481
AV
2846 if (!__request_mem_region(pci_resource_start(pdev, bar),
2847 pci_resource_len(pdev, bar), res_name,
2848 exclusive))
1da177e4
LT
2849 goto err_out;
2850 }
9ac7849e
TH
2851
2852 dr = find_pci_dr(pdev);
2853 if (dr)
2854 dr->region_mask |= 1 << bar;
2855
1da177e4
LT
2856 return 0;
2857
2858err_out:
c7dabef8 2859 dev_warn(&pdev->dev, "BAR %d: can't reserve %pR\n", bar,
096e6f67 2860 &pdev->resource[bar]);
1da177e4
LT
2861 return -EBUSY;
2862}
2863
e8de1481 2864/**
f5ddcac4 2865 * pci_request_region - Reserve PCI I/O and memory resource
e8de1481
AV
2866 * @pdev: PCI device whose resources are to be reserved
2867 * @bar: BAR to be reserved
f5ddcac4 2868 * @res_name: Name to be associated with resource
e8de1481 2869 *
f5ddcac4 2870 * Mark the PCI region associated with PCI device @pdev BAR @bar as
e8de1481
AV
2871 * being reserved by owner @res_name. Do not access any
2872 * address inside the PCI regions unless this call returns
2873 * successfully.
2874 *
2875 * Returns 0 on success, or %EBUSY on error. A warning
2876 * message is also printed on failure.
2877 */
2878int pci_request_region(struct pci_dev *pdev, int bar, const char *res_name)
2879{
2880 return __pci_request_region(pdev, bar, res_name, 0);
2881}
b7fe9434 2882EXPORT_SYMBOL(pci_request_region);
e8de1481
AV
2883
2884/**
2885 * pci_request_region_exclusive - Reserved PCI I/O and memory resource
2886 * @pdev: PCI device whose resources are to be reserved
2887 * @bar: BAR to be reserved
2888 * @res_name: Name to be associated with resource.
2889 *
2890 * Mark the PCI region associated with PCI device @pdev BR @bar as
2891 * being reserved by owner @res_name. Do not access any
2892 * address inside the PCI regions unless this call returns
2893 * successfully.
2894 *
2895 * Returns 0 on success, or %EBUSY on error. A warning
2896 * message is also printed on failure.
2897 *
2898 * The key difference that _exclusive makes it that userspace is
2899 * explicitly not allowed to map the resource via /dev/mem or
f7625980 2900 * sysfs.
e8de1481 2901 */
3c78bc61
RD
2902int pci_request_region_exclusive(struct pci_dev *pdev, int bar,
2903 const char *res_name)
e8de1481
AV
2904{
2905 return __pci_request_region(pdev, bar, res_name, IORESOURCE_EXCLUSIVE);
2906}
b7fe9434
RD
2907EXPORT_SYMBOL(pci_request_region_exclusive);
2908
c87deff7
HS
2909/**
2910 * pci_release_selected_regions - Release selected PCI I/O and memory resources
2911 * @pdev: PCI device whose resources were previously reserved
2912 * @bars: Bitmask of BARs to be released
2913 *
2914 * Release selected PCI I/O and memory resources previously reserved.
2915 * Call this function only after all use of the PCI regions has ceased.
2916 */
2917void pci_release_selected_regions(struct pci_dev *pdev, int bars)
2918{
2919 int i;
2920
2921 for (i = 0; i < 6; i++)
2922 if (bars & (1 << i))
2923 pci_release_region(pdev, i);
2924}
b7fe9434 2925EXPORT_SYMBOL(pci_release_selected_regions);
c87deff7 2926
9738abed 2927static int __pci_request_selected_regions(struct pci_dev *pdev, int bars,
3c78bc61 2928 const char *res_name, int excl)
c87deff7
HS
2929{
2930 int i;
2931
2932 for (i = 0; i < 6; i++)
2933 if (bars & (1 << i))
e8de1481 2934 if (__pci_request_region(pdev, i, res_name, excl))
c87deff7
HS
2935 goto err_out;
2936 return 0;
2937
2938err_out:
3c78bc61 2939 while (--i >= 0)
c87deff7
HS
2940 if (bars & (1 << i))
2941 pci_release_region(pdev, i);
2942
2943 return -EBUSY;
2944}
1da177e4 2945
e8de1481
AV
2946
2947/**
2948 * pci_request_selected_regions - Reserve selected PCI I/O and memory resources
2949 * @pdev: PCI device whose resources are to be reserved
2950 * @bars: Bitmask of BARs to be requested
2951 * @res_name: Name to be associated with resource
2952 */
2953int pci_request_selected_regions(struct pci_dev *pdev, int bars,
2954 const char *res_name)
2955{
2956 return __pci_request_selected_regions(pdev, bars, res_name, 0);
2957}
b7fe9434 2958EXPORT_SYMBOL(pci_request_selected_regions);
e8de1481 2959
3c78bc61
RD
2960int pci_request_selected_regions_exclusive(struct pci_dev *pdev, int bars,
2961 const char *res_name)
e8de1481
AV
2962{
2963 return __pci_request_selected_regions(pdev, bars, res_name,
2964 IORESOURCE_EXCLUSIVE);
2965}
b7fe9434 2966EXPORT_SYMBOL(pci_request_selected_regions_exclusive);
e8de1481 2967
1da177e4
LT
2968/**
2969 * pci_release_regions - Release reserved PCI I/O and memory resources
2970 * @pdev: PCI device whose resources were previously reserved by pci_request_regions
2971 *
2972 * Releases all PCI I/O and memory resources previously reserved by a
2973 * successful call to pci_request_regions. Call this function only
2974 * after all use of the PCI regions has ceased.
2975 */
2976
2977void pci_release_regions(struct pci_dev *pdev)
2978{
c87deff7 2979 pci_release_selected_regions(pdev, (1 << 6) - 1);
1da177e4 2980}
b7fe9434 2981EXPORT_SYMBOL(pci_release_regions);
1da177e4
LT
2982
2983/**
2984 * pci_request_regions - Reserved PCI I/O and memory resources
2985 * @pdev: PCI device whose resources are to be reserved
2986 * @res_name: Name to be associated with resource.
2987 *
2988 * Mark all PCI regions associated with PCI device @pdev as
2989 * being reserved by owner @res_name. Do not access any
2990 * address inside the PCI regions unless this call returns
2991 * successfully.
2992 *
2993 * Returns 0 on success, or %EBUSY on error. A warning
2994 * message is also printed on failure.
2995 */
3c990e92 2996int pci_request_regions(struct pci_dev *pdev, const char *res_name)
1da177e4 2997{
c87deff7 2998 return pci_request_selected_regions(pdev, ((1 << 6) - 1), res_name);
1da177e4 2999}
b7fe9434 3000EXPORT_SYMBOL(pci_request_regions);
1da177e4 3001
e8de1481
AV
3002/**
3003 * pci_request_regions_exclusive - Reserved PCI I/O and memory resources
3004 * @pdev: PCI device whose resources are to be reserved
3005 * @res_name: Name to be associated with resource.
3006 *
3007 * Mark all PCI regions associated with PCI device @pdev as
3008 * being reserved by owner @res_name. Do not access any
3009 * address inside the PCI regions unless this call returns
3010 * successfully.
3011 *
3012 * pci_request_regions_exclusive() will mark the region so that
f7625980 3013 * /dev/mem and the sysfs MMIO access will not be allowed.
e8de1481
AV
3014 *
3015 * Returns 0 on success, or %EBUSY on error. A warning
3016 * message is also printed on failure.
3017 */
3018int pci_request_regions_exclusive(struct pci_dev *pdev, const char *res_name)
3019{
3020 return pci_request_selected_regions_exclusive(pdev,
3021 ((1 << 6) - 1), res_name);
3022}
b7fe9434 3023EXPORT_SYMBOL(pci_request_regions_exclusive);
e8de1481 3024
8b921acf
LD
3025/**
3026 * pci_remap_iospace - Remap the memory mapped I/O space
3027 * @res: Resource describing the I/O space
3028 * @phys_addr: physical address of range to be mapped
3029 *
3030 * Remap the memory mapped I/O space described by the @res
3031 * and the CPU physical address @phys_addr into virtual address space.
3032 * Only architectures that have memory mapped IO functions defined
3033 * (and the PCI_IOBASE value defined) should call this function.
3034 */
3035int __weak pci_remap_iospace(const struct resource *res, phys_addr_t phys_addr)
3036{
3037#if defined(PCI_IOBASE) && defined(CONFIG_MMU)
3038 unsigned long vaddr = (unsigned long)PCI_IOBASE + res->start;
3039
3040 if (!(res->flags & IORESOURCE_IO))
3041 return -EINVAL;
3042
3043 if (res->end > IO_SPACE_LIMIT)
3044 return -EINVAL;
3045
3046 return ioremap_page_range(vaddr, vaddr + resource_size(res), phys_addr,
3047 pgprot_device(PAGE_KERNEL));
3048#else
3049 /* this architecture does not have memory mapped I/O space,
3050 so this function should never be called */
3051 WARN_ONCE(1, "This architecture does not support memory mapped I/O\n");
3052 return -ENODEV;
3053#endif
3054}
3055
6a479079
BH
3056static void __pci_set_master(struct pci_dev *dev, bool enable)
3057{
3058 u16 old_cmd, cmd;
3059
3060 pci_read_config_word(dev, PCI_COMMAND, &old_cmd);
3061 if (enable)
3062 cmd = old_cmd | PCI_COMMAND_MASTER;
3063 else
3064 cmd = old_cmd & ~PCI_COMMAND_MASTER;
3065 if (cmd != old_cmd) {
3066 dev_dbg(&dev->dev, "%s bus mastering\n",
3067 enable ? "enabling" : "disabling");
3068 pci_write_config_word(dev, PCI_COMMAND, cmd);
3069 }
3070 dev->is_busmaster = enable;
3071}
e8de1481 3072
2b6f2c35
MS
3073/**
3074 * pcibios_setup - process "pci=" kernel boot arguments
3075 * @str: string used to pass in "pci=" kernel boot arguments
3076 *
3077 * Process kernel boot arguments. This is the default implementation.
3078 * Architecture specific implementations can override this as necessary.
3079 */
3080char * __weak __init pcibios_setup(char *str)
3081{
3082 return str;
3083}
3084
96c55900
MS
3085/**
3086 * pcibios_set_master - enable PCI bus-mastering for device dev
3087 * @dev: the PCI device to enable
3088 *
3089 * Enables PCI bus-mastering for the device. This is the default
3090 * implementation. Architecture specific implementations can override
3091 * this if necessary.
3092 */
3093void __weak pcibios_set_master(struct pci_dev *dev)
3094{
3095 u8 lat;
3096
f676678f
MS
3097 /* The latency timer doesn't apply to PCIe (either Type 0 or Type 1) */
3098 if (pci_is_pcie(dev))
3099 return;
3100
96c55900
MS
3101 pci_read_config_byte(dev, PCI_LATENCY_TIMER, &lat);
3102 if (lat < 16)
3103 lat = (64 <= pcibios_max_latency) ? 64 : pcibios_max_latency;
3104 else if (lat > pcibios_max_latency)
3105 lat = pcibios_max_latency;
3106 else
3107 return;
a006482b 3108
96c55900
MS
3109 pci_write_config_byte(dev, PCI_LATENCY_TIMER, lat);
3110}
3111
1da177e4
LT
3112/**
3113 * pci_set_master - enables bus-mastering for device dev
3114 * @dev: the PCI device to enable
3115 *
3116 * Enables bus-mastering on the device and calls pcibios_set_master()
3117 * to do the needed arch specific settings.
3118 */
6a479079 3119void pci_set_master(struct pci_dev *dev)
1da177e4 3120{
6a479079 3121 __pci_set_master(dev, true);
1da177e4
LT
3122 pcibios_set_master(dev);
3123}
b7fe9434 3124EXPORT_SYMBOL(pci_set_master);
1da177e4 3125
6a479079
BH
3126/**
3127 * pci_clear_master - disables bus-mastering for device dev
3128 * @dev: the PCI device to disable
3129 */
3130void pci_clear_master(struct pci_dev *dev)
3131{
3132 __pci_set_master(dev, false);
3133}
b7fe9434 3134EXPORT_SYMBOL(pci_clear_master);
6a479079 3135
1da177e4 3136/**
edb2d97e
MW
3137 * pci_set_cacheline_size - ensure the CACHE_LINE_SIZE register is programmed
3138 * @dev: the PCI device for which MWI is to be enabled
1da177e4 3139 *
edb2d97e
MW
3140 * Helper function for pci_set_mwi.
3141 * Originally copied from drivers/net/acenic.c.
1da177e4
LT
3142 * Copyright 1998-2001 by Jes Sorensen, <jes@trained-monkey.org>.
3143 *
3144 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3145 */
15ea76d4 3146int pci_set_cacheline_size(struct pci_dev *dev)
1da177e4
LT
3147{
3148 u8 cacheline_size;
3149
3150 if (!pci_cache_line_size)
15ea76d4 3151 return -EINVAL;
1da177e4
LT
3152
3153 /* Validate current setting: the PCI_CACHE_LINE_SIZE must be
3154 equal to or multiple of the right value. */
3155 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3156 if (cacheline_size >= pci_cache_line_size &&
3157 (cacheline_size % pci_cache_line_size) == 0)
3158 return 0;
3159
3160 /* Write the correct value. */
3161 pci_write_config_byte(dev, PCI_CACHE_LINE_SIZE, pci_cache_line_size);
3162 /* Read it back. */
3163 pci_read_config_byte(dev, PCI_CACHE_LINE_SIZE, &cacheline_size);
3164 if (cacheline_size == pci_cache_line_size)
3165 return 0;
3166
227f0647
RD
3167 dev_printk(KERN_DEBUG, &dev->dev, "cache line size of %d is not supported\n",
3168 pci_cache_line_size << 2);
1da177e4
LT
3169
3170 return -EINVAL;
3171}
15ea76d4
TH
3172EXPORT_SYMBOL_GPL(pci_set_cacheline_size);
3173
1da177e4
LT
3174/**
3175 * pci_set_mwi - enables memory-write-invalidate PCI transaction
3176 * @dev: the PCI device for which MWI is enabled
3177 *
694625c0 3178 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
1da177e4
LT
3179 *
3180 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3181 */
3c78bc61 3182int pci_set_mwi(struct pci_dev *dev)
1da177e4 3183{
b7fe9434
RD
3184#ifdef PCI_DISABLE_MWI
3185 return 0;
3186#else
1da177e4
LT
3187 int rc;
3188 u16 cmd;
3189
edb2d97e 3190 rc = pci_set_cacheline_size(dev);
1da177e4
LT
3191 if (rc)
3192 return rc;
3193
3194 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3c78bc61 3195 if (!(cmd & PCI_COMMAND_INVALIDATE)) {
80ccba11 3196 dev_dbg(&dev->dev, "enabling Mem-Wr-Inval\n");
1da177e4
LT
3197 cmd |= PCI_COMMAND_INVALIDATE;
3198 pci_write_config_word(dev, PCI_COMMAND, cmd);
3199 }
1da177e4 3200 return 0;
b7fe9434 3201#endif
1da177e4 3202}
b7fe9434 3203EXPORT_SYMBOL(pci_set_mwi);
1da177e4 3204
694625c0
RD
3205/**
3206 * pci_try_set_mwi - enables memory-write-invalidate PCI transaction
3207 * @dev: the PCI device for which MWI is enabled
3208 *
3209 * Enables the Memory-Write-Invalidate transaction in %PCI_COMMAND.
3210 * Callers are not required to check the return value.
3211 *
3212 * RETURNS: An appropriate -ERRNO error value on error, or zero for success.
3213 */
3214int pci_try_set_mwi(struct pci_dev *dev)
3215{
b7fe9434
RD
3216#ifdef PCI_DISABLE_MWI
3217 return 0;
3218#else
3219 return pci_set_mwi(dev);
3220#endif
694625c0 3221}
b7fe9434 3222EXPORT_SYMBOL(pci_try_set_mwi);
694625c0 3223
1da177e4
LT
3224/**
3225 * pci_clear_mwi - disables Memory-Write-Invalidate for device dev
3226 * @dev: the PCI device to disable
3227 *
3228 * Disables PCI Memory-Write-Invalidate transaction on the device
3229 */
3c78bc61 3230void pci_clear_mwi(struct pci_dev *dev)
1da177e4 3231{
b7fe9434 3232#ifndef PCI_DISABLE_MWI
1da177e4
LT
3233 u16 cmd;
3234
3235 pci_read_config_word(dev, PCI_COMMAND, &cmd);
3236 if (cmd & PCI_COMMAND_INVALIDATE) {
3237 cmd &= ~PCI_COMMAND_INVALIDATE;
3238 pci_write_config_word(dev, PCI_COMMAND, cmd);
3239 }
b7fe9434 3240#endif
1da177e4 3241}
b7fe9434 3242EXPORT_SYMBOL(pci_clear_mwi);
1da177e4 3243
a04ce0ff
BR
3244/**
3245 * pci_intx - enables/disables PCI INTx for device dev
8f7020d3
RD
3246 * @pdev: the PCI device to operate on
3247 * @enable: boolean: whether to enable or disable PCI INTx
a04ce0ff
BR
3248 *
3249 * Enables/disables PCI INTx for device dev
3250 */
3c78bc61 3251void pci_intx(struct pci_dev *pdev, int enable)
a04ce0ff
BR
3252{
3253 u16 pci_command, new;
3254
3255 pci_read_config_word(pdev, PCI_COMMAND, &pci_command);
3256
3c78bc61 3257 if (enable)
a04ce0ff 3258 new = pci_command & ~PCI_COMMAND_INTX_DISABLE;
3c78bc61 3259 else
a04ce0ff 3260 new = pci_command | PCI_COMMAND_INTX_DISABLE;
a04ce0ff
BR
3261
3262 if (new != pci_command) {
9ac7849e
TH
3263 struct pci_devres *dr;
3264
2fd9d74b 3265 pci_write_config_word(pdev, PCI_COMMAND, new);
9ac7849e
TH
3266
3267 dr = find_pci_dr(pdev);
3268 if (dr && !dr->restore_intx) {
3269 dr->restore_intx = 1;
3270 dr->orig_intx = !enable;
3271 }
a04ce0ff
BR
3272 }
3273}
b7fe9434 3274EXPORT_SYMBOL_GPL(pci_intx);
a04ce0ff 3275
a2e27787
JK
3276/**
3277 * pci_intx_mask_supported - probe for INTx masking support
6e9292c5 3278 * @dev: the PCI device to operate on
a2e27787
JK
3279 *
3280 * Check if the device dev support INTx masking via the config space
3281 * command word.
3282 */
3283bool pci_intx_mask_supported(struct pci_dev *dev)
3284{
3285 bool mask_supported = false;
3286 u16 orig, new;
3287
fbebb9fd
BH
3288 if (dev->broken_intx_masking)
3289 return false;
3290
a2e27787
JK
3291 pci_cfg_access_lock(dev);
3292
3293 pci_read_config_word(dev, PCI_COMMAND, &orig);
3294 pci_write_config_word(dev, PCI_COMMAND,
3295 orig ^ PCI_COMMAND_INTX_DISABLE);
3296 pci_read_config_word(dev, PCI_COMMAND, &new);
3297
3298 /*
3299 * There's no way to protect against hardware bugs or detect them
3300 * reliably, but as long as we know what the value should be, let's
3301 * go ahead and check it.
3302 */
3303 if ((new ^ orig) & ~PCI_COMMAND_INTX_DISABLE) {
227f0647
RD
3304 dev_err(&dev->dev, "Command register changed from 0x%x to 0x%x: driver or hardware bug?\n",
3305 orig, new);
a2e27787
JK
3306 } else if ((new ^ orig) & PCI_COMMAND_INTX_DISABLE) {
3307 mask_supported = true;
3308 pci_write_config_word(dev, PCI_COMMAND, orig);
3309 }
3310
3311 pci_cfg_access_unlock(dev);
3312 return mask_supported;
3313}
3314EXPORT_SYMBOL_GPL(pci_intx_mask_supported);
3315
3316static bool pci_check_and_set_intx_mask(struct pci_dev *dev, bool mask)
3317{
3318 struct pci_bus *bus = dev->bus;
3319 bool mask_updated = true;
3320 u32 cmd_status_dword;
3321 u16 origcmd, newcmd;
3322 unsigned long flags;
3323 bool irq_pending;
3324
3325 /*
3326 * We do a single dword read to retrieve both command and status.
3327 * Document assumptions that make this possible.
3328 */
3329 BUILD_BUG_ON(PCI_COMMAND % 4);
3330 BUILD_BUG_ON(PCI_COMMAND + 2 != PCI_STATUS);
3331
3332 raw_spin_lock_irqsave(&pci_lock, flags);
3333
3334 bus->ops->read(bus, dev->devfn, PCI_COMMAND, 4, &cmd_status_dword);
3335
3336 irq_pending = (cmd_status_dword >> 16) & PCI_STATUS_INTERRUPT;
3337
3338 /*
3339 * Check interrupt status register to see whether our device
3340 * triggered the interrupt (when masking) or the next IRQ is
3341 * already pending (when unmasking).
3342 */
3343 if (mask != irq_pending) {
3344 mask_updated = false;
3345 goto done;
3346 }
3347
3348 origcmd = cmd_status_dword;
3349 newcmd = origcmd & ~PCI_COMMAND_INTX_DISABLE;
3350 if (mask)
3351 newcmd |= PCI_COMMAND_INTX_DISABLE;
3352 if (newcmd != origcmd)
3353 bus->ops->write(bus, dev->devfn, PCI_COMMAND, 2, newcmd);
3354
3355done:
3356 raw_spin_unlock_irqrestore(&pci_lock, flags);
3357
3358 return mask_updated;
3359}
3360
3361/**
3362 * pci_check_and_mask_intx - mask INTx on pending interrupt
6e9292c5 3363 * @dev: the PCI device to operate on
a2e27787
JK
3364 *
3365 * Check if the device dev has its INTx line asserted, mask it and
3366 * return true in that case. False is returned if not interrupt was
3367 * pending.
3368 */
3369bool pci_check_and_mask_intx(struct pci_dev *dev)
3370{
3371 return pci_check_and_set_intx_mask(dev, true);
3372}
3373EXPORT_SYMBOL_GPL(pci_check_and_mask_intx);
3374
3375/**
ebd50b93 3376 * pci_check_and_unmask_intx - unmask INTx if no interrupt is pending
6e9292c5 3377 * @dev: the PCI device to operate on
a2e27787
JK
3378 *
3379 * Check if the device dev has its INTx line asserted, unmask it if not
3380 * and return true. False is returned and the mask remains active if
3381 * there was still an interrupt pending.
3382 */
3383bool pci_check_and_unmask_intx(struct pci_dev *dev)
3384{
3385 return pci_check_and_set_intx_mask(dev, false);
3386}
3387EXPORT_SYMBOL_GPL(pci_check_and_unmask_intx);
3388
4d57cdfa
FT
3389int pci_set_dma_max_seg_size(struct pci_dev *dev, unsigned int size)
3390{
3391 return dma_set_max_seg_size(&dev->dev, size);
3392}
3393EXPORT_SYMBOL(pci_set_dma_max_seg_size);
4d57cdfa 3394
59fc67de
FT
3395int pci_set_dma_seg_boundary(struct pci_dev *dev, unsigned long mask)
3396{
3397 return dma_set_seg_boundary(&dev->dev, mask);
3398}
3399EXPORT_SYMBOL(pci_set_dma_seg_boundary);
59fc67de 3400
3775a209
CL
3401/**
3402 * pci_wait_for_pending_transaction - waits for pending transaction
3403 * @dev: the PCI device to operate on
3404 *
3405 * Return 0 if transaction is pending 1 otherwise.
3406 */
3407int pci_wait_for_pending_transaction(struct pci_dev *dev)
8dd7f803 3408{
157e876f
AW
3409 if (!pci_is_pcie(dev))
3410 return 1;
8c1c699f 3411
d0b4cc4e
GS
3412 return pci_wait_for_pending(dev, pci_pcie_cap(dev) + PCI_EXP_DEVSTA,
3413 PCI_EXP_DEVSTA_TRPND);
3775a209
CL
3414}
3415EXPORT_SYMBOL(pci_wait_for_pending_transaction);
3416
3417static int pcie_flr(struct pci_dev *dev, int probe)
3418{
3419 u32 cap;
3420
3421 pcie_capability_read_dword(dev, PCI_EXP_DEVCAP, &cap);
3422 if (!(cap & PCI_EXP_DEVCAP_FLR))
3423 return -ENOTTY;
3424
3425 if (probe)
3426 return 0;
3427
3428 if (!pci_wait_for_pending_transaction(dev))
bb383e28 3429 dev_err(&dev->dev, "timed out waiting for pending transaction; performing function level reset anyway\n");
8c1c699f 3430
59875ae4 3431 pcie_capability_set_word(dev, PCI_EXP_DEVCTL, PCI_EXP_DEVCTL_BCR_FLR);
8c1c699f 3432 msleep(100);
8dd7f803
SY
3433 return 0;
3434}
d91cdc74 3435
8c1c699f 3436static int pci_af_flr(struct pci_dev *dev, int probe)
1ca88797 3437{
8c1c699f 3438 int pos;
1ca88797
SY
3439 u8 cap;
3440
8c1c699f
YZ
3441 pos = pci_find_capability(dev, PCI_CAP_ID_AF);
3442 if (!pos)
1ca88797 3443 return -ENOTTY;
8c1c699f
YZ
3444
3445 pci_read_config_byte(dev, pos + PCI_AF_CAP, &cap);
1ca88797
SY
3446 if (!(cap & PCI_AF_CAP_TP) || !(cap & PCI_AF_CAP_FLR))
3447 return -ENOTTY;
3448
3449 if (probe)
3450 return 0;
3451
d066c946
AW
3452 /*
3453 * Wait for Transaction Pending bit to clear. A word-aligned test
3454 * is used, so we use the conrol offset rather than status and shift
3455 * the test bit to match.
3456 */
bb383e28 3457 if (!pci_wait_for_pending(dev, pos + PCI_AF_CTRL,
d066c946 3458 PCI_AF_STATUS_TP << 8))
bb383e28 3459 dev_err(&dev->dev, "timed out waiting for pending transaction; performing AF function level reset anyway\n");
5fe5db05 3460
8c1c699f 3461 pci_write_config_byte(dev, pos + PCI_AF_CTRL, PCI_AF_CTRL_FLR);
1ca88797 3462 msleep(100);
1ca88797
SY
3463 return 0;
3464}
3465
83d74e03
RW
3466/**
3467 * pci_pm_reset - Put device into PCI_D3 and back into PCI_D0.
3468 * @dev: Device to reset.
3469 * @probe: If set, only check if the device can be reset this way.
3470 *
3471 * If @dev supports native PCI PM and its PCI_PM_CTRL_NO_SOFT_RESET flag is
3472 * unset, it will be reinitialized internally when going from PCI_D3hot to
3473 * PCI_D0. If that's the case and the device is not in a low-power state
3474 * already, force it into PCI_D3hot and back to PCI_D0, causing it to be reset.
3475 *
3476 * NOTE: This causes the caller to sleep for twice the device power transition
3477 * cooldown period, which for the D0->D3hot and D3hot->D0 transitions is 10 ms
f7625980 3478 * by default (i.e. unless the @dev's d3_delay field has a different value).
83d74e03
RW
3479 * Moreover, only devices in D0 can be reset by this function.
3480 */
f85876ba 3481static int pci_pm_reset(struct pci_dev *dev, int probe)
d91cdc74 3482{
f85876ba
YZ
3483 u16 csr;
3484
51e53738 3485 if (!dev->pm_cap || dev->dev_flags & PCI_DEV_FLAGS_NO_PM_RESET)
f85876ba 3486 return -ENOTTY;
d91cdc74 3487
f85876ba
YZ
3488 pci_read_config_word(dev, dev->pm_cap + PCI_PM_CTRL, &csr);
3489 if (csr & PCI_PM_CTRL_NO_SOFT_RESET)
3490 return -ENOTTY;
d91cdc74 3491
f85876ba
YZ
3492 if (probe)
3493 return 0;
1ca88797 3494
f85876ba
YZ
3495 if (dev->current_state != PCI_D0)
3496 return -EINVAL;
3497
3498 csr &= ~PCI_PM_CTRL_STATE_MASK;
3499 csr |= PCI_D3hot;
3500 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
1ae861e6 3501 pci_dev_d3_sleep(dev);
f85876ba
YZ
3502
3503 csr &= ~PCI_PM_CTRL_STATE_MASK;
3504 csr |= PCI_D0;
3505 pci_write_config_word(dev, dev->pm_cap + PCI_PM_CTRL, csr);
1ae861e6 3506 pci_dev_d3_sleep(dev);
f85876ba
YZ
3507
3508 return 0;
3509}
3510
9e33002f 3511void pci_reset_secondary_bus(struct pci_dev *dev)
c12ff1df
YZ
3512{
3513 u16 ctrl;
64e8674f
AW
3514
3515 pci_read_config_word(dev, PCI_BRIDGE_CONTROL, &ctrl);
3516 ctrl |= PCI_BRIDGE_CTL_BUS_RESET;
3517 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
de0c548c
AW
3518 /*
3519 * PCI spec v3.0 7.6.4.2 requires minimum Trst of 1ms. Double
f7625980 3520 * this to 2ms to ensure that we meet the minimum requirement.
de0c548c
AW
3521 */
3522 msleep(2);
64e8674f
AW
3523
3524 ctrl &= ~PCI_BRIDGE_CTL_BUS_RESET;
3525 pci_write_config_word(dev, PCI_BRIDGE_CONTROL, ctrl);
de0c548c
AW
3526
3527 /*
3528 * Trhfa for conventional PCI is 2^25 clock cycles.
3529 * Assuming a minimum 33MHz clock this results in a 1s
3530 * delay before we can consider subordinate devices to
3531 * be re-initialized. PCIe has some ways to shorten this,
3532 * but we don't make use of them yet.
3533 */
3534 ssleep(1);
64e8674f 3535}
d92a208d 3536
9e33002f
GS
3537void __weak pcibios_reset_secondary_bus(struct pci_dev *dev)
3538{
3539 pci_reset_secondary_bus(dev);
3540}
3541
d92a208d
GS
3542/**
3543 * pci_reset_bridge_secondary_bus - Reset the secondary bus on a PCI bridge.
3544 * @dev: Bridge device
3545 *
3546 * Use the bridge control register to assert reset on the secondary bus.
3547 * Devices on the secondary bus are left in power-on state.
3548 */
3549void pci_reset_bridge_secondary_bus(struct pci_dev *dev)
3550{
3551 pcibios_reset_secondary_bus(dev);
3552}
64e8674f
AW
3553EXPORT_SYMBOL_GPL(pci_reset_bridge_secondary_bus);
3554
3555static int pci_parent_bus_reset(struct pci_dev *dev, int probe)
3556{
c12ff1df
YZ
3557 struct pci_dev *pdev;
3558
f331a859
AW
3559 if (pci_is_root_bus(dev->bus) || dev->subordinate ||
3560 !dev->bus->self || dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
c12ff1df
YZ
3561 return -ENOTTY;
3562
3563 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3564 if (pdev != dev)
3565 return -ENOTTY;
3566
3567 if (probe)
3568 return 0;
3569
64e8674f 3570 pci_reset_bridge_secondary_bus(dev->bus->self);
c12ff1df
YZ
3571
3572 return 0;
3573}
3574
608c3881
AW
3575static int pci_reset_hotplug_slot(struct hotplug_slot *hotplug, int probe)
3576{
3577 int rc = -ENOTTY;
3578
3579 if (!hotplug || !try_module_get(hotplug->ops->owner))
3580 return rc;
3581
3582 if (hotplug->ops->reset_slot)
3583 rc = hotplug->ops->reset_slot(hotplug, probe);
3584
3585 module_put(hotplug->ops->owner);
3586
3587 return rc;
3588}
3589
3590static int pci_dev_reset_slot_function(struct pci_dev *dev, int probe)
3591{
3592 struct pci_dev *pdev;
3593
f331a859
AW
3594 if (dev->subordinate || !dev->slot ||
3595 dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET)
608c3881
AW
3596 return -ENOTTY;
3597
3598 list_for_each_entry(pdev, &dev->bus->devices, bus_list)
3599 if (pdev != dev && pdev->slot == dev->slot)
3600 return -ENOTTY;
3601
3602 return pci_reset_hotplug_slot(dev->slot->hotplug, probe);
3603}
3604
977f857c 3605static int __pci_dev_reset(struct pci_dev *dev, int probe)
d91cdc74 3606{
8c1c699f
YZ
3607 int rc;
3608
3609 might_sleep();
3610
b9c3b266
DC
3611 rc = pci_dev_specific_reset(dev, probe);
3612 if (rc != -ENOTTY)
3613 goto done;
3614
8c1c699f
YZ
3615 rc = pcie_flr(dev, probe);
3616 if (rc != -ENOTTY)
3617 goto done;
d91cdc74 3618
8c1c699f 3619 rc = pci_af_flr(dev, probe);
f85876ba
YZ
3620 if (rc != -ENOTTY)
3621 goto done;
3622
3623 rc = pci_pm_reset(dev, probe);
c12ff1df
YZ
3624 if (rc != -ENOTTY)
3625 goto done;
3626
608c3881
AW
3627 rc = pci_dev_reset_slot_function(dev, probe);
3628 if (rc != -ENOTTY)
3629 goto done;
3630
c12ff1df 3631 rc = pci_parent_bus_reset(dev, probe);
8c1c699f 3632done:
977f857c
KRW
3633 return rc;
3634}
3635
77cb985a
AW
3636static void pci_dev_lock(struct pci_dev *dev)
3637{
3638 pci_cfg_access_lock(dev);
3639 /* block PM suspend, driver probe, etc. */
3640 device_lock(&dev->dev);
3641}
3642
61cf16d8
AW
3643/* Return 1 on successful lock, 0 on contention */
3644static int pci_dev_trylock(struct pci_dev *dev)
3645{
3646 if (pci_cfg_access_trylock(dev)) {
3647 if (device_trylock(&dev->dev))
3648 return 1;
3649 pci_cfg_access_unlock(dev);
3650 }
3651
3652 return 0;
3653}
3654
77cb985a
AW
3655static void pci_dev_unlock(struct pci_dev *dev)
3656{
3657 device_unlock(&dev->dev);
3658 pci_cfg_access_unlock(dev);
3659}
3660
3ebe7f9f
KB
3661/**
3662 * pci_reset_notify - notify device driver of reset
3663 * @dev: device to be notified of reset
3664 * @prepare: 'true' if device is about to be reset; 'false' if reset attempt
3665 * completed
3666 *
3667 * Must be called prior to device access being disabled and after device
3668 * access is restored.
3669 */
3670static void pci_reset_notify(struct pci_dev *dev, bool prepare)
3671{
3672 const struct pci_error_handlers *err_handler =
3673 dev->driver ? dev->driver->err_handler : NULL;
3674 if (err_handler && err_handler->reset_notify)
3675 err_handler->reset_notify(dev, prepare);
3676}
3677
77cb985a
AW
3678static void pci_dev_save_and_disable(struct pci_dev *dev)
3679{
3ebe7f9f
KB
3680 pci_reset_notify(dev, true);
3681
a6cbaade
AW
3682 /*
3683 * Wake-up device prior to save. PM registers default to D0 after
3684 * reset and a simple register restore doesn't reliably return
3685 * to a non-D0 state anyway.
3686 */
3687 pci_set_power_state(dev, PCI_D0);
3688
77cb985a
AW
3689 pci_save_state(dev);
3690 /*
3691 * Disable the device by clearing the Command register, except for
3692 * INTx-disable which is set. This not only disables MMIO and I/O port
3693 * BARs, but also prevents the device from being Bus Master, preventing
3694 * DMA from the device including MSI/MSI-X interrupts. For PCI 2.3
3695 * compliant devices, INTx-disable prevents legacy interrupts.
3696 */
3697 pci_write_config_word(dev, PCI_COMMAND, PCI_COMMAND_INTX_DISABLE);
3698}
3699
3700static void pci_dev_restore(struct pci_dev *dev)
3701{
3702 pci_restore_state(dev);
3ebe7f9f 3703 pci_reset_notify(dev, false);
77cb985a
AW
3704}
3705
977f857c
KRW
3706static int pci_dev_reset(struct pci_dev *dev, int probe)
3707{
3708 int rc;
3709
77cb985a
AW
3710 if (!probe)
3711 pci_dev_lock(dev);
977f857c
KRW
3712
3713 rc = __pci_dev_reset(dev, probe);
3714
77cb985a
AW
3715 if (!probe)
3716 pci_dev_unlock(dev);
3717
8c1c699f 3718 return rc;
d91cdc74 3719}
3ebe7f9f 3720
d91cdc74 3721/**
8c1c699f
YZ
3722 * __pci_reset_function - reset a PCI device function
3723 * @dev: PCI device to reset
d91cdc74
SY
3724 *
3725 * Some devices allow an individual function to be reset without affecting
3726 * other functions in the same device. The PCI device must be responsive
3727 * to PCI config space in order to use this function.
3728 *
3729 * The device function is presumed to be unused when this function is called.
3730 * Resetting the device will make the contents of PCI configuration space
3731 * random, so any caller of this must be prepared to reinitialise the
3732 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3733 * etc.
3734 *
8c1c699f 3735 * Returns 0 if the device function was successfully reset or negative if the
d91cdc74
SY
3736 * device doesn't support resetting a single function.
3737 */
8c1c699f 3738int __pci_reset_function(struct pci_dev *dev)
d91cdc74 3739{
8c1c699f 3740 return pci_dev_reset(dev, 0);
d91cdc74 3741}
8c1c699f 3742EXPORT_SYMBOL_GPL(__pci_reset_function);
8dd7f803 3743
6fbf9e7a
KRW
3744/**
3745 * __pci_reset_function_locked - reset a PCI device function while holding
3746 * the @dev mutex lock.
3747 * @dev: PCI device to reset
3748 *
3749 * Some devices allow an individual function to be reset without affecting
3750 * other functions in the same device. The PCI device must be responsive
3751 * to PCI config space in order to use this function.
3752 *
3753 * The device function is presumed to be unused and the caller is holding
3754 * the device mutex lock when this function is called.
3755 * Resetting the device will make the contents of PCI configuration space
3756 * random, so any caller of this must be prepared to reinitialise the
3757 * device including MSI, bus mastering, BARs, decoding IO and memory spaces,
3758 * etc.
3759 *
3760 * Returns 0 if the device function was successfully reset or negative if the
3761 * device doesn't support resetting a single function.
3762 */
3763int __pci_reset_function_locked(struct pci_dev *dev)
3764{
977f857c 3765 return __pci_dev_reset(dev, 0);
6fbf9e7a
KRW
3766}
3767EXPORT_SYMBOL_GPL(__pci_reset_function_locked);
3768
711d5779
MT
3769/**
3770 * pci_probe_reset_function - check whether the device can be safely reset
3771 * @dev: PCI device to reset
3772 *
3773 * Some devices allow an individual function to be reset without affecting
3774 * other functions in the same device. The PCI device must be responsive
3775 * to PCI config space in order to use this function.
3776 *
3777 * Returns 0 if the device function can be reset or negative if the
3778 * device doesn't support resetting a single function.
3779 */
3780int pci_probe_reset_function(struct pci_dev *dev)
3781{
3782 return pci_dev_reset(dev, 1);
3783}
3784
8dd7f803 3785/**
8c1c699f
YZ
3786 * pci_reset_function - quiesce and reset a PCI device function
3787 * @dev: PCI device to reset
8dd7f803
SY
3788 *
3789 * Some devices allow an individual function to be reset without affecting
3790 * other functions in the same device. The PCI device must be responsive
3791 * to PCI config space in order to use this function.
3792 *
3793 * This function does not just reset the PCI portion of a device, but
3794 * clears all the state associated with the device. This function differs
8c1c699f 3795 * from __pci_reset_function in that it saves and restores device state
8dd7f803
SY
3796 * over the reset.
3797 *
8c1c699f 3798 * Returns 0 if the device function was successfully reset or negative if the
8dd7f803
SY
3799 * device doesn't support resetting a single function.
3800 */
3801int pci_reset_function(struct pci_dev *dev)
3802{
8c1c699f 3803 int rc;
8dd7f803 3804
8c1c699f
YZ
3805 rc = pci_dev_reset(dev, 1);
3806 if (rc)
3807 return rc;
8dd7f803 3808
77cb985a 3809 pci_dev_save_and_disable(dev);
8dd7f803 3810
8c1c699f 3811 rc = pci_dev_reset(dev, 0);
8dd7f803 3812
77cb985a 3813 pci_dev_restore(dev);
8dd7f803 3814
8c1c699f 3815 return rc;
8dd7f803
SY
3816}
3817EXPORT_SYMBOL_GPL(pci_reset_function);
3818
61cf16d8
AW
3819/**
3820 * pci_try_reset_function - quiesce and reset a PCI device function
3821 * @dev: PCI device to reset
3822 *
3823 * Same as above, except return -EAGAIN if unable to lock device.
3824 */
3825int pci_try_reset_function(struct pci_dev *dev)
3826{
3827 int rc;
3828
3829 rc = pci_dev_reset(dev, 1);
3830 if (rc)
3831 return rc;
3832
3833 pci_dev_save_and_disable(dev);
3834
3835 if (pci_dev_trylock(dev)) {
3836 rc = __pci_dev_reset(dev, 0);
3837 pci_dev_unlock(dev);
3838 } else
3839 rc = -EAGAIN;
3840
3841 pci_dev_restore(dev);
3842
3843 return rc;
3844}
3845EXPORT_SYMBOL_GPL(pci_try_reset_function);
3846
f331a859
AW
3847/* Do any devices on or below this bus prevent a bus reset? */
3848static bool pci_bus_resetable(struct pci_bus *bus)
3849{
3850 struct pci_dev *dev;
3851
3852 list_for_each_entry(dev, &bus->devices, bus_list) {
3853 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
3854 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
3855 return false;
3856 }
3857
3858 return true;
3859}
3860
090a3c53
AW
3861/* Lock devices from the top of the tree down */
3862static void pci_bus_lock(struct pci_bus *bus)
3863{
3864 struct pci_dev *dev;
3865
3866 list_for_each_entry(dev, &bus->devices, bus_list) {
3867 pci_dev_lock(dev);
3868 if (dev->subordinate)
3869 pci_bus_lock(dev->subordinate);
3870 }
3871}
3872
3873/* Unlock devices from the bottom of the tree up */
3874static void pci_bus_unlock(struct pci_bus *bus)
3875{
3876 struct pci_dev *dev;
3877
3878 list_for_each_entry(dev, &bus->devices, bus_list) {
3879 if (dev->subordinate)
3880 pci_bus_unlock(dev->subordinate);
3881 pci_dev_unlock(dev);
3882 }
3883}
3884
61cf16d8
AW
3885/* Return 1 on successful lock, 0 on contention */
3886static int pci_bus_trylock(struct pci_bus *bus)
3887{
3888 struct pci_dev *dev;
3889
3890 list_for_each_entry(dev, &bus->devices, bus_list) {
3891 if (!pci_dev_trylock(dev))
3892 goto unlock;
3893 if (dev->subordinate) {
3894 if (!pci_bus_trylock(dev->subordinate)) {
3895 pci_dev_unlock(dev);
3896 goto unlock;
3897 }
3898 }
3899 }
3900 return 1;
3901
3902unlock:
3903 list_for_each_entry_continue_reverse(dev, &bus->devices, bus_list) {
3904 if (dev->subordinate)
3905 pci_bus_unlock(dev->subordinate);
3906 pci_dev_unlock(dev);
3907 }
3908 return 0;
3909}
3910
f331a859
AW
3911/* Do any devices on or below this slot prevent a bus reset? */
3912static bool pci_slot_resetable(struct pci_slot *slot)
3913{
3914 struct pci_dev *dev;
3915
3916 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3917 if (!dev->slot || dev->slot != slot)
3918 continue;
3919 if (dev->dev_flags & PCI_DEV_FLAGS_NO_BUS_RESET ||
3920 (dev->subordinate && !pci_bus_resetable(dev->subordinate)))
3921 return false;
3922 }
3923
3924 return true;
3925}
3926
090a3c53
AW
3927/* Lock devices from the top of the tree down */
3928static void pci_slot_lock(struct pci_slot *slot)
3929{
3930 struct pci_dev *dev;
3931
3932 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3933 if (!dev->slot || dev->slot != slot)
3934 continue;
3935 pci_dev_lock(dev);
3936 if (dev->subordinate)
3937 pci_bus_lock(dev->subordinate);
3938 }
3939}
3940
3941/* Unlock devices from the bottom of the tree up */
3942static void pci_slot_unlock(struct pci_slot *slot)
3943{
3944 struct pci_dev *dev;
3945
3946 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3947 if (!dev->slot || dev->slot != slot)
3948 continue;
3949 if (dev->subordinate)
3950 pci_bus_unlock(dev->subordinate);
3951 pci_dev_unlock(dev);
3952 }
3953}
3954
61cf16d8
AW
3955/* Return 1 on successful lock, 0 on contention */
3956static int pci_slot_trylock(struct pci_slot *slot)
3957{
3958 struct pci_dev *dev;
3959
3960 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
3961 if (!dev->slot || dev->slot != slot)
3962 continue;
3963 if (!pci_dev_trylock(dev))
3964 goto unlock;
3965 if (dev->subordinate) {
3966 if (!pci_bus_trylock(dev->subordinate)) {
3967 pci_dev_unlock(dev);
3968 goto unlock;
3969 }
3970 }
3971 }
3972 return 1;
3973
3974unlock:
3975 list_for_each_entry_continue_reverse(dev,
3976 &slot->bus->devices, bus_list) {
3977 if (!dev->slot || dev->slot != slot)
3978 continue;
3979 if (dev->subordinate)
3980 pci_bus_unlock(dev->subordinate);
3981 pci_dev_unlock(dev);
3982 }
3983 return 0;
3984}
3985
090a3c53
AW
3986/* Save and disable devices from the top of the tree down */
3987static void pci_bus_save_and_disable(struct pci_bus *bus)
3988{
3989 struct pci_dev *dev;
3990
3991 list_for_each_entry(dev, &bus->devices, bus_list) {
3992 pci_dev_save_and_disable(dev);
3993 if (dev->subordinate)
3994 pci_bus_save_and_disable(dev->subordinate);
3995 }
3996}
3997
3998/*
3999 * Restore devices from top of the tree down - parent bridges need to be
4000 * restored before we can get to subordinate devices.
4001 */
4002static void pci_bus_restore(struct pci_bus *bus)
4003{
4004 struct pci_dev *dev;
4005
4006 list_for_each_entry(dev, &bus->devices, bus_list) {
4007 pci_dev_restore(dev);
4008 if (dev->subordinate)
4009 pci_bus_restore(dev->subordinate);
4010 }
4011}
4012
4013/* Save and disable devices from the top of the tree down */
4014static void pci_slot_save_and_disable(struct pci_slot *slot)
4015{
4016 struct pci_dev *dev;
4017
4018 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4019 if (!dev->slot || dev->slot != slot)
4020 continue;
4021 pci_dev_save_and_disable(dev);
4022 if (dev->subordinate)
4023 pci_bus_save_and_disable(dev->subordinate);
4024 }
4025}
4026
4027/*
4028 * Restore devices from top of the tree down - parent bridges need to be
4029 * restored before we can get to subordinate devices.
4030 */
4031static void pci_slot_restore(struct pci_slot *slot)
4032{
4033 struct pci_dev *dev;
4034
4035 list_for_each_entry(dev, &slot->bus->devices, bus_list) {
4036 if (!dev->slot || dev->slot != slot)
4037 continue;
4038 pci_dev_restore(dev);
4039 if (dev->subordinate)
4040 pci_bus_restore(dev->subordinate);
4041 }
4042}
4043
4044static int pci_slot_reset(struct pci_slot *slot, int probe)
4045{
4046 int rc;
4047
f331a859 4048 if (!slot || !pci_slot_resetable(slot))
090a3c53
AW
4049 return -ENOTTY;
4050
4051 if (!probe)
4052 pci_slot_lock(slot);
4053
4054 might_sleep();
4055
4056 rc = pci_reset_hotplug_slot(slot->hotplug, probe);
4057
4058 if (!probe)
4059 pci_slot_unlock(slot);
4060
4061 return rc;
4062}
4063
9a3d2b9b
AW
4064/**
4065 * pci_probe_reset_slot - probe whether a PCI slot can be reset
4066 * @slot: PCI slot to probe
4067 *
4068 * Return 0 if slot can be reset, negative if a slot reset is not supported.
4069 */
4070int pci_probe_reset_slot(struct pci_slot *slot)
4071{
4072 return pci_slot_reset(slot, 1);
4073}
4074EXPORT_SYMBOL_GPL(pci_probe_reset_slot);
4075
090a3c53
AW
4076/**
4077 * pci_reset_slot - reset a PCI slot
4078 * @slot: PCI slot to reset
4079 *
4080 * A PCI bus may host multiple slots, each slot may support a reset mechanism
4081 * independent of other slots. For instance, some slots may support slot power
4082 * control. In the case of a 1:1 bus to slot architecture, this function may
4083 * wrap the bus reset to avoid spurious slot related events such as hotplug.
4084 * Generally a slot reset should be attempted before a bus reset. All of the
4085 * function of the slot and any subordinate buses behind the slot are reset
4086 * through this function. PCI config space of all devices in the slot and
4087 * behind the slot is saved before and restored after reset.
4088 *
4089 * Return 0 on success, non-zero on error.
4090 */
4091int pci_reset_slot(struct pci_slot *slot)
4092{
4093 int rc;
4094
4095 rc = pci_slot_reset(slot, 1);
4096 if (rc)
4097 return rc;
4098
4099 pci_slot_save_and_disable(slot);
4100
4101 rc = pci_slot_reset(slot, 0);
4102
4103 pci_slot_restore(slot);
4104
4105 return rc;
4106}
4107EXPORT_SYMBOL_GPL(pci_reset_slot);
4108
61cf16d8
AW
4109/**
4110 * pci_try_reset_slot - Try to reset a PCI slot
4111 * @slot: PCI slot to reset
4112 *
4113 * Same as above except return -EAGAIN if the slot cannot be locked
4114 */
4115int pci_try_reset_slot(struct pci_slot *slot)
4116{
4117 int rc;
4118
4119 rc = pci_slot_reset(slot, 1);
4120 if (rc)
4121 return rc;
4122
4123 pci_slot_save_and_disable(slot);
4124
4125 if (pci_slot_trylock(slot)) {
4126 might_sleep();
4127 rc = pci_reset_hotplug_slot(slot->hotplug, 0);
4128 pci_slot_unlock(slot);
4129 } else
4130 rc = -EAGAIN;
4131
4132 pci_slot_restore(slot);
4133
4134 return rc;
4135}
4136EXPORT_SYMBOL_GPL(pci_try_reset_slot);
4137
090a3c53
AW
4138static int pci_bus_reset(struct pci_bus *bus, int probe)
4139{
f331a859 4140 if (!bus->self || !pci_bus_resetable(bus))
090a3c53
AW
4141 return -ENOTTY;
4142
4143 if (probe)
4144 return 0;
4145
4146 pci_bus_lock(bus);
4147
4148 might_sleep();
4149
4150 pci_reset_bridge_secondary_bus(bus->self);
4151
4152 pci_bus_unlock(bus);
4153
4154 return 0;
4155}
4156
9a3d2b9b
AW
4157/**
4158 * pci_probe_reset_bus - probe whether a PCI bus can be reset
4159 * @bus: PCI bus to probe
4160 *
4161 * Return 0 if bus can be reset, negative if a bus reset is not supported.
4162 */
4163int pci_probe_reset_bus(struct pci_bus *bus)
4164{
4165 return pci_bus_reset(bus, 1);
4166}
4167EXPORT_SYMBOL_GPL(pci_probe_reset_bus);
4168
090a3c53
AW
4169/**
4170 * pci_reset_bus - reset a PCI bus
4171 * @bus: top level PCI bus to reset
4172 *
4173 * Do a bus reset on the given bus and any subordinate buses, saving
4174 * and restoring state of all devices.
4175 *
4176 * Return 0 on success, non-zero on error.
4177 */
4178int pci_reset_bus(struct pci_bus *bus)
4179{
4180 int rc;
4181
4182 rc = pci_bus_reset(bus, 1);
4183 if (rc)
4184 return rc;
4185
4186 pci_bus_save_and_disable(bus);
4187
4188 rc = pci_bus_reset(bus, 0);
4189
4190 pci_bus_restore(bus);
4191
4192 return rc;
4193}
4194EXPORT_SYMBOL_GPL(pci_reset_bus);
4195
61cf16d8
AW
4196/**
4197 * pci_try_reset_bus - Try to reset a PCI bus
4198 * @bus: top level PCI bus to reset
4199 *
4200 * Same as above except return -EAGAIN if the bus cannot be locked
4201 */
4202int pci_try_reset_bus(struct pci_bus *bus)
4203{
4204 int rc;
4205
4206 rc = pci_bus_reset(bus, 1);
4207 if (rc)
4208 return rc;
4209
4210 pci_bus_save_and_disable(bus);
4211
4212 if (pci_bus_trylock(bus)) {
4213 might_sleep();
4214 pci_reset_bridge_secondary_bus(bus->self);
4215 pci_bus_unlock(bus);
4216 } else
4217 rc = -EAGAIN;
4218
4219 pci_bus_restore(bus);
4220
4221 return rc;
4222}
4223EXPORT_SYMBOL_GPL(pci_try_reset_bus);
4224
d556ad4b
PO
4225/**
4226 * pcix_get_max_mmrbc - get PCI-X maximum designed memory read byte count
4227 * @dev: PCI device to query
4228 *
4229 * Returns mmrbc: maximum designed memory read count in bytes
4230 * or appropriate error value.
4231 */
4232int pcix_get_max_mmrbc(struct pci_dev *dev)
4233{
7c9e2b1c 4234 int cap;
d556ad4b
PO
4235 u32 stat;
4236
4237 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4238 if (!cap)
4239 return -EINVAL;
4240
7c9e2b1c 4241 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
d556ad4b
PO
4242 return -EINVAL;
4243
25daeb55 4244 return 512 << ((stat & PCI_X_STATUS_MAX_READ) >> 21);
d556ad4b
PO
4245}
4246EXPORT_SYMBOL(pcix_get_max_mmrbc);
4247
4248/**
4249 * pcix_get_mmrbc - get PCI-X maximum memory read byte count
4250 * @dev: PCI device to query
4251 *
4252 * Returns mmrbc: maximum memory read count in bytes
4253 * or appropriate error value.
4254 */
4255int pcix_get_mmrbc(struct pci_dev *dev)
4256{
7c9e2b1c 4257 int cap;
bdc2bda7 4258 u16 cmd;
d556ad4b
PO
4259
4260 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4261 if (!cap)
4262 return -EINVAL;
4263
7c9e2b1c
DN
4264 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4265 return -EINVAL;
d556ad4b 4266
7c9e2b1c 4267 return 512 << ((cmd & PCI_X_CMD_MAX_READ) >> 2);
d556ad4b
PO
4268}
4269EXPORT_SYMBOL(pcix_get_mmrbc);
4270
4271/**
4272 * pcix_set_mmrbc - set PCI-X maximum memory read byte count
4273 * @dev: PCI device to query
4274 * @mmrbc: maximum memory read count in bytes
4275 * valid values are 512, 1024, 2048, 4096
4276 *
4277 * If possible sets maximum memory read byte count, some bridges have erratas
4278 * that prevent this.
4279 */
4280int pcix_set_mmrbc(struct pci_dev *dev, int mmrbc)
4281{
7c9e2b1c 4282 int cap;
bdc2bda7
DN
4283 u32 stat, v, o;
4284 u16 cmd;
d556ad4b 4285
229f5afd 4286 if (mmrbc < 512 || mmrbc > 4096 || !is_power_of_2(mmrbc))
7c9e2b1c 4287 return -EINVAL;
d556ad4b
PO
4288
4289 v = ffs(mmrbc) - 10;
4290
4291 cap = pci_find_capability(dev, PCI_CAP_ID_PCIX);
4292 if (!cap)
7c9e2b1c 4293 return -EINVAL;
d556ad4b 4294
7c9e2b1c
DN
4295 if (pci_read_config_dword(dev, cap + PCI_X_STATUS, &stat))
4296 return -EINVAL;
d556ad4b
PO
4297
4298 if (v > (stat & PCI_X_STATUS_MAX_READ) >> 21)
4299 return -E2BIG;
4300
7c9e2b1c
DN
4301 if (pci_read_config_word(dev, cap + PCI_X_CMD, &cmd))
4302 return -EINVAL;
d556ad4b
PO
4303
4304 o = (cmd & PCI_X_CMD_MAX_READ) >> 2;
4305 if (o != v) {
809a3bf9 4306 if (v > o && (dev->bus->bus_flags & PCI_BUS_FLAGS_NO_MMRBC))
d556ad4b
PO
4307 return -EIO;
4308
4309 cmd &= ~PCI_X_CMD_MAX_READ;
4310 cmd |= v << 2;
7c9e2b1c
DN
4311 if (pci_write_config_word(dev, cap + PCI_X_CMD, cmd))
4312 return -EIO;
d556ad4b 4313 }
7c9e2b1c 4314 return 0;
d556ad4b
PO
4315}
4316EXPORT_SYMBOL(pcix_set_mmrbc);
4317
4318/**
4319 * pcie_get_readrq - get PCI Express read request size
4320 * @dev: PCI device to query
4321 *
4322 * Returns maximum memory read request in bytes
4323 * or appropriate error value.
4324 */
4325int pcie_get_readrq(struct pci_dev *dev)
4326{
d556ad4b
PO
4327 u16 ctl;
4328
59875ae4 4329 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
d556ad4b 4330
59875ae4 4331 return 128 << ((ctl & PCI_EXP_DEVCTL_READRQ) >> 12);
d556ad4b
PO
4332}
4333EXPORT_SYMBOL(pcie_get_readrq);
4334
4335/**
4336 * pcie_set_readrq - set PCI Express maximum memory read request
4337 * @dev: PCI device to query
42e61f4a 4338 * @rq: maximum memory read count in bytes
d556ad4b
PO
4339 * valid values are 128, 256, 512, 1024, 2048, 4096
4340 *
c9b378c7 4341 * If possible sets maximum memory read request in bytes
d556ad4b
PO
4342 */
4343int pcie_set_readrq(struct pci_dev *dev, int rq)
4344{
59875ae4 4345 u16 v;
d556ad4b 4346
229f5afd 4347 if (rq < 128 || rq > 4096 || !is_power_of_2(rq))
59875ae4 4348 return -EINVAL;
d556ad4b 4349
a1c473aa
BH
4350 /*
4351 * If using the "performance" PCIe config, we clamp the
4352 * read rq size to the max packet size to prevent the
4353 * host bridge generating requests larger than we can
4354 * cope with
4355 */
4356 if (pcie_bus_config == PCIE_BUS_PERFORMANCE) {
4357 int mps = pcie_get_mps(dev);
4358
a1c473aa
BH
4359 if (mps < rq)
4360 rq = mps;
4361 }
4362
4363 v = (ffs(rq) - 8) << 12;
d556ad4b 4364
59875ae4
JL
4365 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4366 PCI_EXP_DEVCTL_READRQ, v);
d556ad4b
PO
4367}
4368EXPORT_SYMBOL(pcie_set_readrq);
4369
b03e7495
JM
4370/**
4371 * pcie_get_mps - get PCI Express maximum payload size
4372 * @dev: PCI device to query
4373 *
4374 * Returns maximum payload size in bytes
b03e7495
JM
4375 */
4376int pcie_get_mps(struct pci_dev *dev)
4377{
b03e7495
JM
4378 u16 ctl;
4379
59875ae4 4380 pcie_capability_read_word(dev, PCI_EXP_DEVCTL, &ctl);
b03e7495 4381
59875ae4 4382 return 128 << ((ctl & PCI_EXP_DEVCTL_PAYLOAD) >> 5);
b03e7495 4383}
f1c66c46 4384EXPORT_SYMBOL(pcie_get_mps);
b03e7495
JM
4385
4386/**
4387 * pcie_set_mps - set PCI Express maximum payload size
4388 * @dev: PCI device to query
47c08f31 4389 * @mps: maximum payload size in bytes
b03e7495
JM
4390 * valid values are 128, 256, 512, 1024, 2048, 4096
4391 *
4392 * If possible sets maximum payload size
4393 */
4394int pcie_set_mps(struct pci_dev *dev, int mps)
4395{
59875ae4 4396 u16 v;
b03e7495
JM
4397
4398 if (mps < 128 || mps > 4096 || !is_power_of_2(mps))
59875ae4 4399 return -EINVAL;
b03e7495
JM
4400
4401 v = ffs(mps) - 8;
f7625980 4402 if (v > dev->pcie_mpss)
59875ae4 4403 return -EINVAL;
b03e7495
JM
4404 v <<= 5;
4405
59875ae4
JL
4406 return pcie_capability_clear_and_set_word(dev, PCI_EXP_DEVCTL,
4407 PCI_EXP_DEVCTL_PAYLOAD, v);
b03e7495 4408}
f1c66c46 4409EXPORT_SYMBOL(pcie_set_mps);
b03e7495 4410
81377c8d
JK
4411/**
4412 * pcie_get_minimum_link - determine minimum link settings of a PCI device
4413 * @dev: PCI device to query
4414 * @speed: storage for minimum speed
4415 * @width: storage for minimum width
4416 *
4417 * This function will walk up the PCI device chain and determine the minimum
4418 * link width and speed of the device.
4419 */
4420int pcie_get_minimum_link(struct pci_dev *dev, enum pci_bus_speed *speed,
4421 enum pcie_link_width *width)
4422{
4423 int ret;
4424
4425 *speed = PCI_SPEED_UNKNOWN;
4426 *width = PCIE_LNK_WIDTH_UNKNOWN;
4427
4428 while (dev) {
4429 u16 lnksta;
4430 enum pci_bus_speed next_speed;
4431 enum pcie_link_width next_width;
4432
4433 ret = pcie_capability_read_word(dev, PCI_EXP_LNKSTA, &lnksta);
4434 if (ret)
4435 return ret;
4436
4437 next_speed = pcie_link_speed[lnksta & PCI_EXP_LNKSTA_CLS];
4438 next_width = (lnksta & PCI_EXP_LNKSTA_NLW) >>
4439 PCI_EXP_LNKSTA_NLW_SHIFT;
4440
4441 if (next_speed < *speed)
4442 *speed = next_speed;
4443
4444 if (next_width < *width)
4445 *width = next_width;
4446
4447 dev = dev->bus->self;
4448 }
4449
4450 return 0;
4451}
4452EXPORT_SYMBOL(pcie_get_minimum_link);
4453
c87deff7
HS
4454/**
4455 * pci_select_bars - Make BAR mask from the type of resource
f95d882d 4456 * @dev: the PCI device for which BAR mask is made
c87deff7
HS
4457 * @flags: resource type mask to be selected
4458 *
4459 * This helper routine makes bar mask from the type of resource.
4460 */
4461int pci_select_bars(struct pci_dev *dev, unsigned long flags)
4462{
4463 int i, bars = 0;
4464 for (i = 0; i < PCI_NUM_RESOURCES; i++)
4465 if (pci_resource_flags(dev, i) & flags)
4466 bars |= (1 << i);
4467 return bars;
4468}
b7fe9434 4469EXPORT_SYMBOL(pci_select_bars);
c87deff7 4470
613e7ed6
YZ
4471/**
4472 * pci_resource_bar - get position of the BAR associated with a resource
4473 * @dev: the PCI device
4474 * @resno: the resource number
4475 * @type: the BAR type to be filled in
4476 *
4477 * Returns BAR position in config space, or 0 if the BAR is invalid.
4478 */
4479int pci_resource_bar(struct pci_dev *dev, int resno, enum pci_bar_type *type)
4480{
d1b054da
YZ
4481 int reg;
4482
613e7ed6
YZ
4483 if (resno < PCI_ROM_RESOURCE) {
4484 *type = pci_bar_unknown;
4485 return PCI_BASE_ADDRESS_0 + 4 * resno;
4486 } else if (resno == PCI_ROM_RESOURCE) {
4487 *type = pci_bar_mem32;
4488 return dev->rom_base_reg;
d1b054da
YZ
4489 } else if (resno < PCI_BRIDGE_RESOURCES) {
4490 /* device specific resource */
26ff46c6
MS
4491 *type = pci_bar_unknown;
4492 reg = pci_iov_resource_bar(dev, resno);
d1b054da
YZ
4493 if (reg)
4494 return reg;
613e7ed6
YZ
4495 }
4496
865df576 4497 dev_err(&dev->dev, "BAR %d: invalid resource\n", resno);
613e7ed6
YZ
4498 return 0;
4499}
4500
95a8b6ef
MT
4501/* Some architectures require additional programming to enable VGA */
4502static arch_set_vga_state_t arch_set_vga_state;
4503
4504void __init pci_register_set_vga_state(arch_set_vga_state_t func)
4505{
4506 arch_set_vga_state = func; /* NULL disables */
4507}
4508
4509static int pci_set_vga_state_arch(struct pci_dev *dev, bool decode,
3c78bc61 4510 unsigned int command_bits, u32 flags)
95a8b6ef
MT
4511{
4512 if (arch_set_vga_state)
4513 return arch_set_vga_state(dev, decode, command_bits,
7ad35cf2 4514 flags);
95a8b6ef
MT
4515 return 0;
4516}
4517
deb2d2ec
BH
4518/**
4519 * pci_set_vga_state - set VGA decode state on device and parents if requested
19eea630
RD
4520 * @dev: the PCI device
4521 * @decode: true = enable decoding, false = disable decoding
4522 * @command_bits: PCI_COMMAND_IO and/or PCI_COMMAND_MEMORY
3f37d622 4523 * @flags: traverse ancestors and change bridges
3448a19d 4524 * CHANGE_BRIDGE_ONLY / CHANGE_BRIDGE
deb2d2ec
BH
4525 */
4526int pci_set_vga_state(struct pci_dev *dev, bool decode,
3448a19d 4527 unsigned int command_bits, u32 flags)
deb2d2ec
BH
4528{
4529 struct pci_bus *bus;
4530 struct pci_dev *bridge;
4531 u16 cmd;
95a8b6ef 4532 int rc;
deb2d2ec 4533
67ebd814 4534 WARN_ON((flags & PCI_VGA_STATE_CHANGE_DECODES) && (command_bits & ~(PCI_COMMAND_IO|PCI_COMMAND_MEMORY)));
deb2d2ec 4535
95a8b6ef 4536 /* ARCH specific VGA enables */
3448a19d 4537 rc = pci_set_vga_state_arch(dev, decode, command_bits, flags);
95a8b6ef
MT
4538 if (rc)
4539 return rc;
4540
3448a19d
DA
4541 if (flags & PCI_VGA_STATE_CHANGE_DECODES) {
4542 pci_read_config_word(dev, PCI_COMMAND, &cmd);
4543 if (decode == true)
4544 cmd |= command_bits;
4545 else
4546 cmd &= ~command_bits;
4547 pci_write_config_word(dev, PCI_COMMAND, cmd);
4548 }
deb2d2ec 4549
3448a19d 4550 if (!(flags & PCI_VGA_STATE_CHANGE_BRIDGE))
deb2d2ec
BH
4551 return 0;
4552
4553 bus = dev->bus;
4554 while (bus) {
4555 bridge = bus->self;
4556 if (bridge) {
4557 pci_read_config_word(bridge, PCI_BRIDGE_CONTROL,
4558 &cmd);
4559 if (decode == true)
4560 cmd |= PCI_BRIDGE_CTL_VGA;
4561 else
4562 cmd &= ~PCI_BRIDGE_CTL_VGA;
4563 pci_write_config_word(bridge, PCI_BRIDGE_CONTROL,
4564 cmd);
4565 }
4566 bus = bus->parent;
4567 }
4568 return 0;
4569}
4570
8496e85c
RW
4571bool pci_device_is_present(struct pci_dev *pdev)
4572{
4573 u32 v;
4574
4575 return pci_bus_read_dev_vendor_id(pdev->bus, pdev->devfn, &v, 0);
4576}
4577EXPORT_SYMBOL_GPL(pci_device_is_present);
4578
08249651
RW
4579void pci_ignore_hotplug(struct pci_dev *dev)
4580{
4581 struct pci_dev *bridge = dev->bus->self;
4582
4583 dev->ignore_hotplug = 1;
4584 /* Propagate the "ignore hotplug" setting to the parent bridge. */
4585 if (bridge)
4586 bridge->ignore_hotplug = 1;
4587}
4588EXPORT_SYMBOL_GPL(pci_ignore_hotplug);
4589
32a9a682
YS
4590#define RESOURCE_ALIGNMENT_PARAM_SIZE COMMAND_LINE_SIZE
4591static char resource_alignment_param[RESOURCE_ALIGNMENT_PARAM_SIZE] = {0};
e9d1e492 4592static DEFINE_SPINLOCK(resource_alignment_lock);
32a9a682
YS
4593
4594/**
4595 * pci_specified_resource_alignment - get resource alignment specified by user.
4596 * @dev: the PCI device to get
4597 *
4598 * RETURNS: Resource alignment if it is specified.
4599 * Zero if it is not specified.
4600 */
9738abed 4601static resource_size_t pci_specified_resource_alignment(struct pci_dev *dev)
32a9a682
YS
4602{
4603 int seg, bus, slot, func, align_order, count;
4604 resource_size_t align = 0;
4605 char *p;
4606
4607 spin_lock(&resource_alignment_lock);
4608 p = resource_alignment_param;
4609 while (*p) {
4610 count = 0;
4611 if (sscanf(p, "%d%n", &align_order, &count) == 1 &&
4612 p[count] == '@') {
4613 p += count + 1;
4614 } else {
4615 align_order = -1;
4616 }
4617 if (sscanf(p, "%x:%x:%x.%x%n",
4618 &seg, &bus, &slot, &func, &count) != 4) {
4619 seg = 0;
4620 if (sscanf(p, "%x:%x.%x%n",
4621 &bus, &slot, &func, &count) != 3) {
4622 /* Invalid format */
4623 printk(KERN_ERR "PCI: Can't parse resource_alignment parameter: %s\n",
4624 p);
4625 break;
4626 }
4627 }
4628 p += count;
4629 if (seg == pci_domain_nr(dev->bus) &&
4630 bus == dev->bus->number &&
4631 slot == PCI_SLOT(dev->devfn) &&
4632 func == PCI_FUNC(dev->devfn)) {
3c78bc61 4633 if (align_order == -1)
32a9a682 4634 align = PAGE_SIZE;
3c78bc61 4635 else
32a9a682 4636 align = 1 << align_order;
32a9a682
YS
4637 /* Found */
4638 break;
4639 }
4640 if (*p != ';' && *p != ',') {
4641 /* End of param or invalid format */
4642 break;
4643 }
4644 p++;
4645 }
4646 spin_unlock(&resource_alignment_lock);
4647 return align;
4648}
4649
2069ecfb
YL
4650/*
4651 * This function disables memory decoding and releases memory resources
4652 * of the device specified by kernel's boot parameter 'pci=resource_alignment='.
4653 * It also rounds up size to specified alignment.
4654 * Later on, the kernel will assign page-aligned memory resource back
4655 * to the device.
4656 */
4657void pci_reassigndev_resource_alignment(struct pci_dev *dev)
4658{
4659 int i;
4660 struct resource *r;
4661 resource_size_t align, size;
4662 u16 command;
4663
10c463a7
YL
4664 /* check if specified PCI is target device to reassign */
4665 align = pci_specified_resource_alignment(dev);
4666 if (!align)
2069ecfb
YL
4667 return;
4668
4669 if (dev->hdr_type == PCI_HEADER_TYPE_NORMAL &&
4670 (dev->class >> 8) == PCI_CLASS_BRIDGE_HOST) {
4671 dev_warn(&dev->dev,
4672 "Can't reassign resources to host bridge.\n");
4673 return;
4674 }
4675
4676 dev_info(&dev->dev,
4677 "Disabling memory decoding and releasing memory resources.\n");
4678 pci_read_config_word(dev, PCI_COMMAND, &command);
4679 command &= ~PCI_COMMAND_MEMORY;
4680 pci_write_config_word(dev, PCI_COMMAND, command);
4681
2069ecfb
YL
4682 for (i = 0; i < PCI_BRIDGE_RESOURCES; i++) {
4683 r = &dev->resource[i];
4684 if (!(r->flags & IORESOURCE_MEM))
4685 continue;
4686 size = resource_size(r);
4687 if (size < align) {
4688 size = align;
4689 dev_info(&dev->dev,
4690 "Rounding up size of resource #%d to %#llx.\n",
4691 i, (unsigned long long)size);
4692 }
bd064f0a 4693 r->flags |= IORESOURCE_UNSET;
2069ecfb
YL
4694 r->end = size - 1;
4695 r->start = 0;
4696 }
4697 /* Need to disable bridge's resource window,
4698 * to enable the kernel to reassign new resource
4699 * window later on.
4700 */
4701 if (dev->hdr_type == PCI_HEADER_TYPE_BRIDGE &&
4702 (dev->class >> 8) == PCI_CLASS_BRIDGE_PCI) {
4703 for (i = PCI_BRIDGE_RESOURCES; i < PCI_NUM_RESOURCES; i++) {
4704 r = &dev->resource[i];
4705 if (!(r->flags & IORESOURCE_MEM))
4706 continue;
bd064f0a 4707 r->flags |= IORESOURCE_UNSET;
2069ecfb
YL
4708 r->end = resource_size(r) - 1;
4709 r->start = 0;
4710 }
4711 pci_disable_bridge_window(dev);
4712 }
4713}
4714
9738abed 4715static ssize_t pci_set_resource_alignment_param(const char *buf, size_t count)
32a9a682
YS
4716{
4717 if (count > RESOURCE_ALIGNMENT_PARAM_SIZE - 1)
4718 count = RESOURCE_ALIGNMENT_PARAM_SIZE - 1;
4719 spin_lock(&resource_alignment_lock);
4720 strncpy(resource_alignment_param, buf, count);
4721 resource_alignment_param[count] = '\0';
4722 spin_unlock(&resource_alignment_lock);
4723 return count;
4724}
4725
9738abed 4726static ssize_t pci_get_resource_alignment_param(char *buf, size_t size)
32a9a682
YS
4727{
4728 size_t count;
4729 spin_lock(&resource_alignment_lock);
4730 count = snprintf(buf, size, "%s", resource_alignment_param);
4731 spin_unlock(&resource_alignment_lock);
4732 return count;
4733}
4734
4735static ssize_t pci_resource_alignment_show(struct bus_type *bus, char *buf)
4736{
4737 return pci_get_resource_alignment_param(buf, PAGE_SIZE);
4738}
4739
4740static ssize_t pci_resource_alignment_store(struct bus_type *bus,
4741 const char *buf, size_t count)
4742{
4743 return pci_set_resource_alignment_param(buf, count);
4744}
4745
4746BUS_ATTR(resource_alignment, 0644, pci_resource_alignment_show,
4747 pci_resource_alignment_store);
4748
4749static int __init pci_resource_alignment_sysfs_init(void)
4750{
4751 return bus_create_file(&pci_bus_type,
4752 &bus_attr_resource_alignment);
4753}
32a9a682
YS
4754late_initcall(pci_resource_alignment_sysfs_init);
4755
15856ad5 4756static void pci_no_domains(void)
32a2eea7
JG
4757{
4758#ifdef CONFIG_PCI_DOMAINS
4759 pci_domains_supported = 0;
4760#endif
4761}
4762
41e5c0f8
LD
4763#ifdef CONFIG_PCI_DOMAINS
4764static atomic_t __domain_nr = ATOMIC_INIT(-1);
4765
4766int pci_get_new_domain_nr(void)
4767{
4768 return atomic_inc_return(&__domain_nr);
4769}
7c674700
LP
4770
4771#ifdef CONFIG_PCI_DOMAINS_GENERIC
4772void pci_bus_assign_domain_nr(struct pci_bus *bus, struct device *parent)
4773{
4774 static int use_dt_domains = -1;
4775 int domain = of_get_pci_domain_nr(parent->of_node);
4776
4777 /*
4778 * Check DT domain and use_dt_domains values.
4779 *
4780 * If DT domain property is valid (domain >= 0) and
4781 * use_dt_domains != 0, the DT assignment is valid since this means
4782 * we have not previously allocated a domain number by using
4783 * pci_get_new_domain_nr(); we should also update use_dt_domains to
4784 * 1, to indicate that we have just assigned a domain number from
4785 * DT.
4786 *
4787 * If DT domain property value is not valid (ie domain < 0), and we
4788 * have not previously assigned a domain number from DT
4789 * (use_dt_domains != 1) we should assign a domain number by
4790 * using the:
4791 *
4792 * pci_get_new_domain_nr()
4793 *
4794 * API and update the use_dt_domains value to keep track of method we
4795 * are using to assign domain numbers (use_dt_domains = 0).
4796 *
4797 * All other combinations imply we have a platform that is trying
4798 * to mix domain numbers obtained from DT and pci_get_new_domain_nr(),
4799 * which is a recipe for domain mishandling and it is prevented by
4800 * invalidating the domain value (domain = -1) and printing a
4801 * corresponding error.
4802 */
4803 if (domain >= 0 && use_dt_domains) {
4804 use_dt_domains = 1;
4805 } else if (domain < 0 && use_dt_domains != 1) {
4806 use_dt_domains = 0;
4807 domain = pci_get_new_domain_nr();
4808 } else {
4809 dev_err(parent, "Node %s has inconsistent \"linux,pci-domain\" property in DT\n",
4810 parent->of_node->full_name);
4811 domain = -1;
4812 }
4813
4814 bus->domain_nr = domain;
4815}
4816#endif
41e5c0f8
LD
4817#endif
4818
0ef5f8f6 4819/**
642c92da 4820 * pci_ext_cfg_avail - can we access extended PCI config space?
0ef5f8f6
AP
4821 *
4822 * Returns 1 if we can access PCI extended config space (offsets
4823 * greater than 0xff). This is the default implementation. Architecture
4824 * implementations can override this.
4825 */
642c92da 4826int __weak pci_ext_cfg_avail(void)
0ef5f8f6
AP
4827{
4828 return 1;
4829}
4830
2d1c8618
BH
4831void __weak pci_fixup_cardbus(struct pci_bus *bus)
4832{
4833}
4834EXPORT_SYMBOL(pci_fixup_cardbus);
4835
ad04d31e 4836static int __init pci_setup(char *str)
1da177e4
LT
4837{
4838 while (str) {
4839 char *k = strchr(str, ',');
4840 if (k)
4841 *k++ = 0;
4842 if (*str && (str = pcibios_setup(str)) && *str) {
309e57df
MW
4843 if (!strcmp(str, "nomsi")) {
4844 pci_no_msi();
7f785763
RD
4845 } else if (!strcmp(str, "noaer")) {
4846 pci_no_aer();
b55438fd
YL
4847 } else if (!strncmp(str, "realloc=", 8)) {
4848 pci_realloc_get_opt(str + 8);
f483d392 4849 } else if (!strncmp(str, "realloc", 7)) {
b55438fd 4850 pci_realloc_get_opt("on");
32a2eea7
JG
4851 } else if (!strcmp(str, "nodomains")) {
4852 pci_no_domains();
6748dcc2
RW
4853 } else if (!strncmp(str, "noari", 5)) {
4854 pcie_ari_disabled = true;
4516a618
AN
4855 } else if (!strncmp(str, "cbiosize=", 9)) {
4856 pci_cardbus_io_size = memparse(str + 9, &str);
4857 } else if (!strncmp(str, "cbmemsize=", 10)) {
4858 pci_cardbus_mem_size = memparse(str + 10, &str);
32a9a682
YS
4859 } else if (!strncmp(str, "resource_alignment=", 19)) {
4860 pci_set_resource_alignment_param(str + 19,
4861 strlen(str + 19));
43c16408
AP
4862 } else if (!strncmp(str, "ecrc=", 5)) {
4863 pcie_ecrc_get_policy(str + 5);
28760489
EB
4864 } else if (!strncmp(str, "hpiosize=", 9)) {
4865 pci_hotplug_io_size = memparse(str + 9, &str);
4866 } else if (!strncmp(str, "hpmemsize=", 10)) {
4867 pci_hotplug_mem_size = memparse(str + 10, &str);
5f39e670
JM
4868 } else if (!strncmp(str, "pcie_bus_tune_off", 17)) {
4869 pcie_bus_config = PCIE_BUS_TUNE_OFF;
b03e7495
JM
4870 } else if (!strncmp(str, "pcie_bus_safe", 13)) {
4871 pcie_bus_config = PCIE_BUS_SAFE;
4872 } else if (!strncmp(str, "pcie_bus_perf", 13)) {
4873 pcie_bus_config = PCIE_BUS_PERFORMANCE;
5f39e670
JM
4874 } else if (!strncmp(str, "pcie_bus_peer2peer", 18)) {
4875 pcie_bus_config = PCIE_BUS_PEER2PEER;
284f5f9d
BH
4876 } else if (!strncmp(str, "pcie_scan_all", 13)) {
4877 pci_add_flags(PCI_SCAN_ALL_PCIE_DEVS);
309e57df
MW
4878 } else {
4879 printk(KERN_ERR "PCI: Unknown option `%s'\n",
4880 str);
4881 }
1da177e4
LT
4882 }
4883 str = k;
4884 }
0637a70a 4885 return 0;
1da177e4 4886}
0637a70a 4887early_param("pci", pci_setup);