s390/PCI: Remove superfluous check of MSI type
[linux-2.6-block.git] / drivers / pci / msi.c
CommitLineData
1da177e4
LT
1/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
1ce03373 9#include <linux/err.h>
1da177e4
LT
10#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
363c75db 14#include <linux/export.h>
1da177e4 15#include <linux/ioport.h>
1da177e4
LT
16#include <linux/pci.h>
17#include <linux/proc_fs.h>
3b7d1921 18#include <linux/msi.h>
4fdadebc 19#include <linux/smp.h>
500559a9
HS
20#include <linux/errno.h>
21#include <linux/io.h>
5a0e3ad6 22#include <linux/slab.h>
1da177e4
LT
23
24#include "pci.h"
1da177e4 25
1da177e4 26static int pci_msi_enable = 1;
1da177e4 27
527eee29
BH
28#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
29
30
6a9e7f20
AB
31/* Arch hooks */
32
4287d824
TP
33int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
34{
0cbdcfcf
TR
35 struct msi_chip *chip = dev->bus->msi;
36 int err;
37
38 if (!chip || !chip->setup_irq)
39 return -EINVAL;
40
41 err = chip->setup_irq(chip, dev, desc);
42 if (err < 0)
43 return err;
44
45 irq_set_chip_data(desc->irq, chip);
46
47 return 0;
4287d824
TP
48}
49
50void __weak arch_teardown_msi_irq(unsigned int irq)
6a9e7f20 51{
0cbdcfcf
TR
52 struct msi_chip *chip = irq_get_chip_data(irq);
53
54 if (!chip || !chip->teardown_irq)
55 return;
56
57 chip->teardown_irq(chip, irq);
6a9e7f20
AB
58}
59
4287d824
TP
60int __weak arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
61{
0cbdcfcf
TR
62 struct msi_chip *chip = dev->bus->msi;
63
64 if (!chip || !chip->check_device)
65 return 0;
66
67 return chip->check_device(chip, dev, nvec, type);
4287d824 68}
1525bf0d 69
4287d824 70int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
6a9e7f20
AB
71{
72 struct msi_desc *entry;
73 int ret;
74
1c8d7b0a
MW
75 /*
76 * If an architecture wants to support multiple MSI, it needs to
77 * override arch_setup_msi_irqs()
78 */
79 if (type == PCI_CAP_ID_MSI && nvec > 1)
80 return 1;
81
6a9e7f20
AB
82 list_for_each_entry(entry, &dev->msi_list, list) {
83 ret = arch_setup_msi_irq(dev, entry);
b5fbf533 84 if (ret < 0)
6a9e7f20 85 return ret;
b5fbf533
ME
86 if (ret > 0)
87 return -ENOSPC;
6a9e7f20
AB
88 }
89
90 return 0;
91}
1525bf0d 92
4287d824
TP
93/*
94 * We have a default implementation available as a separate non-weak
95 * function, as it is used by the Xen x86 PCI code
96 */
1525bf0d 97void default_teardown_msi_irqs(struct pci_dev *dev)
6a9e7f20
AB
98{
99 struct msi_desc *entry;
100
101 list_for_each_entry(entry, &dev->msi_list, list) {
1c8d7b0a
MW
102 int i, nvec;
103 if (entry->irq == 0)
104 continue;
65f6ae66
AG
105 if (entry->nvec_used)
106 nvec = entry->nvec_used;
107 else
108 nvec = 1 << entry->msi_attrib.multiple;
1c8d7b0a
MW
109 for (i = 0; i < nvec; i++)
110 arch_teardown_msi_irq(entry->irq + i);
6a9e7f20
AB
111 }
112}
113
4287d824
TP
114void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
115{
116 return default_teardown_msi_irqs(dev);
117}
76ccc297 118
76ccc297
KRW
119void default_restore_msi_irqs(struct pci_dev *dev, int irq)
120{
121 struct msi_desc *entry;
122
123 entry = NULL;
124 if (dev->msix_enabled) {
125 list_for_each_entry(entry, &dev->msi_list, list) {
126 if (irq == entry->irq)
127 break;
128 }
129 } else if (dev->msi_enabled) {
130 entry = irq_get_msi_desc(irq);
131 }
132
133 if (entry)
134 write_msi_msg(irq, &entry->msg);
135}
4287d824
TP
136
137void __weak arch_restore_msi_irqs(struct pci_dev *dev, int irq)
138{
139 return default_restore_msi_irqs(dev, irq);
140}
76ccc297 141
e375b561 142static void msi_set_enable(struct pci_dev *dev, int enable)
b1cbf4e4 143{
b1cbf4e4
EB
144 u16 control;
145
e375b561 146 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
110828c9
MW
147 control &= ~PCI_MSI_FLAGS_ENABLE;
148 if (enable)
149 control |= PCI_MSI_FLAGS_ENABLE;
e375b561 150 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
5ca5c02f
HS
151}
152
b1cbf4e4
EB
153static void msix_set_enable(struct pci_dev *dev, int enable)
154{
b1cbf4e4
EB
155 u16 control;
156
e375b561
GS
157 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
158 control &= ~PCI_MSIX_FLAGS_ENABLE;
159 if (enable)
160 control |= PCI_MSIX_FLAGS_ENABLE;
161 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
b1cbf4e4
EB
162}
163
bffac3c5
MW
164static inline __attribute_const__ u32 msi_mask(unsigned x)
165{
0b49ec37
MW
166 /* Don't shift by >= width of type */
167 if (x >= 5)
168 return 0xffffffff;
169 return (1 << (1 << x)) - 1;
bffac3c5
MW
170}
171
f2440d9a 172static inline __attribute_const__ u32 msi_capable_mask(u16 control)
988cbb15 173{
f2440d9a
MW
174 return msi_mask((control >> 1) & 7);
175}
988cbb15 176
f2440d9a
MW
177static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
178{
179 return msi_mask((control >> 4) & 7);
988cbb15
MW
180}
181
ce6fce42
MW
182/*
183 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
184 * mask all MSI interrupts by clearing the MSI enable bit does not work
185 * reliably as devices without an INTx disable bit will then generate a
186 * level IRQ which will never be cleared.
ce6fce42 187 */
0e4ccb15 188u32 default_msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
1da177e4 189{
f2440d9a 190 u32 mask_bits = desc->masked;
1da177e4 191
f2440d9a 192 if (!desc->msi_attrib.maskbit)
12abb8ba 193 return 0;
f2440d9a
MW
194
195 mask_bits &= ~mask;
196 mask_bits |= flag;
197 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
12abb8ba
HS
198
199 return mask_bits;
200}
201
0e4ccb15
KRW
202__weak u32 arch_msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
203{
204 return default_msi_mask_irq(desc, mask, flag);
205}
206
12abb8ba
HS
207static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
208{
0e4ccb15 209 desc->masked = arch_msi_mask_irq(desc, mask, flag);
f2440d9a
MW
210}
211
212/*
213 * This internal function does not flush PCI writes to the device.
214 * All users must ensure that they read from the device before either
215 * assuming that the device state is up to date, or returning out of this
216 * file. This saves a few milliseconds when initialising devices with lots
217 * of MSI-X interrupts.
218 */
0e4ccb15 219u32 default_msix_mask_irq(struct msi_desc *desc, u32 flag)
f2440d9a
MW
220{
221 u32 mask_bits = desc->masked;
222 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
2c21fd4b 223 PCI_MSIX_ENTRY_VECTOR_CTRL;
8d805286
SY
224 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
225 if (flag)
226 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
f2440d9a 227 writel(mask_bits, desc->mask_base + offset);
12abb8ba
HS
228
229 return mask_bits;
230}
231
0e4ccb15
KRW
232__weak u32 arch_msix_mask_irq(struct msi_desc *desc, u32 flag)
233{
234 return default_msix_mask_irq(desc, flag);
235}
236
12abb8ba
HS
237static void msix_mask_irq(struct msi_desc *desc, u32 flag)
238{
0e4ccb15 239 desc->masked = arch_msix_mask_irq(desc, flag);
f2440d9a 240}
24d27553 241
1c9db525 242static void msi_set_mask_bit(struct irq_data *data, u32 flag)
f2440d9a 243{
1c9db525 244 struct msi_desc *desc = irq_data_get_msi(data);
24d27553 245
f2440d9a
MW
246 if (desc->msi_attrib.is_msix) {
247 msix_mask_irq(desc, flag);
248 readl(desc->mask_base); /* Flush write to device */
249 } else {
1c9db525 250 unsigned offset = data->irq - desc->dev->irq;
1c8d7b0a 251 msi_mask_irq(desc, 1 << offset, flag << offset);
1da177e4 252 }
f2440d9a
MW
253}
254
1c9db525 255void mask_msi_irq(struct irq_data *data)
f2440d9a 256{
1c9db525 257 msi_set_mask_bit(data, 1);
f2440d9a
MW
258}
259
1c9db525 260void unmask_msi_irq(struct irq_data *data)
f2440d9a 261{
1c9db525 262 msi_set_mask_bit(data, 0);
1da177e4
LT
263}
264
39431acb 265void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
1da177e4 266{
30da5524
BH
267 BUG_ON(entry->dev->current_state != PCI_D0);
268
269 if (entry->msi_attrib.is_msix) {
270 void __iomem *base = entry->mask_base +
271 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
272
273 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
274 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
275 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
276 } else {
277 struct pci_dev *dev = entry->dev;
f5322169 278 int pos = dev->msi_cap;
30da5524
BH
279 u16 data;
280
9925ad0c
BH
281 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
282 &msg->address_lo);
30da5524 283 if (entry->msi_attrib.is_64) {
9925ad0c
BH
284 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
285 &msg->address_hi);
2f221349 286 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
30da5524
BH
287 } else {
288 msg->address_hi = 0;
2f221349 289 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
30da5524
BH
290 }
291 msg->data = data;
292 }
293}
294
295void read_msi_msg(unsigned int irq, struct msi_msg *msg)
296{
dced35ae 297 struct msi_desc *entry = irq_get_msi_desc(irq);
30da5524 298
39431acb 299 __read_msi_msg(entry, msg);
30da5524
BH
300}
301
39431acb 302void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
30da5524 303{
30da5524 304 /* Assert that the cache is valid, assuming that
fcd097f3
BH
305 * valid messages are not all-zeroes. */
306 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
307 entry->msg.data));
0366f8f7 308
fcd097f3 309 *msg = entry->msg;
0366f8f7 310}
1da177e4 311
30da5524 312void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
0366f8f7 313{
dced35ae 314 struct msi_desc *entry = irq_get_msi_desc(irq);
3145e941 315
39431acb 316 __get_cached_msi_msg(entry, msg);
3145e941
YL
317}
318
39431acb 319void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
3145e941 320{
fcd097f3
BH
321 if (entry->dev->current_state != PCI_D0) {
322 /* Don't touch the hardware now */
323 } else if (entry->msi_attrib.is_msix) {
24d27553
MW
324 void __iomem *base;
325 base = entry->mask_base +
326 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
327
2c21fd4b
HS
328 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
329 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
330 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
24d27553 331 } else {
0366f8f7 332 struct pci_dev *dev = entry->dev;
f5322169 333 int pos = dev->msi_cap;
1c8d7b0a
MW
334 u16 msgctl;
335
f84ecd28 336 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
1c8d7b0a
MW
337 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
338 msgctl |= entry->msi_attrib.multiple << 4;
f84ecd28 339 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
0366f8f7 340
9925ad0c
BH
341 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
342 msg->address_lo);
0366f8f7 343 if (entry->msi_attrib.is_64) {
9925ad0c
BH
344 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
345 msg->address_hi);
2f221349
BH
346 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
347 msg->data);
0366f8f7 348 } else {
2f221349
BH
349 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
350 msg->data);
0366f8f7 351 }
1da177e4 352 }
392ee1e6 353 entry->msg = *msg;
1da177e4 354}
0366f8f7 355
3145e941
YL
356void write_msi_msg(unsigned int irq, struct msi_msg *msg)
357{
dced35ae 358 struct msi_desc *entry = irq_get_msi_desc(irq);
3145e941 359
39431acb 360 __write_msi_msg(entry, msg);
3145e941
YL
361}
362
f56e4481
HS
363static void free_msi_irqs(struct pci_dev *dev)
364{
365 struct msi_desc *entry, *tmp;
1c51b50c
GKH
366 struct attribute **msi_attrs;
367 struct device_attribute *dev_attr;
368 int count = 0;
f56e4481
HS
369
370 list_for_each_entry(entry, &dev->msi_list, list) {
371 int i, nvec;
372 if (!entry->irq)
373 continue;
65f6ae66
AG
374 if (entry->nvec_used)
375 nvec = entry->nvec_used;
376 else
377 nvec = 1 << entry->msi_attrib.multiple;
f56e4481
HS
378 for (i = 0; i < nvec; i++)
379 BUG_ON(irq_has_action(entry->irq + i));
380 }
381
382 arch_teardown_msi_irqs(dev);
383
384 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
385 if (entry->msi_attrib.is_msix) {
386 if (list_is_last(&entry->list, &dev->msi_list))
387 iounmap(entry->mask_base);
388 }
424eb391
NH
389
390 /*
391 * Its possible that we get into this path
392 * When populate_msi_sysfs fails, which means the entries
393 * were not registered with sysfs. In that case don't
394 * unregister them.
395 */
396 if (entry->kobj.parent) {
397 kobject_del(&entry->kobj);
398 kobject_put(&entry->kobj);
399 }
400
f56e4481
HS
401 list_del(&entry->list);
402 kfree(entry);
403 }
1c51b50c
GKH
404
405 if (dev->msi_irq_groups) {
406 sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups);
407 msi_attrs = dev->msi_irq_groups[0]->attrs;
408 list_for_each_entry(entry, &dev->msi_list, list) {
409 dev_attr = container_of(msi_attrs[count],
410 struct device_attribute, attr);
411 kfree(dev_attr->attr.name);
412 kfree(dev_attr);
413 ++count;
414 }
415 kfree(msi_attrs);
416 kfree(dev->msi_irq_groups[0]);
417 kfree(dev->msi_irq_groups);
418 dev->msi_irq_groups = NULL;
419 }
f56e4481 420}
c54c1879 421
379f5327 422static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
1da177e4 423{
379f5327
MW
424 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
425 if (!desc)
1da177e4
LT
426 return NULL;
427
379f5327
MW
428 INIT_LIST_HEAD(&desc->list);
429 desc->dev = dev;
1da177e4 430
379f5327 431 return desc;
1da177e4
LT
432}
433
ba698ad4
DM
434static void pci_intx_for_msi(struct pci_dev *dev, int enable)
435{
436 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
437 pci_intx(dev, enable);
438}
439
8fed4b65 440static void __pci_restore_msi_state(struct pci_dev *dev)
41017f0c 441{
41017f0c 442 u16 control;
392ee1e6 443 struct msi_desc *entry;
41017f0c 444
b1cbf4e4
EB
445 if (!dev->msi_enabled)
446 return;
447
dced35ae 448 entry = irq_get_msi_desc(dev->irq);
41017f0c 449
ba698ad4 450 pci_intx_for_msi(dev, 0);
e375b561 451 msi_set_enable(dev, 0);
76ccc297 452 arch_restore_msi_irqs(dev, dev->irq);
392ee1e6 453
f5322169 454 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
f2440d9a 455 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
abad2ec9 456 control &= ~PCI_MSI_FLAGS_QSIZE;
1c8d7b0a 457 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
f5322169 458 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
8fed4b65
ME
459}
460
461static void __pci_restore_msix_state(struct pci_dev *dev)
41017f0c 462{
41017f0c 463 struct msi_desc *entry;
392ee1e6 464 u16 control;
41017f0c 465
ded86d8d
EB
466 if (!dev->msix_enabled)
467 return;
f598282f 468 BUG_ON(list_empty(&dev->msi_list));
9cc8d548 469 entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
f5322169 470 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
ded86d8d 471
41017f0c 472 /* route the table */
ba698ad4 473 pci_intx_for_msi(dev, 0);
f598282f 474 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
f5322169 475 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
41017f0c 476
4aa9bc95 477 list_for_each_entry(entry, &dev->msi_list, list) {
76ccc297 478 arch_restore_msi_irqs(dev, entry->irq);
f2440d9a 479 msix_mask_irq(entry, entry->masked);
41017f0c 480 }
41017f0c 481
392ee1e6 482 control &= ~PCI_MSIX_FLAGS_MASKALL;
f5322169 483 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
41017f0c 484}
8fed4b65
ME
485
486void pci_restore_msi_state(struct pci_dev *dev)
487{
488 __pci_restore_msi_state(dev);
489 __pci_restore_msix_state(dev);
490}
94688cf2 491EXPORT_SYMBOL_GPL(pci_restore_msi_state);
41017f0c 492
1c51b50c 493static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr,
da8d1c8b
NH
494 char *buf)
495{
1c51b50c
GKH
496 struct pci_dev *pdev = to_pci_dev(dev);
497 struct msi_desc *entry;
498 unsigned long irq;
499 int retval;
da8d1c8b 500
1c51b50c
GKH
501 retval = kstrtoul(attr->attr.name, 10, &irq);
502 if (retval)
503 return retval;
da8d1c8b 504
1c51b50c
GKH
505 list_for_each_entry(entry, &pdev->msi_list, list) {
506 if (entry->irq == irq) {
507 return sprintf(buf, "%s\n",
508 entry->msi_attrib.is_msix ? "msix" : "msi");
509 }
510 }
511 return -ENODEV;
da8d1c8b
NH
512}
513
da8d1c8b
NH
514static int populate_msi_sysfs(struct pci_dev *pdev)
515{
1c51b50c
GKH
516 struct attribute **msi_attrs;
517 struct attribute *msi_attr;
518 struct device_attribute *msi_dev_attr;
519 struct attribute_group *msi_irq_group;
520 const struct attribute_group **msi_irq_groups;
da8d1c8b 521 struct msi_desc *entry;
1c51b50c
GKH
522 int ret = -ENOMEM;
523 int num_msi = 0;
da8d1c8b
NH
524 int count = 0;
525
1c51b50c
GKH
526 /* Determine how many msi entries we have */
527 list_for_each_entry(entry, &pdev->msi_list, list) {
528 ++num_msi;
529 }
530 if (!num_msi)
531 return 0;
da8d1c8b 532
1c51b50c
GKH
533 /* Dynamically create the MSI attributes for the PCI device */
534 msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL);
535 if (!msi_attrs)
536 return -ENOMEM;
da8d1c8b 537 list_for_each_entry(entry, &pdev->msi_list, list) {
1c51b50c
GKH
538 char *name = kmalloc(20, GFP_KERNEL);
539 msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL);
540 if (!msi_dev_attr)
541 goto error_attrs;
542 sprintf(name, "%d", entry->irq);
543 sysfs_attr_init(&msi_dev_attr->attr);
544 msi_dev_attr->attr.name = name;
545 msi_dev_attr->attr.mode = S_IRUGO;
546 msi_dev_attr->show = msi_mode_show;
547 msi_attrs[count] = &msi_dev_attr->attr;
548 ++count;
da8d1c8b
NH
549 }
550
1c51b50c
GKH
551 msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL);
552 if (!msi_irq_group)
553 goto error_attrs;
554 msi_irq_group->name = "msi_irqs";
555 msi_irq_group->attrs = msi_attrs;
556
557 msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL);
558 if (!msi_irq_groups)
559 goto error_irq_group;
560 msi_irq_groups[0] = msi_irq_group;
561
562 ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups);
563 if (ret)
564 goto error_irq_groups;
565 pdev->msi_irq_groups = msi_irq_groups;
566
da8d1c8b
NH
567 return 0;
568
1c51b50c
GKH
569error_irq_groups:
570 kfree(msi_irq_groups);
571error_irq_group:
572 kfree(msi_irq_group);
573error_attrs:
574 count = 0;
575 msi_attr = msi_attrs[count];
576 while (msi_attr) {
577 msi_dev_attr = container_of(msi_attr, struct device_attribute, attr);
578 kfree(msi_attr->name);
579 kfree(msi_dev_attr);
580 ++count;
581 msi_attr = msi_attrs[count];
da8d1c8b
NH
582 }
583 return ret;
584}
585
1da177e4
LT
586/**
587 * msi_capability_init - configure device's MSI capability structure
588 * @dev: pointer to the pci_dev data structure of MSI device function
1c8d7b0a 589 * @nvec: number of interrupts to allocate
1da177e4 590 *
1c8d7b0a
MW
591 * Setup the MSI capability structure of the device with the requested
592 * number of interrupts. A return value of zero indicates the successful
593 * setup of an entry with the new MSI irq. A negative return value indicates
594 * an error, and a positive return value indicates the number of interrupts
595 * which could have been allocated.
596 */
597static int msi_capability_init(struct pci_dev *dev, int nvec)
1da177e4
LT
598{
599 struct msi_desc *entry;
f465136d 600 int ret;
1da177e4 601 u16 control;
f2440d9a 602 unsigned mask;
1da177e4 603
e375b561 604 msi_set_enable(dev, 0); /* Disable MSI during set up */
110828c9 605
f84ecd28 606 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
1da177e4 607 /* MSI Entry Initialization */
379f5327 608 entry = alloc_msi_entry(dev);
f7feaca7
EB
609 if (!entry)
610 return -ENOMEM;
1ce03373 611
500559a9 612 entry->msi_attrib.is_msix = 0;
4987ce82 613 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
500559a9 614 entry->msi_attrib.entry_nr = 0;
4987ce82 615 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
500559a9 616 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
f465136d 617 entry->msi_attrib.pos = dev->msi_cap;
f2440d9a 618
e5f66eaf
DC
619 if (control & PCI_MSI_FLAGS_64BIT)
620 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
621 else
622 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;
f2440d9a
MW
623 /* All MSIs are unmasked by default, Mask them all */
624 if (entry->msi_attrib.maskbit)
625 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
626 mask = msi_capable_mask(control);
627 msi_mask_irq(entry, mask, mask);
628
0dd11f9b 629 list_add_tail(&entry->list, &dev->msi_list);
9c831334 630
1da177e4 631 /* Configure MSI capability structure */
1c8d7b0a 632 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
7fe3730d 633 if (ret) {
7ba1930d 634 msi_mask_irq(entry, mask, ~mask);
f56e4481 635 free_msi_irqs(dev);
7fe3730d 636 return ret;
fd58e55f 637 }
f7feaca7 638
da8d1c8b
NH
639 ret = populate_msi_sysfs(dev);
640 if (ret) {
641 msi_mask_irq(entry, mask, ~mask);
642 free_msi_irqs(dev);
643 return ret;
644 }
645
1da177e4 646 /* Set MSI enabled bits */
ba698ad4 647 pci_intx_for_msi(dev, 0);
e375b561 648 msi_set_enable(dev, 1);
b1cbf4e4 649 dev->msi_enabled = 1;
1da177e4 650
7fe3730d 651 dev->irq = entry->irq;
1da177e4
LT
652 return 0;
653}
654
520fe9dc 655static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
5a05a9d8 656{
4302e0fb 657 resource_size_t phys_addr;
5a05a9d8
HS
658 u32 table_offset;
659 u8 bir;
660
909094c6
BH
661 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
662 &table_offset);
4d18760c
BH
663 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
664 table_offset &= PCI_MSIX_TABLE_OFFSET;
5a05a9d8
HS
665 phys_addr = pci_resource_start(dev, bir) + table_offset;
666
667 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
668}
669
520fe9dc
GS
670static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
671 struct msix_entry *entries, int nvec)
d9d7070e
HS
672{
673 struct msi_desc *entry;
674 int i;
675
676 for (i = 0; i < nvec; i++) {
677 entry = alloc_msi_entry(dev);
678 if (!entry) {
679 if (!i)
680 iounmap(base);
681 else
682 free_msi_irqs(dev);
683 /* No enough memory. Don't try again */
684 return -ENOMEM;
685 }
686
687 entry->msi_attrib.is_msix = 1;
688 entry->msi_attrib.is_64 = 1;
689 entry->msi_attrib.entry_nr = entries[i].entry;
690 entry->msi_attrib.default_irq = dev->irq;
520fe9dc 691 entry->msi_attrib.pos = dev->msix_cap;
d9d7070e
HS
692 entry->mask_base = base;
693
694 list_add_tail(&entry->list, &dev->msi_list);
695 }
696
697 return 0;
698}
699
75cb3426 700static void msix_program_entries(struct pci_dev *dev,
520fe9dc 701 struct msix_entry *entries)
75cb3426
HS
702{
703 struct msi_desc *entry;
704 int i = 0;
705
706 list_for_each_entry(entry, &dev->msi_list, list) {
707 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
708 PCI_MSIX_ENTRY_VECTOR_CTRL;
709
710 entries[i].vector = entry->irq;
dced35ae 711 irq_set_msi_desc(entry->irq, entry);
75cb3426
HS
712 entry->masked = readl(entry->mask_base + offset);
713 msix_mask_irq(entry, 1);
714 i++;
715 }
716}
717
1da177e4
LT
718/**
719 * msix_capability_init - configure device's MSI-X capability
720 * @dev: pointer to the pci_dev data structure of MSI-X device function
8f7020d3
RD
721 * @entries: pointer to an array of struct msix_entry entries
722 * @nvec: number of @entries
1da177e4 723 *
eaae4b3a 724 * Setup the MSI-X capability structure of device function with a
1ce03373
EB
725 * single MSI-X irq. A return of zero indicates the successful setup of
726 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
1da177e4
LT
727 **/
728static int msix_capability_init(struct pci_dev *dev,
729 struct msix_entry *entries, int nvec)
730{
520fe9dc 731 int ret;
5a05a9d8 732 u16 control;
1da177e4
LT
733 void __iomem *base;
734
520fe9dc 735 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
f598282f
MW
736
737 /* Ensure MSI-X is disabled while it is set up */
738 control &= ~PCI_MSIX_FLAGS_ENABLE;
520fe9dc 739 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
f598282f 740
1da177e4 741 /* Request & Map MSI-X table region */
527eee29 742 base = msix_map_region(dev, msix_table_size(control));
5a05a9d8 743 if (!base)
1da177e4
LT
744 return -ENOMEM;
745
520fe9dc 746 ret = msix_setup_entries(dev, base, entries, nvec);
d9d7070e
HS
747 if (ret)
748 return ret;
9c831334
ME
749
750 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
583871d4
HS
751 if (ret)
752 goto error;
9c831334 753
f598282f
MW
754 /*
755 * Some devices require MSI-X to be enabled before we can touch the
756 * MSI-X registers. We need to mask all the vectors to prevent
757 * interrupts coming in before they're fully set up.
758 */
759 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
520fe9dc 760 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
f598282f 761
75cb3426 762 msix_program_entries(dev, entries);
f598282f 763
da8d1c8b
NH
764 ret = populate_msi_sysfs(dev);
765 if (ret) {
766 ret = 0;
767 goto error;
768 }
769
f598282f 770 /* Set MSI-X enabled bits and unmask the function */
ba698ad4 771 pci_intx_for_msi(dev, 0);
b1cbf4e4 772 dev->msix_enabled = 1;
1da177e4 773
f598282f 774 control &= ~PCI_MSIX_FLAGS_MASKALL;
520fe9dc 775 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
8d181018 776
1da177e4 777 return 0;
583871d4
HS
778
779error:
780 if (ret < 0) {
781 /*
782 * If we had some success, report the number of irqs
783 * we succeeded in setting up.
784 */
d9d7070e 785 struct msi_desc *entry;
583871d4
HS
786 int avail = 0;
787
788 list_for_each_entry(entry, &dev->msi_list, list) {
789 if (entry->irq != 0)
790 avail++;
791 }
792 if (avail != 0)
793 ret = avail;
794 }
795
796 free_msi_irqs(dev);
797
798 return ret;
1da177e4
LT
799}
800
24334a12 801/**
17bbc12a 802 * pci_msi_check_device - check whether MSI may be enabled on a device
24334a12 803 * @dev: pointer to the pci_dev data structure of MSI device function
c9953a73 804 * @nvec: how many MSIs have been requested ?
b1e2303d 805 * @type: are we checking for MSI or MSI-X ?
24334a12 806 *
f7625980 807 * Look at global flags, the device itself, and its parent buses
17bbc12a
ME
808 * to determine if MSI/-X are supported for the device. If MSI/-X is
809 * supported return 0, else return an error code.
24334a12 810 **/
500559a9 811static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
24334a12
BG
812{
813 struct pci_bus *bus;
c9953a73 814 int ret;
24334a12 815
0306ebfa 816 /* MSI must be globally enabled and supported by the device */
24334a12
BG
817 if (!pci_msi_enable || !dev || dev->no_msi)
818 return -EINVAL;
819
314e77b3
ME
820 /*
821 * You can't ask to have 0 or less MSIs configured.
822 * a) it's stupid ..
823 * b) the list manipulation code assumes nvec >= 1.
824 */
825 if (nvec < 1)
826 return -ERANGE;
827
500559a9
HS
828 /*
829 * Any bridge which does NOT route MSI transactions from its
830 * secondary bus to its primary bus must set NO_MSI flag on
0306ebfa
BG
831 * the secondary pci_bus.
832 * We expect only arch-specific PCI host bus controller driver
833 * or quirks for specific PCI bridges to be setting NO_MSI.
834 */
24334a12
BG
835 for (bus = dev->bus; bus; bus = bus->parent)
836 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
837 return -EINVAL;
838
c9953a73
ME
839 ret = arch_msi_check_device(dev, nvec, type);
840 if (ret)
841 return ret;
842
24334a12
BG
843 return 0;
844}
845
1da177e4 846/**
1c8d7b0a
MW
847 * pci_enable_msi_block - configure device's MSI capability structure
848 * @dev: device to configure
849 * @nvec: number of interrupts to configure
1da177e4 850 *
1c8d7b0a
MW
851 * Allocate IRQs for a device with the MSI capability.
852 * This function returns a negative errno if an error occurs. If it
853 * is unable to allocate the number of interrupts requested, it returns
854 * the number of interrupts it might be able to allocate. If it successfully
855 * allocates at least the number of interrupts requested, it returns 0 and
856 * updates the @dev's irq member to the lowest new interrupt number; the
857 * other interrupt numbers allocated to this device are consecutive.
858 */
859int pci_enable_msi_block(struct pci_dev *dev, unsigned int nvec)
1da177e4 860{
f465136d 861 int status, maxvec;
1c8d7b0a
MW
862 u16 msgctl;
863
869a1615 864 if (!dev->msi_cap || dev->current_state != PCI_D0)
1c8d7b0a 865 return -EINVAL;
f465136d
GS
866
867 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
1c8d7b0a
MW
868 maxvec = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
869 if (nvec > maxvec)
870 return maxvec;
1da177e4 871
1c8d7b0a 872 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
c9953a73
ME
873 if (status)
874 return status;
1da177e4 875
ded86d8d 876 WARN_ON(!!dev->msi_enabled);
1da177e4 877
1c8d7b0a 878 /* Check whether driver already requested MSI-X irqs */
b1cbf4e4 879 if (dev->msix_enabled) {
80ccba11
BH
880 dev_info(&dev->dev, "can't enable MSI "
881 "(MSI-X already enabled)\n");
b1cbf4e4 882 return -EINVAL;
1da177e4 883 }
1c8d7b0a
MW
884
885 status = msi_capability_init(dev, nvec);
1da177e4
LT
886 return status;
887}
1c8d7b0a 888EXPORT_SYMBOL(pci_enable_msi_block);
1da177e4 889
08261d87
AG
890int pci_enable_msi_block_auto(struct pci_dev *dev, unsigned int *maxvec)
891{
f465136d 892 int ret, nvec;
08261d87
AG
893 u16 msgctl;
894
869a1615 895 if (!dev->msi_cap || dev->current_state != PCI_D0)
08261d87
AG
896 return -EINVAL;
897
f465136d 898 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
08261d87
AG
899 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
900
901 if (maxvec)
902 *maxvec = ret;
903
904 do {
905 nvec = ret;
906 ret = pci_enable_msi_block(dev, nvec);
907 } while (ret > 0);
908
909 if (ret < 0)
910 return ret;
911 return nvec;
912}
913EXPORT_SYMBOL(pci_enable_msi_block_auto);
914
f2440d9a 915void pci_msi_shutdown(struct pci_dev *dev)
1da177e4 916{
f2440d9a
MW
917 struct msi_desc *desc;
918 u32 mask;
919 u16 ctrl;
1da177e4 920
128bc5fc 921 if (!pci_msi_enable || !dev || !dev->msi_enabled)
ded86d8d
EB
922 return;
923
110828c9
MW
924 BUG_ON(list_empty(&dev->msi_list));
925 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
110828c9 926
e375b561 927 msi_set_enable(dev, 0);
ba698ad4 928 pci_intx_for_msi(dev, 1);
b1cbf4e4 929 dev->msi_enabled = 0;
7bd007e4 930
12abb8ba 931 /* Return the device with MSI unmasked as initial states */
f5322169 932 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &ctrl);
f2440d9a 933 mask = msi_capable_mask(ctrl);
12abb8ba 934 /* Keep cached state to be restored */
0e4ccb15 935 arch_msi_mask_irq(desc, mask, ~mask);
e387b9ee
ME
936
937 /* Restore dev->irq to its default pin-assertion irq */
f2440d9a 938 dev->irq = desc->msi_attrib.default_irq;
d52877c7 939}
24d27553 940
500559a9 941void pci_disable_msi(struct pci_dev *dev)
d52877c7 942{
d52877c7
YL
943 if (!pci_msi_enable || !dev || !dev->msi_enabled)
944 return;
945
946 pci_msi_shutdown(dev);
f56e4481 947 free_msi_irqs(dev);
1da177e4 948}
4cc086fa 949EXPORT_SYMBOL(pci_disable_msi);
1da177e4 950
a52e2e35
RW
951/**
952 * pci_msix_table_size - return the number of device's MSI-X table entries
953 * @dev: pointer to the pci_dev data structure of MSI-X device function
954 */
955int pci_msix_table_size(struct pci_dev *dev)
956{
a52e2e35
RW
957 u16 control;
958
520fe9dc 959 if (!dev->msix_cap)
a52e2e35
RW
960 return 0;
961
f84ecd28 962 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
527eee29 963 return msix_table_size(control);
a52e2e35
RW
964}
965
1da177e4
LT
966/**
967 * pci_enable_msix - configure device's MSI-X capability structure
968 * @dev: pointer to the pci_dev data structure of MSI-X device function
70549ad9 969 * @entries: pointer to an array of MSI-X entries
1ce03373 970 * @nvec: number of MSI-X irqs requested for allocation by device driver
1da177e4
LT
971 *
972 * Setup the MSI-X capability structure of device function with the number
1ce03373 973 * of requested irqs upon its software driver call to request for
1da177e4
LT
974 * MSI-X mode enabled on its hardware device function. A return of zero
975 * indicates the successful configuration of MSI-X capability structure
1ce03373 976 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
1da177e4 977 * Or a return of > 0 indicates that driver request is exceeding the number
57fbf52c
MT
978 * of irqs or MSI-X vectors available. Driver should use the returned value to
979 * re-send its request.
1da177e4 980 **/
500559a9 981int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
1da177e4 982{
a52e2e35 983 int status, nr_entries;
ded86d8d 984 int i, j;
1da177e4 985
869a1615 986 if (!entries || !dev->msix_cap || dev->current_state != PCI_D0)
500559a9 987 return -EINVAL;
1da177e4 988
c9953a73
ME
989 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
990 if (status)
991 return status;
992
a52e2e35 993 nr_entries = pci_msix_table_size(dev);
1da177e4 994 if (nvec > nr_entries)
57fbf52c 995 return nr_entries;
1da177e4
LT
996
997 /* Check for any invalid entries */
998 for (i = 0; i < nvec; i++) {
999 if (entries[i].entry >= nr_entries)
1000 return -EINVAL; /* invalid entry */
1001 for (j = i + 1; j < nvec; j++) {
1002 if (entries[i].entry == entries[j].entry)
1003 return -EINVAL; /* duplicate entry */
1004 }
1005 }
ded86d8d 1006 WARN_ON(!!dev->msix_enabled);
7bd007e4 1007
1ce03373 1008 /* Check whether driver already requested for MSI irq */
500559a9 1009 if (dev->msi_enabled) {
80ccba11
BH
1010 dev_info(&dev->dev, "can't enable MSI-X "
1011 "(MSI IRQ already assigned)\n");
1da177e4
LT
1012 return -EINVAL;
1013 }
1da177e4 1014 status = msix_capability_init(dev, entries, nvec);
1da177e4
LT
1015 return status;
1016}
4cc086fa 1017EXPORT_SYMBOL(pci_enable_msix);
1da177e4 1018
500559a9 1019void pci_msix_shutdown(struct pci_dev *dev)
fc4afc7b 1020{
12abb8ba
HS
1021 struct msi_desc *entry;
1022
128bc5fc 1023 if (!pci_msi_enable || !dev || !dev->msix_enabled)
ded86d8d
EB
1024 return;
1025
12abb8ba
HS
1026 /* Return the device with MSI-X masked as initial states */
1027 list_for_each_entry(entry, &dev->msi_list, list) {
1028 /* Keep cached states to be restored */
0e4ccb15 1029 arch_msix_mask_irq(entry, 1);
12abb8ba
HS
1030 }
1031
b1cbf4e4 1032 msix_set_enable(dev, 0);
ba698ad4 1033 pci_intx_for_msi(dev, 1);
b1cbf4e4 1034 dev->msix_enabled = 0;
d52877c7 1035}
c901851f 1036
500559a9 1037void pci_disable_msix(struct pci_dev *dev)
d52877c7
YL
1038{
1039 if (!pci_msi_enable || !dev || !dev->msix_enabled)
1040 return;
1041
1042 pci_msix_shutdown(dev);
f56e4481 1043 free_msi_irqs(dev);
1da177e4 1044}
4cc086fa 1045EXPORT_SYMBOL(pci_disable_msix);
1da177e4
LT
1046
1047/**
1ce03373 1048 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
1da177e4
LT
1049 * @dev: pointer to the pci_dev data structure of MSI(X) device function
1050 *
eaae4b3a 1051 * Being called during hotplug remove, from which the device function
1ce03373 1052 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
1da177e4
LT
1053 * allocated for this device function, are reclaimed to unused state,
1054 * which may be used later on.
1055 **/
500559a9 1056void msi_remove_pci_irq_vectors(struct pci_dev *dev)
1da177e4 1057{
1da177e4 1058 if (!pci_msi_enable || !dev)
500559a9 1059 return;
1da177e4 1060
f56e4481
HS
1061 if (dev->msi_enabled || dev->msix_enabled)
1062 free_msi_irqs(dev);
1da177e4
LT
1063}
1064
309e57df
MW
1065void pci_no_msi(void)
1066{
1067 pci_msi_enable = 0;
1068}
c9953a73 1069
07ae95f9
AP
1070/**
1071 * pci_msi_enabled - is MSI enabled?
1072 *
1073 * Returns true if MSI has not been disabled by the command-line option
1074 * pci=nomsi.
1075 **/
1076int pci_msi_enabled(void)
d389fec6 1077{
07ae95f9 1078 return pci_msi_enable;
d389fec6 1079}
07ae95f9 1080EXPORT_SYMBOL(pci_msi_enabled);
d389fec6 1081
07ae95f9 1082void pci_msi_init_pci_dev(struct pci_dev *dev)
d389fec6 1083{
07ae95f9 1084 INIT_LIST_HEAD(&dev->msi_list);
d5dea7d9
EB
1085
1086 /* Disable the msi hardware to avoid screaming interrupts
1087 * during boot. This is the power on reset default so
1088 * usually this should be a noop.
1089 */
e375b561
GS
1090 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1091 if (dev->msi_cap)
1092 msi_set_enable(dev, 0);
1093
1094 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1095 if (dev->msix_cap)
1096 msix_set_enable(dev, 0);
d389fec6 1097}