Merge branches 'acpi-cleanup' and 'acpi-video'
[linux-2.6-block.git] / drivers / pci / msi.c
CommitLineData
1da177e4
LT
1/*
2 * File: msi.c
3 * Purpose: PCI Message Signaled Interrupt (MSI)
4 *
5 * Copyright (C) 2003-2004 Intel
6 * Copyright (C) Tom Long Nguyen (tom.l.nguyen@intel.com)
7 */
8
1ce03373 9#include <linux/err.h>
1da177e4
LT
10#include <linux/mm.h>
11#include <linux/irq.h>
12#include <linux/interrupt.h>
13#include <linux/init.h>
363c75db 14#include <linux/export.h>
1da177e4 15#include <linux/ioport.h>
1da177e4
LT
16#include <linux/pci.h>
17#include <linux/proc_fs.h>
3b7d1921 18#include <linux/msi.h>
4fdadebc 19#include <linux/smp.h>
500559a9
HS
20#include <linux/errno.h>
21#include <linux/io.h>
5a0e3ad6 22#include <linux/slab.h>
1da177e4
LT
23
24#include "pci.h"
1da177e4 25
1da177e4 26static int pci_msi_enable = 1;
1da177e4 27
527eee29
BH
28#define msix_table_size(flags) ((flags & PCI_MSIX_FLAGS_QSIZE) + 1)
29
30
6a9e7f20
AB
31/* Arch hooks */
32
4287d824
TP
33int __weak arch_setup_msi_irq(struct pci_dev *dev, struct msi_desc *desc)
34{
0cbdcfcf
TR
35 struct msi_chip *chip = dev->bus->msi;
36 int err;
37
38 if (!chip || !chip->setup_irq)
39 return -EINVAL;
40
41 err = chip->setup_irq(chip, dev, desc);
42 if (err < 0)
43 return err;
44
45 irq_set_chip_data(desc->irq, chip);
46
47 return 0;
4287d824
TP
48}
49
50void __weak arch_teardown_msi_irq(unsigned int irq)
6a9e7f20 51{
0cbdcfcf
TR
52 struct msi_chip *chip = irq_get_chip_data(irq);
53
54 if (!chip || !chip->teardown_irq)
55 return;
56
57 chip->teardown_irq(chip, irq);
6a9e7f20
AB
58}
59
4287d824
TP
60int __weak arch_msi_check_device(struct pci_dev *dev, int nvec, int type)
61{
0cbdcfcf
TR
62 struct msi_chip *chip = dev->bus->msi;
63
64 if (!chip || !chip->check_device)
65 return 0;
66
67 return chip->check_device(chip, dev, nvec, type);
4287d824 68}
1525bf0d 69
4287d824 70int __weak arch_setup_msi_irqs(struct pci_dev *dev, int nvec, int type)
6a9e7f20
AB
71{
72 struct msi_desc *entry;
73 int ret;
74
1c8d7b0a
MW
75 /*
76 * If an architecture wants to support multiple MSI, it needs to
77 * override arch_setup_msi_irqs()
78 */
79 if (type == PCI_CAP_ID_MSI && nvec > 1)
80 return 1;
81
6a9e7f20
AB
82 list_for_each_entry(entry, &dev->msi_list, list) {
83 ret = arch_setup_msi_irq(dev, entry);
b5fbf533 84 if (ret < 0)
6a9e7f20 85 return ret;
b5fbf533
ME
86 if (ret > 0)
87 return -ENOSPC;
6a9e7f20
AB
88 }
89
90 return 0;
91}
1525bf0d 92
4287d824
TP
93/*
94 * We have a default implementation available as a separate non-weak
95 * function, as it is used by the Xen x86 PCI code
96 */
1525bf0d 97void default_teardown_msi_irqs(struct pci_dev *dev)
6a9e7f20
AB
98{
99 struct msi_desc *entry;
100
101 list_for_each_entry(entry, &dev->msi_list, list) {
1c8d7b0a
MW
102 int i, nvec;
103 if (entry->irq == 0)
104 continue;
65f6ae66
AG
105 if (entry->nvec_used)
106 nvec = entry->nvec_used;
107 else
108 nvec = 1 << entry->msi_attrib.multiple;
1c8d7b0a
MW
109 for (i = 0; i < nvec; i++)
110 arch_teardown_msi_irq(entry->irq + i);
6a9e7f20
AB
111 }
112}
113
4287d824
TP
114void __weak arch_teardown_msi_irqs(struct pci_dev *dev)
115{
116 return default_teardown_msi_irqs(dev);
117}
76ccc297 118
ac8344c4 119static void default_restore_msi_irq(struct pci_dev *dev, int irq)
76ccc297
KRW
120{
121 struct msi_desc *entry;
122
123 entry = NULL;
124 if (dev->msix_enabled) {
125 list_for_each_entry(entry, &dev->msi_list, list) {
126 if (irq == entry->irq)
127 break;
128 }
129 } else if (dev->msi_enabled) {
130 entry = irq_get_msi_desc(irq);
131 }
132
133 if (entry)
134 write_msi_msg(irq, &entry->msg);
135}
4287d824 136
ac8344c4 137void __weak arch_restore_msi_irqs(struct pci_dev *dev)
4287d824 138{
ac8344c4 139 return default_restore_msi_irqs(dev);
4287d824 140}
76ccc297 141
e375b561 142static void msi_set_enable(struct pci_dev *dev, int enable)
b1cbf4e4 143{
b1cbf4e4
EB
144 u16 control;
145
e375b561 146 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
110828c9
MW
147 control &= ~PCI_MSI_FLAGS_ENABLE;
148 if (enable)
149 control |= PCI_MSI_FLAGS_ENABLE;
e375b561 150 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
5ca5c02f
HS
151}
152
b1cbf4e4
EB
153static void msix_set_enable(struct pci_dev *dev, int enable)
154{
b1cbf4e4
EB
155 u16 control;
156
e375b561
GS
157 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
158 control &= ~PCI_MSIX_FLAGS_ENABLE;
159 if (enable)
160 control |= PCI_MSIX_FLAGS_ENABLE;
161 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
b1cbf4e4
EB
162}
163
bffac3c5
MW
164static inline __attribute_const__ u32 msi_mask(unsigned x)
165{
0b49ec37
MW
166 /* Don't shift by >= width of type */
167 if (x >= 5)
168 return 0xffffffff;
169 return (1 << (1 << x)) - 1;
bffac3c5
MW
170}
171
f2440d9a 172static inline __attribute_const__ u32 msi_capable_mask(u16 control)
988cbb15 173{
f2440d9a
MW
174 return msi_mask((control >> 1) & 7);
175}
988cbb15 176
f2440d9a
MW
177static inline __attribute_const__ u32 msi_enabled_mask(u16 control)
178{
179 return msi_mask((control >> 4) & 7);
988cbb15
MW
180}
181
ce6fce42
MW
182/*
183 * PCI 2.3 does not specify mask bits for each MSI interrupt. Attempting to
184 * mask all MSI interrupts by clearing the MSI enable bit does not work
185 * reliably as devices without an INTx disable bit will then generate a
186 * level IRQ which will never be cleared.
ce6fce42 187 */
0e4ccb15 188u32 default_msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
1da177e4 189{
f2440d9a 190 u32 mask_bits = desc->masked;
1da177e4 191
f2440d9a 192 if (!desc->msi_attrib.maskbit)
12abb8ba 193 return 0;
f2440d9a
MW
194
195 mask_bits &= ~mask;
196 mask_bits |= flag;
197 pci_write_config_dword(desc->dev, desc->mask_pos, mask_bits);
12abb8ba
HS
198
199 return mask_bits;
200}
201
0e4ccb15
KRW
202__weak u32 arch_msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
203{
204 return default_msi_mask_irq(desc, mask, flag);
205}
206
12abb8ba
HS
207static void msi_mask_irq(struct msi_desc *desc, u32 mask, u32 flag)
208{
0e4ccb15 209 desc->masked = arch_msi_mask_irq(desc, mask, flag);
f2440d9a
MW
210}
211
212/*
213 * This internal function does not flush PCI writes to the device.
214 * All users must ensure that they read from the device before either
215 * assuming that the device state is up to date, or returning out of this
216 * file. This saves a few milliseconds when initialising devices with lots
217 * of MSI-X interrupts.
218 */
0e4ccb15 219u32 default_msix_mask_irq(struct msi_desc *desc, u32 flag)
f2440d9a
MW
220{
221 u32 mask_bits = desc->masked;
222 unsigned offset = desc->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE +
2c21fd4b 223 PCI_MSIX_ENTRY_VECTOR_CTRL;
8d805286
SY
224 mask_bits &= ~PCI_MSIX_ENTRY_CTRL_MASKBIT;
225 if (flag)
226 mask_bits |= PCI_MSIX_ENTRY_CTRL_MASKBIT;
f2440d9a 227 writel(mask_bits, desc->mask_base + offset);
12abb8ba
HS
228
229 return mask_bits;
230}
231
0e4ccb15
KRW
232__weak u32 arch_msix_mask_irq(struct msi_desc *desc, u32 flag)
233{
234 return default_msix_mask_irq(desc, flag);
235}
236
12abb8ba
HS
237static void msix_mask_irq(struct msi_desc *desc, u32 flag)
238{
0e4ccb15 239 desc->masked = arch_msix_mask_irq(desc, flag);
f2440d9a 240}
24d27553 241
1c9db525 242static void msi_set_mask_bit(struct irq_data *data, u32 flag)
f2440d9a 243{
1c9db525 244 struct msi_desc *desc = irq_data_get_msi(data);
24d27553 245
f2440d9a
MW
246 if (desc->msi_attrib.is_msix) {
247 msix_mask_irq(desc, flag);
248 readl(desc->mask_base); /* Flush write to device */
249 } else {
1c9db525 250 unsigned offset = data->irq - desc->dev->irq;
1c8d7b0a 251 msi_mask_irq(desc, 1 << offset, flag << offset);
1da177e4 252 }
f2440d9a
MW
253}
254
1c9db525 255void mask_msi_irq(struct irq_data *data)
f2440d9a 256{
1c9db525 257 msi_set_mask_bit(data, 1);
f2440d9a
MW
258}
259
1c9db525 260void unmask_msi_irq(struct irq_data *data)
f2440d9a 261{
1c9db525 262 msi_set_mask_bit(data, 0);
1da177e4
LT
263}
264
ac8344c4
D
265void default_restore_msi_irqs(struct pci_dev *dev)
266{
267 struct msi_desc *entry;
268
269 list_for_each_entry(entry, &dev->msi_list, list) {
270 default_restore_msi_irq(dev, entry->irq);
271 }
272}
273
39431acb 274void __read_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
1da177e4 275{
30da5524
BH
276 BUG_ON(entry->dev->current_state != PCI_D0);
277
278 if (entry->msi_attrib.is_msix) {
279 void __iomem *base = entry->mask_base +
280 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
281
282 msg->address_lo = readl(base + PCI_MSIX_ENTRY_LOWER_ADDR);
283 msg->address_hi = readl(base + PCI_MSIX_ENTRY_UPPER_ADDR);
284 msg->data = readl(base + PCI_MSIX_ENTRY_DATA);
285 } else {
286 struct pci_dev *dev = entry->dev;
f5322169 287 int pos = dev->msi_cap;
30da5524
BH
288 u16 data;
289
9925ad0c
BH
290 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
291 &msg->address_lo);
30da5524 292 if (entry->msi_attrib.is_64) {
9925ad0c
BH
293 pci_read_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
294 &msg->address_hi);
2f221349 295 pci_read_config_word(dev, pos + PCI_MSI_DATA_64, &data);
30da5524
BH
296 } else {
297 msg->address_hi = 0;
2f221349 298 pci_read_config_word(dev, pos + PCI_MSI_DATA_32, &data);
30da5524
BH
299 }
300 msg->data = data;
301 }
302}
303
304void read_msi_msg(unsigned int irq, struct msi_msg *msg)
305{
dced35ae 306 struct msi_desc *entry = irq_get_msi_desc(irq);
30da5524 307
39431acb 308 __read_msi_msg(entry, msg);
30da5524
BH
309}
310
39431acb 311void __get_cached_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
30da5524 312{
30da5524 313 /* Assert that the cache is valid, assuming that
fcd097f3
BH
314 * valid messages are not all-zeroes. */
315 BUG_ON(!(entry->msg.address_hi | entry->msg.address_lo |
316 entry->msg.data));
0366f8f7 317
fcd097f3 318 *msg = entry->msg;
0366f8f7 319}
1da177e4 320
30da5524 321void get_cached_msi_msg(unsigned int irq, struct msi_msg *msg)
0366f8f7 322{
dced35ae 323 struct msi_desc *entry = irq_get_msi_desc(irq);
3145e941 324
39431acb 325 __get_cached_msi_msg(entry, msg);
3145e941
YL
326}
327
39431acb 328void __write_msi_msg(struct msi_desc *entry, struct msi_msg *msg)
3145e941 329{
fcd097f3
BH
330 if (entry->dev->current_state != PCI_D0) {
331 /* Don't touch the hardware now */
332 } else if (entry->msi_attrib.is_msix) {
24d27553
MW
333 void __iomem *base;
334 base = entry->mask_base +
335 entry->msi_attrib.entry_nr * PCI_MSIX_ENTRY_SIZE;
336
2c21fd4b
HS
337 writel(msg->address_lo, base + PCI_MSIX_ENTRY_LOWER_ADDR);
338 writel(msg->address_hi, base + PCI_MSIX_ENTRY_UPPER_ADDR);
339 writel(msg->data, base + PCI_MSIX_ENTRY_DATA);
24d27553 340 } else {
0366f8f7 341 struct pci_dev *dev = entry->dev;
f5322169 342 int pos = dev->msi_cap;
1c8d7b0a
MW
343 u16 msgctl;
344
f84ecd28 345 pci_read_config_word(dev, pos + PCI_MSI_FLAGS, &msgctl);
1c8d7b0a
MW
346 msgctl &= ~PCI_MSI_FLAGS_QSIZE;
347 msgctl |= entry->msi_attrib.multiple << 4;
f84ecd28 348 pci_write_config_word(dev, pos + PCI_MSI_FLAGS, msgctl);
0366f8f7 349
9925ad0c
BH
350 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_LO,
351 msg->address_lo);
0366f8f7 352 if (entry->msi_attrib.is_64) {
9925ad0c
BH
353 pci_write_config_dword(dev, pos + PCI_MSI_ADDRESS_HI,
354 msg->address_hi);
2f221349
BH
355 pci_write_config_word(dev, pos + PCI_MSI_DATA_64,
356 msg->data);
0366f8f7 357 } else {
2f221349
BH
358 pci_write_config_word(dev, pos + PCI_MSI_DATA_32,
359 msg->data);
0366f8f7 360 }
1da177e4 361 }
392ee1e6 362 entry->msg = *msg;
1da177e4 363}
0366f8f7 364
3145e941
YL
365void write_msi_msg(unsigned int irq, struct msi_msg *msg)
366{
dced35ae 367 struct msi_desc *entry = irq_get_msi_desc(irq);
3145e941 368
39431acb 369 __write_msi_msg(entry, msg);
3145e941
YL
370}
371
f56e4481
HS
372static void free_msi_irqs(struct pci_dev *dev)
373{
374 struct msi_desc *entry, *tmp;
1c51b50c
GKH
375 struct attribute **msi_attrs;
376 struct device_attribute *dev_attr;
377 int count = 0;
f56e4481
HS
378
379 list_for_each_entry(entry, &dev->msi_list, list) {
380 int i, nvec;
381 if (!entry->irq)
382 continue;
65f6ae66
AG
383 if (entry->nvec_used)
384 nvec = entry->nvec_used;
385 else
386 nvec = 1 << entry->msi_attrib.multiple;
f56e4481
HS
387 for (i = 0; i < nvec; i++)
388 BUG_ON(irq_has_action(entry->irq + i));
389 }
390
391 arch_teardown_msi_irqs(dev);
392
393 list_for_each_entry_safe(entry, tmp, &dev->msi_list, list) {
394 if (entry->msi_attrib.is_msix) {
395 if (list_is_last(&entry->list, &dev->msi_list))
396 iounmap(entry->mask_base);
397 }
424eb391
NH
398
399 /*
400 * Its possible that we get into this path
401 * When populate_msi_sysfs fails, which means the entries
402 * were not registered with sysfs. In that case don't
403 * unregister them.
404 */
405 if (entry->kobj.parent) {
406 kobject_del(&entry->kobj);
407 kobject_put(&entry->kobj);
408 }
409
f56e4481
HS
410 list_del(&entry->list);
411 kfree(entry);
412 }
1c51b50c
GKH
413
414 if (dev->msi_irq_groups) {
415 sysfs_remove_groups(&dev->dev.kobj, dev->msi_irq_groups);
416 msi_attrs = dev->msi_irq_groups[0]->attrs;
417 list_for_each_entry(entry, &dev->msi_list, list) {
418 dev_attr = container_of(msi_attrs[count],
419 struct device_attribute, attr);
420 kfree(dev_attr->attr.name);
421 kfree(dev_attr);
422 ++count;
423 }
424 kfree(msi_attrs);
425 kfree(dev->msi_irq_groups[0]);
426 kfree(dev->msi_irq_groups);
427 dev->msi_irq_groups = NULL;
428 }
f56e4481 429}
c54c1879 430
379f5327 431static struct msi_desc *alloc_msi_entry(struct pci_dev *dev)
1da177e4 432{
379f5327
MW
433 struct msi_desc *desc = kzalloc(sizeof(*desc), GFP_KERNEL);
434 if (!desc)
1da177e4
LT
435 return NULL;
436
379f5327
MW
437 INIT_LIST_HEAD(&desc->list);
438 desc->dev = dev;
1da177e4 439
379f5327 440 return desc;
1da177e4
LT
441}
442
ba698ad4
DM
443static void pci_intx_for_msi(struct pci_dev *dev, int enable)
444{
445 if (!(dev->dev_flags & PCI_DEV_FLAGS_MSI_INTX_DISABLE_BUG))
446 pci_intx(dev, enable);
447}
448
8fed4b65 449static void __pci_restore_msi_state(struct pci_dev *dev)
41017f0c 450{
41017f0c 451 u16 control;
392ee1e6 452 struct msi_desc *entry;
41017f0c 453
b1cbf4e4
EB
454 if (!dev->msi_enabled)
455 return;
456
dced35ae 457 entry = irq_get_msi_desc(dev->irq);
41017f0c 458
ba698ad4 459 pci_intx_for_msi(dev, 0);
e375b561 460 msi_set_enable(dev, 0);
ac8344c4 461 arch_restore_msi_irqs(dev);
392ee1e6 462
f5322169 463 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
f2440d9a 464 msi_mask_irq(entry, msi_capable_mask(control), entry->masked);
abad2ec9 465 control &= ~PCI_MSI_FLAGS_QSIZE;
1c8d7b0a 466 control |= (entry->msi_attrib.multiple << 4) | PCI_MSI_FLAGS_ENABLE;
f5322169 467 pci_write_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, control);
8fed4b65
ME
468}
469
470static void __pci_restore_msix_state(struct pci_dev *dev)
41017f0c 471{
41017f0c 472 struct msi_desc *entry;
392ee1e6 473 u16 control;
41017f0c 474
ded86d8d
EB
475 if (!dev->msix_enabled)
476 return;
f598282f 477 BUG_ON(list_empty(&dev->msi_list));
9cc8d548 478 entry = list_first_entry(&dev->msi_list, struct msi_desc, list);
f5322169 479 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
ded86d8d 480
41017f0c 481 /* route the table */
ba698ad4 482 pci_intx_for_msi(dev, 0);
f598282f 483 control |= PCI_MSIX_FLAGS_ENABLE | PCI_MSIX_FLAGS_MASKALL;
f5322169 484 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
41017f0c 485
ac8344c4 486 arch_restore_msi_irqs(dev);
4aa9bc95 487 list_for_each_entry(entry, &dev->msi_list, list) {
f2440d9a 488 msix_mask_irq(entry, entry->masked);
41017f0c 489 }
41017f0c 490
392ee1e6 491 control &= ~PCI_MSIX_FLAGS_MASKALL;
f5322169 492 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
41017f0c 493}
8fed4b65
ME
494
495void pci_restore_msi_state(struct pci_dev *dev)
496{
497 __pci_restore_msi_state(dev);
498 __pci_restore_msix_state(dev);
499}
94688cf2 500EXPORT_SYMBOL_GPL(pci_restore_msi_state);
41017f0c 501
1c51b50c 502static ssize_t msi_mode_show(struct device *dev, struct device_attribute *attr,
da8d1c8b
NH
503 char *buf)
504{
1c51b50c
GKH
505 struct pci_dev *pdev = to_pci_dev(dev);
506 struct msi_desc *entry;
507 unsigned long irq;
508 int retval;
da8d1c8b 509
1c51b50c
GKH
510 retval = kstrtoul(attr->attr.name, 10, &irq);
511 if (retval)
512 return retval;
da8d1c8b 513
1c51b50c
GKH
514 list_for_each_entry(entry, &pdev->msi_list, list) {
515 if (entry->irq == irq) {
516 return sprintf(buf, "%s\n",
517 entry->msi_attrib.is_msix ? "msix" : "msi");
518 }
519 }
520 return -ENODEV;
da8d1c8b
NH
521}
522
da8d1c8b
NH
523static int populate_msi_sysfs(struct pci_dev *pdev)
524{
1c51b50c
GKH
525 struct attribute **msi_attrs;
526 struct attribute *msi_attr;
527 struct device_attribute *msi_dev_attr;
528 struct attribute_group *msi_irq_group;
529 const struct attribute_group **msi_irq_groups;
da8d1c8b 530 struct msi_desc *entry;
1c51b50c
GKH
531 int ret = -ENOMEM;
532 int num_msi = 0;
da8d1c8b
NH
533 int count = 0;
534
1c51b50c
GKH
535 /* Determine how many msi entries we have */
536 list_for_each_entry(entry, &pdev->msi_list, list) {
537 ++num_msi;
538 }
539 if (!num_msi)
540 return 0;
da8d1c8b 541
1c51b50c
GKH
542 /* Dynamically create the MSI attributes for the PCI device */
543 msi_attrs = kzalloc(sizeof(void *) * (num_msi + 1), GFP_KERNEL);
544 if (!msi_attrs)
545 return -ENOMEM;
da8d1c8b 546 list_for_each_entry(entry, &pdev->msi_list, list) {
1c51b50c
GKH
547 char *name = kmalloc(20, GFP_KERNEL);
548 msi_dev_attr = kzalloc(sizeof(*msi_dev_attr), GFP_KERNEL);
549 if (!msi_dev_attr)
550 goto error_attrs;
551 sprintf(name, "%d", entry->irq);
552 sysfs_attr_init(&msi_dev_attr->attr);
553 msi_dev_attr->attr.name = name;
554 msi_dev_attr->attr.mode = S_IRUGO;
555 msi_dev_attr->show = msi_mode_show;
556 msi_attrs[count] = &msi_dev_attr->attr;
557 ++count;
da8d1c8b
NH
558 }
559
1c51b50c
GKH
560 msi_irq_group = kzalloc(sizeof(*msi_irq_group), GFP_KERNEL);
561 if (!msi_irq_group)
562 goto error_attrs;
563 msi_irq_group->name = "msi_irqs";
564 msi_irq_group->attrs = msi_attrs;
565
566 msi_irq_groups = kzalloc(sizeof(void *) * 2, GFP_KERNEL);
567 if (!msi_irq_groups)
568 goto error_irq_group;
569 msi_irq_groups[0] = msi_irq_group;
570
571 ret = sysfs_create_groups(&pdev->dev.kobj, msi_irq_groups);
572 if (ret)
573 goto error_irq_groups;
574 pdev->msi_irq_groups = msi_irq_groups;
575
da8d1c8b
NH
576 return 0;
577
1c51b50c
GKH
578error_irq_groups:
579 kfree(msi_irq_groups);
580error_irq_group:
581 kfree(msi_irq_group);
582error_attrs:
583 count = 0;
584 msi_attr = msi_attrs[count];
585 while (msi_attr) {
586 msi_dev_attr = container_of(msi_attr, struct device_attribute, attr);
587 kfree(msi_attr->name);
588 kfree(msi_dev_attr);
589 ++count;
590 msi_attr = msi_attrs[count];
da8d1c8b
NH
591 }
592 return ret;
593}
594
1da177e4
LT
595/**
596 * msi_capability_init - configure device's MSI capability structure
597 * @dev: pointer to the pci_dev data structure of MSI device function
1c8d7b0a 598 * @nvec: number of interrupts to allocate
1da177e4 599 *
1c8d7b0a
MW
600 * Setup the MSI capability structure of the device with the requested
601 * number of interrupts. A return value of zero indicates the successful
602 * setup of an entry with the new MSI irq. A negative return value indicates
603 * an error, and a positive return value indicates the number of interrupts
604 * which could have been allocated.
605 */
606static int msi_capability_init(struct pci_dev *dev, int nvec)
1da177e4
LT
607{
608 struct msi_desc *entry;
f465136d 609 int ret;
1da177e4 610 u16 control;
f2440d9a 611 unsigned mask;
1da177e4 612
e375b561 613 msi_set_enable(dev, 0); /* Disable MSI during set up */
110828c9 614
f84ecd28 615 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &control);
1da177e4 616 /* MSI Entry Initialization */
379f5327 617 entry = alloc_msi_entry(dev);
f7feaca7
EB
618 if (!entry)
619 return -ENOMEM;
1ce03373 620
500559a9 621 entry->msi_attrib.is_msix = 0;
4987ce82 622 entry->msi_attrib.is_64 = !!(control & PCI_MSI_FLAGS_64BIT);
500559a9 623 entry->msi_attrib.entry_nr = 0;
4987ce82 624 entry->msi_attrib.maskbit = !!(control & PCI_MSI_FLAGS_MASKBIT);
500559a9 625 entry->msi_attrib.default_irq = dev->irq; /* Save IOAPIC IRQ */
f465136d 626 entry->msi_attrib.pos = dev->msi_cap;
f2440d9a 627
e5f66eaf
DC
628 if (control & PCI_MSI_FLAGS_64BIT)
629 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_64;
630 else
631 entry->mask_pos = dev->msi_cap + PCI_MSI_MASK_32;
f2440d9a
MW
632 /* All MSIs are unmasked by default, Mask them all */
633 if (entry->msi_attrib.maskbit)
634 pci_read_config_dword(dev, entry->mask_pos, &entry->masked);
635 mask = msi_capable_mask(control);
636 msi_mask_irq(entry, mask, mask);
637
0dd11f9b 638 list_add_tail(&entry->list, &dev->msi_list);
9c831334 639
1da177e4 640 /* Configure MSI capability structure */
1c8d7b0a 641 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSI);
7fe3730d 642 if (ret) {
7ba1930d 643 msi_mask_irq(entry, mask, ~mask);
f56e4481 644 free_msi_irqs(dev);
7fe3730d 645 return ret;
fd58e55f 646 }
f7feaca7 647
da8d1c8b
NH
648 ret = populate_msi_sysfs(dev);
649 if (ret) {
650 msi_mask_irq(entry, mask, ~mask);
651 free_msi_irqs(dev);
652 return ret;
653 }
654
1da177e4 655 /* Set MSI enabled bits */
ba698ad4 656 pci_intx_for_msi(dev, 0);
e375b561 657 msi_set_enable(dev, 1);
b1cbf4e4 658 dev->msi_enabled = 1;
1da177e4 659
7fe3730d 660 dev->irq = entry->irq;
1da177e4
LT
661 return 0;
662}
663
520fe9dc 664static void __iomem *msix_map_region(struct pci_dev *dev, unsigned nr_entries)
5a05a9d8 665{
4302e0fb 666 resource_size_t phys_addr;
5a05a9d8
HS
667 u32 table_offset;
668 u8 bir;
669
909094c6
BH
670 pci_read_config_dword(dev, dev->msix_cap + PCI_MSIX_TABLE,
671 &table_offset);
4d18760c
BH
672 bir = (u8)(table_offset & PCI_MSIX_TABLE_BIR);
673 table_offset &= PCI_MSIX_TABLE_OFFSET;
5a05a9d8
HS
674 phys_addr = pci_resource_start(dev, bir) + table_offset;
675
676 return ioremap_nocache(phys_addr, nr_entries * PCI_MSIX_ENTRY_SIZE);
677}
678
520fe9dc
GS
679static int msix_setup_entries(struct pci_dev *dev, void __iomem *base,
680 struct msix_entry *entries, int nvec)
d9d7070e
HS
681{
682 struct msi_desc *entry;
683 int i;
684
685 for (i = 0; i < nvec; i++) {
686 entry = alloc_msi_entry(dev);
687 if (!entry) {
688 if (!i)
689 iounmap(base);
690 else
691 free_msi_irqs(dev);
692 /* No enough memory. Don't try again */
693 return -ENOMEM;
694 }
695
696 entry->msi_attrib.is_msix = 1;
697 entry->msi_attrib.is_64 = 1;
698 entry->msi_attrib.entry_nr = entries[i].entry;
699 entry->msi_attrib.default_irq = dev->irq;
520fe9dc 700 entry->msi_attrib.pos = dev->msix_cap;
d9d7070e
HS
701 entry->mask_base = base;
702
703 list_add_tail(&entry->list, &dev->msi_list);
704 }
705
706 return 0;
707}
708
75cb3426 709static void msix_program_entries(struct pci_dev *dev,
520fe9dc 710 struct msix_entry *entries)
75cb3426
HS
711{
712 struct msi_desc *entry;
713 int i = 0;
714
715 list_for_each_entry(entry, &dev->msi_list, list) {
716 int offset = entries[i].entry * PCI_MSIX_ENTRY_SIZE +
717 PCI_MSIX_ENTRY_VECTOR_CTRL;
718
719 entries[i].vector = entry->irq;
dced35ae 720 irq_set_msi_desc(entry->irq, entry);
75cb3426
HS
721 entry->masked = readl(entry->mask_base + offset);
722 msix_mask_irq(entry, 1);
723 i++;
724 }
725}
726
1da177e4
LT
727/**
728 * msix_capability_init - configure device's MSI-X capability
729 * @dev: pointer to the pci_dev data structure of MSI-X device function
8f7020d3
RD
730 * @entries: pointer to an array of struct msix_entry entries
731 * @nvec: number of @entries
1da177e4 732 *
eaae4b3a 733 * Setup the MSI-X capability structure of device function with a
1ce03373
EB
734 * single MSI-X irq. A return of zero indicates the successful setup of
735 * requested MSI-X entries with allocated irqs or non-zero for otherwise.
1da177e4
LT
736 **/
737static int msix_capability_init(struct pci_dev *dev,
738 struct msix_entry *entries, int nvec)
739{
520fe9dc 740 int ret;
5a05a9d8 741 u16 control;
1da177e4
LT
742 void __iomem *base;
743
520fe9dc 744 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
f598282f
MW
745
746 /* Ensure MSI-X is disabled while it is set up */
747 control &= ~PCI_MSIX_FLAGS_ENABLE;
520fe9dc 748 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
f598282f 749
1da177e4 750 /* Request & Map MSI-X table region */
527eee29 751 base = msix_map_region(dev, msix_table_size(control));
5a05a9d8 752 if (!base)
1da177e4
LT
753 return -ENOMEM;
754
520fe9dc 755 ret = msix_setup_entries(dev, base, entries, nvec);
d9d7070e
HS
756 if (ret)
757 return ret;
9c831334
ME
758
759 ret = arch_setup_msi_irqs(dev, nvec, PCI_CAP_ID_MSIX);
583871d4 760 if (ret)
2adc7907 761 goto out_avail;
9c831334 762
f598282f
MW
763 /*
764 * Some devices require MSI-X to be enabled before we can touch the
765 * MSI-X registers. We need to mask all the vectors to prevent
766 * interrupts coming in before they're fully set up.
767 */
768 control |= PCI_MSIX_FLAGS_MASKALL | PCI_MSIX_FLAGS_ENABLE;
520fe9dc 769 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
f598282f 770
75cb3426 771 msix_program_entries(dev, entries);
f598282f 772
da8d1c8b 773 ret = populate_msi_sysfs(dev);
2adc7907
AG
774 if (ret)
775 goto out_free;
da8d1c8b 776
f598282f 777 /* Set MSI-X enabled bits and unmask the function */
ba698ad4 778 pci_intx_for_msi(dev, 0);
b1cbf4e4 779 dev->msix_enabled = 1;
1da177e4 780
f598282f 781 control &= ~PCI_MSIX_FLAGS_MASKALL;
520fe9dc 782 pci_write_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, control);
8d181018 783
1da177e4 784 return 0;
583871d4 785
2adc7907 786out_avail:
583871d4
HS
787 if (ret < 0) {
788 /*
789 * If we had some success, report the number of irqs
790 * we succeeded in setting up.
791 */
d9d7070e 792 struct msi_desc *entry;
583871d4
HS
793 int avail = 0;
794
795 list_for_each_entry(entry, &dev->msi_list, list) {
796 if (entry->irq != 0)
797 avail++;
798 }
799 if (avail != 0)
800 ret = avail;
801 }
802
2adc7907 803out_free:
583871d4
HS
804 free_msi_irqs(dev);
805
806 return ret;
1da177e4
LT
807}
808
24334a12 809/**
17bbc12a 810 * pci_msi_check_device - check whether MSI may be enabled on a device
24334a12 811 * @dev: pointer to the pci_dev data structure of MSI device function
c9953a73 812 * @nvec: how many MSIs have been requested ?
b1e2303d 813 * @type: are we checking for MSI or MSI-X ?
24334a12 814 *
f7625980 815 * Look at global flags, the device itself, and its parent buses
17bbc12a
ME
816 * to determine if MSI/-X are supported for the device. If MSI/-X is
817 * supported return 0, else return an error code.
24334a12 818 **/
500559a9 819static int pci_msi_check_device(struct pci_dev *dev, int nvec, int type)
24334a12
BG
820{
821 struct pci_bus *bus;
c9953a73 822 int ret;
24334a12 823
0306ebfa 824 /* MSI must be globally enabled and supported by the device */
24334a12
BG
825 if (!pci_msi_enable || !dev || dev->no_msi)
826 return -EINVAL;
827
314e77b3
ME
828 /*
829 * You can't ask to have 0 or less MSIs configured.
830 * a) it's stupid ..
831 * b) the list manipulation code assumes nvec >= 1.
832 */
833 if (nvec < 1)
834 return -ERANGE;
835
500559a9
HS
836 /*
837 * Any bridge which does NOT route MSI transactions from its
838 * secondary bus to its primary bus must set NO_MSI flag on
0306ebfa
BG
839 * the secondary pci_bus.
840 * We expect only arch-specific PCI host bus controller driver
841 * or quirks for specific PCI bridges to be setting NO_MSI.
842 */
24334a12
BG
843 for (bus = dev->bus; bus; bus = bus->parent)
844 if (bus->bus_flags & PCI_BUS_FLAGS_NO_MSI)
845 return -EINVAL;
846
c9953a73
ME
847 ret = arch_msi_check_device(dev, nvec, type);
848 if (ret)
849 return ret;
850
24334a12
BG
851 return 0;
852}
853
d1ac1d26
AG
854/**
855 * pci_msi_vec_count - Return the number of MSI vectors a device can send
856 * @dev: device to report about
857 *
858 * This function returns the number of MSI vectors a device requested via
859 * Multiple Message Capable register. It returns a negative errno if the
860 * device is not capable sending MSI interrupts. Otherwise, the call succeeds
861 * and returns a power of two, up to a maximum of 2^5 (32), according to the
862 * MSI specification.
863 **/
864int pci_msi_vec_count(struct pci_dev *dev)
865{
866 int ret;
867 u16 msgctl;
868
869 if (!dev->msi_cap)
870 return -EINVAL;
871
872 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &msgctl);
873 ret = 1 << ((msgctl & PCI_MSI_FLAGS_QMASK) >> 1);
874
875 return ret;
876}
877EXPORT_SYMBOL(pci_msi_vec_count);
878
1da177e4 879/**
1c8d7b0a
MW
880 * pci_enable_msi_block - configure device's MSI capability structure
881 * @dev: device to configure
882 * @nvec: number of interrupts to configure
1da177e4 883 *
1c8d7b0a
MW
884 * Allocate IRQs for a device with the MSI capability.
885 * This function returns a negative errno if an error occurs. If it
886 * is unable to allocate the number of interrupts requested, it returns
887 * the number of interrupts it might be able to allocate. If it successfully
888 * allocates at least the number of interrupts requested, it returns 0 and
889 * updates the @dev's irq member to the lowest new interrupt number; the
890 * other interrupt numbers allocated to this device are consecutive.
891 */
52179dc9 892int pci_enable_msi_block(struct pci_dev *dev, int nvec)
1da177e4 893{
f465136d 894 int status, maxvec;
1c8d7b0a 895
d1ac1d26 896 if (dev->current_state != PCI_D0)
1c8d7b0a 897 return -EINVAL;
f465136d 898
d1ac1d26
AG
899 maxvec = pci_msi_vec_count(dev);
900 if (maxvec < 0)
901 return maxvec;
1c8d7b0a
MW
902 if (nvec > maxvec)
903 return maxvec;
1da177e4 904
1c8d7b0a 905 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSI);
c9953a73
ME
906 if (status)
907 return status;
1da177e4 908
ded86d8d 909 WARN_ON(!!dev->msi_enabled);
1da177e4 910
1c8d7b0a 911 /* Check whether driver already requested MSI-X irqs */
b1cbf4e4 912 if (dev->msix_enabled) {
80ccba11
BH
913 dev_info(&dev->dev, "can't enable MSI "
914 "(MSI-X already enabled)\n");
b1cbf4e4 915 return -EINVAL;
1da177e4 916 }
1c8d7b0a
MW
917
918 status = msi_capability_init(dev, nvec);
1da177e4
LT
919 return status;
920}
1c8d7b0a 921EXPORT_SYMBOL(pci_enable_msi_block);
1da177e4 922
f2440d9a 923void pci_msi_shutdown(struct pci_dev *dev)
1da177e4 924{
f2440d9a
MW
925 struct msi_desc *desc;
926 u32 mask;
927 u16 ctrl;
1da177e4 928
128bc5fc 929 if (!pci_msi_enable || !dev || !dev->msi_enabled)
ded86d8d
EB
930 return;
931
110828c9
MW
932 BUG_ON(list_empty(&dev->msi_list));
933 desc = list_first_entry(&dev->msi_list, struct msi_desc, list);
110828c9 934
e375b561 935 msi_set_enable(dev, 0);
ba698ad4 936 pci_intx_for_msi(dev, 1);
b1cbf4e4 937 dev->msi_enabled = 0;
7bd007e4 938
12abb8ba 939 /* Return the device with MSI unmasked as initial states */
f5322169 940 pci_read_config_word(dev, dev->msi_cap + PCI_MSI_FLAGS, &ctrl);
f2440d9a 941 mask = msi_capable_mask(ctrl);
12abb8ba 942 /* Keep cached state to be restored */
0e4ccb15 943 arch_msi_mask_irq(desc, mask, ~mask);
e387b9ee
ME
944
945 /* Restore dev->irq to its default pin-assertion irq */
f2440d9a 946 dev->irq = desc->msi_attrib.default_irq;
d52877c7 947}
24d27553 948
500559a9 949void pci_disable_msi(struct pci_dev *dev)
d52877c7 950{
d52877c7
YL
951 if (!pci_msi_enable || !dev || !dev->msi_enabled)
952 return;
953
954 pci_msi_shutdown(dev);
f56e4481 955 free_msi_irqs(dev);
1da177e4 956}
4cc086fa 957EXPORT_SYMBOL(pci_disable_msi);
1da177e4 958
a52e2e35 959/**
ff1aa430 960 * pci_msix_vec_count - return the number of device's MSI-X table entries
a52e2e35 961 * @dev: pointer to the pci_dev data structure of MSI-X device function
ff1aa430
AG
962
963 * This function returns the number of device's MSI-X table entries and
964 * therefore the number of MSI-X vectors device is capable of sending.
965 * It returns a negative errno if the device is not capable of sending MSI-X
966 * interrupts.
967 **/
968int pci_msix_vec_count(struct pci_dev *dev)
a52e2e35 969{
a52e2e35
RW
970 u16 control;
971
520fe9dc 972 if (!dev->msix_cap)
ff1aa430 973 return -EINVAL;
a52e2e35 974
f84ecd28 975 pci_read_config_word(dev, dev->msix_cap + PCI_MSIX_FLAGS, &control);
527eee29 976 return msix_table_size(control);
a52e2e35 977}
ff1aa430 978EXPORT_SYMBOL(pci_msix_vec_count);
a52e2e35 979
1da177e4
LT
980/**
981 * pci_enable_msix - configure device's MSI-X capability structure
982 * @dev: pointer to the pci_dev data structure of MSI-X device function
70549ad9 983 * @entries: pointer to an array of MSI-X entries
1ce03373 984 * @nvec: number of MSI-X irqs requested for allocation by device driver
1da177e4
LT
985 *
986 * Setup the MSI-X capability structure of device function with the number
1ce03373 987 * of requested irqs upon its software driver call to request for
1da177e4
LT
988 * MSI-X mode enabled on its hardware device function. A return of zero
989 * indicates the successful configuration of MSI-X capability structure
1ce03373 990 * with new allocated MSI-X irqs. A return of < 0 indicates a failure.
1da177e4 991 * Or a return of > 0 indicates that driver request is exceeding the number
57fbf52c
MT
992 * of irqs or MSI-X vectors available. Driver should use the returned value to
993 * re-send its request.
1da177e4 994 **/
500559a9 995int pci_enable_msix(struct pci_dev *dev, struct msix_entry *entries, int nvec)
1da177e4 996{
a52e2e35 997 int status, nr_entries;
ded86d8d 998 int i, j;
1da177e4 999
869a1615 1000 if (!entries || !dev->msix_cap || dev->current_state != PCI_D0)
500559a9 1001 return -EINVAL;
1da177e4 1002
c9953a73
ME
1003 status = pci_msi_check_device(dev, nvec, PCI_CAP_ID_MSIX);
1004 if (status)
1005 return status;
1006
ff1aa430
AG
1007 nr_entries = pci_msix_vec_count(dev);
1008 if (nr_entries < 0)
1009 return nr_entries;
1da177e4 1010 if (nvec > nr_entries)
57fbf52c 1011 return nr_entries;
1da177e4
LT
1012
1013 /* Check for any invalid entries */
1014 for (i = 0; i < nvec; i++) {
1015 if (entries[i].entry >= nr_entries)
1016 return -EINVAL; /* invalid entry */
1017 for (j = i + 1; j < nvec; j++) {
1018 if (entries[i].entry == entries[j].entry)
1019 return -EINVAL; /* duplicate entry */
1020 }
1021 }
ded86d8d 1022 WARN_ON(!!dev->msix_enabled);
7bd007e4 1023
1ce03373 1024 /* Check whether driver already requested for MSI irq */
500559a9 1025 if (dev->msi_enabled) {
80ccba11
BH
1026 dev_info(&dev->dev, "can't enable MSI-X "
1027 "(MSI IRQ already assigned)\n");
1da177e4
LT
1028 return -EINVAL;
1029 }
1da177e4 1030 status = msix_capability_init(dev, entries, nvec);
1da177e4
LT
1031 return status;
1032}
4cc086fa 1033EXPORT_SYMBOL(pci_enable_msix);
1da177e4 1034
500559a9 1035void pci_msix_shutdown(struct pci_dev *dev)
fc4afc7b 1036{
12abb8ba
HS
1037 struct msi_desc *entry;
1038
128bc5fc 1039 if (!pci_msi_enable || !dev || !dev->msix_enabled)
ded86d8d
EB
1040 return;
1041
12abb8ba
HS
1042 /* Return the device with MSI-X masked as initial states */
1043 list_for_each_entry(entry, &dev->msi_list, list) {
1044 /* Keep cached states to be restored */
0e4ccb15 1045 arch_msix_mask_irq(entry, 1);
12abb8ba
HS
1046 }
1047
b1cbf4e4 1048 msix_set_enable(dev, 0);
ba698ad4 1049 pci_intx_for_msi(dev, 1);
b1cbf4e4 1050 dev->msix_enabled = 0;
d52877c7 1051}
c901851f 1052
500559a9 1053void pci_disable_msix(struct pci_dev *dev)
d52877c7
YL
1054{
1055 if (!pci_msi_enable || !dev || !dev->msix_enabled)
1056 return;
1057
1058 pci_msix_shutdown(dev);
f56e4481 1059 free_msi_irqs(dev);
1da177e4 1060}
4cc086fa 1061EXPORT_SYMBOL(pci_disable_msix);
1da177e4
LT
1062
1063/**
1ce03373 1064 * msi_remove_pci_irq_vectors - reclaim MSI(X) irqs to unused state
1da177e4
LT
1065 * @dev: pointer to the pci_dev data structure of MSI(X) device function
1066 *
eaae4b3a 1067 * Being called during hotplug remove, from which the device function
1ce03373 1068 * is hot-removed. All previous assigned MSI/MSI-X irqs, if
1da177e4
LT
1069 * allocated for this device function, are reclaimed to unused state,
1070 * which may be used later on.
1071 **/
500559a9 1072void msi_remove_pci_irq_vectors(struct pci_dev *dev)
1da177e4 1073{
1da177e4 1074 if (!pci_msi_enable || !dev)
500559a9 1075 return;
1da177e4 1076
f56e4481
HS
1077 if (dev->msi_enabled || dev->msix_enabled)
1078 free_msi_irqs(dev);
1da177e4
LT
1079}
1080
309e57df
MW
1081void pci_no_msi(void)
1082{
1083 pci_msi_enable = 0;
1084}
c9953a73 1085
07ae95f9
AP
1086/**
1087 * pci_msi_enabled - is MSI enabled?
1088 *
1089 * Returns true if MSI has not been disabled by the command-line option
1090 * pci=nomsi.
1091 **/
1092int pci_msi_enabled(void)
d389fec6 1093{
07ae95f9 1094 return pci_msi_enable;
d389fec6 1095}
07ae95f9 1096EXPORT_SYMBOL(pci_msi_enabled);
d389fec6 1097
07ae95f9 1098void pci_msi_init_pci_dev(struct pci_dev *dev)
d389fec6 1099{
07ae95f9 1100 INIT_LIST_HEAD(&dev->msi_list);
d5dea7d9
EB
1101
1102 /* Disable the msi hardware to avoid screaming interrupts
1103 * during boot. This is the power on reset default so
1104 * usually this should be a noop.
1105 */
e375b561
GS
1106 dev->msi_cap = pci_find_capability(dev, PCI_CAP_ID_MSI);
1107 if (dev->msi_cap)
1108 msi_set_enable(dev, 0);
1109
1110 dev->msix_cap = pci_find_capability(dev, PCI_CAP_ID_MSIX);
1111 if (dev->msix_cap)
1112 msix_set_enable(dev, 0);
d389fec6 1113}
302a2523
AG
1114
1115/**
1116 * pci_enable_msi_range - configure device's MSI capability structure
1117 * @dev: device to configure
1118 * @minvec: minimal number of interrupts to configure
1119 * @maxvec: maximum number of interrupts to configure
1120 *
1121 * This function tries to allocate a maximum possible number of interrupts in a
1122 * range between @minvec and @maxvec. It returns a negative errno if an error
1123 * occurs. If it succeeds, it returns the actual number of interrupts allocated
1124 * and updates the @dev's irq member to the lowest new interrupt number;
1125 * the other interrupt numbers allocated to this device are consecutive.
1126 **/
1127int pci_enable_msi_range(struct pci_dev *dev, int minvec, int maxvec)
1128{
1129 int nvec = maxvec;
1130 int rc;
1131
1132 if (maxvec < minvec)
1133 return -ERANGE;
1134
1135 do {
1136 rc = pci_enable_msi_block(dev, nvec);
1137 if (rc < 0) {
1138 return rc;
1139 } else if (rc > 0) {
1140 if (rc < minvec)
1141 return -ENOSPC;
1142 nvec = rc;
1143 }
1144 } while (rc);
1145
1146 return nvec;
1147}
1148EXPORT_SYMBOL(pci_enable_msi_range);
1149
1150/**
1151 * pci_enable_msix_range - configure device's MSI-X capability structure
1152 * @dev: pointer to the pci_dev data structure of MSI-X device function
1153 * @entries: pointer to an array of MSI-X entries
1154 * @minvec: minimum number of MSI-X irqs requested
1155 * @maxvec: maximum number of MSI-X irqs requested
1156 *
1157 * Setup the MSI-X capability structure of device function with a maximum
1158 * possible number of interrupts in the range between @minvec and @maxvec
1159 * upon its software driver call to request for MSI-X mode enabled on its
1160 * hardware device function. It returns a negative errno if an error occurs.
1161 * If it succeeds, it returns the actual number of interrupts allocated and
1162 * indicates the successful configuration of MSI-X capability structure
1163 * with new allocated MSI-X interrupts.
1164 **/
1165int pci_enable_msix_range(struct pci_dev *dev, struct msix_entry *entries,
1166 int minvec, int maxvec)
1167{
1168 int nvec = maxvec;
1169 int rc;
1170
1171 if (maxvec < minvec)
1172 return -ERANGE;
1173
1174 do {
1175 rc = pci_enable_msix(dev, entries, nvec);
1176 if (rc < 0) {
1177 return rc;
1178 } else if (rc > 0) {
1179 if (rc < minvec)
1180 return -ENOSPC;
1181 nvec = rc;
1182 }
1183 } while (rc);
1184
1185 return nvec;
1186}
1187EXPORT_SYMBOL(pci_enable_msix_range);