nvmem: stm32: add OP-TEE support for STM32MP13x
[linux-block.git] / drivers / nvmem / stm32-romem.c
CommitLineData
ded1b7fc
FG
1// SPDX-License-Identifier: GPL-2.0
2/*
3 * STM32 Factory-programmed memory read access driver
4 *
5 * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
6 * Author: Fabrice Gasnier <fabrice.gasnier@st.com> for STMicroelectronics.
7 */
8
7c1cd8fd 9#include <linux/arm-smccc.h>
ded1b7fc
FG
10#include <linux/io.h>
11#include <linux/module.h>
12#include <linux/nvmem-provider.h>
13#include <linux/of_device.h>
6a0bc352
PD
14#include <linux/tee_drv.h>
15
16#include "stm32-bsec-optee-ta.h"
ded1b7fc 17
7c1cd8fd
FG
18/* BSEC secure service access from non-secure */
19#define STM32_SMC_BSEC 0x82001003
20#define STM32_SMC_READ_SHADOW 0x01
21#define STM32_SMC_PROG_OTP 0x02
22#define STM32_SMC_WRITE_SHADOW 0x03
23#define STM32_SMC_READ_OTP 0x04
24
06aac0e1 25/* shadow registers offset */
7c1cd8fd
FG
26#define STM32MP15_BSEC_DATA0 0x200
27
7c1cd8fd
FG
28struct stm32_romem_cfg {
29 int size;
fbfc4ca4 30 u8 lower;
6a0bc352 31 bool ta;
7c1cd8fd
FG
32};
33
ded1b7fc
FG
34struct stm32_romem_priv {
35 void __iomem *base;
36 struct nvmem_config cfg;
fbfc4ca4 37 u8 lower;
6a0bc352 38 struct tee_context *ctx;
ded1b7fc
FG
39};
40
41static int stm32_romem_read(void *context, unsigned int offset, void *buf,
42 size_t bytes)
43{
44 struct stm32_romem_priv *priv = context;
45 u8 *buf8 = buf;
46 int i;
47
48 for (i = offset; i < offset + bytes; i++)
49 *buf8++ = readb_relaxed(priv->base + i);
50
51 return 0;
52}
53
7c1cd8fd
FG
54static int stm32_bsec_smc(u8 op, u32 otp, u32 data, u32 *result)
55{
56#if IS_ENABLED(CONFIG_HAVE_ARM_SMCCC)
57 struct arm_smccc_res res;
58
59 arm_smccc_smc(STM32_SMC_BSEC, op, otp, data, 0, 0, 0, 0, &res);
60 if (res.a0)
61 return -EIO;
62
63 if (result)
64 *result = (u32)res.a1;
65
66 return 0;
67#else
68 return -ENXIO;
69#endif
70}
71
72static int stm32_bsec_read(void *context, unsigned int offset, void *buf,
73 size_t bytes)
74{
75 struct stm32_romem_priv *priv = context;
76 struct device *dev = priv->cfg.dev;
77 u32 roffset, rbytes, val;
78 u8 *buf8 = buf, *val8 = (u8 *)&val;
79 int i, j = 0, ret, skip_bytes, size;
80
81 /* Round unaligned access to 32-bits */
82 roffset = rounddown(offset, 4);
83 skip_bytes = offset & 0x3;
84 rbytes = roundup(bytes + skip_bytes, 4);
85
86 if (roffset + rbytes > priv->cfg.size)
87 return -EINVAL;
88
89 for (i = roffset; (i < roffset + rbytes); i += 4) {
90 u32 otp = i >> 2;
91
fbfc4ca4 92 if (otp < priv->lower) {
7c1cd8fd
FG
93 /* read lower data from shadow registers */
94 val = readl_relaxed(
95 priv->base + STM32MP15_BSEC_DATA0 + i);
96 } else {
97 ret = stm32_bsec_smc(STM32_SMC_READ_SHADOW, otp, 0,
98 &val);
99 if (ret) {
100 dev_err(dev, "Can't read data%d (%d)\n", otp,
101 ret);
102 return ret;
103 }
104 }
105 /* skip first bytes in case of unaligned read */
106 if (skip_bytes)
107 size = min(bytes, (size_t)(4 - skip_bytes));
108 else
109 size = min(bytes, (size_t)4);
110 memcpy(&buf8[j], &val8[skip_bytes], size);
111 bytes -= size;
112 j += size;
113 skip_bytes = 0;
114 }
115
116 return 0;
117}
118
119static int stm32_bsec_write(void *context, unsigned int offset, void *buf,
120 size_t bytes)
121{
122 struct stm32_romem_priv *priv = context;
123 struct device *dev = priv->cfg.dev;
124 u32 *buf32 = buf;
125 int ret, i;
126
127 /* Allow only writing complete 32-bits aligned words */
128 if ((bytes % 4) || (offset % 4))
129 return -EINVAL;
130
131 for (i = offset; i < offset + bytes; i += 4) {
132 ret = stm32_bsec_smc(STM32_SMC_PROG_OTP, i >> 2, *buf32++,
133 NULL);
134 if (ret) {
135 dev_err(dev, "Can't write data%d (%d)\n", i >> 2, ret);
136 return ret;
137 }
138 }
139
d61784e6
PD
140 if (offset + bytes >= priv->lower * 4)
141 dev_warn(dev, "Update of upper OTPs with ECC protection (word programming, only once)\n");
142
7c1cd8fd
FG
143 return 0;
144}
145
6a0bc352
PD
146static int stm32_bsec_pta_read(void *context, unsigned int offset, void *buf,
147 size_t bytes)
148{
149 struct stm32_romem_priv *priv = context;
150
151 return stm32_bsec_optee_ta_read(priv->ctx, offset, buf, bytes);
152}
153
154static int stm32_bsec_pta_write(void *context, unsigned int offset, void *buf,
155 size_t bytes)
156{
157 struct stm32_romem_priv *priv = context;
158
159 return stm32_bsec_optee_ta_write(priv->ctx, priv->lower, offset, buf, bytes);
160}
161
ded1b7fc
FG
162static int stm32_romem_probe(struct platform_device *pdev)
163{
7c1cd8fd 164 const struct stm32_romem_cfg *cfg;
ded1b7fc
FG
165 struct device *dev = &pdev->dev;
166 struct stm32_romem_priv *priv;
167 struct resource *res;
6a0bc352 168 int rc;
ded1b7fc
FG
169
170 priv = devm_kzalloc(dev, sizeof(*priv), GFP_KERNEL);
171 if (!priv)
172 return -ENOMEM;
173
174 res = platform_get_resource(pdev, IORESOURCE_MEM, 0);
175 priv->base = devm_ioremap_resource(dev, res);
176 if (IS_ERR(priv->base))
177 return PTR_ERR(priv->base);
178
179 priv->cfg.name = "stm32-romem";
ded1b7fc
FG
180 priv->cfg.word_size = 1;
181 priv->cfg.stride = 1;
ded1b7fc
FG
182 priv->cfg.dev = dev;
183 priv->cfg.priv = priv;
184 priv->cfg.owner = THIS_MODULE;
a3816a7d 185 priv->cfg.type = NVMEM_TYPE_OTP;
ded1b7fc 186
fbfc4ca4
PD
187 priv->lower = 0;
188
7c1cd8fd
FG
189 cfg = (const struct stm32_romem_cfg *)
190 of_match_device(dev->driver->of_match_table, dev)->data;
191 if (!cfg) {
192 priv->cfg.read_only = true;
193 priv->cfg.size = resource_size(res);
194 priv->cfg.reg_read = stm32_romem_read;
195 } else {
196 priv->cfg.size = cfg->size;
fbfc4ca4 197 priv->lower = cfg->lower;
6a0bc352
PD
198 if (cfg->ta) {
199 rc = stm32_bsec_optee_ta_open(&priv->ctx);
200 /* wait for OP-TEE client driver to be up and ready */
201 if (rc)
202 return rc;
203 }
204 if (priv->ctx) {
205 rc = devm_add_action_or_reset(dev, stm32_bsec_optee_ta_close, priv->ctx);
206 if (rc) {
207 dev_err(dev, "devm_add_action_or_reset() failed (%d)\n", rc);
208 return rc;
209 }
210 priv->cfg.reg_read = stm32_bsec_pta_read;
211 priv->cfg.reg_write = stm32_bsec_pta_write;
212 } else {
213 priv->cfg.reg_read = stm32_bsec_read;
214 priv->cfg.reg_write = stm32_bsec_write;
215 }
7c1cd8fd
FG
216 }
217
ded1b7fc
FG
218 return PTR_ERR_OR_ZERO(devm_nvmem_register(dev, &priv->cfg));
219}
220
fbfc4ca4 221/*
6a0bc352 222 * STM32MP15/13 BSEC OTP regions: 4096 OTP bits (with 3072 effective bits)
fbfc4ca4
PD
223 * => 96 x 32-bits data words
224 * - Lower: 1K bits, 2:1 redundancy, incremental bit programming
225 * => 32 (x 32-bits) lower shadow registers = words 0 to 31
226 * - Upper: 2K bits, ECC protection, word programming only
227 * => 64 (x 32-bits) = words 32 to 95
228 */
7c1cd8fd 229static const struct stm32_romem_cfg stm32mp15_bsec_cfg = {
fbfc4ca4
PD
230 .size = 384,
231 .lower = 32,
6a0bc352
PD
232 .ta = false,
233};
234
235static const struct stm32_romem_cfg stm32mp13_bsec_cfg = {
236 .size = 384,
237 .lower = 32,
238 .ta = true,
7c1cd8fd
FG
239};
240
ded1b7fc 241static const struct of_device_id stm32_romem_of_match[] = {
7c1cd8fd
FG
242 { .compatible = "st,stm32f4-otp", }, {
243 .compatible = "st,stm32mp15-bsec",
244 .data = (void *)&stm32mp15_bsec_cfg,
245 }, {
6a0bc352
PD
246 .compatible = "st,stm32mp13-bsec",
247 .data = (void *)&stm32mp13_bsec_cfg,
7c1cd8fd 248 },
6a0bc352 249 { /* sentinel */ },
ded1b7fc
FG
250};
251MODULE_DEVICE_TABLE(of, stm32_romem_of_match);
252
253static struct platform_driver stm32_romem_driver = {
254 .probe = stm32_romem_probe,
255 .driver = {
256 .name = "stm32-romem",
257 .of_match_table = of_match_ptr(stm32_romem_of_match),
258 },
259};
260module_platform_driver(stm32_romem_driver);
261
262MODULE_AUTHOR("Fabrice Gasnier <fabrice.gasnier@st.com>");
263MODULE_DESCRIPTION("STMicroelectronics STM32 RO-MEM");
264MODULE_ALIAS("platform:nvmem-stm32-romem");
265MODULE_LICENSE("GPL v2");