Merge remote-tracking branches 'asoc/topic/max98926', 'asoc/topic/mtk', 'asoc/topic...
[linux-2.6-block.git] / drivers / nvme / host / nvme.h
CommitLineData
f11bb3e2
CH
1/*
2 * Copyright (c) 2011-2014, Intel Corporation.
3 *
4 * This program is free software; you can redistribute it and/or modify it
5 * under the terms and conditions of the GNU General Public License,
6 * version 2, as published by the Free Software Foundation.
7 *
8 * This program is distributed in the hope it will be useful, but WITHOUT
9 * ANY WARRANTY; without even the implied warranty of MERCHANTABILITY or
10 * FITNESS FOR A PARTICULAR PURPOSE. See the GNU General Public License for
11 * more details.
12 */
13
14#ifndef _NVME_H
15#define _NVME_H
16
17#include <linux/nvme.h>
18#include <linux/pci.h>
19#include <linux/kref.h>
20#include <linux/blk-mq.h>
21
297465c8
CH
22enum {
23 /*
24 * Driver internal status code for commands that were cancelled due
25 * to timeouts or controller shutdown. The value is negative so
26 * that it a) doesn't overlap with the unsigned hardware error codes,
27 * and b) can easily be tested for.
28 */
29 NVME_SC_CANCELLED = -EINTR,
30};
31
f11bb3e2
CH
32extern unsigned char nvme_io_timeout;
33#define NVME_IO_TIMEOUT (nvme_io_timeout * HZ)
34
21d34711
CH
35extern unsigned char admin_timeout;
36#define ADMIN_TIMEOUT (admin_timeout * HZ)
37
5fd4ce1b
CH
38extern unsigned char shutdown_timeout;
39#define SHUTDOWN_TIMEOUT (shutdown_timeout * HZ)
40
ca064085
MB
41enum {
42 NVME_NS_LBA = 0,
43 NVME_NS_LIGHTNVM = 1,
44};
45
f11bb3e2 46/*
106198ed
CH
47 * List of workarounds for devices that required behavior not specified in
48 * the standard.
f11bb3e2 49 */
106198ed
CH
50enum nvme_quirks {
51 /*
52 * Prefers I/O aligned to a stripe size specified in a vendor
53 * specific Identify field.
54 */
55 NVME_QUIRK_STRIPE_SIZE = (1 << 0),
540c801c
KB
56
57 /*
58 * The controller doesn't handle Identify value others than 0 or 1
59 * correctly.
60 */
61 NVME_QUIRK_IDENTIFY_CNS = (1 << 1),
106198ed
CH
62};
63
1c63dc66
CH
64struct nvme_ctrl {
65 const struct nvme_ctrl_ops *ops;
f11bb3e2 66 struct request_queue *admin_q;
f11bb3e2 67 struct device *dev;
1673f1f0 68 struct kref kref;
f11bb3e2 69 int instance;
5bae7f73 70 struct blk_mq_tag_set *tagset;
f11bb3e2 71 struct list_head namespaces;
69d3b8ac 72 struct mutex namespaces_mutex;
5bae7f73 73 struct device *device; /* char device */
f3ca80fc 74 struct list_head node;
075790eb 75 struct ida ns_ida;
1c63dc66 76
f11bb3e2
CH
77 char name[12];
78 char serial[20];
79 char model[40];
80 char firmware_rev[8];
5fd4ce1b
CH
81
82 u32 ctrl_config;
83
84 u32 page_size;
f11bb3e2
CH
85 u32 max_hw_sectors;
86 u32 stripe_size;
f11bb3e2 87 u16 oncs;
6bf25d16 88 atomic_t abort_limit;
f11bb3e2
CH
89 u8 event_limit;
90 u8 vwc;
f3ca80fc
CH
91 u32 vs;
92 bool subsystem;
106198ed 93 unsigned long quirks;
f11bb3e2
CH
94};
95
96/*
97 * An NVM Express namespace is equivalent to a SCSI LUN
98 */
99struct nvme_ns {
100 struct list_head list;
101
1c63dc66 102 struct nvme_ctrl *ctrl;
f11bb3e2
CH
103 struct request_queue *queue;
104 struct gendisk *disk;
105 struct kref kref;
075790eb 106 int instance;
f11bb3e2 107
2b9b6e86
KB
108 u8 eui[8];
109 u8 uuid[16];
110
f11bb3e2
CH
111 unsigned ns_id;
112 int lba_shift;
113 u16 ms;
114 bool ext;
115 u8 pi_type;
ca064085 116 int type;
646017a6
KB
117 unsigned long flags;
118
119#define NVME_NS_REMOVING 0
69d9a99c 120#define NVME_NS_DEAD 1
646017a6 121
f11bb3e2
CH
122 u64 mode_select_num_blocks;
123 u32 mode_select_block_len;
124};
125
1c63dc66
CH
126struct nvme_ctrl_ops {
127 int (*reg_read32)(struct nvme_ctrl *ctrl, u32 off, u32 *val);
5fd4ce1b 128 int (*reg_write32)(struct nvme_ctrl *ctrl, u32 off, u32 val);
7fd8930f 129 int (*reg_read64)(struct nvme_ctrl *ctrl, u32 off, u64 *val);
5bae7f73 130 bool (*io_incapable)(struct nvme_ctrl *ctrl);
f3ca80fc 131 int (*reset_ctrl)(struct nvme_ctrl *ctrl);
1673f1f0 132 void (*free_ctrl)(struct nvme_ctrl *ctrl);
f11bb3e2
CH
133};
134
1c63dc66
CH
135static inline bool nvme_ctrl_ready(struct nvme_ctrl *ctrl)
136{
137 u32 val = 0;
138
139 if (ctrl->ops->reg_read32(ctrl, NVME_REG_CSTS, &val))
140 return false;
141 return val & NVME_CSTS_RDY;
142}
143
5bae7f73
CH
144static inline bool nvme_io_incapable(struct nvme_ctrl *ctrl)
145{
146 u32 val = 0;
147
148 if (ctrl->ops->io_incapable(ctrl))
4f76d0e4 149 return true;
5bae7f73 150 if (ctrl->ops->reg_read32(ctrl, NVME_REG_CSTS, &val))
4f76d0e4 151 return true;
5bae7f73
CH
152 return val & NVME_CSTS_CFS;
153}
154
f3ca80fc
CH
155static inline int nvme_reset_subsystem(struct nvme_ctrl *ctrl)
156{
157 if (!ctrl->subsystem)
158 return -ENOTTY;
159 return ctrl->ops->reg_write32(ctrl, NVME_REG_NSSR, 0x4E564D65);
160}
161
f11bb3e2
CH
162static inline u64 nvme_block_nr(struct nvme_ns *ns, sector_t sector)
163{
164 return (sector >> (ns->lba_shift - 9));
165}
166
22944e99
CH
167static inline void nvme_setup_flush(struct nvme_ns *ns,
168 struct nvme_command *cmnd)
169{
170 memset(cmnd, 0, sizeof(*cmnd));
171 cmnd->common.opcode = nvme_cmd_flush;
172 cmnd->common.nsid = cpu_to_le32(ns->ns_id);
173}
174
175static inline void nvme_setup_rw(struct nvme_ns *ns, struct request *req,
176 struct nvme_command *cmnd)
177{
178 u16 control = 0;
179 u32 dsmgmt = 0;
180
181 if (req->cmd_flags & REQ_FUA)
182 control |= NVME_RW_FUA;
183 if (req->cmd_flags & (REQ_FAILFAST_DEV | REQ_RAHEAD))
184 control |= NVME_RW_LR;
185
186 if (req->cmd_flags & REQ_RAHEAD)
187 dsmgmt |= NVME_RW_DSM_FREQ_PREFETCH;
188
189 memset(cmnd, 0, sizeof(*cmnd));
190 cmnd->rw.opcode = (rq_data_dir(req) ? nvme_cmd_write : nvme_cmd_read);
191 cmnd->rw.command_id = req->tag;
192 cmnd->rw.nsid = cpu_to_le32(ns->ns_id);
193 cmnd->rw.slba = cpu_to_le64(nvme_block_nr(ns, blk_rq_pos(req)));
194 cmnd->rw.length = cpu_to_le16((blk_rq_bytes(req) >> ns->lba_shift) - 1);
195
196 if (ns->ms) {
197 switch (ns->pi_type) {
198 case NVME_NS_DPS_PI_TYPE3:
199 control |= NVME_RW_PRINFO_PRCHK_GUARD;
200 break;
201 case NVME_NS_DPS_PI_TYPE1:
202 case NVME_NS_DPS_PI_TYPE2:
203 control |= NVME_RW_PRINFO_PRCHK_GUARD |
204 NVME_RW_PRINFO_PRCHK_REF;
205 cmnd->rw.reftag = cpu_to_le32(
206 nvme_block_nr(ns, blk_rq_pos(req)));
207 break;
208 }
209 if (!blk_integrity_rq(req))
210 control |= NVME_RW_PRINFO_PRACT;
211 }
212
213 cmnd->rw.control = cpu_to_le16(control);
214 cmnd->rw.dsmgmt = cpu_to_le32(dsmgmt);
215}
216
217
15a190f7
CH
218static inline int nvme_error_status(u16 status)
219{
220 switch (status & 0x7ff) {
221 case NVME_SC_SUCCESS:
222 return 0;
223 case NVME_SC_CAP_EXCEEDED:
224 return -ENOSPC;
225 default:
226 return -EIO;
227 }
228}
229
7688faa6
CH
230static inline bool nvme_req_needs_retry(struct request *req, u16 status)
231{
232 return !(status & NVME_SC_DNR || blk_noretry_request(req)) &&
233 (jiffies - req->start_time) < req->timeout;
234}
235
5fd4ce1b
CH
236int nvme_disable_ctrl(struct nvme_ctrl *ctrl, u64 cap);
237int nvme_enable_ctrl(struct nvme_ctrl *ctrl, u64 cap);
238int nvme_shutdown_ctrl(struct nvme_ctrl *ctrl);
f3ca80fc
CH
239int nvme_init_ctrl(struct nvme_ctrl *ctrl, struct device *dev,
240 const struct nvme_ctrl_ops *ops, unsigned long quirks);
53029b04 241void nvme_uninit_ctrl(struct nvme_ctrl *ctrl);
1673f1f0 242void nvme_put_ctrl(struct nvme_ctrl *ctrl);
7fd8930f 243int nvme_init_identify(struct nvme_ctrl *ctrl);
5bae7f73
CH
244
245void nvme_scan_namespaces(struct nvme_ctrl *ctrl);
246void nvme_remove_namespaces(struct nvme_ctrl *ctrl);
1673f1f0 247
25646264
KB
248void nvme_stop_queues(struct nvme_ctrl *ctrl);
249void nvme_start_queues(struct nvme_ctrl *ctrl);
69d9a99c 250void nvme_kill_queues(struct nvme_ctrl *ctrl);
363c9aac 251
4160982e
CH
252struct request *nvme_alloc_request(struct request_queue *q,
253 struct nvme_command *cmd, unsigned int flags);
7688faa6 254void nvme_requeue_req(struct request *req);
f11bb3e2
CH
255int nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
256 void *buf, unsigned bufflen);
257int __nvme_submit_sync_cmd(struct request_queue *q, struct nvme_command *cmd,
4160982e
CH
258 void *buffer, unsigned bufflen, u32 *result, unsigned timeout);
259int nvme_submit_user_cmd(struct request_queue *q, struct nvme_command *cmd,
260 void __user *ubuffer, unsigned bufflen, u32 *result,
261 unsigned timeout);
0b7f1f26
KB
262int __nvme_submit_user_cmd(struct request_queue *q, struct nvme_command *cmd,
263 void __user *ubuffer, unsigned bufflen,
264 void __user *meta_buffer, unsigned meta_len, u32 meta_seed,
f11bb3e2 265 u32 *result, unsigned timeout);
1c63dc66
CH
266int nvme_identify_ctrl(struct nvme_ctrl *dev, struct nvme_id_ctrl **id);
267int nvme_identify_ns(struct nvme_ctrl *dev, unsigned nsid,
f11bb3e2 268 struct nvme_id_ns **id);
1c63dc66
CH
269int nvme_get_log_page(struct nvme_ctrl *dev, struct nvme_smart_log **log);
270int nvme_get_features(struct nvme_ctrl *dev, unsigned fid, unsigned nsid,
f11bb3e2 271 dma_addr_t dma_addr, u32 *result);
1c63dc66 272int nvme_set_features(struct nvme_ctrl *dev, unsigned fid, unsigned dword11,
f11bb3e2 273 dma_addr_t dma_addr, u32 *result);
9a0be7ab 274int nvme_set_queue_count(struct nvme_ctrl *ctrl, int *count);
f11bb3e2 275
1673f1f0 276extern spinlock_t dev_list_lock;
f11bb3e2
CH
277
278struct sg_io_hdr;
279
280int nvme_sg_io(struct nvme_ns *ns, struct sg_io_hdr __user *u_hdr);
281int nvme_sg_io32(struct nvme_ns *ns, unsigned long arg);
282int nvme_sg_get_version_num(int __user *ip);
283
c4699e70 284#ifdef CONFIG_NVM
ca064085
MB
285int nvme_nvm_ns_supported(struct nvme_ns *ns, struct nvme_id_ns *id);
286int nvme_nvm_register(struct request_queue *q, char *disk_name);
287void nvme_nvm_unregister(struct request_queue *q, char *disk_name);
c4699e70
KB
288#else
289static inline int nvme_nvm_register(struct request_queue *q, char *disk_name)
290{
291 return 0;
292}
293
294static inline void nvme_nvm_unregister(struct request_queue *q, char *disk_name) {};
295
296static inline int nvme_nvm_ns_supported(struct nvme_ns *ns, struct nvme_id_ns *id)
297{
298 return 0;
299}
300#endif /* CONFIG_NVM */
ca064085 301
5bae7f73
CH
302int __init nvme_core_init(void);
303void nvme_core_exit(void);
304
f11bb3e2 305#endif /* _NVME_H */