Commit | Line | Data |
---|---|---|
4d88a97a DW |
1 | /* |
2 | * Copyright(c) 2013-2015 Intel Corporation. All rights reserved. | |
3 | * | |
4 | * This program is free software; you can redistribute it and/or modify | |
5 | * it under the terms of version 2 of the GNU General Public License as | |
6 | * published by the Free Software Foundation. | |
7 | * | |
8 | * This program is distributed in the hope that it will be useful, but | |
9 | * WITHOUT ANY WARRANTY; without even the implied warranty of | |
10 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
11 | * General Public License for more details. | |
12 | */ | |
13 | #ifndef __ND_H__ | |
14 | #define __ND_H__ | |
1f7df6f8 | 15 | #include <linux/libnvdimm.h> |
200c79da | 16 | #include <linux/badblocks.h> |
f0dc089c | 17 | #include <linux/blkdev.h> |
4d88a97a DW |
18 | #include <linux/device.h> |
19 | #include <linux/mutex.h> | |
20 | #include <linux/ndctl.h> | |
bf9bccc1 | 21 | #include <linux/types.h> |
71999466 | 22 | #include <linux/nd.h> |
4a826c83 | 23 | #include "label.h" |
4d88a97a | 24 | |
8c2f7e86 | 25 | enum { |
5212e11f VV |
26 | /* |
27 | * Limits the maximum number of block apertures a dimm can | |
28 | * support and is an input to the geometry/on-disk-format of a | |
29 | * BTT instance | |
30 | */ | |
31 | ND_MAX_LANES = 256, | |
fcae6957 | 32 | INT_LBASIZE_ALIGNMENT = 64, |
3ae3d67b | 33 | NVDIMM_IO_ATOMIC = 1, |
8c2f7e86 DW |
34 | }; |
35 | ||
4d88a97a DW |
36 | struct nvdimm_drvdata { |
37 | struct device *dev; | |
02881768 | 38 | int nslabel_size; |
4d88a97a DW |
39 | struct nd_cmd_get_config_size nsarea; |
40 | void *data; | |
4a826c83 DW |
41 | int ns_current, ns_next; |
42 | struct resource dpa; | |
bf9bccc1 | 43 | struct kref kref; |
4d88a97a DW |
44 | }; |
45 | ||
e5ae3b25 DW |
46 | struct nd_region_data { |
47 | int ns_count; | |
48 | int ns_active; | |
595c7307 DW |
49 | unsigned int hints_shift; |
50 | void __iomem *flush_wpq[0]; | |
3d88002e DW |
51 | }; |
52 | ||
595c7307 DW |
53 | static inline void __iomem *ndrd_get_flush_wpq(struct nd_region_data *ndrd, |
54 | int dimm, int hint) | |
55 | { | |
56 | unsigned int num = 1 << ndrd->hints_shift; | |
57 | unsigned int mask = num - 1; | |
58 | ||
59 | return ndrd->flush_wpq[dimm * num + (hint & mask)]; | |
60 | } | |
61 | ||
62 | static inline void ndrd_set_flush_wpq(struct nd_region_data *ndrd, int dimm, | |
63 | int hint, void __iomem *flush) | |
64 | { | |
65 | unsigned int num = 1 << ndrd->hints_shift; | |
66 | unsigned int mask = num - 1; | |
67 | ||
68 | ndrd->flush_wpq[dimm * num + (hint & mask)] = flush; | |
69 | } | |
70 | ||
4a826c83 DW |
71 | static inline struct nd_namespace_index *to_namespace_index( |
72 | struct nvdimm_drvdata *ndd, int i) | |
73 | { | |
74 | if (i < 0) | |
75 | return NULL; | |
76 | ||
77 | return ndd->data + sizeof_namespace_index(ndd) * i; | |
78 | } | |
79 | ||
80 | static inline struct nd_namespace_index *to_current_namespace_index( | |
81 | struct nvdimm_drvdata *ndd) | |
82 | { | |
83 | return to_namespace_index(ndd, ndd->ns_current); | |
84 | } | |
85 | ||
86 | static inline struct nd_namespace_index *to_next_namespace_index( | |
87 | struct nvdimm_drvdata *ndd) | |
88 | { | |
89 | return to_namespace_index(ndd, ndd->ns_next); | |
90 | } | |
91 | ||
564e871a DW |
92 | unsigned sizeof_namespace_label(struct nvdimm_drvdata *ndd); |
93 | ||
94 | #define namespace_label_has(ndd, field) \ | |
95 | (offsetof(struct nd_namespace_label, field) \ | |
96 | < sizeof_namespace_label(ndd)) | |
97 | ||
4a826c83 DW |
98 | #define nd_dbg_dpa(r, d, res, fmt, arg...) \ |
99 | dev_dbg((r) ? &(r)->dev : (d)->dev, "%s: %.13s: %#llx @ %#llx " fmt, \ | |
100 | (r) ? dev_name((d)->dev) : "", res ? res->name : "null", \ | |
101 | (unsigned long long) (res ? resource_size(res) : 0), \ | |
102 | (unsigned long long) (res ? res->start : 0), ##arg) | |
103 | ||
bf9bccc1 DW |
104 | #define for_each_dpa_resource(ndd, res) \ |
105 | for (res = (ndd)->dpa.child; res; res = res->sibling) | |
106 | ||
4a826c83 DW |
107 | #define for_each_dpa_resource_safe(ndd, res, next) \ |
108 | for (res = (ndd)->dpa.child, next = res ? res->sibling : NULL; \ | |
109 | res; res = next, next = next ? next->sibling : NULL) | |
110 | ||
5212e11f VV |
111 | struct nd_percpu_lane { |
112 | int count; | |
113 | spinlock_t lock; | |
114 | }; | |
115 | ||
ae8219f1 DW |
116 | struct nd_label_ent { |
117 | struct list_head list; | |
118 | struct nd_namespace_label *label; | |
119 | }; | |
120 | ||
121 | enum nd_mapping_lock_class { | |
122 | ND_MAPPING_CLASS0, | |
123 | ND_MAPPING_UUID_SCAN, | |
124 | }; | |
125 | ||
44c462eb DW |
126 | struct nd_mapping { |
127 | struct nvdimm *nvdimm; | |
44c462eb DW |
128 | u64 start; |
129 | u64 size; | |
401c0a19 | 130 | int position; |
ae8219f1 DW |
131 | struct list_head labels; |
132 | struct mutex lock; | |
44c462eb DW |
133 | /* |
134 | * @ndd is for private use at region enable / disable time for | |
135 | * get_ndd() + put_ndd(), all other nd_mapping to ndd | |
136 | * conversions use to_ndd() which respects enabled state of the | |
137 | * nvdimm. | |
138 | */ | |
139 | struct nvdimm_drvdata *ndd; | |
140 | }; | |
141 | ||
1f7df6f8 DW |
142 | struct nd_region { |
143 | struct device dev; | |
1b40e09a | 144 | struct ida ns_ida; |
8c2f7e86 | 145 | struct ida btt_ida; |
e1455744 | 146 | struct ida pfn_ida; |
cd03412a | 147 | struct ida dax_ida; |
004f1afb | 148 | unsigned long flags; |
bf9bccc1 | 149 | struct device *ns_seed; |
8c2f7e86 | 150 | struct device *btt_seed; |
e1455744 | 151 | struct device *pfn_seed; |
cd03412a | 152 | struct device *dax_seed; |
1f7df6f8 DW |
153 | u16 ndr_mappings; |
154 | u64 ndr_size; | |
155 | u64 ndr_start; | |
41d7a6d6 | 156 | int id, num_lanes, ro, numa_node; |
1f7df6f8 | 157 | void *provider_data; |
975750a9 | 158 | struct kernfs_node *bb_state; |
6a6bef90 | 159 | struct badblocks bb; |
eaf96153 | 160 | struct nd_interleave_set *nd_set; |
5212e11f | 161 | struct nd_percpu_lane __percpu *lane; |
1f7df6f8 DW |
162 | struct nd_mapping mapping[0]; |
163 | }; | |
164 | ||
047fc8a1 RZ |
165 | struct nd_blk_region { |
166 | int (*enable)(struct nvdimm_bus *nvdimm_bus, struct device *dev); | |
047fc8a1 RZ |
167 | int (*do_io)(struct nd_blk_region *ndbr, resource_size_t dpa, |
168 | void *iobuf, u64 len, int rw); | |
169 | void *blk_provider_data; | |
170 | struct nd_region nd_region; | |
171 | }; | |
172 | ||
4a826c83 DW |
173 | /* |
174 | * Lookup next in the repeating sequence of 01, 10, and 11. | |
175 | */ | |
176 | static inline unsigned nd_inc_seq(unsigned seq) | |
177 | { | |
178 | static const unsigned next[] = { 0, 2, 3, 1 }; | |
179 | ||
180 | return next[seq & 3]; | |
181 | } | |
f524bf27 | 182 | |
5212e11f | 183 | struct btt; |
8c2f7e86 DW |
184 | struct nd_btt { |
185 | struct device dev; | |
186 | struct nd_namespace_common *ndns; | |
5212e11f | 187 | struct btt *btt; |
8c2f7e86 | 188 | unsigned long lbasize; |
abe8b4e3 | 189 | u64 size; |
8c2f7e86 DW |
190 | u8 *uuid; |
191 | int id; | |
14e49454 VV |
192 | int initial_offset; |
193 | u16 version_major; | |
194 | u16 version_minor; | |
8c2f7e86 DW |
195 | }; |
196 | ||
e1455744 DW |
197 | enum nd_pfn_mode { |
198 | PFN_MODE_NONE, | |
199 | PFN_MODE_RAM, | |
200 | PFN_MODE_PMEM, | |
201 | }; | |
202 | ||
203 | struct nd_pfn { | |
204 | int id; | |
205 | u8 *uuid; | |
206 | struct device dev; | |
315c5625 | 207 | unsigned long align; |
e1455744 DW |
208 | unsigned long npfns; |
209 | enum nd_pfn_mode mode; | |
210 | struct nd_pfn_sb *pfn_sb; | |
211 | struct nd_namespace_common *ndns; | |
212 | }; | |
213 | ||
cd03412a DW |
214 | struct nd_dax { |
215 | struct nd_pfn nd_pfn; | |
216 | }; | |
217 | ||
4d88a97a DW |
218 | enum nd_async_mode { |
219 | ND_SYNC, | |
220 | ND_ASYNC, | |
221 | }; | |
222 | ||
41cd8b70 | 223 | int nd_integrity_init(struct gendisk *disk, unsigned long meta_size); |
bf9bccc1 | 224 | void wait_nvdimm_bus_probe_idle(struct device *dev); |
4d88a97a DW |
225 | void nd_device_register(struct device *dev); |
226 | void nd_device_unregister(struct device *dev, enum nd_async_mode mode); | |
71999466 | 227 | void nd_device_notify(struct device *dev, enum nvdimm_event event); |
bf9bccc1 DW |
228 | int nd_uuid_store(struct device *dev, u8 **uuid_out, const char *buf, |
229 | size_t len); | |
b2c48f9f | 230 | ssize_t nd_size_select_show(unsigned long current_size, |
1b40e09a | 231 | const unsigned long *supported, char *buf); |
b2c48f9f DW |
232 | ssize_t nd_size_select_store(struct device *dev, const char *buf, |
233 | unsigned long *current_size, const unsigned long *supported); | |
4d88a97a | 234 | int __init nvdimm_init(void); |
3d88002e | 235 | int __init nd_region_init(void); |
b3fde74e | 236 | int __init nd_label_init(void); |
4d88a97a | 237 | void nvdimm_exit(void); |
3d88002e | 238 | void nd_region_exit(void); |
bf9bccc1 DW |
239 | struct nvdimm; |
240 | struct nvdimm_drvdata *to_ndd(struct nd_mapping *nd_mapping); | |
aee65987 | 241 | int nvdimm_check_config_data(struct device *dev); |
4d88a97a DW |
242 | int nvdimm_init_nsarea(struct nvdimm_drvdata *ndd); |
243 | int nvdimm_init_config_data(struct nvdimm_drvdata *ndd); | |
2d657d17 AD |
244 | int nvdimm_get_config_data(struct nvdimm_drvdata *ndd, void *buf, |
245 | size_t offset, size_t len); | |
f524bf27 DW |
246 | int nvdimm_set_config_data(struct nvdimm_drvdata *ndd, size_t offset, |
247 | void *buf, size_t len); | |
59e64739 DW |
248 | long nvdimm_clear_poison(struct device *dev, phys_addr_t phys, |
249 | unsigned int len); | |
42237e39 | 250 | void nvdimm_set_aliasing(struct device *dev); |
8f078b38 | 251 | void nvdimm_set_locked(struct device *dev); |
d34cb808 | 252 | void nvdimm_clear_locked(struct device *dev); |
8c2f7e86 | 253 | struct nd_btt *to_nd_btt(struct device *dev); |
e1455744 DW |
254 | |
255 | struct nd_gen_sb { | |
256 | char reserved[SZ_4K - 8]; | |
257 | __le64 checksum; | |
258 | }; | |
259 | ||
260 | u64 nd_sb_checksum(struct nd_gen_sb *sb); | |
8c2f7e86 | 261 | #if IS_ENABLED(CONFIG_BTT) |
200c79da | 262 | int nd_btt_probe(struct device *dev, struct nd_namespace_common *ndns); |
8c2f7e86 DW |
263 | bool is_nd_btt(struct device *dev); |
264 | struct device *nd_btt_create(struct nd_region *nd_region); | |
265 | #else | |
e32bc729 | 266 | static inline int nd_btt_probe(struct device *dev, |
200c79da | 267 | struct nd_namespace_common *ndns) |
8c2f7e86 DW |
268 | { |
269 | return -ENODEV; | |
270 | } | |
271 | ||
272 | static inline bool is_nd_btt(struct device *dev) | |
273 | { | |
274 | return false; | |
275 | } | |
276 | ||
277 | static inline struct device *nd_btt_create(struct nd_region *nd_region) | |
278 | { | |
279 | return NULL; | |
280 | } | |
e1455744 | 281 | #endif |
8c2f7e86 | 282 | |
e1455744 DW |
283 | struct nd_pfn *to_nd_pfn(struct device *dev); |
284 | #if IS_ENABLED(CONFIG_NVDIMM_PFN) | |
0dd69643 OH |
285 | |
286 | #ifdef CONFIG_TRANSPARENT_HUGEPAGE | |
287 | #define PFN_DEFAULT_ALIGNMENT HPAGE_PMD_SIZE | |
288 | #else | |
289 | #define PFN_DEFAULT_ALIGNMENT PAGE_SIZE | |
290 | #endif | |
291 | ||
200c79da | 292 | int nd_pfn_probe(struct device *dev, struct nd_namespace_common *ndns); |
e1455744 DW |
293 | bool is_nd_pfn(struct device *dev); |
294 | struct device *nd_pfn_create(struct nd_region *nd_region); | |
cd03412a DW |
295 | struct device *nd_pfn_devinit(struct nd_pfn *nd_pfn, |
296 | struct nd_namespace_common *ndns); | |
c5ed9268 | 297 | int nd_pfn_validate(struct nd_pfn *nd_pfn, const char *sig); |
cd03412a | 298 | extern struct attribute_group nd_pfn_attribute_group; |
e1455744 | 299 | #else |
200c79da DW |
300 | static inline int nd_pfn_probe(struct device *dev, |
301 | struct nd_namespace_common *ndns) | |
e1455744 DW |
302 | { |
303 | return -ENODEV; | |
304 | } | |
305 | ||
306 | static inline bool is_nd_pfn(struct device *dev) | |
307 | { | |
308 | return false; | |
309 | } | |
310 | ||
311 | static inline struct device *nd_pfn_create(struct nd_region *nd_region) | |
312 | { | |
313 | return NULL; | |
314 | } | |
32ab0a3f | 315 | |
c5ed9268 | 316 | static inline int nd_pfn_validate(struct nd_pfn *nd_pfn, const char *sig) |
32ab0a3f DW |
317 | { |
318 | return -ENODEV; | |
319 | } | |
8c2f7e86 | 320 | #endif |
e1455744 | 321 | |
cd03412a DW |
322 | struct nd_dax *to_nd_dax(struct device *dev); |
323 | #if IS_ENABLED(CONFIG_NVDIMM_DAX) | |
c5ed9268 | 324 | int nd_dax_probe(struct device *dev, struct nd_namespace_common *ndns); |
cd03412a DW |
325 | bool is_nd_dax(struct device *dev); |
326 | struct device *nd_dax_create(struct nd_region *nd_region); | |
327 | #else | |
c5ed9268 DW |
328 | static inline int nd_dax_probe(struct device *dev, |
329 | struct nd_namespace_common *ndns) | |
330 | { | |
331 | return -ENODEV; | |
332 | } | |
333 | ||
cd03412a DW |
334 | static inline bool is_nd_dax(struct device *dev) |
335 | { | |
336 | return false; | |
337 | } | |
338 | ||
339 | static inline struct device *nd_dax_create(struct nd_region *nd_region) | |
340 | { | |
341 | return NULL; | |
342 | } | |
343 | #endif | |
344 | ||
3d88002e DW |
345 | int nd_region_to_nstype(struct nd_region *nd_region); |
346 | int nd_region_register_namespaces(struct nd_region *nd_region, int *err); | |
c12c48ce DW |
347 | u64 nd_region_interleave_set_cookie(struct nd_region *nd_region, |
348 | struct nd_namespace_index *nsindex); | |
86ef58a4 | 349 | u64 nd_region_interleave_set_altcookie(struct nd_region *nd_region); |
3d88002e DW |
350 | void nvdimm_bus_lock(struct device *dev); |
351 | void nvdimm_bus_unlock(struct device *dev); | |
352 | bool is_nvdimm_bus_locked(struct device *dev); | |
58138820 | 353 | int nvdimm_revalidate_disk(struct gendisk *disk); |
bf9bccc1 DW |
354 | void nvdimm_drvdata_release(struct kref *kref); |
355 | void put_ndd(struct nvdimm_drvdata *ndd); | |
4a826c83 DW |
356 | int nd_label_reserve_dpa(struct nvdimm_drvdata *ndd); |
357 | void nvdimm_free_dpa(struct nvdimm_drvdata *ndd, struct resource *res); | |
358 | struct resource *nvdimm_allocate_dpa(struct nvdimm_drvdata *ndd, | |
359 | struct nd_label_id *label_id, resource_size_t start, | |
360 | resource_size_t n); | |
8c2f7e86 | 361 | resource_size_t nvdimm_namespace_capacity(struct nd_namespace_common *ndns); |
08e6b3c6 | 362 | bool nvdimm_namespace_locked(struct nd_namespace_common *ndns); |
8c2f7e86 | 363 | struct nd_namespace_common *nvdimm_namespace_common_probe(struct device *dev); |
5212e11f | 364 | int nvdimm_namespace_attach_btt(struct nd_namespace_common *ndns); |
298f2bc5 | 365 | int nvdimm_namespace_detach_btt(struct nd_btt *nd_btt); |
5212e11f VV |
366 | const char *nvdimm_namespace_disk_name(struct nd_namespace_common *ndns, |
367 | char *name); | |
f979b13c | 368 | unsigned int pmem_sector_size(struct nd_namespace_common *ndns); |
a3901802 DW |
369 | void nvdimm_badblocks_populate(struct nd_region *nd_region, |
370 | struct badblocks *bb, const struct resource *res); | |
200c79da | 371 | #if IS_ENABLED(CONFIG_ND_CLAIM) |
e8d51348 | 372 | int nvdimm_setup_pfn(struct nd_pfn *nd_pfn, struct dev_pagemap *pgmap); |
200c79da DW |
373 | int devm_nsio_enable(struct device *dev, struct nd_namespace_io *nsio); |
374 | void devm_nsio_disable(struct device *dev, struct nd_namespace_io *nsio); | |
375 | #else | |
e8d51348 CH |
376 | static inline int nvdimm_setup_pfn(struct nd_pfn *nd_pfn, |
377 | struct dev_pagemap *pgmap) | |
ac515c08 | 378 | { |
e8d51348 | 379 | return -ENXIO; |
ac515c08 | 380 | } |
200c79da DW |
381 | static inline int devm_nsio_enable(struct device *dev, |
382 | struct nd_namespace_io *nsio) | |
383 | { | |
384 | return -ENXIO; | |
385 | } | |
386 | static inline void devm_nsio_disable(struct device *dev, | |
387 | struct nd_namespace_io *nsio) | |
388 | { | |
389 | } | |
390 | #endif | |
047fc8a1 | 391 | int nd_blk_region_init(struct nd_region *nd_region); |
e5ae3b25 | 392 | int nd_region_activate(struct nd_region *nd_region); |
f0dc089c DW |
393 | void __nd_iostat_start(struct bio *bio, unsigned long *start); |
394 | static inline bool nd_iostat_start(struct bio *bio, unsigned long *start) | |
395 | { | |
74d46992 | 396 | struct gendisk *disk = bio->bi_disk; |
f0dc089c DW |
397 | |
398 | if (!blk_queue_io_stat(disk->queue)) | |
399 | return false; | |
400 | ||
8d7c22ac | 401 | *start = jiffies; |
ddcf35d3 MC |
402 | generic_start_io_acct(disk->queue, bio_op(bio), bio_sectors(bio), |
403 | &disk->part0); | |
f0dc089c DW |
404 | return true; |
405 | } | |
8d7c22ac TK |
406 | static inline void nd_iostat_end(struct bio *bio, unsigned long start) |
407 | { | |
74d46992 | 408 | struct gendisk *disk = bio->bi_disk; |
8d7c22ac | 409 | |
ddcf35d3 | 410 | generic_end_io_acct(disk->queue, bio_op(bio), &disk->part0, start); |
8d7c22ac | 411 | } |
200c79da DW |
412 | static inline bool is_bad_pmem(struct badblocks *bb, sector_t sector, |
413 | unsigned int len) | |
414 | { | |
415 | if (bb->count) { | |
416 | sector_t first_bad; | |
417 | int num_bad; | |
418 | ||
419 | return !!badblocks_check(bb, sector, len / 512, &first_bad, | |
420 | &num_bad); | |
421 | } | |
422 | ||
423 | return false; | |
424 | } | |
047fc8a1 | 425 | resource_size_t nd_namespace_blk_validate(struct nd_namespace_blk *nsblk); |
6ec68954 | 426 | const u8 *nd_dev_to_uuid(struct device *dev); |
004f1afb | 427 | bool pmem_should_map_pages(struct device *dev); |
4d88a97a | 428 | #endif /* __ND_H__ */ |