iwlwifi: add iwl_set_bits_mask to transport API
[linux-block.git] / drivers / net / wireless / iwlwifi / pcie / trans.c
CommitLineData
c85eb619
EG
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
128e63ef 8 * Copyright(c) 2007 - 2013 Intel Corporation. All rights reserved.
c85eb619
EG
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
128e63ef 33 * Copyright(c) 2005 - 2013 Intel Corporation. All rights reserved.
c85eb619
EG
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
a42a1844
EG
63#include <linux/pci.h>
64#include <linux/pci-aspm.h>
e6bb4c9c 65#include <linux/interrupt.h>
87e5666c 66#include <linux/debugfs.h>
cf614297 67#include <linux/sched.h>
6d8f6eeb
EG
68#include <linux/bitops.h>
69#include <linux/gfp.h>
e6bb4c9c 70
82575102 71#include "iwl-drv.h"
c85eb619 72#include "iwl-trans.h"
522376d2
EG
73#include "iwl-csr.h"
74#include "iwl-prph.h"
7a10e3e4 75#include "iwl-agn-hw.h"
6468a01a 76#include "internal.h"
0439bb62 77
e139dc4a
LE
78static void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
79 u32 reg, u32 mask, u32 value)
80{
81 u32 v;
82
83#ifdef CONFIG_IWLWIFI_DEBUG
84 WARN_ON_ONCE(value & ~mask);
85#endif
86
87 v = iwl_read32(trans, reg);
88 v &= ~mask;
89 v |= value;
90 iwl_write32(trans, reg, v);
91}
92
93static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
94 u32 reg, u32 mask)
95{
96 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
97}
98
99static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
100 u32 reg, u32 mask)
101{
102 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
103}
104
ddaf5a5b 105static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
392f8b78 106{
ddaf5a5b
JB
107 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
108 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
109 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
110 ~APMG_PS_CTRL_MSK_PWR_SRC);
111 else
112 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
113 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
114 ~APMG_PS_CTRL_MSK_PWR_SRC);
392f8b78
EG
115}
116
af634bee
EG
117/* PCI registers */
118#define PCI_CFG_RETRY_TIMEOUT 0x041
af634bee 119
7afe3705 120static void iwl_pcie_apm_config(struct iwl_trans *trans)
af634bee 121{
20d3b647 122 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
7afe3705 123 u16 lctl;
af634bee 124
af634bee
EG
125 /*
126 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
127 * Check if BIOS (or OS) enabled L1-ASPM on this device.
128 * If so (likely), disable L0S, so device moves directly L0->L1;
129 * costs negligible amount of power savings.
130 * If not (unlikely), enable L0S, so there is at least some
131 * power savings, even without L1.
132 */
7afe3705 133 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
438a0f0a 134 if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
af634bee
EG
135 /* L1-ASPM enabled; disable(!) L0S */
136 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
6a4b09f8 137 dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
af634bee
EG
138 } else {
139 /* L1-ASPM disabled; enable(!) L0S */
140 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
6a4b09f8 141 dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
af634bee 142 }
438a0f0a 143 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
af634bee
EG
144}
145
a6c684ee
EG
146/*
147 * Start up NIC's basic functionality after it has been reset
7afe3705 148 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
a6c684ee
EG
149 * NOTE: This does not load uCode nor start the embedded processor
150 */
7afe3705 151static int iwl_pcie_apm_init(struct iwl_trans *trans)
a6c684ee 152{
83626404 153 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a6c684ee
EG
154 int ret = 0;
155 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
156
157 /*
158 * Use "set_bit" below rather than "write", to preserve any hardware
159 * bits already set by default after reset.
160 */
161
162 /* Disable L0S exit timer (platform NMI Work/Around) */
163 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
20d3b647 164 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
a6c684ee
EG
165
166 /*
167 * Disable L0s without affecting L1;
168 * don't wait for ICH L0s (ICH bug W/A)
169 */
170 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
20d3b647 171 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
a6c684ee
EG
172
173 /* Set FH wait threshold to maximum (HW error during stress W/A) */
174 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
175
176 /*
177 * Enable HAP INTA (interrupt from management bus) to
178 * wake device's PCI Express link L1a -> L0s
179 */
180 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 181 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
a6c684ee 182
7afe3705 183 iwl_pcie_apm_config(trans);
a6c684ee
EG
184
185 /* Configure analog phase-lock-loop before activating to D0A */
035f7ff2 186 if (trans->cfg->base_params->pll_cfg_val)
a6c684ee 187 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
035f7ff2 188 trans->cfg->base_params->pll_cfg_val);
a6c684ee
EG
189
190 /*
191 * Set "initialization complete" bit to move adapter from
192 * D0U* --> D0A* (powered-up active) state.
193 */
194 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
195
196 /*
197 * Wait for clock stabilization; once stabilized, access to
198 * device-internal resources is supported, e.g. iwl_write_prph()
199 * and accesses to uCode SRAM.
200 */
201 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
20d3b647
JB
202 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
203 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
a6c684ee
EG
204 if (ret < 0) {
205 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
206 goto out;
207 }
208
209 /*
210 * Enable DMA clock and wait for it to stabilize.
211 *
212 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
213 * do not disable clocks. This preserves any hardware bits already
214 * set by default in "CLK_CTRL_REG" after reset.
215 */
216 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
217 udelay(20);
218
219 /* Disable L1-Active */
220 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
221 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
222
83626404 223 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
a6c684ee
EG
224
225out:
226 return ret;
227}
228
7afe3705 229static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
cc56feb2
EG
230{
231 int ret = 0;
232
233 /* stop device's busmaster DMA activity */
234 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
235
236 ret = iwl_poll_bit(trans, CSR_RESET,
20d3b647
JB
237 CSR_RESET_REG_FLAG_MASTER_DISABLED,
238 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
cc56feb2
EG
239 if (ret)
240 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
241
242 IWL_DEBUG_INFO(trans, "stop master\n");
243
244 return ret;
245}
246
7afe3705 247static void iwl_pcie_apm_stop(struct iwl_trans *trans)
cc56feb2 248{
83626404 249 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cc56feb2
EG
250 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
251
83626404 252 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
cc56feb2
EG
253
254 /* Stop device's DMA activity */
7afe3705 255 iwl_pcie_apm_stop_master(trans);
cc56feb2
EG
256
257 /* Reset the entire device */
258 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
259
260 udelay(10);
261
262 /*
263 * Clear "initialization complete" bit to move adapter from
264 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
265 */
266 iwl_clear_bit(trans, CSR_GP_CNTRL,
267 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
268}
269
7afe3705 270static int iwl_pcie_nic_init(struct iwl_trans *trans)
392f8b78 271{
7b11488f 272 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78
EG
273 unsigned long flags;
274
275 /* nic_init */
7b11488f 276 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
7afe3705 277 iwl_pcie_apm_init(trans);
392f8b78
EG
278
279 /* Set interrupt coalescing calibration timer to default (512 usecs) */
20d3b647 280 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
392f8b78 281
7b11488f 282 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
392f8b78 283
ddaf5a5b 284 iwl_pcie_set_pwr(trans, false);
392f8b78 285
ecdb975c 286 iwl_op_mode_nic_config(trans->op_mode);
392f8b78
EG
287
288 /* Allocate the RX queue, or reset if it is already allocated */
9805c446 289 iwl_pcie_rx_init(trans);
392f8b78
EG
290
291 /* Allocate or reset and init all Tx and Command queues */
f02831be 292 if (iwl_pcie_tx_init(trans))
392f8b78
EG
293 return -ENOMEM;
294
035f7ff2 295 if (trans->cfg->base_params->shadow_reg_enable) {
392f8b78 296 /* enable shadow regs in HW */
20d3b647 297 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
d38069d1 298 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
392f8b78
EG
299 }
300
392f8b78
EG
301 return 0;
302}
303
304#define HW_READY_TIMEOUT (50)
305
306/* Note: returns poll_bit return value, which is >= 0 if success */
7afe3705 307static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
392f8b78
EG
308{
309 int ret;
310
1042db2a 311 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 312 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
392f8b78
EG
313
314 /* See if we got it */
1042db2a 315 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647
JB
316 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
317 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
318 HW_READY_TIMEOUT);
392f8b78 319
6d8f6eeb 320 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
392f8b78
EG
321 return ret;
322}
323
324/* Note: returns standard 0/-ERROR code */
7afe3705 325static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
392f8b78
EG
326{
327 int ret;
289e5501 328 int t = 0;
392f8b78 329
6d8f6eeb 330 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
392f8b78 331
7afe3705 332 ret = iwl_pcie_set_hw_ready(trans);
ebb7678d 333 /* If the card is ready, exit 0 */
392f8b78
EG
334 if (ret >= 0)
335 return 0;
336
337 /* If HW is not ready, prepare the conditions to check again */
1042db2a 338 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 339 CSR_HW_IF_CONFIG_REG_PREPARE);
392f8b78 340
289e5501 341 do {
7afe3705 342 ret = iwl_pcie_set_hw_ready(trans);
289e5501
EG
343 if (ret >= 0)
344 return 0;
392f8b78 345
289e5501
EG
346 usleep_range(200, 1000);
347 t += 200;
348 } while (t < 150000);
392f8b78 349
392f8b78
EG
350 return ret;
351}
352
cf614297
EG
353/*
354 * ucode
355 */
7afe3705 356static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
83f84d7b 357 dma_addr_t phy_addr, u32 byte_cnt)
cf614297 358{
13df1aab 359 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cf614297
EG
360 int ret;
361
13df1aab 362 trans_pcie->ucode_write_complete = false;
cf614297
EG
363
364 iwl_write_direct32(trans,
20d3b647
JB
365 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
366 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
cf614297
EG
367
368 iwl_write_direct32(trans,
20d3b647
JB
369 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
370 dst_addr);
cf614297
EG
371
372 iwl_write_direct32(trans,
83f84d7b
JB
373 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
374 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
cf614297
EG
375
376 iwl_write_direct32(trans,
20d3b647
JB
377 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
378 (iwl_get_dma_hi_addr(phy_addr)
379 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
cf614297
EG
380
381 iwl_write_direct32(trans,
20d3b647
JB
382 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
383 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
384 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
385 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
cf614297
EG
386
387 iwl_write_direct32(trans,
20d3b647
JB
388 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
389 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
390 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
391 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
cf614297 392
13df1aab
JB
393 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
394 trans_pcie->ucode_write_complete, 5 * HZ);
cf614297 395 if (!ret) {
83f84d7b 396 IWL_ERR(trans, "Failed to load firmware chunk!\n");
cf614297
EG
397 return -ETIMEDOUT;
398 }
399
400 return 0;
401}
402
7afe3705 403static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
83f84d7b 404 const struct fw_desc *section)
cf614297 405{
83f84d7b
JB
406 u8 *v_addr;
407 dma_addr_t p_addr;
408 u32 offset;
cf614297
EG
409 int ret = 0;
410
83f84d7b
JB
411 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
412 section_num);
413
414 v_addr = dma_alloc_coherent(trans->dev, PAGE_SIZE, &p_addr, GFP_KERNEL);
415 if (!v_addr)
416 return -ENOMEM;
417
418 for (offset = 0; offset < section->len; offset += PAGE_SIZE) {
419 u32 copy_size;
420
421 copy_size = min_t(u32, PAGE_SIZE, section->len - offset);
cf614297 422
83f84d7b 423 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
7afe3705
EG
424 ret = iwl_pcie_load_firmware_chunk(trans,
425 section->offset + offset,
426 p_addr, copy_size);
83f84d7b
JB
427 if (ret) {
428 IWL_ERR(trans,
429 "Could not load the [%d] uCode section\n",
430 section_num);
431 break;
6dfa8d01 432 }
83f84d7b
JB
433 }
434
435 dma_free_coherent(trans->dev, PAGE_SIZE, v_addr, p_addr);
436 return ret;
437}
438
7afe3705 439static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
0692fe41 440 const struct fw_img *image)
cf614297 441{
2d1c0044 442 int i, ret = 0;
cf614297 443
2d1c0044 444 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
83f84d7b 445 if (!image->sec[i].data)
2d1c0044 446 break;
cf614297 447
7afe3705 448 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
2d1c0044
JB
449 if (ret)
450 return ret;
451 }
cf614297
EG
452
453 /* Remove all resets to allow NIC to operate */
454 iwl_write32(trans, CSR_RESET, 0);
455
456 return 0;
457}
458
0692fe41 459static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
6ae02f3e 460 const struct fw_img *fw, bool run_in_rfkill)
392f8b78 461{
d18aa87f 462 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78 463 int ret;
c9eec95c 464 bool hw_rfkill;
392f8b78 465
496bab39 466 /* This may fail if AMT took ownership of the device */
7afe3705 467 if (iwl_pcie_prepare_card_hw(trans)) {
6d8f6eeb 468 IWL_WARN(trans, "Exit HW not ready\n");
392f8b78
EG
469 return -EIO;
470 }
471
d18aa87f
JB
472 clear_bit(STATUS_FW_ERROR, &trans_pcie->status);
473
8c46bb70
EG
474 iwl_enable_rfkill_int(trans);
475
392f8b78 476 /* If platform's RF_KILL switch is NOT set to KILL */
8d425517 477 hw_rfkill = iwl_is_rfkill_set(trans);
c9eec95c 478 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
6ae02f3e 479 if (hw_rfkill && !run_in_rfkill)
392f8b78 480 return -ERFKILL;
392f8b78 481
1042db2a 482 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
392f8b78 483
7afe3705 484 ret = iwl_pcie_nic_init(trans);
392f8b78 485 if (ret) {
6d8f6eeb 486 IWL_ERR(trans, "Unable to init nic\n");
392f8b78
EG
487 return ret;
488 }
489
490 /* make sure rfkill handshake bits are cleared */
1042db2a
EG
491 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
492 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
392f8b78
EG
493 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
494
495 /* clear (again), then enable host interrupts */
1042db2a 496 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
6d8f6eeb 497 iwl_enable_interrupts(trans);
392f8b78
EG
498
499 /* really make sure rfkill handshake bits are cleared */
1042db2a
EG
500 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
501 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
392f8b78 502
cf614297 503 /* Load the given image to the HW */
7afe3705 504 return iwl_pcie_load_given_ucode(trans, fw);
b3c2ce13
EG
505}
506
adca1235 507static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
ed6a3803 508{
990aa6d7 509 iwl_pcie_reset_ict(trans);
f02831be 510 iwl_pcie_tx_start(trans, scd_addr);
c170b867
EG
511}
512
43e58856 513static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
ae2c30bf 514{
43e58856 515 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
20d3b647 516 unsigned long flags;
ae2c30bf 517
43e58856 518 /* tell the device to stop sending interrupts */
7b11488f 519 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ae2c30bf 520 iwl_disable_interrupts(trans);
7b11488f 521 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ae2c30bf 522
ab6cf8e8 523 /* device going down, Stop using ICT table */
990aa6d7 524 iwl_pcie_disable_ict(trans);
ab6cf8e8
EG
525
526 /*
527 * If a HW restart happens during firmware loading,
528 * then the firmware loading might call this function
529 * and later it might be called again due to the
530 * restart. So don't process again if the device is
531 * already dead.
532 */
83626404 533 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
f02831be 534 iwl_pcie_tx_stop(trans);
9805c446 535 iwl_pcie_rx_stop(trans);
6379103e 536
ab6cf8e8 537 /* Power-down device's busmaster DMA clocks */
1042db2a 538 iwl_write_prph(trans, APMG_CLK_DIS_REG,
ab6cf8e8
EG
539 APMG_CLK_VAL_DMA_CLK_RQT);
540 udelay(5);
541 }
542
543 /* Make sure (redundant) we've released our request to stay awake */
1042db2a 544 iwl_clear_bit(trans, CSR_GP_CNTRL,
20d3b647 545 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ab6cf8e8
EG
546
547 /* Stop the device, and put it in low power state */
7afe3705 548 iwl_pcie_apm_stop(trans);
43e58856
EG
549
550 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
551 * Clean again the interrupt here
552 */
7b11488f 553 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
43e58856 554 iwl_disable_interrupts(trans);
7b11488f 555 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
43e58856 556
218733cf
EG
557 iwl_enable_rfkill_int(trans);
558
43e58856 559 /* stop and reset the on-board processor */
1042db2a 560 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
74fda971
DF
561
562 /* clear all status bits */
563 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
564 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
565 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
01d651d4 566 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
f946b529 567 clear_bit(STATUS_RFKILL, &trans_pcie->status);
ab6cf8e8
EG
568}
569
ddaf5a5b 570static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans)
2dd4f9f7
JB
571{
572 /* let the ucode operate on its own */
573 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
574 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
575
576 iwl_disable_interrupts(trans);
ddaf5a5b
JB
577 iwl_pcie_disable_ict(trans);
578
2dd4f9f7
JB
579 iwl_clear_bit(trans, CSR_GP_CNTRL,
580 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ddaf5a5b
JB
581 iwl_clear_bit(trans, CSR_GP_CNTRL,
582 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
583
584 /*
585 * reset TX queues -- some of their registers reset during S3
586 * so if we don't reset everything here the D3 image would try
587 * to execute some invalid memory upon resume
588 */
589 iwl_trans_pcie_tx_reset(trans);
590
591 iwl_pcie_set_pwr(trans, true);
592}
593
594static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
595 enum iwl_d3_status *status)
596{
597 u32 val;
598 int ret;
599
600 iwl_pcie_set_pwr(trans, false);
601
602 val = iwl_read32(trans, CSR_RESET);
603 if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
604 *status = IWL_D3_STATUS_RESET;
605 return 0;
606 }
607
608 /*
609 * Also enables interrupts - none will happen as the device doesn't
610 * know we're waking it up, only when the opmode actually tells it
611 * after this call.
612 */
613 iwl_pcie_reset_ict(trans);
614
615 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
616 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
617
618 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
619 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
620 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
621 25000);
622 if (ret) {
623 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
624 return ret;
625 }
626
627 iwl_trans_pcie_tx_reset(trans);
628
629 ret = iwl_pcie_rx_init(trans);
630 if (ret) {
631 IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
632 return ret;
633 }
634
635 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
636 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
637
638 *status = IWL_D3_STATUS_ALIVE;
639 return 0;
2dd4f9f7
JB
640}
641
57a1dc89 642static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
e6bb4c9c 643{
c9eec95c 644 bool hw_rfkill;
a8b691e6 645 int err;
e6bb4c9c 646
7afe3705 647 err = iwl_pcie_prepare_card_hw(trans);
ebb7678d 648 if (err) {
d6f1c316 649 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
a8b691e6 650 return err;
ebb7678d 651 }
a6c684ee 652
7afe3705 653 iwl_pcie_apm_init(trans);
a6c684ee 654
226c02ca
EG
655 /* From now on, the op_mode will be kept updated about RF kill state */
656 iwl_enable_rfkill_int(trans);
657
8d425517 658 hw_rfkill = iwl_is_rfkill_set(trans);
c9eec95c 659 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
d48e2074 660
a8b691e6 661 return 0;
e6bb4c9c
EG
662}
663
218733cf
EG
664static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
665 bool op_mode_leaving)
cc56feb2 666{
20d3b647 667 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
d23f78e6 668 bool hw_rfkill;
218733cf 669 unsigned long flags;
d23f78e6 670
ee7d737c
DS
671 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
672 iwl_disable_interrupts(trans);
673 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
674
7afe3705 675 iwl_pcie_apm_stop(trans);
cc56feb2 676
218733cf
EG
677 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
678 iwl_disable_interrupts(trans);
679 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1df06bdc 680
8d96bb61
EG
681 iwl_pcie_disable_ict(trans);
682
218733cf
EG
683 if (!op_mode_leaving) {
684 /*
685 * Even if we stop the HW, we still want the RF kill
686 * interrupt
687 */
688 iwl_enable_rfkill_int(trans);
689
690 /*
691 * Check again since the RF kill state may have changed while
692 * all the interrupts were disabled, in this case we couldn't
693 * receive the RF kill interrupt and update the state in the
694 * op_mode.
695 */
696 hw_rfkill = iwl_is_rfkill_set(trans);
697 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
698 }
cc56feb2
EG
699}
700
03905495
EG
701static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
702{
05f5b97e 703 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
704}
705
706static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
707{
05f5b97e 708 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
709}
710
711static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
712{
05f5b97e 713 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
714}
715
6a06b6c1
EG
716static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
717{
718 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR, reg | (3 << 24));
719 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
720}
721
722static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
723 u32 val)
724{
725 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
726 ((addr & 0x0000FFFF) | (3 << 24)));
727 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
728}
729
c6f600fc 730static void iwl_trans_pcie_configure(struct iwl_trans *trans,
9eae88fa 731 const struct iwl_trans_config *trans_cfg)
c6f600fc
MV
732{
733 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
734
735 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
b04db9ac 736 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
d663ee73
JB
737 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
738 trans_pcie->n_no_reclaim_cmds = 0;
739 else
740 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
741 if (trans_pcie->n_no_reclaim_cmds)
742 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
743 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
9eae88fa 744
b2cf410c
JB
745 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
746 if (trans_pcie->rx_buf_size_8k)
747 trans_pcie->rx_page_order = get_order(8 * 1024);
748 else
749 trans_pcie->rx_page_order = get_order(4 * 1024);
7c5ba4a8
JB
750
751 trans_pcie->wd_timeout =
752 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
d9fb6465
JB
753
754 trans_pcie->command_names = trans_cfg->command_names;
046db346 755 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
c6f600fc
MV
756}
757
d1ff5253 758void iwl_trans_pcie_free(struct iwl_trans *trans)
34c1b7ba 759{
20d3b647 760 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a42a1844 761
0aa86df6
JB
762 synchronize_irq(trans_pcie->pci_dev->irq);
763 tasklet_kill(&trans_pcie->irq_tasklet);
764
f02831be 765 iwl_pcie_tx_free(trans);
9805c446 766 iwl_pcie_rx_free(trans);
6379103e 767
a8b691e6
JB
768 free_irq(trans_pcie->pci_dev->irq, trans);
769 iwl_pcie_free_ict(trans);
a42a1844
EG
770
771 pci_disable_msi(trans_pcie->pci_dev);
05f5b97e 772 iounmap(trans_pcie->hw_base);
a42a1844
EG
773 pci_release_regions(trans_pcie->pci_dev);
774 pci_disable_device(trans_pcie->pci_dev);
59c647b6 775 kmem_cache_destroy(trans->dev_cmd_pool);
a42a1844 776
6d8f6eeb 777 kfree(trans);
34c1b7ba
EG
778}
779
47107e84
DF
780static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
781{
782 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
783
784 if (state)
01d651d4 785 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84 786 else
01d651d4 787 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84
DF
788}
789
c01a4047 790#ifdef CONFIG_PM_SLEEP
57210f7c
EG
791static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
792{
57210f7c
EG
793 return 0;
794}
795
796static int iwl_trans_pcie_resume(struct iwl_trans *trans)
797{
c9eec95c 798 bool hw_rfkill;
57210f7c 799
8c46bb70
EG
800 iwl_enable_rfkill_int(trans);
801
8d425517 802 hw_rfkill = iwl_is_rfkill_set(trans);
8c46bb70 803 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
8722c899 804
57210f7c
EG
805 return 0;
806}
c01a4047 807#endif /* CONFIG_PM_SLEEP */
57210f7c 808
7a65d170
EG
809static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent)
810{
811 int ret;
812
813 lockdep_assert_held(&trans->reg_lock);
814
815 /* this bit wakes up the NIC */
e139dc4a
LE
816 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
817 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
7a65d170
EG
818
819 /*
820 * These bits say the device is running, and should keep running for
821 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
822 * but they do not indicate that embedded SRAM is restored yet;
823 * 3945 and 4965 have volatile SRAM, and must save/restore contents
824 * to/from host DRAM when sleeping/waking for power-saving.
825 * Each direction takes approximately 1/4 millisecond; with this
826 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
827 * series of register accesses are expected (e.g. reading Event Log),
828 * to keep device from sleeping.
829 *
830 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
831 * SRAM is okay/restored. We don't check that here because this call
832 * is just for hardware register access; but GP1 MAC_SLEEP check is a
833 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
834 *
835 * 5000 series and later (including 1000 series) have non-volatile SRAM,
836 * and do not save/restore SRAM when power cycling.
837 */
838 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
839 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
840 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
841 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
842 if (unlikely(ret < 0)) {
843 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
844 if (!silent) {
845 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
846 WARN_ONCE(1,
847 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
848 val);
849 return false;
850 }
851 }
852
853 return true;
854}
855
856static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans)
857{
858 lockdep_assert_held(&trans->reg_lock);
e139dc4a
LE
859 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
860 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
7a65d170
EG
861 /*
862 * Above we read the CSR_GP_CNTRL register, which will flush
863 * any previous writes, but we need the write that clears the
864 * MAC_ACCESS_REQ bit to be performed before any other writes
865 * scheduled on different CPUs (after we drop reg_lock).
866 */
867 mmiowb();
868}
869
4fd442db
EG
870static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
871 void *buf, int dwords)
872{
873 unsigned long flags;
874 int offs, ret = 0;
875 u32 *vals = buf;
876
877 spin_lock_irqsave(&trans->reg_lock, flags);
abae2386 878 if (iwl_trans_grab_nic_access(trans, false)) {
4fd442db
EG
879 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
880 for (offs = 0; offs < dwords; offs++)
881 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
882 iwl_trans_release_nic_access(trans);
883 } else {
884 ret = -EBUSY;
885 }
886 spin_unlock_irqrestore(&trans->reg_lock, flags);
887 return ret;
888}
889
890static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
891 void *buf, int dwords)
892{
893 unsigned long flags;
894 int offs, ret = 0;
895 u32 *vals = buf;
896
897 spin_lock_irqsave(&trans->reg_lock, flags);
abae2386 898 if (iwl_trans_grab_nic_access(trans, false)) {
4fd442db
EG
899 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
900 for (offs = 0; offs < dwords; offs++)
01387ffd
EG
901 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
902 vals ? vals[offs] : 0);
4fd442db
EG
903 iwl_trans_release_nic_access(trans);
904 } else {
905 ret = -EBUSY;
906 }
907 spin_unlock_irqrestore(&trans->reg_lock, flags);
908 return ret;
909}
7a65d170 910
5f178cd2
EG
911#define IWL_FLUSH_WAIT_MS 2000
912
990aa6d7 913static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
5f178cd2 914{
8ad71bef 915 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 916 struct iwl_txq *txq;
5f178cd2
EG
917 struct iwl_queue *q;
918 int cnt;
919 unsigned long now = jiffies;
1c3fea82
EG
920 u32 scd_sram_addr;
921 u8 buf[16];
5f178cd2
EG
922 int ret = 0;
923
924 /* waiting for all the tx frames complete might take a while */
035f7ff2 925 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
9ba1947a 926 if (cnt == trans_pcie->cmd_queue)
5f178cd2 927 continue;
8ad71bef 928 txq = &trans_pcie->txq[cnt];
5f178cd2
EG
929 q = &txq->q;
930 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
931 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
932 msleep(1);
933
934 if (q->read_ptr != q->write_ptr) {
1c3fea82
EG
935 IWL_ERR(trans,
936 "fail to flush all tx fifo queues Q %d\n", cnt);
5f178cd2
EG
937 ret = -ETIMEDOUT;
938 break;
939 }
940 }
1c3fea82
EG
941
942 if (!ret)
943 return 0;
944
945 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
946 txq->q.read_ptr, txq->q.write_ptr);
947
948 scd_sram_addr = trans_pcie->scd_base_addr +
949 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
950 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
951
952 iwl_print_hex_error(trans, buf, sizeof(buf));
953
954 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
955 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
956 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
957
958 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
959 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
960 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
961 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
962 u32 tbl_dw =
963 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
964 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
965
966 if (cnt & 0x1)
967 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
968 else
969 tbl_dw = tbl_dw & 0x0000FFFF;
970
971 IWL_ERR(trans,
972 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
973 cnt, active ? "" : "in", fifo, tbl_dw,
974 iwl_read_prph(trans,
975 SCD_QUEUE_RDPTR(cnt)) & (txq->q.n_bd - 1),
976 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
977 }
978
5f178cd2
EG
979 return ret;
980}
981
e139dc4a
LE
982static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
983 u32 mask, u32 value)
984{
985 unsigned long flags;
986
987 spin_lock_irqsave(&trans->reg_lock, flags);
988 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
989 spin_unlock_irqrestore(&trans->reg_lock, flags);
990}
991
ff620849
EG
992static const char *get_fh_string(int cmd)
993{
d9fb6465 994#define IWL_CMD(x) case x: return #x
ff620849
EG
995 switch (cmd) {
996 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
997 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
998 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
999 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1000 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1001 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1002 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1003 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1004 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1005 default:
1006 return "UNKNOWN";
1007 }
d9fb6465 1008#undef IWL_CMD
ff620849
EG
1009}
1010
990aa6d7 1011int iwl_pcie_dump_fh(struct iwl_trans *trans, char **buf)
ff620849
EG
1012{
1013 int i;
ff620849
EG
1014 static const u32 fh_tbl[] = {
1015 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1016 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1017 FH_RSCSR_CHNL0_WPTR,
1018 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1019 FH_MEM_RSSR_SHARED_CTRL_REG,
1020 FH_MEM_RSSR_RX_STATUS_REG,
1021 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1022 FH_TSSR_TX_STATUS_REG,
1023 FH_TSSR_TX_ERROR_REG
1024 };
94543a8d
JB
1025
1026#ifdef CONFIG_IWLWIFI_DEBUGFS
1027 if (buf) {
1028 int pos = 0;
1029 size_t bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1030
ff620849
EG
1031 *buf = kmalloc(bufsz, GFP_KERNEL);
1032 if (!*buf)
1033 return -ENOMEM;
94543a8d 1034
ff620849
EG
1035 pos += scnprintf(*buf + pos, bufsz - pos,
1036 "FH register values:\n");
94543a8d
JB
1037
1038 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
ff620849
EG
1039 pos += scnprintf(*buf + pos, bufsz - pos,
1040 " %34s: 0X%08x\n",
1041 get_fh_string(fh_tbl[i]),
1042db2a 1042 iwl_read_direct32(trans, fh_tbl[i]));
94543a8d 1043
ff620849
EG
1044 return pos;
1045 }
1046#endif
94543a8d 1047
ff620849 1048 IWL_ERR(trans, "FH register values:\n");
94543a8d 1049 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
ff620849
EG
1050 IWL_ERR(trans, " %34s: 0X%08x\n",
1051 get_fh_string(fh_tbl[i]),
1042db2a 1052 iwl_read_direct32(trans, fh_tbl[i]));
94543a8d 1053
ff620849
EG
1054 return 0;
1055}
1056
1057static const char *get_csr_string(int cmd)
1058{
d9fb6465 1059#define IWL_CMD(x) case x: return #x
ff620849
EG
1060 switch (cmd) {
1061 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1062 IWL_CMD(CSR_INT_COALESCING);
1063 IWL_CMD(CSR_INT);
1064 IWL_CMD(CSR_INT_MASK);
1065 IWL_CMD(CSR_FH_INT_STATUS);
1066 IWL_CMD(CSR_GPIO_IN);
1067 IWL_CMD(CSR_RESET);
1068 IWL_CMD(CSR_GP_CNTRL);
1069 IWL_CMD(CSR_HW_REV);
1070 IWL_CMD(CSR_EEPROM_REG);
1071 IWL_CMD(CSR_EEPROM_GP);
1072 IWL_CMD(CSR_OTP_GP_REG);
1073 IWL_CMD(CSR_GIO_REG);
1074 IWL_CMD(CSR_GP_UCODE_REG);
1075 IWL_CMD(CSR_GP_DRIVER_REG);
1076 IWL_CMD(CSR_UCODE_DRV_GP1);
1077 IWL_CMD(CSR_UCODE_DRV_GP2);
1078 IWL_CMD(CSR_LED_REG);
1079 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1080 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1081 IWL_CMD(CSR_ANA_PLL_CFG);
1082 IWL_CMD(CSR_HW_REV_WA_REG);
1083 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1084 default:
1085 return "UNKNOWN";
1086 }
d9fb6465 1087#undef IWL_CMD
ff620849
EG
1088}
1089
990aa6d7 1090void iwl_pcie_dump_csr(struct iwl_trans *trans)
ff620849
EG
1091{
1092 int i;
1093 static const u32 csr_tbl[] = {
1094 CSR_HW_IF_CONFIG_REG,
1095 CSR_INT_COALESCING,
1096 CSR_INT,
1097 CSR_INT_MASK,
1098 CSR_FH_INT_STATUS,
1099 CSR_GPIO_IN,
1100 CSR_RESET,
1101 CSR_GP_CNTRL,
1102 CSR_HW_REV,
1103 CSR_EEPROM_REG,
1104 CSR_EEPROM_GP,
1105 CSR_OTP_GP_REG,
1106 CSR_GIO_REG,
1107 CSR_GP_UCODE_REG,
1108 CSR_GP_DRIVER_REG,
1109 CSR_UCODE_DRV_GP1,
1110 CSR_UCODE_DRV_GP2,
1111 CSR_LED_REG,
1112 CSR_DRAM_INT_TBL_REG,
1113 CSR_GIO_CHICKEN_BITS,
1114 CSR_ANA_PLL_CFG,
1115 CSR_HW_REV_WA_REG,
1116 CSR_DBG_HPET_MEM_REG
1117 };
1118 IWL_ERR(trans, "CSR values:\n");
1119 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1120 "CSR_INT_PERIODIC_REG)\n");
1121 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1122 IWL_ERR(trans, " %25s: 0X%08x\n",
1123 get_csr_string(csr_tbl[i]),
1042db2a 1124 iwl_read32(trans, csr_tbl[i]));
ff620849
EG
1125 }
1126}
1127
87e5666c
EG
1128#ifdef CONFIG_IWLWIFI_DEBUGFS
1129/* create and remove of files */
1130#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
5a878bf6 1131 if (!debugfs_create_file(#name, mode, parent, trans, \
87e5666c 1132 &iwl_dbgfs_##name##_ops)) \
9da987ac 1133 goto err; \
87e5666c
EG
1134} while (0)
1135
1136/* file operation */
1137#define DEBUGFS_READ_FUNC(name) \
1138static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1139 char __user *user_buf, \
1140 size_t count, loff_t *ppos);
1141
1142#define DEBUGFS_WRITE_FUNC(name) \
1143static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1144 const char __user *user_buf, \
1145 size_t count, loff_t *ppos);
1146
87e5666c
EG
1147#define DEBUGFS_READ_FILE_OPS(name) \
1148 DEBUGFS_READ_FUNC(name); \
1149static const struct file_operations iwl_dbgfs_##name##_ops = { \
1150 .read = iwl_dbgfs_##name##_read, \
234e3405 1151 .open = simple_open, \
87e5666c
EG
1152 .llseek = generic_file_llseek, \
1153};
1154
16db88ba
EG
1155#define DEBUGFS_WRITE_FILE_OPS(name) \
1156 DEBUGFS_WRITE_FUNC(name); \
1157static const struct file_operations iwl_dbgfs_##name##_ops = { \
1158 .write = iwl_dbgfs_##name##_write, \
234e3405 1159 .open = simple_open, \
16db88ba
EG
1160 .llseek = generic_file_llseek, \
1161};
1162
87e5666c
EG
1163#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1164 DEBUGFS_READ_FUNC(name); \
1165 DEBUGFS_WRITE_FUNC(name); \
1166static const struct file_operations iwl_dbgfs_##name##_ops = { \
1167 .write = iwl_dbgfs_##name##_write, \
1168 .read = iwl_dbgfs_##name##_read, \
234e3405 1169 .open = simple_open, \
87e5666c
EG
1170 .llseek = generic_file_llseek, \
1171};
1172
87e5666c 1173static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
20d3b647
JB
1174 char __user *user_buf,
1175 size_t count, loff_t *ppos)
8ad71bef 1176{
5a878bf6 1177 struct iwl_trans *trans = file->private_data;
8ad71bef 1178 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1179 struct iwl_txq *txq;
87e5666c
EG
1180 struct iwl_queue *q;
1181 char *buf;
1182 int pos = 0;
1183 int cnt;
1184 int ret;
1745e440
WYG
1185 size_t bufsz;
1186
035f7ff2 1187 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
87e5666c 1188
f9e75447 1189 if (!trans_pcie->txq)
87e5666c 1190 return -EAGAIN;
f9e75447 1191
87e5666c
EG
1192 buf = kzalloc(bufsz, GFP_KERNEL);
1193 if (!buf)
1194 return -ENOMEM;
1195
035f7ff2 1196 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
8ad71bef 1197 txq = &trans_pcie->txq[cnt];
87e5666c
EG
1198 q = &txq->q;
1199 pos += scnprintf(buf + pos, bufsz - pos,
9eae88fa 1200 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
87e5666c 1201 cnt, q->read_ptr, q->write_ptr,
9eae88fa
JB
1202 !!test_bit(cnt, trans_pcie->queue_used),
1203 !!test_bit(cnt, trans_pcie->queue_stopped));
87e5666c
EG
1204 }
1205 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1206 kfree(buf);
1207 return ret;
1208}
1209
1210static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
20d3b647
JB
1211 char __user *user_buf,
1212 size_t count, loff_t *ppos)
1213{
5a878bf6 1214 struct iwl_trans *trans = file->private_data;
20d3b647 1215 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1216 struct iwl_rxq *rxq = &trans_pcie->rxq;
87e5666c
EG
1217 char buf[256];
1218 int pos = 0;
1219 const size_t bufsz = sizeof(buf);
1220
1221 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1222 rxq->read);
1223 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1224 rxq->write);
1225 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1226 rxq->free_count);
1227 if (rxq->rb_stts) {
1228 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1229 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1230 } else {
1231 pos += scnprintf(buf + pos, bufsz - pos,
1232 "closed_rb_num: Not Allocated\n");
1233 }
1234 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1235}
1236
1f7b6172
EG
1237static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1238 char __user *user_buf,
20d3b647
JB
1239 size_t count, loff_t *ppos)
1240{
1f7b6172 1241 struct iwl_trans *trans = file->private_data;
20d3b647 1242 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1243 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1244
1245 int pos = 0;
1246 char *buf;
1247 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1248 ssize_t ret;
1249
1250 buf = kzalloc(bufsz, GFP_KERNEL);
f9e75447 1251 if (!buf)
1f7b6172 1252 return -ENOMEM;
1f7b6172
EG
1253
1254 pos += scnprintf(buf + pos, bufsz - pos,
1255 "Interrupt Statistics Report:\n");
1256
1257 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1258 isr_stats->hw);
1259 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1260 isr_stats->sw);
1261 if (isr_stats->sw || isr_stats->hw) {
1262 pos += scnprintf(buf + pos, bufsz - pos,
1263 "\tLast Restarting Code: 0x%X\n",
1264 isr_stats->err_code);
1265 }
1266#ifdef CONFIG_IWLWIFI_DEBUG
1267 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1268 isr_stats->sch);
1269 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1270 isr_stats->alive);
1271#endif
1272 pos += scnprintf(buf + pos, bufsz - pos,
1273 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1274
1275 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1276 isr_stats->ctkill);
1277
1278 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1279 isr_stats->wakeup);
1280
1281 pos += scnprintf(buf + pos, bufsz - pos,
1282 "Rx command responses:\t\t %u\n", isr_stats->rx);
1283
1284 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1285 isr_stats->tx);
1286
1287 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1288 isr_stats->unhandled);
1289
1290 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1291 kfree(buf);
1292 return ret;
1293}
1294
1295static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1296 const char __user *user_buf,
1297 size_t count, loff_t *ppos)
1298{
1299 struct iwl_trans *trans = file->private_data;
20d3b647 1300 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1301 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1302
1303 char buf[8];
1304 int buf_size;
1305 u32 reset_flag;
1306
1307 memset(buf, 0, sizeof(buf));
1308 buf_size = min(count, sizeof(buf) - 1);
1309 if (copy_from_user(buf, user_buf, buf_size))
1310 return -EFAULT;
1311 if (sscanf(buf, "%x", &reset_flag) != 1)
1312 return -EFAULT;
1313 if (reset_flag == 0)
1314 memset(isr_stats, 0, sizeof(*isr_stats));
1315
1316 return count;
1317}
1318
16db88ba 1319static ssize_t iwl_dbgfs_csr_write(struct file *file,
20d3b647
JB
1320 const char __user *user_buf,
1321 size_t count, loff_t *ppos)
16db88ba
EG
1322{
1323 struct iwl_trans *trans = file->private_data;
1324 char buf[8];
1325 int buf_size;
1326 int csr;
1327
1328 memset(buf, 0, sizeof(buf));
1329 buf_size = min(count, sizeof(buf) - 1);
1330 if (copy_from_user(buf, user_buf, buf_size))
1331 return -EFAULT;
1332 if (sscanf(buf, "%d", &csr) != 1)
1333 return -EFAULT;
1334
990aa6d7 1335 iwl_pcie_dump_csr(trans);
16db88ba
EG
1336
1337 return count;
1338}
1339
16db88ba 1340static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
20d3b647
JB
1341 char __user *user_buf,
1342 size_t count, loff_t *ppos)
16db88ba
EG
1343{
1344 struct iwl_trans *trans = file->private_data;
94543a8d 1345 char *buf = NULL;
16db88ba
EG
1346 int pos = 0;
1347 ssize_t ret = -EFAULT;
1348
990aa6d7 1349 ret = pos = iwl_pcie_dump_fh(trans, &buf);
16db88ba
EG
1350 if (buf) {
1351 ret = simple_read_from_buffer(user_buf,
1352 count, ppos, buf, pos);
1353 kfree(buf);
1354 }
1355
1356 return ret;
1357}
1358
48dffd39
JB
1359static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
1360 const char __user *user_buf,
1361 size_t count, loff_t *ppos)
1362{
1363 struct iwl_trans *trans = file->private_data;
1364
1365 if (!trans->op_mode)
1366 return -EAGAIN;
1367
24172f39 1368 local_bh_disable();
48dffd39 1369 iwl_op_mode_nic_error(trans->op_mode);
24172f39 1370 local_bh_enable();
48dffd39
JB
1371
1372 return count;
1373}
1374
1f7b6172 1375DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
16db88ba 1376DEBUGFS_READ_FILE_OPS(fh_reg);
87e5666c
EG
1377DEBUGFS_READ_FILE_OPS(rx_queue);
1378DEBUGFS_READ_FILE_OPS(tx_queue);
16db88ba 1379DEBUGFS_WRITE_FILE_OPS(csr);
48dffd39 1380DEBUGFS_WRITE_FILE_OPS(fw_restart);
87e5666c
EG
1381
1382/*
1383 * Create the debugfs files and directories
1384 *
1385 */
1386static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647 1387 struct dentry *dir)
87e5666c 1388{
87e5666c
EG
1389 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1390 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1f7b6172 1391 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
16db88ba
EG
1392 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1393 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
48dffd39 1394 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
87e5666c 1395 return 0;
9da987ac
MV
1396
1397err:
1398 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1399 return -ENOMEM;
87e5666c
EG
1400}
1401#else
1402static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647
JB
1403 struct dentry *dir)
1404{
1405 return 0;
1406}
87e5666c
EG
1407#endif /*CONFIG_IWLWIFI_DEBUGFS */
1408
d1ff5253 1409static const struct iwl_trans_ops trans_ops_pcie = {
57a1dc89 1410 .start_hw = iwl_trans_pcie_start_hw,
cc56feb2 1411 .stop_hw = iwl_trans_pcie_stop_hw,
ed6a3803 1412 .fw_alive = iwl_trans_pcie_fw_alive,
cf614297 1413 .start_fw = iwl_trans_pcie_start_fw,
e6bb4c9c 1414 .stop_device = iwl_trans_pcie_stop_device,
48d42c42 1415
ddaf5a5b
JB
1416 .d3_suspend = iwl_trans_pcie_d3_suspend,
1417 .d3_resume = iwl_trans_pcie_d3_resume,
2dd4f9f7 1418
f02831be 1419 .send_cmd = iwl_trans_pcie_send_hcmd,
c85eb619 1420
e6bb4c9c 1421 .tx = iwl_trans_pcie_tx,
a0eaad71 1422 .reclaim = iwl_trans_pcie_reclaim,
34c1b7ba 1423
d0624be6 1424 .txq_disable = iwl_trans_pcie_txq_disable,
4beaf6c2 1425 .txq_enable = iwl_trans_pcie_txq_enable,
34c1b7ba 1426
87e5666c 1427 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
5f178cd2 1428
990aa6d7 1429 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
5f178cd2 1430
c01a4047 1431#ifdef CONFIG_PM_SLEEP
57210f7c
EG
1432 .suspend = iwl_trans_pcie_suspend,
1433 .resume = iwl_trans_pcie_resume,
c01a4047 1434#endif
03905495
EG
1435 .write8 = iwl_trans_pcie_write8,
1436 .write32 = iwl_trans_pcie_write32,
1437 .read32 = iwl_trans_pcie_read32,
6a06b6c1
EG
1438 .read_prph = iwl_trans_pcie_read_prph,
1439 .write_prph = iwl_trans_pcie_write_prph,
4fd442db
EG
1440 .read_mem = iwl_trans_pcie_read_mem,
1441 .write_mem = iwl_trans_pcie_write_mem,
c6f600fc 1442 .configure = iwl_trans_pcie_configure,
47107e84 1443 .set_pmi = iwl_trans_pcie_set_pmi,
7a65d170 1444 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
e139dc4a
LE
1445 .release_nic_access = iwl_trans_pcie_release_nic_access,
1446 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
e6bb4c9c 1447};
a42a1844 1448
87ce05a2 1449struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
035f7ff2
EG
1450 const struct pci_device_id *ent,
1451 const struct iwl_cfg *cfg)
a42a1844 1452{
a42a1844
EG
1453 struct iwl_trans_pcie *trans_pcie;
1454 struct iwl_trans *trans;
1455 u16 pci_cmd;
1456 int err;
1457
1458 trans = kzalloc(sizeof(struct iwl_trans) +
20d3b647 1459 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
a42a1844 1460
dbeca583 1461 if (!trans)
a42a1844
EG
1462 return NULL;
1463
1464 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1465
1466 trans->ops = &trans_ops_pcie;
035f7ff2 1467 trans->cfg = cfg;
a42a1844 1468 trans_pcie->trans = trans;
7b11488f 1469 spin_lock_init(&trans_pcie->irq_lock);
13df1aab 1470 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
a42a1844
EG
1471
1472 /* W/A - seems to solve weird behavior. We need to remove this if we
1473 * don't want to stay in L1 all the time. This wastes a lot of power */
1474 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
20d3b647 1475 PCIE_LINK_STATE_CLKPM);
a42a1844
EG
1476
1477 if (pci_enable_device(pdev)) {
1478 err = -ENODEV;
1479 goto out_no_pci;
1480 }
1481
1482 pci_set_master(pdev);
1483
1484 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
1485 if (!err)
1486 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
1487 if (err) {
1488 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1489 if (!err)
1490 err = pci_set_consistent_dma_mask(pdev,
20d3b647 1491 DMA_BIT_MASK(32));
a42a1844
EG
1492 /* both attempts failed: */
1493 if (err) {
6a4b09f8 1494 dev_err(&pdev->dev, "No suitable DMA available\n");
a42a1844
EG
1495 goto out_pci_disable_device;
1496 }
1497 }
1498
1499 err = pci_request_regions(pdev, DRV_NAME);
1500 if (err) {
6a4b09f8 1501 dev_err(&pdev->dev, "pci_request_regions failed\n");
a42a1844
EG
1502 goto out_pci_disable_device;
1503 }
1504
05f5b97e 1505 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
a42a1844 1506 if (!trans_pcie->hw_base) {
6a4b09f8 1507 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
a42a1844
EG
1508 err = -ENODEV;
1509 goto out_pci_release_regions;
1510 }
1511
a42a1844
EG
1512 /* We disable the RETRY_TIMEOUT register (0x41) to keep
1513 * PCI Tx retries from interfering with C3 CPU state */
1514 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
1515
1516 err = pci_enable_msi(pdev);
9f904b38 1517 if (err) {
6a4b09f8 1518 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
9f904b38
EG
1519 /* enable rfkill interrupt: hw bug w/a */
1520 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1521 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1522 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1523 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1524 }
1525 }
a42a1844
EG
1526
1527 trans->dev = &pdev->dev;
a42a1844 1528 trans_pcie->pci_dev = pdev;
08079a49 1529 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
99673ee5 1530 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
9ca85961
EG
1531 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
1532 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
a42a1844 1533
69a10b29 1534 /* Initialize the wait queue for commands */
f946b529 1535 init_waitqueue_head(&trans_pcie->wait_command_queue);
8b5bed90 1536 spin_lock_init(&trans->reg_lock);
69a10b29 1537
3ec45882
JB
1538 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
1539 "iwl_cmd_pool:%s", dev_name(trans->dev));
59c647b6
EG
1540
1541 trans->dev_cmd_headroom = 0;
1542 trans->dev_cmd_pool =
3ec45882 1543 kmem_cache_create(trans->dev_cmd_pool_name,
59c647b6
EG
1544 sizeof(struct iwl_device_cmd)
1545 + trans->dev_cmd_headroom,
1546 sizeof(void *),
1547 SLAB_HWCACHE_ALIGN,
1548 NULL);
1549
1550 if (!trans->dev_cmd_pool)
1551 goto out_pci_disable_msi;
1552
a8b691e6
JB
1553 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1554
1555 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
1556 iwl_pcie_tasklet, (unsigned long)trans);
1557
1558 if (iwl_pcie_alloc_ict(trans))
1559 goto out_free_cmd_pool;
1560
1561 err = request_irq(pdev->irq, iwl_pcie_isr_ict,
1562 IRQF_SHARED, DRV_NAME, trans);
1563 if (err) {
1564 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
1565 goto out_free_ict;
1566 }
1567
a42a1844
EG
1568 return trans;
1569
a8b691e6
JB
1570out_free_ict:
1571 iwl_pcie_free_ict(trans);
1572out_free_cmd_pool:
1573 kmem_cache_destroy(trans->dev_cmd_pool);
59c647b6
EG
1574out_pci_disable_msi:
1575 pci_disable_msi(pdev);
a42a1844
EG
1576out_pci_release_regions:
1577 pci_release_regions(pdev);
1578out_pci_disable_device:
1579 pci_disable_device(pdev);
1580out_no_pci:
1581 kfree(trans);
1582 return NULL;
1583}