Commit | Line | Data |
---|---|---|
c85eb619 EG |
1 | /****************************************************************************** |
2 | * | |
3 | * This file is provided under a dual BSD/GPLv2 license. When using or | |
4 | * redistributing this file, you may do so under either license. | |
5 | * | |
6 | * GPL LICENSE SUMMARY | |
7 | * | |
4e318262 | 8 | * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved. |
c85eb619 EG |
9 | * |
10 | * This program is free software; you can redistribute it and/or modify | |
11 | * it under the terms of version 2 of the GNU General Public License as | |
12 | * published by the Free Software Foundation. | |
13 | * | |
14 | * This program is distributed in the hope that it will be useful, but | |
15 | * WITHOUT ANY WARRANTY; without even the implied warranty of | |
16 | * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU | |
17 | * General Public License for more details. | |
18 | * | |
19 | * You should have received a copy of the GNU General Public License | |
20 | * along with this program; if not, write to the Free Software | |
21 | * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110, | |
22 | * USA | |
23 | * | |
24 | * The full GNU General Public License is included in this distribution | |
25 | * in the file called LICENSE.GPL. | |
26 | * | |
27 | * Contact Information: | |
28 | * Intel Linux Wireless <ilw@linux.intel.com> | |
29 | * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497 | |
30 | * | |
31 | * BSD LICENSE | |
32 | * | |
4e318262 | 33 | * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved. |
c85eb619 EG |
34 | * All rights reserved. |
35 | * | |
36 | * Redistribution and use in source and binary forms, with or without | |
37 | * modification, are permitted provided that the following conditions | |
38 | * are met: | |
39 | * | |
40 | * * Redistributions of source code must retain the above copyright | |
41 | * notice, this list of conditions and the following disclaimer. | |
42 | * * Redistributions in binary form must reproduce the above copyright | |
43 | * notice, this list of conditions and the following disclaimer in | |
44 | * the documentation and/or other materials provided with the | |
45 | * distribution. | |
46 | * * Neither the name Intel Corporation nor the names of its | |
47 | * contributors may be used to endorse or promote products derived | |
48 | * from this software without specific prior written permission. | |
49 | * | |
50 | * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS | |
51 | * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT | |
52 | * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR | |
53 | * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT | |
54 | * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL, | |
55 | * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT | |
56 | * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE, | |
57 | * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY | |
58 | * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT | |
59 | * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE | |
60 | * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE. | |
61 | * | |
62 | *****************************************************************************/ | |
a42a1844 EG |
63 | #include <linux/pci.h> |
64 | #include <linux/pci-aspm.h> | |
e6bb4c9c | 65 | #include <linux/interrupt.h> |
87e5666c | 66 | #include <linux/debugfs.h> |
cf614297 | 67 | #include <linux/sched.h> |
6d8f6eeb EG |
68 | #include <linux/bitops.h> |
69 | #include <linux/gfp.h> | |
e6bb4c9c | 70 | |
82575102 | 71 | #include "iwl-drv.h" |
c85eb619 | 72 | #include "iwl-trans.h" |
522376d2 EG |
73 | #include "iwl-csr.h" |
74 | #include "iwl-prph.h" | |
7a10e3e4 | 75 | #include "iwl-agn-hw.h" |
6468a01a | 76 | #include "internal.h" |
6238b008 | 77 | /* FIXME: need to abstract out TX command (once we know what it looks like) */ |
1023fdc4 | 78 | #include "dvm/commands.h" |
0439bb62 | 79 | |
c6f600fc | 80 | #define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \ |
035f7ff2 | 81 | (((1<<trans->cfg->base_params->num_of_queues) - 1) &\ |
c6f600fc MV |
82 | (~(1<<(trans_pcie)->cmd_queue))) |
83 | ||
5a878bf6 | 84 | static int iwl_trans_rx_alloc(struct iwl_trans *trans) |
c85eb619 | 85 | { |
20d3b647 | 86 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
990aa6d7 | 87 | struct iwl_rxq *rxq = &trans_pcie->rxq; |
1042db2a | 88 | struct device *dev = trans->dev; |
c85eb619 | 89 | |
5a878bf6 | 90 | memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq)); |
c85eb619 EG |
91 | |
92 | spin_lock_init(&rxq->lock); | |
c85eb619 EG |
93 | |
94 | if (WARN_ON(rxq->bd || rxq->rb_stts)) | |
95 | return -EINVAL; | |
96 | ||
97 | /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */ | |
84c816da DH |
98 | rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE, |
99 | &rxq->bd_dma, GFP_KERNEL); | |
c85eb619 EG |
100 | if (!rxq->bd) |
101 | goto err_bd; | |
c85eb619 EG |
102 | |
103 | /*Allocate the driver's pointer to receive buffer status */ | |
84c816da DH |
104 | rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts), |
105 | &rxq->rb_stts_dma, GFP_KERNEL); | |
c85eb619 EG |
106 | if (!rxq->rb_stts) |
107 | goto err_rb_stts; | |
c85eb619 EG |
108 | |
109 | return 0; | |
110 | ||
111 | err_rb_stts: | |
a0f6b0a2 | 112 | dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE, |
20d3b647 | 113 | rxq->bd, rxq->bd_dma); |
c85eb619 EG |
114 | memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma)); |
115 | rxq->bd = NULL; | |
116 | err_bd: | |
117 | return -ENOMEM; | |
118 | } | |
119 | ||
5a878bf6 | 120 | static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans) |
c85eb619 | 121 | { |
20d3b647 | 122 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
990aa6d7 | 123 | struct iwl_rxq *rxq = &trans_pcie->rxq; |
a0f6b0a2 | 124 | int i; |
c85eb619 EG |
125 | |
126 | /* Fill the rx_used queue with _all_ of the Rx buffers */ | |
127 | for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) { | |
128 | /* In the reset function, these buffers may have been allocated | |
129 | * to an SKB, so we need to unmap and free potential storage */ | |
130 | if (rxq->pool[i].page != NULL) { | |
1042db2a | 131 | dma_unmap_page(trans->dev, rxq->pool[i].page_dma, |
20d3b647 JB |
132 | PAGE_SIZE << trans_pcie->rx_page_order, |
133 | DMA_FROM_DEVICE); | |
790428b6 | 134 | __free_pages(rxq->pool[i].page, |
b2cf410c | 135 | trans_pcie->rx_page_order); |
c85eb619 EG |
136 | rxq->pool[i].page = NULL; |
137 | } | |
138 | list_add_tail(&rxq->pool[i].list, &rxq->rx_used); | |
139 | } | |
a0f6b0a2 EG |
140 | } |
141 | ||
990aa6d7 | 142 | static void iwl_trans_rx_hw_init(struct iwl_trans *trans, struct iwl_rxq *rxq) |
ab697a9f | 143 | { |
b2cf410c | 144 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
ab697a9f EG |
145 | u32 rb_size; |
146 | const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */ | |
c17d0681 | 147 | u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */ |
ab697a9f | 148 | |
b2cf410c | 149 | if (trans_pcie->rx_buf_size_8k) |
ab697a9f EG |
150 | rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K; |
151 | else | |
152 | rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K; | |
153 | ||
154 | /* Stop Rx DMA */ | |
1042db2a | 155 | iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0); |
ab697a9f EG |
156 | |
157 | /* Reset driver's Rx queue write index */ | |
1042db2a | 158 | iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0); |
ab697a9f EG |
159 | |
160 | /* Tell device where to find RBD circular buffer in DRAM */ | |
1042db2a | 161 | iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG, |
ab697a9f EG |
162 | (u32)(rxq->bd_dma >> 8)); |
163 | ||
164 | /* Tell device where in DRAM to update its Rx status */ | |
1042db2a | 165 | iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG, |
ab697a9f EG |
166 | rxq->rb_stts_dma >> 4); |
167 | ||
168 | /* Enable Rx DMA | |
169 | * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in | |
170 | * the credit mechanism in 5000 HW RX FIFO | |
171 | * Direct rx interrupts to hosts | |
172 | * Rx buffer size 4 or 8k | |
173 | * RB timeout 0x10 | |
174 | * 256 RBDs | |
175 | */ | |
1042db2a | 176 | iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, |
ab697a9f EG |
177 | FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL | |
178 | FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY | | |
179 | FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL | | |
ab697a9f EG |
180 | rb_size| |
181 | (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)| | |
182 | (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS)); | |
183 | ||
184 | /* Set interrupt coalescing timer to default (2048 usecs) */ | |
1042db2a | 185 | iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF); |
ab697a9f EG |
186 | } |
187 | ||
5a878bf6 | 188 | static int iwl_rx_init(struct iwl_trans *trans) |
a0f6b0a2 | 189 | { |
20d3b647 | 190 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
990aa6d7 | 191 | struct iwl_rxq *rxq = &trans_pcie->rxq; |
5a878bf6 | 192 | |
a0f6b0a2 EG |
193 | int i, err; |
194 | unsigned long flags; | |
195 | ||
196 | if (!rxq->bd) { | |
5a878bf6 | 197 | err = iwl_trans_rx_alloc(trans); |
a0f6b0a2 EG |
198 | if (err) |
199 | return err; | |
200 | } | |
201 | ||
202 | spin_lock_irqsave(&rxq->lock, flags); | |
203 | INIT_LIST_HEAD(&rxq->rx_free); | |
204 | INIT_LIST_HEAD(&rxq->rx_used); | |
205 | ||
c6125985 EG |
206 | INIT_WORK(&trans_pcie->rx_replenish, |
207 | iwl_pcie_rx_replenish_work); | |
208 | ||
5a878bf6 | 209 | iwl_trans_rxq_free_rx_bufs(trans); |
c85eb619 EG |
210 | |
211 | for (i = 0; i < RX_QUEUE_SIZE; i++) | |
212 | rxq->queue[i] = NULL; | |
213 | ||
214 | /* Set us so that we have processed and used all buffers, but have | |
215 | * not restocked the Rx queue with fresh buffers */ | |
216 | rxq->read = rxq->write = 0; | |
217 | rxq->write_actual = 0; | |
218 | rxq->free_count = 0; | |
219 | spin_unlock_irqrestore(&rxq->lock, flags); | |
220 | ||
990aa6d7 | 221 | iwl_pcie_rx_replenish(trans); |
ab697a9f | 222 | |
fd656935 | 223 | iwl_trans_rx_hw_init(trans, rxq); |
ab697a9f | 224 | |
7b11488f | 225 | spin_lock_irqsave(&trans_pcie->irq_lock, flags); |
ab697a9f | 226 | rxq->need_update = 1; |
990aa6d7 | 227 | iwl_pcie_rxq_inc_wr_ptr(trans, rxq); |
7b11488f | 228 | spin_unlock_irqrestore(&trans_pcie->irq_lock, flags); |
ab697a9f | 229 | |
c85eb619 EG |
230 | return 0; |
231 | } | |
232 | ||
5a878bf6 | 233 | static void iwl_trans_pcie_rx_free(struct iwl_trans *trans) |
a0f6b0a2 | 234 | { |
20d3b647 | 235 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
990aa6d7 | 236 | struct iwl_rxq *rxq = &trans_pcie->rxq; |
a0f6b0a2 EG |
237 | unsigned long flags; |
238 | ||
239 | /*if rxq->bd is NULL, it means that nothing has been allocated, | |
240 | * exit now */ | |
241 | if (!rxq->bd) { | |
5a878bf6 | 242 | IWL_DEBUG_INFO(trans, "Free NULL rx context\n"); |
a0f6b0a2 EG |
243 | return; |
244 | } | |
245 | ||
246 | spin_lock_irqsave(&rxq->lock, flags); | |
5a878bf6 | 247 | iwl_trans_rxq_free_rx_bufs(trans); |
a0f6b0a2 EG |
248 | spin_unlock_irqrestore(&rxq->lock, flags); |
249 | ||
1042db2a | 250 | dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE, |
a0f6b0a2 EG |
251 | rxq->bd, rxq->bd_dma); |
252 | memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma)); | |
253 | rxq->bd = NULL; | |
254 | ||
255 | if (rxq->rb_stts) | |
1042db2a | 256 | dma_free_coherent(trans->dev, |
a0f6b0a2 EG |
257 | sizeof(struct iwl_rb_status), |
258 | rxq->rb_stts, rxq->rb_stts_dma); | |
259 | else | |
5a878bf6 | 260 | IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n"); |
a0f6b0a2 EG |
261 | memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma)); |
262 | rxq->rb_stts = NULL; | |
263 | } | |
264 | ||
6d8f6eeb | 265 | static int iwl_trans_rx_stop(struct iwl_trans *trans) |
c2c52e8b EG |
266 | { |
267 | ||
268 | /* stop Rx DMA */ | |
1042db2a EG |
269 | iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0); |
270 | return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG, | |
20d3b647 | 271 | FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000); |
c2c52e8b EG |
272 | } |
273 | ||
20d3b647 JB |
274 | static int iwlagn_alloc_dma_ptr(struct iwl_trans *trans, |
275 | struct iwl_dma_ptr *ptr, size_t size) | |
02aca585 EG |
276 | { |
277 | if (WARN_ON(ptr->addr)) | |
278 | return -EINVAL; | |
279 | ||
1042db2a | 280 | ptr->addr = dma_alloc_coherent(trans->dev, size, |
02aca585 EG |
281 | &ptr->dma, GFP_KERNEL); |
282 | if (!ptr->addr) | |
283 | return -ENOMEM; | |
284 | ptr->size = size; | |
285 | return 0; | |
286 | } | |
287 | ||
20d3b647 JB |
288 | static void iwlagn_free_dma_ptr(struct iwl_trans *trans, |
289 | struct iwl_dma_ptr *ptr) | |
1359ca4f EG |
290 | { |
291 | if (unlikely(!ptr->addr)) | |
292 | return; | |
293 | ||
1042db2a | 294 | dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma); |
1359ca4f EG |
295 | memset(ptr, 0, sizeof(*ptr)); |
296 | } | |
297 | ||
7c5ba4a8 JB |
298 | static void iwl_trans_pcie_queue_stuck_timer(unsigned long data) |
299 | { | |
990aa6d7 | 300 | struct iwl_txq *txq = (void *)data; |
e9d364de | 301 | struct iwl_queue *q = &txq->q; |
7c5ba4a8 JB |
302 | struct iwl_trans_pcie *trans_pcie = txq->trans_pcie; |
303 | struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie); | |
f22d3328 | 304 | u32 scd_sram_addr = trans_pcie->scd_base_addr + |
0adb52de | 305 | SCD_TX_STTS_QUEUE_OFFSET(txq->q.id); |
f22d3328 EG |
306 | u8 buf[16]; |
307 | int i; | |
7c5ba4a8 JB |
308 | |
309 | spin_lock(&txq->lock); | |
310 | /* check if triggered erroneously */ | |
311 | if (txq->q.read_ptr == txq->q.write_ptr) { | |
312 | spin_unlock(&txq->lock); | |
313 | return; | |
314 | } | |
315 | spin_unlock(&txq->lock); | |
316 | ||
7c5ba4a8 JB |
317 | IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id, |
318 | jiffies_to_msecs(trans_pcie->wd_timeout)); | |
319 | IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n", | |
320 | txq->q.read_ptr, txq->q.write_ptr); | |
7c5ba4a8 | 321 | |
f22d3328 EG |
322 | iwl_read_targ_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf)); |
323 | ||
324 | iwl_print_hex_error(trans, buf, sizeof(buf)); | |
325 | ||
326 | for (i = 0; i < FH_TCSR_CHNL_NUM; i++) | |
327 | IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i, | |
328 | iwl_read_direct32(trans, FH_TX_TRB_REG(i))); | |
329 | ||
12af0468 EG |
330 | for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) { |
331 | u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i)); | |
332 | u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7; | |
333 | bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE)); | |
334 | u32 tbl_dw = | |
335 | iwl_read_targ_mem(trans, | |
336 | trans_pcie->scd_base_addr + | |
337 | SCD_TRANS_TBL_OFFSET_QUEUE(i)); | |
338 | ||
339 | if (i & 0x1) | |
340 | tbl_dw = (tbl_dw & 0xFFFF0000) >> 16; | |
341 | else | |
342 | tbl_dw = tbl_dw & 0x0000FFFF; | |
343 | ||
344 | IWL_ERR(trans, | |
345 | "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n", | |
346 | i, active ? "" : "in", fifo, tbl_dw, | |
347 | iwl_read_prph(trans, | |
348 | SCD_QUEUE_RDPTR(i)) & (txq->q.n_bd - 1), | |
349 | iwl_read_prph(trans, SCD_QUEUE_WRPTR(i))); | |
350 | } | |
7c5ba4a8 | 351 | |
e9d364de EG |
352 | for (i = q->read_ptr; i != q->write_ptr; |
353 | i = iwl_queue_inc_wrap(i, q->n_bd)) { | |
354 | struct iwl_tx_cmd *tx_cmd = | |
355 | (struct iwl_tx_cmd *)txq->entries[i].cmd->payload; | |
356 | IWL_ERR(trans, "scratch %d = 0x%08x\n", i, | |
357 | get_unaligned_le32(&tx_cmd->scratch)); | |
358 | } | |
359 | ||
7c5ba4a8 JB |
360 | iwl_op_mode_nic_error(trans->op_mode); |
361 | } | |
362 | ||
6d8f6eeb | 363 | static int iwl_trans_txq_alloc(struct iwl_trans *trans, |
990aa6d7 | 364 | struct iwl_txq *txq, int slots_num, |
20d3b647 | 365 | u32 txq_id) |
02aca585 | 366 | { |
20d3b647 | 367 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
ab9e212e | 368 | size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX; |
02aca585 EG |
369 | int i; |
370 | ||
bf8440e6 | 371 | if (WARN_ON(txq->entries || txq->tfds)) |
02aca585 EG |
372 | return -EINVAL; |
373 | ||
7c5ba4a8 JB |
374 | setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer, |
375 | (unsigned long)txq); | |
376 | txq->trans_pcie = trans_pcie; | |
377 | ||
1359ca4f EG |
378 | txq->q.n_window = slots_num; |
379 | ||
bf8440e6 | 380 | txq->entries = kcalloc(slots_num, |
990aa6d7 | 381 | sizeof(struct iwl_pcie_txq_entry), |
bf8440e6 | 382 | GFP_KERNEL); |
02aca585 | 383 | |
bf8440e6 | 384 | if (!txq->entries) |
02aca585 EG |
385 | goto error; |
386 | ||
c6f600fc | 387 | if (txq_id == trans_pcie->cmd_queue) |
dfa2bdba | 388 | for (i = 0; i < slots_num; i++) { |
bf8440e6 JB |
389 | txq->entries[i].cmd = |
390 | kmalloc(sizeof(struct iwl_device_cmd), | |
391 | GFP_KERNEL); | |
392 | if (!txq->entries[i].cmd) | |
dfa2bdba EG |
393 | goto error; |
394 | } | |
02aca585 | 395 | |
02aca585 EG |
396 | /* Circular buffer of transmit frame descriptors (TFDs), |
397 | * shared with device */ | |
1042db2a | 398 | txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz, |
6d8f6eeb | 399 | &txq->q.dma_addr, GFP_KERNEL); |
02aca585 | 400 | if (!txq->tfds) { |
6d8f6eeb | 401 | IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz); |
02aca585 EG |
402 | goto error; |
403 | } | |
404 | txq->q.id = txq_id; | |
405 | ||
406 | return 0; | |
407 | error: | |
bf8440e6 | 408 | if (txq->entries && txq_id == trans_pcie->cmd_queue) |
02aca585 | 409 | for (i = 0; i < slots_num; i++) |
bf8440e6 JB |
410 | kfree(txq->entries[i].cmd); |
411 | kfree(txq->entries); | |
412 | txq->entries = NULL; | |
02aca585 EG |
413 | |
414 | return -ENOMEM; | |
415 | ||
416 | } | |
417 | ||
990aa6d7 | 418 | static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_txq *txq, |
9eae88fa | 419 | int slots_num, u32 txq_id) |
02aca585 EG |
420 | { |
421 | int ret; | |
422 | ||
423 | txq->need_update = 0; | |
02aca585 | 424 | |
02aca585 EG |
425 | /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise |
426 | * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */ | |
427 | BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1)); | |
428 | ||
429 | /* Initialize queue's high/low-water marks, and head/tail indexes */ | |
6d8f6eeb | 430 | ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num, |
02aca585 EG |
431 | txq_id); |
432 | if (ret) | |
433 | return ret; | |
434 | ||
015c15e1 JB |
435 | spin_lock_init(&txq->lock); |
436 | ||
02aca585 EG |
437 | /* |
438 | * Tell nic where to find circular buffer of Tx Frame Descriptors for | |
439 | * given Tx queue, and enable the DMA channel used for that queue. | |
440 | * Circular buffer (TFD queue in DRAM) physical base address */ | |
1042db2a | 441 | iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id), |
02aca585 EG |
442 | txq->q.dma_addr >> 8); |
443 | ||
444 | return 0; | |
445 | } | |
446 | ||
6c3fd3f0 | 447 | /* |
990aa6d7 | 448 | * iwl_pcie_txq_unmap - Unmap any remaining DMA mappings and free skb's |
c170b867 | 449 | */ |
990aa6d7 | 450 | void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id) |
c170b867 | 451 | { |
8ad71bef | 452 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
990aa6d7 | 453 | struct iwl_txq *txq = &trans_pcie->txq[txq_id]; |
c170b867 | 454 | struct iwl_queue *q = &txq->q; |
39644e9a | 455 | enum dma_data_direction dma_dir; |
c170b867 EG |
456 | |
457 | if (!q->n_bd) | |
458 | return; | |
459 | ||
39644e9a EG |
460 | /* In the command queue, all the TBs are mapped as BIDI |
461 | * so unmap them as such. | |
462 | */ | |
c6f600fc | 463 | if (txq_id == trans_pcie->cmd_queue) |
39644e9a | 464 | dma_dir = DMA_BIDIRECTIONAL; |
015c15e1 | 465 | else |
39644e9a EG |
466 | dma_dir = DMA_TO_DEVICE; |
467 | ||
015c15e1 | 468 | spin_lock_bh(&txq->lock); |
c170b867 | 469 | while (q->write_ptr != q->read_ptr) { |
990aa6d7 | 470 | iwl_pcie_txq_free_tfd(trans, txq, dma_dir); |
c170b867 EG |
471 | q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd); |
472 | } | |
015c15e1 | 473 | spin_unlock_bh(&txq->lock); |
c170b867 EG |
474 | } |
475 | ||
990aa6d7 EG |
476 | /* |
477 | * iwl_txq_free - Deallocate DMA queue. | |
1359ca4f EG |
478 | * @txq: Transmit queue to deallocate. |
479 | * | |
480 | * Empty queue by removing and destroying all BD's. | |
481 | * Free all buffers. | |
482 | * 0-fill, but do not free "txq" descriptor structure. | |
483 | */ | |
990aa6d7 | 484 | static void iwl_txq_free(struct iwl_trans *trans, int txq_id) |
1359ca4f | 485 | { |
8ad71bef | 486 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
990aa6d7 | 487 | struct iwl_txq *txq = &trans_pcie->txq[txq_id]; |
1042db2a | 488 | struct device *dev = trans->dev; |
1359ca4f | 489 | int i; |
20d3b647 | 490 | |
1359ca4f EG |
491 | if (WARN_ON(!txq)) |
492 | return; | |
493 | ||
990aa6d7 | 494 | iwl_pcie_txq_unmap(trans, txq_id); |
1359ca4f EG |
495 | |
496 | /* De-alloc array of command/tx buffers */ | |
c6f600fc | 497 | if (txq_id == trans_pcie->cmd_queue) |
96791422 | 498 | for (i = 0; i < txq->q.n_window; i++) { |
bf8440e6 | 499 | kfree(txq->entries[i].cmd); |
96791422 | 500 | kfree(txq->entries[i].copy_cmd); |
f4feb8ac | 501 | kfree(txq->entries[i].free_buf); |
96791422 | 502 | } |
1359ca4f EG |
503 | |
504 | /* De-alloc circular buffer of TFDs */ | |
505 | if (txq->q.n_bd) { | |
ab9e212e | 506 | dma_free_coherent(dev, sizeof(struct iwl_tfd) * |
1359ca4f EG |
507 | txq->q.n_bd, txq->tfds, txq->q.dma_addr); |
508 | memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr)); | |
509 | } | |
510 | ||
bf8440e6 JB |
511 | kfree(txq->entries); |
512 | txq->entries = NULL; | |
1359ca4f | 513 | |
7c5ba4a8 JB |
514 | del_timer_sync(&txq->stuck_timer); |
515 | ||
1359ca4f EG |
516 | /* 0-fill queue descriptor structure */ |
517 | memset(txq, 0, sizeof(*txq)); | |
518 | } | |
519 | ||
990aa6d7 | 520 | /* |
1359ca4f EG |
521 | * iwl_trans_tx_free - Free TXQ Context |
522 | * | |
523 | * Destroy all TX DMA queues and structures | |
524 | */ | |
6d8f6eeb | 525 | static void iwl_trans_pcie_tx_free(struct iwl_trans *trans) |
1359ca4f EG |
526 | { |
527 | int txq_id; | |
8ad71bef | 528 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
1359ca4f EG |
529 | |
530 | /* Tx queues */ | |
8ad71bef | 531 | if (trans_pcie->txq) { |
d6189124 | 532 | for (txq_id = 0; |
035f7ff2 | 533 | txq_id < trans->cfg->base_params->num_of_queues; txq_id++) |
990aa6d7 | 534 | iwl_txq_free(trans, txq_id); |
1359ca4f EG |
535 | } |
536 | ||
8ad71bef EG |
537 | kfree(trans_pcie->txq); |
538 | trans_pcie->txq = NULL; | |
1359ca4f | 539 | |
9d6b2cb1 | 540 | iwlagn_free_dma_ptr(trans, &trans_pcie->kw); |
1359ca4f | 541 | |
6d8f6eeb | 542 | iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls); |
1359ca4f EG |
543 | } |
544 | ||
990aa6d7 | 545 | /* |
02aca585 EG |
546 | * iwl_trans_tx_alloc - allocate TX context |
547 | * Allocate all Tx DMA structures and initialize them | |
02aca585 | 548 | */ |
6d8f6eeb | 549 | static int iwl_trans_tx_alloc(struct iwl_trans *trans) |
02aca585 EG |
550 | { |
551 | int ret; | |
552 | int txq_id, slots_num; | |
8ad71bef | 553 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
02aca585 | 554 | |
035f7ff2 | 555 | u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues * |
ab9e212e EG |
556 | sizeof(struct iwlagn_scd_bc_tbl); |
557 | ||
02aca585 EG |
558 | /*It is not allowed to alloc twice, so warn when this happens. |
559 | * We cannot rely on the previous allocation, so free and fail */ | |
8ad71bef | 560 | if (WARN_ON(trans_pcie->txq)) { |
02aca585 EG |
561 | ret = -EINVAL; |
562 | goto error; | |
563 | } | |
564 | ||
6d8f6eeb | 565 | ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls, |
ab9e212e | 566 | scd_bc_tbls_size); |
02aca585 | 567 | if (ret) { |
6d8f6eeb | 568 | IWL_ERR(trans, "Scheduler BC Table allocation failed\n"); |
02aca585 EG |
569 | goto error; |
570 | } | |
571 | ||
572 | /* Alloc keep-warm buffer */ | |
9d6b2cb1 | 573 | ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE); |
02aca585 | 574 | if (ret) { |
6d8f6eeb | 575 | IWL_ERR(trans, "Keep Warm allocation failed\n"); |
02aca585 EG |
576 | goto error; |
577 | } | |
578 | ||
035f7ff2 | 579 | trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues, |
990aa6d7 | 580 | sizeof(struct iwl_txq), GFP_KERNEL); |
8ad71bef | 581 | if (!trans_pcie->txq) { |
6d8f6eeb | 582 | IWL_ERR(trans, "Not enough memory for txq\n"); |
02aca585 EG |
583 | ret = ENOMEM; |
584 | goto error; | |
585 | } | |
586 | ||
587 | /* Alloc and init all Tx queues, including the command queue (#4/#9) */ | |
035f7ff2 | 588 | for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues; |
1745e440 | 589 | txq_id++) { |
9ba1947a | 590 | slots_num = (txq_id == trans_pcie->cmd_queue) ? |
02aca585 | 591 | TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS; |
8ad71bef EG |
592 | ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id], |
593 | slots_num, txq_id); | |
02aca585 | 594 | if (ret) { |
6d8f6eeb | 595 | IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id); |
02aca585 EG |
596 | goto error; |
597 | } | |
598 | } | |
599 | ||
600 | return 0; | |
601 | ||
602 | error: | |
ae2c30bf | 603 | iwl_trans_pcie_tx_free(trans); |
02aca585 EG |
604 | |
605 | return ret; | |
606 | } | |
6d8f6eeb | 607 | static int iwl_tx_init(struct iwl_trans *trans) |
02aca585 | 608 | { |
20d3b647 | 609 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
02aca585 EG |
610 | int ret; |
611 | int txq_id, slots_num; | |
612 | unsigned long flags; | |
613 | bool alloc = false; | |
614 | ||
8ad71bef | 615 | if (!trans_pcie->txq) { |
6d8f6eeb | 616 | ret = iwl_trans_tx_alloc(trans); |
02aca585 EG |
617 | if (ret) |
618 | goto error; | |
619 | alloc = true; | |
620 | } | |
621 | ||
7b11488f | 622 | spin_lock_irqsave(&trans_pcie->irq_lock, flags); |
02aca585 EG |
623 | |
624 | /* Turn off all Tx DMA fifos */ | |
1042db2a | 625 | iwl_write_prph(trans, SCD_TXFACT, 0); |
02aca585 EG |
626 | |
627 | /* Tell NIC where to find the "keep warm" buffer */ | |
1042db2a | 628 | iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG, |
83ed9015 | 629 | trans_pcie->kw.dma >> 4); |
02aca585 | 630 | |
7b11488f | 631 | spin_unlock_irqrestore(&trans_pcie->irq_lock, flags); |
02aca585 EG |
632 | |
633 | /* Alloc and init all Tx queues, including the command queue (#4/#9) */ | |
035f7ff2 | 634 | for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues; |
1745e440 | 635 | txq_id++) { |
9ba1947a | 636 | slots_num = (txq_id == trans_pcie->cmd_queue) ? |
02aca585 | 637 | TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS; |
8ad71bef EG |
638 | ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id], |
639 | slots_num, txq_id); | |
02aca585 | 640 | if (ret) { |
6d8f6eeb | 641 | IWL_ERR(trans, "Tx %d queue init failed\n", txq_id); |
02aca585 EG |
642 | goto error; |
643 | } | |
644 | } | |
645 | ||
646 | return 0; | |
647 | error: | |
648 | /*Upon error, free only if we allocated something */ | |
649 | if (alloc) | |
ae2c30bf | 650 | iwl_trans_pcie_tx_free(trans); |
02aca585 EG |
651 | return ret; |
652 | } | |
653 | ||
3e10caeb | 654 | static void iwl_set_pwr_vmain(struct iwl_trans *trans) |
392f8b78 EG |
655 | { |
656 | /* | |
657 | * (for documentation purposes) | |
658 | * to set power to V_AUX, do: | |
659 | ||
660 | if (pci_pme_capable(priv->pci_dev, PCI_D3cold)) | |
1042db2a | 661 | iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG, |
392f8b78 EG |
662 | APMG_PS_CTRL_VAL_PWR_SRC_VAUX, |
663 | ~APMG_PS_CTRL_MSK_PWR_SRC); | |
664 | */ | |
665 | ||
1042db2a | 666 | iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG, |
392f8b78 EG |
667 | APMG_PS_CTRL_VAL_PWR_SRC_VMAIN, |
668 | ~APMG_PS_CTRL_MSK_PWR_SRC); | |
669 | } | |
670 | ||
af634bee EG |
671 | /* PCI registers */ |
672 | #define PCI_CFG_RETRY_TIMEOUT 0x041 | |
673 | #define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01 | |
674 | #define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02 | |
675 | ||
676 | static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans) | |
677 | { | |
20d3b647 | 678 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
af634bee | 679 | u16 pci_lnk_ctl; |
af634bee | 680 | |
a7238b37 JL |
681 | pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, |
682 | &pci_lnk_ctl); | |
af634bee EG |
683 | return pci_lnk_ctl; |
684 | } | |
685 | ||
686 | static void iwl_apm_config(struct iwl_trans *trans) | |
687 | { | |
688 | /* | |
689 | * HW bug W/A for instability in PCIe bus L0S->L1 transition. | |
690 | * Check if BIOS (or OS) enabled L1-ASPM on this device. | |
691 | * If so (likely), disable L0S, so device moves directly L0->L1; | |
692 | * costs negligible amount of power savings. | |
693 | * If not (unlikely), enable L0S, so there is at least some | |
694 | * power savings, even without L1. | |
695 | */ | |
696 | u16 lctl = iwl_pciexp_link_ctrl(trans); | |
697 | ||
698 | if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) == | |
699 | PCI_CFG_LINK_CTRL_VAL_L1_EN) { | |
700 | /* L1-ASPM enabled; disable(!) L0S */ | |
701 | iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED); | |
702 | dev_printk(KERN_INFO, trans->dev, | |
703 | "L1 Enabled; Disabling L0S\n"); | |
704 | } else { | |
705 | /* L1-ASPM disabled; enable(!) L0S */ | |
706 | iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED); | |
707 | dev_printk(KERN_INFO, trans->dev, | |
708 | "L1 Disabled; Enabling L0S\n"); | |
709 | } | |
f6d0e9be | 710 | trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN); |
af634bee EG |
711 | } |
712 | ||
a6c684ee EG |
713 | /* |
714 | * Start up NIC's basic functionality after it has been reset | |
715 | * (e.g. after platform boot, or shutdown via iwl_apm_stop()) | |
716 | * NOTE: This does not load uCode nor start the embedded processor | |
717 | */ | |
718 | static int iwl_apm_init(struct iwl_trans *trans) | |
719 | { | |
83626404 | 720 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
a6c684ee EG |
721 | int ret = 0; |
722 | IWL_DEBUG_INFO(trans, "Init card's basic functions\n"); | |
723 | ||
724 | /* | |
725 | * Use "set_bit" below rather than "write", to preserve any hardware | |
726 | * bits already set by default after reset. | |
727 | */ | |
728 | ||
729 | /* Disable L0S exit timer (platform NMI Work/Around) */ | |
730 | iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS, | |
20d3b647 | 731 | CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER); |
a6c684ee EG |
732 | |
733 | /* | |
734 | * Disable L0s without affecting L1; | |
735 | * don't wait for ICH L0s (ICH bug W/A) | |
736 | */ | |
737 | iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS, | |
20d3b647 | 738 | CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX); |
a6c684ee EG |
739 | |
740 | /* Set FH wait threshold to maximum (HW error during stress W/A) */ | |
741 | iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL); | |
742 | ||
743 | /* | |
744 | * Enable HAP INTA (interrupt from management bus) to | |
745 | * wake device's PCI Express link L1a -> L0s | |
746 | */ | |
747 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, | |
20d3b647 | 748 | CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A); |
a6c684ee | 749 | |
af634bee | 750 | iwl_apm_config(trans); |
a6c684ee EG |
751 | |
752 | /* Configure analog phase-lock-loop before activating to D0A */ | |
035f7ff2 | 753 | if (trans->cfg->base_params->pll_cfg_val) |
a6c684ee | 754 | iwl_set_bit(trans, CSR_ANA_PLL_CFG, |
035f7ff2 | 755 | trans->cfg->base_params->pll_cfg_val); |
a6c684ee EG |
756 | |
757 | /* | |
758 | * Set "initialization complete" bit to move adapter from | |
759 | * D0U* --> D0A* (powered-up active) state. | |
760 | */ | |
761 | iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE); | |
762 | ||
763 | /* | |
764 | * Wait for clock stabilization; once stabilized, access to | |
765 | * device-internal resources is supported, e.g. iwl_write_prph() | |
766 | * and accesses to uCode SRAM. | |
767 | */ | |
768 | ret = iwl_poll_bit(trans, CSR_GP_CNTRL, | |
20d3b647 JB |
769 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, |
770 | CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000); | |
a6c684ee EG |
771 | if (ret < 0) { |
772 | IWL_DEBUG_INFO(trans, "Failed to init the card\n"); | |
773 | goto out; | |
774 | } | |
775 | ||
776 | /* | |
777 | * Enable DMA clock and wait for it to stabilize. | |
778 | * | |
779 | * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits | |
780 | * do not disable clocks. This preserves any hardware bits already | |
781 | * set by default in "CLK_CTRL_REG" after reset. | |
782 | */ | |
783 | iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT); | |
784 | udelay(20); | |
785 | ||
786 | /* Disable L1-Active */ | |
787 | iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG, | |
788 | APMG_PCIDEV_STT_VAL_L1_ACT_DIS); | |
789 | ||
83626404 | 790 | set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status); |
a6c684ee EG |
791 | |
792 | out: | |
793 | return ret; | |
794 | } | |
795 | ||
cc56feb2 EG |
796 | static int iwl_apm_stop_master(struct iwl_trans *trans) |
797 | { | |
798 | int ret = 0; | |
799 | ||
800 | /* stop device's busmaster DMA activity */ | |
801 | iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER); | |
802 | ||
803 | ret = iwl_poll_bit(trans, CSR_RESET, | |
20d3b647 JB |
804 | CSR_RESET_REG_FLAG_MASTER_DISABLED, |
805 | CSR_RESET_REG_FLAG_MASTER_DISABLED, 100); | |
cc56feb2 EG |
806 | if (ret) |
807 | IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n"); | |
808 | ||
809 | IWL_DEBUG_INFO(trans, "stop master\n"); | |
810 | ||
811 | return ret; | |
812 | } | |
813 | ||
814 | static void iwl_apm_stop(struct iwl_trans *trans) | |
815 | { | |
83626404 | 816 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
cc56feb2 EG |
817 | IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n"); |
818 | ||
83626404 | 819 | clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status); |
cc56feb2 EG |
820 | |
821 | /* Stop device's DMA activity */ | |
822 | iwl_apm_stop_master(trans); | |
823 | ||
824 | /* Reset the entire device */ | |
825 | iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET); | |
826 | ||
827 | udelay(10); | |
828 | ||
829 | /* | |
830 | * Clear "initialization complete" bit to move adapter from | |
831 | * D0A* (powered-up Active) --> D0U* (Uninitialized) state. | |
832 | */ | |
833 | iwl_clear_bit(trans, CSR_GP_CNTRL, | |
834 | CSR_GP_CNTRL_REG_FLAG_INIT_DONE); | |
835 | } | |
836 | ||
6d8f6eeb | 837 | static int iwl_nic_init(struct iwl_trans *trans) |
392f8b78 | 838 | { |
7b11488f | 839 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
392f8b78 EG |
840 | unsigned long flags; |
841 | ||
842 | /* nic_init */ | |
7b11488f | 843 | spin_lock_irqsave(&trans_pcie->irq_lock, flags); |
a6c684ee | 844 | iwl_apm_init(trans); |
392f8b78 EG |
845 | |
846 | /* Set interrupt coalescing calibration timer to default (512 usecs) */ | |
20d3b647 | 847 | iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF); |
392f8b78 | 848 | |
7b11488f | 849 | spin_unlock_irqrestore(&trans_pcie->irq_lock, flags); |
392f8b78 | 850 | |
3e10caeb | 851 | iwl_set_pwr_vmain(trans); |
392f8b78 | 852 | |
ecdb975c | 853 | iwl_op_mode_nic_config(trans->op_mode); |
392f8b78 EG |
854 | |
855 | /* Allocate the RX queue, or reset if it is already allocated */ | |
6d8f6eeb | 856 | iwl_rx_init(trans); |
392f8b78 EG |
857 | |
858 | /* Allocate or reset and init all Tx and Command queues */ | |
6d8f6eeb | 859 | if (iwl_tx_init(trans)) |
392f8b78 EG |
860 | return -ENOMEM; |
861 | ||
035f7ff2 | 862 | if (trans->cfg->base_params->shadow_reg_enable) { |
392f8b78 | 863 | /* enable shadow regs in HW */ |
20d3b647 | 864 | iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF); |
d38069d1 | 865 | IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n"); |
392f8b78 EG |
866 | } |
867 | ||
392f8b78 EG |
868 | return 0; |
869 | } | |
870 | ||
871 | #define HW_READY_TIMEOUT (50) | |
872 | ||
873 | /* Note: returns poll_bit return value, which is >= 0 if success */ | |
6d8f6eeb | 874 | static int iwl_set_hw_ready(struct iwl_trans *trans) |
392f8b78 EG |
875 | { |
876 | int ret; | |
877 | ||
1042db2a | 878 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
20d3b647 | 879 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY); |
392f8b78 EG |
880 | |
881 | /* See if we got it */ | |
1042db2a | 882 | ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG, |
20d3b647 JB |
883 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, |
884 | CSR_HW_IF_CONFIG_REG_BIT_NIC_READY, | |
885 | HW_READY_TIMEOUT); | |
392f8b78 | 886 | |
6d8f6eeb | 887 | IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : ""); |
392f8b78 EG |
888 | return ret; |
889 | } | |
890 | ||
891 | /* Note: returns standard 0/-ERROR code */ | |
ebb7678d | 892 | static int iwl_prepare_card_hw(struct iwl_trans *trans) |
392f8b78 EG |
893 | { |
894 | int ret; | |
289e5501 | 895 | int t = 0; |
392f8b78 | 896 | |
6d8f6eeb | 897 | IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n"); |
392f8b78 | 898 | |
6d8f6eeb | 899 | ret = iwl_set_hw_ready(trans); |
ebb7678d | 900 | /* If the card is ready, exit 0 */ |
392f8b78 EG |
901 | if (ret >= 0) |
902 | return 0; | |
903 | ||
904 | /* If HW is not ready, prepare the conditions to check again */ | |
1042db2a | 905 | iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG, |
20d3b647 | 906 | CSR_HW_IF_CONFIG_REG_PREPARE); |
392f8b78 | 907 | |
289e5501 EG |
908 | do { |
909 | ret = iwl_set_hw_ready(trans); | |
910 | if (ret >= 0) | |
911 | return 0; | |
392f8b78 | 912 | |
289e5501 EG |
913 | usleep_range(200, 1000); |
914 | t += 200; | |
915 | } while (t < 150000); | |
392f8b78 | 916 | |
392f8b78 EG |
917 | return ret; |
918 | } | |
919 | ||
cf614297 EG |
920 | /* |
921 | * ucode | |
922 | */ | |
83f84d7b JB |
923 | static int iwl_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr, |
924 | dma_addr_t phy_addr, u32 byte_cnt) | |
cf614297 | 925 | { |
13df1aab | 926 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
cf614297 EG |
927 | int ret; |
928 | ||
13df1aab | 929 | trans_pcie->ucode_write_complete = false; |
cf614297 EG |
930 | |
931 | iwl_write_direct32(trans, | |
20d3b647 JB |
932 | FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL), |
933 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE); | |
cf614297 EG |
934 | |
935 | iwl_write_direct32(trans, | |
20d3b647 JB |
936 | FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL), |
937 | dst_addr); | |
cf614297 EG |
938 | |
939 | iwl_write_direct32(trans, | |
83f84d7b JB |
940 | FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL), |
941 | phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK); | |
cf614297 EG |
942 | |
943 | iwl_write_direct32(trans, | |
20d3b647 JB |
944 | FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL), |
945 | (iwl_get_dma_hi_addr(phy_addr) | |
946 | << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt); | |
cf614297 EG |
947 | |
948 | iwl_write_direct32(trans, | |
20d3b647 JB |
949 | FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL), |
950 | 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM | | |
951 | 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX | | |
952 | FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID); | |
cf614297 EG |
953 | |
954 | iwl_write_direct32(trans, | |
20d3b647 JB |
955 | FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL), |
956 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE | | |
957 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE | | |
958 | FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD); | |
cf614297 | 959 | |
13df1aab JB |
960 | ret = wait_event_timeout(trans_pcie->ucode_write_waitq, |
961 | trans_pcie->ucode_write_complete, 5 * HZ); | |
cf614297 | 962 | if (!ret) { |
83f84d7b | 963 | IWL_ERR(trans, "Failed to load firmware chunk!\n"); |
cf614297 EG |
964 | return -ETIMEDOUT; |
965 | } | |
966 | ||
967 | return 0; | |
968 | } | |
969 | ||
83f84d7b JB |
970 | static int iwl_load_section(struct iwl_trans *trans, u8 section_num, |
971 | const struct fw_desc *section) | |
cf614297 | 972 | { |
83f84d7b JB |
973 | u8 *v_addr; |
974 | dma_addr_t p_addr; | |
975 | u32 offset; | |
cf614297 EG |
976 | int ret = 0; |
977 | ||
83f84d7b JB |
978 | IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n", |
979 | section_num); | |
980 | ||
981 | v_addr = dma_alloc_coherent(trans->dev, PAGE_SIZE, &p_addr, GFP_KERNEL); | |
982 | if (!v_addr) | |
983 | return -ENOMEM; | |
984 | ||
985 | for (offset = 0; offset < section->len; offset += PAGE_SIZE) { | |
986 | u32 copy_size; | |
987 | ||
988 | copy_size = min_t(u32, PAGE_SIZE, section->len - offset); | |
cf614297 | 989 | |
83f84d7b JB |
990 | memcpy(v_addr, (u8 *)section->data + offset, copy_size); |
991 | ret = iwl_load_firmware_chunk(trans, section->offset + offset, | |
992 | p_addr, copy_size); | |
993 | if (ret) { | |
994 | IWL_ERR(trans, | |
995 | "Could not load the [%d] uCode section\n", | |
996 | section_num); | |
997 | break; | |
6dfa8d01 | 998 | } |
83f84d7b JB |
999 | } |
1000 | ||
1001 | dma_free_coherent(trans->dev, PAGE_SIZE, v_addr, p_addr); | |
1002 | return ret; | |
1003 | } | |
1004 | ||
0692fe41 JB |
1005 | static int iwl_load_given_ucode(struct iwl_trans *trans, |
1006 | const struct fw_img *image) | |
cf614297 | 1007 | { |
2d1c0044 | 1008 | int i, ret = 0; |
cf614297 | 1009 | |
2d1c0044 | 1010 | for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) { |
83f84d7b | 1011 | if (!image->sec[i].data) |
2d1c0044 | 1012 | break; |
cf614297 | 1013 | |
2d1c0044 JB |
1014 | ret = iwl_load_section(trans, i, &image->sec[i]); |
1015 | if (ret) | |
1016 | return ret; | |
1017 | } | |
cf614297 EG |
1018 | |
1019 | /* Remove all resets to allow NIC to operate */ | |
1020 | iwl_write32(trans, CSR_RESET, 0); | |
1021 | ||
1022 | return 0; | |
1023 | } | |
1024 | ||
0692fe41 JB |
1025 | static int iwl_trans_pcie_start_fw(struct iwl_trans *trans, |
1026 | const struct fw_img *fw) | |
392f8b78 | 1027 | { |
d18aa87f | 1028 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
392f8b78 | 1029 | int ret; |
c9eec95c | 1030 | bool hw_rfkill; |
392f8b78 | 1031 | |
496bab39 JB |
1032 | /* This may fail if AMT took ownership of the device */ |
1033 | if (iwl_prepare_card_hw(trans)) { | |
6d8f6eeb | 1034 | IWL_WARN(trans, "Exit HW not ready\n"); |
392f8b78 EG |
1035 | return -EIO; |
1036 | } | |
1037 | ||
d18aa87f JB |
1038 | clear_bit(STATUS_FW_ERROR, &trans_pcie->status); |
1039 | ||
8c46bb70 EG |
1040 | iwl_enable_rfkill_int(trans); |
1041 | ||
392f8b78 | 1042 | /* If platform's RF_KILL switch is NOT set to KILL */ |
8d425517 | 1043 | hw_rfkill = iwl_is_rfkill_set(trans); |
c9eec95c | 1044 | iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill); |
8c46bb70 | 1045 | if (hw_rfkill) |
392f8b78 | 1046 | return -ERFKILL; |
392f8b78 | 1047 | |
1042db2a | 1048 | iwl_write32(trans, CSR_INT, 0xFFFFFFFF); |
392f8b78 | 1049 | |
6d8f6eeb | 1050 | ret = iwl_nic_init(trans); |
392f8b78 | 1051 | if (ret) { |
6d8f6eeb | 1052 | IWL_ERR(trans, "Unable to init nic\n"); |
392f8b78 EG |
1053 | return ret; |
1054 | } | |
1055 | ||
1056 | /* make sure rfkill handshake bits are cleared */ | |
1042db2a EG |
1057 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
1058 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, | |
392f8b78 EG |
1059 | CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED); |
1060 | ||
1061 | /* clear (again), then enable host interrupts */ | |
1042db2a | 1062 | iwl_write32(trans, CSR_INT, 0xFFFFFFFF); |
6d8f6eeb | 1063 | iwl_enable_interrupts(trans); |
392f8b78 EG |
1064 | |
1065 | /* really make sure rfkill handshake bits are cleared */ | |
1042db2a EG |
1066 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); |
1067 | iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL); | |
392f8b78 | 1068 | |
cf614297 | 1069 | /* Load the given image to the HW */ |
9441b85d | 1070 | return iwl_load_given_ucode(trans, fw); |
392f8b78 EG |
1071 | } |
1072 | ||
b3c2ce13 EG |
1073 | /* |
1074 | * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask | |
b3c2ce13 | 1075 | */ |
6d8f6eeb | 1076 | static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask) |
b3c2ce13 | 1077 | { |
7b11488f JB |
1078 | struct iwl_trans_pcie __maybe_unused *trans_pcie = |
1079 | IWL_TRANS_GET_PCIE_TRANS(trans); | |
1080 | ||
1042db2a | 1081 | iwl_write_prph(trans, SCD_TXFACT, mask); |
b3c2ce13 EG |
1082 | } |
1083 | ||
adca1235 | 1084 | static void iwl_tx_start(struct iwl_trans *trans, u32 scd_base_addr) |
b3c2ce13 | 1085 | { |
9eae88fa | 1086 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
b3c2ce13 | 1087 | u32 a; |
b04db9ac | 1088 | int chan; |
b3c2ce13 EG |
1089 | u32 reg_val; |
1090 | ||
fc248615 EG |
1091 | /* make sure all queue are not stopped/used */ |
1092 | memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped)); | |
1093 | memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used)); | |
1094 | ||
83ed9015 | 1095 | trans_pcie->scd_base_addr = |
1042db2a | 1096 | iwl_read_prph(trans, SCD_SRAM_BASE_ADDR); |
adca1235 EG |
1097 | |
1098 | WARN_ON(scd_base_addr != 0 && | |
1099 | scd_base_addr != trans_pcie->scd_base_addr); | |
1100 | ||
105183b1 | 1101 | a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND; |
b3c2ce13 | 1102 | /* reset conext data memory */ |
105183b1 | 1103 | for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND; |
b3c2ce13 | 1104 | a += 4) |
1042db2a | 1105 | iwl_write_targ_mem(trans, a, 0); |
b3c2ce13 | 1106 | /* reset tx status memory */ |
105183b1 | 1107 | for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND; |
b3c2ce13 | 1108 | a += 4) |
1042db2a | 1109 | iwl_write_targ_mem(trans, a, 0); |
105183b1 | 1110 | for (; a < trans_pcie->scd_base_addr + |
1745e440 | 1111 | SCD_TRANS_TBL_OFFSET_QUEUE( |
035f7ff2 | 1112 | trans->cfg->base_params->num_of_queues); |
d6189124 | 1113 | a += 4) |
1042db2a | 1114 | iwl_write_targ_mem(trans, a, 0); |
b3c2ce13 | 1115 | |
1042db2a | 1116 | iwl_write_prph(trans, SCD_DRAM_BASE_ADDR, |
105183b1 | 1117 | trans_pcie->scd_bc_tbls.dma >> 10); |
b3c2ce13 | 1118 | |
d012d04e EG |
1119 | /* The chain extension of the SCD doesn't work well. This feature is |
1120 | * enabled by default by the HW, so we need to disable it manually. | |
1121 | */ | |
1122 | iwl_write_prph(trans, SCD_CHAINEXT_EN, 0); | |
1123 | ||
b04db9ac EG |
1124 | iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue, |
1125 | trans_pcie->cmd_fifo); | |
b3c2ce13 | 1126 | |
fc248615 EG |
1127 | /* Activate all Tx DMA/FIFO channels */ |
1128 | iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7)); | |
1129 | ||
b3c2ce13 EG |
1130 | /* Enable DMA channel */ |
1131 | for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++) | |
1042db2a | 1132 | iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan), |
fc248615 EG |
1133 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE | |
1134 | FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE); | |
b3c2ce13 EG |
1135 | |
1136 | /* Update FH chicken bits */ | |
1042db2a EG |
1137 | reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG); |
1138 | iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG, | |
b3c2ce13 EG |
1139 | reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN); |
1140 | ||
b3c2ce13 | 1141 | /* Enable L1-Active */ |
1042db2a | 1142 | iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG, |
20d3b647 | 1143 | APMG_PCIDEV_STT_VAL_L1_ACT_DIS); |
b3c2ce13 EG |
1144 | } |
1145 | ||
adca1235 | 1146 | static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr) |
ed6a3803 | 1147 | { |
990aa6d7 | 1148 | iwl_pcie_reset_ict(trans); |
adca1235 | 1149 | iwl_tx_start(trans, scd_addr); |
ed6a3803 EG |
1150 | } |
1151 | ||
990aa6d7 | 1152 | /* |
c170b867 EG |
1153 | * iwlagn_txq_ctx_stop - Stop all Tx DMA channels |
1154 | */ | |
6d8f6eeb | 1155 | static int iwl_trans_tx_stop(struct iwl_trans *trans) |
c170b867 | 1156 | { |
20d3b647 | 1157 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
c2945f39 | 1158 | int ch, txq_id, ret; |
c170b867 EG |
1159 | unsigned long flags; |
1160 | ||
1161 | /* Turn off all Tx DMA fifos */ | |
7b11488f | 1162 | spin_lock_irqsave(&trans_pcie->irq_lock, flags); |
c170b867 | 1163 | |
6d8f6eeb | 1164 | iwl_trans_txq_set_sched(trans, 0); |
c170b867 EG |
1165 | |
1166 | /* Stop each Tx DMA channel, and wait for it to be idle */ | |
02f6f659 | 1167 | for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) { |
1042db2a | 1168 | iwl_write_direct32(trans, |
6d8f6eeb | 1169 | FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0); |
c2945f39 | 1170 | ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG, |
20d3b647 | 1171 | FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000); |
c2945f39 | 1172 | if (ret < 0) |
20d3b647 | 1173 | IWL_ERR(trans, |
d6f1c316 | 1174 | "Failing on timeout while stopping DMA channel %d [0x%08x]\n", |
20d3b647 JB |
1175 | ch, |
1176 | iwl_read_direct32(trans, | |
1177 | FH_TSSR_TX_STATUS_REG)); | |
c170b867 | 1178 | } |
7b11488f | 1179 | spin_unlock_irqrestore(&trans_pcie->irq_lock, flags); |
c170b867 | 1180 | |
8ad71bef | 1181 | if (!trans_pcie->txq) { |
d6f1c316 JB |
1182 | IWL_WARN(trans, |
1183 | "Stopping tx queues that aren't allocated...\n"); | |
c170b867 EG |
1184 | return 0; |
1185 | } | |
1186 | ||
1187 | /* Unmap DMA from host system and free skb's */ | |
035f7ff2 | 1188 | for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues; |
1745e440 | 1189 | txq_id++) |
990aa6d7 | 1190 | iwl_pcie_txq_unmap(trans, txq_id); |
c170b867 EG |
1191 | |
1192 | return 0; | |
1193 | } | |
1194 | ||
43e58856 | 1195 | static void iwl_trans_pcie_stop_device(struct iwl_trans *trans) |
ae2c30bf | 1196 | { |
43e58856 | 1197 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
20d3b647 | 1198 | unsigned long flags; |
ae2c30bf | 1199 | |
43e58856 | 1200 | /* tell the device to stop sending interrupts */ |
7b11488f | 1201 | spin_lock_irqsave(&trans_pcie->irq_lock, flags); |
ae2c30bf | 1202 | iwl_disable_interrupts(trans); |
7b11488f | 1203 | spin_unlock_irqrestore(&trans_pcie->irq_lock, flags); |
ae2c30bf | 1204 | |
ab6cf8e8 | 1205 | /* device going down, Stop using ICT table */ |
990aa6d7 | 1206 | iwl_pcie_disable_ict(trans); |
ab6cf8e8 EG |
1207 | |
1208 | /* | |
1209 | * If a HW restart happens during firmware loading, | |
1210 | * then the firmware loading might call this function | |
1211 | * and later it might be called again due to the | |
1212 | * restart. So don't process again if the device is | |
1213 | * already dead. | |
1214 | */ | |
83626404 | 1215 | if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) { |
6d8f6eeb EG |
1216 | iwl_trans_tx_stop(trans); |
1217 | iwl_trans_rx_stop(trans); | |
6379103e | 1218 | |
ab6cf8e8 | 1219 | /* Power-down device's busmaster DMA clocks */ |
1042db2a | 1220 | iwl_write_prph(trans, APMG_CLK_DIS_REG, |
ab6cf8e8 EG |
1221 | APMG_CLK_VAL_DMA_CLK_RQT); |
1222 | udelay(5); | |
1223 | } | |
1224 | ||
1225 | /* Make sure (redundant) we've released our request to stay awake */ | |
1042db2a | 1226 | iwl_clear_bit(trans, CSR_GP_CNTRL, |
20d3b647 | 1227 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); |
ab6cf8e8 EG |
1228 | |
1229 | /* Stop the device, and put it in low power state */ | |
cc56feb2 | 1230 | iwl_apm_stop(trans); |
43e58856 EG |
1231 | |
1232 | /* Upon stop, the APM issues an interrupt if HW RF kill is set. | |
1233 | * Clean again the interrupt here | |
1234 | */ | |
7b11488f | 1235 | spin_lock_irqsave(&trans_pcie->irq_lock, flags); |
43e58856 | 1236 | iwl_disable_interrupts(trans); |
7b11488f | 1237 | spin_unlock_irqrestore(&trans_pcie->irq_lock, flags); |
43e58856 | 1238 | |
218733cf EG |
1239 | iwl_enable_rfkill_int(trans); |
1240 | ||
43e58856 | 1241 | /* wait to make sure we flush pending tasklet*/ |
75595536 | 1242 | synchronize_irq(trans_pcie->irq); |
43e58856 EG |
1243 | tasklet_kill(&trans_pcie->irq_tasklet); |
1244 | ||
1ee158d8 JB |
1245 | cancel_work_sync(&trans_pcie->rx_replenish); |
1246 | ||
43e58856 | 1247 | /* stop and reset the on-board processor */ |
1042db2a | 1248 | iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET); |
74fda971 DF |
1249 | |
1250 | /* clear all status bits */ | |
1251 | clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status); | |
1252 | clear_bit(STATUS_INT_ENABLED, &trans_pcie->status); | |
1253 | clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status); | |
01d651d4 | 1254 | clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status); |
f946b529 | 1255 | clear_bit(STATUS_RFKILL, &trans_pcie->status); |
ab6cf8e8 EG |
1256 | } |
1257 | ||
2dd4f9f7 JB |
1258 | static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans) |
1259 | { | |
1260 | /* let the ucode operate on its own */ | |
1261 | iwl_write32(trans, CSR_UCODE_DRV_GP1_SET, | |
1262 | CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE); | |
1263 | ||
1264 | iwl_disable_interrupts(trans); | |
1265 | iwl_clear_bit(trans, CSR_GP_CNTRL, | |
1266 | CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ); | |
1267 | } | |
1268 | ||
e13c0c59 | 1269 | static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb, |
9eae88fa | 1270 | struct iwl_device_cmd *dev_cmd, int txq_id) |
47c1b496 | 1271 | { |
e13c0c59 EG |
1272 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
1273 | struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data; | |
132f98c2 | 1274 | struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload; |
47c1b496 | 1275 | struct iwl_cmd_meta *out_meta; |
990aa6d7 | 1276 | struct iwl_txq *txq; |
e13c0c59 | 1277 | struct iwl_queue *q; |
47c1b496 EG |
1278 | dma_addr_t phys_addr = 0; |
1279 | dma_addr_t txcmd_phys; | |
1280 | dma_addr_t scratch_phys; | |
1281 | u16 len, firstlen, secondlen; | |
1282 | u8 wait_write_ptr = 0; | |
e13c0c59 | 1283 | __le16 fc = hdr->frame_control; |
47c1b496 | 1284 | u8 hdr_len = ieee80211_hdrlen(fc); |
631b84c5 | 1285 | u16 __maybe_unused wifi_seq; |
47c1b496 | 1286 | |
8ad71bef | 1287 | txq = &trans_pcie->txq[txq_id]; |
e13c0c59 EG |
1288 | q = &txq->q; |
1289 | ||
9eae88fa JB |
1290 | if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) { |
1291 | WARN_ON_ONCE(1); | |
1292 | return -EINVAL; | |
1293 | } | |
015c15e1 | 1294 | |
9eae88fa | 1295 | spin_lock(&txq->lock); |
631b84c5 | 1296 | |
7bc057ff EG |
1297 | /* In AGG mode, the index in the ring must correspond to the WiFi |
1298 | * sequence number. This is a HW requirements to help the SCD to parse | |
1299 | * the BA. | |
1300 | * Check here that the packets are in the right place on the ring. | |
1301 | */ | |
1302 | #ifdef CONFIG_IWLWIFI_DEBUG | |
1303 | wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl)); | |
1304 | WARN_ONCE((iwl_read_prph(trans, SCD_AGGR_SEL) & BIT(txq_id)) && | |
1305 | ((wifi_seq & 0xff) != q->write_ptr), | |
1306 | "Q: %d WiFi Seq %d tfdNum %d", | |
1307 | txq_id, wifi_seq, q->write_ptr); | |
1308 | #endif | |
1309 | ||
47c1b496 | 1310 | /* Set up driver data for this TFD */ |
bf8440e6 JB |
1311 | txq->entries[q->write_ptr].skb = skb; |
1312 | txq->entries[q->write_ptr].cmd = dev_cmd; | |
dfa2bdba EG |
1313 | |
1314 | dev_cmd->hdr.cmd = REPLY_TX; | |
20d3b647 JB |
1315 | dev_cmd->hdr.sequence = |
1316 | cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) | | |
1317 | INDEX_TO_SEQ(q->write_ptr))); | |
47c1b496 EG |
1318 | |
1319 | /* Set up first empty entry in queue's array of Tx/cmd buffers */ | |
bf8440e6 | 1320 | out_meta = &txq->entries[q->write_ptr].meta; |
47c1b496 EG |
1321 | |
1322 | /* | |
1323 | * Use the first empty entry in this queue's command buffer array | |
1324 | * to contain the Tx command and MAC header concatenated together | |
1325 | * (payload data will be in another buffer). | |
1326 | * Size of this varies, due to varying MAC header length. | |
1327 | * If end is not dword aligned, we'll have 2 extra bytes at the end | |
1328 | * of the MAC header (device reads on dword boundaries). | |
1329 | * We'll tell device about this padding later. | |
1330 | */ | |
1331 | len = sizeof(struct iwl_tx_cmd) + | |
1332 | sizeof(struct iwl_cmd_header) + hdr_len; | |
1333 | firstlen = (len + 3) & ~3; | |
1334 | ||
1335 | /* Tell NIC about any 2-byte padding after MAC header */ | |
1336 | if (firstlen != len) | |
1337 | tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK; | |
1338 | ||
1339 | /* Physical address of this Tx command's header (not MAC header!), | |
1340 | * within command buffer array. */ | |
1042db2a | 1341 | txcmd_phys = dma_map_single(trans->dev, |
47c1b496 EG |
1342 | &dev_cmd->hdr, firstlen, |
1343 | DMA_BIDIRECTIONAL); | |
1042db2a | 1344 | if (unlikely(dma_mapping_error(trans->dev, txcmd_phys))) |
015c15e1 | 1345 | goto out_err; |
47c1b496 EG |
1346 | dma_unmap_addr_set(out_meta, mapping, txcmd_phys); |
1347 | dma_unmap_len_set(out_meta, len, firstlen); | |
1348 | ||
1349 | if (!ieee80211_has_morefrags(fc)) { | |
1350 | txq->need_update = 1; | |
1351 | } else { | |
1352 | wait_write_ptr = 1; | |
1353 | txq->need_update = 0; | |
1354 | } | |
1355 | ||
1356 | /* Set up TFD's 2nd entry to point directly to remainder of skb, | |
1357 | * if any (802.11 null frames have no payload). */ | |
1358 | secondlen = skb->len - hdr_len; | |
1359 | if (secondlen > 0) { | |
1042db2a | 1360 | phys_addr = dma_map_single(trans->dev, skb->data + hdr_len, |
47c1b496 | 1361 | secondlen, DMA_TO_DEVICE); |
1042db2a EG |
1362 | if (unlikely(dma_mapping_error(trans->dev, phys_addr))) { |
1363 | dma_unmap_single(trans->dev, | |
47c1b496 EG |
1364 | dma_unmap_addr(out_meta, mapping), |
1365 | dma_unmap_len(out_meta, len), | |
1366 | DMA_BIDIRECTIONAL); | |
015c15e1 | 1367 | goto out_err; |
47c1b496 EG |
1368 | } |
1369 | } | |
1370 | ||
1371 | /* Attach buffers to TFD */ | |
990aa6d7 | 1372 | iwl_pcie_tx_build_tfd(trans, txq, txcmd_phys, firstlen, 1); |
47c1b496 | 1373 | if (secondlen > 0) |
990aa6d7 | 1374 | iwl_pcie_tx_build_tfd(trans, txq, phys_addr, secondlen, 0); |
47c1b496 EG |
1375 | |
1376 | scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) + | |
1377 | offsetof(struct iwl_tx_cmd, scratch); | |
1378 | ||
1379 | /* take back ownership of DMA buffer to enable update */ | |
1042db2a | 1380 | dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen, |
20d3b647 | 1381 | DMA_BIDIRECTIONAL); |
47c1b496 EG |
1382 | tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys); |
1383 | tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys); | |
1384 | ||
e13c0c59 | 1385 | IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n", |
47c1b496 | 1386 | le16_to_cpu(dev_cmd->hdr.sequence)); |
e13c0c59 | 1387 | IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags)); |
47c1b496 EG |
1388 | |
1389 | /* Set up entry for this TFD in Tx byte-count array */ | |
990aa6d7 | 1390 | iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len)); |
47c1b496 | 1391 | |
1042db2a | 1392 | dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen, |
20d3b647 | 1393 | DMA_BIDIRECTIONAL); |
47c1b496 | 1394 | |
f042c2eb | 1395 | trace_iwlwifi_dev_tx(trans->dev, skb, |
2c208890 | 1396 | &txq->tfds[txq->q.write_ptr], |
47c1b496 EG |
1397 | sizeof(struct iwl_tfd), |
1398 | &dev_cmd->hdr, firstlen, | |
1399 | skb->data + hdr_len, secondlen); | |
f042c2eb JB |
1400 | trace_iwlwifi_dev_tx_data(trans->dev, skb, |
1401 | skb->data + hdr_len, secondlen); | |
47c1b496 | 1402 | |
7c5ba4a8 | 1403 | /* start timer if queue currently empty */ |
49a4fc20 EG |
1404 | if (txq->need_update && q->read_ptr == q->write_ptr && |
1405 | trans_pcie->wd_timeout) | |
7c5ba4a8 JB |
1406 | mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout); |
1407 | ||
47c1b496 EG |
1408 | /* Tell device the write index *just past* this latest filled TFD */ |
1409 | q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd); | |
990aa6d7 | 1410 | iwl_pcie_txq_inc_wr_ptr(trans, txq); |
e13c0c59 | 1411 | |
47c1b496 EG |
1412 | /* |
1413 | * At this point the frame is "transmitted" successfully | |
1414 | * and we will get a TX status notification eventually, | |
1415 | * regardless of the value of ret. "ret" only indicates | |
1416 | * whether or not we should update the write pointer. | |
1417 | */ | |
a0eaad71 | 1418 | if (iwl_queue_space(q) < q->high_mark) { |
47c1b496 EG |
1419 | if (wait_write_ptr) { |
1420 | txq->need_update = 1; | |
990aa6d7 | 1421 | iwl_pcie_txq_inc_wr_ptr(trans, txq); |
47c1b496 | 1422 | } else { |
bada991b | 1423 | iwl_stop_queue(trans, txq); |
47c1b496 EG |
1424 | } |
1425 | } | |
015c15e1 | 1426 | spin_unlock(&txq->lock); |
47c1b496 | 1427 | return 0; |
015c15e1 JB |
1428 | out_err: |
1429 | spin_unlock(&txq->lock); | |
1430 | return -1; | |
47c1b496 EG |
1431 | } |
1432 | ||
57a1dc89 | 1433 | static int iwl_trans_pcie_start_hw(struct iwl_trans *trans) |
e6bb4c9c | 1434 | { |
20d3b647 | 1435 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
e6bb4c9c | 1436 | int err; |
c9eec95c | 1437 | bool hw_rfkill; |
e6bb4c9c | 1438 | |
0c325769 EG |
1439 | trans_pcie->inta_mask = CSR_INI_SET_MASK; |
1440 | ||
57a1dc89 EG |
1441 | if (!trans_pcie->irq_requested) { |
1442 | tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long)) | |
990aa6d7 | 1443 | iwl_pcie_tasklet, (unsigned long)trans); |
e6bb4c9c | 1444 | |
990aa6d7 | 1445 | iwl_pcie_alloc_ict(trans); |
e6bb4c9c | 1446 | |
990aa6d7 EG |
1447 | err = request_irq(trans_pcie->irq, iwl_pcie_isr_ict, |
1448 | IRQF_SHARED, DRV_NAME, trans); | |
57a1dc89 EG |
1449 | if (err) { |
1450 | IWL_ERR(trans, "Error allocating IRQ %d\n", | |
75595536 | 1451 | trans_pcie->irq); |
ebb7678d | 1452 | goto error; |
57a1dc89 EG |
1453 | } |
1454 | ||
57a1dc89 | 1455 | trans_pcie->irq_requested = true; |
e6bb4c9c EG |
1456 | } |
1457 | ||
ebb7678d EG |
1458 | err = iwl_prepare_card_hw(trans); |
1459 | if (err) { | |
d6f1c316 | 1460 | IWL_ERR(trans, "Error while preparing HW: %d\n", err); |
f057ac4e | 1461 | goto err_free_irq; |
ebb7678d | 1462 | } |
a6c684ee EG |
1463 | |
1464 | iwl_apm_init(trans); | |
1465 | ||
226c02ca EG |
1466 | /* From now on, the op_mode will be kept updated about RF kill state */ |
1467 | iwl_enable_rfkill_int(trans); | |
1468 | ||
8d425517 | 1469 | hw_rfkill = iwl_is_rfkill_set(trans); |
c9eec95c | 1470 | iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill); |
d48e2074 | 1471 | |
ebb7678d EG |
1472 | return err; |
1473 | ||
f057ac4e | 1474 | err_free_irq: |
a7be50b7 | 1475 | trans_pcie->irq_requested = false; |
75595536 | 1476 | free_irq(trans_pcie->irq, trans); |
ebb7678d | 1477 | error: |
990aa6d7 | 1478 | iwl_pcie_free_ict(trans); |
ebb7678d EG |
1479 | tasklet_kill(&trans_pcie->irq_tasklet); |
1480 | return err; | |
e6bb4c9c EG |
1481 | } |
1482 | ||
218733cf EG |
1483 | static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans, |
1484 | bool op_mode_leaving) | |
cc56feb2 | 1485 | { |
20d3b647 | 1486 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
d23f78e6 | 1487 | bool hw_rfkill; |
218733cf | 1488 | unsigned long flags; |
d23f78e6 | 1489 | |
ee7d737c DS |
1490 | spin_lock_irqsave(&trans_pcie->irq_lock, flags); |
1491 | iwl_disable_interrupts(trans); | |
1492 | spin_unlock_irqrestore(&trans_pcie->irq_lock, flags); | |
1493 | ||
cc56feb2 EG |
1494 | iwl_apm_stop(trans); |
1495 | ||
218733cf EG |
1496 | spin_lock_irqsave(&trans_pcie->irq_lock, flags); |
1497 | iwl_disable_interrupts(trans); | |
1498 | spin_unlock_irqrestore(&trans_pcie->irq_lock, flags); | |
1df06bdc | 1499 | |
218733cf EG |
1500 | if (!op_mode_leaving) { |
1501 | /* | |
1502 | * Even if we stop the HW, we still want the RF kill | |
1503 | * interrupt | |
1504 | */ | |
1505 | iwl_enable_rfkill_int(trans); | |
1506 | ||
1507 | /* | |
1508 | * Check again since the RF kill state may have changed while | |
1509 | * all the interrupts were disabled, in this case we couldn't | |
1510 | * receive the RF kill interrupt and update the state in the | |
1511 | * op_mode. | |
1512 | */ | |
1513 | hw_rfkill = iwl_is_rfkill_set(trans); | |
1514 | iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill); | |
1515 | } | |
cc56feb2 EG |
1516 | } |
1517 | ||
9eae88fa JB |
1518 | static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn, |
1519 | struct sk_buff_head *skbs) | |
464021ff | 1520 | { |
8ad71bef | 1521 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
990aa6d7 | 1522 | struct iwl_txq *txq = &trans_pcie->txq[txq_id]; |
a0eaad71 EG |
1523 | /* n_bd is usually 256 => n_bd - 1 = 0xff */ |
1524 | int tfd_num = ssn & (txq->q.n_bd - 1); | |
a0eaad71 | 1525 | |
015c15e1 JB |
1526 | spin_lock(&txq->lock); |
1527 | ||
a0eaad71 | 1528 | if (txq->q.read_ptr != tfd_num) { |
9eae88fa JB |
1529 | IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n", |
1530 | txq_id, txq->q.read_ptr, tfd_num, ssn); | |
990aa6d7 | 1531 | iwl_pcie_txq_reclaim(trans, txq_id, tfd_num, skbs); |
e755f882 | 1532 | if (iwl_queue_space(&txq->q) > txq->q.low_mark) |
bada991b | 1533 | iwl_wake_queue(trans, txq); |
a0eaad71 | 1534 | } |
015c15e1 JB |
1535 | |
1536 | spin_unlock(&txq->lock); | |
a0eaad71 EG |
1537 | } |
1538 | ||
03905495 EG |
1539 | static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val) |
1540 | { | |
05f5b97e | 1541 | writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); |
03905495 EG |
1542 | } |
1543 | ||
1544 | static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val) | |
1545 | { | |
05f5b97e | 1546 | writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); |
03905495 EG |
1547 | } |
1548 | ||
1549 | static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs) | |
1550 | { | |
05f5b97e | 1551 | return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs); |
03905495 EG |
1552 | } |
1553 | ||
c6f600fc | 1554 | static void iwl_trans_pcie_configure(struct iwl_trans *trans, |
9eae88fa | 1555 | const struct iwl_trans_config *trans_cfg) |
c6f600fc MV |
1556 | { |
1557 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | |
1558 | ||
1559 | trans_pcie->cmd_queue = trans_cfg->cmd_queue; | |
b04db9ac | 1560 | trans_pcie->cmd_fifo = trans_cfg->cmd_fifo; |
d663ee73 JB |
1561 | if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS)) |
1562 | trans_pcie->n_no_reclaim_cmds = 0; | |
1563 | else | |
1564 | trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds; | |
1565 | if (trans_pcie->n_no_reclaim_cmds) | |
1566 | memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds, | |
1567 | trans_pcie->n_no_reclaim_cmds * sizeof(u8)); | |
9eae88fa | 1568 | |
b2cf410c JB |
1569 | trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k; |
1570 | if (trans_pcie->rx_buf_size_8k) | |
1571 | trans_pcie->rx_page_order = get_order(8 * 1024); | |
1572 | else | |
1573 | trans_pcie->rx_page_order = get_order(4 * 1024); | |
7c5ba4a8 JB |
1574 | |
1575 | trans_pcie->wd_timeout = | |
1576 | msecs_to_jiffies(trans_cfg->queue_watchdog_timeout); | |
d9fb6465 JB |
1577 | |
1578 | trans_pcie->command_names = trans_cfg->command_names; | |
c6f600fc MV |
1579 | } |
1580 | ||
d1ff5253 | 1581 | void iwl_trans_pcie_free(struct iwl_trans *trans) |
34c1b7ba | 1582 | { |
20d3b647 | 1583 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
a42a1844 | 1584 | |
ae2c30bf EG |
1585 | iwl_trans_pcie_tx_free(trans); |
1586 | iwl_trans_pcie_rx_free(trans); | |
6379103e | 1587 | |
57a1dc89 | 1588 | if (trans_pcie->irq_requested == true) { |
75595536 | 1589 | free_irq(trans_pcie->irq, trans); |
990aa6d7 | 1590 | iwl_pcie_free_ict(trans); |
57a1dc89 | 1591 | } |
a42a1844 EG |
1592 | |
1593 | pci_disable_msi(trans_pcie->pci_dev); | |
05f5b97e | 1594 | iounmap(trans_pcie->hw_base); |
a42a1844 EG |
1595 | pci_release_regions(trans_pcie->pci_dev); |
1596 | pci_disable_device(trans_pcie->pci_dev); | |
59c647b6 | 1597 | kmem_cache_destroy(trans->dev_cmd_pool); |
a42a1844 | 1598 | |
6d8f6eeb | 1599 | kfree(trans); |
34c1b7ba EG |
1600 | } |
1601 | ||
47107e84 DF |
1602 | static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state) |
1603 | { | |
1604 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | |
1605 | ||
1606 | if (state) | |
01d651d4 | 1607 | set_bit(STATUS_TPOWER_PMI, &trans_pcie->status); |
47107e84 | 1608 | else |
01d651d4 | 1609 | clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status); |
47107e84 DF |
1610 | } |
1611 | ||
c01a4047 | 1612 | #ifdef CONFIG_PM_SLEEP |
57210f7c EG |
1613 | static int iwl_trans_pcie_suspend(struct iwl_trans *trans) |
1614 | { | |
57210f7c EG |
1615 | return 0; |
1616 | } | |
1617 | ||
1618 | static int iwl_trans_pcie_resume(struct iwl_trans *trans) | |
1619 | { | |
c9eec95c | 1620 | bool hw_rfkill; |
57210f7c | 1621 | |
8c46bb70 EG |
1622 | iwl_enable_rfkill_int(trans); |
1623 | ||
8d425517 | 1624 | hw_rfkill = iwl_is_rfkill_set(trans); |
8c46bb70 | 1625 | iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill); |
8722c899 | 1626 | |
8c46bb70 | 1627 | if (!hw_rfkill) |
8722c899 SG |
1628 | iwl_enable_interrupts(trans); |
1629 | ||
57210f7c EG |
1630 | return 0; |
1631 | } | |
c01a4047 | 1632 | #endif /* CONFIG_PM_SLEEP */ |
57210f7c | 1633 | |
5f178cd2 EG |
1634 | #define IWL_FLUSH_WAIT_MS 2000 |
1635 | ||
990aa6d7 | 1636 | static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans) |
5f178cd2 | 1637 | { |
8ad71bef | 1638 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
990aa6d7 | 1639 | struct iwl_txq *txq; |
5f178cd2 EG |
1640 | struct iwl_queue *q; |
1641 | int cnt; | |
1642 | unsigned long now = jiffies; | |
1643 | int ret = 0; | |
1644 | ||
1645 | /* waiting for all the tx frames complete might take a while */ | |
035f7ff2 | 1646 | for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) { |
9ba1947a | 1647 | if (cnt == trans_pcie->cmd_queue) |
5f178cd2 | 1648 | continue; |
8ad71bef | 1649 | txq = &trans_pcie->txq[cnt]; |
5f178cd2 EG |
1650 | q = &txq->q; |
1651 | while (q->read_ptr != q->write_ptr && !time_after(jiffies, | |
1652 | now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS))) | |
1653 | msleep(1); | |
1654 | ||
1655 | if (q->read_ptr != q->write_ptr) { | |
1656 | IWL_ERR(trans, "fail to flush all tx fifo queues\n"); | |
1657 | ret = -ETIMEDOUT; | |
1658 | break; | |
1659 | } | |
1660 | } | |
1661 | return ret; | |
1662 | } | |
1663 | ||
ff620849 EG |
1664 | static const char *get_fh_string(int cmd) |
1665 | { | |
d9fb6465 | 1666 | #define IWL_CMD(x) case x: return #x |
ff620849 EG |
1667 | switch (cmd) { |
1668 | IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG); | |
1669 | IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG); | |
1670 | IWL_CMD(FH_RSCSR_CHNL0_WPTR); | |
1671 | IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG); | |
1672 | IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG); | |
1673 | IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG); | |
1674 | IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV); | |
1675 | IWL_CMD(FH_TSSR_TX_STATUS_REG); | |
1676 | IWL_CMD(FH_TSSR_TX_ERROR_REG); | |
1677 | default: | |
1678 | return "UNKNOWN"; | |
1679 | } | |
d9fb6465 | 1680 | #undef IWL_CMD |
ff620849 EG |
1681 | } |
1682 | ||
990aa6d7 | 1683 | int iwl_pcie_dump_fh(struct iwl_trans *trans, char **buf) |
ff620849 EG |
1684 | { |
1685 | int i; | |
ff620849 EG |
1686 | static const u32 fh_tbl[] = { |
1687 | FH_RSCSR_CHNL0_STTS_WPTR_REG, | |
1688 | FH_RSCSR_CHNL0_RBDCB_BASE_REG, | |
1689 | FH_RSCSR_CHNL0_WPTR, | |
1690 | FH_MEM_RCSR_CHNL0_CONFIG_REG, | |
1691 | FH_MEM_RSSR_SHARED_CTRL_REG, | |
1692 | FH_MEM_RSSR_RX_STATUS_REG, | |
1693 | FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV, | |
1694 | FH_TSSR_TX_STATUS_REG, | |
1695 | FH_TSSR_TX_ERROR_REG | |
1696 | }; | |
94543a8d JB |
1697 | |
1698 | #ifdef CONFIG_IWLWIFI_DEBUGFS | |
1699 | if (buf) { | |
1700 | int pos = 0; | |
1701 | size_t bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40; | |
1702 | ||
ff620849 EG |
1703 | *buf = kmalloc(bufsz, GFP_KERNEL); |
1704 | if (!*buf) | |
1705 | return -ENOMEM; | |
94543a8d | 1706 | |
ff620849 EG |
1707 | pos += scnprintf(*buf + pos, bufsz - pos, |
1708 | "FH register values:\n"); | |
94543a8d JB |
1709 | |
1710 | for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) | |
ff620849 EG |
1711 | pos += scnprintf(*buf + pos, bufsz - pos, |
1712 | " %34s: 0X%08x\n", | |
1713 | get_fh_string(fh_tbl[i]), | |
1042db2a | 1714 | iwl_read_direct32(trans, fh_tbl[i])); |
94543a8d | 1715 | |
ff620849 EG |
1716 | return pos; |
1717 | } | |
1718 | #endif | |
94543a8d | 1719 | |
ff620849 | 1720 | IWL_ERR(trans, "FH register values:\n"); |
94543a8d | 1721 | for (i = 0; i < ARRAY_SIZE(fh_tbl); i++) |
ff620849 EG |
1722 | IWL_ERR(trans, " %34s: 0X%08x\n", |
1723 | get_fh_string(fh_tbl[i]), | |
1042db2a | 1724 | iwl_read_direct32(trans, fh_tbl[i])); |
94543a8d | 1725 | |
ff620849 EG |
1726 | return 0; |
1727 | } | |
1728 | ||
1729 | static const char *get_csr_string(int cmd) | |
1730 | { | |
d9fb6465 | 1731 | #define IWL_CMD(x) case x: return #x |
ff620849 EG |
1732 | switch (cmd) { |
1733 | IWL_CMD(CSR_HW_IF_CONFIG_REG); | |
1734 | IWL_CMD(CSR_INT_COALESCING); | |
1735 | IWL_CMD(CSR_INT); | |
1736 | IWL_CMD(CSR_INT_MASK); | |
1737 | IWL_CMD(CSR_FH_INT_STATUS); | |
1738 | IWL_CMD(CSR_GPIO_IN); | |
1739 | IWL_CMD(CSR_RESET); | |
1740 | IWL_CMD(CSR_GP_CNTRL); | |
1741 | IWL_CMD(CSR_HW_REV); | |
1742 | IWL_CMD(CSR_EEPROM_REG); | |
1743 | IWL_CMD(CSR_EEPROM_GP); | |
1744 | IWL_CMD(CSR_OTP_GP_REG); | |
1745 | IWL_CMD(CSR_GIO_REG); | |
1746 | IWL_CMD(CSR_GP_UCODE_REG); | |
1747 | IWL_CMD(CSR_GP_DRIVER_REG); | |
1748 | IWL_CMD(CSR_UCODE_DRV_GP1); | |
1749 | IWL_CMD(CSR_UCODE_DRV_GP2); | |
1750 | IWL_CMD(CSR_LED_REG); | |
1751 | IWL_CMD(CSR_DRAM_INT_TBL_REG); | |
1752 | IWL_CMD(CSR_GIO_CHICKEN_BITS); | |
1753 | IWL_CMD(CSR_ANA_PLL_CFG); | |
1754 | IWL_CMD(CSR_HW_REV_WA_REG); | |
1755 | IWL_CMD(CSR_DBG_HPET_MEM_REG); | |
1756 | default: | |
1757 | return "UNKNOWN"; | |
1758 | } | |
d9fb6465 | 1759 | #undef IWL_CMD |
ff620849 EG |
1760 | } |
1761 | ||
990aa6d7 | 1762 | void iwl_pcie_dump_csr(struct iwl_trans *trans) |
ff620849 EG |
1763 | { |
1764 | int i; | |
1765 | static const u32 csr_tbl[] = { | |
1766 | CSR_HW_IF_CONFIG_REG, | |
1767 | CSR_INT_COALESCING, | |
1768 | CSR_INT, | |
1769 | CSR_INT_MASK, | |
1770 | CSR_FH_INT_STATUS, | |
1771 | CSR_GPIO_IN, | |
1772 | CSR_RESET, | |
1773 | CSR_GP_CNTRL, | |
1774 | CSR_HW_REV, | |
1775 | CSR_EEPROM_REG, | |
1776 | CSR_EEPROM_GP, | |
1777 | CSR_OTP_GP_REG, | |
1778 | CSR_GIO_REG, | |
1779 | CSR_GP_UCODE_REG, | |
1780 | CSR_GP_DRIVER_REG, | |
1781 | CSR_UCODE_DRV_GP1, | |
1782 | CSR_UCODE_DRV_GP2, | |
1783 | CSR_LED_REG, | |
1784 | CSR_DRAM_INT_TBL_REG, | |
1785 | CSR_GIO_CHICKEN_BITS, | |
1786 | CSR_ANA_PLL_CFG, | |
1787 | CSR_HW_REV_WA_REG, | |
1788 | CSR_DBG_HPET_MEM_REG | |
1789 | }; | |
1790 | IWL_ERR(trans, "CSR values:\n"); | |
1791 | IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is " | |
1792 | "CSR_INT_PERIODIC_REG)\n"); | |
1793 | for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) { | |
1794 | IWL_ERR(trans, " %25s: 0X%08x\n", | |
1795 | get_csr_string(csr_tbl[i]), | |
1042db2a | 1796 | iwl_read32(trans, csr_tbl[i])); |
ff620849 EG |
1797 | } |
1798 | } | |
1799 | ||
87e5666c EG |
1800 | #ifdef CONFIG_IWLWIFI_DEBUGFS |
1801 | /* create and remove of files */ | |
1802 | #define DEBUGFS_ADD_FILE(name, parent, mode) do { \ | |
5a878bf6 | 1803 | if (!debugfs_create_file(#name, mode, parent, trans, \ |
87e5666c | 1804 | &iwl_dbgfs_##name##_ops)) \ |
9da987ac | 1805 | goto err; \ |
87e5666c EG |
1806 | } while (0) |
1807 | ||
1808 | /* file operation */ | |
1809 | #define DEBUGFS_READ_FUNC(name) \ | |
1810 | static ssize_t iwl_dbgfs_##name##_read(struct file *file, \ | |
1811 | char __user *user_buf, \ | |
1812 | size_t count, loff_t *ppos); | |
1813 | ||
1814 | #define DEBUGFS_WRITE_FUNC(name) \ | |
1815 | static ssize_t iwl_dbgfs_##name##_write(struct file *file, \ | |
1816 | const char __user *user_buf, \ | |
1817 | size_t count, loff_t *ppos); | |
1818 | ||
1819 | ||
87e5666c EG |
1820 | #define DEBUGFS_READ_FILE_OPS(name) \ |
1821 | DEBUGFS_READ_FUNC(name); \ | |
1822 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ | |
1823 | .read = iwl_dbgfs_##name##_read, \ | |
234e3405 | 1824 | .open = simple_open, \ |
87e5666c EG |
1825 | .llseek = generic_file_llseek, \ |
1826 | }; | |
1827 | ||
16db88ba EG |
1828 | #define DEBUGFS_WRITE_FILE_OPS(name) \ |
1829 | DEBUGFS_WRITE_FUNC(name); \ | |
1830 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ | |
1831 | .write = iwl_dbgfs_##name##_write, \ | |
234e3405 | 1832 | .open = simple_open, \ |
16db88ba EG |
1833 | .llseek = generic_file_llseek, \ |
1834 | }; | |
1835 | ||
87e5666c EG |
1836 | #define DEBUGFS_READ_WRITE_FILE_OPS(name) \ |
1837 | DEBUGFS_READ_FUNC(name); \ | |
1838 | DEBUGFS_WRITE_FUNC(name); \ | |
1839 | static const struct file_operations iwl_dbgfs_##name##_ops = { \ | |
1840 | .write = iwl_dbgfs_##name##_write, \ | |
1841 | .read = iwl_dbgfs_##name##_read, \ | |
234e3405 | 1842 | .open = simple_open, \ |
87e5666c EG |
1843 | .llseek = generic_file_llseek, \ |
1844 | }; | |
1845 | ||
87e5666c | 1846 | static ssize_t iwl_dbgfs_tx_queue_read(struct file *file, |
20d3b647 JB |
1847 | char __user *user_buf, |
1848 | size_t count, loff_t *ppos) | |
8ad71bef | 1849 | { |
5a878bf6 | 1850 | struct iwl_trans *trans = file->private_data; |
8ad71bef | 1851 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
990aa6d7 | 1852 | struct iwl_txq *txq; |
87e5666c EG |
1853 | struct iwl_queue *q; |
1854 | char *buf; | |
1855 | int pos = 0; | |
1856 | int cnt; | |
1857 | int ret; | |
1745e440 WYG |
1858 | size_t bufsz; |
1859 | ||
035f7ff2 | 1860 | bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues; |
87e5666c | 1861 | |
f9e75447 | 1862 | if (!trans_pcie->txq) |
87e5666c | 1863 | return -EAGAIN; |
f9e75447 | 1864 | |
87e5666c EG |
1865 | buf = kzalloc(bufsz, GFP_KERNEL); |
1866 | if (!buf) | |
1867 | return -ENOMEM; | |
1868 | ||
035f7ff2 | 1869 | for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) { |
8ad71bef | 1870 | txq = &trans_pcie->txq[cnt]; |
87e5666c EG |
1871 | q = &txq->q; |
1872 | pos += scnprintf(buf + pos, bufsz - pos, | |
9eae88fa | 1873 | "hwq %.2d: read=%u write=%u use=%d stop=%d\n", |
87e5666c | 1874 | cnt, q->read_ptr, q->write_ptr, |
9eae88fa JB |
1875 | !!test_bit(cnt, trans_pcie->queue_used), |
1876 | !!test_bit(cnt, trans_pcie->queue_stopped)); | |
87e5666c EG |
1877 | } |
1878 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); | |
1879 | kfree(buf); | |
1880 | return ret; | |
1881 | } | |
1882 | ||
1883 | static ssize_t iwl_dbgfs_rx_queue_read(struct file *file, | |
20d3b647 JB |
1884 | char __user *user_buf, |
1885 | size_t count, loff_t *ppos) | |
1886 | { | |
5a878bf6 | 1887 | struct iwl_trans *trans = file->private_data; |
20d3b647 | 1888 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
990aa6d7 | 1889 | struct iwl_rxq *rxq = &trans_pcie->rxq; |
87e5666c EG |
1890 | char buf[256]; |
1891 | int pos = 0; | |
1892 | const size_t bufsz = sizeof(buf); | |
1893 | ||
1894 | pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n", | |
1895 | rxq->read); | |
1896 | pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n", | |
1897 | rxq->write); | |
1898 | pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n", | |
1899 | rxq->free_count); | |
1900 | if (rxq->rb_stts) { | |
1901 | pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n", | |
1902 | le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF); | |
1903 | } else { | |
1904 | pos += scnprintf(buf + pos, bufsz - pos, | |
1905 | "closed_rb_num: Not Allocated\n"); | |
1906 | } | |
1907 | return simple_read_from_buffer(user_buf, count, ppos, buf, pos); | |
1908 | } | |
1909 | ||
1f7b6172 EG |
1910 | static ssize_t iwl_dbgfs_interrupt_read(struct file *file, |
1911 | char __user *user_buf, | |
20d3b647 JB |
1912 | size_t count, loff_t *ppos) |
1913 | { | |
1f7b6172 | 1914 | struct iwl_trans *trans = file->private_data; |
20d3b647 | 1915 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
1f7b6172 EG |
1916 | struct isr_statistics *isr_stats = &trans_pcie->isr_stats; |
1917 | ||
1918 | int pos = 0; | |
1919 | char *buf; | |
1920 | int bufsz = 24 * 64; /* 24 items * 64 char per item */ | |
1921 | ssize_t ret; | |
1922 | ||
1923 | buf = kzalloc(bufsz, GFP_KERNEL); | |
f9e75447 | 1924 | if (!buf) |
1f7b6172 | 1925 | return -ENOMEM; |
1f7b6172 EG |
1926 | |
1927 | pos += scnprintf(buf + pos, bufsz - pos, | |
1928 | "Interrupt Statistics Report:\n"); | |
1929 | ||
1930 | pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n", | |
1931 | isr_stats->hw); | |
1932 | pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n", | |
1933 | isr_stats->sw); | |
1934 | if (isr_stats->sw || isr_stats->hw) { | |
1935 | pos += scnprintf(buf + pos, bufsz - pos, | |
1936 | "\tLast Restarting Code: 0x%X\n", | |
1937 | isr_stats->err_code); | |
1938 | } | |
1939 | #ifdef CONFIG_IWLWIFI_DEBUG | |
1940 | pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n", | |
1941 | isr_stats->sch); | |
1942 | pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n", | |
1943 | isr_stats->alive); | |
1944 | #endif | |
1945 | pos += scnprintf(buf + pos, bufsz - pos, | |
1946 | "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill); | |
1947 | ||
1948 | pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n", | |
1949 | isr_stats->ctkill); | |
1950 | ||
1951 | pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n", | |
1952 | isr_stats->wakeup); | |
1953 | ||
1954 | pos += scnprintf(buf + pos, bufsz - pos, | |
1955 | "Rx command responses:\t\t %u\n", isr_stats->rx); | |
1956 | ||
1957 | pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n", | |
1958 | isr_stats->tx); | |
1959 | ||
1960 | pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n", | |
1961 | isr_stats->unhandled); | |
1962 | ||
1963 | ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos); | |
1964 | kfree(buf); | |
1965 | return ret; | |
1966 | } | |
1967 | ||
1968 | static ssize_t iwl_dbgfs_interrupt_write(struct file *file, | |
1969 | const char __user *user_buf, | |
1970 | size_t count, loff_t *ppos) | |
1971 | { | |
1972 | struct iwl_trans *trans = file->private_data; | |
20d3b647 | 1973 | struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); |
1f7b6172 EG |
1974 | struct isr_statistics *isr_stats = &trans_pcie->isr_stats; |
1975 | ||
1976 | char buf[8]; | |
1977 | int buf_size; | |
1978 | u32 reset_flag; | |
1979 | ||
1980 | memset(buf, 0, sizeof(buf)); | |
1981 | buf_size = min(count, sizeof(buf) - 1); | |
1982 | if (copy_from_user(buf, user_buf, buf_size)) | |
1983 | return -EFAULT; | |
1984 | if (sscanf(buf, "%x", &reset_flag) != 1) | |
1985 | return -EFAULT; | |
1986 | if (reset_flag == 0) | |
1987 | memset(isr_stats, 0, sizeof(*isr_stats)); | |
1988 | ||
1989 | return count; | |
1990 | } | |
1991 | ||
16db88ba | 1992 | static ssize_t iwl_dbgfs_csr_write(struct file *file, |
20d3b647 JB |
1993 | const char __user *user_buf, |
1994 | size_t count, loff_t *ppos) | |
16db88ba EG |
1995 | { |
1996 | struct iwl_trans *trans = file->private_data; | |
1997 | char buf[8]; | |
1998 | int buf_size; | |
1999 | int csr; | |
2000 | ||
2001 | memset(buf, 0, sizeof(buf)); | |
2002 | buf_size = min(count, sizeof(buf) - 1); | |
2003 | if (copy_from_user(buf, user_buf, buf_size)) | |
2004 | return -EFAULT; | |
2005 | if (sscanf(buf, "%d", &csr) != 1) | |
2006 | return -EFAULT; | |
2007 | ||
990aa6d7 | 2008 | iwl_pcie_dump_csr(trans); |
16db88ba EG |
2009 | |
2010 | return count; | |
2011 | } | |
2012 | ||
16db88ba | 2013 | static ssize_t iwl_dbgfs_fh_reg_read(struct file *file, |
20d3b647 JB |
2014 | char __user *user_buf, |
2015 | size_t count, loff_t *ppos) | |
16db88ba EG |
2016 | { |
2017 | struct iwl_trans *trans = file->private_data; | |
94543a8d | 2018 | char *buf = NULL; |
16db88ba EG |
2019 | int pos = 0; |
2020 | ssize_t ret = -EFAULT; | |
2021 | ||
990aa6d7 | 2022 | ret = pos = iwl_pcie_dump_fh(trans, &buf); |
16db88ba EG |
2023 | if (buf) { |
2024 | ret = simple_read_from_buffer(user_buf, | |
2025 | count, ppos, buf, pos); | |
2026 | kfree(buf); | |
2027 | } | |
2028 | ||
2029 | return ret; | |
2030 | } | |
2031 | ||
48dffd39 JB |
2032 | static ssize_t iwl_dbgfs_fw_restart_write(struct file *file, |
2033 | const char __user *user_buf, | |
2034 | size_t count, loff_t *ppos) | |
2035 | { | |
2036 | struct iwl_trans *trans = file->private_data; | |
2037 | ||
2038 | if (!trans->op_mode) | |
2039 | return -EAGAIN; | |
2040 | ||
24172f39 | 2041 | local_bh_disable(); |
48dffd39 | 2042 | iwl_op_mode_nic_error(trans->op_mode); |
24172f39 | 2043 | local_bh_enable(); |
48dffd39 JB |
2044 | |
2045 | return count; | |
2046 | } | |
2047 | ||
1f7b6172 | 2048 | DEBUGFS_READ_WRITE_FILE_OPS(interrupt); |
16db88ba | 2049 | DEBUGFS_READ_FILE_OPS(fh_reg); |
87e5666c EG |
2050 | DEBUGFS_READ_FILE_OPS(rx_queue); |
2051 | DEBUGFS_READ_FILE_OPS(tx_queue); | |
16db88ba | 2052 | DEBUGFS_WRITE_FILE_OPS(csr); |
48dffd39 | 2053 | DEBUGFS_WRITE_FILE_OPS(fw_restart); |
87e5666c EG |
2054 | |
2055 | /* | |
2056 | * Create the debugfs files and directories | |
2057 | * | |
2058 | */ | |
2059 | static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans, | |
20d3b647 | 2060 | struct dentry *dir) |
87e5666c | 2061 | { |
87e5666c EG |
2062 | DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR); |
2063 | DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR); | |
1f7b6172 | 2064 | DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR); |
16db88ba EG |
2065 | DEBUGFS_ADD_FILE(csr, dir, S_IWUSR); |
2066 | DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR); | |
48dffd39 | 2067 | DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR); |
87e5666c | 2068 | return 0; |
9da987ac MV |
2069 | |
2070 | err: | |
2071 | IWL_ERR(trans, "failed to create the trans debugfs entry\n"); | |
2072 | return -ENOMEM; | |
87e5666c EG |
2073 | } |
2074 | #else | |
2075 | static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans, | |
20d3b647 JB |
2076 | struct dentry *dir) |
2077 | { | |
2078 | return 0; | |
2079 | } | |
87e5666c EG |
2080 | #endif /*CONFIG_IWLWIFI_DEBUGFS */ |
2081 | ||
d1ff5253 | 2082 | static const struct iwl_trans_ops trans_ops_pcie = { |
57a1dc89 | 2083 | .start_hw = iwl_trans_pcie_start_hw, |
cc56feb2 | 2084 | .stop_hw = iwl_trans_pcie_stop_hw, |
ed6a3803 | 2085 | .fw_alive = iwl_trans_pcie_fw_alive, |
cf614297 | 2086 | .start_fw = iwl_trans_pcie_start_fw, |
e6bb4c9c | 2087 | .stop_device = iwl_trans_pcie_stop_device, |
48d42c42 | 2088 | |
2dd4f9f7 JB |
2089 | .wowlan_suspend = iwl_trans_pcie_wowlan_suspend, |
2090 | ||
990aa6d7 | 2091 | .send_cmd = iwl_pcie_send_cmd, |
c85eb619 | 2092 | |
e6bb4c9c | 2093 | .tx = iwl_trans_pcie_tx, |
a0eaad71 | 2094 | .reclaim = iwl_trans_pcie_reclaim, |
34c1b7ba | 2095 | |
990aa6d7 EG |
2096 | .txq_disable = iwl_pcie_txq_disable, |
2097 | .txq_enable = iwl_pcie_txq_enable, | |
34c1b7ba | 2098 | |
87e5666c | 2099 | .dbgfs_register = iwl_trans_pcie_dbgfs_register, |
5f178cd2 | 2100 | |
990aa6d7 | 2101 | .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty, |
5f178cd2 | 2102 | |
c01a4047 | 2103 | #ifdef CONFIG_PM_SLEEP |
57210f7c EG |
2104 | .suspend = iwl_trans_pcie_suspend, |
2105 | .resume = iwl_trans_pcie_resume, | |
c01a4047 | 2106 | #endif |
03905495 EG |
2107 | .write8 = iwl_trans_pcie_write8, |
2108 | .write32 = iwl_trans_pcie_write32, | |
2109 | .read32 = iwl_trans_pcie_read32, | |
c6f600fc | 2110 | .configure = iwl_trans_pcie_configure, |
47107e84 | 2111 | .set_pmi = iwl_trans_pcie_set_pmi, |
e6bb4c9c | 2112 | }; |
a42a1844 | 2113 | |
87ce05a2 | 2114 | struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev, |
035f7ff2 EG |
2115 | const struct pci_device_id *ent, |
2116 | const struct iwl_cfg *cfg) | |
a42a1844 | 2117 | { |
a42a1844 EG |
2118 | struct iwl_trans_pcie *trans_pcie; |
2119 | struct iwl_trans *trans; | |
2120 | u16 pci_cmd; | |
2121 | int err; | |
2122 | ||
2123 | trans = kzalloc(sizeof(struct iwl_trans) + | |
20d3b647 | 2124 | sizeof(struct iwl_trans_pcie), GFP_KERNEL); |
a42a1844 | 2125 | |
dbeca583 | 2126 | if (!trans) |
a42a1844 EG |
2127 | return NULL; |
2128 | ||
2129 | trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans); | |
2130 | ||
2131 | trans->ops = &trans_ops_pcie; | |
035f7ff2 | 2132 | trans->cfg = cfg; |
a42a1844 | 2133 | trans_pcie->trans = trans; |
7b11488f | 2134 | spin_lock_init(&trans_pcie->irq_lock); |
13df1aab | 2135 | init_waitqueue_head(&trans_pcie->ucode_write_waitq); |
a42a1844 EG |
2136 | |
2137 | /* W/A - seems to solve weird behavior. We need to remove this if we | |
2138 | * don't want to stay in L1 all the time. This wastes a lot of power */ | |
2139 | pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 | | |
20d3b647 | 2140 | PCIE_LINK_STATE_CLKPM); |
a42a1844 EG |
2141 | |
2142 | if (pci_enable_device(pdev)) { | |
2143 | err = -ENODEV; | |
2144 | goto out_no_pci; | |
2145 | } | |
2146 | ||
2147 | pci_set_master(pdev); | |
2148 | ||
2149 | err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36)); | |
2150 | if (!err) | |
2151 | err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36)); | |
2152 | if (err) { | |
2153 | err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32)); | |
2154 | if (!err) | |
2155 | err = pci_set_consistent_dma_mask(pdev, | |
20d3b647 | 2156 | DMA_BIT_MASK(32)); |
a42a1844 EG |
2157 | /* both attempts failed: */ |
2158 | if (err) { | |
2159 | dev_printk(KERN_ERR, &pdev->dev, | |
2160 | "No suitable DMA available.\n"); | |
2161 | goto out_pci_disable_device; | |
2162 | } | |
2163 | } | |
2164 | ||
2165 | err = pci_request_regions(pdev, DRV_NAME); | |
2166 | if (err) { | |
d6f1c316 JB |
2167 | dev_printk(KERN_ERR, &pdev->dev, |
2168 | "pci_request_regions failed\n"); | |
a42a1844 EG |
2169 | goto out_pci_disable_device; |
2170 | } | |
2171 | ||
05f5b97e | 2172 | trans_pcie->hw_base = pci_ioremap_bar(pdev, 0); |
a42a1844 | 2173 | if (!trans_pcie->hw_base) { |
d6f1c316 | 2174 | dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed\n"); |
a42a1844 EG |
2175 | err = -ENODEV; |
2176 | goto out_pci_release_regions; | |
2177 | } | |
2178 | ||
a42a1844 EG |
2179 | /* We disable the RETRY_TIMEOUT register (0x41) to keep |
2180 | * PCI Tx retries from interfering with C3 CPU state */ | |
2181 | pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00); | |
2182 | ||
2183 | err = pci_enable_msi(pdev); | |
9f904b38 | 2184 | if (err) { |
a42a1844 | 2185 | dev_printk(KERN_ERR, &pdev->dev, |
d6f1c316 | 2186 | "pci_enable_msi failed(0X%x)\n", err); |
9f904b38 EG |
2187 | /* enable rfkill interrupt: hw bug w/a */ |
2188 | pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd); | |
2189 | if (pci_cmd & PCI_COMMAND_INTX_DISABLE) { | |
2190 | pci_cmd &= ~PCI_COMMAND_INTX_DISABLE; | |
2191 | pci_write_config_word(pdev, PCI_COMMAND, pci_cmd); | |
2192 | } | |
2193 | } | |
a42a1844 EG |
2194 | |
2195 | trans->dev = &pdev->dev; | |
75595536 | 2196 | trans_pcie->irq = pdev->irq; |
a42a1844 | 2197 | trans_pcie->pci_dev = pdev; |
08079a49 | 2198 | trans->hw_rev = iwl_read32(trans, CSR_HW_REV); |
99673ee5 | 2199 | trans->hw_id = (pdev->device << 16) + pdev->subsystem_device; |
9ca85961 EG |
2200 | snprintf(trans->hw_id_str, sizeof(trans->hw_id_str), |
2201 | "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device); | |
a42a1844 | 2202 | |
69a10b29 | 2203 | /* Initialize the wait queue for commands */ |
f946b529 | 2204 | init_waitqueue_head(&trans_pcie->wait_command_queue); |
8b5bed90 | 2205 | spin_lock_init(&trans->reg_lock); |
69a10b29 | 2206 | |
3ec45882 JB |
2207 | snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name), |
2208 | "iwl_cmd_pool:%s", dev_name(trans->dev)); | |
59c647b6 EG |
2209 | |
2210 | trans->dev_cmd_headroom = 0; | |
2211 | trans->dev_cmd_pool = | |
3ec45882 | 2212 | kmem_cache_create(trans->dev_cmd_pool_name, |
59c647b6 EG |
2213 | sizeof(struct iwl_device_cmd) |
2214 | + trans->dev_cmd_headroom, | |
2215 | sizeof(void *), | |
2216 | SLAB_HWCACHE_ALIGN, | |
2217 | NULL); | |
2218 | ||
2219 | if (!trans->dev_cmd_pool) | |
2220 | goto out_pci_disable_msi; | |
2221 | ||
a42a1844 EG |
2222 | return trans; |
2223 | ||
59c647b6 EG |
2224 | out_pci_disable_msi: |
2225 | pci_disable_msi(pdev); | |
a42a1844 EG |
2226 | out_pci_release_regions: |
2227 | pci_release_regions(pdev); | |
2228 | out_pci_disable_device: | |
2229 | pci_disable_device(pdev); | |
2230 | out_no_pci: | |
2231 | kfree(trans); | |
2232 | return NULL; | |
2233 | } |