iwlwifi: trans: divide stop_hw into stop_device/op_mode_leave
[linux-block.git] / drivers / net / wireless / iwlwifi / pcie / trans.c
CommitLineData
c85eb619
EG
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
128e63ef 8 * Copyright(c) 2007 - 2013 Intel Corporation. All rights reserved.
c85eb619
EG
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
410dc5aa 25 * in the file called COPYING.
c85eb619
EG
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
128e63ef 33 * Copyright(c) 2005 - 2013 Intel Corporation. All rights reserved.
c85eb619
EG
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
a42a1844
EG
63#include <linux/pci.h>
64#include <linux/pci-aspm.h>
e6bb4c9c 65#include <linux/interrupt.h>
87e5666c 66#include <linux/debugfs.h>
cf614297 67#include <linux/sched.h>
6d8f6eeb
EG
68#include <linux/bitops.h>
69#include <linux/gfp.h>
e6bb4c9c 70
82575102 71#include "iwl-drv.h"
c85eb619 72#include "iwl-trans.h"
522376d2
EG
73#include "iwl-csr.h"
74#include "iwl-prph.h"
7a10e3e4 75#include "iwl-agn-hw.h"
6468a01a 76#include "internal.h"
0439bb62 77
e139dc4a
LE
78static void __iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans,
79 u32 reg, u32 mask, u32 value)
80{
81 u32 v;
82
83#ifdef CONFIG_IWLWIFI_DEBUG
84 WARN_ON_ONCE(value & ~mask);
85#endif
86
87 v = iwl_read32(trans, reg);
88 v &= ~mask;
89 v |= value;
90 iwl_write32(trans, reg, v);
91}
92
93static inline void __iwl_trans_pcie_clear_bit(struct iwl_trans *trans,
94 u32 reg, u32 mask)
95{
96 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, 0);
97}
98
99static inline void __iwl_trans_pcie_set_bit(struct iwl_trans *trans,
100 u32 reg, u32 mask)
101{
102 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, mask);
103}
104
ddaf5a5b 105static void iwl_pcie_set_pwr(struct iwl_trans *trans, bool vaux)
392f8b78 106{
ddaf5a5b
JB
107 if (vaux && pci_pme_capable(to_pci_dev(trans->dev), PCI_D3cold))
108 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
109 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
110 ~APMG_PS_CTRL_MSK_PWR_SRC);
111 else
112 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
113 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
114 ~APMG_PS_CTRL_MSK_PWR_SRC);
392f8b78
EG
115}
116
af634bee
EG
117/* PCI registers */
118#define PCI_CFG_RETRY_TIMEOUT 0x041
af634bee 119
7afe3705 120static void iwl_pcie_apm_config(struct iwl_trans *trans)
af634bee 121{
20d3b647 122 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
7afe3705 123 u16 lctl;
af634bee 124
af634bee
EG
125 /*
126 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
127 * Check if BIOS (or OS) enabled L1-ASPM on this device.
128 * If so (likely), disable L0S, so device moves directly L0->L1;
129 * costs negligible amount of power savings.
130 * If not (unlikely), enable L0S, so there is at least some
131 * power savings, even without L1.
132 */
7afe3705 133 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL, &lctl);
438a0f0a 134 if (lctl & PCI_EXP_LNKCTL_ASPM_L1) {
af634bee
EG
135 /* L1-ASPM enabled; disable(!) L0S */
136 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
6a4b09f8 137 dev_info(trans->dev, "L1 Enabled; Disabling L0S\n");
af634bee
EG
138 } else {
139 /* L1-ASPM disabled; enable(!) L0S */
140 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
6a4b09f8 141 dev_info(trans->dev, "L1 Disabled; Enabling L0S\n");
af634bee 142 }
438a0f0a 143 trans->pm_support = !(lctl & PCI_EXP_LNKCTL_ASPM_L0S);
af634bee
EG
144}
145
a6c684ee
EG
146/*
147 * Start up NIC's basic functionality after it has been reset
7afe3705 148 * (e.g. after platform boot, or shutdown via iwl_pcie_apm_stop())
a6c684ee
EG
149 * NOTE: This does not load uCode nor start the embedded processor
150 */
7afe3705 151static int iwl_pcie_apm_init(struct iwl_trans *trans)
a6c684ee 152{
83626404 153 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a6c684ee
EG
154 int ret = 0;
155 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
156
157 /*
158 * Use "set_bit" below rather than "write", to preserve any hardware
159 * bits already set by default after reset.
160 */
161
162 /* Disable L0S exit timer (platform NMI Work/Around) */
163 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
20d3b647 164 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
a6c684ee
EG
165
166 /*
167 * Disable L0s without affecting L1;
168 * don't wait for ICH L0s (ICH bug W/A)
169 */
170 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
20d3b647 171 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
a6c684ee
EG
172
173 /* Set FH wait threshold to maximum (HW error during stress W/A) */
174 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
175
176 /*
177 * Enable HAP INTA (interrupt from management bus) to
178 * wake device's PCI Express link L1a -> L0s
179 */
180 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 181 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
a6c684ee 182
7afe3705 183 iwl_pcie_apm_config(trans);
a6c684ee
EG
184
185 /* Configure analog phase-lock-loop before activating to D0A */
035f7ff2 186 if (trans->cfg->base_params->pll_cfg_val)
a6c684ee 187 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
035f7ff2 188 trans->cfg->base_params->pll_cfg_val);
a6c684ee
EG
189
190 /*
191 * Set "initialization complete" bit to move adapter from
192 * D0U* --> D0A* (powered-up active) state.
193 */
194 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
195
196 /*
197 * Wait for clock stabilization; once stabilized, access to
198 * device-internal resources is supported, e.g. iwl_write_prph()
199 * and accesses to uCode SRAM.
200 */
201 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
20d3b647
JB
202 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
203 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
a6c684ee
EG
204 if (ret < 0) {
205 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
206 goto out;
207 }
208
209 /*
210 * Enable DMA clock and wait for it to stabilize.
211 *
212 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
213 * do not disable clocks. This preserves any hardware bits already
214 * set by default in "CLK_CTRL_REG" after reset.
215 */
216 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
217 udelay(20);
218
219 /* Disable L1-Active */
220 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
221 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
222
889b1696
EG
223 /* Clear the interrupt in APMG if the NIC is in RFKILL */
224 iwl_write_prph(trans, APMG_RTC_INT_STT_REG, APMG_RTC_INT_STT_RFKILL);
225
83626404 226 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
a6c684ee
EG
227
228out:
229 return ret;
230}
231
7afe3705 232static int iwl_pcie_apm_stop_master(struct iwl_trans *trans)
cc56feb2
EG
233{
234 int ret = 0;
235
236 /* stop device's busmaster DMA activity */
237 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
238
239 ret = iwl_poll_bit(trans, CSR_RESET,
20d3b647
JB
240 CSR_RESET_REG_FLAG_MASTER_DISABLED,
241 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
cc56feb2
EG
242 if (ret)
243 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
244
245 IWL_DEBUG_INFO(trans, "stop master\n");
246
247 return ret;
248}
249
7afe3705 250static void iwl_pcie_apm_stop(struct iwl_trans *trans)
cc56feb2 251{
83626404 252 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cc56feb2
EG
253 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
254
83626404 255 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
cc56feb2
EG
256
257 /* Stop device's DMA activity */
7afe3705 258 iwl_pcie_apm_stop_master(trans);
cc56feb2
EG
259
260 /* Reset the entire device */
261 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
262
263 udelay(10);
264
265 /*
266 * Clear "initialization complete" bit to move adapter from
267 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
268 */
269 iwl_clear_bit(trans, CSR_GP_CNTRL,
270 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
271}
272
7afe3705 273static int iwl_pcie_nic_init(struct iwl_trans *trans)
392f8b78 274{
7b11488f 275 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78
EG
276 unsigned long flags;
277
278 /* nic_init */
7b11488f 279 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
7afe3705 280 iwl_pcie_apm_init(trans);
392f8b78 281
7b11488f 282 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
392f8b78 283
ddaf5a5b 284 iwl_pcie_set_pwr(trans, false);
392f8b78 285
ecdb975c 286 iwl_op_mode_nic_config(trans->op_mode);
392f8b78
EG
287
288 /* Allocate the RX queue, or reset if it is already allocated */
9805c446 289 iwl_pcie_rx_init(trans);
392f8b78
EG
290
291 /* Allocate or reset and init all Tx and Command queues */
f02831be 292 if (iwl_pcie_tx_init(trans))
392f8b78
EG
293 return -ENOMEM;
294
035f7ff2 295 if (trans->cfg->base_params->shadow_reg_enable) {
392f8b78 296 /* enable shadow regs in HW */
20d3b647 297 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
d38069d1 298 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
392f8b78
EG
299 }
300
392f8b78
EG
301 return 0;
302}
303
304#define HW_READY_TIMEOUT (50)
305
306/* Note: returns poll_bit return value, which is >= 0 if success */
7afe3705 307static int iwl_pcie_set_hw_ready(struct iwl_trans *trans)
392f8b78
EG
308{
309 int ret;
310
1042db2a 311 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 312 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
392f8b78
EG
313
314 /* See if we got it */
1042db2a 315 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647
JB
316 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
317 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
318 HW_READY_TIMEOUT);
392f8b78 319
6d8f6eeb 320 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
392f8b78
EG
321 return ret;
322}
323
324/* Note: returns standard 0/-ERROR code */
7afe3705 325static int iwl_pcie_prepare_card_hw(struct iwl_trans *trans)
392f8b78
EG
326{
327 int ret;
289e5501 328 int t = 0;
392f8b78 329
6d8f6eeb 330 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
392f8b78 331
7afe3705 332 ret = iwl_pcie_set_hw_ready(trans);
ebb7678d 333 /* If the card is ready, exit 0 */
392f8b78
EG
334 if (ret >= 0)
335 return 0;
336
337 /* If HW is not ready, prepare the conditions to check again */
1042db2a 338 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 339 CSR_HW_IF_CONFIG_REG_PREPARE);
392f8b78 340
289e5501 341 do {
7afe3705 342 ret = iwl_pcie_set_hw_ready(trans);
289e5501
EG
343 if (ret >= 0)
344 return 0;
392f8b78 345
289e5501
EG
346 usleep_range(200, 1000);
347 t += 200;
348 } while (t < 150000);
392f8b78 349
392f8b78
EG
350 return ret;
351}
352
cf614297
EG
353/*
354 * ucode
355 */
7afe3705 356static int iwl_pcie_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
83f84d7b 357 dma_addr_t phy_addr, u32 byte_cnt)
cf614297 358{
13df1aab 359 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cf614297
EG
360 int ret;
361
13df1aab 362 trans_pcie->ucode_write_complete = false;
cf614297
EG
363
364 iwl_write_direct32(trans,
20d3b647
JB
365 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
366 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
cf614297
EG
367
368 iwl_write_direct32(trans,
20d3b647
JB
369 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
370 dst_addr);
cf614297
EG
371
372 iwl_write_direct32(trans,
83f84d7b
JB
373 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
374 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
cf614297
EG
375
376 iwl_write_direct32(trans,
20d3b647
JB
377 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
378 (iwl_get_dma_hi_addr(phy_addr)
379 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
cf614297
EG
380
381 iwl_write_direct32(trans,
20d3b647
JB
382 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
383 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
384 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
385 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
cf614297
EG
386
387 iwl_write_direct32(trans,
20d3b647
JB
388 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
389 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
390 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
391 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
cf614297 392
13df1aab
JB
393 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
394 trans_pcie->ucode_write_complete, 5 * HZ);
cf614297 395 if (!ret) {
83f84d7b 396 IWL_ERR(trans, "Failed to load firmware chunk!\n");
cf614297
EG
397 return -ETIMEDOUT;
398 }
399
400 return 0;
401}
402
7afe3705 403static int iwl_pcie_load_section(struct iwl_trans *trans, u8 section_num,
83f84d7b 404 const struct fw_desc *section)
cf614297 405{
83f84d7b
JB
406 u8 *v_addr;
407 dma_addr_t p_addr;
c571573a 408 u32 offset, chunk_sz = section->len;
cf614297
EG
409 int ret = 0;
410
83f84d7b
JB
411 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
412 section_num);
413
c571573a
EG
414 v_addr = dma_alloc_coherent(trans->dev, chunk_sz, &p_addr,
415 GFP_KERNEL | __GFP_NOWARN);
416 if (!v_addr) {
417 IWL_DEBUG_INFO(trans, "Falling back to small chunks of DMA\n");
418 chunk_sz = PAGE_SIZE;
419 v_addr = dma_alloc_coherent(trans->dev, chunk_sz,
420 &p_addr, GFP_KERNEL);
421 if (!v_addr)
422 return -ENOMEM;
423 }
83f84d7b 424
c571573a 425 for (offset = 0; offset < section->len; offset += chunk_sz) {
83f84d7b
JB
426 u32 copy_size;
427
c571573a 428 copy_size = min_t(u32, chunk_sz, section->len - offset);
cf614297 429
83f84d7b 430 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
7afe3705
EG
431 ret = iwl_pcie_load_firmware_chunk(trans,
432 section->offset + offset,
433 p_addr, copy_size);
83f84d7b
JB
434 if (ret) {
435 IWL_ERR(trans,
436 "Could not load the [%d] uCode section\n",
437 section_num);
438 break;
6dfa8d01 439 }
83f84d7b
JB
440 }
441
c571573a 442 dma_free_coherent(trans->dev, chunk_sz, v_addr, p_addr);
83f84d7b
JB
443 return ret;
444}
445
e2d6f4e7
EH
446static int iwl_pcie_secure_set(struct iwl_trans *trans, int cpu)
447{
448 int shift_param;
449 u32 address;
450 int ret = 0;
451
452 if (cpu == 1) {
453 shift_param = 0;
454 address = CSR_SECURE_BOOT_CPU1_STATUS_ADDR;
455 } else {
456 shift_param = 16;
457 address = CSR_SECURE_BOOT_CPU2_STATUS_ADDR;
458 }
459
460 /* set CPU to started */
461 iwl_trans_set_bits_mask(trans,
462 CSR_UCODE_LOAD_STATUS_ADDR,
463 CSR_CPU_STATUS_LOADING_STARTED << shift_param,
464 1);
465
466 /* set last complete descriptor number */
467 iwl_trans_set_bits_mask(trans,
468 CSR_UCODE_LOAD_STATUS_ADDR,
469 CSR_CPU_STATUS_NUM_OF_LAST_COMPLETED
470 << shift_param,
471 1);
472
473 /* set last loaded block */
474 iwl_trans_set_bits_mask(trans,
475 CSR_UCODE_LOAD_STATUS_ADDR,
476 CSR_CPU_STATUS_NUM_OF_LAST_LOADED_BLOCK
477 << shift_param,
478 1);
479
480 /* image loading complete */
481 iwl_trans_set_bits_mask(trans,
482 CSR_UCODE_LOAD_STATUS_ADDR,
483 CSR_CPU_STATUS_LOADING_COMPLETED
484 << shift_param,
485 1);
486
487 /* set FH_TCSR_0_REG */
488 iwl_trans_set_bits_mask(trans, FH_TCSR_0_REG0, 0x00400000, 1);
489
490 /* verify image verification started */
491 ret = iwl_poll_bit(trans, address,
492 CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS,
493 CSR_SECURE_BOOT_CPU_STATUS_VERF_STATUS,
494 CSR_SECURE_TIME_OUT);
495 if (ret < 0) {
496 IWL_ERR(trans, "secure boot process didn't start\n");
497 return ret;
498 }
499
500 /* wait for image verification to complete */
501 ret = iwl_poll_bit(trans, address,
502 CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED,
503 CSR_SECURE_BOOT_CPU_STATUS_VERF_COMPLETED,
504 CSR_SECURE_TIME_OUT);
505
506 if (ret < 0) {
507 IWL_ERR(trans, "Time out on secure boot process\n");
508 return ret;
509 }
510
511 return 0;
512}
513
7afe3705 514static int iwl_pcie_load_given_ucode(struct iwl_trans *trans,
0692fe41 515 const struct fw_img *image)
cf614297 516{
2d1c0044 517 int i, ret = 0;
cf614297 518
e2d6f4e7
EH
519 IWL_DEBUG_FW(trans,
520 "working with %s image\n",
521 image->is_secure ? "Secured" : "Non Secured");
522 IWL_DEBUG_FW(trans,
523 "working with %s CPU\n",
524 image->is_dual_cpus ? "Dual" : "Single");
525
526 /* configure the ucode to be ready to get the secured image */
527 if (image->is_secure) {
528 /* set secure boot inspector addresses */
529 iwl_write32(trans, CSR_SECURE_INSPECTOR_CODE_ADDR, 0);
530 iwl_write32(trans, CSR_SECURE_INSPECTOR_DATA_ADDR, 0);
531
532 /* release CPU1 reset if secure inspector image burned in OTP */
533 iwl_write32(trans, CSR_RESET, 0);
534 }
535
536 /* load to FW the binary sections of CPU1 */
537 IWL_DEBUG_INFO(trans, "Loading CPU1\n");
538 for (i = 0;
539 i < IWL_UCODE_FIRST_SECTION_OF_SECOND_CPU;
540 i++) {
83f84d7b 541 if (!image->sec[i].data)
2d1c0044 542 break;
7afe3705 543 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
2d1c0044
JB
544 if (ret)
545 return ret;
546 }
cf614297 547
e2d6f4e7
EH
548 /* configure the ucode to start secure process on CPU1 */
549 if (image->is_secure) {
550 /* config CPU1 to start secure protocol */
551 ret = iwl_pcie_secure_set(trans, 1);
552 if (ret)
553 return ret;
554 } else {
555 /* Remove all resets to allow NIC to operate */
556 iwl_write32(trans, CSR_RESET, 0);
557 }
558
559 if (image->is_dual_cpus) {
560 /* load to FW the binary sections of CPU2 */
561 IWL_DEBUG_INFO(trans, "working w/ DUAL CPUs - Loading CPU2\n");
562 for (i = IWL_UCODE_FIRST_SECTION_OF_SECOND_CPU;
563 i < IWL_UCODE_SECTION_MAX; i++) {
564 if (!image->sec[i].data)
565 break;
566 ret = iwl_pcie_load_section(trans, i, &image->sec[i]);
567 if (ret)
568 return ret;
569 }
570
571 if (image->is_secure) {
572 /* set CPU2 for secure protocol */
573 ret = iwl_pcie_secure_set(trans, 2);
574 if (ret)
575 return ret;
576 }
577 }
cf614297
EG
578
579 return 0;
580}
581
0692fe41 582static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
6ae02f3e 583 const struct fw_img *fw, bool run_in_rfkill)
392f8b78 584{
d18aa87f 585 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78 586 int ret;
c9eec95c 587 bool hw_rfkill;
392f8b78 588
496bab39 589 /* This may fail if AMT took ownership of the device */
7afe3705 590 if (iwl_pcie_prepare_card_hw(trans)) {
6d8f6eeb 591 IWL_WARN(trans, "Exit HW not ready\n");
392f8b78
EG
592 return -EIO;
593 }
594
d18aa87f
JB
595 clear_bit(STATUS_FW_ERROR, &trans_pcie->status);
596
8c46bb70
EG
597 iwl_enable_rfkill_int(trans);
598
392f8b78 599 /* If platform's RF_KILL switch is NOT set to KILL */
8d425517 600 hw_rfkill = iwl_is_rfkill_set(trans);
4620020b
EG
601 if (hw_rfkill)
602 set_bit(STATUS_RFKILL, &trans_pcie->status);
603 else
604 clear_bit(STATUS_RFKILL, &trans_pcie->status);
c9eec95c 605 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
6ae02f3e 606 if (hw_rfkill && !run_in_rfkill)
392f8b78 607 return -ERFKILL;
392f8b78 608
1042db2a 609 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
392f8b78 610
7afe3705 611 ret = iwl_pcie_nic_init(trans);
392f8b78 612 if (ret) {
6d8f6eeb 613 IWL_ERR(trans, "Unable to init nic\n");
392f8b78
EG
614 return ret;
615 }
616
617 /* make sure rfkill handshake bits are cleared */
1042db2a
EG
618 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
619 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
392f8b78
EG
620 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
621
622 /* clear (again), then enable host interrupts */
1042db2a 623 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
6d8f6eeb 624 iwl_enable_interrupts(trans);
392f8b78
EG
625
626 /* really make sure rfkill handshake bits are cleared */
1042db2a
EG
627 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
628 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
392f8b78 629
cf614297 630 /* Load the given image to the HW */
7afe3705 631 return iwl_pcie_load_given_ucode(trans, fw);
b3c2ce13
EG
632}
633
adca1235 634static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
ed6a3803 635{
990aa6d7 636 iwl_pcie_reset_ict(trans);
f02831be 637 iwl_pcie_tx_start(trans, scd_addr);
c170b867
EG
638}
639
43e58856 640static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
ae2c30bf 641{
43e58856 642 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
20d3b647 643 unsigned long flags;
a4082843 644 bool hw_rfkill;
ae2c30bf 645
43e58856 646 /* tell the device to stop sending interrupts */
7b11488f 647 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ae2c30bf 648 iwl_disable_interrupts(trans);
7b11488f 649 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ae2c30bf 650
ab6cf8e8 651 /* device going down, Stop using ICT table */
990aa6d7 652 iwl_pcie_disable_ict(trans);
ab6cf8e8
EG
653
654 /*
655 * If a HW restart happens during firmware loading,
656 * then the firmware loading might call this function
657 * and later it might be called again due to the
658 * restart. So don't process again if the device is
659 * already dead.
660 */
83626404 661 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
f02831be 662 iwl_pcie_tx_stop(trans);
9805c446 663 iwl_pcie_rx_stop(trans);
6379103e 664
ab6cf8e8 665 /* Power-down device's busmaster DMA clocks */
1042db2a 666 iwl_write_prph(trans, APMG_CLK_DIS_REG,
ab6cf8e8
EG
667 APMG_CLK_VAL_DMA_CLK_RQT);
668 udelay(5);
669 }
670
671 /* Make sure (redundant) we've released our request to stay awake */
1042db2a 672 iwl_clear_bit(trans, CSR_GP_CNTRL,
20d3b647 673 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ab6cf8e8
EG
674
675 /* Stop the device, and put it in low power state */
7afe3705 676 iwl_pcie_apm_stop(trans);
43e58856
EG
677
678 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
679 * Clean again the interrupt here
680 */
7b11488f 681 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
43e58856 682 iwl_disable_interrupts(trans);
7b11488f 683 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
43e58856 684
43e58856 685 /* stop and reset the on-board processor */
1042db2a 686 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
74fda971
DF
687
688 /* clear all status bits */
689 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
690 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
691 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
01d651d4 692 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
f946b529 693 clear_bit(STATUS_RFKILL, &trans_pcie->status);
a4082843
AN
694
695 /*
696 * Even if we stop the HW, we still want the RF kill
697 * interrupt
698 */
699 iwl_enable_rfkill_int(trans);
700
701 /*
702 * Check again since the RF kill state may have changed while
703 * all the interrupts were disabled, in this case we couldn't
704 * receive the RF kill interrupt and update the state in the
705 * op_mode.
706 */
707 hw_rfkill = iwl_is_rfkill_set(trans);
708 if (hw_rfkill)
709 set_bit(STATUS_RFKILL, &trans_pcie->status);
710 else
711 clear_bit(STATUS_RFKILL, &trans_pcie->status);
712 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
ab6cf8e8
EG
713}
714
debff618 715static void iwl_trans_pcie_d3_suspend(struct iwl_trans *trans, bool test)
2dd4f9f7 716{
2dd4f9f7 717 iwl_disable_interrupts(trans);
debff618
JB
718
719 /*
720 * in testing mode, the host stays awake and the
721 * hardware won't be reset (not even partially)
722 */
723 if (test)
724 return;
725
ddaf5a5b
JB
726 iwl_pcie_disable_ict(trans);
727
2dd4f9f7
JB
728 iwl_clear_bit(trans, CSR_GP_CNTRL,
729 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ddaf5a5b
JB
730 iwl_clear_bit(trans, CSR_GP_CNTRL,
731 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
732
733 /*
734 * reset TX queues -- some of their registers reset during S3
735 * so if we don't reset everything here the D3 image would try
736 * to execute some invalid memory upon resume
737 */
738 iwl_trans_pcie_tx_reset(trans);
739
740 iwl_pcie_set_pwr(trans, true);
741}
742
743static int iwl_trans_pcie_d3_resume(struct iwl_trans *trans,
debff618
JB
744 enum iwl_d3_status *status,
745 bool test)
ddaf5a5b
JB
746{
747 u32 val;
748 int ret;
749
debff618
JB
750 if (test) {
751 iwl_enable_interrupts(trans);
752 *status = IWL_D3_STATUS_ALIVE;
753 return 0;
754 }
755
ddaf5a5b
JB
756 iwl_pcie_set_pwr(trans, false);
757
758 val = iwl_read32(trans, CSR_RESET);
759 if (val & CSR_RESET_REG_FLAG_NEVO_RESET) {
760 *status = IWL_D3_STATUS_RESET;
761 return 0;
762 }
763
764 /*
765 * Also enables interrupts - none will happen as the device doesn't
766 * know we're waking it up, only when the opmode actually tells it
767 * after this call.
768 */
769 iwl_pcie_reset_ict(trans);
770
771 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
772 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
773
774 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
775 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
776 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
777 25000);
778 if (ret) {
779 IWL_ERR(trans, "Failed to resume the device (mac ready)\n");
780 return ret;
781 }
782
783 iwl_trans_pcie_tx_reset(trans);
784
785 ret = iwl_pcie_rx_init(trans);
786 if (ret) {
787 IWL_ERR(trans, "Failed to resume the device (RX reset)\n");
788 return ret;
789 }
790
ddaf5a5b
JB
791 *status = IWL_D3_STATUS_ALIVE;
792 return 0;
2dd4f9f7
JB
793}
794
57a1dc89 795static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
e6bb4c9c 796{
4620020b 797 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
c9eec95c 798 bool hw_rfkill;
a8b691e6 799 int err;
e6bb4c9c 800
7afe3705 801 err = iwl_pcie_prepare_card_hw(trans);
ebb7678d 802 if (err) {
d6f1c316 803 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
a8b691e6 804 return err;
ebb7678d 805 }
a6c684ee 806
2997494f
EG
807 /* Reset the entire device */
808 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
809
810 usleep_range(10, 15);
811
7afe3705 812 iwl_pcie_apm_init(trans);
a6c684ee 813
226c02ca
EG
814 /* From now on, the op_mode will be kept updated about RF kill state */
815 iwl_enable_rfkill_int(trans);
816
8d425517 817 hw_rfkill = iwl_is_rfkill_set(trans);
4620020b
EG
818 if (hw_rfkill)
819 set_bit(STATUS_RFKILL, &trans_pcie->status);
820 else
821 clear_bit(STATUS_RFKILL, &trans_pcie->status);
c9eec95c 822 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
d48e2074 823
a8b691e6 824 return 0;
e6bb4c9c
EG
825}
826
a4082843 827static void iwl_trans_pcie_op_mode_leave(struct iwl_trans *trans)
cc56feb2 828{
20d3b647 829 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
218733cf 830 unsigned long flags;
d23f78e6 831
a4082843 832 /* disable interrupts - don't enable HW RF kill interrupt */
ee7d737c
DS
833 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
834 iwl_disable_interrupts(trans);
835 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
836
7afe3705 837 iwl_pcie_apm_stop(trans);
cc56feb2 838
218733cf
EG
839 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
840 iwl_disable_interrupts(trans);
841 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1df06bdc 842
8d96bb61 843 iwl_pcie_disable_ict(trans);
cc56feb2
EG
844}
845
03905495
EG
846static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
847{
05f5b97e 848 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
849}
850
851static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
852{
05f5b97e 853 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
854}
855
856static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
857{
05f5b97e 858 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
859}
860
6a06b6c1
EG
861static u32 iwl_trans_pcie_read_prph(struct iwl_trans *trans, u32 reg)
862{
f9477c17
AP
863 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_RADDR,
864 ((reg & 0x000FFFFF) | (3 << 24)));
6a06b6c1
EG
865 return iwl_trans_pcie_read32(trans, HBUS_TARG_PRPH_RDAT);
866}
867
868static void iwl_trans_pcie_write_prph(struct iwl_trans *trans, u32 addr,
869 u32 val)
870{
871 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WADDR,
f9477c17 872 ((addr & 0x000FFFFF) | (3 << 24)));
6a06b6c1
EG
873 iwl_trans_pcie_write32(trans, HBUS_TARG_PRPH_WDAT, val);
874}
875
c6f600fc 876static void iwl_trans_pcie_configure(struct iwl_trans *trans,
9eae88fa 877 const struct iwl_trans_config *trans_cfg)
c6f600fc
MV
878{
879 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
880
881 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
b04db9ac 882 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
d663ee73
JB
883 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
884 trans_pcie->n_no_reclaim_cmds = 0;
885 else
886 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
887 if (trans_pcie->n_no_reclaim_cmds)
888 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
889 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
9eae88fa 890
b2cf410c
JB
891 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
892 if (trans_pcie->rx_buf_size_8k)
893 trans_pcie->rx_page_order = get_order(8 * 1024);
894 else
895 trans_pcie->rx_page_order = get_order(4 * 1024);
7c5ba4a8
JB
896
897 trans_pcie->wd_timeout =
898 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
d9fb6465
JB
899
900 trans_pcie->command_names = trans_cfg->command_names;
046db346 901 trans_pcie->bc_table_dword = trans_cfg->bc_table_dword;
c6f600fc
MV
902}
903
d1ff5253 904void iwl_trans_pcie_free(struct iwl_trans *trans)
34c1b7ba 905{
20d3b647 906 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a42a1844 907
0aa86df6 908 synchronize_irq(trans_pcie->pci_dev->irq);
0aa86df6 909
f02831be 910 iwl_pcie_tx_free(trans);
9805c446 911 iwl_pcie_rx_free(trans);
6379103e 912
a8b691e6
JB
913 free_irq(trans_pcie->pci_dev->irq, trans);
914 iwl_pcie_free_ict(trans);
a42a1844
EG
915
916 pci_disable_msi(trans_pcie->pci_dev);
05f5b97e 917 iounmap(trans_pcie->hw_base);
a42a1844
EG
918 pci_release_regions(trans_pcie->pci_dev);
919 pci_disable_device(trans_pcie->pci_dev);
59c647b6 920 kmem_cache_destroy(trans->dev_cmd_pool);
a42a1844 921
6d8f6eeb 922 kfree(trans);
34c1b7ba
EG
923}
924
47107e84
DF
925static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
926{
927 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
928
929 if (state)
01d651d4 930 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84 931 else
01d651d4 932 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84
DF
933}
934
e56b04ef
LE
935static bool iwl_trans_pcie_grab_nic_access(struct iwl_trans *trans, bool silent,
936 unsigned long *flags)
7a65d170
EG
937{
938 int ret;
cfb4e624
JB
939 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
940
941 spin_lock_irqsave(&trans_pcie->reg_lock, *flags);
7a65d170
EG
942
943 /* this bit wakes up the NIC */
e139dc4a
LE
944 __iwl_trans_pcie_set_bit(trans, CSR_GP_CNTRL,
945 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
7a65d170
EG
946
947 /*
948 * These bits say the device is running, and should keep running for
949 * at least a short while (at least as long as MAC_ACCESS_REQ stays 1),
950 * but they do not indicate that embedded SRAM is restored yet;
951 * 3945 and 4965 have volatile SRAM, and must save/restore contents
952 * to/from host DRAM when sleeping/waking for power-saving.
953 * Each direction takes approximately 1/4 millisecond; with this
954 * overhead, it's a good idea to grab and hold MAC_ACCESS_REQUEST if a
955 * series of register accesses are expected (e.g. reading Event Log),
956 * to keep device from sleeping.
957 *
958 * CSR_UCODE_DRV_GP1 register bit MAC_SLEEP == 0 indicates that
959 * SRAM is okay/restored. We don't check that here because this call
960 * is just for hardware register access; but GP1 MAC_SLEEP check is a
961 * good idea before accessing 3945/4965 SRAM (e.g. reading Event Log).
962 *
963 * 5000 series and later (including 1000 series) have non-volatile SRAM,
964 * and do not save/restore SRAM when power cycling.
965 */
966 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
967 CSR_GP_CNTRL_REG_VAL_MAC_ACCESS_EN,
968 (CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY |
969 CSR_GP_CNTRL_REG_FLAG_GOING_TO_SLEEP), 15000);
970 if (unlikely(ret < 0)) {
971 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_FORCE_NMI);
972 if (!silent) {
973 u32 val = iwl_read32(trans, CSR_GP_CNTRL);
974 WARN_ONCE(1,
975 "Timeout waiting for hardware access (CSR_GP_CNTRL 0x%08x)\n",
976 val);
cfb4e624 977 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
7a65d170
EG
978 return false;
979 }
980 }
981
e56b04ef
LE
982 /*
983 * Fool sparse by faking we release the lock - sparse will
984 * track nic_access anyway.
985 */
cfb4e624 986 __release(&trans_pcie->reg_lock);
7a65d170
EG
987 return true;
988}
989
e56b04ef
LE
990static void iwl_trans_pcie_release_nic_access(struct iwl_trans *trans,
991 unsigned long *flags)
7a65d170 992{
cfb4e624 993 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
e56b04ef 994
cfb4e624 995 lockdep_assert_held(&trans_pcie->reg_lock);
e56b04ef
LE
996
997 /*
998 * Fool sparse by faking we acquiring the lock - sparse will
999 * track nic_access anyway.
1000 */
cfb4e624 1001 __acquire(&trans_pcie->reg_lock);
e56b04ef 1002
e139dc4a
LE
1003 __iwl_trans_pcie_clear_bit(trans, CSR_GP_CNTRL,
1004 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
7a65d170
EG
1005 /*
1006 * Above we read the CSR_GP_CNTRL register, which will flush
1007 * any previous writes, but we need the write that clears the
1008 * MAC_ACCESS_REQ bit to be performed before any other writes
1009 * scheduled on different CPUs (after we drop reg_lock).
1010 */
1011 mmiowb();
cfb4e624 1012 spin_unlock_irqrestore(&trans_pcie->reg_lock, *flags);
7a65d170
EG
1013}
1014
4fd442db
EG
1015static int iwl_trans_pcie_read_mem(struct iwl_trans *trans, u32 addr,
1016 void *buf, int dwords)
1017{
1018 unsigned long flags;
1019 int offs, ret = 0;
1020 u32 *vals = buf;
1021
e56b04ef 1022 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
4fd442db
EG
1023 iwl_write32(trans, HBUS_TARG_MEM_RADDR, addr);
1024 for (offs = 0; offs < dwords; offs++)
1025 vals[offs] = iwl_read32(trans, HBUS_TARG_MEM_RDAT);
e56b04ef 1026 iwl_trans_release_nic_access(trans, &flags);
4fd442db
EG
1027 } else {
1028 ret = -EBUSY;
1029 }
4fd442db
EG
1030 return ret;
1031}
1032
1033static int iwl_trans_pcie_write_mem(struct iwl_trans *trans, u32 addr,
bf0fd5da 1034 const void *buf, int dwords)
4fd442db
EG
1035{
1036 unsigned long flags;
1037 int offs, ret = 0;
bf0fd5da 1038 const u32 *vals = buf;
4fd442db 1039
e56b04ef 1040 if (iwl_trans_grab_nic_access(trans, false, &flags)) {
4fd442db
EG
1041 iwl_write32(trans, HBUS_TARG_MEM_WADDR, addr);
1042 for (offs = 0; offs < dwords; offs++)
01387ffd
EG
1043 iwl_write32(trans, HBUS_TARG_MEM_WDAT,
1044 vals ? vals[offs] : 0);
e56b04ef 1045 iwl_trans_release_nic_access(trans, &flags);
4fd442db
EG
1046 } else {
1047 ret = -EBUSY;
1048 }
4fd442db
EG
1049 return ret;
1050}
7a65d170 1051
5f178cd2
EG
1052#define IWL_FLUSH_WAIT_MS 2000
1053
990aa6d7 1054static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
5f178cd2 1055{
8ad71bef 1056 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1057 struct iwl_txq *txq;
5f178cd2
EG
1058 struct iwl_queue *q;
1059 int cnt;
1060 unsigned long now = jiffies;
1c3fea82
EG
1061 u32 scd_sram_addr;
1062 u8 buf[16];
5f178cd2
EG
1063 int ret = 0;
1064
1065 /* waiting for all the tx frames complete might take a while */
035f7ff2 1066 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
9ba1947a 1067 if (cnt == trans_pcie->cmd_queue)
5f178cd2 1068 continue;
8ad71bef 1069 txq = &trans_pcie->txq[cnt];
5f178cd2
EG
1070 q = &txq->q;
1071 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1072 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1073 msleep(1);
1074
1075 if (q->read_ptr != q->write_ptr) {
1c3fea82
EG
1076 IWL_ERR(trans,
1077 "fail to flush all tx fifo queues Q %d\n", cnt);
5f178cd2
EG
1078 ret = -ETIMEDOUT;
1079 break;
1080 }
1081 }
1c3fea82
EG
1082
1083 if (!ret)
1084 return 0;
1085
1086 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
1087 txq->q.read_ptr, txq->q.write_ptr);
1088
1089 scd_sram_addr = trans_pcie->scd_base_addr +
1090 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
1091 iwl_trans_read_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
1092
1093 iwl_print_hex_error(trans, buf, sizeof(buf));
1094
1095 for (cnt = 0; cnt < FH_TCSR_CHNL_NUM; cnt++)
1096 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", cnt,
1097 iwl_read_direct32(trans, FH_TX_TRB_REG(cnt)));
1098
1099 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
1100 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(cnt));
1101 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
1102 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
1103 u32 tbl_dw =
1104 iwl_trans_read_mem32(trans, trans_pcie->scd_base_addr +
1105 SCD_TRANS_TBL_OFFSET_QUEUE(cnt));
1106
1107 if (cnt & 0x1)
1108 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
1109 else
1110 tbl_dw = tbl_dw & 0x0000FFFF;
1111
1112 IWL_ERR(trans,
1113 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
1114 cnt, active ? "" : "in", fifo, tbl_dw,
1115 iwl_read_prph(trans,
1116 SCD_QUEUE_RDPTR(cnt)) & (txq->q.n_bd - 1),
1117 iwl_read_prph(trans, SCD_QUEUE_WRPTR(cnt)));
1118 }
1119
5f178cd2
EG
1120 return ret;
1121}
1122
e139dc4a
LE
1123static void iwl_trans_pcie_set_bits_mask(struct iwl_trans *trans, u32 reg,
1124 u32 mask, u32 value)
1125{
e56b04ef 1126 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
e139dc4a
LE
1127 unsigned long flags;
1128
e56b04ef 1129 spin_lock_irqsave(&trans_pcie->reg_lock, flags);
e139dc4a 1130 __iwl_trans_pcie_set_bits_mask(trans, reg, mask, value);
e56b04ef 1131 spin_unlock_irqrestore(&trans_pcie->reg_lock, flags);
e139dc4a
LE
1132}
1133
ff620849
EG
1134static const char *get_csr_string(int cmd)
1135{
d9fb6465 1136#define IWL_CMD(x) case x: return #x
ff620849
EG
1137 switch (cmd) {
1138 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1139 IWL_CMD(CSR_INT_COALESCING);
1140 IWL_CMD(CSR_INT);
1141 IWL_CMD(CSR_INT_MASK);
1142 IWL_CMD(CSR_FH_INT_STATUS);
1143 IWL_CMD(CSR_GPIO_IN);
1144 IWL_CMD(CSR_RESET);
1145 IWL_CMD(CSR_GP_CNTRL);
1146 IWL_CMD(CSR_HW_REV);
1147 IWL_CMD(CSR_EEPROM_REG);
1148 IWL_CMD(CSR_EEPROM_GP);
1149 IWL_CMD(CSR_OTP_GP_REG);
1150 IWL_CMD(CSR_GIO_REG);
1151 IWL_CMD(CSR_GP_UCODE_REG);
1152 IWL_CMD(CSR_GP_DRIVER_REG);
1153 IWL_CMD(CSR_UCODE_DRV_GP1);
1154 IWL_CMD(CSR_UCODE_DRV_GP2);
1155 IWL_CMD(CSR_LED_REG);
1156 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1157 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1158 IWL_CMD(CSR_ANA_PLL_CFG);
1159 IWL_CMD(CSR_HW_REV_WA_REG);
1160 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1161 default:
1162 return "UNKNOWN";
1163 }
d9fb6465 1164#undef IWL_CMD
ff620849
EG
1165}
1166
990aa6d7 1167void iwl_pcie_dump_csr(struct iwl_trans *trans)
ff620849
EG
1168{
1169 int i;
1170 static const u32 csr_tbl[] = {
1171 CSR_HW_IF_CONFIG_REG,
1172 CSR_INT_COALESCING,
1173 CSR_INT,
1174 CSR_INT_MASK,
1175 CSR_FH_INT_STATUS,
1176 CSR_GPIO_IN,
1177 CSR_RESET,
1178 CSR_GP_CNTRL,
1179 CSR_HW_REV,
1180 CSR_EEPROM_REG,
1181 CSR_EEPROM_GP,
1182 CSR_OTP_GP_REG,
1183 CSR_GIO_REG,
1184 CSR_GP_UCODE_REG,
1185 CSR_GP_DRIVER_REG,
1186 CSR_UCODE_DRV_GP1,
1187 CSR_UCODE_DRV_GP2,
1188 CSR_LED_REG,
1189 CSR_DRAM_INT_TBL_REG,
1190 CSR_GIO_CHICKEN_BITS,
1191 CSR_ANA_PLL_CFG,
1192 CSR_HW_REV_WA_REG,
1193 CSR_DBG_HPET_MEM_REG
1194 };
1195 IWL_ERR(trans, "CSR values:\n");
1196 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1197 "CSR_INT_PERIODIC_REG)\n");
1198 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1199 IWL_ERR(trans, " %25s: 0X%08x\n",
1200 get_csr_string(csr_tbl[i]),
1042db2a 1201 iwl_read32(trans, csr_tbl[i]));
ff620849
EG
1202 }
1203}
1204
87e5666c
EG
1205#ifdef CONFIG_IWLWIFI_DEBUGFS
1206/* create and remove of files */
1207#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
5a878bf6 1208 if (!debugfs_create_file(#name, mode, parent, trans, \
87e5666c 1209 &iwl_dbgfs_##name##_ops)) \
9da987ac 1210 goto err; \
87e5666c
EG
1211} while (0)
1212
1213/* file operation */
87e5666c 1214#define DEBUGFS_READ_FILE_OPS(name) \
87e5666c
EG
1215static const struct file_operations iwl_dbgfs_##name##_ops = { \
1216 .read = iwl_dbgfs_##name##_read, \
234e3405 1217 .open = simple_open, \
87e5666c
EG
1218 .llseek = generic_file_llseek, \
1219};
1220
16db88ba 1221#define DEBUGFS_WRITE_FILE_OPS(name) \
16db88ba
EG
1222static const struct file_operations iwl_dbgfs_##name##_ops = { \
1223 .write = iwl_dbgfs_##name##_write, \
234e3405 1224 .open = simple_open, \
16db88ba
EG
1225 .llseek = generic_file_llseek, \
1226};
1227
87e5666c 1228#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
87e5666c
EG
1229static const struct file_operations iwl_dbgfs_##name##_ops = { \
1230 .write = iwl_dbgfs_##name##_write, \
1231 .read = iwl_dbgfs_##name##_read, \
234e3405 1232 .open = simple_open, \
87e5666c
EG
1233 .llseek = generic_file_llseek, \
1234};
1235
87e5666c 1236static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
20d3b647
JB
1237 char __user *user_buf,
1238 size_t count, loff_t *ppos)
8ad71bef 1239{
5a878bf6 1240 struct iwl_trans *trans = file->private_data;
8ad71bef 1241 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1242 struct iwl_txq *txq;
87e5666c
EG
1243 struct iwl_queue *q;
1244 char *buf;
1245 int pos = 0;
1246 int cnt;
1247 int ret;
1745e440
WYG
1248 size_t bufsz;
1249
035f7ff2 1250 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
87e5666c 1251
f9e75447 1252 if (!trans_pcie->txq)
87e5666c 1253 return -EAGAIN;
f9e75447 1254
87e5666c
EG
1255 buf = kzalloc(bufsz, GFP_KERNEL);
1256 if (!buf)
1257 return -ENOMEM;
1258
035f7ff2 1259 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
8ad71bef 1260 txq = &trans_pcie->txq[cnt];
87e5666c
EG
1261 q = &txq->q;
1262 pos += scnprintf(buf + pos, bufsz - pos,
9eae88fa 1263 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
87e5666c 1264 cnt, q->read_ptr, q->write_ptr,
9eae88fa
JB
1265 !!test_bit(cnt, trans_pcie->queue_used),
1266 !!test_bit(cnt, trans_pcie->queue_stopped));
87e5666c
EG
1267 }
1268 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1269 kfree(buf);
1270 return ret;
1271}
1272
1273static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
20d3b647
JB
1274 char __user *user_buf,
1275 size_t count, loff_t *ppos)
1276{
5a878bf6 1277 struct iwl_trans *trans = file->private_data;
20d3b647 1278 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1279 struct iwl_rxq *rxq = &trans_pcie->rxq;
87e5666c
EG
1280 char buf[256];
1281 int pos = 0;
1282 const size_t bufsz = sizeof(buf);
1283
1284 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1285 rxq->read);
1286 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1287 rxq->write);
1288 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1289 rxq->free_count);
1290 if (rxq->rb_stts) {
1291 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1292 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1293 } else {
1294 pos += scnprintf(buf + pos, bufsz - pos,
1295 "closed_rb_num: Not Allocated\n");
1296 }
1297 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1298}
1299
1f7b6172
EG
1300static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1301 char __user *user_buf,
20d3b647
JB
1302 size_t count, loff_t *ppos)
1303{
1f7b6172 1304 struct iwl_trans *trans = file->private_data;
20d3b647 1305 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1306 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1307
1308 int pos = 0;
1309 char *buf;
1310 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1311 ssize_t ret;
1312
1313 buf = kzalloc(bufsz, GFP_KERNEL);
f9e75447 1314 if (!buf)
1f7b6172 1315 return -ENOMEM;
1f7b6172
EG
1316
1317 pos += scnprintf(buf + pos, bufsz - pos,
1318 "Interrupt Statistics Report:\n");
1319
1320 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1321 isr_stats->hw);
1322 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1323 isr_stats->sw);
1324 if (isr_stats->sw || isr_stats->hw) {
1325 pos += scnprintf(buf + pos, bufsz - pos,
1326 "\tLast Restarting Code: 0x%X\n",
1327 isr_stats->err_code);
1328 }
1329#ifdef CONFIG_IWLWIFI_DEBUG
1330 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1331 isr_stats->sch);
1332 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1333 isr_stats->alive);
1334#endif
1335 pos += scnprintf(buf + pos, bufsz - pos,
1336 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1337
1338 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1339 isr_stats->ctkill);
1340
1341 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1342 isr_stats->wakeup);
1343
1344 pos += scnprintf(buf + pos, bufsz - pos,
1345 "Rx command responses:\t\t %u\n", isr_stats->rx);
1346
1347 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1348 isr_stats->tx);
1349
1350 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1351 isr_stats->unhandled);
1352
1353 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1354 kfree(buf);
1355 return ret;
1356}
1357
1358static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1359 const char __user *user_buf,
1360 size_t count, loff_t *ppos)
1361{
1362 struct iwl_trans *trans = file->private_data;
20d3b647 1363 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1364 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1365
1366 char buf[8];
1367 int buf_size;
1368 u32 reset_flag;
1369
1370 memset(buf, 0, sizeof(buf));
1371 buf_size = min(count, sizeof(buf) - 1);
1372 if (copy_from_user(buf, user_buf, buf_size))
1373 return -EFAULT;
1374 if (sscanf(buf, "%x", &reset_flag) != 1)
1375 return -EFAULT;
1376 if (reset_flag == 0)
1377 memset(isr_stats, 0, sizeof(*isr_stats));
1378
1379 return count;
1380}
1381
16db88ba 1382static ssize_t iwl_dbgfs_csr_write(struct file *file,
20d3b647
JB
1383 const char __user *user_buf,
1384 size_t count, loff_t *ppos)
16db88ba
EG
1385{
1386 struct iwl_trans *trans = file->private_data;
1387 char buf[8];
1388 int buf_size;
1389 int csr;
1390
1391 memset(buf, 0, sizeof(buf));
1392 buf_size = min(count, sizeof(buf) - 1);
1393 if (copy_from_user(buf, user_buf, buf_size))
1394 return -EFAULT;
1395 if (sscanf(buf, "%d", &csr) != 1)
1396 return -EFAULT;
1397
990aa6d7 1398 iwl_pcie_dump_csr(trans);
16db88ba
EG
1399
1400 return count;
1401}
1402
16db88ba 1403static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
20d3b647
JB
1404 char __user *user_buf,
1405 size_t count, loff_t *ppos)
16db88ba
EG
1406{
1407 struct iwl_trans *trans = file->private_data;
94543a8d 1408 char *buf = NULL;
16db88ba
EG
1409 int pos = 0;
1410 ssize_t ret = -EFAULT;
1411
313b0a29 1412 ret = pos = iwl_dump_fh(trans, &buf);
16db88ba
EG
1413 if (buf) {
1414 ret = simple_read_from_buffer(user_buf,
1415 count, ppos, buf, pos);
1416 kfree(buf);
1417 }
1418
1419 return ret;
1420}
1421
1f7b6172 1422DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
16db88ba 1423DEBUGFS_READ_FILE_OPS(fh_reg);
87e5666c
EG
1424DEBUGFS_READ_FILE_OPS(rx_queue);
1425DEBUGFS_READ_FILE_OPS(tx_queue);
16db88ba 1426DEBUGFS_WRITE_FILE_OPS(csr);
87e5666c
EG
1427
1428/*
1429 * Create the debugfs files and directories
1430 *
1431 */
1432static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647 1433 struct dentry *dir)
87e5666c 1434{
87e5666c
EG
1435 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
1436 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1f7b6172 1437 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
16db88ba
EG
1438 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
1439 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
87e5666c 1440 return 0;
9da987ac
MV
1441
1442err:
1443 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
1444 return -ENOMEM;
87e5666c
EG
1445}
1446#else
1447static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647
JB
1448 struct dentry *dir)
1449{
1450 return 0;
1451}
87e5666c
EG
1452#endif /*CONFIG_IWLWIFI_DEBUGFS */
1453
d1ff5253 1454static const struct iwl_trans_ops trans_ops_pcie = {
57a1dc89 1455 .start_hw = iwl_trans_pcie_start_hw,
a4082843 1456 .op_mode_leave = iwl_trans_pcie_op_mode_leave,
ed6a3803 1457 .fw_alive = iwl_trans_pcie_fw_alive,
cf614297 1458 .start_fw = iwl_trans_pcie_start_fw,
e6bb4c9c 1459 .stop_device = iwl_trans_pcie_stop_device,
48d42c42 1460
ddaf5a5b
JB
1461 .d3_suspend = iwl_trans_pcie_d3_suspend,
1462 .d3_resume = iwl_trans_pcie_d3_resume,
2dd4f9f7 1463
f02831be 1464 .send_cmd = iwl_trans_pcie_send_hcmd,
c85eb619 1465
e6bb4c9c 1466 .tx = iwl_trans_pcie_tx,
a0eaad71 1467 .reclaim = iwl_trans_pcie_reclaim,
34c1b7ba 1468
d0624be6 1469 .txq_disable = iwl_trans_pcie_txq_disable,
4beaf6c2 1470 .txq_enable = iwl_trans_pcie_txq_enable,
34c1b7ba 1471
87e5666c 1472 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
5f178cd2 1473
990aa6d7 1474 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
5f178cd2 1475
03905495
EG
1476 .write8 = iwl_trans_pcie_write8,
1477 .write32 = iwl_trans_pcie_write32,
1478 .read32 = iwl_trans_pcie_read32,
6a06b6c1
EG
1479 .read_prph = iwl_trans_pcie_read_prph,
1480 .write_prph = iwl_trans_pcie_write_prph,
4fd442db
EG
1481 .read_mem = iwl_trans_pcie_read_mem,
1482 .write_mem = iwl_trans_pcie_write_mem,
c6f600fc 1483 .configure = iwl_trans_pcie_configure,
47107e84 1484 .set_pmi = iwl_trans_pcie_set_pmi,
7a65d170 1485 .grab_nic_access = iwl_trans_pcie_grab_nic_access,
e139dc4a
LE
1486 .release_nic_access = iwl_trans_pcie_release_nic_access,
1487 .set_bits_mask = iwl_trans_pcie_set_bits_mask,
e6bb4c9c 1488};
a42a1844 1489
87ce05a2 1490struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
035f7ff2
EG
1491 const struct pci_device_id *ent,
1492 const struct iwl_cfg *cfg)
a42a1844 1493{
a42a1844
EG
1494 struct iwl_trans_pcie *trans_pcie;
1495 struct iwl_trans *trans;
1496 u16 pci_cmd;
1497 int err;
1498
1499 trans = kzalloc(sizeof(struct iwl_trans) +
20d3b647 1500 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
6965a354
LC
1501 if (!trans) {
1502 err = -ENOMEM;
1503 goto out;
1504 }
a42a1844
EG
1505
1506 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1507
1508 trans->ops = &trans_ops_pcie;
035f7ff2 1509 trans->cfg = cfg;
2bfb5092 1510 trans_lockdep_init(trans);
a42a1844 1511 trans_pcie->trans = trans;
7b11488f 1512 spin_lock_init(&trans_pcie->irq_lock);
e56b04ef 1513 spin_lock_init(&trans_pcie->reg_lock);
13df1aab 1514 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
a42a1844 1515
d819c6cf
JB
1516 err = pci_enable_device(pdev);
1517 if (err)
1518 goto out_no_pci;
1519
f2532b04
EG
1520 if (!cfg->base_params->pcie_l1_allowed) {
1521 /*
1522 * W/A - seems to solve weird behavior. We need to remove this
1523 * if we don't want to stay in L1 all the time. This wastes a
1524 * lot of power.
1525 */
1526 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S |
1527 PCIE_LINK_STATE_L1 |
1528 PCIE_LINK_STATE_CLKPM);
1529 }
a42a1844 1530
a42a1844
EG
1531 pci_set_master(pdev);
1532
1533 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
1534 if (!err)
1535 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
1536 if (err) {
1537 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
1538 if (!err)
1539 err = pci_set_consistent_dma_mask(pdev,
20d3b647 1540 DMA_BIT_MASK(32));
a42a1844
EG
1541 /* both attempts failed: */
1542 if (err) {
6a4b09f8 1543 dev_err(&pdev->dev, "No suitable DMA available\n");
a42a1844
EG
1544 goto out_pci_disable_device;
1545 }
1546 }
1547
1548 err = pci_request_regions(pdev, DRV_NAME);
1549 if (err) {
6a4b09f8 1550 dev_err(&pdev->dev, "pci_request_regions failed\n");
a42a1844
EG
1551 goto out_pci_disable_device;
1552 }
1553
05f5b97e 1554 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
a42a1844 1555 if (!trans_pcie->hw_base) {
6a4b09f8 1556 dev_err(&pdev->dev, "pci_ioremap_bar failed\n");
a42a1844
EG
1557 err = -ENODEV;
1558 goto out_pci_release_regions;
1559 }
1560
a42a1844
EG
1561 /* We disable the RETRY_TIMEOUT register (0x41) to keep
1562 * PCI Tx retries from interfering with C3 CPU state */
1563 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
1564
1565 err = pci_enable_msi(pdev);
9f904b38 1566 if (err) {
6a4b09f8 1567 dev_err(&pdev->dev, "pci_enable_msi failed(0X%x)\n", err);
9f904b38
EG
1568 /* enable rfkill interrupt: hw bug w/a */
1569 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
1570 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
1571 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
1572 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
1573 }
1574 }
a42a1844
EG
1575
1576 trans->dev = &pdev->dev;
a42a1844 1577 trans_pcie->pci_dev = pdev;
08079a49 1578 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
99673ee5 1579 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
9ca85961
EG
1580 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
1581 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
a42a1844 1582
69a10b29 1583 /* Initialize the wait queue for commands */
f946b529 1584 init_waitqueue_head(&trans_pcie->wait_command_queue);
69a10b29 1585
3ec45882
JB
1586 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
1587 "iwl_cmd_pool:%s", dev_name(trans->dev));
59c647b6
EG
1588
1589 trans->dev_cmd_headroom = 0;
1590 trans->dev_cmd_pool =
3ec45882 1591 kmem_cache_create(trans->dev_cmd_pool_name,
59c647b6
EG
1592 sizeof(struct iwl_device_cmd)
1593 + trans->dev_cmd_headroom,
1594 sizeof(void *),
1595 SLAB_HWCACHE_ALIGN,
1596 NULL);
1597
6965a354
LC
1598 if (!trans->dev_cmd_pool) {
1599 err = -ENOMEM;
59c647b6 1600 goto out_pci_disable_msi;
6965a354 1601 }
59c647b6 1602
a8b691e6
JB
1603 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1604
a8b691e6
JB
1605 if (iwl_pcie_alloc_ict(trans))
1606 goto out_free_cmd_pool;
1607
6965a354
LC
1608 err = request_threaded_irq(pdev->irq, iwl_pcie_isr_ict,
1609 iwl_pcie_irq_handler,
1610 IRQF_SHARED, DRV_NAME, trans);
1611 if (err) {
a8b691e6
JB
1612 IWL_ERR(trans, "Error allocating IRQ %d\n", pdev->irq);
1613 goto out_free_ict;
1614 }
1615
a42a1844
EG
1616 return trans;
1617
a8b691e6
JB
1618out_free_ict:
1619 iwl_pcie_free_ict(trans);
1620out_free_cmd_pool:
1621 kmem_cache_destroy(trans->dev_cmd_pool);
59c647b6
EG
1622out_pci_disable_msi:
1623 pci_disable_msi(pdev);
a42a1844
EG
1624out_pci_release_regions:
1625 pci_release_regions(pdev);
1626out_pci_disable_device:
1627 pci_disable_device(pdev);
1628out_no_pci:
1629 kfree(trans);
6965a354
LC
1630out:
1631 return ERR_PTR(err);
a42a1844 1632}