iwlwifi: rename functions in transport layer
[linux-2.6-block.git] / drivers / net / wireless / iwlwifi / pcie / trans.c
CommitLineData
c85eb619
EG
1/******************************************************************************
2 *
3 * This file is provided under a dual BSD/GPLv2 license. When using or
4 * redistributing this file, you may do so under either license.
5 *
6 * GPL LICENSE SUMMARY
7 *
4e318262 8 * Copyright(c) 2007 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
9 *
10 * This program is free software; you can redistribute it and/or modify
11 * it under the terms of version 2 of the GNU General Public License as
12 * published by the Free Software Foundation.
13 *
14 * This program is distributed in the hope that it will be useful, but
15 * WITHOUT ANY WARRANTY; without even the implied warranty of
16 * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the GNU
17 * General Public License for more details.
18 *
19 * You should have received a copy of the GNU General Public License
20 * along with this program; if not, write to the Free Software
21 * Foundation, Inc., 51 Franklin Street, Fifth Floor, Boston, MA 02110,
22 * USA
23 *
24 * The full GNU General Public License is included in this distribution
25 * in the file called LICENSE.GPL.
26 *
27 * Contact Information:
28 * Intel Linux Wireless <ilw@linux.intel.com>
29 * Intel Corporation, 5200 N.E. Elam Young Parkway, Hillsboro, OR 97124-6497
30 *
31 * BSD LICENSE
32 *
4e318262 33 * Copyright(c) 2005 - 2012 Intel Corporation. All rights reserved.
c85eb619
EG
34 * All rights reserved.
35 *
36 * Redistribution and use in source and binary forms, with or without
37 * modification, are permitted provided that the following conditions
38 * are met:
39 *
40 * * Redistributions of source code must retain the above copyright
41 * notice, this list of conditions and the following disclaimer.
42 * * Redistributions in binary form must reproduce the above copyright
43 * notice, this list of conditions and the following disclaimer in
44 * the documentation and/or other materials provided with the
45 * distribution.
46 * * Neither the name Intel Corporation nor the names of its
47 * contributors may be used to endorse or promote products derived
48 * from this software without specific prior written permission.
49 *
50 * THIS SOFTWARE IS PROVIDED BY THE COPYRIGHT HOLDERS AND CONTRIBUTORS
51 * "AS IS" AND ANY EXPRESS OR IMPLIED WARRANTIES, INCLUDING, BUT NOT
52 * LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR
53 * A PARTICULAR PURPOSE ARE DISCLAIMED. IN NO EVENT SHALL THE COPYRIGHT
54 * OWNER OR CONTRIBUTORS BE LIABLE FOR ANY DIRECT, INDIRECT, INCIDENTAL,
55 * SPECIAL, EXEMPLARY, OR CONSEQUENTIAL DAMAGES (INCLUDING, BUT NOT
56 * LIMITED TO, PROCUREMENT OF SUBSTITUTE GOODS OR SERVICES; LOSS OF USE,
57 * DATA, OR PROFITS; OR BUSINESS INTERRUPTION) HOWEVER CAUSED AND ON ANY
58 * THEORY OF LIABILITY, WHETHER IN CONTRACT, STRICT LIABILITY, OR TORT
59 * (INCLUDING NEGLIGENCE OR OTHERWISE) ARISING IN ANY WAY OUT OF THE USE
60 * OF THIS SOFTWARE, EVEN IF ADVISED OF THE POSSIBILITY OF SUCH DAMAGE.
61 *
62 *****************************************************************************/
a42a1844
EG
63#include <linux/pci.h>
64#include <linux/pci-aspm.h>
e6bb4c9c 65#include <linux/interrupt.h>
87e5666c 66#include <linux/debugfs.h>
cf614297 67#include <linux/sched.h>
6d8f6eeb
EG
68#include <linux/bitops.h>
69#include <linux/gfp.h>
e6bb4c9c 70
82575102 71#include "iwl-drv.h"
c85eb619 72#include "iwl-trans.h"
522376d2
EG
73#include "iwl-csr.h"
74#include "iwl-prph.h"
7a10e3e4 75#include "iwl-agn-hw.h"
6468a01a 76#include "internal.h"
6238b008 77/* FIXME: need to abstract out TX command (once we know what it looks like) */
1023fdc4 78#include "dvm/commands.h"
0439bb62 79
c6f600fc 80#define SCD_QUEUECHAIN_SEL_ALL(trans, trans_pcie) \
035f7ff2 81 (((1<<trans->cfg->base_params->num_of_queues) - 1) &\
c6f600fc
MV
82 (~(1<<(trans_pcie)->cmd_queue)))
83
5a878bf6 84static int iwl_trans_rx_alloc(struct iwl_trans *trans)
c85eb619 85{
20d3b647 86 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 87 struct iwl_rxq *rxq = &trans_pcie->rxq;
1042db2a 88 struct device *dev = trans->dev;
c85eb619 89
5a878bf6 90 memset(&trans_pcie->rxq, 0, sizeof(trans_pcie->rxq));
c85eb619
EG
91
92 spin_lock_init(&rxq->lock);
c85eb619
EG
93
94 if (WARN_ON(rxq->bd || rxq->rb_stts))
95 return -EINVAL;
96
97 /* Allocate the circular buffer of Read Buffer Descriptors (RBDs) */
84c816da
DH
98 rxq->bd = dma_zalloc_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
99 &rxq->bd_dma, GFP_KERNEL);
c85eb619
EG
100 if (!rxq->bd)
101 goto err_bd;
c85eb619
EG
102
103 /*Allocate the driver's pointer to receive buffer status */
84c816da
DH
104 rxq->rb_stts = dma_zalloc_coherent(dev, sizeof(*rxq->rb_stts),
105 &rxq->rb_stts_dma, GFP_KERNEL);
c85eb619
EG
106 if (!rxq->rb_stts)
107 goto err_rb_stts;
c85eb619
EG
108
109 return 0;
110
111err_rb_stts:
a0f6b0a2 112 dma_free_coherent(dev, sizeof(__le32) * RX_QUEUE_SIZE,
20d3b647 113 rxq->bd, rxq->bd_dma);
c85eb619
EG
114 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
115 rxq->bd = NULL;
116err_bd:
117 return -ENOMEM;
118}
119
5a878bf6 120static void iwl_trans_rxq_free_rx_bufs(struct iwl_trans *trans)
c85eb619 121{
20d3b647 122 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 123 struct iwl_rxq *rxq = &trans_pcie->rxq;
a0f6b0a2 124 int i;
c85eb619
EG
125
126 /* Fill the rx_used queue with _all_ of the Rx buffers */
127 for (i = 0; i < RX_FREE_BUFFERS + RX_QUEUE_SIZE; i++) {
128 /* In the reset function, these buffers may have been allocated
129 * to an SKB, so we need to unmap and free potential storage */
130 if (rxq->pool[i].page != NULL) {
1042db2a 131 dma_unmap_page(trans->dev, rxq->pool[i].page_dma,
20d3b647
JB
132 PAGE_SIZE << trans_pcie->rx_page_order,
133 DMA_FROM_DEVICE);
790428b6 134 __free_pages(rxq->pool[i].page,
b2cf410c 135 trans_pcie->rx_page_order);
c85eb619
EG
136 rxq->pool[i].page = NULL;
137 }
138 list_add_tail(&rxq->pool[i].list, &rxq->rx_used);
139 }
a0f6b0a2
EG
140}
141
990aa6d7 142static void iwl_trans_rx_hw_init(struct iwl_trans *trans, struct iwl_rxq *rxq)
ab697a9f 143{
b2cf410c 144 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ab697a9f
EG
145 u32 rb_size;
146 const u32 rfdnlog = RX_QUEUE_SIZE_LOG; /* 256 RBDs */
c17d0681 147 u32 rb_timeout = RX_RB_TIMEOUT; /* FIXME: RX_RB_TIMEOUT for all devices? */
ab697a9f 148
b2cf410c 149 if (trans_pcie->rx_buf_size_8k)
ab697a9f
EG
150 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_8K;
151 else
152 rb_size = FH_RCSR_RX_CONFIG_REG_VAL_RB_SIZE_4K;
153
154 /* Stop Rx DMA */
1042db2a 155 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
ab697a9f
EG
156
157 /* Reset driver's Rx queue write index */
1042db2a 158 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_WPTR_REG, 0);
ab697a9f
EG
159
160 /* Tell device where to find RBD circular buffer in DRAM */
1042db2a 161 iwl_write_direct32(trans, FH_RSCSR_CHNL0_RBDCB_BASE_REG,
ab697a9f
EG
162 (u32)(rxq->bd_dma >> 8));
163
164 /* Tell device where in DRAM to update its Rx status */
1042db2a 165 iwl_write_direct32(trans, FH_RSCSR_CHNL0_STTS_WPTR_REG,
ab697a9f
EG
166 rxq->rb_stts_dma >> 4);
167
168 /* Enable Rx DMA
169 * FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY is set because of HW bug in
170 * the credit mechanism in 5000 HW RX FIFO
171 * Direct rx interrupts to hosts
172 * Rx buffer size 4 or 8k
173 * RB timeout 0x10
174 * 256 RBDs
175 */
1042db2a 176 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG,
ab697a9f
EG
177 FH_RCSR_RX_CONFIG_CHNL_EN_ENABLE_VAL |
178 FH_RCSR_CHNL0_RX_IGNORE_RXF_EMPTY |
179 FH_RCSR_CHNL0_RX_CONFIG_IRQ_DEST_INT_HOST_VAL |
ab697a9f
EG
180 rb_size|
181 (rb_timeout << FH_RCSR_RX_CONFIG_REG_IRQ_RBTH_POS)|
182 (rfdnlog << FH_RCSR_RX_CONFIG_RBDCB_SIZE_POS));
183
184 /* Set interrupt coalescing timer to default (2048 usecs) */
1042db2a 185 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_TIMEOUT_DEF);
ab697a9f
EG
186}
187
5a878bf6 188static int iwl_rx_init(struct iwl_trans *trans)
a0f6b0a2 189{
20d3b647 190 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 191 struct iwl_rxq *rxq = &trans_pcie->rxq;
5a878bf6 192
a0f6b0a2
EG
193 int i, err;
194 unsigned long flags;
195
196 if (!rxq->bd) {
5a878bf6 197 err = iwl_trans_rx_alloc(trans);
a0f6b0a2
EG
198 if (err)
199 return err;
200 }
201
202 spin_lock_irqsave(&rxq->lock, flags);
203 INIT_LIST_HEAD(&rxq->rx_free);
204 INIT_LIST_HEAD(&rxq->rx_used);
205
5a878bf6 206 iwl_trans_rxq_free_rx_bufs(trans);
c85eb619
EG
207
208 for (i = 0; i < RX_QUEUE_SIZE; i++)
209 rxq->queue[i] = NULL;
210
211 /* Set us so that we have processed and used all buffers, but have
212 * not restocked the Rx queue with fresh buffers */
213 rxq->read = rxq->write = 0;
214 rxq->write_actual = 0;
215 rxq->free_count = 0;
216 spin_unlock_irqrestore(&rxq->lock, flags);
217
990aa6d7 218 iwl_pcie_rx_replenish(trans);
ab697a9f 219
fd656935 220 iwl_trans_rx_hw_init(trans, rxq);
ab697a9f 221
7b11488f 222 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ab697a9f 223 rxq->need_update = 1;
990aa6d7 224 iwl_pcie_rxq_inc_wr_ptr(trans, rxq);
7b11488f 225 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ab697a9f 226
c85eb619
EG
227 return 0;
228}
229
5a878bf6 230static void iwl_trans_pcie_rx_free(struct iwl_trans *trans)
a0f6b0a2 231{
20d3b647 232 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 233 struct iwl_rxq *rxq = &trans_pcie->rxq;
a0f6b0a2
EG
234 unsigned long flags;
235
236 /*if rxq->bd is NULL, it means that nothing has been allocated,
237 * exit now */
238 if (!rxq->bd) {
5a878bf6 239 IWL_DEBUG_INFO(trans, "Free NULL rx context\n");
a0f6b0a2
EG
240 return;
241 }
242
243 spin_lock_irqsave(&rxq->lock, flags);
5a878bf6 244 iwl_trans_rxq_free_rx_bufs(trans);
a0f6b0a2
EG
245 spin_unlock_irqrestore(&rxq->lock, flags);
246
1042db2a 247 dma_free_coherent(trans->dev, sizeof(__le32) * RX_QUEUE_SIZE,
a0f6b0a2
EG
248 rxq->bd, rxq->bd_dma);
249 memset(&rxq->bd_dma, 0, sizeof(rxq->bd_dma));
250 rxq->bd = NULL;
251
252 if (rxq->rb_stts)
1042db2a 253 dma_free_coherent(trans->dev,
a0f6b0a2
EG
254 sizeof(struct iwl_rb_status),
255 rxq->rb_stts, rxq->rb_stts_dma);
256 else
5a878bf6 257 IWL_DEBUG_INFO(trans, "Free rxq->rb_stts which is NULL\n");
a0f6b0a2
EG
258 memset(&rxq->rb_stts_dma, 0, sizeof(rxq->rb_stts_dma));
259 rxq->rb_stts = NULL;
260}
261
6d8f6eeb 262static int iwl_trans_rx_stop(struct iwl_trans *trans)
c2c52e8b
EG
263{
264
265 /* stop Rx DMA */
1042db2a
EG
266 iwl_write_direct32(trans, FH_MEM_RCSR_CHNL0_CONFIG_REG, 0);
267 return iwl_poll_direct_bit(trans, FH_MEM_RSSR_RX_STATUS_REG,
20d3b647 268 FH_RSSR_CHNL0_RX_STATUS_CHNL_IDLE, 1000);
c2c52e8b
EG
269}
270
20d3b647
JB
271static int iwlagn_alloc_dma_ptr(struct iwl_trans *trans,
272 struct iwl_dma_ptr *ptr, size_t size)
02aca585
EG
273{
274 if (WARN_ON(ptr->addr))
275 return -EINVAL;
276
1042db2a 277 ptr->addr = dma_alloc_coherent(trans->dev, size,
02aca585
EG
278 &ptr->dma, GFP_KERNEL);
279 if (!ptr->addr)
280 return -ENOMEM;
281 ptr->size = size;
282 return 0;
283}
284
20d3b647
JB
285static void iwlagn_free_dma_ptr(struct iwl_trans *trans,
286 struct iwl_dma_ptr *ptr)
1359ca4f
EG
287{
288 if (unlikely(!ptr->addr))
289 return;
290
1042db2a 291 dma_free_coherent(trans->dev, ptr->size, ptr->addr, ptr->dma);
1359ca4f
EG
292 memset(ptr, 0, sizeof(*ptr));
293}
294
7c5ba4a8
JB
295static void iwl_trans_pcie_queue_stuck_timer(unsigned long data)
296{
990aa6d7 297 struct iwl_txq *txq = (void *)data;
e9d364de 298 struct iwl_queue *q = &txq->q;
7c5ba4a8
JB
299 struct iwl_trans_pcie *trans_pcie = txq->trans_pcie;
300 struct iwl_trans *trans = iwl_trans_pcie_get_trans(trans_pcie);
f22d3328 301 u32 scd_sram_addr = trans_pcie->scd_base_addr +
0adb52de 302 SCD_TX_STTS_QUEUE_OFFSET(txq->q.id);
f22d3328
EG
303 u8 buf[16];
304 int i;
7c5ba4a8
JB
305
306 spin_lock(&txq->lock);
307 /* check if triggered erroneously */
308 if (txq->q.read_ptr == txq->q.write_ptr) {
309 spin_unlock(&txq->lock);
310 return;
311 }
312 spin_unlock(&txq->lock);
313
7c5ba4a8
JB
314 IWL_ERR(trans, "Queue %d stuck for %u ms.\n", txq->q.id,
315 jiffies_to_msecs(trans_pcie->wd_timeout));
316 IWL_ERR(trans, "Current SW read_ptr %d write_ptr %d\n",
317 txq->q.read_ptr, txq->q.write_ptr);
7c5ba4a8 318
f22d3328
EG
319 iwl_read_targ_mem_bytes(trans, scd_sram_addr, buf, sizeof(buf));
320
321 iwl_print_hex_error(trans, buf, sizeof(buf));
322
323 for (i = 0; i < FH_TCSR_CHNL_NUM; i++)
324 IWL_ERR(trans, "FH TRBs(%d) = 0x%08x\n", i,
325 iwl_read_direct32(trans, FH_TX_TRB_REG(i)));
326
12af0468
EG
327 for (i = 0; i < trans->cfg->base_params->num_of_queues; i++) {
328 u32 status = iwl_read_prph(trans, SCD_QUEUE_STATUS_BITS(i));
329 u8 fifo = (status >> SCD_QUEUE_STTS_REG_POS_TXF) & 0x7;
330 bool active = !!(status & BIT(SCD_QUEUE_STTS_REG_POS_ACTIVE));
331 u32 tbl_dw =
332 iwl_read_targ_mem(trans,
333 trans_pcie->scd_base_addr +
334 SCD_TRANS_TBL_OFFSET_QUEUE(i));
335
336 if (i & 0x1)
337 tbl_dw = (tbl_dw & 0xFFFF0000) >> 16;
338 else
339 tbl_dw = tbl_dw & 0x0000FFFF;
340
341 IWL_ERR(trans,
342 "Q %d is %sactive and mapped to fifo %d ra_tid 0x%04x [%d,%d]\n",
343 i, active ? "" : "in", fifo, tbl_dw,
344 iwl_read_prph(trans,
345 SCD_QUEUE_RDPTR(i)) & (txq->q.n_bd - 1),
346 iwl_read_prph(trans, SCD_QUEUE_WRPTR(i)));
347 }
7c5ba4a8 348
e9d364de
EG
349 for (i = q->read_ptr; i != q->write_ptr;
350 i = iwl_queue_inc_wrap(i, q->n_bd)) {
351 struct iwl_tx_cmd *tx_cmd =
352 (struct iwl_tx_cmd *)txq->entries[i].cmd->payload;
353 IWL_ERR(trans, "scratch %d = 0x%08x\n", i,
354 get_unaligned_le32(&tx_cmd->scratch));
355 }
356
7c5ba4a8
JB
357 iwl_op_mode_nic_error(trans->op_mode);
358}
359
6d8f6eeb 360static int iwl_trans_txq_alloc(struct iwl_trans *trans,
990aa6d7 361 struct iwl_txq *txq, int slots_num,
20d3b647 362 u32 txq_id)
02aca585 363{
20d3b647 364 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
ab9e212e 365 size_t tfd_sz = sizeof(struct iwl_tfd) * TFD_QUEUE_SIZE_MAX;
02aca585
EG
366 int i;
367
bf8440e6 368 if (WARN_ON(txq->entries || txq->tfds))
02aca585
EG
369 return -EINVAL;
370
7c5ba4a8
JB
371 setup_timer(&txq->stuck_timer, iwl_trans_pcie_queue_stuck_timer,
372 (unsigned long)txq);
373 txq->trans_pcie = trans_pcie;
374
1359ca4f
EG
375 txq->q.n_window = slots_num;
376
bf8440e6 377 txq->entries = kcalloc(slots_num,
990aa6d7 378 sizeof(struct iwl_pcie_txq_entry),
bf8440e6 379 GFP_KERNEL);
02aca585 380
bf8440e6 381 if (!txq->entries)
02aca585
EG
382 goto error;
383
c6f600fc 384 if (txq_id == trans_pcie->cmd_queue)
dfa2bdba 385 for (i = 0; i < slots_num; i++) {
bf8440e6
JB
386 txq->entries[i].cmd =
387 kmalloc(sizeof(struct iwl_device_cmd),
388 GFP_KERNEL);
389 if (!txq->entries[i].cmd)
dfa2bdba
EG
390 goto error;
391 }
02aca585 392
02aca585
EG
393 /* Circular buffer of transmit frame descriptors (TFDs),
394 * shared with device */
1042db2a 395 txq->tfds = dma_alloc_coherent(trans->dev, tfd_sz,
6d8f6eeb 396 &txq->q.dma_addr, GFP_KERNEL);
02aca585 397 if (!txq->tfds) {
6d8f6eeb 398 IWL_ERR(trans, "dma_alloc_coherent(%zd) failed\n", tfd_sz);
02aca585
EG
399 goto error;
400 }
401 txq->q.id = txq_id;
402
403 return 0;
404error:
bf8440e6 405 if (txq->entries && txq_id == trans_pcie->cmd_queue)
02aca585 406 for (i = 0; i < slots_num; i++)
bf8440e6
JB
407 kfree(txq->entries[i].cmd);
408 kfree(txq->entries);
409 txq->entries = NULL;
02aca585
EG
410
411 return -ENOMEM;
412
413}
414
990aa6d7 415static int iwl_trans_txq_init(struct iwl_trans *trans, struct iwl_txq *txq,
9eae88fa 416 int slots_num, u32 txq_id)
02aca585
EG
417{
418 int ret;
419
420 txq->need_update = 0;
02aca585 421
02aca585
EG
422 /* TFD_QUEUE_SIZE_MAX must be power-of-two size, otherwise
423 * iwl_queue_inc_wrap and iwl_queue_dec_wrap are broken. */
424 BUILD_BUG_ON(TFD_QUEUE_SIZE_MAX & (TFD_QUEUE_SIZE_MAX - 1));
425
426 /* Initialize queue's high/low-water marks, and head/tail indexes */
6d8f6eeb 427 ret = iwl_queue_init(&txq->q, TFD_QUEUE_SIZE_MAX, slots_num,
02aca585
EG
428 txq_id);
429 if (ret)
430 return ret;
431
015c15e1
JB
432 spin_lock_init(&txq->lock);
433
02aca585
EG
434 /*
435 * Tell nic where to find circular buffer of Tx Frame Descriptors for
436 * given Tx queue, and enable the DMA channel used for that queue.
437 * Circular buffer (TFD queue in DRAM) physical base address */
1042db2a 438 iwl_write_direct32(trans, FH_MEM_CBBC_QUEUE(txq_id),
02aca585
EG
439 txq->q.dma_addr >> 8);
440
441 return 0;
442}
443
6c3fd3f0 444/*
990aa6d7 445 * iwl_pcie_txq_unmap - Unmap any remaining DMA mappings and free skb's
c170b867 446 */
990aa6d7 447void iwl_pcie_txq_unmap(struct iwl_trans *trans, int txq_id)
c170b867 448{
8ad71bef 449 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 450 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
c170b867 451 struct iwl_queue *q = &txq->q;
39644e9a 452 enum dma_data_direction dma_dir;
c170b867
EG
453
454 if (!q->n_bd)
455 return;
456
39644e9a
EG
457 /* In the command queue, all the TBs are mapped as BIDI
458 * so unmap them as such.
459 */
c6f600fc 460 if (txq_id == trans_pcie->cmd_queue)
39644e9a 461 dma_dir = DMA_BIDIRECTIONAL;
015c15e1 462 else
39644e9a
EG
463 dma_dir = DMA_TO_DEVICE;
464
015c15e1 465 spin_lock_bh(&txq->lock);
c170b867 466 while (q->write_ptr != q->read_ptr) {
990aa6d7 467 iwl_pcie_txq_free_tfd(trans, txq, dma_dir);
c170b867
EG
468 q->read_ptr = iwl_queue_inc_wrap(q->read_ptr, q->n_bd);
469 }
015c15e1 470 spin_unlock_bh(&txq->lock);
c170b867
EG
471}
472
990aa6d7
EG
473/*
474 * iwl_txq_free - Deallocate DMA queue.
1359ca4f
EG
475 * @txq: Transmit queue to deallocate.
476 *
477 * Empty queue by removing and destroying all BD's.
478 * Free all buffers.
479 * 0-fill, but do not free "txq" descriptor structure.
480 */
990aa6d7 481static void iwl_txq_free(struct iwl_trans *trans, int txq_id)
1359ca4f 482{
8ad71bef 483 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 484 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
1042db2a 485 struct device *dev = trans->dev;
1359ca4f 486 int i;
20d3b647 487
1359ca4f
EG
488 if (WARN_ON(!txq))
489 return;
490
990aa6d7 491 iwl_pcie_txq_unmap(trans, txq_id);
1359ca4f
EG
492
493 /* De-alloc array of command/tx buffers */
c6f600fc 494 if (txq_id == trans_pcie->cmd_queue)
96791422 495 for (i = 0; i < txq->q.n_window; i++) {
bf8440e6 496 kfree(txq->entries[i].cmd);
96791422 497 kfree(txq->entries[i].copy_cmd);
f4feb8ac 498 kfree(txq->entries[i].free_buf);
96791422 499 }
1359ca4f
EG
500
501 /* De-alloc circular buffer of TFDs */
502 if (txq->q.n_bd) {
ab9e212e 503 dma_free_coherent(dev, sizeof(struct iwl_tfd) *
1359ca4f
EG
504 txq->q.n_bd, txq->tfds, txq->q.dma_addr);
505 memset(&txq->q.dma_addr, 0, sizeof(txq->q.dma_addr));
506 }
507
bf8440e6
JB
508 kfree(txq->entries);
509 txq->entries = NULL;
1359ca4f 510
7c5ba4a8
JB
511 del_timer_sync(&txq->stuck_timer);
512
1359ca4f
EG
513 /* 0-fill queue descriptor structure */
514 memset(txq, 0, sizeof(*txq));
515}
516
990aa6d7 517/*
1359ca4f
EG
518 * iwl_trans_tx_free - Free TXQ Context
519 *
520 * Destroy all TX DMA queues and structures
521 */
6d8f6eeb 522static void iwl_trans_pcie_tx_free(struct iwl_trans *trans)
1359ca4f
EG
523{
524 int txq_id;
8ad71bef 525 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1359ca4f
EG
526
527 /* Tx queues */
8ad71bef 528 if (trans_pcie->txq) {
d6189124 529 for (txq_id = 0;
035f7ff2 530 txq_id < trans->cfg->base_params->num_of_queues; txq_id++)
990aa6d7 531 iwl_txq_free(trans, txq_id);
1359ca4f
EG
532 }
533
8ad71bef
EG
534 kfree(trans_pcie->txq);
535 trans_pcie->txq = NULL;
1359ca4f 536
9d6b2cb1 537 iwlagn_free_dma_ptr(trans, &trans_pcie->kw);
1359ca4f 538
6d8f6eeb 539 iwlagn_free_dma_ptr(trans, &trans_pcie->scd_bc_tbls);
1359ca4f
EG
540}
541
990aa6d7 542/*
02aca585
EG
543 * iwl_trans_tx_alloc - allocate TX context
544 * Allocate all Tx DMA structures and initialize them
02aca585 545 */
6d8f6eeb 546static int iwl_trans_tx_alloc(struct iwl_trans *trans)
02aca585
EG
547{
548 int ret;
549 int txq_id, slots_num;
8ad71bef 550 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585 551
035f7ff2 552 u16 scd_bc_tbls_size = trans->cfg->base_params->num_of_queues *
ab9e212e
EG
553 sizeof(struct iwlagn_scd_bc_tbl);
554
02aca585
EG
555 /*It is not allowed to alloc twice, so warn when this happens.
556 * We cannot rely on the previous allocation, so free and fail */
8ad71bef 557 if (WARN_ON(trans_pcie->txq)) {
02aca585
EG
558 ret = -EINVAL;
559 goto error;
560 }
561
6d8f6eeb 562 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->scd_bc_tbls,
ab9e212e 563 scd_bc_tbls_size);
02aca585 564 if (ret) {
6d8f6eeb 565 IWL_ERR(trans, "Scheduler BC Table allocation failed\n");
02aca585
EG
566 goto error;
567 }
568
569 /* Alloc keep-warm buffer */
9d6b2cb1 570 ret = iwlagn_alloc_dma_ptr(trans, &trans_pcie->kw, IWL_KW_SIZE);
02aca585 571 if (ret) {
6d8f6eeb 572 IWL_ERR(trans, "Keep Warm allocation failed\n");
02aca585
EG
573 goto error;
574 }
575
035f7ff2 576 trans_pcie->txq = kcalloc(trans->cfg->base_params->num_of_queues,
990aa6d7 577 sizeof(struct iwl_txq), GFP_KERNEL);
8ad71bef 578 if (!trans_pcie->txq) {
6d8f6eeb 579 IWL_ERR(trans, "Not enough memory for txq\n");
02aca585
EG
580 ret = ENOMEM;
581 goto error;
582 }
583
584 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
035f7ff2 585 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 586 txq_id++) {
9ba1947a 587 slots_num = (txq_id == trans_pcie->cmd_queue) ?
02aca585 588 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
589 ret = iwl_trans_txq_alloc(trans, &trans_pcie->txq[txq_id],
590 slots_num, txq_id);
02aca585 591 if (ret) {
6d8f6eeb 592 IWL_ERR(trans, "Tx %d queue alloc failed\n", txq_id);
02aca585
EG
593 goto error;
594 }
595 }
596
597 return 0;
598
599error:
ae2c30bf 600 iwl_trans_pcie_tx_free(trans);
02aca585
EG
601
602 return ret;
603}
6d8f6eeb 604static int iwl_tx_init(struct iwl_trans *trans)
02aca585 605{
20d3b647 606 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
02aca585
EG
607 int ret;
608 int txq_id, slots_num;
609 unsigned long flags;
610 bool alloc = false;
611
8ad71bef 612 if (!trans_pcie->txq) {
6d8f6eeb 613 ret = iwl_trans_tx_alloc(trans);
02aca585
EG
614 if (ret)
615 goto error;
616 alloc = true;
617 }
618
7b11488f 619 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
02aca585
EG
620
621 /* Turn off all Tx DMA fifos */
1042db2a 622 iwl_write_prph(trans, SCD_TXFACT, 0);
02aca585
EG
623
624 /* Tell NIC where to find the "keep warm" buffer */
1042db2a 625 iwl_write_direct32(trans, FH_KW_MEM_ADDR_REG,
83ed9015 626 trans_pcie->kw.dma >> 4);
02aca585 627
7b11488f 628 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
02aca585
EG
629
630 /* Alloc and init all Tx queues, including the command queue (#4/#9) */
035f7ff2 631 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 632 txq_id++) {
9ba1947a 633 slots_num = (txq_id == trans_pcie->cmd_queue) ?
02aca585 634 TFD_CMD_SLOTS : TFD_TX_CMD_SLOTS;
8ad71bef
EG
635 ret = iwl_trans_txq_init(trans, &trans_pcie->txq[txq_id],
636 slots_num, txq_id);
02aca585 637 if (ret) {
6d8f6eeb 638 IWL_ERR(trans, "Tx %d queue init failed\n", txq_id);
02aca585
EG
639 goto error;
640 }
641 }
642
643 return 0;
644error:
645 /*Upon error, free only if we allocated something */
646 if (alloc)
ae2c30bf 647 iwl_trans_pcie_tx_free(trans);
02aca585
EG
648 return ret;
649}
650
3e10caeb 651static void iwl_set_pwr_vmain(struct iwl_trans *trans)
392f8b78
EG
652{
653/*
654 * (for documentation purposes)
655 * to set power to V_AUX, do:
656
657 if (pci_pme_capable(priv->pci_dev, PCI_D3cold))
1042db2a 658 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
392f8b78
EG
659 APMG_PS_CTRL_VAL_PWR_SRC_VAUX,
660 ~APMG_PS_CTRL_MSK_PWR_SRC);
661 */
662
1042db2a 663 iwl_set_bits_mask_prph(trans, APMG_PS_CTRL_REG,
392f8b78
EG
664 APMG_PS_CTRL_VAL_PWR_SRC_VMAIN,
665 ~APMG_PS_CTRL_MSK_PWR_SRC);
666}
667
af634bee
EG
668/* PCI registers */
669#define PCI_CFG_RETRY_TIMEOUT 0x041
670#define PCI_CFG_LINK_CTRL_VAL_L0S_EN 0x01
671#define PCI_CFG_LINK_CTRL_VAL_L1_EN 0x02
672
673static u16 iwl_pciexp_link_ctrl(struct iwl_trans *trans)
674{
20d3b647 675 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
af634bee 676 u16 pci_lnk_ctl;
af634bee 677
a7238b37
JL
678 pcie_capability_read_word(trans_pcie->pci_dev, PCI_EXP_LNKCTL,
679 &pci_lnk_ctl);
af634bee
EG
680 return pci_lnk_ctl;
681}
682
683static void iwl_apm_config(struct iwl_trans *trans)
684{
685 /*
686 * HW bug W/A for instability in PCIe bus L0S->L1 transition.
687 * Check if BIOS (or OS) enabled L1-ASPM on this device.
688 * If so (likely), disable L0S, so device moves directly L0->L1;
689 * costs negligible amount of power savings.
690 * If not (unlikely), enable L0S, so there is at least some
691 * power savings, even without L1.
692 */
693 u16 lctl = iwl_pciexp_link_ctrl(trans);
694
695 if ((lctl & PCI_CFG_LINK_CTRL_VAL_L1_EN) ==
696 PCI_CFG_LINK_CTRL_VAL_L1_EN) {
697 /* L1-ASPM enabled; disable(!) L0S */
698 iwl_set_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
699 dev_printk(KERN_INFO, trans->dev,
700 "L1 Enabled; Disabling L0S\n");
701 } else {
702 /* L1-ASPM disabled; enable(!) L0S */
703 iwl_clear_bit(trans, CSR_GIO_REG, CSR_GIO_REG_VAL_L0S_ENABLED);
704 dev_printk(KERN_INFO, trans->dev,
705 "L1 Disabled; Enabling L0S\n");
706 }
f6d0e9be 707 trans->pm_support = !(lctl & PCI_CFG_LINK_CTRL_VAL_L0S_EN);
af634bee
EG
708}
709
a6c684ee
EG
710/*
711 * Start up NIC's basic functionality after it has been reset
712 * (e.g. after platform boot, or shutdown via iwl_apm_stop())
713 * NOTE: This does not load uCode nor start the embedded processor
714 */
715static int iwl_apm_init(struct iwl_trans *trans)
716{
83626404 717 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a6c684ee
EG
718 int ret = 0;
719 IWL_DEBUG_INFO(trans, "Init card's basic functions\n");
720
721 /*
722 * Use "set_bit" below rather than "write", to preserve any hardware
723 * bits already set by default after reset.
724 */
725
726 /* Disable L0S exit timer (platform NMI Work/Around) */
727 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
20d3b647 728 CSR_GIO_CHICKEN_BITS_REG_BIT_DIS_L0S_EXIT_TIMER);
a6c684ee
EG
729
730 /*
731 * Disable L0s without affecting L1;
732 * don't wait for ICH L0s (ICH bug W/A)
733 */
734 iwl_set_bit(trans, CSR_GIO_CHICKEN_BITS,
20d3b647 735 CSR_GIO_CHICKEN_BITS_REG_BIT_L1A_NO_L0S_RX);
a6c684ee
EG
736
737 /* Set FH wait threshold to maximum (HW error during stress W/A) */
738 iwl_set_bit(trans, CSR_DBG_HPET_MEM_REG, CSR_DBG_HPET_MEM_REG_VAL);
739
740 /*
741 * Enable HAP INTA (interrupt from management bus) to
742 * wake device's PCI Express link L1a -> L0s
743 */
744 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 745 CSR_HW_IF_CONFIG_REG_BIT_HAP_WAKE_L1A);
a6c684ee 746
af634bee 747 iwl_apm_config(trans);
a6c684ee
EG
748
749 /* Configure analog phase-lock-loop before activating to D0A */
035f7ff2 750 if (trans->cfg->base_params->pll_cfg_val)
a6c684ee 751 iwl_set_bit(trans, CSR_ANA_PLL_CFG,
035f7ff2 752 trans->cfg->base_params->pll_cfg_val);
a6c684ee
EG
753
754 /*
755 * Set "initialization complete" bit to move adapter from
756 * D0U* --> D0A* (powered-up active) state.
757 */
758 iwl_set_bit(trans, CSR_GP_CNTRL, CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
759
760 /*
761 * Wait for clock stabilization; once stabilized, access to
762 * device-internal resources is supported, e.g. iwl_write_prph()
763 * and accesses to uCode SRAM.
764 */
765 ret = iwl_poll_bit(trans, CSR_GP_CNTRL,
20d3b647
JB
766 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY,
767 CSR_GP_CNTRL_REG_FLAG_MAC_CLOCK_READY, 25000);
a6c684ee
EG
768 if (ret < 0) {
769 IWL_DEBUG_INFO(trans, "Failed to init the card\n");
770 goto out;
771 }
772
773 /*
774 * Enable DMA clock and wait for it to stabilize.
775 *
776 * Write to "CLK_EN_REG"; "1" bits enable clocks, while "0" bits
777 * do not disable clocks. This preserves any hardware bits already
778 * set by default in "CLK_CTRL_REG" after reset.
779 */
780 iwl_write_prph(trans, APMG_CLK_EN_REG, APMG_CLK_VAL_DMA_CLK_RQT);
781 udelay(20);
782
783 /* Disable L1-Active */
784 iwl_set_bits_prph(trans, APMG_PCIDEV_STT_REG,
785 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
786
83626404 787 set_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
a6c684ee
EG
788
789out:
790 return ret;
791}
792
cc56feb2
EG
793static int iwl_apm_stop_master(struct iwl_trans *trans)
794{
795 int ret = 0;
796
797 /* stop device's busmaster DMA activity */
798 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_STOP_MASTER);
799
800 ret = iwl_poll_bit(trans, CSR_RESET,
20d3b647
JB
801 CSR_RESET_REG_FLAG_MASTER_DISABLED,
802 CSR_RESET_REG_FLAG_MASTER_DISABLED, 100);
cc56feb2
EG
803 if (ret)
804 IWL_WARN(trans, "Master Disable Timed Out, 100 usec\n");
805
806 IWL_DEBUG_INFO(trans, "stop master\n");
807
808 return ret;
809}
810
811static void iwl_apm_stop(struct iwl_trans *trans)
812{
83626404 813 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cc56feb2
EG
814 IWL_DEBUG_INFO(trans, "Stop card, put in low power state\n");
815
83626404 816 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
cc56feb2
EG
817
818 /* Stop device's DMA activity */
819 iwl_apm_stop_master(trans);
820
821 /* Reset the entire device */
822 iwl_set_bit(trans, CSR_RESET, CSR_RESET_REG_FLAG_SW_RESET);
823
824 udelay(10);
825
826 /*
827 * Clear "initialization complete" bit to move adapter from
828 * D0A* (powered-up Active) --> D0U* (Uninitialized) state.
829 */
830 iwl_clear_bit(trans, CSR_GP_CNTRL,
831 CSR_GP_CNTRL_REG_FLAG_INIT_DONE);
832}
833
6d8f6eeb 834static int iwl_nic_init(struct iwl_trans *trans)
392f8b78 835{
7b11488f 836 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78
EG
837 unsigned long flags;
838
839 /* nic_init */
7b11488f 840 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
a6c684ee 841 iwl_apm_init(trans);
392f8b78
EG
842
843 /* Set interrupt coalescing calibration timer to default (512 usecs) */
20d3b647 844 iwl_write8(trans, CSR_INT_COALESCING, IWL_HOST_INT_CALIB_TIMEOUT_DEF);
392f8b78 845
7b11488f 846 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
392f8b78 847
3e10caeb 848 iwl_set_pwr_vmain(trans);
392f8b78 849
ecdb975c 850 iwl_op_mode_nic_config(trans->op_mode);
392f8b78
EG
851
852 /* Allocate the RX queue, or reset if it is already allocated */
6d8f6eeb 853 iwl_rx_init(trans);
392f8b78
EG
854
855 /* Allocate or reset and init all Tx and Command queues */
6d8f6eeb 856 if (iwl_tx_init(trans))
392f8b78
EG
857 return -ENOMEM;
858
035f7ff2 859 if (trans->cfg->base_params->shadow_reg_enable) {
392f8b78 860 /* enable shadow regs in HW */
20d3b647 861 iwl_set_bit(trans, CSR_MAC_SHADOW_REG_CTRL, 0x800FFFFF);
d38069d1 862 IWL_DEBUG_INFO(trans, "Enabling shadow registers in device\n");
392f8b78
EG
863 }
864
392f8b78
EG
865 return 0;
866}
867
868#define HW_READY_TIMEOUT (50)
869
870/* Note: returns poll_bit return value, which is >= 0 if success */
6d8f6eeb 871static int iwl_set_hw_ready(struct iwl_trans *trans)
392f8b78
EG
872{
873 int ret;
874
1042db2a 875 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 876 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY);
392f8b78
EG
877
878 /* See if we got it */
1042db2a 879 ret = iwl_poll_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647
JB
880 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
881 CSR_HW_IF_CONFIG_REG_BIT_NIC_READY,
882 HW_READY_TIMEOUT);
392f8b78 883
6d8f6eeb 884 IWL_DEBUG_INFO(trans, "hardware%s ready\n", ret < 0 ? " not" : "");
392f8b78
EG
885 return ret;
886}
887
888/* Note: returns standard 0/-ERROR code */
ebb7678d 889static int iwl_prepare_card_hw(struct iwl_trans *trans)
392f8b78
EG
890{
891 int ret;
289e5501 892 int t = 0;
392f8b78 893
6d8f6eeb 894 IWL_DEBUG_INFO(trans, "iwl_trans_prepare_card_hw enter\n");
392f8b78 895
6d8f6eeb 896 ret = iwl_set_hw_ready(trans);
ebb7678d 897 /* If the card is ready, exit 0 */
392f8b78
EG
898 if (ret >= 0)
899 return 0;
900
901 /* If HW is not ready, prepare the conditions to check again */
1042db2a 902 iwl_set_bit(trans, CSR_HW_IF_CONFIG_REG,
20d3b647 903 CSR_HW_IF_CONFIG_REG_PREPARE);
392f8b78 904
289e5501
EG
905 do {
906 ret = iwl_set_hw_ready(trans);
907 if (ret >= 0)
908 return 0;
392f8b78 909
289e5501
EG
910 usleep_range(200, 1000);
911 t += 200;
912 } while (t < 150000);
392f8b78 913
392f8b78
EG
914 return ret;
915}
916
cf614297
EG
917/*
918 * ucode
919 */
83f84d7b
JB
920static int iwl_load_firmware_chunk(struct iwl_trans *trans, u32 dst_addr,
921 dma_addr_t phy_addr, u32 byte_cnt)
cf614297 922{
13df1aab 923 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
cf614297
EG
924 int ret;
925
13df1aab 926 trans_pcie->ucode_write_complete = false;
cf614297
EG
927
928 iwl_write_direct32(trans,
20d3b647
JB
929 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
930 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_PAUSE);
cf614297
EG
931
932 iwl_write_direct32(trans,
20d3b647
JB
933 FH_SRVC_CHNL_SRAM_ADDR_REG(FH_SRVC_CHNL),
934 dst_addr);
cf614297
EG
935
936 iwl_write_direct32(trans,
83f84d7b
JB
937 FH_TFDIB_CTRL0_REG(FH_SRVC_CHNL),
938 phy_addr & FH_MEM_TFDIB_DRAM_ADDR_LSB_MSK);
cf614297
EG
939
940 iwl_write_direct32(trans,
20d3b647
JB
941 FH_TFDIB_CTRL1_REG(FH_SRVC_CHNL),
942 (iwl_get_dma_hi_addr(phy_addr)
943 << FH_MEM_TFDIB_REG1_ADDR_BITSHIFT) | byte_cnt);
cf614297
EG
944
945 iwl_write_direct32(trans,
20d3b647
JB
946 FH_TCSR_CHNL_TX_BUF_STS_REG(FH_SRVC_CHNL),
947 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_NUM |
948 1 << FH_TCSR_CHNL_TX_BUF_STS_REG_POS_TB_IDX |
949 FH_TCSR_CHNL_TX_BUF_STS_REG_VAL_TFDB_VALID);
cf614297
EG
950
951 iwl_write_direct32(trans,
20d3b647
JB
952 FH_TCSR_CHNL_TX_CONFIG_REG(FH_SRVC_CHNL),
953 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
954 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_DISABLE |
955 FH_TCSR_TX_CONFIG_REG_VAL_CIRQ_HOST_ENDTFD);
cf614297 956
13df1aab
JB
957 ret = wait_event_timeout(trans_pcie->ucode_write_waitq,
958 trans_pcie->ucode_write_complete, 5 * HZ);
cf614297 959 if (!ret) {
83f84d7b 960 IWL_ERR(trans, "Failed to load firmware chunk!\n");
cf614297
EG
961 return -ETIMEDOUT;
962 }
963
964 return 0;
965}
966
83f84d7b
JB
967static int iwl_load_section(struct iwl_trans *trans, u8 section_num,
968 const struct fw_desc *section)
cf614297 969{
83f84d7b
JB
970 u8 *v_addr;
971 dma_addr_t p_addr;
972 u32 offset;
cf614297
EG
973 int ret = 0;
974
83f84d7b
JB
975 IWL_DEBUG_FW(trans, "[%d] uCode section being loaded...\n",
976 section_num);
977
978 v_addr = dma_alloc_coherent(trans->dev, PAGE_SIZE, &p_addr, GFP_KERNEL);
979 if (!v_addr)
980 return -ENOMEM;
981
982 for (offset = 0; offset < section->len; offset += PAGE_SIZE) {
983 u32 copy_size;
984
985 copy_size = min_t(u32, PAGE_SIZE, section->len - offset);
cf614297 986
83f84d7b
JB
987 memcpy(v_addr, (u8 *)section->data + offset, copy_size);
988 ret = iwl_load_firmware_chunk(trans, section->offset + offset,
989 p_addr, copy_size);
990 if (ret) {
991 IWL_ERR(trans,
992 "Could not load the [%d] uCode section\n",
993 section_num);
994 break;
6dfa8d01 995 }
83f84d7b
JB
996 }
997
998 dma_free_coherent(trans->dev, PAGE_SIZE, v_addr, p_addr);
999 return ret;
1000}
1001
0692fe41
JB
1002static int iwl_load_given_ucode(struct iwl_trans *trans,
1003 const struct fw_img *image)
cf614297 1004{
2d1c0044 1005 int i, ret = 0;
cf614297 1006
2d1c0044 1007 for (i = 0; i < IWL_UCODE_SECTION_MAX; i++) {
83f84d7b 1008 if (!image->sec[i].data)
2d1c0044 1009 break;
cf614297 1010
2d1c0044
JB
1011 ret = iwl_load_section(trans, i, &image->sec[i]);
1012 if (ret)
1013 return ret;
1014 }
cf614297
EG
1015
1016 /* Remove all resets to allow NIC to operate */
1017 iwl_write32(trans, CSR_RESET, 0);
1018
1019 return 0;
1020}
1021
0692fe41
JB
1022static int iwl_trans_pcie_start_fw(struct iwl_trans *trans,
1023 const struct fw_img *fw)
392f8b78 1024{
d18aa87f 1025 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
392f8b78 1026 int ret;
c9eec95c 1027 bool hw_rfkill;
392f8b78 1028
496bab39
JB
1029 /* This may fail if AMT took ownership of the device */
1030 if (iwl_prepare_card_hw(trans)) {
6d8f6eeb 1031 IWL_WARN(trans, "Exit HW not ready\n");
392f8b78
EG
1032 return -EIO;
1033 }
1034
d18aa87f
JB
1035 clear_bit(STATUS_FW_ERROR, &trans_pcie->status);
1036
8c46bb70
EG
1037 iwl_enable_rfkill_int(trans);
1038
392f8b78 1039 /* If platform's RF_KILL switch is NOT set to KILL */
8d425517 1040 hw_rfkill = iwl_is_rfkill_set(trans);
c9eec95c 1041 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
8c46bb70 1042 if (hw_rfkill)
392f8b78 1043 return -ERFKILL;
392f8b78 1044
1042db2a 1045 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
392f8b78 1046
6d8f6eeb 1047 ret = iwl_nic_init(trans);
392f8b78 1048 if (ret) {
6d8f6eeb 1049 IWL_ERR(trans, "Unable to init nic\n");
392f8b78
EG
1050 return ret;
1051 }
1052
1053 /* make sure rfkill handshake bits are cleared */
1042db2a
EG
1054 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1055 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR,
392f8b78
EG
1056 CSR_UCODE_DRV_GP1_BIT_CMD_BLOCKED);
1057
1058 /* clear (again), then enable host interrupts */
1042db2a 1059 iwl_write32(trans, CSR_INT, 0xFFFFFFFF);
6d8f6eeb 1060 iwl_enable_interrupts(trans);
392f8b78
EG
1061
1062 /* really make sure rfkill handshake bits are cleared */
1042db2a
EG
1063 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
1064 iwl_write32(trans, CSR_UCODE_DRV_GP1_CLR, CSR_UCODE_SW_BIT_RFKILL);
392f8b78 1065
cf614297 1066 /* Load the given image to the HW */
9441b85d 1067 return iwl_load_given_ucode(trans, fw);
392f8b78
EG
1068}
1069
b3c2ce13
EG
1070/*
1071 * Activate/Deactivate Tx DMA/FIFO channels according tx fifos mask
b3c2ce13 1072 */
6d8f6eeb 1073static void iwl_trans_txq_set_sched(struct iwl_trans *trans, u32 mask)
b3c2ce13 1074{
7b11488f
JB
1075 struct iwl_trans_pcie __maybe_unused *trans_pcie =
1076 IWL_TRANS_GET_PCIE_TRANS(trans);
1077
1042db2a 1078 iwl_write_prph(trans, SCD_TXFACT, mask);
b3c2ce13
EG
1079}
1080
adca1235 1081static void iwl_tx_start(struct iwl_trans *trans, u32 scd_base_addr)
b3c2ce13 1082{
9eae88fa 1083 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
b3c2ce13 1084 u32 a;
b04db9ac 1085 int chan;
b3c2ce13
EG
1086 u32 reg_val;
1087
fc248615
EG
1088 /* make sure all queue are not stopped/used */
1089 memset(trans_pcie->queue_stopped, 0, sizeof(trans_pcie->queue_stopped));
1090 memset(trans_pcie->queue_used, 0, sizeof(trans_pcie->queue_used));
1091
83ed9015 1092 trans_pcie->scd_base_addr =
1042db2a 1093 iwl_read_prph(trans, SCD_SRAM_BASE_ADDR);
adca1235
EG
1094
1095 WARN_ON(scd_base_addr != 0 &&
1096 scd_base_addr != trans_pcie->scd_base_addr);
1097
105183b1 1098 a = trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_LOWER_BOUND;
b3c2ce13 1099 /* reset conext data memory */
105183b1 1100 for (; a < trans_pcie->scd_base_addr + SCD_CONTEXT_MEM_UPPER_BOUND;
b3c2ce13 1101 a += 4)
1042db2a 1102 iwl_write_targ_mem(trans, a, 0);
b3c2ce13 1103 /* reset tx status memory */
105183b1 1104 for (; a < trans_pcie->scd_base_addr + SCD_TX_STTS_MEM_UPPER_BOUND;
b3c2ce13 1105 a += 4)
1042db2a 1106 iwl_write_targ_mem(trans, a, 0);
105183b1 1107 for (; a < trans_pcie->scd_base_addr +
1745e440 1108 SCD_TRANS_TBL_OFFSET_QUEUE(
035f7ff2 1109 trans->cfg->base_params->num_of_queues);
d6189124 1110 a += 4)
1042db2a 1111 iwl_write_targ_mem(trans, a, 0);
b3c2ce13 1112
1042db2a 1113 iwl_write_prph(trans, SCD_DRAM_BASE_ADDR,
105183b1 1114 trans_pcie->scd_bc_tbls.dma >> 10);
b3c2ce13 1115
d012d04e
EG
1116 /* The chain extension of the SCD doesn't work well. This feature is
1117 * enabled by default by the HW, so we need to disable it manually.
1118 */
1119 iwl_write_prph(trans, SCD_CHAINEXT_EN, 0);
1120
b04db9ac
EG
1121 iwl_trans_ac_txq_enable(trans, trans_pcie->cmd_queue,
1122 trans_pcie->cmd_fifo);
b3c2ce13 1123
fc248615
EG
1124 /* Activate all Tx DMA/FIFO channels */
1125 iwl_trans_txq_set_sched(trans, IWL_MASK(0, 7));
1126
b3c2ce13
EG
1127 /* Enable DMA channel */
1128 for (chan = 0; chan < FH_TCSR_CHNL_NUM ; chan++)
1042db2a 1129 iwl_write_direct32(trans, FH_TCSR_CHNL_TX_CONFIG_REG(chan),
fc248615
EG
1130 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CHNL_ENABLE |
1131 FH_TCSR_TX_CONFIG_REG_VAL_DMA_CREDIT_ENABLE);
b3c2ce13
EG
1132
1133 /* Update FH chicken bits */
1042db2a
EG
1134 reg_val = iwl_read_direct32(trans, FH_TX_CHICKEN_BITS_REG);
1135 iwl_write_direct32(trans, FH_TX_CHICKEN_BITS_REG,
b3c2ce13
EG
1136 reg_val | FH_TX_CHICKEN_BITS_SCD_AUTO_RETRY_EN);
1137
b3c2ce13 1138 /* Enable L1-Active */
1042db2a 1139 iwl_clear_bits_prph(trans, APMG_PCIDEV_STT_REG,
20d3b647 1140 APMG_PCIDEV_STT_VAL_L1_ACT_DIS);
b3c2ce13
EG
1141}
1142
adca1235 1143static void iwl_trans_pcie_fw_alive(struct iwl_trans *trans, u32 scd_addr)
ed6a3803 1144{
990aa6d7 1145 iwl_pcie_reset_ict(trans);
adca1235 1146 iwl_tx_start(trans, scd_addr);
ed6a3803
EG
1147}
1148
990aa6d7 1149/*
c170b867
EG
1150 * iwlagn_txq_ctx_stop - Stop all Tx DMA channels
1151 */
6d8f6eeb 1152static int iwl_trans_tx_stop(struct iwl_trans *trans)
c170b867 1153{
20d3b647 1154 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
c2945f39 1155 int ch, txq_id, ret;
c170b867
EG
1156 unsigned long flags;
1157
1158 /* Turn off all Tx DMA fifos */
7b11488f 1159 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
c170b867 1160
6d8f6eeb 1161 iwl_trans_txq_set_sched(trans, 0);
c170b867
EG
1162
1163 /* Stop each Tx DMA channel, and wait for it to be idle */
02f6f659 1164 for (ch = 0; ch < FH_TCSR_CHNL_NUM; ch++) {
1042db2a 1165 iwl_write_direct32(trans,
6d8f6eeb 1166 FH_TCSR_CHNL_TX_CONFIG_REG(ch), 0x0);
c2945f39 1167 ret = iwl_poll_direct_bit(trans, FH_TSSR_TX_STATUS_REG,
20d3b647 1168 FH_TSSR_TX_STATUS_REG_MSK_CHNL_IDLE(ch), 1000);
c2945f39 1169 if (ret < 0)
20d3b647 1170 IWL_ERR(trans,
d6f1c316 1171 "Failing on timeout while stopping DMA channel %d [0x%08x]\n",
20d3b647
JB
1172 ch,
1173 iwl_read_direct32(trans,
1174 FH_TSSR_TX_STATUS_REG));
c170b867 1175 }
7b11488f 1176 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
c170b867 1177
8ad71bef 1178 if (!trans_pcie->txq) {
d6f1c316
JB
1179 IWL_WARN(trans,
1180 "Stopping tx queues that aren't allocated...\n");
c170b867
EG
1181 return 0;
1182 }
1183
1184 /* Unmap DMA from host system and free skb's */
035f7ff2 1185 for (txq_id = 0; txq_id < trans->cfg->base_params->num_of_queues;
1745e440 1186 txq_id++)
990aa6d7 1187 iwl_pcie_txq_unmap(trans, txq_id);
c170b867
EG
1188
1189 return 0;
1190}
1191
43e58856 1192static void iwl_trans_pcie_stop_device(struct iwl_trans *trans)
ae2c30bf 1193{
43e58856 1194 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
20d3b647 1195 unsigned long flags;
ae2c30bf 1196
43e58856 1197 /* tell the device to stop sending interrupts */
7b11488f 1198 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
ae2c30bf 1199 iwl_disable_interrupts(trans);
7b11488f 1200 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
ae2c30bf 1201
ab6cf8e8 1202 /* device going down, Stop using ICT table */
990aa6d7 1203 iwl_pcie_disable_ict(trans);
ab6cf8e8
EG
1204
1205 /*
1206 * If a HW restart happens during firmware loading,
1207 * then the firmware loading might call this function
1208 * and later it might be called again due to the
1209 * restart. So don't process again if the device is
1210 * already dead.
1211 */
83626404 1212 if (test_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status)) {
6d8f6eeb
EG
1213 iwl_trans_tx_stop(trans);
1214 iwl_trans_rx_stop(trans);
6379103e 1215
ab6cf8e8 1216 /* Power-down device's busmaster DMA clocks */
1042db2a 1217 iwl_write_prph(trans, APMG_CLK_DIS_REG,
ab6cf8e8
EG
1218 APMG_CLK_VAL_DMA_CLK_RQT);
1219 udelay(5);
1220 }
1221
1222 /* Make sure (redundant) we've released our request to stay awake */
1042db2a 1223 iwl_clear_bit(trans, CSR_GP_CNTRL,
20d3b647 1224 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
ab6cf8e8
EG
1225
1226 /* Stop the device, and put it in low power state */
cc56feb2 1227 iwl_apm_stop(trans);
43e58856
EG
1228
1229 /* Upon stop, the APM issues an interrupt if HW RF kill is set.
1230 * Clean again the interrupt here
1231 */
7b11488f 1232 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
43e58856 1233 iwl_disable_interrupts(trans);
7b11488f 1234 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
43e58856 1235
218733cf
EG
1236 iwl_enable_rfkill_int(trans);
1237
43e58856 1238 /* wait to make sure we flush pending tasklet*/
75595536 1239 synchronize_irq(trans_pcie->irq);
43e58856
EG
1240 tasklet_kill(&trans_pcie->irq_tasklet);
1241
1ee158d8
JB
1242 cancel_work_sync(&trans_pcie->rx_replenish);
1243
43e58856 1244 /* stop and reset the on-board processor */
1042db2a 1245 iwl_write32(trans, CSR_RESET, CSR_RESET_REG_FLAG_NEVO_RESET);
74fda971
DF
1246
1247 /* clear all status bits */
1248 clear_bit(STATUS_HCMD_ACTIVE, &trans_pcie->status);
1249 clear_bit(STATUS_INT_ENABLED, &trans_pcie->status);
1250 clear_bit(STATUS_DEVICE_ENABLED, &trans_pcie->status);
01d651d4 1251 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
f946b529 1252 clear_bit(STATUS_RFKILL, &trans_pcie->status);
ab6cf8e8
EG
1253}
1254
2dd4f9f7
JB
1255static void iwl_trans_pcie_wowlan_suspend(struct iwl_trans *trans)
1256{
1257 /* let the ucode operate on its own */
1258 iwl_write32(trans, CSR_UCODE_DRV_GP1_SET,
1259 CSR_UCODE_DRV_GP1_BIT_D3_CFG_COMPLETE);
1260
1261 iwl_disable_interrupts(trans);
1262 iwl_clear_bit(trans, CSR_GP_CNTRL,
1263 CSR_GP_CNTRL_REG_FLAG_MAC_ACCESS_REQ);
1264}
1265
e13c0c59 1266static int iwl_trans_pcie_tx(struct iwl_trans *trans, struct sk_buff *skb,
9eae88fa 1267 struct iwl_device_cmd *dev_cmd, int txq_id)
47c1b496 1268{
e13c0c59
EG
1269 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1270 struct ieee80211_hdr *hdr = (struct ieee80211_hdr *)skb->data;
132f98c2 1271 struct iwl_tx_cmd *tx_cmd = (struct iwl_tx_cmd *) dev_cmd->payload;
47c1b496 1272 struct iwl_cmd_meta *out_meta;
990aa6d7 1273 struct iwl_txq *txq;
e13c0c59 1274 struct iwl_queue *q;
47c1b496
EG
1275 dma_addr_t phys_addr = 0;
1276 dma_addr_t txcmd_phys;
1277 dma_addr_t scratch_phys;
1278 u16 len, firstlen, secondlen;
1279 u8 wait_write_ptr = 0;
e13c0c59 1280 __le16 fc = hdr->frame_control;
47c1b496 1281 u8 hdr_len = ieee80211_hdrlen(fc);
631b84c5 1282 u16 __maybe_unused wifi_seq;
47c1b496 1283
8ad71bef 1284 txq = &trans_pcie->txq[txq_id];
e13c0c59
EG
1285 q = &txq->q;
1286
9eae88fa
JB
1287 if (unlikely(!test_bit(txq_id, trans_pcie->queue_used))) {
1288 WARN_ON_ONCE(1);
1289 return -EINVAL;
1290 }
015c15e1 1291
9eae88fa 1292 spin_lock(&txq->lock);
631b84c5 1293
7bc057ff
EG
1294 /* In AGG mode, the index in the ring must correspond to the WiFi
1295 * sequence number. This is a HW requirements to help the SCD to parse
1296 * the BA.
1297 * Check here that the packets are in the right place on the ring.
1298 */
1299#ifdef CONFIG_IWLWIFI_DEBUG
1300 wifi_seq = SEQ_TO_SN(le16_to_cpu(hdr->seq_ctrl));
1301 WARN_ONCE((iwl_read_prph(trans, SCD_AGGR_SEL) & BIT(txq_id)) &&
1302 ((wifi_seq & 0xff) != q->write_ptr),
1303 "Q: %d WiFi Seq %d tfdNum %d",
1304 txq_id, wifi_seq, q->write_ptr);
1305#endif
1306
47c1b496 1307 /* Set up driver data for this TFD */
bf8440e6
JB
1308 txq->entries[q->write_ptr].skb = skb;
1309 txq->entries[q->write_ptr].cmd = dev_cmd;
dfa2bdba
EG
1310
1311 dev_cmd->hdr.cmd = REPLY_TX;
20d3b647
JB
1312 dev_cmd->hdr.sequence =
1313 cpu_to_le16((u16)(QUEUE_TO_SEQ(txq_id) |
1314 INDEX_TO_SEQ(q->write_ptr)));
47c1b496
EG
1315
1316 /* Set up first empty entry in queue's array of Tx/cmd buffers */
bf8440e6 1317 out_meta = &txq->entries[q->write_ptr].meta;
47c1b496
EG
1318
1319 /*
1320 * Use the first empty entry in this queue's command buffer array
1321 * to contain the Tx command and MAC header concatenated together
1322 * (payload data will be in another buffer).
1323 * Size of this varies, due to varying MAC header length.
1324 * If end is not dword aligned, we'll have 2 extra bytes at the end
1325 * of the MAC header (device reads on dword boundaries).
1326 * We'll tell device about this padding later.
1327 */
1328 len = sizeof(struct iwl_tx_cmd) +
1329 sizeof(struct iwl_cmd_header) + hdr_len;
1330 firstlen = (len + 3) & ~3;
1331
1332 /* Tell NIC about any 2-byte padding after MAC header */
1333 if (firstlen != len)
1334 tx_cmd->tx_flags |= TX_CMD_FLG_MH_PAD_MSK;
1335
1336 /* Physical address of this Tx command's header (not MAC header!),
1337 * within command buffer array. */
1042db2a 1338 txcmd_phys = dma_map_single(trans->dev,
47c1b496
EG
1339 &dev_cmd->hdr, firstlen,
1340 DMA_BIDIRECTIONAL);
1042db2a 1341 if (unlikely(dma_mapping_error(trans->dev, txcmd_phys)))
015c15e1 1342 goto out_err;
47c1b496
EG
1343 dma_unmap_addr_set(out_meta, mapping, txcmd_phys);
1344 dma_unmap_len_set(out_meta, len, firstlen);
1345
1346 if (!ieee80211_has_morefrags(fc)) {
1347 txq->need_update = 1;
1348 } else {
1349 wait_write_ptr = 1;
1350 txq->need_update = 0;
1351 }
1352
1353 /* Set up TFD's 2nd entry to point directly to remainder of skb,
1354 * if any (802.11 null frames have no payload). */
1355 secondlen = skb->len - hdr_len;
1356 if (secondlen > 0) {
1042db2a 1357 phys_addr = dma_map_single(trans->dev, skb->data + hdr_len,
47c1b496 1358 secondlen, DMA_TO_DEVICE);
1042db2a
EG
1359 if (unlikely(dma_mapping_error(trans->dev, phys_addr))) {
1360 dma_unmap_single(trans->dev,
47c1b496
EG
1361 dma_unmap_addr(out_meta, mapping),
1362 dma_unmap_len(out_meta, len),
1363 DMA_BIDIRECTIONAL);
015c15e1 1364 goto out_err;
47c1b496
EG
1365 }
1366 }
1367
1368 /* Attach buffers to TFD */
990aa6d7 1369 iwl_pcie_tx_build_tfd(trans, txq, txcmd_phys, firstlen, 1);
47c1b496 1370 if (secondlen > 0)
990aa6d7 1371 iwl_pcie_tx_build_tfd(trans, txq, phys_addr, secondlen, 0);
47c1b496
EG
1372
1373 scratch_phys = txcmd_phys + sizeof(struct iwl_cmd_header) +
1374 offsetof(struct iwl_tx_cmd, scratch);
1375
1376 /* take back ownership of DMA buffer to enable update */
1042db2a 1377 dma_sync_single_for_cpu(trans->dev, txcmd_phys, firstlen,
20d3b647 1378 DMA_BIDIRECTIONAL);
47c1b496
EG
1379 tx_cmd->dram_lsb_ptr = cpu_to_le32(scratch_phys);
1380 tx_cmd->dram_msb_ptr = iwl_get_dma_hi_addr(scratch_phys);
1381
e13c0c59 1382 IWL_DEBUG_TX(trans, "sequence nr = 0X%x\n",
47c1b496 1383 le16_to_cpu(dev_cmd->hdr.sequence));
e13c0c59 1384 IWL_DEBUG_TX(trans, "tx_flags = 0X%x\n", le32_to_cpu(tx_cmd->tx_flags));
47c1b496
EG
1385
1386 /* Set up entry for this TFD in Tx byte-count array */
990aa6d7 1387 iwl_pcie_txq_update_byte_cnt_tbl(trans, txq, le16_to_cpu(tx_cmd->len));
47c1b496 1388
1042db2a 1389 dma_sync_single_for_device(trans->dev, txcmd_phys, firstlen,
20d3b647 1390 DMA_BIDIRECTIONAL);
47c1b496 1391
f042c2eb 1392 trace_iwlwifi_dev_tx(trans->dev, skb,
2c208890 1393 &txq->tfds[txq->q.write_ptr],
47c1b496
EG
1394 sizeof(struct iwl_tfd),
1395 &dev_cmd->hdr, firstlen,
1396 skb->data + hdr_len, secondlen);
f042c2eb
JB
1397 trace_iwlwifi_dev_tx_data(trans->dev, skb,
1398 skb->data + hdr_len, secondlen);
47c1b496 1399
7c5ba4a8 1400 /* start timer if queue currently empty */
49a4fc20
EG
1401 if (txq->need_update && q->read_ptr == q->write_ptr &&
1402 trans_pcie->wd_timeout)
7c5ba4a8
JB
1403 mod_timer(&txq->stuck_timer, jiffies + trans_pcie->wd_timeout);
1404
47c1b496
EG
1405 /* Tell device the write index *just past* this latest filled TFD */
1406 q->write_ptr = iwl_queue_inc_wrap(q->write_ptr, q->n_bd);
990aa6d7 1407 iwl_pcie_txq_inc_wr_ptr(trans, txq);
e13c0c59 1408
47c1b496
EG
1409 /*
1410 * At this point the frame is "transmitted" successfully
1411 * and we will get a TX status notification eventually,
1412 * regardless of the value of ret. "ret" only indicates
1413 * whether or not we should update the write pointer.
1414 */
a0eaad71 1415 if (iwl_queue_space(q) < q->high_mark) {
47c1b496
EG
1416 if (wait_write_ptr) {
1417 txq->need_update = 1;
990aa6d7 1418 iwl_pcie_txq_inc_wr_ptr(trans, txq);
47c1b496 1419 } else {
bada991b 1420 iwl_stop_queue(trans, txq);
47c1b496
EG
1421 }
1422 }
015c15e1 1423 spin_unlock(&txq->lock);
47c1b496 1424 return 0;
015c15e1
JB
1425 out_err:
1426 spin_unlock(&txq->lock);
1427 return -1;
47c1b496
EG
1428}
1429
57a1dc89 1430static int iwl_trans_pcie_start_hw(struct iwl_trans *trans)
e6bb4c9c 1431{
20d3b647 1432 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
e6bb4c9c 1433 int err;
c9eec95c 1434 bool hw_rfkill;
e6bb4c9c 1435
0c325769
EG
1436 trans_pcie->inta_mask = CSR_INI_SET_MASK;
1437
57a1dc89
EG
1438 if (!trans_pcie->irq_requested) {
1439 tasklet_init(&trans_pcie->irq_tasklet, (void (*)(unsigned long))
990aa6d7 1440 iwl_pcie_tasklet, (unsigned long)trans);
e6bb4c9c 1441
990aa6d7 1442 iwl_pcie_alloc_ict(trans);
e6bb4c9c 1443
990aa6d7
EG
1444 err = request_irq(trans_pcie->irq, iwl_pcie_isr_ict,
1445 IRQF_SHARED, DRV_NAME, trans);
57a1dc89
EG
1446 if (err) {
1447 IWL_ERR(trans, "Error allocating IRQ %d\n",
75595536 1448 trans_pcie->irq);
ebb7678d 1449 goto error;
57a1dc89
EG
1450 }
1451
990aa6d7
EG
1452 INIT_WORK(&trans_pcie->rx_replenish,
1453 iwl_pcie_rx_replenish_work);
57a1dc89 1454 trans_pcie->irq_requested = true;
e6bb4c9c
EG
1455 }
1456
ebb7678d
EG
1457 err = iwl_prepare_card_hw(trans);
1458 if (err) {
d6f1c316 1459 IWL_ERR(trans, "Error while preparing HW: %d\n", err);
f057ac4e 1460 goto err_free_irq;
ebb7678d 1461 }
a6c684ee
EG
1462
1463 iwl_apm_init(trans);
1464
226c02ca
EG
1465 /* From now on, the op_mode will be kept updated about RF kill state */
1466 iwl_enable_rfkill_int(trans);
1467
8d425517 1468 hw_rfkill = iwl_is_rfkill_set(trans);
c9eec95c 1469 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
d48e2074 1470
ebb7678d
EG
1471 return err;
1472
f057ac4e 1473err_free_irq:
a7be50b7 1474 trans_pcie->irq_requested = false;
75595536 1475 free_irq(trans_pcie->irq, trans);
ebb7678d 1476error:
990aa6d7 1477 iwl_pcie_free_ict(trans);
ebb7678d
EG
1478 tasklet_kill(&trans_pcie->irq_tasklet);
1479 return err;
e6bb4c9c
EG
1480}
1481
218733cf
EG
1482static void iwl_trans_pcie_stop_hw(struct iwl_trans *trans,
1483 bool op_mode_leaving)
cc56feb2 1484{
20d3b647 1485 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
d23f78e6 1486 bool hw_rfkill;
218733cf 1487 unsigned long flags;
d23f78e6 1488
ee7d737c
DS
1489 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1490 iwl_disable_interrupts(trans);
1491 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1492
cc56feb2
EG
1493 iwl_apm_stop(trans);
1494
218733cf
EG
1495 spin_lock_irqsave(&trans_pcie->irq_lock, flags);
1496 iwl_disable_interrupts(trans);
1497 spin_unlock_irqrestore(&trans_pcie->irq_lock, flags);
1df06bdc 1498
218733cf
EG
1499 if (!op_mode_leaving) {
1500 /*
1501 * Even if we stop the HW, we still want the RF kill
1502 * interrupt
1503 */
1504 iwl_enable_rfkill_int(trans);
1505
1506 /*
1507 * Check again since the RF kill state may have changed while
1508 * all the interrupts were disabled, in this case we couldn't
1509 * receive the RF kill interrupt and update the state in the
1510 * op_mode.
1511 */
1512 hw_rfkill = iwl_is_rfkill_set(trans);
1513 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
1514 }
cc56feb2
EG
1515}
1516
9eae88fa
JB
1517static void iwl_trans_pcie_reclaim(struct iwl_trans *trans, int txq_id, int ssn,
1518 struct sk_buff_head *skbs)
464021ff 1519{
8ad71bef 1520 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1521 struct iwl_txq *txq = &trans_pcie->txq[txq_id];
a0eaad71
EG
1522 /* n_bd is usually 256 => n_bd - 1 = 0xff */
1523 int tfd_num = ssn & (txq->q.n_bd - 1);
a0eaad71 1524
015c15e1
JB
1525 spin_lock(&txq->lock);
1526
a0eaad71 1527 if (txq->q.read_ptr != tfd_num) {
9eae88fa
JB
1528 IWL_DEBUG_TX_REPLY(trans, "[Q %d] %d -> %d (%d)\n",
1529 txq_id, txq->q.read_ptr, tfd_num, ssn);
990aa6d7 1530 iwl_pcie_txq_reclaim(trans, txq_id, tfd_num, skbs);
e755f882 1531 if (iwl_queue_space(&txq->q) > txq->q.low_mark)
bada991b 1532 iwl_wake_queue(trans, txq);
a0eaad71 1533 }
015c15e1
JB
1534
1535 spin_unlock(&txq->lock);
a0eaad71
EG
1536}
1537
03905495
EG
1538static void iwl_trans_pcie_write8(struct iwl_trans *trans, u32 ofs, u8 val)
1539{
05f5b97e 1540 writeb(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1541}
1542
1543static void iwl_trans_pcie_write32(struct iwl_trans *trans, u32 ofs, u32 val)
1544{
05f5b97e 1545 writel(val, IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1546}
1547
1548static u32 iwl_trans_pcie_read32(struct iwl_trans *trans, u32 ofs)
1549{
05f5b97e 1550 return readl(IWL_TRANS_GET_PCIE_TRANS(trans)->hw_base + ofs);
03905495
EG
1551}
1552
c6f600fc 1553static void iwl_trans_pcie_configure(struct iwl_trans *trans,
9eae88fa 1554 const struct iwl_trans_config *trans_cfg)
c6f600fc
MV
1555{
1556 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1557
1558 trans_pcie->cmd_queue = trans_cfg->cmd_queue;
b04db9ac 1559 trans_pcie->cmd_fifo = trans_cfg->cmd_fifo;
d663ee73
JB
1560 if (WARN_ON(trans_cfg->n_no_reclaim_cmds > MAX_NO_RECLAIM_CMDS))
1561 trans_pcie->n_no_reclaim_cmds = 0;
1562 else
1563 trans_pcie->n_no_reclaim_cmds = trans_cfg->n_no_reclaim_cmds;
1564 if (trans_pcie->n_no_reclaim_cmds)
1565 memcpy(trans_pcie->no_reclaim_cmds, trans_cfg->no_reclaim_cmds,
1566 trans_pcie->n_no_reclaim_cmds * sizeof(u8));
9eae88fa 1567
b2cf410c
JB
1568 trans_pcie->rx_buf_size_8k = trans_cfg->rx_buf_size_8k;
1569 if (trans_pcie->rx_buf_size_8k)
1570 trans_pcie->rx_page_order = get_order(8 * 1024);
1571 else
1572 trans_pcie->rx_page_order = get_order(4 * 1024);
7c5ba4a8
JB
1573
1574 trans_pcie->wd_timeout =
1575 msecs_to_jiffies(trans_cfg->queue_watchdog_timeout);
d9fb6465
JB
1576
1577 trans_pcie->command_names = trans_cfg->command_names;
c6f600fc
MV
1578}
1579
d1ff5253 1580void iwl_trans_pcie_free(struct iwl_trans *trans)
34c1b7ba 1581{
20d3b647 1582 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
a42a1844 1583
ae2c30bf
EG
1584 iwl_trans_pcie_tx_free(trans);
1585 iwl_trans_pcie_rx_free(trans);
6379103e 1586
57a1dc89 1587 if (trans_pcie->irq_requested == true) {
75595536 1588 free_irq(trans_pcie->irq, trans);
990aa6d7 1589 iwl_pcie_free_ict(trans);
57a1dc89 1590 }
a42a1844
EG
1591
1592 pci_disable_msi(trans_pcie->pci_dev);
05f5b97e 1593 iounmap(trans_pcie->hw_base);
a42a1844
EG
1594 pci_release_regions(trans_pcie->pci_dev);
1595 pci_disable_device(trans_pcie->pci_dev);
59c647b6 1596 kmem_cache_destroy(trans->dev_cmd_pool);
a42a1844 1597
6d8f6eeb 1598 kfree(trans);
34c1b7ba
EG
1599}
1600
47107e84
DF
1601static void iwl_trans_pcie_set_pmi(struct iwl_trans *trans, bool state)
1602{
1603 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1604
1605 if (state)
01d651d4 1606 set_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84 1607 else
01d651d4 1608 clear_bit(STATUS_TPOWER_PMI, &trans_pcie->status);
47107e84
DF
1609}
1610
c01a4047 1611#ifdef CONFIG_PM_SLEEP
57210f7c
EG
1612static int iwl_trans_pcie_suspend(struct iwl_trans *trans)
1613{
57210f7c
EG
1614 return 0;
1615}
1616
1617static int iwl_trans_pcie_resume(struct iwl_trans *trans)
1618{
c9eec95c 1619 bool hw_rfkill;
57210f7c 1620
8c46bb70
EG
1621 iwl_enable_rfkill_int(trans);
1622
8d425517 1623 hw_rfkill = iwl_is_rfkill_set(trans);
8c46bb70 1624 iwl_op_mode_hw_rf_kill(trans->op_mode, hw_rfkill);
8722c899 1625
8c46bb70 1626 if (!hw_rfkill)
8722c899
SG
1627 iwl_enable_interrupts(trans);
1628
57210f7c
EG
1629 return 0;
1630}
c01a4047 1631#endif /* CONFIG_PM_SLEEP */
57210f7c 1632
5f178cd2
EG
1633#define IWL_FLUSH_WAIT_MS 2000
1634
990aa6d7 1635static int iwl_trans_pcie_wait_txq_empty(struct iwl_trans *trans)
5f178cd2 1636{
8ad71bef 1637 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1638 struct iwl_txq *txq;
5f178cd2
EG
1639 struct iwl_queue *q;
1640 int cnt;
1641 unsigned long now = jiffies;
1642 int ret = 0;
1643
1644 /* waiting for all the tx frames complete might take a while */
035f7ff2 1645 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
9ba1947a 1646 if (cnt == trans_pcie->cmd_queue)
5f178cd2 1647 continue;
8ad71bef 1648 txq = &trans_pcie->txq[cnt];
5f178cd2
EG
1649 q = &txq->q;
1650 while (q->read_ptr != q->write_ptr && !time_after(jiffies,
1651 now + msecs_to_jiffies(IWL_FLUSH_WAIT_MS)))
1652 msleep(1);
1653
1654 if (q->read_ptr != q->write_ptr) {
1655 IWL_ERR(trans, "fail to flush all tx fifo queues\n");
1656 ret = -ETIMEDOUT;
1657 break;
1658 }
1659 }
1660 return ret;
1661}
1662
ff620849
EG
1663static const char *get_fh_string(int cmd)
1664{
d9fb6465 1665#define IWL_CMD(x) case x: return #x
ff620849
EG
1666 switch (cmd) {
1667 IWL_CMD(FH_RSCSR_CHNL0_STTS_WPTR_REG);
1668 IWL_CMD(FH_RSCSR_CHNL0_RBDCB_BASE_REG);
1669 IWL_CMD(FH_RSCSR_CHNL0_WPTR);
1670 IWL_CMD(FH_MEM_RCSR_CHNL0_CONFIG_REG);
1671 IWL_CMD(FH_MEM_RSSR_SHARED_CTRL_REG);
1672 IWL_CMD(FH_MEM_RSSR_RX_STATUS_REG);
1673 IWL_CMD(FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV);
1674 IWL_CMD(FH_TSSR_TX_STATUS_REG);
1675 IWL_CMD(FH_TSSR_TX_ERROR_REG);
1676 default:
1677 return "UNKNOWN";
1678 }
d9fb6465 1679#undef IWL_CMD
ff620849
EG
1680}
1681
990aa6d7 1682int iwl_pcie_dump_fh(struct iwl_trans *trans, char **buf)
ff620849
EG
1683{
1684 int i;
ff620849
EG
1685 static const u32 fh_tbl[] = {
1686 FH_RSCSR_CHNL0_STTS_WPTR_REG,
1687 FH_RSCSR_CHNL0_RBDCB_BASE_REG,
1688 FH_RSCSR_CHNL0_WPTR,
1689 FH_MEM_RCSR_CHNL0_CONFIG_REG,
1690 FH_MEM_RSSR_SHARED_CTRL_REG,
1691 FH_MEM_RSSR_RX_STATUS_REG,
1692 FH_MEM_RSSR_RX_ENABLE_ERR_IRQ2DRV,
1693 FH_TSSR_TX_STATUS_REG,
1694 FH_TSSR_TX_ERROR_REG
1695 };
94543a8d
JB
1696
1697#ifdef CONFIG_IWLWIFI_DEBUGFS
1698 if (buf) {
1699 int pos = 0;
1700 size_t bufsz = ARRAY_SIZE(fh_tbl) * 48 + 40;
1701
ff620849
EG
1702 *buf = kmalloc(bufsz, GFP_KERNEL);
1703 if (!*buf)
1704 return -ENOMEM;
94543a8d 1705
ff620849
EG
1706 pos += scnprintf(*buf + pos, bufsz - pos,
1707 "FH register values:\n");
94543a8d
JB
1708
1709 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
ff620849
EG
1710 pos += scnprintf(*buf + pos, bufsz - pos,
1711 " %34s: 0X%08x\n",
1712 get_fh_string(fh_tbl[i]),
1042db2a 1713 iwl_read_direct32(trans, fh_tbl[i]));
94543a8d 1714
ff620849
EG
1715 return pos;
1716 }
1717#endif
94543a8d 1718
ff620849 1719 IWL_ERR(trans, "FH register values:\n");
94543a8d 1720 for (i = 0; i < ARRAY_SIZE(fh_tbl); i++)
ff620849
EG
1721 IWL_ERR(trans, " %34s: 0X%08x\n",
1722 get_fh_string(fh_tbl[i]),
1042db2a 1723 iwl_read_direct32(trans, fh_tbl[i]));
94543a8d 1724
ff620849
EG
1725 return 0;
1726}
1727
1728static const char *get_csr_string(int cmd)
1729{
d9fb6465 1730#define IWL_CMD(x) case x: return #x
ff620849
EG
1731 switch (cmd) {
1732 IWL_CMD(CSR_HW_IF_CONFIG_REG);
1733 IWL_CMD(CSR_INT_COALESCING);
1734 IWL_CMD(CSR_INT);
1735 IWL_CMD(CSR_INT_MASK);
1736 IWL_CMD(CSR_FH_INT_STATUS);
1737 IWL_CMD(CSR_GPIO_IN);
1738 IWL_CMD(CSR_RESET);
1739 IWL_CMD(CSR_GP_CNTRL);
1740 IWL_CMD(CSR_HW_REV);
1741 IWL_CMD(CSR_EEPROM_REG);
1742 IWL_CMD(CSR_EEPROM_GP);
1743 IWL_CMD(CSR_OTP_GP_REG);
1744 IWL_CMD(CSR_GIO_REG);
1745 IWL_CMD(CSR_GP_UCODE_REG);
1746 IWL_CMD(CSR_GP_DRIVER_REG);
1747 IWL_CMD(CSR_UCODE_DRV_GP1);
1748 IWL_CMD(CSR_UCODE_DRV_GP2);
1749 IWL_CMD(CSR_LED_REG);
1750 IWL_CMD(CSR_DRAM_INT_TBL_REG);
1751 IWL_CMD(CSR_GIO_CHICKEN_BITS);
1752 IWL_CMD(CSR_ANA_PLL_CFG);
1753 IWL_CMD(CSR_HW_REV_WA_REG);
1754 IWL_CMD(CSR_DBG_HPET_MEM_REG);
1755 default:
1756 return "UNKNOWN";
1757 }
d9fb6465 1758#undef IWL_CMD
ff620849
EG
1759}
1760
990aa6d7 1761void iwl_pcie_dump_csr(struct iwl_trans *trans)
ff620849
EG
1762{
1763 int i;
1764 static const u32 csr_tbl[] = {
1765 CSR_HW_IF_CONFIG_REG,
1766 CSR_INT_COALESCING,
1767 CSR_INT,
1768 CSR_INT_MASK,
1769 CSR_FH_INT_STATUS,
1770 CSR_GPIO_IN,
1771 CSR_RESET,
1772 CSR_GP_CNTRL,
1773 CSR_HW_REV,
1774 CSR_EEPROM_REG,
1775 CSR_EEPROM_GP,
1776 CSR_OTP_GP_REG,
1777 CSR_GIO_REG,
1778 CSR_GP_UCODE_REG,
1779 CSR_GP_DRIVER_REG,
1780 CSR_UCODE_DRV_GP1,
1781 CSR_UCODE_DRV_GP2,
1782 CSR_LED_REG,
1783 CSR_DRAM_INT_TBL_REG,
1784 CSR_GIO_CHICKEN_BITS,
1785 CSR_ANA_PLL_CFG,
1786 CSR_HW_REV_WA_REG,
1787 CSR_DBG_HPET_MEM_REG
1788 };
1789 IWL_ERR(trans, "CSR values:\n");
1790 IWL_ERR(trans, "(2nd byte of CSR_INT_COALESCING is "
1791 "CSR_INT_PERIODIC_REG)\n");
1792 for (i = 0; i < ARRAY_SIZE(csr_tbl); i++) {
1793 IWL_ERR(trans, " %25s: 0X%08x\n",
1794 get_csr_string(csr_tbl[i]),
1042db2a 1795 iwl_read32(trans, csr_tbl[i]));
ff620849
EG
1796 }
1797}
1798
87e5666c
EG
1799#ifdef CONFIG_IWLWIFI_DEBUGFS
1800/* create and remove of files */
1801#define DEBUGFS_ADD_FILE(name, parent, mode) do { \
5a878bf6 1802 if (!debugfs_create_file(#name, mode, parent, trans, \
87e5666c 1803 &iwl_dbgfs_##name##_ops)) \
9da987ac 1804 goto err; \
87e5666c
EG
1805} while (0)
1806
1807/* file operation */
1808#define DEBUGFS_READ_FUNC(name) \
1809static ssize_t iwl_dbgfs_##name##_read(struct file *file, \
1810 char __user *user_buf, \
1811 size_t count, loff_t *ppos);
1812
1813#define DEBUGFS_WRITE_FUNC(name) \
1814static ssize_t iwl_dbgfs_##name##_write(struct file *file, \
1815 const char __user *user_buf, \
1816 size_t count, loff_t *ppos);
1817
1818
87e5666c
EG
1819#define DEBUGFS_READ_FILE_OPS(name) \
1820 DEBUGFS_READ_FUNC(name); \
1821static const struct file_operations iwl_dbgfs_##name##_ops = { \
1822 .read = iwl_dbgfs_##name##_read, \
234e3405 1823 .open = simple_open, \
87e5666c
EG
1824 .llseek = generic_file_llseek, \
1825};
1826
16db88ba
EG
1827#define DEBUGFS_WRITE_FILE_OPS(name) \
1828 DEBUGFS_WRITE_FUNC(name); \
1829static const struct file_operations iwl_dbgfs_##name##_ops = { \
1830 .write = iwl_dbgfs_##name##_write, \
234e3405 1831 .open = simple_open, \
16db88ba
EG
1832 .llseek = generic_file_llseek, \
1833};
1834
87e5666c
EG
1835#define DEBUGFS_READ_WRITE_FILE_OPS(name) \
1836 DEBUGFS_READ_FUNC(name); \
1837 DEBUGFS_WRITE_FUNC(name); \
1838static const struct file_operations iwl_dbgfs_##name##_ops = { \
1839 .write = iwl_dbgfs_##name##_write, \
1840 .read = iwl_dbgfs_##name##_read, \
234e3405 1841 .open = simple_open, \
87e5666c
EG
1842 .llseek = generic_file_llseek, \
1843};
1844
87e5666c 1845static ssize_t iwl_dbgfs_tx_queue_read(struct file *file,
20d3b647
JB
1846 char __user *user_buf,
1847 size_t count, loff_t *ppos)
8ad71bef 1848{
5a878bf6 1849 struct iwl_trans *trans = file->private_data;
8ad71bef 1850 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1851 struct iwl_txq *txq;
87e5666c
EG
1852 struct iwl_queue *q;
1853 char *buf;
1854 int pos = 0;
1855 int cnt;
1856 int ret;
1745e440
WYG
1857 size_t bufsz;
1858
035f7ff2 1859 bufsz = sizeof(char) * 64 * trans->cfg->base_params->num_of_queues;
87e5666c 1860
f9e75447 1861 if (!trans_pcie->txq)
87e5666c 1862 return -EAGAIN;
f9e75447 1863
87e5666c
EG
1864 buf = kzalloc(bufsz, GFP_KERNEL);
1865 if (!buf)
1866 return -ENOMEM;
1867
035f7ff2 1868 for (cnt = 0; cnt < trans->cfg->base_params->num_of_queues; cnt++) {
8ad71bef 1869 txq = &trans_pcie->txq[cnt];
87e5666c
EG
1870 q = &txq->q;
1871 pos += scnprintf(buf + pos, bufsz - pos,
9eae88fa 1872 "hwq %.2d: read=%u write=%u use=%d stop=%d\n",
87e5666c 1873 cnt, q->read_ptr, q->write_ptr,
9eae88fa
JB
1874 !!test_bit(cnt, trans_pcie->queue_used),
1875 !!test_bit(cnt, trans_pcie->queue_stopped));
87e5666c
EG
1876 }
1877 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1878 kfree(buf);
1879 return ret;
1880}
1881
1882static ssize_t iwl_dbgfs_rx_queue_read(struct file *file,
20d3b647
JB
1883 char __user *user_buf,
1884 size_t count, loff_t *ppos)
1885{
5a878bf6 1886 struct iwl_trans *trans = file->private_data;
20d3b647 1887 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
990aa6d7 1888 struct iwl_rxq *rxq = &trans_pcie->rxq;
87e5666c
EG
1889 char buf[256];
1890 int pos = 0;
1891 const size_t bufsz = sizeof(buf);
1892
1893 pos += scnprintf(buf + pos, bufsz - pos, "read: %u\n",
1894 rxq->read);
1895 pos += scnprintf(buf + pos, bufsz - pos, "write: %u\n",
1896 rxq->write);
1897 pos += scnprintf(buf + pos, bufsz - pos, "free_count: %u\n",
1898 rxq->free_count);
1899 if (rxq->rb_stts) {
1900 pos += scnprintf(buf + pos, bufsz - pos, "closed_rb_num: %u\n",
1901 le16_to_cpu(rxq->rb_stts->closed_rb_num) & 0x0FFF);
1902 } else {
1903 pos += scnprintf(buf + pos, bufsz - pos,
1904 "closed_rb_num: Not Allocated\n");
1905 }
1906 return simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1907}
1908
1f7b6172
EG
1909static ssize_t iwl_dbgfs_interrupt_read(struct file *file,
1910 char __user *user_buf,
20d3b647
JB
1911 size_t count, loff_t *ppos)
1912{
1f7b6172 1913 struct iwl_trans *trans = file->private_data;
20d3b647 1914 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1915 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1916
1917 int pos = 0;
1918 char *buf;
1919 int bufsz = 24 * 64; /* 24 items * 64 char per item */
1920 ssize_t ret;
1921
1922 buf = kzalloc(bufsz, GFP_KERNEL);
f9e75447 1923 if (!buf)
1f7b6172 1924 return -ENOMEM;
1f7b6172
EG
1925
1926 pos += scnprintf(buf + pos, bufsz - pos,
1927 "Interrupt Statistics Report:\n");
1928
1929 pos += scnprintf(buf + pos, bufsz - pos, "HW Error:\t\t\t %u\n",
1930 isr_stats->hw);
1931 pos += scnprintf(buf + pos, bufsz - pos, "SW Error:\t\t\t %u\n",
1932 isr_stats->sw);
1933 if (isr_stats->sw || isr_stats->hw) {
1934 pos += scnprintf(buf + pos, bufsz - pos,
1935 "\tLast Restarting Code: 0x%X\n",
1936 isr_stats->err_code);
1937 }
1938#ifdef CONFIG_IWLWIFI_DEBUG
1939 pos += scnprintf(buf + pos, bufsz - pos, "Frame transmitted:\t\t %u\n",
1940 isr_stats->sch);
1941 pos += scnprintf(buf + pos, bufsz - pos, "Alive interrupt:\t\t %u\n",
1942 isr_stats->alive);
1943#endif
1944 pos += scnprintf(buf + pos, bufsz - pos,
1945 "HW RF KILL switch toggled:\t %u\n", isr_stats->rfkill);
1946
1947 pos += scnprintf(buf + pos, bufsz - pos, "CT KILL:\t\t\t %u\n",
1948 isr_stats->ctkill);
1949
1950 pos += scnprintf(buf + pos, bufsz - pos, "Wakeup Interrupt:\t\t %u\n",
1951 isr_stats->wakeup);
1952
1953 pos += scnprintf(buf + pos, bufsz - pos,
1954 "Rx command responses:\t\t %u\n", isr_stats->rx);
1955
1956 pos += scnprintf(buf + pos, bufsz - pos, "Tx/FH interrupt:\t\t %u\n",
1957 isr_stats->tx);
1958
1959 pos += scnprintf(buf + pos, bufsz - pos, "Unexpected INTA:\t\t %u\n",
1960 isr_stats->unhandled);
1961
1962 ret = simple_read_from_buffer(user_buf, count, ppos, buf, pos);
1963 kfree(buf);
1964 return ret;
1965}
1966
1967static ssize_t iwl_dbgfs_interrupt_write(struct file *file,
1968 const char __user *user_buf,
1969 size_t count, loff_t *ppos)
1970{
1971 struct iwl_trans *trans = file->private_data;
20d3b647 1972 struct iwl_trans_pcie *trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
1f7b6172
EG
1973 struct isr_statistics *isr_stats = &trans_pcie->isr_stats;
1974
1975 char buf[8];
1976 int buf_size;
1977 u32 reset_flag;
1978
1979 memset(buf, 0, sizeof(buf));
1980 buf_size = min(count, sizeof(buf) - 1);
1981 if (copy_from_user(buf, user_buf, buf_size))
1982 return -EFAULT;
1983 if (sscanf(buf, "%x", &reset_flag) != 1)
1984 return -EFAULT;
1985 if (reset_flag == 0)
1986 memset(isr_stats, 0, sizeof(*isr_stats));
1987
1988 return count;
1989}
1990
16db88ba 1991static ssize_t iwl_dbgfs_csr_write(struct file *file,
20d3b647
JB
1992 const char __user *user_buf,
1993 size_t count, loff_t *ppos)
16db88ba
EG
1994{
1995 struct iwl_trans *trans = file->private_data;
1996 char buf[8];
1997 int buf_size;
1998 int csr;
1999
2000 memset(buf, 0, sizeof(buf));
2001 buf_size = min(count, sizeof(buf) - 1);
2002 if (copy_from_user(buf, user_buf, buf_size))
2003 return -EFAULT;
2004 if (sscanf(buf, "%d", &csr) != 1)
2005 return -EFAULT;
2006
990aa6d7 2007 iwl_pcie_dump_csr(trans);
16db88ba
EG
2008
2009 return count;
2010}
2011
16db88ba 2012static ssize_t iwl_dbgfs_fh_reg_read(struct file *file,
20d3b647
JB
2013 char __user *user_buf,
2014 size_t count, loff_t *ppos)
16db88ba
EG
2015{
2016 struct iwl_trans *trans = file->private_data;
94543a8d 2017 char *buf = NULL;
16db88ba
EG
2018 int pos = 0;
2019 ssize_t ret = -EFAULT;
2020
990aa6d7 2021 ret = pos = iwl_pcie_dump_fh(trans, &buf);
16db88ba
EG
2022 if (buf) {
2023 ret = simple_read_from_buffer(user_buf,
2024 count, ppos, buf, pos);
2025 kfree(buf);
2026 }
2027
2028 return ret;
2029}
2030
48dffd39
JB
2031static ssize_t iwl_dbgfs_fw_restart_write(struct file *file,
2032 const char __user *user_buf,
2033 size_t count, loff_t *ppos)
2034{
2035 struct iwl_trans *trans = file->private_data;
2036
2037 if (!trans->op_mode)
2038 return -EAGAIN;
2039
24172f39 2040 local_bh_disable();
48dffd39 2041 iwl_op_mode_nic_error(trans->op_mode);
24172f39 2042 local_bh_enable();
48dffd39
JB
2043
2044 return count;
2045}
2046
1f7b6172 2047DEBUGFS_READ_WRITE_FILE_OPS(interrupt);
16db88ba 2048DEBUGFS_READ_FILE_OPS(fh_reg);
87e5666c
EG
2049DEBUGFS_READ_FILE_OPS(rx_queue);
2050DEBUGFS_READ_FILE_OPS(tx_queue);
16db88ba 2051DEBUGFS_WRITE_FILE_OPS(csr);
48dffd39 2052DEBUGFS_WRITE_FILE_OPS(fw_restart);
87e5666c
EG
2053
2054/*
2055 * Create the debugfs files and directories
2056 *
2057 */
2058static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647 2059 struct dentry *dir)
87e5666c 2060{
87e5666c
EG
2061 DEBUGFS_ADD_FILE(rx_queue, dir, S_IRUSR);
2062 DEBUGFS_ADD_FILE(tx_queue, dir, S_IRUSR);
1f7b6172 2063 DEBUGFS_ADD_FILE(interrupt, dir, S_IWUSR | S_IRUSR);
16db88ba
EG
2064 DEBUGFS_ADD_FILE(csr, dir, S_IWUSR);
2065 DEBUGFS_ADD_FILE(fh_reg, dir, S_IRUSR);
48dffd39 2066 DEBUGFS_ADD_FILE(fw_restart, dir, S_IWUSR);
87e5666c 2067 return 0;
9da987ac
MV
2068
2069err:
2070 IWL_ERR(trans, "failed to create the trans debugfs entry\n");
2071 return -ENOMEM;
87e5666c
EG
2072}
2073#else
2074static int iwl_trans_pcie_dbgfs_register(struct iwl_trans *trans,
20d3b647
JB
2075 struct dentry *dir)
2076{
2077 return 0;
2078}
87e5666c
EG
2079#endif /*CONFIG_IWLWIFI_DEBUGFS */
2080
d1ff5253 2081static const struct iwl_trans_ops trans_ops_pcie = {
57a1dc89 2082 .start_hw = iwl_trans_pcie_start_hw,
cc56feb2 2083 .stop_hw = iwl_trans_pcie_stop_hw,
ed6a3803 2084 .fw_alive = iwl_trans_pcie_fw_alive,
cf614297 2085 .start_fw = iwl_trans_pcie_start_fw,
e6bb4c9c 2086 .stop_device = iwl_trans_pcie_stop_device,
48d42c42 2087
2dd4f9f7
JB
2088 .wowlan_suspend = iwl_trans_pcie_wowlan_suspend,
2089
990aa6d7 2090 .send_cmd = iwl_pcie_send_cmd,
c85eb619 2091
e6bb4c9c 2092 .tx = iwl_trans_pcie_tx,
a0eaad71 2093 .reclaim = iwl_trans_pcie_reclaim,
34c1b7ba 2094
990aa6d7
EG
2095 .txq_disable = iwl_pcie_txq_disable,
2096 .txq_enable = iwl_pcie_txq_enable,
34c1b7ba 2097
87e5666c 2098 .dbgfs_register = iwl_trans_pcie_dbgfs_register,
5f178cd2 2099
990aa6d7 2100 .wait_tx_queue_empty = iwl_trans_pcie_wait_txq_empty,
5f178cd2 2101
c01a4047 2102#ifdef CONFIG_PM_SLEEP
57210f7c
EG
2103 .suspend = iwl_trans_pcie_suspend,
2104 .resume = iwl_trans_pcie_resume,
c01a4047 2105#endif
03905495
EG
2106 .write8 = iwl_trans_pcie_write8,
2107 .write32 = iwl_trans_pcie_write32,
2108 .read32 = iwl_trans_pcie_read32,
c6f600fc 2109 .configure = iwl_trans_pcie_configure,
47107e84 2110 .set_pmi = iwl_trans_pcie_set_pmi,
e6bb4c9c 2111};
a42a1844 2112
87ce05a2 2113struct iwl_trans *iwl_trans_pcie_alloc(struct pci_dev *pdev,
035f7ff2
EG
2114 const struct pci_device_id *ent,
2115 const struct iwl_cfg *cfg)
a42a1844 2116{
a42a1844
EG
2117 struct iwl_trans_pcie *trans_pcie;
2118 struct iwl_trans *trans;
2119 u16 pci_cmd;
2120 int err;
2121
2122 trans = kzalloc(sizeof(struct iwl_trans) +
20d3b647 2123 sizeof(struct iwl_trans_pcie), GFP_KERNEL);
a42a1844 2124
dbeca583 2125 if (!trans)
a42a1844
EG
2126 return NULL;
2127
2128 trans_pcie = IWL_TRANS_GET_PCIE_TRANS(trans);
2129
2130 trans->ops = &trans_ops_pcie;
035f7ff2 2131 trans->cfg = cfg;
a42a1844 2132 trans_pcie->trans = trans;
7b11488f 2133 spin_lock_init(&trans_pcie->irq_lock);
13df1aab 2134 init_waitqueue_head(&trans_pcie->ucode_write_waitq);
a42a1844
EG
2135
2136 /* W/A - seems to solve weird behavior. We need to remove this if we
2137 * don't want to stay in L1 all the time. This wastes a lot of power */
2138 pci_disable_link_state(pdev, PCIE_LINK_STATE_L0S | PCIE_LINK_STATE_L1 |
20d3b647 2139 PCIE_LINK_STATE_CLKPM);
a42a1844
EG
2140
2141 if (pci_enable_device(pdev)) {
2142 err = -ENODEV;
2143 goto out_no_pci;
2144 }
2145
2146 pci_set_master(pdev);
2147
2148 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(36));
2149 if (!err)
2150 err = pci_set_consistent_dma_mask(pdev, DMA_BIT_MASK(36));
2151 if (err) {
2152 err = pci_set_dma_mask(pdev, DMA_BIT_MASK(32));
2153 if (!err)
2154 err = pci_set_consistent_dma_mask(pdev,
20d3b647 2155 DMA_BIT_MASK(32));
a42a1844
EG
2156 /* both attempts failed: */
2157 if (err) {
2158 dev_printk(KERN_ERR, &pdev->dev,
2159 "No suitable DMA available.\n");
2160 goto out_pci_disable_device;
2161 }
2162 }
2163
2164 err = pci_request_regions(pdev, DRV_NAME);
2165 if (err) {
d6f1c316
JB
2166 dev_printk(KERN_ERR, &pdev->dev,
2167 "pci_request_regions failed\n");
a42a1844
EG
2168 goto out_pci_disable_device;
2169 }
2170
05f5b97e 2171 trans_pcie->hw_base = pci_ioremap_bar(pdev, 0);
a42a1844 2172 if (!trans_pcie->hw_base) {
d6f1c316 2173 dev_printk(KERN_ERR, &pdev->dev, "pci_ioremap_bar failed\n");
a42a1844
EG
2174 err = -ENODEV;
2175 goto out_pci_release_regions;
2176 }
2177
a42a1844
EG
2178 /* We disable the RETRY_TIMEOUT register (0x41) to keep
2179 * PCI Tx retries from interfering with C3 CPU state */
2180 pci_write_config_byte(pdev, PCI_CFG_RETRY_TIMEOUT, 0x00);
2181
2182 err = pci_enable_msi(pdev);
9f904b38 2183 if (err) {
a42a1844 2184 dev_printk(KERN_ERR, &pdev->dev,
d6f1c316 2185 "pci_enable_msi failed(0X%x)\n", err);
9f904b38
EG
2186 /* enable rfkill interrupt: hw bug w/a */
2187 pci_read_config_word(pdev, PCI_COMMAND, &pci_cmd);
2188 if (pci_cmd & PCI_COMMAND_INTX_DISABLE) {
2189 pci_cmd &= ~PCI_COMMAND_INTX_DISABLE;
2190 pci_write_config_word(pdev, PCI_COMMAND, pci_cmd);
2191 }
2192 }
a42a1844
EG
2193
2194 trans->dev = &pdev->dev;
75595536 2195 trans_pcie->irq = pdev->irq;
a42a1844 2196 trans_pcie->pci_dev = pdev;
08079a49 2197 trans->hw_rev = iwl_read32(trans, CSR_HW_REV);
99673ee5 2198 trans->hw_id = (pdev->device << 16) + pdev->subsystem_device;
9ca85961
EG
2199 snprintf(trans->hw_id_str, sizeof(trans->hw_id_str),
2200 "PCI ID: 0x%04X:0x%04X", pdev->device, pdev->subsystem_device);
a42a1844 2201
69a10b29 2202 /* Initialize the wait queue for commands */
f946b529 2203 init_waitqueue_head(&trans_pcie->wait_command_queue);
8b5bed90 2204 spin_lock_init(&trans->reg_lock);
69a10b29 2205
3ec45882
JB
2206 snprintf(trans->dev_cmd_pool_name, sizeof(trans->dev_cmd_pool_name),
2207 "iwl_cmd_pool:%s", dev_name(trans->dev));
59c647b6
EG
2208
2209 trans->dev_cmd_headroom = 0;
2210 trans->dev_cmd_pool =
3ec45882 2211 kmem_cache_create(trans->dev_cmd_pool_name,
59c647b6
EG
2212 sizeof(struct iwl_device_cmd)
2213 + trans->dev_cmd_headroom,
2214 sizeof(void *),
2215 SLAB_HWCACHE_ALIGN,
2216 NULL);
2217
2218 if (!trans->dev_cmd_pool)
2219 goto out_pci_disable_msi;
2220
a42a1844
EG
2221 return trans;
2222
59c647b6
EG
2223out_pci_disable_msi:
2224 pci_disable_msi(pdev);
a42a1844
EG
2225out_pci_release_regions:
2226 pci_release_regions(pdev);
2227out_pci_disable_device:
2228 pci_disable_device(pdev);
2229out_no_pci:
2230 kfree(trans);
2231 return NULL;
2232}